dce120_resource.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008
  1. /*
  2. * Copyright 2012-15 Advanced Micro Devices, Inc.cls
  3. *
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: AMD
  24. *
  25. */
  26. #include "dm_services.h"
  27. #include "stream_encoder.h"
  28. #include "resource.h"
  29. #include "include/irq_service_interface.h"
  30. #include "dce120_resource.h"
  31. #include "dce112/dce112_resource.h"
  32. #include "dce110/dce110_resource.h"
  33. #include "../virtual/virtual_stream_encoder.h"
  34. #include "dce120_timing_generator.h"
  35. #include "irq/dce120/irq_service_dce120.h"
  36. #include "dce/dce_opp.h"
  37. #include "dce/dce_clock_source.h"
  38. #include "dce/dce_clocks.h"
  39. #include "dce/dce_ipp.h"
  40. #include "dce/dce_mem_input.h"
  41. #include "dce110/dce110_hw_sequencer.h"
  42. #include "dce120/dce120_hw_sequencer.h"
  43. #include "dce/dce_transform.h"
  44. #include "dce/dce_audio.h"
  45. #include "dce/dce_link_encoder.h"
  46. #include "dce/dce_stream_encoder.h"
  47. #include "dce/dce_hwseq.h"
  48. #include "dce/dce_abm.h"
  49. #include "dce/dce_dmcu.h"
  50. #include "dce/dce_12_0_offset.h"
  51. #include "dce/dce_12_0_sh_mask.h"
  52. #include "soc15_hw_ip.h"
  53. #include "vega10_ip_offset.h"
  54. #include "nbio/nbio_6_1_offset.h"
  55. #include "reg_helper.h"
  56. #include "dce100/dce100_resource.h"
  57. #ifndef mmDP0_DP_DPHY_INTERNAL_CTRL
  58. #define mmDP0_DP_DPHY_INTERNAL_CTRL 0x210f
  59. #define mmDP0_DP_DPHY_INTERNAL_CTRL_BASE_IDX 2
  60. #define mmDP1_DP_DPHY_INTERNAL_CTRL 0x220f
  61. #define mmDP1_DP_DPHY_INTERNAL_CTRL_BASE_IDX 2
  62. #define mmDP2_DP_DPHY_INTERNAL_CTRL 0x230f
  63. #define mmDP2_DP_DPHY_INTERNAL_CTRL_BASE_IDX 2
  64. #define mmDP3_DP_DPHY_INTERNAL_CTRL 0x240f
  65. #define mmDP3_DP_DPHY_INTERNAL_CTRL_BASE_IDX 2
  66. #define mmDP4_DP_DPHY_INTERNAL_CTRL 0x250f
  67. #define mmDP4_DP_DPHY_INTERNAL_CTRL_BASE_IDX 2
  68. #define mmDP5_DP_DPHY_INTERNAL_CTRL 0x260f
  69. #define mmDP5_DP_DPHY_INTERNAL_CTRL_BASE_IDX 2
  70. #define mmDP6_DP_DPHY_INTERNAL_CTRL 0x270f
  71. #define mmDP6_DP_DPHY_INTERNAL_CTRL_BASE_IDX 2
  72. #endif
  73. enum dce120_clk_src_array_id {
  74. DCE120_CLK_SRC_PLL0,
  75. DCE120_CLK_SRC_PLL1,
  76. DCE120_CLK_SRC_PLL2,
  77. DCE120_CLK_SRC_PLL3,
  78. DCE120_CLK_SRC_PLL4,
  79. DCE120_CLK_SRC_PLL5,
  80. DCE120_CLK_SRC_TOTAL
  81. };
  82. static const struct dce110_timing_generator_offsets dce120_tg_offsets[] = {
  83. {
  84. .crtc = (mmCRTC0_CRTC_CONTROL - mmCRTC0_CRTC_CONTROL),
  85. },
  86. {
  87. .crtc = (mmCRTC1_CRTC_CONTROL - mmCRTC0_CRTC_CONTROL),
  88. },
  89. {
  90. .crtc = (mmCRTC2_CRTC_CONTROL - mmCRTC0_CRTC_CONTROL),
  91. },
  92. {
  93. .crtc = (mmCRTC3_CRTC_CONTROL - mmCRTC0_CRTC_CONTROL),
  94. },
  95. {
  96. .crtc = (mmCRTC4_CRTC_CONTROL - mmCRTC0_CRTC_CONTROL),
  97. },
  98. {
  99. .crtc = (mmCRTC5_CRTC_CONTROL - mmCRTC0_CRTC_CONTROL),
  100. }
  101. };
  102. /* begin *********************
  103. * macros to expend register list macro defined in HW object header file */
  104. #define BASE_INNER(seg) \
  105. DCE_BASE__INST0_SEG ## seg
  106. #define NBIO_BASE_INNER(seg) \
  107. NBIF_BASE__INST0_SEG ## seg
  108. #define NBIO_BASE(seg) \
  109. NBIO_BASE_INNER(seg)
  110. /* compile time expand base address. */
  111. #define BASE(seg) \
  112. BASE_INNER(seg)
  113. #define SR(reg_name)\
  114. .reg_name = BASE(mm ## reg_name ## _BASE_IDX) + \
  115. mm ## reg_name
  116. #define SRI(reg_name, block, id)\
  117. .reg_name = BASE(mm ## block ## id ## _ ## reg_name ## _BASE_IDX) + \
  118. mm ## block ## id ## _ ## reg_name
  119. /* macros to expend register list macro defined in HW object header file
  120. * end *********************/
  121. static const struct dce_dmcu_registers dmcu_regs = {
  122. DMCU_DCE110_COMMON_REG_LIST()
  123. };
  124. static const struct dce_dmcu_shift dmcu_shift = {
  125. DMCU_MASK_SH_LIST_DCE110(__SHIFT)
  126. };
  127. static const struct dce_dmcu_mask dmcu_mask = {
  128. DMCU_MASK_SH_LIST_DCE110(_MASK)
  129. };
  130. static const struct dce_abm_registers abm_regs = {
  131. ABM_DCE110_COMMON_REG_LIST()
  132. };
  133. static const struct dce_abm_shift abm_shift = {
  134. ABM_MASK_SH_LIST_DCE110(__SHIFT)
  135. };
  136. static const struct dce_abm_mask abm_mask = {
  137. ABM_MASK_SH_LIST_DCE110(_MASK)
  138. };
  139. #define ipp_regs(id)\
  140. [id] = {\
  141. IPP_DCE110_REG_LIST_DCE_BASE(id)\
  142. }
  143. static const struct dce_ipp_registers ipp_regs[] = {
  144. ipp_regs(0),
  145. ipp_regs(1),
  146. ipp_regs(2),
  147. ipp_regs(3),
  148. ipp_regs(4),
  149. ipp_regs(5)
  150. };
  151. static const struct dce_ipp_shift ipp_shift = {
  152. IPP_DCE120_MASK_SH_LIST_SOC_BASE(__SHIFT)
  153. };
  154. static const struct dce_ipp_mask ipp_mask = {
  155. IPP_DCE120_MASK_SH_LIST_SOC_BASE(_MASK)
  156. };
  157. #define transform_regs(id)\
  158. [id] = {\
  159. XFM_COMMON_REG_LIST_DCE110(id)\
  160. }
  161. static const struct dce_transform_registers xfm_regs[] = {
  162. transform_regs(0),
  163. transform_regs(1),
  164. transform_regs(2),
  165. transform_regs(3),
  166. transform_regs(4),
  167. transform_regs(5)
  168. };
  169. static const struct dce_transform_shift xfm_shift = {
  170. XFM_COMMON_MASK_SH_LIST_SOC_BASE(__SHIFT)
  171. };
  172. static const struct dce_transform_mask xfm_mask = {
  173. XFM_COMMON_MASK_SH_LIST_SOC_BASE(_MASK)
  174. };
  175. #define aux_regs(id)\
  176. [id] = {\
  177. AUX_REG_LIST(id)\
  178. }
  179. static const struct dce110_link_enc_aux_registers link_enc_aux_regs[] = {
  180. aux_regs(0),
  181. aux_regs(1),
  182. aux_regs(2),
  183. aux_regs(3),
  184. aux_regs(4),
  185. aux_regs(5)
  186. };
  187. #define hpd_regs(id)\
  188. [id] = {\
  189. HPD_REG_LIST(id)\
  190. }
  191. static const struct dce110_link_enc_hpd_registers link_enc_hpd_regs[] = {
  192. hpd_regs(0),
  193. hpd_regs(1),
  194. hpd_regs(2),
  195. hpd_regs(3),
  196. hpd_regs(4),
  197. hpd_regs(5)
  198. };
  199. #define link_regs(id)\
  200. [id] = {\
  201. LE_DCE120_REG_LIST(id), \
  202. SRI(DP_DPHY_INTERNAL_CTRL, DP, id) \
  203. }
  204. static const struct dce110_link_enc_registers link_enc_regs[] = {
  205. link_regs(0),
  206. link_regs(1),
  207. link_regs(2),
  208. link_regs(3),
  209. link_regs(4),
  210. link_regs(5),
  211. link_regs(6),
  212. };
  213. #define stream_enc_regs(id)\
  214. [id] = {\
  215. SE_COMMON_REG_LIST(id),\
  216. .TMDS_CNTL = 0,\
  217. }
  218. static const struct dce110_stream_enc_registers stream_enc_regs[] = {
  219. stream_enc_regs(0),
  220. stream_enc_regs(1),
  221. stream_enc_regs(2),
  222. stream_enc_regs(3),
  223. stream_enc_regs(4),
  224. stream_enc_regs(5)
  225. };
  226. static const struct dce_stream_encoder_shift se_shift = {
  227. SE_COMMON_MASK_SH_LIST_DCE120(__SHIFT)
  228. };
  229. static const struct dce_stream_encoder_mask se_mask = {
  230. SE_COMMON_MASK_SH_LIST_DCE120(_MASK)
  231. };
  232. #define opp_regs(id)\
  233. [id] = {\
  234. OPP_DCE_120_REG_LIST(id),\
  235. }
  236. static const struct dce_opp_registers opp_regs[] = {
  237. opp_regs(0),
  238. opp_regs(1),
  239. opp_regs(2),
  240. opp_regs(3),
  241. opp_regs(4),
  242. opp_regs(5)
  243. };
  244. static const struct dce_opp_shift opp_shift = {
  245. OPP_COMMON_MASK_SH_LIST_DCE_120(__SHIFT)
  246. };
  247. static const struct dce_opp_mask opp_mask = {
  248. OPP_COMMON_MASK_SH_LIST_DCE_120(_MASK)
  249. };
  250. #define audio_regs(id)\
  251. [id] = {\
  252. AUD_COMMON_REG_LIST(id)\
  253. }
  254. static const struct dce_audio_registers audio_regs[] = {
  255. audio_regs(0),
  256. audio_regs(1),
  257. audio_regs(2),
  258. audio_regs(3),
  259. audio_regs(4),
  260. audio_regs(5)
  261. };
  262. #define DCE120_AUD_COMMON_MASK_SH_LIST(mask_sh)\
  263. SF(AZF0ENDPOINT0_AZALIA_F0_CODEC_ENDPOINT_INDEX, AZALIA_ENDPOINT_REG_INDEX, mask_sh),\
  264. SF(AZF0ENDPOINT0_AZALIA_F0_CODEC_ENDPOINT_DATA, AZALIA_ENDPOINT_REG_DATA, mask_sh),\
  265. AUD_COMMON_MASK_SH_LIST_BASE(mask_sh)
  266. static const struct dce_audio_shift audio_shift = {
  267. DCE120_AUD_COMMON_MASK_SH_LIST(__SHIFT)
  268. };
  269. static const struct dce_aduio_mask audio_mask = {
  270. DCE120_AUD_COMMON_MASK_SH_LIST(_MASK)
  271. };
  272. #define clk_src_regs(index, id)\
  273. [index] = {\
  274. CS_COMMON_REG_LIST_DCE_112(id),\
  275. }
  276. static const struct dce110_clk_src_regs clk_src_regs[] = {
  277. clk_src_regs(0, A),
  278. clk_src_regs(1, B),
  279. clk_src_regs(2, C),
  280. clk_src_regs(3, D),
  281. clk_src_regs(4, E),
  282. clk_src_regs(5, F)
  283. };
  284. static const struct dce110_clk_src_shift cs_shift = {
  285. CS_COMMON_MASK_SH_LIST_DCE_112(__SHIFT)
  286. };
  287. static const struct dce110_clk_src_mask cs_mask = {
  288. CS_COMMON_MASK_SH_LIST_DCE_112(_MASK)
  289. };
  290. struct output_pixel_processor *dce120_opp_create(
  291. struct dc_context *ctx,
  292. uint32_t inst)
  293. {
  294. struct dce110_opp *opp =
  295. kzalloc(sizeof(struct dce110_opp), GFP_KERNEL);
  296. if (!opp)
  297. return NULL;
  298. dce110_opp_construct(opp,
  299. ctx, inst, &opp_regs[inst], &opp_shift, &opp_mask);
  300. return &opp->base;
  301. }
  302. static const struct bios_registers bios_regs = {
  303. .BIOS_SCRATCH_6 = mmBIOS_SCRATCH_6 + NBIO_BASE(mmBIOS_SCRATCH_6_BASE_IDX)
  304. };
  305. static const struct resource_caps res_cap = {
  306. .num_timing_generator = 6,
  307. .num_audio = 7,
  308. .num_stream_encoder = 6,
  309. .num_pll = 6,
  310. };
  311. static const struct dc_debug debug_defaults = {
  312. .disable_clock_gate = true,
  313. };
  314. struct clock_source *dce120_clock_source_create(
  315. struct dc_context *ctx,
  316. struct dc_bios *bios,
  317. enum clock_source_id id,
  318. const struct dce110_clk_src_regs *regs,
  319. bool dp_clk_src)
  320. {
  321. struct dce110_clk_src *clk_src =
  322. kzalloc(sizeof(*clk_src), GFP_KERNEL);
  323. if (!clk_src)
  324. return NULL;
  325. if (dce110_clk_src_construct(clk_src, ctx, bios, id,
  326. regs, &cs_shift, &cs_mask)) {
  327. clk_src->base.dp_clk_src = dp_clk_src;
  328. return &clk_src->base;
  329. }
  330. BREAK_TO_DEBUGGER();
  331. return NULL;
  332. }
  333. void dce120_clock_source_destroy(struct clock_source **clk_src)
  334. {
  335. kfree(TO_DCE110_CLK_SRC(*clk_src));
  336. *clk_src = NULL;
  337. }
  338. bool dce120_hw_sequencer_create(struct dc *dc)
  339. {
  340. /* All registers used by dce11.2 match those in dce11 in offset and
  341. * structure
  342. */
  343. dce120_hw_sequencer_construct(dc);
  344. /*TODO Move to separate file and Override what is needed */
  345. return true;
  346. }
  347. static struct timing_generator *dce120_timing_generator_create(
  348. struct dc_context *ctx,
  349. uint32_t instance,
  350. const struct dce110_timing_generator_offsets *offsets)
  351. {
  352. struct dce110_timing_generator *tg110 =
  353. kzalloc(sizeof(struct dce110_timing_generator), GFP_KERNEL);
  354. if (!tg110)
  355. return NULL;
  356. dce120_timing_generator_construct(tg110, ctx, instance, offsets);
  357. return &tg110->base;
  358. }
  359. static void dce120_transform_destroy(struct transform **xfm)
  360. {
  361. kfree(TO_DCE_TRANSFORM(*xfm));
  362. *xfm = NULL;
  363. }
  364. static void destruct(struct dce110_resource_pool *pool)
  365. {
  366. unsigned int i;
  367. for (i = 0; i < pool->base.pipe_count; i++) {
  368. if (pool->base.opps[i] != NULL)
  369. dce110_opp_destroy(&pool->base.opps[i]);
  370. if (pool->base.transforms[i] != NULL)
  371. dce120_transform_destroy(&pool->base.transforms[i]);
  372. if (pool->base.ipps[i] != NULL)
  373. dce_ipp_destroy(&pool->base.ipps[i]);
  374. if (pool->base.mis[i] != NULL) {
  375. kfree(TO_DCE_MEM_INPUT(pool->base.mis[i]));
  376. pool->base.mis[i] = NULL;
  377. }
  378. if (pool->base.irqs != NULL) {
  379. dal_irq_service_destroy(&pool->base.irqs);
  380. }
  381. if (pool->base.timing_generators[i] != NULL) {
  382. kfree(DCE110TG_FROM_TG(pool->base.timing_generators[i]));
  383. pool->base.timing_generators[i] = NULL;
  384. }
  385. }
  386. for (i = 0; i < pool->base.audio_count; i++) {
  387. if (pool->base.audios[i])
  388. dce_aud_destroy(&pool->base.audios[i]);
  389. }
  390. for (i = 0; i < pool->base.stream_enc_count; i++) {
  391. if (pool->base.stream_enc[i] != NULL)
  392. kfree(DCE110STRENC_FROM_STRENC(pool->base.stream_enc[i]));
  393. }
  394. for (i = 0; i < pool->base.clk_src_count; i++) {
  395. if (pool->base.clock_sources[i] != NULL)
  396. dce120_clock_source_destroy(
  397. &pool->base.clock_sources[i]);
  398. }
  399. if (pool->base.dp_clock_source != NULL)
  400. dce120_clock_source_destroy(&pool->base.dp_clock_source);
  401. if (pool->base.abm != NULL)
  402. dce_abm_destroy(&pool->base.abm);
  403. if (pool->base.dmcu != NULL)
  404. dce_dmcu_destroy(&pool->base.dmcu);
  405. if (pool->base.display_clock != NULL)
  406. dce_disp_clk_destroy(&pool->base.display_clock);
  407. }
  408. static void read_dce_straps(
  409. struct dc_context *ctx,
  410. struct resource_straps *straps)
  411. {
  412. uint32_t reg_val = dm_read_reg_soc15(ctx, mmCC_DC_MISC_STRAPS, 0);
  413. straps->audio_stream_number = get_reg_field_value(reg_val,
  414. CC_DC_MISC_STRAPS,
  415. AUDIO_STREAM_NUMBER);
  416. straps->hdmi_disable = get_reg_field_value(reg_val,
  417. CC_DC_MISC_STRAPS,
  418. HDMI_DISABLE);
  419. reg_val = dm_read_reg_soc15(ctx, mmDC_PINSTRAPS, 0);
  420. straps->dc_pinstraps_audio = get_reg_field_value(reg_val,
  421. DC_PINSTRAPS,
  422. DC_PINSTRAPS_AUDIO);
  423. }
  424. static struct audio *create_audio(
  425. struct dc_context *ctx, unsigned int inst)
  426. {
  427. return dce_audio_create(ctx, inst,
  428. &audio_regs[inst], &audio_shift, &audio_mask);
  429. }
  430. static const struct encoder_feature_support link_enc_feature = {
  431. .max_hdmi_deep_color = COLOR_DEPTH_121212,
  432. .max_hdmi_pixel_clock = 600000,
  433. .ycbcr420_supported = true,
  434. .flags.bits.IS_HBR2_CAPABLE = true,
  435. .flags.bits.IS_HBR3_CAPABLE = true,
  436. .flags.bits.IS_TPS3_CAPABLE = true,
  437. .flags.bits.IS_TPS4_CAPABLE = true,
  438. .flags.bits.IS_YCBCR_CAPABLE = true
  439. };
  440. static struct link_encoder *dce120_link_encoder_create(
  441. const struct encoder_init_data *enc_init_data)
  442. {
  443. struct dce110_link_encoder *enc110 =
  444. kzalloc(sizeof(struct dce110_link_encoder), GFP_KERNEL);
  445. if (!enc110)
  446. return NULL;
  447. dce110_link_encoder_construct(enc110,
  448. enc_init_data,
  449. &link_enc_feature,
  450. &link_enc_regs[enc_init_data->transmitter],
  451. &link_enc_aux_regs[enc_init_data->channel - 1],
  452. &link_enc_hpd_regs[enc_init_data->hpd_source]);
  453. return &enc110->base;
  454. }
  455. static struct input_pixel_processor *dce120_ipp_create(
  456. struct dc_context *ctx, uint32_t inst)
  457. {
  458. struct dce_ipp *ipp = kzalloc(sizeof(struct dce_ipp), GFP_KERNEL);
  459. if (!ipp) {
  460. BREAK_TO_DEBUGGER();
  461. return NULL;
  462. }
  463. dce_ipp_construct(ipp, ctx, inst,
  464. &ipp_regs[inst], &ipp_shift, &ipp_mask);
  465. return &ipp->base;
  466. }
  467. static struct stream_encoder *dce120_stream_encoder_create(
  468. enum engine_id eng_id,
  469. struct dc_context *ctx)
  470. {
  471. struct dce110_stream_encoder *enc110 =
  472. kzalloc(sizeof(struct dce110_stream_encoder), GFP_KERNEL);
  473. if (!enc110)
  474. return NULL;
  475. dce110_stream_encoder_construct(enc110, ctx, ctx->dc_bios, eng_id,
  476. &stream_enc_regs[eng_id],
  477. &se_shift, &se_mask);
  478. return &enc110->base;
  479. }
  480. #define SRII(reg_name, block, id)\
  481. .reg_name[id] = BASE(mm ## block ## id ## _ ## reg_name ## _BASE_IDX) + \
  482. mm ## block ## id ## _ ## reg_name
  483. static const struct dce_hwseq_registers hwseq_reg = {
  484. HWSEQ_DCE120_REG_LIST()
  485. };
  486. static const struct dce_hwseq_shift hwseq_shift = {
  487. HWSEQ_DCE12_MASK_SH_LIST(__SHIFT)
  488. };
  489. static const struct dce_hwseq_mask hwseq_mask = {
  490. HWSEQ_DCE12_MASK_SH_LIST(_MASK)
  491. };
  492. static struct dce_hwseq *dce120_hwseq_create(
  493. struct dc_context *ctx)
  494. {
  495. struct dce_hwseq *hws = kzalloc(sizeof(struct dce_hwseq), GFP_KERNEL);
  496. if (hws) {
  497. hws->ctx = ctx;
  498. hws->regs = &hwseq_reg;
  499. hws->shifts = &hwseq_shift;
  500. hws->masks = &hwseq_mask;
  501. }
  502. return hws;
  503. }
  504. static const struct resource_create_funcs res_create_funcs = {
  505. .read_dce_straps = read_dce_straps,
  506. .create_audio = create_audio,
  507. .create_stream_encoder = dce120_stream_encoder_create,
  508. .create_hwseq = dce120_hwseq_create,
  509. };
  510. #define mi_inst_regs(id) { MI_DCE12_REG_LIST(id) }
  511. static const struct dce_mem_input_registers mi_regs[] = {
  512. mi_inst_regs(0),
  513. mi_inst_regs(1),
  514. mi_inst_regs(2),
  515. mi_inst_regs(3),
  516. mi_inst_regs(4),
  517. mi_inst_regs(5),
  518. };
  519. static const struct dce_mem_input_shift mi_shifts = {
  520. MI_DCE12_MASK_SH_LIST(__SHIFT)
  521. };
  522. static const struct dce_mem_input_mask mi_masks = {
  523. MI_DCE12_MASK_SH_LIST(_MASK)
  524. };
  525. static struct mem_input *dce120_mem_input_create(
  526. struct dc_context *ctx,
  527. uint32_t inst)
  528. {
  529. struct dce_mem_input *dce_mi = kzalloc(sizeof(struct dce_mem_input),
  530. GFP_KERNEL);
  531. if (!dce_mi) {
  532. BREAK_TO_DEBUGGER();
  533. return NULL;
  534. }
  535. dce112_mem_input_construct(dce_mi, ctx, inst, &mi_regs[inst], &mi_shifts, &mi_masks);
  536. return &dce_mi->base;
  537. }
  538. static struct transform *dce120_transform_create(
  539. struct dc_context *ctx,
  540. uint32_t inst)
  541. {
  542. struct dce_transform *transform =
  543. kzalloc(sizeof(struct dce_transform), GFP_KERNEL);
  544. if (!transform)
  545. return NULL;
  546. dce_transform_construct(transform, ctx, inst,
  547. &xfm_regs[inst], &xfm_shift, &xfm_mask);
  548. transform->lb_memory_size = 0x1404; /*5124*/
  549. return &transform->base;
  550. }
  551. static void dce120_destroy_resource_pool(struct resource_pool **pool)
  552. {
  553. struct dce110_resource_pool *dce110_pool = TO_DCE110_RES_POOL(*pool);
  554. destruct(dce110_pool);
  555. kfree(dce110_pool);
  556. *pool = NULL;
  557. }
  558. static const struct resource_funcs dce120_res_pool_funcs = {
  559. .destroy = dce120_destroy_resource_pool,
  560. .link_enc_create = dce120_link_encoder_create,
  561. .validate_guaranteed = dce112_validate_guaranteed,
  562. .validate_bandwidth = dce112_validate_bandwidth,
  563. .validate_plane = dce100_validate_plane,
  564. .add_stream_to_ctx = dce112_add_stream_to_ctx
  565. };
  566. static void bw_calcs_data_update_from_pplib(struct dc *dc)
  567. {
  568. struct dm_pp_clock_levels_with_latency eng_clks = {0};
  569. struct dm_pp_clock_levels_with_latency mem_clks = {0};
  570. struct dm_pp_wm_sets_with_clock_ranges clk_ranges = {0};
  571. int i;
  572. unsigned int clk;
  573. unsigned int latency;
  574. /*do system clock*/
  575. if (!dm_pp_get_clock_levels_by_type_with_latency(
  576. dc->ctx,
  577. DM_PP_CLOCK_TYPE_ENGINE_CLK,
  578. &eng_clks) || eng_clks.num_levels == 0) {
  579. eng_clks.num_levels = 8;
  580. clk = 300000;
  581. for (i = 0; i < eng_clks.num_levels; i++) {
  582. eng_clks.data[i].clocks_in_khz = clk;
  583. clk += 100000;
  584. }
  585. }
  586. /* convert all the clock fro kHz to fix point mHz TODO: wloop data */
  587. dc->bw_vbios->high_sclk = bw_frc_to_fixed(
  588. eng_clks.data[eng_clks.num_levels-1].clocks_in_khz, 1000);
  589. dc->bw_vbios->mid1_sclk = bw_frc_to_fixed(
  590. eng_clks.data[eng_clks.num_levels/8].clocks_in_khz, 1000);
  591. dc->bw_vbios->mid2_sclk = bw_frc_to_fixed(
  592. eng_clks.data[eng_clks.num_levels*2/8].clocks_in_khz, 1000);
  593. dc->bw_vbios->mid3_sclk = bw_frc_to_fixed(
  594. eng_clks.data[eng_clks.num_levels*3/8].clocks_in_khz, 1000);
  595. dc->bw_vbios->mid4_sclk = bw_frc_to_fixed(
  596. eng_clks.data[eng_clks.num_levels*4/8].clocks_in_khz, 1000);
  597. dc->bw_vbios->mid5_sclk = bw_frc_to_fixed(
  598. eng_clks.data[eng_clks.num_levels*5/8].clocks_in_khz, 1000);
  599. dc->bw_vbios->mid6_sclk = bw_frc_to_fixed(
  600. eng_clks.data[eng_clks.num_levels*6/8].clocks_in_khz, 1000);
  601. dc->bw_vbios->low_sclk = bw_frc_to_fixed(
  602. eng_clks.data[0].clocks_in_khz, 1000);
  603. /*do memory clock*/
  604. if (!dm_pp_get_clock_levels_by_type_with_latency(
  605. dc->ctx,
  606. DM_PP_CLOCK_TYPE_MEMORY_CLK,
  607. &mem_clks) || mem_clks.num_levels == 0) {
  608. mem_clks.num_levels = 3;
  609. clk = 250000;
  610. latency = 45;
  611. for (i = 0; i < eng_clks.num_levels; i++) {
  612. mem_clks.data[i].clocks_in_khz = clk;
  613. mem_clks.data[i].latency_in_us = latency;
  614. clk += 500000;
  615. latency -= 5;
  616. }
  617. }
  618. /* we don't need to call PPLIB for validation clock since they
  619. * also give us the highest sclk and highest mclk (UMA clock).
  620. * ALSO always convert UMA clock (from PPLIB) to YCLK (HW formula):
  621. * YCLK = UMACLK*m_memoryTypeMultiplier
  622. */
  623. dc->bw_vbios->low_yclk = bw_frc_to_fixed(
  624. mem_clks.data[0].clocks_in_khz * MEMORY_TYPE_MULTIPLIER, 1000);
  625. dc->bw_vbios->mid_yclk = bw_frc_to_fixed(
  626. mem_clks.data[mem_clks.num_levels>>1].clocks_in_khz * MEMORY_TYPE_MULTIPLIER,
  627. 1000);
  628. dc->bw_vbios->high_yclk = bw_frc_to_fixed(
  629. mem_clks.data[mem_clks.num_levels-1].clocks_in_khz * MEMORY_TYPE_MULTIPLIER,
  630. 1000);
  631. /* Now notify PPLib/SMU about which Watermarks sets they should select
  632. * depending on DPM state they are in. And update BW MGR GFX Engine and
  633. * Memory clock member variables for Watermarks calculations for each
  634. * Watermark Set
  635. */
  636. clk_ranges.num_wm_sets = 4;
  637. clk_ranges.wm_clk_ranges[0].wm_set_id = WM_SET_A;
  638. clk_ranges.wm_clk_ranges[0].wm_min_eng_clk_in_khz =
  639. eng_clks.data[0].clocks_in_khz;
  640. clk_ranges.wm_clk_ranges[0].wm_max_eng_clk_in_khz =
  641. eng_clks.data[eng_clks.num_levels*3/8].clocks_in_khz - 1;
  642. clk_ranges.wm_clk_ranges[0].wm_min_memg_clk_in_khz =
  643. mem_clks.data[0].clocks_in_khz;
  644. clk_ranges.wm_clk_ranges[0].wm_max_mem_clk_in_khz =
  645. mem_clks.data[mem_clks.num_levels>>1].clocks_in_khz - 1;
  646. clk_ranges.wm_clk_ranges[1].wm_set_id = WM_SET_B;
  647. clk_ranges.wm_clk_ranges[1].wm_min_eng_clk_in_khz =
  648. eng_clks.data[eng_clks.num_levels*3/8].clocks_in_khz;
  649. /* 5 GHz instead of data[7].clockInKHz to cover Overdrive */
  650. clk_ranges.wm_clk_ranges[1].wm_max_eng_clk_in_khz = 5000000;
  651. clk_ranges.wm_clk_ranges[1].wm_min_memg_clk_in_khz =
  652. mem_clks.data[0].clocks_in_khz;
  653. clk_ranges.wm_clk_ranges[1].wm_max_mem_clk_in_khz =
  654. mem_clks.data[mem_clks.num_levels>>1].clocks_in_khz - 1;
  655. clk_ranges.wm_clk_ranges[2].wm_set_id = WM_SET_C;
  656. clk_ranges.wm_clk_ranges[2].wm_min_eng_clk_in_khz =
  657. eng_clks.data[0].clocks_in_khz;
  658. clk_ranges.wm_clk_ranges[2].wm_max_eng_clk_in_khz =
  659. eng_clks.data[eng_clks.num_levels*3/8].clocks_in_khz - 1;
  660. clk_ranges.wm_clk_ranges[2].wm_min_memg_clk_in_khz =
  661. mem_clks.data[mem_clks.num_levels>>1].clocks_in_khz;
  662. /* 5 GHz instead of data[2].clockInKHz to cover Overdrive */
  663. clk_ranges.wm_clk_ranges[2].wm_max_mem_clk_in_khz = 5000000;
  664. clk_ranges.wm_clk_ranges[3].wm_set_id = WM_SET_D;
  665. clk_ranges.wm_clk_ranges[3].wm_min_eng_clk_in_khz =
  666. eng_clks.data[eng_clks.num_levels*3/8].clocks_in_khz;
  667. /* 5 GHz instead of data[7].clockInKHz to cover Overdrive */
  668. clk_ranges.wm_clk_ranges[3].wm_max_eng_clk_in_khz = 5000000;
  669. clk_ranges.wm_clk_ranges[3].wm_min_memg_clk_in_khz =
  670. mem_clks.data[mem_clks.num_levels>>1].clocks_in_khz;
  671. /* 5 GHz instead of data[2].clockInKHz to cover Overdrive */
  672. clk_ranges.wm_clk_ranges[3].wm_max_mem_clk_in_khz = 5000000;
  673. /* Notify PP Lib/SMU which Watermarks to use for which clock ranges */
  674. dm_pp_notify_wm_clock_changes(dc->ctx, &clk_ranges);
  675. }
  676. static bool construct(
  677. uint8_t num_virtual_links,
  678. struct dc *dc,
  679. struct dce110_resource_pool *pool)
  680. {
  681. unsigned int i;
  682. struct dc_context *ctx = dc->ctx;
  683. struct irq_service_init_data irq_init_data;
  684. ctx->dc_bios->regs = &bios_regs;
  685. pool->base.res_cap = &res_cap;
  686. pool->base.funcs = &dce120_res_pool_funcs;
  687. /* TODO: Fill more data from GreenlandAsicCapability.cpp */
  688. pool->base.pipe_count = res_cap.num_timing_generator;
  689. pool->base.timing_generator_count = pool->base.res_cap->num_timing_generator;
  690. pool->base.underlay_pipe_index = NO_UNDERLAY_PIPE;
  691. dc->caps.max_downscale_ratio = 200;
  692. dc->caps.i2c_speed_in_khz = 100;
  693. dc->caps.max_cursor_size = 128;
  694. dc->caps.dual_link_dvi = true;
  695. dc->debug = debug_defaults;
  696. /*************************************************
  697. * Create resources *
  698. *************************************************/
  699. pool->base.clock_sources[DCE120_CLK_SRC_PLL0] =
  700. dce120_clock_source_create(ctx, ctx->dc_bios,
  701. CLOCK_SOURCE_COMBO_PHY_PLL0,
  702. &clk_src_regs[0], false);
  703. pool->base.clock_sources[DCE120_CLK_SRC_PLL1] =
  704. dce120_clock_source_create(ctx, ctx->dc_bios,
  705. CLOCK_SOURCE_COMBO_PHY_PLL1,
  706. &clk_src_regs[1], false);
  707. pool->base.clock_sources[DCE120_CLK_SRC_PLL2] =
  708. dce120_clock_source_create(ctx, ctx->dc_bios,
  709. CLOCK_SOURCE_COMBO_PHY_PLL2,
  710. &clk_src_regs[2], false);
  711. pool->base.clock_sources[DCE120_CLK_SRC_PLL3] =
  712. dce120_clock_source_create(ctx, ctx->dc_bios,
  713. CLOCK_SOURCE_COMBO_PHY_PLL3,
  714. &clk_src_regs[3], false);
  715. pool->base.clock_sources[DCE120_CLK_SRC_PLL4] =
  716. dce120_clock_source_create(ctx, ctx->dc_bios,
  717. CLOCK_SOURCE_COMBO_PHY_PLL4,
  718. &clk_src_regs[4], false);
  719. pool->base.clock_sources[DCE120_CLK_SRC_PLL5] =
  720. dce120_clock_source_create(ctx, ctx->dc_bios,
  721. CLOCK_SOURCE_COMBO_PHY_PLL5,
  722. &clk_src_regs[5], false);
  723. pool->base.clk_src_count = DCE120_CLK_SRC_TOTAL;
  724. pool->base.dp_clock_source =
  725. dce120_clock_source_create(ctx, ctx->dc_bios,
  726. CLOCK_SOURCE_ID_DP_DTO,
  727. &clk_src_regs[0], true);
  728. for (i = 0; i < pool->base.clk_src_count; i++) {
  729. if (pool->base.clock_sources[i] == NULL) {
  730. dm_error("DC: failed to create clock sources!\n");
  731. BREAK_TO_DEBUGGER();
  732. goto clk_src_create_fail;
  733. }
  734. }
  735. pool->base.display_clock = dce120_disp_clk_create(ctx);
  736. if (pool->base.display_clock == NULL) {
  737. dm_error("DC: failed to create display clock!\n");
  738. BREAK_TO_DEBUGGER();
  739. goto disp_clk_create_fail;
  740. }
  741. pool->base.dmcu = dce_dmcu_create(ctx,
  742. &dmcu_regs,
  743. &dmcu_shift,
  744. &dmcu_mask);
  745. if (pool->base.dmcu == NULL) {
  746. dm_error("DC: failed to create dmcu!\n");
  747. BREAK_TO_DEBUGGER();
  748. goto res_create_fail;
  749. }
  750. pool->base.abm = dce_abm_create(ctx,
  751. &abm_regs,
  752. &abm_shift,
  753. &abm_mask);
  754. if (pool->base.abm == NULL) {
  755. dm_error("DC: failed to create abm!\n");
  756. BREAK_TO_DEBUGGER();
  757. goto res_create_fail;
  758. }
  759. irq_init_data.ctx = dc->ctx;
  760. pool->base.irqs = dal_irq_service_dce120_create(&irq_init_data);
  761. if (!pool->base.irqs)
  762. goto irqs_create_fail;
  763. for (i = 0; i < pool->base.pipe_count; i++) {
  764. pool->base.timing_generators[i] =
  765. dce120_timing_generator_create(
  766. ctx,
  767. i,
  768. &dce120_tg_offsets[i]);
  769. if (pool->base.timing_generators[i] == NULL) {
  770. BREAK_TO_DEBUGGER();
  771. dm_error("DC: failed to create tg!\n");
  772. goto controller_create_fail;
  773. }
  774. pool->base.mis[i] = dce120_mem_input_create(ctx, i);
  775. if (pool->base.mis[i] == NULL) {
  776. BREAK_TO_DEBUGGER();
  777. dm_error(
  778. "DC: failed to create memory input!\n");
  779. goto controller_create_fail;
  780. }
  781. pool->base.ipps[i] = dce120_ipp_create(ctx, i);
  782. if (pool->base.ipps[i] == NULL) {
  783. BREAK_TO_DEBUGGER();
  784. dm_error(
  785. "DC: failed to create input pixel processor!\n");
  786. goto controller_create_fail;
  787. }
  788. pool->base.transforms[i] = dce120_transform_create(ctx, i);
  789. if (pool->base.transforms[i] == NULL) {
  790. BREAK_TO_DEBUGGER();
  791. dm_error(
  792. "DC: failed to create transform!\n");
  793. goto res_create_fail;
  794. }
  795. pool->base.opps[i] = dce120_opp_create(
  796. ctx,
  797. i);
  798. if (pool->base.opps[i] == NULL) {
  799. BREAK_TO_DEBUGGER();
  800. dm_error(
  801. "DC: failed to create output pixel processor!\n");
  802. }
  803. }
  804. if (!resource_construct(num_virtual_links, dc, &pool->base,
  805. &res_create_funcs))
  806. goto res_create_fail;
  807. /* Create hardware sequencer */
  808. if (!dce120_hw_sequencer_create(dc))
  809. goto controller_create_fail;
  810. dc->caps.max_planes = pool->base.pipe_count;
  811. bw_calcs_init(dc->bw_dceip, dc->bw_vbios, dc->ctx->asic_id);
  812. bw_calcs_data_update_from_pplib(dc);
  813. return true;
  814. irqs_create_fail:
  815. controller_create_fail:
  816. disp_clk_create_fail:
  817. clk_src_create_fail:
  818. res_create_fail:
  819. destruct(pool);
  820. return false;
  821. }
  822. struct resource_pool *dce120_create_resource_pool(
  823. uint8_t num_virtual_links,
  824. struct dc *dc)
  825. {
  826. struct dce110_resource_pool *pool =
  827. kzalloc(sizeof(struct dce110_resource_pool), GFP_KERNEL);
  828. if (!pool)
  829. return NULL;
  830. if (construct(num_virtual_links, dc, pool))
  831. return &pool->base;
  832. BREAK_TO_DEBUGGER();
  833. return NULL;
  834. }