dce_hwseq.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: AMD
  23. *
  24. */
  25. #ifndef __DCE_HWSEQ_H__
  26. #define __DCE_HWSEQ_H__
  27. #include "hw_sequencer.h"
  28. #define BL_REG_LIST()\
  29. SR(LVTMA_PWRSEQ_CNTL), \
  30. SR(LVTMA_PWRSEQ_STATE)
  31. #define HWSEQ_DCEF_REG_LIST_DCE8() \
  32. .DCFE_CLOCK_CONTROL[0] = mmCRTC0_CRTC_DCFE_CLOCK_CONTROL, \
  33. .DCFE_CLOCK_CONTROL[1] = mmCRTC1_CRTC_DCFE_CLOCK_CONTROL, \
  34. .DCFE_CLOCK_CONTROL[2] = mmCRTC2_CRTC_DCFE_CLOCK_CONTROL, \
  35. .DCFE_CLOCK_CONTROL[3] = mmCRTC3_CRTC_DCFE_CLOCK_CONTROL, \
  36. .DCFE_CLOCK_CONTROL[4] = mmCRTC4_CRTC_DCFE_CLOCK_CONTROL, \
  37. .DCFE_CLOCK_CONTROL[5] = mmCRTC5_CRTC_DCFE_CLOCK_CONTROL
  38. #define HWSEQ_DCEF_REG_LIST() \
  39. SRII(DCFE_CLOCK_CONTROL, DCFE, 0), \
  40. SRII(DCFE_CLOCK_CONTROL, DCFE, 1), \
  41. SRII(DCFE_CLOCK_CONTROL, DCFE, 2), \
  42. SRII(DCFE_CLOCK_CONTROL, DCFE, 3), \
  43. SRII(DCFE_CLOCK_CONTROL, DCFE, 4), \
  44. SRII(DCFE_CLOCK_CONTROL, DCFE, 5), \
  45. SR(DC_MEM_GLOBAL_PWR_REQ_CNTL)
  46. #define HWSEQ_BLND_REG_LIST() \
  47. SRII(BLND_V_UPDATE_LOCK, BLND, 0), \
  48. SRII(BLND_V_UPDATE_LOCK, BLND, 1), \
  49. SRII(BLND_V_UPDATE_LOCK, BLND, 2), \
  50. SRII(BLND_V_UPDATE_LOCK, BLND, 3), \
  51. SRII(BLND_V_UPDATE_LOCK, BLND, 4), \
  52. SRII(BLND_V_UPDATE_LOCK, BLND, 5), \
  53. SRII(BLND_CONTROL, BLND, 0), \
  54. SRII(BLND_CONTROL, BLND, 1), \
  55. SRII(BLND_CONTROL, BLND, 2), \
  56. SRII(BLND_CONTROL, BLND, 3), \
  57. SRII(BLND_CONTROL, BLND, 4), \
  58. SRII(BLND_CONTROL, BLND, 5)
  59. #define HWSEQ_PIXEL_RATE_REG_LIST(blk) \
  60. SRII(PIXEL_RATE_CNTL, blk, 0), \
  61. SRII(PIXEL_RATE_CNTL, blk, 1), \
  62. SRII(PIXEL_RATE_CNTL, blk, 2), \
  63. SRII(PIXEL_RATE_CNTL, blk, 3), \
  64. SRII(PIXEL_RATE_CNTL, blk, 4), \
  65. SRII(PIXEL_RATE_CNTL, blk, 5)
  66. #define HWSEQ_PHYPLL_REG_LIST(blk) \
  67. SRII(PHYPLL_PIXEL_RATE_CNTL, blk, 0), \
  68. SRII(PHYPLL_PIXEL_RATE_CNTL, blk, 1), \
  69. SRII(PHYPLL_PIXEL_RATE_CNTL, blk, 2), \
  70. SRII(PHYPLL_PIXEL_RATE_CNTL, blk, 3), \
  71. SRII(PHYPLL_PIXEL_RATE_CNTL, blk, 4), \
  72. SRII(PHYPLL_PIXEL_RATE_CNTL, blk, 5)
  73. #define HWSEQ_DCE11_REG_LIST_BASE() \
  74. SR(DC_MEM_GLOBAL_PWR_REQ_CNTL), \
  75. SR(DCFEV_CLOCK_CONTROL), \
  76. SRII(DCFE_CLOCK_CONTROL, DCFE, 0), \
  77. SRII(DCFE_CLOCK_CONTROL, DCFE, 1), \
  78. SRII(CRTC_H_BLANK_START_END, CRTC, 0),\
  79. SRII(CRTC_H_BLANK_START_END, CRTC, 1),\
  80. SRII(BLND_V_UPDATE_LOCK, BLND, 0),\
  81. SRII(BLND_V_UPDATE_LOCK, BLND, 1),\
  82. SRII(BLND_CONTROL, BLND, 0),\
  83. SRII(BLND_CONTROL, BLND, 1),\
  84. SR(BLNDV_CONTROL),\
  85. HWSEQ_PIXEL_RATE_REG_LIST(CRTC),\
  86. BL_REG_LIST()
  87. #define HWSEQ_DCE8_REG_LIST() \
  88. HWSEQ_DCEF_REG_LIST_DCE8(), \
  89. HWSEQ_BLND_REG_LIST(), \
  90. HWSEQ_PIXEL_RATE_REG_LIST(CRTC),\
  91. BL_REG_LIST()
  92. #define HWSEQ_DCE10_REG_LIST() \
  93. HWSEQ_DCEF_REG_LIST(), \
  94. HWSEQ_BLND_REG_LIST(), \
  95. HWSEQ_PIXEL_RATE_REG_LIST(CRTC), \
  96. BL_REG_LIST()
  97. #define HWSEQ_ST_REG_LIST() \
  98. HWSEQ_DCE11_REG_LIST_BASE(), \
  99. .DCFE_CLOCK_CONTROL[2] = mmDCFEV_CLOCK_CONTROL, \
  100. .CRTC_H_BLANK_START_END[2] = mmCRTCV_H_BLANK_START_END, \
  101. .BLND_V_UPDATE_LOCK[2] = mmBLNDV_V_UPDATE_LOCK, \
  102. .BLND_CONTROL[2] = mmBLNDV_CONTROL
  103. #define HWSEQ_CZ_REG_LIST() \
  104. HWSEQ_DCE11_REG_LIST_BASE(), \
  105. SRII(DCFE_CLOCK_CONTROL, DCFE, 2), \
  106. SRII(CRTC_H_BLANK_START_END, CRTC, 2), \
  107. SRII(BLND_V_UPDATE_LOCK, BLND, 2), \
  108. SRII(BLND_CONTROL, BLND, 2), \
  109. .DCFE_CLOCK_CONTROL[3] = mmDCFEV_CLOCK_CONTROL, \
  110. .CRTC_H_BLANK_START_END[3] = mmCRTCV_H_BLANK_START_END, \
  111. .BLND_V_UPDATE_LOCK[3] = mmBLNDV_V_UPDATE_LOCK, \
  112. .BLND_CONTROL[3] = mmBLNDV_CONTROL
  113. #define HWSEQ_DCE120_REG_LIST() \
  114. HWSEQ_DCE10_REG_LIST(), \
  115. HWSEQ_PIXEL_RATE_REG_LIST(CRTC), \
  116. HWSEQ_PHYPLL_REG_LIST(CRTC), \
  117. SR(DCHUB_FB_LOCATION),\
  118. SR(DCHUB_AGP_BASE),\
  119. SR(DCHUB_AGP_BOT),\
  120. SR(DCHUB_AGP_TOP), \
  121. BL_REG_LIST()
  122. #define HWSEQ_DCE112_REG_LIST() \
  123. HWSEQ_DCE10_REG_LIST(), \
  124. HWSEQ_PIXEL_RATE_REG_LIST(CRTC), \
  125. HWSEQ_PHYPLL_REG_LIST(CRTC), \
  126. BL_REG_LIST()
  127. #define HWSEQ_DCN_REG_LIST()\
  128. SR(REFCLK_CNTL), \
  129. SR(DCHUBBUB_GLOBAL_TIMER_CNTL), \
  130. SR(DIO_MEM_PWR_CTRL), \
  131. SR(DCCG_GATE_DISABLE_CNTL), \
  132. SR(DCCG_GATE_DISABLE_CNTL2), \
  133. SR(DCFCLK_CNTL),\
  134. SR(DCFCLK_CNTL), \
  135. /* todo: get these from GVM instead of reading registers ourselves */\
  136. MMHUB_SR(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32),\
  137. MMHUB_SR(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32),\
  138. MMHUB_SR(VM_CONTEXT0_PAGE_TABLE_START_ADDR_HI32),\
  139. MMHUB_SR(VM_CONTEXT0_PAGE_TABLE_START_ADDR_LO32),\
  140. MMHUB_SR(VM_CONTEXT0_PAGE_TABLE_END_ADDR_HI32),\
  141. MMHUB_SR(VM_CONTEXT0_PAGE_TABLE_END_ADDR_LO32),\
  142. MMHUB_SR(VM_L2_PROTECTION_FAULT_DEFAULT_ADDR_HI32),\
  143. MMHUB_SR(VM_L2_PROTECTION_FAULT_DEFAULT_ADDR_LO32),\
  144. MMHUB_SR(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB),\
  145. MMHUB_SR(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB),\
  146. MMHUB_SR(MC_VM_SYSTEM_APERTURE_LOW_ADDR),\
  147. MMHUB_SR(MC_VM_SYSTEM_APERTURE_HIGH_ADDR)
  148. #define HWSEQ_DCN1_REG_LIST()\
  149. HWSEQ_DCN_REG_LIST(), \
  150. HWSEQ_PIXEL_RATE_REG_LIST(OTG), \
  151. HWSEQ_PHYPLL_REG_LIST(OTG), \
  152. SR(DCHUBBUB_SDPIF_FB_BASE),\
  153. SR(DCHUBBUB_SDPIF_FB_OFFSET),\
  154. SR(DCHUBBUB_SDPIF_AGP_BASE),\
  155. SR(DCHUBBUB_SDPIF_AGP_BOT),\
  156. SR(DCHUBBUB_SDPIF_AGP_TOP),\
  157. SR(DOMAIN0_PG_CONFIG), \
  158. SR(DOMAIN1_PG_CONFIG), \
  159. SR(DOMAIN2_PG_CONFIG), \
  160. SR(DOMAIN3_PG_CONFIG), \
  161. SR(DOMAIN4_PG_CONFIG), \
  162. SR(DOMAIN5_PG_CONFIG), \
  163. SR(DOMAIN6_PG_CONFIG), \
  164. SR(DOMAIN7_PG_CONFIG), \
  165. SR(DOMAIN0_PG_STATUS), \
  166. SR(DOMAIN1_PG_STATUS), \
  167. SR(DOMAIN2_PG_STATUS), \
  168. SR(DOMAIN3_PG_STATUS), \
  169. SR(DOMAIN4_PG_STATUS), \
  170. SR(DOMAIN5_PG_STATUS), \
  171. SR(DOMAIN6_PG_STATUS), \
  172. SR(DOMAIN7_PG_STATUS), \
  173. SR(D1VGA_CONTROL), \
  174. SR(D2VGA_CONTROL), \
  175. SR(D3VGA_CONTROL), \
  176. SR(D4VGA_CONTROL), \
  177. SR(DC_IP_REQUEST_CNTL), \
  178. BL_REG_LIST()
  179. struct dce_hwseq_registers {
  180. /* Backlight registers */
  181. uint32_t LVTMA_PWRSEQ_CNTL;
  182. uint32_t LVTMA_PWRSEQ_STATE;
  183. uint32_t DCFE_CLOCK_CONTROL[6];
  184. uint32_t DCFEV_CLOCK_CONTROL;
  185. uint32_t DC_MEM_GLOBAL_PWR_REQ_CNTL;
  186. uint32_t BLND_V_UPDATE_LOCK[6];
  187. uint32_t BLND_CONTROL[6];
  188. uint32_t BLNDV_CONTROL;
  189. uint32_t CRTC_H_BLANK_START_END[6];
  190. uint32_t PIXEL_RATE_CNTL[6];
  191. uint32_t PHYPLL_PIXEL_RATE_CNTL[6];
  192. /*DCHUB*/
  193. uint32_t DCHUB_FB_LOCATION;
  194. uint32_t DCHUB_AGP_BASE;
  195. uint32_t DCHUB_AGP_BOT;
  196. uint32_t DCHUB_AGP_TOP;
  197. uint32_t REFCLK_CNTL;
  198. uint32_t DCHUBBUB_GLOBAL_TIMER_CNTL;
  199. uint32_t DCHUBBUB_SDPIF_FB_BASE;
  200. uint32_t DCHUBBUB_SDPIF_FB_OFFSET;
  201. uint32_t DCHUBBUB_SDPIF_AGP_BASE;
  202. uint32_t DCHUBBUB_SDPIF_AGP_BOT;
  203. uint32_t DCHUBBUB_SDPIF_AGP_TOP;
  204. uint32_t DC_IP_REQUEST_CNTL;
  205. uint32_t DOMAIN0_PG_CONFIG;
  206. uint32_t DOMAIN1_PG_CONFIG;
  207. uint32_t DOMAIN2_PG_CONFIG;
  208. uint32_t DOMAIN3_PG_CONFIG;
  209. uint32_t DOMAIN4_PG_CONFIG;
  210. uint32_t DOMAIN5_PG_CONFIG;
  211. uint32_t DOMAIN6_PG_CONFIG;
  212. uint32_t DOMAIN7_PG_CONFIG;
  213. uint32_t DOMAIN0_PG_STATUS;
  214. uint32_t DOMAIN1_PG_STATUS;
  215. uint32_t DOMAIN2_PG_STATUS;
  216. uint32_t DOMAIN3_PG_STATUS;
  217. uint32_t DOMAIN4_PG_STATUS;
  218. uint32_t DOMAIN5_PG_STATUS;
  219. uint32_t DOMAIN6_PG_STATUS;
  220. uint32_t DOMAIN7_PG_STATUS;
  221. uint32_t DIO_MEM_PWR_CTRL;
  222. uint32_t DCCG_GATE_DISABLE_CNTL;
  223. uint32_t DCCG_GATE_DISABLE_CNTL2;
  224. uint32_t DCFCLK_CNTL;
  225. uint32_t MICROSECOND_TIME_BASE_DIV;
  226. uint32_t MILLISECOND_TIME_BASE_DIV;
  227. uint32_t DISPCLK_FREQ_CHANGE_CNTL;
  228. uint32_t RBBMIF_TIMEOUT_DIS;
  229. uint32_t RBBMIF_TIMEOUT_DIS_2;
  230. uint32_t DENTIST_DISPCLK_CNTL;
  231. uint32_t DCHUBBUB_CRC_CTRL;
  232. uint32_t DPP_TOP0_DPP_CRC_CTRL;
  233. uint32_t DPP_TOP0_DPP_CRC_VAL_R_G;
  234. uint32_t DPP_TOP0_DPP_CRC_VAL_B_A;
  235. uint32_t MPC_CRC_CTRL;
  236. uint32_t MPC_CRC_RESULT_GB;
  237. uint32_t MPC_CRC_RESULT_C;
  238. uint32_t MPC_CRC_RESULT_AR;
  239. uint32_t D1VGA_CONTROL;
  240. uint32_t D2VGA_CONTROL;
  241. uint32_t D3VGA_CONTROL;
  242. uint32_t D4VGA_CONTROL;
  243. /* MMHUB registers. read only. temporary hack */
  244. uint32_t VM_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32;
  245. uint32_t VM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32;
  246. uint32_t VM_CONTEXT0_PAGE_TABLE_START_ADDR_HI32;
  247. uint32_t VM_CONTEXT0_PAGE_TABLE_START_ADDR_LO32;
  248. uint32_t VM_CONTEXT0_PAGE_TABLE_END_ADDR_HI32;
  249. uint32_t VM_CONTEXT0_PAGE_TABLE_END_ADDR_LO32;
  250. uint32_t VM_L2_PROTECTION_FAULT_DEFAULT_ADDR_HI32;
  251. uint32_t VM_L2_PROTECTION_FAULT_DEFAULT_ADDR_LO32;
  252. uint32_t MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB;
  253. uint32_t MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB;
  254. uint32_t MC_VM_SYSTEM_APERTURE_LOW_ADDR;
  255. uint32_t MC_VM_SYSTEM_APERTURE_HIGH_ADDR;
  256. };
  257. /* set field name */
  258. #define HWS_SF(blk_name, reg_name, field_name, post_fix)\
  259. .field_name = blk_name ## reg_name ## __ ## field_name ## post_fix
  260. #define HWS_SF1(blk_name, reg_name, field_name, post_fix)\
  261. .field_name = blk_name ## reg_name ## __ ## blk_name ## field_name ## post_fix
  262. #define HWSEQ_DCEF_MASK_SH_LIST(mask_sh, blk)\
  263. HWS_SF(blk, CLOCK_CONTROL, DCFE_CLOCK_ENABLE, mask_sh),\
  264. SF(DC_MEM_GLOBAL_PWR_REQ_CNTL, DC_MEM_GLOBAL_PWR_REQ_DIS, mask_sh)
  265. #define HWSEQ_BLND_MASK_SH_LIST(mask_sh, blk)\
  266. HWS_SF(blk, V_UPDATE_LOCK, BLND_DCP_GRPH_V_UPDATE_LOCK, mask_sh),\
  267. HWS_SF(blk, V_UPDATE_LOCK, BLND_SCL_V_UPDATE_LOCK, mask_sh),\
  268. HWS_SF(blk, V_UPDATE_LOCK, BLND_DCP_GRPH_SURF_V_UPDATE_LOCK, mask_sh),\
  269. HWS_SF(blk, V_UPDATE_LOCK, BLND_BLND_V_UPDATE_LOCK, mask_sh),\
  270. HWS_SF(blk, V_UPDATE_LOCK, BLND_V_UPDATE_LOCK_MODE, mask_sh),\
  271. HWS_SF(blk, CONTROL, BLND_FEEDTHROUGH_EN, mask_sh),\
  272. HWS_SF(blk, CONTROL, BLND_ALPHA_MODE, mask_sh),\
  273. HWS_SF(blk, CONTROL, BLND_MODE, mask_sh),\
  274. HWS_SF(blk, CONTROL, BLND_MULTIPLIED_MODE, mask_sh)
  275. #define HWSEQ_PIXEL_RATE_MASK_SH_LIST(mask_sh, blk)\
  276. HWS_SF1(blk, PIXEL_RATE_CNTL, PIXEL_RATE_SOURCE, mask_sh),\
  277. HWS_SF(blk, PIXEL_RATE_CNTL, DP_DTO0_ENABLE, mask_sh)
  278. #define HWSEQ_PHYPLL_MASK_SH_LIST(mask_sh, blk)\
  279. HWS_SF1(blk, PHYPLL_PIXEL_RATE_CNTL, PHYPLL_PIXEL_RATE_SOURCE, mask_sh),\
  280. HWS_SF1(blk, PHYPLL_PIXEL_RATE_CNTL, PIXEL_RATE_PLL_SOURCE, mask_sh)
  281. #define HWSEQ_DCE8_MASK_SH_LIST(mask_sh)\
  282. .DCFE_CLOCK_ENABLE = CRTC_DCFE_CLOCK_CONTROL__CRTC_DCFE_CLOCK_ENABLE ## mask_sh, \
  283. HWS_SF(BLND_, V_UPDATE_LOCK, BLND_DCP_GRPH_V_UPDATE_LOCK, mask_sh),\
  284. HWS_SF(BLND_, V_UPDATE_LOCK, BLND_SCL_V_UPDATE_LOCK, mask_sh),\
  285. HWS_SF(BLND_, V_UPDATE_LOCK, BLND_DCP_GRPH_SURF_V_UPDATE_LOCK, mask_sh),\
  286. HWS_SF(BLND_, CONTROL, BLND_MODE, mask_sh),\
  287. HWS_SF(, LVTMA_PWRSEQ_CNTL, LVTMA_BLON, mask_sh),\
  288. HWS_SF(, LVTMA_PWRSEQ_STATE, LVTMA_PWRSEQ_TARGET_STATE_R, mask_sh),\
  289. HWSEQ_PIXEL_RATE_MASK_SH_LIST(mask_sh, CRTC0_)
  290. #define HWSEQ_DCE10_MASK_SH_LIST(mask_sh)\
  291. HWSEQ_DCEF_MASK_SH_LIST(mask_sh, DCFE_),\
  292. HWSEQ_BLND_MASK_SH_LIST(mask_sh, BLND_),\
  293. HWSEQ_PIXEL_RATE_MASK_SH_LIST(mask_sh, CRTC0_), \
  294. HWS_SF(, LVTMA_PWRSEQ_CNTL, LVTMA_BLON, mask_sh), \
  295. HWS_SF(, LVTMA_PWRSEQ_STATE, LVTMA_PWRSEQ_TARGET_STATE_R, mask_sh)
  296. #define HWSEQ_DCE11_MASK_SH_LIST(mask_sh)\
  297. HWSEQ_DCE10_MASK_SH_LIST(mask_sh),\
  298. SF(DCFEV_CLOCK_CONTROL, DCFEV_CLOCK_ENABLE, mask_sh),\
  299. HWS_SF(, LVTMA_PWRSEQ_CNTL, LVTMA_BLON, mask_sh),\
  300. HWS_SF(, LVTMA_PWRSEQ_STATE, LVTMA_PWRSEQ_TARGET_STATE_R, mask_sh),\
  301. HWSEQ_PIXEL_RATE_MASK_SH_LIST(mask_sh, CRTC0_)
  302. #define HWSEQ_DCE112_MASK_SH_LIST(mask_sh)\
  303. HWSEQ_DCE10_MASK_SH_LIST(mask_sh),\
  304. HWS_SF(, LVTMA_PWRSEQ_CNTL, LVTMA_BLON, mask_sh),\
  305. HWS_SF(, LVTMA_PWRSEQ_STATE, LVTMA_PWRSEQ_TARGET_STATE_R, mask_sh),\
  306. HWSEQ_PHYPLL_MASK_SH_LIST(mask_sh, CRTC0_)
  307. #define HWSEQ_GFX9_DCHUB_MASK_SH_LIST(mask_sh)\
  308. SF(DCHUB_FB_LOCATION, FB_TOP, mask_sh),\
  309. SF(DCHUB_FB_LOCATION, FB_BASE, mask_sh),\
  310. SF(DCHUB_AGP_BASE, AGP_BASE, mask_sh),\
  311. SF(DCHUB_AGP_BOT, AGP_BOT, mask_sh),\
  312. SF(DCHUB_AGP_TOP, AGP_TOP, mask_sh), \
  313. HWS_SF(, LVTMA_PWRSEQ_CNTL, LVTMA_BLON, mask_sh), \
  314. HWS_SF(, LVTMA_PWRSEQ_STATE, LVTMA_PWRSEQ_TARGET_STATE_R, mask_sh)
  315. #define HWSEQ_DCE12_MASK_SH_LIST(mask_sh)\
  316. HWSEQ_DCEF_MASK_SH_LIST(mask_sh, DCFE0_DCFE_),\
  317. HWSEQ_BLND_MASK_SH_LIST(mask_sh, BLND0_BLND_),\
  318. HWSEQ_PIXEL_RATE_MASK_SH_LIST(mask_sh, CRTC0_),\
  319. HWSEQ_PHYPLL_MASK_SH_LIST(mask_sh, CRTC0_),\
  320. HWSEQ_GFX9_DCHUB_MASK_SH_LIST(mask_sh), \
  321. HWS_SF(, LVTMA_PWRSEQ_CNTL, LVTMA_BLON, mask_sh), \
  322. HWS_SF(, LVTMA_PWRSEQ_STATE, LVTMA_PWRSEQ_TARGET_STATE_R, mask_sh)
  323. #define HWSEQ_DCN_MASK_SH_LIST(mask_sh)\
  324. HWSEQ_PIXEL_RATE_MASK_SH_LIST(mask_sh, OTG0_),\
  325. HWS_SF1(OTG0_, PHYPLL_PIXEL_RATE_CNTL, PHYPLL_PIXEL_RATE_SOURCE, mask_sh), \
  326. HWS_SF(, DCHUBBUB_GLOBAL_TIMER_CNTL, DCHUBBUB_GLOBAL_TIMER_ENABLE, mask_sh), \
  327. HWS_SF(, DCFCLK_CNTL, DCFCLK_GATE_DIS, mask_sh)
  328. #define HWSEQ_DCN1_MASK_SH_LIST(mask_sh)\
  329. HWSEQ_DCN_MASK_SH_LIST(mask_sh), \
  330. HWS_SF1(OTG0_, PHYPLL_PIXEL_RATE_CNTL, PIXEL_RATE_PLL_SOURCE, mask_sh), \
  331. HWS_SF(, DCHUBBUB_SDPIF_FB_BASE, SDPIF_FB_BASE, mask_sh), \
  332. HWS_SF(, DCHUBBUB_SDPIF_FB_OFFSET, SDPIF_FB_OFFSET, mask_sh), \
  333. HWS_SF(, DCHUBBUB_SDPIF_AGP_BASE, SDPIF_AGP_BASE, mask_sh), \
  334. HWS_SF(, DCHUBBUB_SDPIF_AGP_BOT, SDPIF_AGP_BOT, mask_sh), \
  335. HWS_SF(, DCHUBBUB_SDPIF_AGP_TOP, SDPIF_AGP_TOP, mask_sh), \
  336. /* todo: get these from GVM instead of reading registers ourselves */\
  337. HWS_SF(, VM_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32, PAGE_DIRECTORY_ENTRY_HI32, mask_sh),\
  338. HWS_SF(, VM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32, PAGE_DIRECTORY_ENTRY_LO32, mask_sh),\
  339. HWS_SF(, VM_CONTEXT0_PAGE_TABLE_START_ADDR_HI32, LOGICAL_PAGE_NUMBER_HI4, mask_sh),\
  340. HWS_SF(, VM_CONTEXT0_PAGE_TABLE_START_ADDR_LO32, LOGICAL_PAGE_NUMBER_LO32, mask_sh),\
  341. HWS_SF(, VM_L2_PROTECTION_FAULT_DEFAULT_ADDR_HI32, PHYSICAL_PAGE_ADDR_HI4, mask_sh),\
  342. HWS_SF(, VM_L2_PROTECTION_FAULT_DEFAULT_ADDR_LO32, PHYSICAL_PAGE_ADDR_LO32, mask_sh),\
  343. HWS_SF(, MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB, PHYSICAL_PAGE_NUMBER_MSB, mask_sh),\
  344. HWS_SF(, MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB, PHYSICAL_PAGE_NUMBER_LSB, mask_sh),\
  345. HWS_SF(, MC_VM_SYSTEM_APERTURE_LOW_ADDR, LOGICAL_ADDR, mask_sh),\
  346. HWS_SF(, DOMAIN0_PG_CONFIG, DOMAIN0_POWER_FORCEON, mask_sh), \
  347. HWS_SF(, DOMAIN0_PG_CONFIG, DOMAIN0_POWER_GATE, mask_sh), \
  348. HWS_SF(, DOMAIN1_PG_CONFIG, DOMAIN1_POWER_FORCEON, mask_sh), \
  349. HWS_SF(, DOMAIN1_PG_CONFIG, DOMAIN1_POWER_GATE, mask_sh), \
  350. HWS_SF(, DOMAIN2_PG_CONFIG, DOMAIN2_POWER_FORCEON, mask_sh), \
  351. HWS_SF(, DOMAIN2_PG_CONFIG, DOMAIN2_POWER_GATE, mask_sh), \
  352. HWS_SF(, DOMAIN3_PG_CONFIG, DOMAIN3_POWER_FORCEON, mask_sh), \
  353. HWS_SF(, DOMAIN3_PG_CONFIG, DOMAIN3_POWER_GATE, mask_sh), \
  354. HWS_SF(, DOMAIN4_PG_CONFIG, DOMAIN4_POWER_FORCEON, mask_sh), \
  355. HWS_SF(, DOMAIN4_PG_CONFIG, DOMAIN4_POWER_GATE, mask_sh), \
  356. HWS_SF(, DOMAIN5_PG_CONFIG, DOMAIN5_POWER_FORCEON, mask_sh), \
  357. HWS_SF(, DOMAIN5_PG_CONFIG, DOMAIN5_POWER_GATE, mask_sh), \
  358. HWS_SF(, DOMAIN6_PG_CONFIG, DOMAIN6_POWER_FORCEON, mask_sh), \
  359. HWS_SF(, DOMAIN6_PG_CONFIG, DOMAIN6_POWER_GATE, mask_sh), \
  360. HWS_SF(, DOMAIN7_PG_CONFIG, DOMAIN7_POWER_FORCEON, mask_sh), \
  361. HWS_SF(, DOMAIN7_PG_CONFIG, DOMAIN7_POWER_GATE, mask_sh), \
  362. HWS_SF(, DOMAIN0_PG_STATUS, DOMAIN0_PGFSM_PWR_STATUS, mask_sh), \
  363. HWS_SF(, DOMAIN1_PG_STATUS, DOMAIN1_PGFSM_PWR_STATUS, mask_sh), \
  364. HWS_SF(, DOMAIN2_PG_STATUS, DOMAIN2_PGFSM_PWR_STATUS, mask_sh), \
  365. HWS_SF(, DOMAIN3_PG_STATUS, DOMAIN3_PGFSM_PWR_STATUS, mask_sh), \
  366. HWS_SF(, DOMAIN4_PG_STATUS, DOMAIN4_PGFSM_PWR_STATUS, mask_sh), \
  367. HWS_SF(, DOMAIN5_PG_STATUS, DOMAIN5_PGFSM_PWR_STATUS, mask_sh), \
  368. HWS_SF(, DOMAIN6_PG_STATUS, DOMAIN6_PGFSM_PWR_STATUS, mask_sh), \
  369. HWS_SF(, DOMAIN7_PG_STATUS, DOMAIN7_PGFSM_PWR_STATUS, mask_sh), \
  370. HWS_SF(, DC_IP_REQUEST_CNTL, IP_REQUEST_EN, mask_sh), \
  371. HWS_SF(, LVTMA_PWRSEQ_CNTL, LVTMA_BLON, mask_sh), \
  372. HWS_SF(, LVTMA_PWRSEQ_STATE, LVTMA_PWRSEQ_TARGET_STATE_R, mask_sh)
  373. #define HWSEQ_REG_FIELD_LIST(type) \
  374. type DCFE_CLOCK_ENABLE; \
  375. type DCFEV_CLOCK_ENABLE; \
  376. type DC_MEM_GLOBAL_PWR_REQ_DIS; \
  377. type BLND_DCP_GRPH_V_UPDATE_LOCK; \
  378. type BLND_SCL_V_UPDATE_LOCK; \
  379. type BLND_DCP_GRPH_SURF_V_UPDATE_LOCK; \
  380. type BLND_BLND_V_UPDATE_LOCK; \
  381. type BLND_V_UPDATE_LOCK_MODE; \
  382. type BLND_FEEDTHROUGH_EN; \
  383. type BLND_ALPHA_MODE; \
  384. type BLND_MODE; \
  385. type BLND_MULTIPLIED_MODE; \
  386. type DP_DTO0_ENABLE; \
  387. type PIXEL_RATE_SOURCE; \
  388. type PHYPLL_PIXEL_RATE_SOURCE; \
  389. type PIXEL_RATE_PLL_SOURCE; \
  390. /* todo: get these from GVM instead of reading registers ourselves */\
  391. type PAGE_DIRECTORY_ENTRY_HI32;\
  392. type PAGE_DIRECTORY_ENTRY_LO32;\
  393. type LOGICAL_PAGE_NUMBER_HI4;\
  394. type LOGICAL_PAGE_NUMBER_LO32;\
  395. type PHYSICAL_PAGE_ADDR_HI4;\
  396. type PHYSICAL_PAGE_ADDR_LO32;\
  397. type PHYSICAL_PAGE_NUMBER_MSB;\
  398. type PHYSICAL_PAGE_NUMBER_LSB;\
  399. type LOGICAL_ADDR; \
  400. type ENABLE_L1_TLB;\
  401. type SYSTEM_ACCESS_MODE;\
  402. type LVTMA_BLON;\
  403. type LVTMA_PWRSEQ_TARGET_STATE_R;
  404. #define HWSEQ_DCN_REG_FIELD_LIST(type) \
  405. type HUBP_VTG_SEL; \
  406. type HUBP_CLOCK_ENABLE; \
  407. type DPP_CLOCK_ENABLE; \
  408. type SDPIF_FB_BASE;\
  409. type SDPIF_FB_OFFSET;\
  410. type SDPIF_AGP_BASE;\
  411. type SDPIF_AGP_BOT;\
  412. type SDPIF_AGP_TOP;\
  413. type FB_TOP;\
  414. type FB_BASE;\
  415. type FB_OFFSET;\
  416. type AGP_BASE;\
  417. type AGP_BOT;\
  418. type AGP_TOP;\
  419. type DCHUBBUB_GLOBAL_TIMER_ENABLE; \
  420. type OPP_PIPE_CLOCK_EN;\
  421. type IP_REQUEST_EN; \
  422. type DOMAIN0_POWER_FORCEON; \
  423. type DOMAIN0_POWER_GATE; \
  424. type DOMAIN1_POWER_FORCEON; \
  425. type DOMAIN1_POWER_GATE; \
  426. type DOMAIN2_POWER_FORCEON; \
  427. type DOMAIN2_POWER_GATE; \
  428. type DOMAIN3_POWER_FORCEON; \
  429. type DOMAIN3_POWER_GATE; \
  430. type DOMAIN4_POWER_FORCEON; \
  431. type DOMAIN4_POWER_GATE; \
  432. type DOMAIN5_POWER_FORCEON; \
  433. type DOMAIN5_POWER_GATE; \
  434. type DOMAIN6_POWER_FORCEON; \
  435. type DOMAIN6_POWER_GATE; \
  436. type DOMAIN7_POWER_FORCEON; \
  437. type DOMAIN7_POWER_GATE; \
  438. type DOMAIN0_PGFSM_PWR_STATUS; \
  439. type DOMAIN1_PGFSM_PWR_STATUS; \
  440. type DOMAIN2_PGFSM_PWR_STATUS; \
  441. type DOMAIN3_PGFSM_PWR_STATUS; \
  442. type DOMAIN4_PGFSM_PWR_STATUS; \
  443. type DOMAIN5_PGFSM_PWR_STATUS; \
  444. type DOMAIN6_PGFSM_PWR_STATUS; \
  445. type DOMAIN7_PGFSM_PWR_STATUS; \
  446. type DCFCLK_GATE_DIS; \
  447. type DCHUBBUB_GLOBAL_TIMER_REFDIV; \
  448. type DENTIST_DPPCLK_WDIVIDER; \
  449. type DENTIST_DISPCLK_WDIVIDER;
  450. struct dce_hwseq_shift {
  451. HWSEQ_REG_FIELD_LIST(uint8_t)
  452. HWSEQ_DCN_REG_FIELD_LIST(uint8_t)
  453. };
  454. struct dce_hwseq_mask {
  455. HWSEQ_REG_FIELD_LIST(uint32_t)
  456. HWSEQ_DCN_REG_FIELD_LIST(uint32_t)
  457. };
  458. enum blnd_mode {
  459. BLND_MODE_CURRENT_PIPE = 0,/* Data from current pipe only */
  460. BLND_MODE_OTHER_PIPE, /* Data from other pipe only */
  461. BLND_MODE_BLENDING,/* Alpha blending - blend 'current' and 'other' */
  462. };
  463. void dce_enable_fe_clock(struct dce_hwseq *hwss,
  464. unsigned int inst, bool enable);
  465. void dce_pipe_control_lock(struct dc *dc,
  466. struct pipe_ctx *pipe,
  467. bool lock);
  468. void dce_set_blender_mode(struct dce_hwseq *hws,
  469. unsigned int blnd_inst, enum blnd_mode mode);
  470. void dce_clock_gating_power_up(struct dce_hwseq *hws,
  471. bool enable);
  472. void dce_crtc_switch_to_clk_src(struct dce_hwseq *hws,
  473. struct clock_source *clk_src,
  474. unsigned int tg_inst);
  475. bool dce_use_lut(enum surface_pixel_format format);
  476. #endif /*__DCE_HWSEQ_H__*/