amdgpu_dm.c 136 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: AMD
  23. *
  24. */
  25. #include "dm_services_types.h"
  26. #include "dc.h"
  27. #include "dc/inc/core_types.h"
  28. #include "vid.h"
  29. #include "amdgpu.h"
  30. #include "amdgpu_display.h"
  31. #include "atom.h"
  32. #include "amdgpu_dm.h"
  33. #include "amdgpu_pm.h"
  34. #include "amd_shared.h"
  35. #include "amdgpu_dm_irq.h"
  36. #include "dm_helpers.h"
  37. #include "dm_services_types.h"
  38. #include "amdgpu_dm_mst_types.h"
  39. #include "ivsrcid/ivsrcid_vislands30.h"
  40. #include <linux/module.h>
  41. #include <linux/moduleparam.h>
  42. #include <linux/version.h>
  43. #include <linux/types.h>
  44. #include <drm/drmP.h>
  45. #include <drm/drm_atomic.h>
  46. #include <drm/drm_atomic_helper.h>
  47. #include <drm/drm_dp_mst_helper.h>
  48. #include <drm/drm_fb_helper.h>
  49. #include <drm/drm_edid.h>
  50. #include "modules/inc/mod_freesync.h"
  51. #if defined(CONFIG_DRM_AMD_DC_DCN1_0)
  52. #include "ivsrcid/irqsrcs_dcn_1_0.h"
  53. #include "dcn/dcn_1_0_offset.h"
  54. #include "dcn/dcn_1_0_sh_mask.h"
  55. #include "soc15_hw_ip.h"
  56. #include "vega10_ip_offset.h"
  57. #include "soc15_common.h"
  58. #endif
  59. #include "modules/inc/mod_freesync.h"
  60. #include "i2caux_interface.h"
  61. /* basic init/fini API */
  62. static int amdgpu_dm_init(struct amdgpu_device *adev);
  63. static void amdgpu_dm_fini(struct amdgpu_device *adev);
  64. /* initializes drm_device display related structures, based on the information
  65. * provided by DAL. The drm strcutures are: drm_crtc, drm_connector,
  66. * drm_encoder, drm_mode_config
  67. *
  68. * Returns 0 on success
  69. */
  70. static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev);
  71. /* removes and deallocates the drm structures, created by the above function */
  72. static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm);
  73. static void
  74. amdgpu_dm_update_connector_after_detect(struct amdgpu_dm_connector *aconnector);
  75. static int amdgpu_dm_plane_init(struct amdgpu_display_manager *dm,
  76. struct amdgpu_plane *aplane,
  77. unsigned long possible_crtcs);
  78. static int amdgpu_dm_crtc_init(struct amdgpu_display_manager *dm,
  79. struct drm_plane *plane,
  80. uint32_t link_index);
  81. static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm,
  82. struct amdgpu_dm_connector *amdgpu_dm_connector,
  83. uint32_t link_index,
  84. struct amdgpu_encoder *amdgpu_encoder);
  85. static int amdgpu_dm_encoder_init(struct drm_device *dev,
  86. struct amdgpu_encoder *aencoder,
  87. uint32_t link_index);
  88. static int amdgpu_dm_connector_get_modes(struct drm_connector *connector);
  89. static int amdgpu_dm_atomic_commit(struct drm_device *dev,
  90. struct drm_atomic_state *state,
  91. bool nonblock);
  92. static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state);
  93. static int amdgpu_dm_atomic_check(struct drm_device *dev,
  94. struct drm_atomic_state *state);
  95. static const enum drm_plane_type dm_plane_type_default[AMDGPU_MAX_PLANES] = {
  96. DRM_PLANE_TYPE_PRIMARY,
  97. DRM_PLANE_TYPE_PRIMARY,
  98. DRM_PLANE_TYPE_PRIMARY,
  99. DRM_PLANE_TYPE_PRIMARY,
  100. DRM_PLANE_TYPE_PRIMARY,
  101. DRM_PLANE_TYPE_PRIMARY,
  102. };
  103. static const enum drm_plane_type dm_plane_type_carizzo[AMDGPU_MAX_PLANES] = {
  104. DRM_PLANE_TYPE_PRIMARY,
  105. DRM_PLANE_TYPE_PRIMARY,
  106. DRM_PLANE_TYPE_PRIMARY,
  107. DRM_PLANE_TYPE_OVERLAY,/* YUV Capable Underlay */
  108. };
  109. static const enum drm_plane_type dm_plane_type_stoney[AMDGPU_MAX_PLANES] = {
  110. DRM_PLANE_TYPE_PRIMARY,
  111. DRM_PLANE_TYPE_PRIMARY,
  112. DRM_PLANE_TYPE_OVERLAY, /* YUV Capable Underlay */
  113. };
  114. /*
  115. * dm_vblank_get_counter
  116. *
  117. * @brief
  118. * Get counter for number of vertical blanks
  119. *
  120. * @param
  121. * struct amdgpu_device *adev - [in] desired amdgpu device
  122. * int disp_idx - [in] which CRTC to get the counter from
  123. *
  124. * @return
  125. * Counter for vertical blanks
  126. */
  127. static u32 dm_vblank_get_counter(struct amdgpu_device *adev, int crtc)
  128. {
  129. if (crtc >= adev->mode_info.num_crtc)
  130. return 0;
  131. else {
  132. struct amdgpu_crtc *acrtc = adev->mode_info.crtcs[crtc];
  133. struct dm_crtc_state *acrtc_state = to_dm_crtc_state(
  134. acrtc->base.state);
  135. if (acrtc_state->stream == NULL) {
  136. DRM_ERROR("dc_stream_state is NULL for crtc '%d'!\n",
  137. crtc);
  138. return 0;
  139. }
  140. return dc_stream_get_vblank_counter(acrtc_state->stream);
  141. }
  142. }
  143. static int dm_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
  144. u32 *vbl, u32 *position)
  145. {
  146. uint32_t v_blank_start, v_blank_end, h_position, v_position;
  147. if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
  148. return -EINVAL;
  149. else {
  150. struct amdgpu_crtc *acrtc = adev->mode_info.crtcs[crtc];
  151. struct dm_crtc_state *acrtc_state = to_dm_crtc_state(
  152. acrtc->base.state);
  153. if (acrtc_state->stream == NULL) {
  154. DRM_ERROR("dc_stream_state is NULL for crtc '%d'!\n",
  155. crtc);
  156. return 0;
  157. }
  158. /*
  159. * TODO rework base driver to use values directly.
  160. * for now parse it back into reg-format
  161. */
  162. dc_stream_get_scanoutpos(acrtc_state->stream,
  163. &v_blank_start,
  164. &v_blank_end,
  165. &h_position,
  166. &v_position);
  167. *position = v_position | (h_position << 16);
  168. *vbl = v_blank_start | (v_blank_end << 16);
  169. }
  170. return 0;
  171. }
  172. static bool dm_is_idle(void *handle)
  173. {
  174. /* XXX todo */
  175. return true;
  176. }
  177. static int dm_wait_for_idle(void *handle)
  178. {
  179. /* XXX todo */
  180. return 0;
  181. }
  182. static bool dm_check_soft_reset(void *handle)
  183. {
  184. return false;
  185. }
  186. static int dm_soft_reset(void *handle)
  187. {
  188. /* XXX todo */
  189. return 0;
  190. }
  191. static struct amdgpu_crtc *
  192. get_crtc_by_otg_inst(struct amdgpu_device *adev,
  193. int otg_inst)
  194. {
  195. struct drm_device *dev = adev->ddev;
  196. struct drm_crtc *crtc;
  197. struct amdgpu_crtc *amdgpu_crtc;
  198. /*
  199. * following if is check inherited from both functions where this one is
  200. * used now. Need to be checked why it could happen.
  201. */
  202. if (otg_inst == -1) {
  203. WARN_ON(1);
  204. return adev->mode_info.crtcs[0];
  205. }
  206. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  207. amdgpu_crtc = to_amdgpu_crtc(crtc);
  208. if (amdgpu_crtc->otg_inst == otg_inst)
  209. return amdgpu_crtc;
  210. }
  211. return NULL;
  212. }
  213. static void dm_pflip_high_irq(void *interrupt_params)
  214. {
  215. struct amdgpu_crtc *amdgpu_crtc;
  216. struct common_irq_params *irq_params = interrupt_params;
  217. struct amdgpu_device *adev = irq_params->adev;
  218. unsigned long flags;
  219. amdgpu_crtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_PFLIP);
  220. /* IRQ could occur when in initial stage */
  221. /*TODO work and BO cleanup */
  222. if (amdgpu_crtc == NULL) {
  223. DRM_DEBUG_DRIVER("CRTC is null, returning.\n");
  224. return;
  225. }
  226. spin_lock_irqsave(&adev->ddev->event_lock, flags);
  227. if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED){
  228. DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d !=AMDGPU_FLIP_SUBMITTED(%d) on crtc:%d[%p] \n",
  229. amdgpu_crtc->pflip_status,
  230. AMDGPU_FLIP_SUBMITTED,
  231. amdgpu_crtc->crtc_id,
  232. amdgpu_crtc);
  233. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  234. return;
  235. }
  236. /* wakeup usersapce */
  237. if (amdgpu_crtc->event) {
  238. /* Update to correct count/ts if racing with vblank irq */
  239. drm_crtc_accurate_vblank_count(&amdgpu_crtc->base);
  240. drm_crtc_send_vblank_event(&amdgpu_crtc->base, amdgpu_crtc->event);
  241. /* page flip completed. clean up */
  242. amdgpu_crtc->event = NULL;
  243. } else
  244. WARN_ON(1);
  245. amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
  246. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  247. DRM_DEBUG_DRIVER("%s - crtc :%d[%p], pflip_stat:AMDGPU_FLIP_NONE\n",
  248. __func__, amdgpu_crtc->crtc_id, amdgpu_crtc);
  249. drm_crtc_vblank_put(&amdgpu_crtc->base);
  250. }
  251. static void dm_crtc_high_irq(void *interrupt_params)
  252. {
  253. struct common_irq_params *irq_params = interrupt_params;
  254. struct amdgpu_device *adev = irq_params->adev;
  255. uint8_t crtc_index = 0;
  256. struct amdgpu_crtc *acrtc;
  257. acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VBLANK);
  258. if (acrtc)
  259. crtc_index = acrtc->crtc_id;
  260. drm_handle_vblank(adev->ddev, crtc_index);
  261. amdgpu_dm_crtc_handle_crc_irq(&acrtc->base);
  262. }
  263. static int dm_set_clockgating_state(void *handle,
  264. enum amd_clockgating_state state)
  265. {
  266. return 0;
  267. }
  268. static int dm_set_powergating_state(void *handle,
  269. enum amd_powergating_state state)
  270. {
  271. return 0;
  272. }
  273. /* Prototypes of private functions */
  274. static int dm_early_init(void* handle);
  275. static void hotplug_notify_work_func(struct work_struct *work)
  276. {
  277. struct amdgpu_display_manager *dm = container_of(work, struct amdgpu_display_manager, mst_hotplug_work);
  278. struct drm_device *dev = dm->ddev;
  279. drm_kms_helper_hotplug_event(dev);
  280. }
  281. #if defined(CONFIG_DRM_AMD_DC_FBC)
  282. /* Allocate memory for FBC compressed data */
  283. static void amdgpu_dm_fbc_init(struct drm_connector *connector)
  284. {
  285. struct drm_device *dev = connector->dev;
  286. struct amdgpu_device *adev = dev->dev_private;
  287. struct dm_comressor_info *compressor = &adev->dm.compressor;
  288. struct amdgpu_dm_connector *aconn = to_amdgpu_dm_connector(connector);
  289. struct drm_display_mode *mode;
  290. unsigned long max_size = 0;
  291. if (adev->dm.dc->fbc_compressor == NULL)
  292. return;
  293. if (aconn->dc_link->connector_signal != SIGNAL_TYPE_EDP)
  294. return;
  295. if (compressor->bo_ptr)
  296. return;
  297. list_for_each_entry(mode, &connector->modes, head) {
  298. if (max_size < mode->htotal * mode->vtotal)
  299. max_size = mode->htotal * mode->vtotal;
  300. }
  301. if (max_size) {
  302. int r = amdgpu_bo_create_kernel(adev, max_size * 4, PAGE_SIZE,
  303. AMDGPU_GEM_DOMAIN_GTT, &compressor->bo_ptr,
  304. &compressor->gpu_addr, &compressor->cpu_addr);
  305. if (r)
  306. DRM_ERROR("DM: Failed to initialize FBC\n");
  307. else {
  308. adev->dm.dc->ctx->fbc_gpu_addr = compressor->gpu_addr;
  309. DRM_INFO("DM: FBC alloc %lu\n", max_size*4);
  310. }
  311. }
  312. }
  313. #endif
  314. /* Init display KMS
  315. *
  316. * Returns 0 on success
  317. */
  318. static int amdgpu_dm_init(struct amdgpu_device *adev)
  319. {
  320. struct dc_init_data init_data;
  321. adev->dm.ddev = adev->ddev;
  322. adev->dm.adev = adev;
  323. /* Zero all the fields */
  324. memset(&init_data, 0, sizeof(init_data));
  325. if(amdgpu_dm_irq_init(adev)) {
  326. DRM_ERROR("amdgpu: failed to initialize DM IRQ support.\n");
  327. goto error;
  328. }
  329. init_data.asic_id.chip_family = adev->family;
  330. init_data.asic_id.pci_revision_id = adev->rev_id;
  331. init_data.asic_id.hw_internal_rev = adev->external_rev_id;
  332. init_data.asic_id.vram_width = adev->gmc.vram_width;
  333. /* TODO: initialize init_data.asic_id.vram_type here!!!! */
  334. init_data.asic_id.atombios_base_address =
  335. adev->mode_info.atom_context->bios;
  336. init_data.driver = adev;
  337. adev->dm.cgs_device = amdgpu_cgs_create_device(adev);
  338. if (!adev->dm.cgs_device) {
  339. DRM_ERROR("amdgpu: failed to create cgs device.\n");
  340. goto error;
  341. }
  342. init_data.cgs_device = adev->dm.cgs_device;
  343. adev->dm.dal = NULL;
  344. init_data.dce_environment = DCE_ENV_PRODUCTION_DRV;
  345. if (amdgpu_dc_log)
  346. init_data.log_mask = DC_DEFAULT_LOG_MASK;
  347. else
  348. init_data.log_mask = DC_MIN_LOG_MASK;
  349. /*
  350. * TODO debug why this doesn't work on Raven
  351. */
  352. if (adev->flags & AMD_IS_APU &&
  353. adev->asic_type >= CHIP_CARRIZO &&
  354. adev->asic_type < CHIP_RAVEN)
  355. init_data.flags.gpu_vm_support = true;
  356. /* Display Core create. */
  357. adev->dm.dc = dc_create(&init_data);
  358. if (adev->dm.dc) {
  359. DRM_INFO("Display Core initialized with v%s!\n", DC_VER);
  360. } else {
  361. DRM_INFO("Display Core failed to initialize with v%s!\n", DC_VER);
  362. goto error;
  363. }
  364. INIT_WORK(&adev->dm.mst_hotplug_work, hotplug_notify_work_func);
  365. adev->dm.freesync_module = mod_freesync_create(adev->dm.dc);
  366. if (!adev->dm.freesync_module) {
  367. DRM_ERROR(
  368. "amdgpu: failed to initialize freesync_module.\n");
  369. } else
  370. DRM_DEBUG_DRIVER("amdgpu: freesync_module init done %p.\n",
  371. adev->dm.freesync_module);
  372. amdgpu_dm_init_color_mod();
  373. if (amdgpu_dm_initialize_drm_device(adev)) {
  374. DRM_ERROR(
  375. "amdgpu: failed to initialize sw for display support.\n");
  376. goto error;
  377. }
  378. /* Update the actual used number of crtc */
  379. adev->mode_info.num_crtc = adev->dm.display_indexes_num;
  380. /* TODO: Add_display_info? */
  381. /* TODO use dynamic cursor width */
  382. adev->ddev->mode_config.cursor_width = adev->dm.dc->caps.max_cursor_size;
  383. adev->ddev->mode_config.cursor_height = adev->dm.dc->caps.max_cursor_size;
  384. if (drm_vblank_init(adev->ddev, adev->dm.display_indexes_num)) {
  385. DRM_ERROR(
  386. "amdgpu: failed to initialize sw for display support.\n");
  387. goto error;
  388. }
  389. DRM_DEBUG_DRIVER("KMS initialized.\n");
  390. return 0;
  391. error:
  392. amdgpu_dm_fini(adev);
  393. return -1;
  394. }
  395. static void amdgpu_dm_fini(struct amdgpu_device *adev)
  396. {
  397. amdgpu_dm_destroy_drm_device(&adev->dm);
  398. /*
  399. * TODO: pageflip, vlank interrupt
  400. *
  401. * amdgpu_dm_irq_fini(adev);
  402. */
  403. if (adev->dm.cgs_device) {
  404. amdgpu_cgs_destroy_device(adev->dm.cgs_device);
  405. adev->dm.cgs_device = NULL;
  406. }
  407. if (adev->dm.freesync_module) {
  408. mod_freesync_destroy(adev->dm.freesync_module);
  409. adev->dm.freesync_module = NULL;
  410. }
  411. /* DC Destroy TODO: Replace destroy DAL */
  412. if (adev->dm.dc)
  413. dc_destroy(&adev->dm.dc);
  414. return;
  415. }
  416. static int dm_sw_init(void *handle)
  417. {
  418. return 0;
  419. }
  420. static int dm_sw_fini(void *handle)
  421. {
  422. return 0;
  423. }
  424. static int detect_mst_link_for_all_connectors(struct drm_device *dev)
  425. {
  426. struct amdgpu_dm_connector *aconnector;
  427. struct drm_connector *connector;
  428. int ret = 0;
  429. drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
  430. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  431. aconnector = to_amdgpu_dm_connector(connector);
  432. if (aconnector->dc_link->type == dc_connection_mst_branch &&
  433. aconnector->mst_mgr.aux) {
  434. DRM_DEBUG_DRIVER("DM_MST: starting TM on aconnector: %p [id: %d]\n",
  435. aconnector, aconnector->base.base.id);
  436. ret = drm_dp_mst_topology_mgr_set_mst(&aconnector->mst_mgr, true);
  437. if (ret < 0) {
  438. DRM_ERROR("DM_MST: Failed to start MST\n");
  439. ((struct dc_link *)aconnector->dc_link)->type = dc_connection_single;
  440. return ret;
  441. }
  442. }
  443. }
  444. drm_modeset_unlock(&dev->mode_config.connection_mutex);
  445. return ret;
  446. }
  447. static int dm_late_init(void *handle)
  448. {
  449. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  450. return detect_mst_link_for_all_connectors(adev->ddev);
  451. }
  452. static void s3_handle_mst(struct drm_device *dev, bool suspend)
  453. {
  454. struct amdgpu_dm_connector *aconnector;
  455. struct drm_connector *connector;
  456. drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
  457. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  458. aconnector = to_amdgpu_dm_connector(connector);
  459. if (aconnector->dc_link->type == dc_connection_mst_branch &&
  460. !aconnector->mst_port) {
  461. if (suspend)
  462. drm_dp_mst_topology_mgr_suspend(&aconnector->mst_mgr);
  463. else
  464. drm_dp_mst_topology_mgr_resume(&aconnector->mst_mgr);
  465. }
  466. }
  467. drm_modeset_unlock(&dev->mode_config.connection_mutex);
  468. }
  469. static int dm_hw_init(void *handle)
  470. {
  471. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  472. /* Create DAL display manager */
  473. amdgpu_dm_init(adev);
  474. amdgpu_dm_hpd_init(adev);
  475. return 0;
  476. }
  477. static int dm_hw_fini(void *handle)
  478. {
  479. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  480. amdgpu_dm_hpd_fini(adev);
  481. amdgpu_dm_irq_fini(adev);
  482. amdgpu_dm_fini(adev);
  483. return 0;
  484. }
  485. static int dm_suspend(void *handle)
  486. {
  487. struct amdgpu_device *adev = handle;
  488. struct amdgpu_display_manager *dm = &adev->dm;
  489. int ret = 0;
  490. s3_handle_mst(adev->ddev, true);
  491. amdgpu_dm_irq_suspend(adev);
  492. WARN_ON(adev->dm.cached_state);
  493. adev->dm.cached_state = drm_atomic_helper_suspend(adev->ddev);
  494. dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D3);
  495. return ret;
  496. }
  497. static struct amdgpu_dm_connector *
  498. amdgpu_dm_find_first_crtc_matching_connector(struct drm_atomic_state *state,
  499. struct drm_crtc *crtc)
  500. {
  501. uint32_t i;
  502. struct drm_connector_state *new_con_state;
  503. struct drm_connector *connector;
  504. struct drm_crtc *crtc_from_state;
  505. for_each_new_connector_in_state(state, connector, new_con_state, i) {
  506. crtc_from_state = new_con_state->crtc;
  507. if (crtc_from_state == crtc)
  508. return to_amdgpu_dm_connector(connector);
  509. }
  510. return NULL;
  511. }
  512. static int dm_resume(void *handle)
  513. {
  514. struct amdgpu_device *adev = handle;
  515. struct amdgpu_display_manager *dm = &adev->dm;
  516. int ret = 0;
  517. /* power on hardware */
  518. dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0);
  519. ret = amdgpu_dm_display_resume(adev);
  520. return ret;
  521. }
  522. int amdgpu_dm_display_resume(struct amdgpu_device *adev)
  523. {
  524. struct drm_device *ddev = adev->ddev;
  525. struct amdgpu_display_manager *dm = &adev->dm;
  526. struct amdgpu_dm_connector *aconnector;
  527. struct drm_connector *connector;
  528. struct drm_crtc *crtc;
  529. struct drm_crtc_state *new_crtc_state;
  530. struct dm_crtc_state *dm_new_crtc_state;
  531. struct drm_plane *plane;
  532. struct drm_plane_state *new_plane_state;
  533. struct dm_plane_state *dm_new_plane_state;
  534. int ret = 0;
  535. int i;
  536. /* program HPD filter */
  537. dc_resume(dm->dc);
  538. /* On resume we need to rewrite the MSTM control bits to enamble MST*/
  539. s3_handle_mst(ddev, false);
  540. /*
  541. * early enable HPD Rx IRQ, should be done before set mode as short
  542. * pulse interrupts are used for MST
  543. */
  544. amdgpu_dm_irq_resume_early(adev);
  545. /* Do detection*/
  546. list_for_each_entry(connector,
  547. &ddev->mode_config.connector_list, head) {
  548. aconnector = to_amdgpu_dm_connector(connector);
  549. /*
  550. * this is the case when traversing through already created
  551. * MST connectors, should be skipped
  552. */
  553. if (aconnector->mst_port)
  554. continue;
  555. mutex_lock(&aconnector->hpd_lock);
  556. dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD);
  557. if (aconnector->fake_enable && aconnector->dc_link->local_sink)
  558. aconnector->fake_enable = false;
  559. aconnector->dc_sink = NULL;
  560. amdgpu_dm_update_connector_after_detect(aconnector);
  561. mutex_unlock(&aconnector->hpd_lock);
  562. }
  563. /* Force mode set in atomic comit */
  564. for_each_new_crtc_in_state(adev->dm.cached_state, crtc, new_crtc_state, i)
  565. new_crtc_state->active_changed = true;
  566. /*
  567. * atomic_check is expected to create the dc states. We need to release
  568. * them here, since they were duplicated as part of the suspend
  569. * procedure.
  570. */
  571. for_each_new_crtc_in_state(adev->dm.cached_state, crtc, new_crtc_state, i) {
  572. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  573. if (dm_new_crtc_state->stream) {
  574. WARN_ON(kref_read(&dm_new_crtc_state->stream->refcount) > 1);
  575. dc_stream_release(dm_new_crtc_state->stream);
  576. dm_new_crtc_state->stream = NULL;
  577. }
  578. }
  579. for_each_new_plane_in_state(adev->dm.cached_state, plane, new_plane_state, i) {
  580. dm_new_plane_state = to_dm_plane_state(new_plane_state);
  581. if (dm_new_plane_state->dc_state) {
  582. WARN_ON(kref_read(&dm_new_plane_state->dc_state->refcount) > 1);
  583. dc_plane_state_release(dm_new_plane_state->dc_state);
  584. dm_new_plane_state->dc_state = NULL;
  585. }
  586. }
  587. ret = drm_atomic_helper_resume(ddev, adev->dm.cached_state);
  588. adev->dm.cached_state = NULL;
  589. amdgpu_dm_irq_resume_late(adev);
  590. return ret;
  591. }
  592. static const struct amd_ip_funcs amdgpu_dm_funcs = {
  593. .name = "dm",
  594. .early_init = dm_early_init,
  595. .late_init = dm_late_init,
  596. .sw_init = dm_sw_init,
  597. .sw_fini = dm_sw_fini,
  598. .hw_init = dm_hw_init,
  599. .hw_fini = dm_hw_fini,
  600. .suspend = dm_suspend,
  601. .resume = dm_resume,
  602. .is_idle = dm_is_idle,
  603. .wait_for_idle = dm_wait_for_idle,
  604. .check_soft_reset = dm_check_soft_reset,
  605. .soft_reset = dm_soft_reset,
  606. .set_clockgating_state = dm_set_clockgating_state,
  607. .set_powergating_state = dm_set_powergating_state,
  608. };
  609. const struct amdgpu_ip_block_version dm_ip_block =
  610. {
  611. .type = AMD_IP_BLOCK_TYPE_DCE,
  612. .major = 1,
  613. .minor = 0,
  614. .rev = 0,
  615. .funcs = &amdgpu_dm_funcs,
  616. };
  617. static struct drm_atomic_state *
  618. dm_atomic_state_alloc(struct drm_device *dev)
  619. {
  620. struct dm_atomic_state *state = kzalloc(sizeof(*state), GFP_KERNEL);
  621. if (!state)
  622. return NULL;
  623. if (drm_atomic_state_init(dev, &state->base) < 0)
  624. goto fail;
  625. return &state->base;
  626. fail:
  627. kfree(state);
  628. return NULL;
  629. }
  630. static void
  631. dm_atomic_state_clear(struct drm_atomic_state *state)
  632. {
  633. struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
  634. if (dm_state->context) {
  635. dc_release_state(dm_state->context);
  636. dm_state->context = NULL;
  637. }
  638. drm_atomic_state_default_clear(state);
  639. }
  640. static void
  641. dm_atomic_state_alloc_free(struct drm_atomic_state *state)
  642. {
  643. struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
  644. drm_atomic_state_default_release(state);
  645. kfree(dm_state);
  646. }
  647. static const struct drm_mode_config_funcs amdgpu_dm_mode_funcs = {
  648. .fb_create = amdgpu_display_user_framebuffer_create,
  649. .output_poll_changed = drm_fb_helper_output_poll_changed,
  650. .atomic_check = amdgpu_dm_atomic_check,
  651. .atomic_commit = amdgpu_dm_atomic_commit,
  652. .atomic_state_alloc = dm_atomic_state_alloc,
  653. .atomic_state_clear = dm_atomic_state_clear,
  654. .atomic_state_free = dm_atomic_state_alloc_free
  655. };
  656. static struct drm_mode_config_helper_funcs amdgpu_dm_mode_config_helperfuncs = {
  657. .atomic_commit_tail = amdgpu_dm_atomic_commit_tail
  658. };
  659. static void
  660. amdgpu_dm_update_connector_after_detect(struct amdgpu_dm_connector *aconnector)
  661. {
  662. struct drm_connector *connector = &aconnector->base;
  663. struct drm_device *dev = connector->dev;
  664. struct dc_sink *sink;
  665. /* MST handled by drm_mst framework */
  666. if (aconnector->mst_mgr.mst_state == true)
  667. return;
  668. sink = aconnector->dc_link->local_sink;
  669. /* Edid mgmt connector gets first update only in mode_valid hook and then
  670. * the connector sink is set to either fake or physical sink depends on link status.
  671. * don't do it here if u are during boot
  672. */
  673. if (aconnector->base.force != DRM_FORCE_UNSPECIFIED
  674. && aconnector->dc_em_sink) {
  675. /* For S3 resume with headless use eml_sink to fake stream
  676. * because on resume connecotr->sink is set ti NULL
  677. */
  678. mutex_lock(&dev->mode_config.mutex);
  679. if (sink) {
  680. if (aconnector->dc_sink) {
  681. amdgpu_dm_remove_sink_from_freesync_module(
  682. connector);
  683. /* retain and release bellow are used for
  684. * bump up refcount for sink because the link don't point
  685. * to it anymore after disconnect so on next crtc to connector
  686. * reshuffle by UMD we will get into unwanted dc_sink release
  687. */
  688. if (aconnector->dc_sink != aconnector->dc_em_sink)
  689. dc_sink_release(aconnector->dc_sink);
  690. }
  691. aconnector->dc_sink = sink;
  692. amdgpu_dm_add_sink_to_freesync_module(
  693. connector, aconnector->edid);
  694. } else {
  695. amdgpu_dm_remove_sink_from_freesync_module(connector);
  696. if (!aconnector->dc_sink)
  697. aconnector->dc_sink = aconnector->dc_em_sink;
  698. else if (aconnector->dc_sink != aconnector->dc_em_sink)
  699. dc_sink_retain(aconnector->dc_sink);
  700. }
  701. mutex_unlock(&dev->mode_config.mutex);
  702. return;
  703. }
  704. /*
  705. * TODO: temporary guard to look for proper fix
  706. * if this sink is MST sink, we should not do anything
  707. */
  708. if (sink && sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT_MST)
  709. return;
  710. if (aconnector->dc_sink == sink) {
  711. /* We got a DP short pulse (Link Loss, DP CTS, etc...).
  712. * Do nothing!! */
  713. DRM_DEBUG_DRIVER("DCHPD: connector_id=%d: dc_sink didn't change.\n",
  714. aconnector->connector_id);
  715. return;
  716. }
  717. DRM_DEBUG_DRIVER("DCHPD: connector_id=%d: Old sink=%p New sink=%p\n",
  718. aconnector->connector_id, aconnector->dc_sink, sink);
  719. mutex_lock(&dev->mode_config.mutex);
  720. /* 1. Update status of the drm connector
  721. * 2. Send an event and let userspace tell us what to do */
  722. if (sink) {
  723. /* TODO: check if we still need the S3 mode update workaround.
  724. * If yes, put it here. */
  725. if (aconnector->dc_sink)
  726. amdgpu_dm_remove_sink_from_freesync_module(
  727. connector);
  728. aconnector->dc_sink = sink;
  729. if (sink->dc_edid.length == 0) {
  730. aconnector->edid = NULL;
  731. } else {
  732. aconnector->edid =
  733. (struct edid *) sink->dc_edid.raw_edid;
  734. drm_mode_connector_update_edid_property(connector,
  735. aconnector->edid);
  736. }
  737. amdgpu_dm_add_sink_to_freesync_module(connector, aconnector->edid);
  738. } else {
  739. amdgpu_dm_remove_sink_from_freesync_module(connector);
  740. drm_mode_connector_update_edid_property(connector, NULL);
  741. aconnector->num_modes = 0;
  742. aconnector->dc_sink = NULL;
  743. }
  744. mutex_unlock(&dev->mode_config.mutex);
  745. }
  746. static void handle_hpd_irq(void *param)
  747. {
  748. struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param;
  749. struct drm_connector *connector = &aconnector->base;
  750. struct drm_device *dev = connector->dev;
  751. /* In case of failure or MST no need to update connector status or notify the OS
  752. * since (for MST case) MST does this in it's own context.
  753. */
  754. mutex_lock(&aconnector->hpd_lock);
  755. if (aconnector->fake_enable)
  756. aconnector->fake_enable = false;
  757. if (dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD)) {
  758. amdgpu_dm_update_connector_after_detect(aconnector);
  759. drm_modeset_lock_all(dev);
  760. dm_restore_drm_connector_state(dev, connector);
  761. drm_modeset_unlock_all(dev);
  762. if (aconnector->base.force == DRM_FORCE_UNSPECIFIED)
  763. drm_kms_helper_hotplug_event(dev);
  764. }
  765. mutex_unlock(&aconnector->hpd_lock);
  766. }
  767. static void dm_handle_hpd_rx_irq(struct amdgpu_dm_connector *aconnector)
  768. {
  769. uint8_t esi[DP_PSR_ERROR_STATUS - DP_SINK_COUNT_ESI] = { 0 };
  770. uint8_t dret;
  771. bool new_irq_handled = false;
  772. int dpcd_addr;
  773. int dpcd_bytes_to_read;
  774. const int max_process_count = 30;
  775. int process_count = 0;
  776. const struct dc_link_status *link_status = dc_link_get_status(aconnector->dc_link);
  777. if (link_status->dpcd_caps->dpcd_rev.raw < 0x12) {
  778. dpcd_bytes_to_read = DP_LANE0_1_STATUS - DP_SINK_COUNT;
  779. /* DPCD 0x200 - 0x201 for downstream IRQ */
  780. dpcd_addr = DP_SINK_COUNT;
  781. } else {
  782. dpcd_bytes_to_read = DP_PSR_ERROR_STATUS - DP_SINK_COUNT_ESI;
  783. /* DPCD 0x2002 - 0x2005 for downstream IRQ */
  784. dpcd_addr = DP_SINK_COUNT_ESI;
  785. }
  786. dret = drm_dp_dpcd_read(
  787. &aconnector->dm_dp_aux.aux,
  788. dpcd_addr,
  789. esi,
  790. dpcd_bytes_to_read);
  791. while (dret == dpcd_bytes_to_read &&
  792. process_count < max_process_count) {
  793. uint8_t retry;
  794. dret = 0;
  795. process_count++;
  796. DRM_DEBUG_DRIVER("ESI %02x %02x %02x\n", esi[0], esi[1], esi[2]);
  797. /* handle HPD short pulse irq */
  798. if (aconnector->mst_mgr.mst_state)
  799. drm_dp_mst_hpd_irq(
  800. &aconnector->mst_mgr,
  801. esi,
  802. &new_irq_handled);
  803. if (new_irq_handled) {
  804. /* ACK at DPCD to notify down stream */
  805. const int ack_dpcd_bytes_to_write =
  806. dpcd_bytes_to_read - 1;
  807. for (retry = 0; retry < 3; retry++) {
  808. uint8_t wret;
  809. wret = drm_dp_dpcd_write(
  810. &aconnector->dm_dp_aux.aux,
  811. dpcd_addr + 1,
  812. &esi[1],
  813. ack_dpcd_bytes_to_write);
  814. if (wret == ack_dpcd_bytes_to_write)
  815. break;
  816. }
  817. /* check if there is new irq to be handle */
  818. dret = drm_dp_dpcd_read(
  819. &aconnector->dm_dp_aux.aux,
  820. dpcd_addr,
  821. esi,
  822. dpcd_bytes_to_read);
  823. new_irq_handled = false;
  824. } else {
  825. break;
  826. }
  827. }
  828. if (process_count == max_process_count)
  829. DRM_DEBUG_DRIVER("Loop exceeded max iterations\n");
  830. }
  831. static void handle_hpd_rx_irq(void *param)
  832. {
  833. struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param;
  834. struct drm_connector *connector = &aconnector->base;
  835. struct drm_device *dev = connector->dev;
  836. struct dc_link *dc_link = aconnector->dc_link;
  837. bool is_mst_root_connector = aconnector->mst_mgr.mst_state;
  838. /* TODO:Temporary add mutex to protect hpd interrupt not have a gpio
  839. * conflict, after implement i2c helper, this mutex should be
  840. * retired.
  841. */
  842. if (dc_link->type != dc_connection_mst_branch)
  843. mutex_lock(&aconnector->hpd_lock);
  844. if (dc_link_handle_hpd_rx_irq(dc_link, NULL) &&
  845. !is_mst_root_connector) {
  846. /* Downstream Port status changed. */
  847. if (dc_link_detect(dc_link, DETECT_REASON_HPDRX)) {
  848. if (aconnector->fake_enable)
  849. aconnector->fake_enable = false;
  850. amdgpu_dm_update_connector_after_detect(aconnector);
  851. drm_modeset_lock_all(dev);
  852. dm_restore_drm_connector_state(dev, connector);
  853. drm_modeset_unlock_all(dev);
  854. drm_kms_helper_hotplug_event(dev);
  855. }
  856. }
  857. if ((dc_link->cur_link_settings.lane_count != LANE_COUNT_UNKNOWN) ||
  858. (dc_link->type == dc_connection_mst_branch))
  859. dm_handle_hpd_rx_irq(aconnector);
  860. if (dc_link->type != dc_connection_mst_branch)
  861. mutex_unlock(&aconnector->hpd_lock);
  862. }
  863. static void register_hpd_handlers(struct amdgpu_device *adev)
  864. {
  865. struct drm_device *dev = adev->ddev;
  866. struct drm_connector *connector;
  867. struct amdgpu_dm_connector *aconnector;
  868. const struct dc_link *dc_link;
  869. struct dc_interrupt_params int_params = {0};
  870. int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
  871. int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
  872. list_for_each_entry(connector,
  873. &dev->mode_config.connector_list, head) {
  874. aconnector = to_amdgpu_dm_connector(connector);
  875. dc_link = aconnector->dc_link;
  876. if (DC_IRQ_SOURCE_INVALID != dc_link->irq_source_hpd) {
  877. int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
  878. int_params.irq_source = dc_link->irq_source_hpd;
  879. amdgpu_dm_irq_register_interrupt(adev, &int_params,
  880. handle_hpd_irq,
  881. (void *) aconnector);
  882. }
  883. if (DC_IRQ_SOURCE_INVALID != dc_link->irq_source_hpd_rx) {
  884. /* Also register for DP short pulse (hpd_rx). */
  885. int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
  886. int_params.irq_source = dc_link->irq_source_hpd_rx;
  887. amdgpu_dm_irq_register_interrupt(adev, &int_params,
  888. handle_hpd_rx_irq,
  889. (void *) aconnector);
  890. }
  891. }
  892. }
  893. /* Register IRQ sources and initialize IRQ callbacks */
  894. static int dce110_register_irq_handlers(struct amdgpu_device *adev)
  895. {
  896. struct dc *dc = adev->dm.dc;
  897. struct common_irq_params *c_irq_params;
  898. struct dc_interrupt_params int_params = {0};
  899. int r;
  900. int i;
  901. unsigned client_id = AMDGPU_IH_CLIENTID_LEGACY;
  902. if (adev->asic_type == CHIP_VEGA10 ||
  903. adev->asic_type == CHIP_RAVEN)
  904. client_id = AMDGPU_IH_CLIENTID_DCE;
  905. int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
  906. int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
  907. /* Actions of amdgpu_irq_add_id():
  908. * 1. Register a set() function with base driver.
  909. * Base driver will call set() function to enable/disable an
  910. * interrupt in DC hardware.
  911. * 2. Register amdgpu_dm_irq_handler().
  912. * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
  913. * coming from DC hardware.
  914. * amdgpu_dm_irq_handler() will re-direct the interrupt to DC
  915. * for acknowledging and handling. */
  916. /* Use VBLANK interrupt */
  917. for (i = VISLANDS30_IV_SRCID_D1_VERTICAL_INTERRUPT0; i <= VISLANDS30_IV_SRCID_D6_VERTICAL_INTERRUPT0; i++) {
  918. r = amdgpu_irq_add_id(adev, client_id, i, &adev->crtc_irq);
  919. if (r) {
  920. DRM_ERROR("Failed to add crtc irq id!\n");
  921. return r;
  922. }
  923. int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
  924. int_params.irq_source =
  925. dc_interrupt_to_irq_source(dc, i, 0);
  926. c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];
  927. c_irq_params->adev = adev;
  928. c_irq_params->irq_src = int_params.irq_source;
  929. amdgpu_dm_irq_register_interrupt(adev, &int_params,
  930. dm_crtc_high_irq, c_irq_params);
  931. }
  932. /* Use GRPH_PFLIP interrupt */
  933. for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP;
  934. i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) {
  935. r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq);
  936. if (r) {
  937. DRM_ERROR("Failed to add page flip irq id!\n");
  938. return r;
  939. }
  940. int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
  941. int_params.irq_source =
  942. dc_interrupt_to_irq_source(dc, i, 0);
  943. c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];
  944. c_irq_params->adev = adev;
  945. c_irq_params->irq_src = int_params.irq_source;
  946. amdgpu_dm_irq_register_interrupt(adev, &int_params,
  947. dm_pflip_high_irq, c_irq_params);
  948. }
  949. /* HPD */
  950. r = amdgpu_irq_add_id(adev, client_id,
  951. VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq);
  952. if (r) {
  953. DRM_ERROR("Failed to add hpd irq id!\n");
  954. return r;
  955. }
  956. register_hpd_handlers(adev);
  957. return 0;
  958. }
  959. #if defined(CONFIG_DRM_AMD_DC_DCN1_0)
  960. /* Register IRQ sources and initialize IRQ callbacks */
  961. static int dcn10_register_irq_handlers(struct amdgpu_device *adev)
  962. {
  963. struct dc *dc = adev->dm.dc;
  964. struct common_irq_params *c_irq_params;
  965. struct dc_interrupt_params int_params = {0};
  966. int r;
  967. int i;
  968. int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
  969. int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
  970. /* Actions of amdgpu_irq_add_id():
  971. * 1. Register a set() function with base driver.
  972. * Base driver will call set() function to enable/disable an
  973. * interrupt in DC hardware.
  974. * 2. Register amdgpu_dm_irq_handler().
  975. * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
  976. * coming from DC hardware.
  977. * amdgpu_dm_irq_handler() will re-direct the interrupt to DC
  978. * for acknowledging and handling.
  979. * */
  980. /* Use VSTARTUP interrupt */
  981. for (i = DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP;
  982. i <= DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP + adev->mode_info.num_crtc - 1;
  983. i++) {
  984. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_DCE, i, &adev->crtc_irq);
  985. if (r) {
  986. DRM_ERROR("Failed to add crtc irq id!\n");
  987. return r;
  988. }
  989. int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
  990. int_params.irq_source =
  991. dc_interrupt_to_irq_source(dc, i, 0);
  992. c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];
  993. c_irq_params->adev = adev;
  994. c_irq_params->irq_src = int_params.irq_source;
  995. amdgpu_dm_irq_register_interrupt(adev, &int_params,
  996. dm_crtc_high_irq, c_irq_params);
  997. }
  998. /* Use GRPH_PFLIP interrupt */
  999. for (i = DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT;
  1000. i <= DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT + adev->mode_info.num_crtc - 1;
  1001. i++) {
  1002. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_DCE, i, &adev->pageflip_irq);
  1003. if (r) {
  1004. DRM_ERROR("Failed to add page flip irq id!\n");
  1005. return r;
  1006. }
  1007. int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
  1008. int_params.irq_source =
  1009. dc_interrupt_to_irq_source(dc, i, 0);
  1010. c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];
  1011. c_irq_params->adev = adev;
  1012. c_irq_params->irq_src = int_params.irq_source;
  1013. amdgpu_dm_irq_register_interrupt(adev, &int_params,
  1014. dm_pflip_high_irq, c_irq_params);
  1015. }
  1016. /* HPD */
  1017. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_DCE, DCN_1_0__SRCID__DC_HPD1_INT,
  1018. &adev->hpd_irq);
  1019. if (r) {
  1020. DRM_ERROR("Failed to add hpd irq id!\n");
  1021. return r;
  1022. }
  1023. register_hpd_handlers(adev);
  1024. return 0;
  1025. }
  1026. #endif
  1027. static int amdgpu_dm_mode_config_init(struct amdgpu_device *adev)
  1028. {
  1029. int r;
  1030. adev->mode_info.mode_config_initialized = true;
  1031. adev->ddev->mode_config.funcs = (void *)&amdgpu_dm_mode_funcs;
  1032. adev->ddev->mode_config.helper_private = &amdgpu_dm_mode_config_helperfuncs;
  1033. adev->ddev->mode_config.max_width = 16384;
  1034. adev->ddev->mode_config.max_height = 16384;
  1035. adev->ddev->mode_config.preferred_depth = 24;
  1036. adev->ddev->mode_config.prefer_shadow = 1;
  1037. /* indicate support of immediate flip */
  1038. adev->ddev->mode_config.async_page_flip = true;
  1039. adev->ddev->mode_config.fb_base = adev->gmc.aper_base;
  1040. r = amdgpu_display_modeset_create_props(adev);
  1041. if (r)
  1042. return r;
  1043. return 0;
  1044. }
  1045. #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) ||\
  1046. defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
  1047. static int amdgpu_dm_backlight_update_status(struct backlight_device *bd)
  1048. {
  1049. struct amdgpu_display_manager *dm = bl_get_data(bd);
  1050. if (dc_link_set_backlight_level(dm->backlight_link,
  1051. bd->props.brightness, 0, 0))
  1052. return 0;
  1053. else
  1054. return 1;
  1055. }
  1056. static int amdgpu_dm_backlight_get_brightness(struct backlight_device *bd)
  1057. {
  1058. return bd->props.brightness;
  1059. }
  1060. static const struct backlight_ops amdgpu_dm_backlight_ops = {
  1061. .get_brightness = amdgpu_dm_backlight_get_brightness,
  1062. .update_status = amdgpu_dm_backlight_update_status,
  1063. };
  1064. static void
  1065. amdgpu_dm_register_backlight_device(struct amdgpu_display_manager *dm)
  1066. {
  1067. char bl_name[16];
  1068. struct backlight_properties props = { 0 };
  1069. props.max_brightness = AMDGPU_MAX_BL_LEVEL;
  1070. props.type = BACKLIGHT_RAW;
  1071. snprintf(bl_name, sizeof(bl_name), "amdgpu_bl%d",
  1072. dm->adev->ddev->primary->index);
  1073. dm->backlight_dev = backlight_device_register(bl_name,
  1074. dm->adev->ddev->dev,
  1075. dm,
  1076. &amdgpu_dm_backlight_ops,
  1077. &props);
  1078. if (IS_ERR(dm->backlight_dev))
  1079. DRM_ERROR("DM: Backlight registration failed!\n");
  1080. else
  1081. DRM_DEBUG_DRIVER("DM: Registered Backlight device: %s\n", bl_name);
  1082. }
  1083. #endif
  1084. /* In this architecture, the association
  1085. * connector -> encoder -> crtc
  1086. * id not really requried. The crtc and connector will hold the
  1087. * display_index as an abstraction to use with DAL component
  1088. *
  1089. * Returns 0 on success
  1090. */
  1091. static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev)
  1092. {
  1093. struct amdgpu_display_manager *dm = &adev->dm;
  1094. uint32_t i;
  1095. struct amdgpu_dm_connector *aconnector = NULL;
  1096. struct amdgpu_encoder *aencoder = NULL;
  1097. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  1098. uint32_t link_cnt;
  1099. unsigned long possible_crtcs;
  1100. link_cnt = dm->dc->caps.max_links;
  1101. if (amdgpu_dm_mode_config_init(dm->adev)) {
  1102. DRM_ERROR("DM: Failed to initialize mode config\n");
  1103. return -1;
  1104. }
  1105. for (i = 0; i < dm->dc->caps.max_planes; i++) {
  1106. struct amdgpu_plane *plane;
  1107. plane = kzalloc(sizeof(struct amdgpu_plane), GFP_KERNEL);
  1108. mode_info->planes[i] = plane;
  1109. if (!plane) {
  1110. DRM_ERROR("KMS: Failed to allocate plane\n");
  1111. goto fail;
  1112. }
  1113. plane->base.type = mode_info->plane_type[i];
  1114. /*
  1115. * HACK: IGT tests expect that each plane can only have one
  1116. * one possible CRTC. For now, set one CRTC for each
  1117. * plane that is not an underlay, but still allow multiple
  1118. * CRTCs for underlay planes.
  1119. */
  1120. possible_crtcs = 1 << i;
  1121. if (i >= dm->dc->caps.max_streams)
  1122. possible_crtcs = 0xff;
  1123. if (amdgpu_dm_plane_init(dm, mode_info->planes[i], possible_crtcs)) {
  1124. DRM_ERROR("KMS: Failed to initialize plane\n");
  1125. goto fail;
  1126. }
  1127. }
  1128. for (i = 0; i < dm->dc->caps.max_streams; i++)
  1129. if (amdgpu_dm_crtc_init(dm, &mode_info->planes[i]->base, i)) {
  1130. DRM_ERROR("KMS: Failed to initialize crtc\n");
  1131. goto fail;
  1132. }
  1133. dm->display_indexes_num = dm->dc->caps.max_streams;
  1134. /* loops over all connectors on the board */
  1135. for (i = 0; i < link_cnt; i++) {
  1136. if (i > AMDGPU_DM_MAX_DISPLAY_INDEX) {
  1137. DRM_ERROR(
  1138. "KMS: Cannot support more than %d display indexes\n",
  1139. AMDGPU_DM_MAX_DISPLAY_INDEX);
  1140. continue;
  1141. }
  1142. aconnector = kzalloc(sizeof(*aconnector), GFP_KERNEL);
  1143. if (!aconnector)
  1144. goto fail;
  1145. aencoder = kzalloc(sizeof(*aencoder), GFP_KERNEL);
  1146. if (!aencoder)
  1147. goto fail;
  1148. if (amdgpu_dm_encoder_init(dm->ddev, aencoder, i)) {
  1149. DRM_ERROR("KMS: Failed to initialize encoder\n");
  1150. goto fail;
  1151. }
  1152. if (amdgpu_dm_connector_init(dm, aconnector, i, aencoder)) {
  1153. DRM_ERROR("KMS: Failed to initialize connector\n");
  1154. goto fail;
  1155. }
  1156. if (dc_link_detect(dc_get_link_at_index(dm->dc, i),
  1157. DETECT_REASON_BOOT))
  1158. amdgpu_dm_update_connector_after_detect(aconnector);
  1159. }
  1160. /* Software is initialized. Now we can register interrupt handlers. */
  1161. switch (adev->asic_type) {
  1162. case CHIP_BONAIRE:
  1163. case CHIP_HAWAII:
  1164. case CHIP_KAVERI:
  1165. case CHIP_KABINI:
  1166. case CHIP_MULLINS:
  1167. case CHIP_TONGA:
  1168. case CHIP_FIJI:
  1169. case CHIP_CARRIZO:
  1170. case CHIP_STONEY:
  1171. case CHIP_POLARIS11:
  1172. case CHIP_POLARIS10:
  1173. case CHIP_POLARIS12:
  1174. case CHIP_VEGA10:
  1175. if (dce110_register_irq_handlers(dm->adev)) {
  1176. DRM_ERROR("DM: Failed to initialize IRQ\n");
  1177. goto fail;
  1178. }
  1179. break;
  1180. #if defined(CONFIG_DRM_AMD_DC_DCN1_0)
  1181. case CHIP_RAVEN:
  1182. if (dcn10_register_irq_handlers(dm->adev)) {
  1183. DRM_ERROR("DM: Failed to initialize IRQ\n");
  1184. goto fail;
  1185. }
  1186. /*
  1187. * Temporary disable until pplib/smu interaction is implemented
  1188. */
  1189. dm->dc->debug.disable_stutter = true;
  1190. break;
  1191. #endif
  1192. default:
  1193. DRM_ERROR("Usupported ASIC type: 0x%X\n", adev->asic_type);
  1194. goto fail;
  1195. }
  1196. return 0;
  1197. fail:
  1198. kfree(aencoder);
  1199. kfree(aconnector);
  1200. for (i = 0; i < dm->dc->caps.max_planes; i++)
  1201. kfree(mode_info->planes[i]);
  1202. return -1;
  1203. }
  1204. static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm)
  1205. {
  1206. drm_mode_config_cleanup(dm->ddev);
  1207. return;
  1208. }
  1209. /******************************************************************************
  1210. * amdgpu_display_funcs functions
  1211. *****************************************************************************/
  1212. /**
  1213. * dm_bandwidth_update - program display watermarks
  1214. *
  1215. * @adev: amdgpu_device pointer
  1216. *
  1217. * Calculate and program the display watermarks and line buffer allocation.
  1218. */
  1219. static void dm_bandwidth_update(struct amdgpu_device *adev)
  1220. {
  1221. /* TODO: implement later */
  1222. }
  1223. static void dm_set_backlight_level(struct amdgpu_encoder *amdgpu_encoder,
  1224. u8 level)
  1225. {
  1226. /* TODO: translate amdgpu_encoder to display_index and call DAL */
  1227. }
  1228. static u8 dm_get_backlight_level(struct amdgpu_encoder *amdgpu_encoder)
  1229. {
  1230. /* TODO: translate amdgpu_encoder to display_index and call DAL */
  1231. return 0;
  1232. }
  1233. static int amdgpu_notify_freesync(struct drm_device *dev, void *data,
  1234. struct drm_file *filp)
  1235. {
  1236. struct mod_freesync_params freesync_params;
  1237. uint8_t num_streams;
  1238. uint8_t i;
  1239. struct amdgpu_device *adev = dev->dev_private;
  1240. int r = 0;
  1241. /* Get freesync enable flag from DRM */
  1242. num_streams = dc_get_current_stream_count(adev->dm.dc);
  1243. for (i = 0; i < num_streams; i++) {
  1244. struct dc_stream_state *stream;
  1245. stream = dc_get_stream_at_index(adev->dm.dc, i);
  1246. mod_freesync_update_state(adev->dm.freesync_module,
  1247. &stream, 1, &freesync_params);
  1248. }
  1249. return r;
  1250. }
  1251. static const struct amdgpu_display_funcs dm_display_funcs = {
  1252. .bandwidth_update = dm_bandwidth_update, /* called unconditionally */
  1253. .vblank_get_counter = dm_vblank_get_counter,/* called unconditionally */
  1254. .backlight_set_level =
  1255. dm_set_backlight_level,/* called unconditionally */
  1256. .backlight_get_level =
  1257. dm_get_backlight_level,/* called unconditionally */
  1258. .hpd_sense = NULL,/* called unconditionally */
  1259. .hpd_set_polarity = NULL, /* called unconditionally */
  1260. .hpd_get_gpio_reg = NULL, /* VBIOS parsing. DAL does it. */
  1261. .page_flip_get_scanoutpos =
  1262. dm_crtc_get_scanoutpos,/* called unconditionally */
  1263. .add_encoder = NULL, /* VBIOS parsing. DAL does it. */
  1264. .add_connector = NULL, /* VBIOS parsing. DAL does it. */
  1265. .notify_freesync = amdgpu_notify_freesync,
  1266. };
  1267. #if defined(CONFIG_DEBUG_KERNEL_DC)
  1268. static ssize_t s3_debug_store(struct device *device,
  1269. struct device_attribute *attr,
  1270. const char *buf,
  1271. size_t count)
  1272. {
  1273. int ret;
  1274. int s3_state;
  1275. struct pci_dev *pdev = to_pci_dev(device);
  1276. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  1277. struct amdgpu_device *adev = drm_dev->dev_private;
  1278. ret = kstrtoint(buf, 0, &s3_state);
  1279. if (ret == 0) {
  1280. if (s3_state) {
  1281. dm_resume(adev);
  1282. amdgpu_dm_display_resume(adev);
  1283. drm_kms_helper_hotplug_event(adev->ddev);
  1284. } else
  1285. dm_suspend(adev);
  1286. }
  1287. return ret == 0 ? count : 0;
  1288. }
  1289. DEVICE_ATTR_WO(s3_debug);
  1290. #endif
  1291. static int dm_early_init(void *handle)
  1292. {
  1293. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1294. switch (adev->asic_type) {
  1295. case CHIP_BONAIRE:
  1296. case CHIP_HAWAII:
  1297. adev->mode_info.num_crtc = 6;
  1298. adev->mode_info.num_hpd = 6;
  1299. adev->mode_info.num_dig = 6;
  1300. adev->mode_info.plane_type = dm_plane_type_default;
  1301. break;
  1302. case CHIP_KAVERI:
  1303. adev->mode_info.num_crtc = 4;
  1304. adev->mode_info.num_hpd = 6;
  1305. adev->mode_info.num_dig = 7;
  1306. adev->mode_info.plane_type = dm_plane_type_default;
  1307. break;
  1308. case CHIP_KABINI:
  1309. case CHIP_MULLINS:
  1310. adev->mode_info.num_crtc = 2;
  1311. adev->mode_info.num_hpd = 6;
  1312. adev->mode_info.num_dig = 6;
  1313. adev->mode_info.plane_type = dm_plane_type_default;
  1314. break;
  1315. case CHIP_FIJI:
  1316. case CHIP_TONGA:
  1317. adev->mode_info.num_crtc = 6;
  1318. adev->mode_info.num_hpd = 6;
  1319. adev->mode_info.num_dig = 7;
  1320. adev->mode_info.plane_type = dm_plane_type_default;
  1321. break;
  1322. case CHIP_CARRIZO:
  1323. adev->mode_info.num_crtc = 3;
  1324. adev->mode_info.num_hpd = 6;
  1325. adev->mode_info.num_dig = 9;
  1326. adev->mode_info.plane_type = dm_plane_type_carizzo;
  1327. break;
  1328. case CHIP_STONEY:
  1329. adev->mode_info.num_crtc = 2;
  1330. adev->mode_info.num_hpd = 6;
  1331. adev->mode_info.num_dig = 9;
  1332. adev->mode_info.plane_type = dm_plane_type_stoney;
  1333. break;
  1334. case CHIP_POLARIS11:
  1335. case CHIP_POLARIS12:
  1336. adev->mode_info.num_crtc = 5;
  1337. adev->mode_info.num_hpd = 5;
  1338. adev->mode_info.num_dig = 5;
  1339. adev->mode_info.plane_type = dm_plane_type_default;
  1340. break;
  1341. case CHIP_POLARIS10:
  1342. adev->mode_info.num_crtc = 6;
  1343. adev->mode_info.num_hpd = 6;
  1344. adev->mode_info.num_dig = 6;
  1345. adev->mode_info.plane_type = dm_plane_type_default;
  1346. break;
  1347. case CHIP_VEGA10:
  1348. adev->mode_info.num_crtc = 6;
  1349. adev->mode_info.num_hpd = 6;
  1350. adev->mode_info.num_dig = 6;
  1351. adev->mode_info.plane_type = dm_plane_type_default;
  1352. break;
  1353. #if defined(CONFIG_DRM_AMD_DC_DCN1_0)
  1354. case CHIP_RAVEN:
  1355. adev->mode_info.num_crtc = 4;
  1356. adev->mode_info.num_hpd = 4;
  1357. adev->mode_info.num_dig = 4;
  1358. adev->mode_info.plane_type = dm_plane_type_default;
  1359. break;
  1360. #endif
  1361. default:
  1362. DRM_ERROR("Usupported ASIC type: 0x%X\n", adev->asic_type);
  1363. return -EINVAL;
  1364. }
  1365. amdgpu_dm_set_irq_funcs(adev);
  1366. if (adev->mode_info.funcs == NULL)
  1367. adev->mode_info.funcs = &dm_display_funcs;
  1368. /* Note: Do NOT change adev->audio_endpt_rreg and
  1369. * adev->audio_endpt_wreg because they are initialised in
  1370. * amdgpu_device_init() */
  1371. #if defined(CONFIG_DEBUG_KERNEL_DC)
  1372. device_create_file(
  1373. adev->ddev->dev,
  1374. &dev_attr_s3_debug);
  1375. #endif
  1376. return 0;
  1377. }
  1378. static bool modeset_required(struct drm_crtc_state *crtc_state,
  1379. struct dc_stream_state *new_stream,
  1380. struct dc_stream_state *old_stream)
  1381. {
  1382. if (!drm_atomic_crtc_needs_modeset(crtc_state))
  1383. return false;
  1384. if (!crtc_state->enable)
  1385. return false;
  1386. return crtc_state->active;
  1387. }
  1388. static bool modereset_required(struct drm_crtc_state *crtc_state)
  1389. {
  1390. if (!drm_atomic_crtc_needs_modeset(crtc_state))
  1391. return false;
  1392. return !crtc_state->enable || !crtc_state->active;
  1393. }
  1394. static void amdgpu_dm_encoder_destroy(struct drm_encoder *encoder)
  1395. {
  1396. drm_encoder_cleanup(encoder);
  1397. kfree(encoder);
  1398. }
  1399. static const struct drm_encoder_funcs amdgpu_dm_encoder_funcs = {
  1400. .destroy = amdgpu_dm_encoder_destroy,
  1401. };
  1402. static bool fill_rects_from_plane_state(const struct drm_plane_state *state,
  1403. struct dc_plane_state *plane_state)
  1404. {
  1405. plane_state->src_rect.x = state->src_x >> 16;
  1406. plane_state->src_rect.y = state->src_y >> 16;
  1407. /*we ignore for now mantissa and do not to deal with floating pixels :(*/
  1408. plane_state->src_rect.width = state->src_w >> 16;
  1409. if (plane_state->src_rect.width == 0)
  1410. return false;
  1411. plane_state->src_rect.height = state->src_h >> 16;
  1412. if (plane_state->src_rect.height == 0)
  1413. return false;
  1414. plane_state->dst_rect.x = state->crtc_x;
  1415. plane_state->dst_rect.y = state->crtc_y;
  1416. if (state->crtc_w == 0)
  1417. return false;
  1418. plane_state->dst_rect.width = state->crtc_w;
  1419. if (state->crtc_h == 0)
  1420. return false;
  1421. plane_state->dst_rect.height = state->crtc_h;
  1422. plane_state->clip_rect = plane_state->dst_rect;
  1423. switch (state->rotation & DRM_MODE_ROTATE_MASK) {
  1424. case DRM_MODE_ROTATE_0:
  1425. plane_state->rotation = ROTATION_ANGLE_0;
  1426. break;
  1427. case DRM_MODE_ROTATE_90:
  1428. plane_state->rotation = ROTATION_ANGLE_90;
  1429. break;
  1430. case DRM_MODE_ROTATE_180:
  1431. plane_state->rotation = ROTATION_ANGLE_180;
  1432. break;
  1433. case DRM_MODE_ROTATE_270:
  1434. plane_state->rotation = ROTATION_ANGLE_270;
  1435. break;
  1436. default:
  1437. plane_state->rotation = ROTATION_ANGLE_0;
  1438. break;
  1439. }
  1440. return true;
  1441. }
  1442. static int get_fb_info(const struct amdgpu_framebuffer *amdgpu_fb,
  1443. uint64_t *tiling_flags)
  1444. {
  1445. struct amdgpu_bo *rbo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  1446. int r = amdgpu_bo_reserve(rbo, false);
  1447. if (unlikely(r)) {
  1448. // Don't show error msg. when return -ERESTARTSYS
  1449. if (r != -ERESTARTSYS)
  1450. DRM_ERROR("Unable to reserve buffer: %d\n", r);
  1451. return r;
  1452. }
  1453. if (tiling_flags)
  1454. amdgpu_bo_get_tiling_flags(rbo, tiling_flags);
  1455. amdgpu_bo_unreserve(rbo);
  1456. return r;
  1457. }
  1458. static int fill_plane_attributes_from_fb(struct amdgpu_device *adev,
  1459. struct dc_plane_state *plane_state,
  1460. const struct amdgpu_framebuffer *amdgpu_fb)
  1461. {
  1462. uint64_t tiling_flags;
  1463. unsigned int awidth;
  1464. const struct drm_framebuffer *fb = &amdgpu_fb->base;
  1465. int ret = 0;
  1466. struct drm_format_name_buf format_name;
  1467. ret = get_fb_info(
  1468. amdgpu_fb,
  1469. &tiling_flags);
  1470. if (ret)
  1471. return ret;
  1472. switch (fb->format->format) {
  1473. case DRM_FORMAT_C8:
  1474. plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_PALETA_256_COLORS;
  1475. break;
  1476. case DRM_FORMAT_RGB565:
  1477. plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_RGB565;
  1478. break;
  1479. case DRM_FORMAT_XRGB8888:
  1480. case DRM_FORMAT_ARGB8888:
  1481. plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888;
  1482. break;
  1483. case DRM_FORMAT_XRGB2101010:
  1484. case DRM_FORMAT_ARGB2101010:
  1485. plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB2101010;
  1486. break;
  1487. case DRM_FORMAT_XBGR2101010:
  1488. case DRM_FORMAT_ABGR2101010:
  1489. plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR2101010;
  1490. break;
  1491. case DRM_FORMAT_NV21:
  1492. plane_state->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCbCr;
  1493. break;
  1494. case DRM_FORMAT_NV12:
  1495. plane_state->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCrCb;
  1496. break;
  1497. default:
  1498. DRM_ERROR("Unsupported screen format %s\n",
  1499. drm_get_format_name(fb->format->format, &format_name));
  1500. return -EINVAL;
  1501. }
  1502. if (plane_state->format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN) {
  1503. plane_state->address.type = PLN_ADDR_TYPE_GRAPHICS;
  1504. plane_state->plane_size.grph.surface_size.x = 0;
  1505. plane_state->plane_size.grph.surface_size.y = 0;
  1506. plane_state->plane_size.grph.surface_size.width = fb->width;
  1507. plane_state->plane_size.grph.surface_size.height = fb->height;
  1508. plane_state->plane_size.grph.surface_pitch =
  1509. fb->pitches[0] / fb->format->cpp[0];
  1510. /* TODO: unhardcode */
  1511. plane_state->color_space = COLOR_SPACE_SRGB;
  1512. } else {
  1513. awidth = ALIGN(fb->width, 64);
  1514. plane_state->address.type = PLN_ADDR_TYPE_VIDEO_PROGRESSIVE;
  1515. plane_state->plane_size.video.luma_size.x = 0;
  1516. plane_state->plane_size.video.luma_size.y = 0;
  1517. plane_state->plane_size.video.luma_size.width = awidth;
  1518. plane_state->plane_size.video.luma_size.height = fb->height;
  1519. /* TODO: unhardcode */
  1520. plane_state->plane_size.video.luma_pitch = awidth;
  1521. plane_state->plane_size.video.chroma_size.x = 0;
  1522. plane_state->plane_size.video.chroma_size.y = 0;
  1523. plane_state->plane_size.video.chroma_size.width = awidth;
  1524. plane_state->plane_size.video.chroma_size.height = fb->height;
  1525. plane_state->plane_size.video.chroma_pitch = awidth / 2;
  1526. /* TODO: unhardcode */
  1527. plane_state->color_space = COLOR_SPACE_YCBCR709;
  1528. }
  1529. memset(&plane_state->tiling_info, 0, sizeof(plane_state->tiling_info));
  1530. /* Fill GFX8 params */
  1531. if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == DC_ARRAY_2D_TILED_THIN1) {
  1532. unsigned int bankw, bankh, mtaspect, tile_split, num_banks;
  1533. bankw = AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH);
  1534. bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT);
  1535. mtaspect = AMDGPU_TILING_GET(tiling_flags, MACRO_TILE_ASPECT);
  1536. tile_split = AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT);
  1537. num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS);
  1538. /* XXX fix me for VI */
  1539. plane_state->tiling_info.gfx8.num_banks = num_banks;
  1540. plane_state->tiling_info.gfx8.array_mode =
  1541. DC_ARRAY_2D_TILED_THIN1;
  1542. plane_state->tiling_info.gfx8.tile_split = tile_split;
  1543. plane_state->tiling_info.gfx8.bank_width = bankw;
  1544. plane_state->tiling_info.gfx8.bank_height = bankh;
  1545. plane_state->tiling_info.gfx8.tile_aspect = mtaspect;
  1546. plane_state->tiling_info.gfx8.tile_mode =
  1547. DC_ADDR_SURF_MICRO_TILING_DISPLAY;
  1548. } else if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE)
  1549. == DC_ARRAY_1D_TILED_THIN1) {
  1550. plane_state->tiling_info.gfx8.array_mode = DC_ARRAY_1D_TILED_THIN1;
  1551. }
  1552. plane_state->tiling_info.gfx8.pipe_config =
  1553. AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG);
  1554. if (adev->asic_type == CHIP_VEGA10 ||
  1555. adev->asic_type == CHIP_RAVEN) {
  1556. /* Fill GFX9 params */
  1557. plane_state->tiling_info.gfx9.num_pipes =
  1558. adev->gfx.config.gb_addr_config_fields.num_pipes;
  1559. plane_state->tiling_info.gfx9.num_banks =
  1560. adev->gfx.config.gb_addr_config_fields.num_banks;
  1561. plane_state->tiling_info.gfx9.pipe_interleave =
  1562. adev->gfx.config.gb_addr_config_fields.pipe_interleave_size;
  1563. plane_state->tiling_info.gfx9.num_shader_engines =
  1564. adev->gfx.config.gb_addr_config_fields.num_se;
  1565. plane_state->tiling_info.gfx9.max_compressed_frags =
  1566. adev->gfx.config.gb_addr_config_fields.max_compress_frags;
  1567. plane_state->tiling_info.gfx9.num_rb_per_se =
  1568. adev->gfx.config.gb_addr_config_fields.num_rb_per_se;
  1569. plane_state->tiling_info.gfx9.swizzle =
  1570. AMDGPU_TILING_GET(tiling_flags, SWIZZLE_MODE);
  1571. plane_state->tiling_info.gfx9.shaderEnable = 1;
  1572. }
  1573. plane_state->visible = true;
  1574. plane_state->scaling_quality.h_taps_c = 0;
  1575. plane_state->scaling_quality.v_taps_c = 0;
  1576. /* is this needed? is plane_state zeroed at allocation? */
  1577. plane_state->scaling_quality.h_taps = 0;
  1578. plane_state->scaling_quality.v_taps = 0;
  1579. plane_state->stereo_format = PLANE_STEREO_FORMAT_NONE;
  1580. return ret;
  1581. }
  1582. static int fill_plane_attributes(struct amdgpu_device *adev,
  1583. struct dc_plane_state *dc_plane_state,
  1584. struct drm_plane_state *plane_state,
  1585. struct drm_crtc_state *crtc_state)
  1586. {
  1587. const struct amdgpu_framebuffer *amdgpu_fb =
  1588. to_amdgpu_framebuffer(plane_state->fb);
  1589. const struct drm_crtc *crtc = plane_state->crtc;
  1590. struct dc_transfer_func *input_tf;
  1591. int ret = 0;
  1592. if (!fill_rects_from_plane_state(plane_state, dc_plane_state))
  1593. return -EINVAL;
  1594. ret = fill_plane_attributes_from_fb(
  1595. crtc->dev->dev_private,
  1596. dc_plane_state,
  1597. amdgpu_fb);
  1598. if (ret)
  1599. return ret;
  1600. input_tf = dc_create_transfer_func();
  1601. if (input_tf == NULL)
  1602. return -ENOMEM;
  1603. dc_plane_state->in_transfer_func = input_tf;
  1604. /*
  1605. * Always set input transfer function, since plane state is refreshed
  1606. * every time.
  1607. */
  1608. ret = amdgpu_dm_set_degamma_lut(crtc_state, dc_plane_state);
  1609. return ret;
  1610. }
  1611. /*****************************************************************************/
  1612. static void update_stream_scaling_settings(const struct drm_display_mode *mode,
  1613. const struct dm_connector_state *dm_state,
  1614. struct dc_stream_state *stream)
  1615. {
  1616. enum amdgpu_rmx_type rmx_type;
  1617. struct rect src = { 0 }; /* viewport in composition space*/
  1618. struct rect dst = { 0 }; /* stream addressable area */
  1619. /* no mode. nothing to be done */
  1620. if (!mode)
  1621. return;
  1622. /* Full screen scaling by default */
  1623. src.width = mode->hdisplay;
  1624. src.height = mode->vdisplay;
  1625. dst.width = stream->timing.h_addressable;
  1626. dst.height = stream->timing.v_addressable;
  1627. if (dm_state) {
  1628. rmx_type = dm_state->scaling;
  1629. if (rmx_type == RMX_ASPECT || rmx_type == RMX_OFF) {
  1630. if (src.width * dst.height <
  1631. src.height * dst.width) {
  1632. /* height needs less upscaling/more downscaling */
  1633. dst.width = src.width *
  1634. dst.height / src.height;
  1635. } else {
  1636. /* width needs less upscaling/more downscaling */
  1637. dst.height = src.height *
  1638. dst.width / src.width;
  1639. }
  1640. } else if (rmx_type == RMX_CENTER) {
  1641. dst = src;
  1642. }
  1643. dst.x = (stream->timing.h_addressable - dst.width) / 2;
  1644. dst.y = (stream->timing.v_addressable - dst.height) / 2;
  1645. if (dm_state->underscan_enable) {
  1646. dst.x += dm_state->underscan_hborder / 2;
  1647. dst.y += dm_state->underscan_vborder / 2;
  1648. dst.width -= dm_state->underscan_hborder;
  1649. dst.height -= dm_state->underscan_vborder;
  1650. }
  1651. }
  1652. stream->src = src;
  1653. stream->dst = dst;
  1654. DRM_DEBUG_DRIVER("Destination Rectangle x:%d y:%d width:%d height:%d\n",
  1655. dst.x, dst.y, dst.width, dst.height);
  1656. }
  1657. static enum dc_color_depth
  1658. convert_color_depth_from_display_info(const struct drm_connector *connector)
  1659. {
  1660. uint32_t bpc = connector->display_info.bpc;
  1661. /* Limited color depth to 8bit
  1662. * TODO: Still need to handle deep color
  1663. */
  1664. if (bpc > 8)
  1665. bpc = 8;
  1666. switch (bpc) {
  1667. case 0:
  1668. /* Temporary Work around, DRM don't parse color depth for
  1669. * EDID revision before 1.4
  1670. * TODO: Fix edid parsing
  1671. */
  1672. return COLOR_DEPTH_888;
  1673. case 6:
  1674. return COLOR_DEPTH_666;
  1675. case 8:
  1676. return COLOR_DEPTH_888;
  1677. case 10:
  1678. return COLOR_DEPTH_101010;
  1679. case 12:
  1680. return COLOR_DEPTH_121212;
  1681. case 14:
  1682. return COLOR_DEPTH_141414;
  1683. case 16:
  1684. return COLOR_DEPTH_161616;
  1685. default:
  1686. return COLOR_DEPTH_UNDEFINED;
  1687. }
  1688. }
  1689. static enum dc_aspect_ratio
  1690. get_aspect_ratio(const struct drm_display_mode *mode_in)
  1691. {
  1692. int32_t width = mode_in->crtc_hdisplay * 9;
  1693. int32_t height = mode_in->crtc_vdisplay * 16;
  1694. if ((width - height) < 10 && (width - height) > -10)
  1695. return ASPECT_RATIO_16_9;
  1696. else
  1697. return ASPECT_RATIO_4_3;
  1698. }
  1699. static enum dc_color_space
  1700. get_output_color_space(const struct dc_crtc_timing *dc_crtc_timing)
  1701. {
  1702. enum dc_color_space color_space = COLOR_SPACE_SRGB;
  1703. switch (dc_crtc_timing->pixel_encoding) {
  1704. case PIXEL_ENCODING_YCBCR422:
  1705. case PIXEL_ENCODING_YCBCR444:
  1706. case PIXEL_ENCODING_YCBCR420:
  1707. {
  1708. /*
  1709. * 27030khz is the separation point between HDTV and SDTV
  1710. * according to HDMI spec, we use YCbCr709 and YCbCr601
  1711. * respectively
  1712. */
  1713. if (dc_crtc_timing->pix_clk_khz > 27030) {
  1714. if (dc_crtc_timing->flags.Y_ONLY)
  1715. color_space =
  1716. COLOR_SPACE_YCBCR709_LIMITED;
  1717. else
  1718. color_space = COLOR_SPACE_YCBCR709;
  1719. } else {
  1720. if (dc_crtc_timing->flags.Y_ONLY)
  1721. color_space =
  1722. COLOR_SPACE_YCBCR601_LIMITED;
  1723. else
  1724. color_space = COLOR_SPACE_YCBCR601;
  1725. }
  1726. }
  1727. break;
  1728. case PIXEL_ENCODING_RGB:
  1729. color_space = COLOR_SPACE_SRGB;
  1730. break;
  1731. default:
  1732. WARN_ON(1);
  1733. break;
  1734. }
  1735. return color_space;
  1736. }
  1737. /*****************************************************************************/
  1738. static void
  1739. fill_stream_properties_from_drm_display_mode(struct dc_stream_state *stream,
  1740. const struct drm_display_mode *mode_in,
  1741. const struct drm_connector *connector)
  1742. {
  1743. struct dc_crtc_timing *timing_out = &stream->timing;
  1744. struct dc_transfer_func *tf = dc_create_transfer_func();
  1745. memset(timing_out, 0, sizeof(struct dc_crtc_timing));
  1746. timing_out->h_border_left = 0;
  1747. timing_out->h_border_right = 0;
  1748. timing_out->v_border_top = 0;
  1749. timing_out->v_border_bottom = 0;
  1750. /* TODO: un-hardcode */
  1751. if ((connector->display_info.color_formats & DRM_COLOR_FORMAT_YCRCB444)
  1752. && stream->sink->sink_signal == SIGNAL_TYPE_HDMI_TYPE_A)
  1753. timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR444;
  1754. else
  1755. timing_out->pixel_encoding = PIXEL_ENCODING_RGB;
  1756. timing_out->timing_3d_format = TIMING_3D_FORMAT_NONE;
  1757. timing_out->display_color_depth = convert_color_depth_from_display_info(
  1758. connector);
  1759. timing_out->scan_type = SCANNING_TYPE_NODATA;
  1760. timing_out->hdmi_vic = 0;
  1761. timing_out->vic = drm_match_cea_mode(mode_in);
  1762. timing_out->h_addressable = mode_in->crtc_hdisplay;
  1763. timing_out->h_total = mode_in->crtc_htotal;
  1764. timing_out->h_sync_width =
  1765. mode_in->crtc_hsync_end - mode_in->crtc_hsync_start;
  1766. timing_out->h_front_porch =
  1767. mode_in->crtc_hsync_start - mode_in->crtc_hdisplay;
  1768. timing_out->v_total = mode_in->crtc_vtotal;
  1769. timing_out->v_addressable = mode_in->crtc_vdisplay;
  1770. timing_out->v_front_porch =
  1771. mode_in->crtc_vsync_start - mode_in->crtc_vdisplay;
  1772. timing_out->v_sync_width =
  1773. mode_in->crtc_vsync_end - mode_in->crtc_vsync_start;
  1774. timing_out->pix_clk_khz = mode_in->crtc_clock;
  1775. timing_out->aspect_ratio = get_aspect_ratio(mode_in);
  1776. if (mode_in->flags & DRM_MODE_FLAG_PHSYNC)
  1777. timing_out->flags.HSYNC_POSITIVE_POLARITY = 1;
  1778. if (mode_in->flags & DRM_MODE_FLAG_PVSYNC)
  1779. timing_out->flags.VSYNC_POSITIVE_POLARITY = 1;
  1780. stream->output_color_space = get_output_color_space(timing_out);
  1781. tf->type = TF_TYPE_PREDEFINED;
  1782. tf->tf = TRANSFER_FUNCTION_SRGB;
  1783. stream->out_transfer_func = tf;
  1784. }
  1785. static void fill_audio_info(struct audio_info *audio_info,
  1786. const struct drm_connector *drm_connector,
  1787. const struct dc_sink *dc_sink)
  1788. {
  1789. int i = 0;
  1790. int cea_revision = 0;
  1791. const struct dc_edid_caps *edid_caps = &dc_sink->edid_caps;
  1792. audio_info->manufacture_id = edid_caps->manufacturer_id;
  1793. audio_info->product_id = edid_caps->product_id;
  1794. cea_revision = drm_connector->display_info.cea_rev;
  1795. strncpy(audio_info->display_name,
  1796. edid_caps->display_name,
  1797. AUDIO_INFO_DISPLAY_NAME_SIZE_IN_CHARS - 1);
  1798. if (cea_revision >= 3) {
  1799. audio_info->mode_count = edid_caps->audio_mode_count;
  1800. for (i = 0; i < audio_info->mode_count; ++i) {
  1801. audio_info->modes[i].format_code =
  1802. (enum audio_format_code)
  1803. (edid_caps->audio_modes[i].format_code);
  1804. audio_info->modes[i].channel_count =
  1805. edid_caps->audio_modes[i].channel_count;
  1806. audio_info->modes[i].sample_rates.all =
  1807. edid_caps->audio_modes[i].sample_rate;
  1808. audio_info->modes[i].sample_size =
  1809. edid_caps->audio_modes[i].sample_size;
  1810. }
  1811. }
  1812. audio_info->flags.all = edid_caps->speaker_flags;
  1813. /* TODO: We only check for the progressive mode, check for interlace mode too */
  1814. if (drm_connector->latency_present[0]) {
  1815. audio_info->video_latency = drm_connector->video_latency[0];
  1816. audio_info->audio_latency = drm_connector->audio_latency[0];
  1817. }
  1818. /* TODO: For DP, video and audio latency should be calculated from DPCD caps */
  1819. }
  1820. static void
  1821. copy_crtc_timing_for_drm_display_mode(const struct drm_display_mode *src_mode,
  1822. struct drm_display_mode *dst_mode)
  1823. {
  1824. dst_mode->crtc_hdisplay = src_mode->crtc_hdisplay;
  1825. dst_mode->crtc_vdisplay = src_mode->crtc_vdisplay;
  1826. dst_mode->crtc_clock = src_mode->crtc_clock;
  1827. dst_mode->crtc_hblank_start = src_mode->crtc_hblank_start;
  1828. dst_mode->crtc_hblank_end = src_mode->crtc_hblank_end;
  1829. dst_mode->crtc_hsync_start = src_mode->crtc_hsync_start;
  1830. dst_mode->crtc_hsync_end = src_mode->crtc_hsync_end;
  1831. dst_mode->crtc_htotal = src_mode->crtc_htotal;
  1832. dst_mode->crtc_hskew = src_mode->crtc_hskew;
  1833. dst_mode->crtc_vblank_start = src_mode->crtc_vblank_start;
  1834. dst_mode->crtc_vblank_end = src_mode->crtc_vblank_end;
  1835. dst_mode->crtc_vsync_start = src_mode->crtc_vsync_start;
  1836. dst_mode->crtc_vsync_end = src_mode->crtc_vsync_end;
  1837. dst_mode->crtc_vtotal = src_mode->crtc_vtotal;
  1838. }
  1839. static void
  1840. decide_crtc_timing_for_drm_display_mode(struct drm_display_mode *drm_mode,
  1841. const struct drm_display_mode *native_mode,
  1842. bool scale_enabled)
  1843. {
  1844. if (scale_enabled) {
  1845. copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode);
  1846. } else if (native_mode->clock == drm_mode->clock &&
  1847. native_mode->htotal == drm_mode->htotal &&
  1848. native_mode->vtotal == drm_mode->vtotal) {
  1849. copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode);
  1850. } else {
  1851. /* no scaling nor amdgpu inserted, no need to patch */
  1852. }
  1853. }
  1854. static int create_fake_sink(struct amdgpu_dm_connector *aconnector)
  1855. {
  1856. struct dc_sink *sink = NULL;
  1857. struct dc_sink_init_data sink_init_data = { 0 };
  1858. sink_init_data.link = aconnector->dc_link;
  1859. sink_init_data.sink_signal = aconnector->dc_link->connector_signal;
  1860. sink = dc_sink_create(&sink_init_data);
  1861. if (!sink) {
  1862. DRM_ERROR("Failed to create sink!\n");
  1863. return -ENOMEM;
  1864. }
  1865. sink->sink_signal = SIGNAL_TYPE_VIRTUAL;
  1866. aconnector->fake_enable = true;
  1867. aconnector->dc_sink = sink;
  1868. aconnector->dc_link->local_sink = sink;
  1869. return 0;
  1870. }
  1871. static void set_multisync_trigger_params(
  1872. struct dc_stream_state *stream)
  1873. {
  1874. if (stream->triggered_crtc_reset.enabled) {
  1875. stream->triggered_crtc_reset.event = CRTC_EVENT_VSYNC_RISING;
  1876. stream->triggered_crtc_reset.delay = TRIGGER_DELAY_NEXT_LINE;
  1877. }
  1878. }
  1879. static void set_master_stream(struct dc_stream_state *stream_set[],
  1880. int stream_count)
  1881. {
  1882. int j, highest_rfr = 0, master_stream = 0;
  1883. for (j = 0; j < stream_count; j++) {
  1884. if (stream_set[j] && stream_set[j]->triggered_crtc_reset.enabled) {
  1885. int refresh_rate = 0;
  1886. refresh_rate = (stream_set[j]->timing.pix_clk_khz*1000)/
  1887. (stream_set[j]->timing.h_total*stream_set[j]->timing.v_total);
  1888. if (refresh_rate > highest_rfr) {
  1889. highest_rfr = refresh_rate;
  1890. master_stream = j;
  1891. }
  1892. }
  1893. }
  1894. for (j = 0; j < stream_count; j++) {
  1895. if (stream_set[j])
  1896. stream_set[j]->triggered_crtc_reset.event_source = stream_set[master_stream];
  1897. }
  1898. }
  1899. static void dm_enable_per_frame_crtc_master_sync(struct dc_state *context)
  1900. {
  1901. int i = 0;
  1902. if (context->stream_count < 2)
  1903. return;
  1904. for (i = 0; i < context->stream_count ; i++) {
  1905. if (!context->streams[i])
  1906. continue;
  1907. /* TODO: add a function to read AMD VSDB bits and will set
  1908. * crtc_sync_master.multi_sync_enabled flag
  1909. * For now its set to false
  1910. */
  1911. set_multisync_trigger_params(context->streams[i]);
  1912. }
  1913. set_master_stream(context->streams, context->stream_count);
  1914. }
  1915. static struct dc_stream_state *
  1916. create_stream_for_sink(struct amdgpu_dm_connector *aconnector,
  1917. const struct drm_display_mode *drm_mode,
  1918. const struct dm_connector_state *dm_state)
  1919. {
  1920. struct drm_display_mode *preferred_mode = NULL;
  1921. struct drm_connector *drm_connector;
  1922. struct dc_stream_state *stream = NULL;
  1923. struct drm_display_mode mode = *drm_mode;
  1924. bool native_mode_found = false;
  1925. if (aconnector == NULL) {
  1926. DRM_ERROR("aconnector is NULL!\n");
  1927. return stream;
  1928. }
  1929. drm_connector = &aconnector->base;
  1930. if (!aconnector->dc_sink) {
  1931. /*
  1932. * Create dc_sink when necessary to MST
  1933. * Don't apply fake_sink to MST
  1934. */
  1935. if (aconnector->mst_port) {
  1936. dm_dp_mst_dc_sink_create(drm_connector);
  1937. return stream;
  1938. }
  1939. if (create_fake_sink(aconnector))
  1940. return stream;
  1941. }
  1942. stream = dc_create_stream_for_sink(aconnector->dc_sink);
  1943. if (stream == NULL) {
  1944. DRM_ERROR("Failed to create stream for sink!\n");
  1945. return stream;
  1946. }
  1947. list_for_each_entry(preferred_mode, &aconnector->base.modes, head) {
  1948. /* Search for preferred mode */
  1949. if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED) {
  1950. native_mode_found = true;
  1951. break;
  1952. }
  1953. }
  1954. if (!native_mode_found)
  1955. preferred_mode = list_first_entry_or_null(
  1956. &aconnector->base.modes,
  1957. struct drm_display_mode,
  1958. head);
  1959. if (preferred_mode == NULL) {
  1960. /* This may not be an error, the use case is when we we have no
  1961. * usermode calls to reset and set mode upon hotplug. In this
  1962. * case, we call set mode ourselves to restore the previous mode
  1963. * and the modelist may not be filled in in time.
  1964. */
  1965. DRM_DEBUG_DRIVER("No preferred mode found\n");
  1966. } else {
  1967. decide_crtc_timing_for_drm_display_mode(
  1968. &mode, preferred_mode,
  1969. dm_state ? (dm_state->scaling != RMX_OFF) : false);
  1970. }
  1971. if (!dm_state)
  1972. drm_mode_set_crtcinfo(&mode, 0);
  1973. fill_stream_properties_from_drm_display_mode(stream,
  1974. &mode, &aconnector->base);
  1975. update_stream_scaling_settings(&mode, dm_state, stream);
  1976. fill_audio_info(
  1977. &stream->audio_info,
  1978. drm_connector,
  1979. aconnector->dc_sink);
  1980. update_stream_signal(stream);
  1981. return stream;
  1982. }
  1983. static void amdgpu_dm_crtc_destroy(struct drm_crtc *crtc)
  1984. {
  1985. drm_crtc_cleanup(crtc);
  1986. kfree(crtc);
  1987. }
  1988. static void dm_crtc_destroy_state(struct drm_crtc *crtc,
  1989. struct drm_crtc_state *state)
  1990. {
  1991. struct dm_crtc_state *cur = to_dm_crtc_state(state);
  1992. /* TODO Destroy dc_stream objects are stream object is flattened */
  1993. if (cur->stream)
  1994. dc_stream_release(cur->stream);
  1995. __drm_atomic_helper_crtc_destroy_state(state);
  1996. kfree(state);
  1997. }
  1998. static void dm_crtc_reset_state(struct drm_crtc *crtc)
  1999. {
  2000. struct dm_crtc_state *state;
  2001. if (crtc->state)
  2002. dm_crtc_destroy_state(crtc, crtc->state);
  2003. state = kzalloc(sizeof(*state), GFP_KERNEL);
  2004. if (WARN_ON(!state))
  2005. return;
  2006. crtc->state = &state->base;
  2007. crtc->state->crtc = crtc;
  2008. }
  2009. static struct drm_crtc_state *
  2010. dm_crtc_duplicate_state(struct drm_crtc *crtc)
  2011. {
  2012. struct dm_crtc_state *state, *cur;
  2013. cur = to_dm_crtc_state(crtc->state);
  2014. if (WARN_ON(!crtc->state))
  2015. return NULL;
  2016. state = kzalloc(sizeof(*state), GFP_KERNEL);
  2017. if (!state)
  2018. return NULL;
  2019. __drm_atomic_helper_crtc_duplicate_state(crtc, &state->base);
  2020. if (cur->stream) {
  2021. state->stream = cur->stream;
  2022. dc_stream_retain(state->stream);
  2023. }
  2024. /* TODO Duplicate dc_stream after objects are stream object is flattened */
  2025. return &state->base;
  2026. }
  2027. static inline int dm_set_vblank(struct drm_crtc *crtc, bool enable)
  2028. {
  2029. enum dc_irq_source irq_source;
  2030. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
  2031. struct amdgpu_device *adev = crtc->dev->dev_private;
  2032. irq_source = IRQ_TYPE_VBLANK + acrtc->otg_inst;
  2033. return dc_interrupt_set(adev->dm.dc, irq_source, enable) ? 0 : -EBUSY;
  2034. }
  2035. static int dm_enable_vblank(struct drm_crtc *crtc)
  2036. {
  2037. return dm_set_vblank(crtc, true);
  2038. }
  2039. static void dm_disable_vblank(struct drm_crtc *crtc)
  2040. {
  2041. dm_set_vblank(crtc, false);
  2042. }
  2043. /* Implemented only the options currently availible for the driver */
  2044. static const struct drm_crtc_funcs amdgpu_dm_crtc_funcs = {
  2045. .reset = dm_crtc_reset_state,
  2046. .destroy = amdgpu_dm_crtc_destroy,
  2047. .gamma_set = drm_atomic_helper_legacy_gamma_set,
  2048. .set_config = drm_atomic_helper_set_config,
  2049. .page_flip = drm_atomic_helper_page_flip,
  2050. .atomic_duplicate_state = dm_crtc_duplicate_state,
  2051. .atomic_destroy_state = dm_crtc_destroy_state,
  2052. .set_crc_source = amdgpu_dm_crtc_set_crc_source,
  2053. .enable_vblank = dm_enable_vblank,
  2054. .disable_vblank = dm_disable_vblank,
  2055. };
  2056. static enum drm_connector_status
  2057. amdgpu_dm_connector_detect(struct drm_connector *connector, bool force)
  2058. {
  2059. bool connected;
  2060. struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
  2061. /* Notes:
  2062. * 1. This interface is NOT called in context of HPD irq.
  2063. * 2. This interface *is called* in context of user-mode ioctl. Which
  2064. * makes it a bad place for *any* MST-related activit. */
  2065. if (aconnector->base.force == DRM_FORCE_UNSPECIFIED &&
  2066. !aconnector->fake_enable)
  2067. connected = (aconnector->dc_sink != NULL);
  2068. else
  2069. connected = (aconnector->base.force == DRM_FORCE_ON);
  2070. return (connected ? connector_status_connected :
  2071. connector_status_disconnected);
  2072. }
  2073. int amdgpu_dm_connector_atomic_set_property(struct drm_connector *connector,
  2074. struct drm_connector_state *connector_state,
  2075. struct drm_property *property,
  2076. uint64_t val)
  2077. {
  2078. struct drm_device *dev = connector->dev;
  2079. struct amdgpu_device *adev = dev->dev_private;
  2080. struct dm_connector_state *dm_old_state =
  2081. to_dm_connector_state(connector->state);
  2082. struct dm_connector_state *dm_new_state =
  2083. to_dm_connector_state(connector_state);
  2084. int ret = -EINVAL;
  2085. if (property == dev->mode_config.scaling_mode_property) {
  2086. enum amdgpu_rmx_type rmx_type;
  2087. switch (val) {
  2088. case DRM_MODE_SCALE_CENTER:
  2089. rmx_type = RMX_CENTER;
  2090. break;
  2091. case DRM_MODE_SCALE_ASPECT:
  2092. rmx_type = RMX_ASPECT;
  2093. break;
  2094. case DRM_MODE_SCALE_FULLSCREEN:
  2095. rmx_type = RMX_FULL;
  2096. break;
  2097. case DRM_MODE_SCALE_NONE:
  2098. default:
  2099. rmx_type = RMX_OFF;
  2100. break;
  2101. }
  2102. if (dm_old_state->scaling == rmx_type)
  2103. return 0;
  2104. dm_new_state->scaling = rmx_type;
  2105. ret = 0;
  2106. } else if (property == adev->mode_info.underscan_hborder_property) {
  2107. dm_new_state->underscan_hborder = val;
  2108. ret = 0;
  2109. } else if (property == adev->mode_info.underscan_vborder_property) {
  2110. dm_new_state->underscan_vborder = val;
  2111. ret = 0;
  2112. } else if (property == adev->mode_info.underscan_property) {
  2113. dm_new_state->underscan_enable = val;
  2114. ret = 0;
  2115. }
  2116. return ret;
  2117. }
  2118. int amdgpu_dm_connector_atomic_get_property(struct drm_connector *connector,
  2119. const struct drm_connector_state *state,
  2120. struct drm_property *property,
  2121. uint64_t *val)
  2122. {
  2123. struct drm_device *dev = connector->dev;
  2124. struct amdgpu_device *adev = dev->dev_private;
  2125. struct dm_connector_state *dm_state =
  2126. to_dm_connector_state(state);
  2127. int ret = -EINVAL;
  2128. if (property == dev->mode_config.scaling_mode_property) {
  2129. switch (dm_state->scaling) {
  2130. case RMX_CENTER:
  2131. *val = DRM_MODE_SCALE_CENTER;
  2132. break;
  2133. case RMX_ASPECT:
  2134. *val = DRM_MODE_SCALE_ASPECT;
  2135. break;
  2136. case RMX_FULL:
  2137. *val = DRM_MODE_SCALE_FULLSCREEN;
  2138. break;
  2139. case RMX_OFF:
  2140. default:
  2141. *val = DRM_MODE_SCALE_NONE;
  2142. break;
  2143. }
  2144. ret = 0;
  2145. } else if (property == adev->mode_info.underscan_hborder_property) {
  2146. *val = dm_state->underscan_hborder;
  2147. ret = 0;
  2148. } else if (property == adev->mode_info.underscan_vborder_property) {
  2149. *val = dm_state->underscan_vborder;
  2150. ret = 0;
  2151. } else if (property == adev->mode_info.underscan_property) {
  2152. *val = dm_state->underscan_enable;
  2153. ret = 0;
  2154. }
  2155. return ret;
  2156. }
  2157. static void amdgpu_dm_connector_destroy(struct drm_connector *connector)
  2158. {
  2159. struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
  2160. const struct dc_link *link = aconnector->dc_link;
  2161. struct amdgpu_device *adev = connector->dev->dev_private;
  2162. struct amdgpu_display_manager *dm = &adev->dm;
  2163. #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) ||\
  2164. defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
  2165. if (link->connector_signal & (SIGNAL_TYPE_EDP | SIGNAL_TYPE_LVDS)) {
  2166. amdgpu_dm_register_backlight_device(dm);
  2167. if (dm->backlight_dev) {
  2168. backlight_device_unregister(dm->backlight_dev);
  2169. dm->backlight_dev = NULL;
  2170. }
  2171. }
  2172. #endif
  2173. drm_connector_unregister(connector);
  2174. drm_connector_cleanup(connector);
  2175. kfree(connector);
  2176. }
  2177. void amdgpu_dm_connector_funcs_reset(struct drm_connector *connector)
  2178. {
  2179. struct dm_connector_state *state =
  2180. to_dm_connector_state(connector->state);
  2181. kfree(state);
  2182. state = kzalloc(sizeof(*state), GFP_KERNEL);
  2183. if (state) {
  2184. state->scaling = RMX_OFF;
  2185. state->underscan_enable = false;
  2186. state->underscan_hborder = 0;
  2187. state->underscan_vborder = 0;
  2188. connector->state = &state->base;
  2189. connector->state->connector = connector;
  2190. }
  2191. }
  2192. struct drm_connector_state *
  2193. amdgpu_dm_connector_atomic_duplicate_state(struct drm_connector *connector)
  2194. {
  2195. struct dm_connector_state *state =
  2196. to_dm_connector_state(connector->state);
  2197. struct dm_connector_state *new_state =
  2198. kmemdup(state, sizeof(*state), GFP_KERNEL);
  2199. if (new_state) {
  2200. __drm_atomic_helper_connector_duplicate_state(connector,
  2201. &new_state->base);
  2202. return &new_state->base;
  2203. }
  2204. return NULL;
  2205. }
  2206. static const struct drm_connector_funcs amdgpu_dm_connector_funcs = {
  2207. .reset = amdgpu_dm_connector_funcs_reset,
  2208. .detect = amdgpu_dm_connector_detect,
  2209. .fill_modes = drm_helper_probe_single_connector_modes,
  2210. .destroy = amdgpu_dm_connector_destroy,
  2211. .atomic_duplicate_state = amdgpu_dm_connector_atomic_duplicate_state,
  2212. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  2213. .atomic_set_property = amdgpu_dm_connector_atomic_set_property,
  2214. .atomic_get_property = amdgpu_dm_connector_atomic_get_property
  2215. };
  2216. static struct drm_encoder *best_encoder(struct drm_connector *connector)
  2217. {
  2218. int enc_id = connector->encoder_ids[0];
  2219. struct drm_mode_object *obj;
  2220. struct drm_encoder *encoder;
  2221. DRM_DEBUG_DRIVER("Finding the best encoder\n");
  2222. /* pick the encoder ids */
  2223. if (enc_id) {
  2224. obj = drm_mode_object_find(connector->dev, NULL, enc_id, DRM_MODE_OBJECT_ENCODER);
  2225. if (!obj) {
  2226. DRM_ERROR("Couldn't find a matching encoder for our connector\n");
  2227. return NULL;
  2228. }
  2229. encoder = obj_to_encoder(obj);
  2230. return encoder;
  2231. }
  2232. DRM_ERROR("No encoder id\n");
  2233. return NULL;
  2234. }
  2235. static int get_modes(struct drm_connector *connector)
  2236. {
  2237. return amdgpu_dm_connector_get_modes(connector);
  2238. }
  2239. static void create_eml_sink(struct amdgpu_dm_connector *aconnector)
  2240. {
  2241. struct dc_sink_init_data init_params = {
  2242. .link = aconnector->dc_link,
  2243. .sink_signal = SIGNAL_TYPE_VIRTUAL
  2244. };
  2245. struct edid *edid;
  2246. if (!aconnector->base.edid_blob_ptr) {
  2247. DRM_ERROR("No EDID firmware found on connector: %s ,forcing to OFF!\n",
  2248. aconnector->base.name);
  2249. aconnector->base.force = DRM_FORCE_OFF;
  2250. aconnector->base.override_edid = false;
  2251. return;
  2252. }
  2253. edid = (struct edid *) aconnector->base.edid_blob_ptr->data;
  2254. aconnector->edid = edid;
  2255. aconnector->dc_em_sink = dc_link_add_remote_sink(
  2256. aconnector->dc_link,
  2257. (uint8_t *)edid,
  2258. (edid->extensions + 1) * EDID_LENGTH,
  2259. &init_params);
  2260. if (aconnector->base.force == DRM_FORCE_ON)
  2261. aconnector->dc_sink = aconnector->dc_link->local_sink ?
  2262. aconnector->dc_link->local_sink :
  2263. aconnector->dc_em_sink;
  2264. }
  2265. static void handle_edid_mgmt(struct amdgpu_dm_connector *aconnector)
  2266. {
  2267. struct dc_link *link = (struct dc_link *)aconnector->dc_link;
  2268. /* In case of headless boot with force on for DP managed connector
  2269. * Those settings have to be != 0 to get initial modeset
  2270. */
  2271. if (link->connector_signal == SIGNAL_TYPE_DISPLAY_PORT) {
  2272. link->verified_link_cap.lane_count = LANE_COUNT_FOUR;
  2273. link->verified_link_cap.link_rate = LINK_RATE_HIGH2;
  2274. }
  2275. aconnector->base.override_edid = true;
  2276. create_eml_sink(aconnector);
  2277. }
  2278. int amdgpu_dm_connector_mode_valid(struct drm_connector *connector,
  2279. struct drm_display_mode *mode)
  2280. {
  2281. int result = MODE_ERROR;
  2282. struct dc_sink *dc_sink;
  2283. struct amdgpu_device *adev = connector->dev->dev_private;
  2284. /* TODO: Unhardcode stream count */
  2285. struct dc_stream_state *stream;
  2286. struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
  2287. enum dc_status dc_result = DC_OK;
  2288. if ((mode->flags & DRM_MODE_FLAG_INTERLACE) ||
  2289. (mode->flags & DRM_MODE_FLAG_DBLSCAN))
  2290. return result;
  2291. /* Only run this the first time mode_valid is called to initilialize
  2292. * EDID mgmt
  2293. */
  2294. if (aconnector->base.force != DRM_FORCE_UNSPECIFIED &&
  2295. !aconnector->dc_em_sink)
  2296. handle_edid_mgmt(aconnector);
  2297. dc_sink = to_amdgpu_dm_connector(connector)->dc_sink;
  2298. if (dc_sink == NULL) {
  2299. DRM_ERROR("dc_sink is NULL!\n");
  2300. goto fail;
  2301. }
  2302. stream = create_stream_for_sink(aconnector, mode, NULL);
  2303. if (stream == NULL) {
  2304. DRM_ERROR("Failed to create stream for sink!\n");
  2305. goto fail;
  2306. }
  2307. dc_result = dc_validate_stream(adev->dm.dc, stream);
  2308. if (dc_result == DC_OK)
  2309. result = MODE_OK;
  2310. else
  2311. DRM_DEBUG_KMS("Mode %dx%d (clk %d) failed DC validation with error %d\n",
  2312. mode->vdisplay,
  2313. mode->hdisplay,
  2314. mode->clock,
  2315. dc_result);
  2316. dc_stream_release(stream);
  2317. fail:
  2318. /* TODO: error handling*/
  2319. return result;
  2320. }
  2321. static const struct drm_connector_helper_funcs
  2322. amdgpu_dm_connector_helper_funcs = {
  2323. /*
  2324. * If hotplug a second bigger display in FB Con mode, bigger resolution
  2325. * modes will be filtered by drm_mode_validate_size(), and those modes
  2326. * is missing after user start lightdm. So we need to renew modes list.
  2327. * in get_modes call back, not just return the modes count
  2328. */
  2329. .get_modes = get_modes,
  2330. .mode_valid = amdgpu_dm_connector_mode_valid,
  2331. .best_encoder = best_encoder
  2332. };
  2333. static void dm_crtc_helper_disable(struct drm_crtc *crtc)
  2334. {
  2335. }
  2336. static int dm_crtc_helper_atomic_check(struct drm_crtc *crtc,
  2337. struct drm_crtc_state *state)
  2338. {
  2339. struct amdgpu_device *adev = crtc->dev->dev_private;
  2340. struct dc *dc = adev->dm.dc;
  2341. struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(state);
  2342. int ret = -EINVAL;
  2343. if (unlikely(!dm_crtc_state->stream &&
  2344. modeset_required(state, NULL, dm_crtc_state->stream))) {
  2345. WARN_ON(1);
  2346. return ret;
  2347. }
  2348. /* In some use cases, like reset, no stream is attached */
  2349. if (!dm_crtc_state->stream)
  2350. return 0;
  2351. if (dc_validate_stream(dc, dm_crtc_state->stream) == DC_OK)
  2352. return 0;
  2353. return ret;
  2354. }
  2355. static bool dm_crtc_helper_mode_fixup(struct drm_crtc *crtc,
  2356. const struct drm_display_mode *mode,
  2357. struct drm_display_mode *adjusted_mode)
  2358. {
  2359. return true;
  2360. }
  2361. static const struct drm_crtc_helper_funcs amdgpu_dm_crtc_helper_funcs = {
  2362. .disable = dm_crtc_helper_disable,
  2363. .atomic_check = dm_crtc_helper_atomic_check,
  2364. .mode_fixup = dm_crtc_helper_mode_fixup
  2365. };
  2366. static void dm_encoder_helper_disable(struct drm_encoder *encoder)
  2367. {
  2368. }
  2369. static int dm_encoder_helper_atomic_check(struct drm_encoder *encoder,
  2370. struct drm_crtc_state *crtc_state,
  2371. struct drm_connector_state *conn_state)
  2372. {
  2373. return 0;
  2374. }
  2375. const struct drm_encoder_helper_funcs amdgpu_dm_encoder_helper_funcs = {
  2376. .disable = dm_encoder_helper_disable,
  2377. .atomic_check = dm_encoder_helper_atomic_check
  2378. };
  2379. static void dm_drm_plane_reset(struct drm_plane *plane)
  2380. {
  2381. struct dm_plane_state *amdgpu_state = NULL;
  2382. if (plane->state)
  2383. plane->funcs->atomic_destroy_state(plane, plane->state);
  2384. amdgpu_state = kzalloc(sizeof(*amdgpu_state), GFP_KERNEL);
  2385. WARN_ON(amdgpu_state == NULL);
  2386. if (amdgpu_state) {
  2387. plane->state = &amdgpu_state->base;
  2388. plane->state->plane = plane;
  2389. plane->state->rotation = DRM_MODE_ROTATE_0;
  2390. }
  2391. }
  2392. static struct drm_plane_state *
  2393. dm_drm_plane_duplicate_state(struct drm_plane *plane)
  2394. {
  2395. struct dm_plane_state *dm_plane_state, *old_dm_plane_state;
  2396. old_dm_plane_state = to_dm_plane_state(plane->state);
  2397. dm_plane_state = kzalloc(sizeof(*dm_plane_state), GFP_KERNEL);
  2398. if (!dm_plane_state)
  2399. return NULL;
  2400. __drm_atomic_helper_plane_duplicate_state(plane, &dm_plane_state->base);
  2401. if (old_dm_plane_state->dc_state) {
  2402. dm_plane_state->dc_state = old_dm_plane_state->dc_state;
  2403. dc_plane_state_retain(dm_plane_state->dc_state);
  2404. }
  2405. return &dm_plane_state->base;
  2406. }
  2407. void dm_drm_plane_destroy_state(struct drm_plane *plane,
  2408. struct drm_plane_state *state)
  2409. {
  2410. struct dm_plane_state *dm_plane_state = to_dm_plane_state(state);
  2411. if (dm_plane_state->dc_state)
  2412. dc_plane_state_release(dm_plane_state->dc_state);
  2413. drm_atomic_helper_plane_destroy_state(plane, state);
  2414. }
  2415. static const struct drm_plane_funcs dm_plane_funcs = {
  2416. .update_plane = drm_atomic_helper_update_plane,
  2417. .disable_plane = drm_atomic_helper_disable_plane,
  2418. .destroy = drm_plane_cleanup,
  2419. .reset = dm_drm_plane_reset,
  2420. .atomic_duplicate_state = dm_drm_plane_duplicate_state,
  2421. .atomic_destroy_state = dm_drm_plane_destroy_state,
  2422. };
  2423. static int dm_plane_helper_prepare_fb(struct drm_plane *plane,
  2424. struct drm_plane_state *new_state)
  2425. {
  2426. struct amdgpu_framebuffer *afb;
  2427. struct drm_gem_object *obj;
  2428. struct amdgpu_device *adev;
  2429. struct amdgpu_bo *rbo;
  2430. uint64_t chroma_addr = 0;
  2431. struct dm_plane_state *dm_plane_state_new, *dm_plane_state_old;
  2432. unsigned int awidth;
  2433. uint32_t domain;
  2434. int r;
  2435. dm_plane_state_old = to_dm_plane_state(plane->state);
  2436. dm_plane_state_new = to_dm_plane_state(new_state);
  2437. if (!new_state->fb) {
  2438. DRM_DEBUG_DRIVER("No FB bound\n");
  2439. return 0;
  2440. }
  2441. afb = to_amdgpu_framebuffer(new_state->fb);
  2442. obj = afb->obj;
  2443. rbo = gem_to_amdgpu_bo(obj);
  2444. adev = amdgpu_ttm_adev(rbo->tbo.bdev);
  2445. r = amdgpu_bo_reserve(rbo, false);
  2446. if (unlikely(r != 0))
  2447. return r;
  2448. if (plane->type != DRM_PLANE_TYPE_CURSOR)
  2449. domain = amdgpu_display_framebuffer_domains(adev);
  2450. else
  2451. domain = AMDGPU_GEM_DOMAIN_VRAM;
  2452. r = amdgpu_bo_pin(rbo, domain, &afb->address);
  2453. amdgpu_bo_unreserve(rbo);
  2454. if (unlikely(r != 0)) {
  2455. if (r != -ERESTARTSYS)
  2456. DRM_ERROR("Failed to pin framebuffer with error %d\n", r);
  2457. return r;
  2458. }
  2459. amdgpu_bo_ref(rbo);
  2460. if (dm_plane_state_new->dc_state &&
  2461. dm_plane_state_old->dc_state != dm_plane_state_new->dc_state) {
  2462. struct dc_plane_state *plane_state = dm_plane_state_new->dc_state;
  2463. if (plane_state->format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN) {
  2464. plane_state->address.grph.addr.low_part = lower_32_bits(afb->address);
  2465. plane_state->address.grph.addr.high_part = upper_32_bits(afb->address);
  2466. } else {
  2467. awidth = ALIGN(new_state->fb->width, 64);
  2468. plane_state->address.type = PLN_ADDR_TYPE_VIDEO_PROGRESSIVE;
  2469. plane_state->address.video_progressive.luma_addr.low_part
  2470. = lower_32_bits(afb->address);
  2471. plane_state->address.video_progressive.luma_addr.high_part
  2472. = upper_32_bits(afb->address);
  2473. chroma_addr = afb->address + (u64)awidth * new_state->fb->height;
  2474. plane_state->address.video_progressive.chroma_addr.low_part
  2475. = lower_32_bits(chroma_addr);
  2476. plane_state->address.video_progressive.chroma_addr.high_part
  2477. = upper_32_bits(chroma_addr);
  2478. }
  2479. }
  2480. /* It's a hack for s3 since in 4.9 kernel filter out cursor buffer
  2481. * prepare and cleanup in drm_atomic_helper_prepare_planes
  2482. * and drm_atomic_helper_cleanup_planes because fb doens't in s3.
  2483. * IN 4.10 kernel this code should be removed and amdgpu_device_suspend
  2484. * code touching fram buffers should be avoided for DC.
  2485. */
  2486. if (plane->type == DRM_PLANE_TYPE_CURSOR) {
  2487. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(new_state->crtc);
  2488. acrtc->cursor_bo = obj;
  2489. }
  2490. return 0;
  2491. }
  2492. static void dm_plane_helper_cleanup_fb(struct drm_plane *plane,
  2493. struct drm_plane_state *old_state)
  2494. {
  2495. struct amdgpu_bo *rbo;
  2496. struct amdgpu_framebuffer *afb;
  2497. int r;
  2498. if (!old_state->fb)
  2499. return;
  2500. afb = to_amdgpu_framebuffer(old_state->fb);
  2501. rbo = gem_to_amdgpu_bo(afb->obj);
  2502. r = amdgpu_bo_reserve(rbo, false);
  2503. if (unlikely(r)) {
  2504. DRM_ERROR("failed to reserve rbo before unpin\n");
  2505. return;
  2506. }
  2507. amdgpu_bo_unpin(rbo);
  2508. amdgpu_bo_unreserve(rbo);
  2509. amdgpu_bo_unref(&rbo);
  2510. }
  2511. static int dm_plane_atomic_check(struct drm_plane *plane,
  2512. struct drm_plane_state *state)
  2513. {
  2514. struct amdgpu_device *adev = plane->dev->dev_private;
  2515. struct dc *dc = adev->dm.dc;
  2516. struct dm_plane_state *dm_plane_state = to_dm_plane_state(state);
  2517. if (!dm_plane_state->dc_state)
  2518. return 0;
  2519. if (!fill_rects_from_plane_state(state, dm_plane_state->dc_state))
  2520. return -EINVAL;
  2521. if (dc_validate_plane(dc, dm_plane_state->dc_state) == DC_OK)
  2522. return 0;
  2523. return -EINVAL;
  2524. }
  2525. static const struct drm_plane_helper_funcs dm_plane_helper_funcs = {
  2526. .prepare_fb = dm_plane_helper_prepare_fb,
  2527. .cleanup_fb = dm_plane_helper_cleanup_fb,
  2528. .atomic_check = dm_plane_atomic_check,
  2529. };
  2530. /*
  2531. * TODO: these are currently initialized to rgb formats only.
  2532. * For future use cases we should either initialize them dynamically based on
  2533. * plane capabilities, or initialize this array to all formats, so internal drm
  2534. * check will succeed, and let DC to implement proper check
  2535. */
  2536. static const uint32_t rgb_formats[] = {
  2537. DRM_FORMAT_RGB888,
  2538. DRM_FORMAT_XRGB8888,
  2539. DRM_FORMAT_ARGB8888,
  2540. DRM_FORMAT_RGBA8888,
  2541. DRM_FORMAT_XRGB2101010,
  2542. DRM_FORMAT_XBGR2101010,
  2543. DRM_FORMAT_ARGB2101010,
  2544. DRM_FORMAT_ABGR2101010,
  2545. };
  2546. static const uint32_t yuv_formats[] = {
  2547. DRM_FORMAT_NV12,
  2548. DRM_FORMAT_NV21,
  2549. };
  2550. static const u32 cursor_formats[] = {
  2551. DRM_FORMAT_ARGB8888
  2552. };
  2553. static int amdgpu_dm_plane_init(struct amdgpu_display_manager *dm,
  2554. struct amdgpu_plane *aplane,
  2555. unsigned long possible_crtcs)
  2556. {
  2557. int res = -EPERM;
  2558. switch (aplane->base.type) {
  2559. case DRM_PLANE_TYPE_PRIMARY:
  2560. aplane->base.format_default = true;
  2561. res = drm_universal_plane_init(
  2562. dm->adev->ddev,
  2563. &aplane->base,
  2564. possible_crtcs,
  2565. &dm_plane_funcs,
  2566. rgb_formats,
  2567. ARRAY_SIZE(rgb_formats),
  2568. NULL, aplane->base.type, NULL);
  2569. break;
  2570. case DRM_PLANE_TYPE_OVERLAY:
  2571. res = drm_universal_plane_init(
  2572. dm->adev->ddev,
  2573. &aplane->base,
  2574. possible_crtcs,
  2575. &dm_plane_funcs,
  2576. yuv_formats,
  2577. ARRAY_SIZE(yuv_formats),
  2578. NULL, aplane->base.type, NULL);
  2579. break;
  2580. case DRM_PLANE_TYPE_CURSOR:
  2581. res = drm_universal_plane_init(
  2582. dm->adev->ddev,
  2583. &aplane->base,
  2584. possible_crtcs,
  2585. &dm_plane_funcs,
  2586. cursor_formats,
  2587. ARRAY_SIZE(cursor_formats),
  2588. NULL, aplane->base.type, NULL);
  2589. break;
  2590. }
  2591. drm_plane_helper_add(&aplane->base, &dm_plane_helper_funcs);
  2592. /* Create (reset) the plane state */
  2593. if (aplane->base.funcs->reset)
  2594. aplane->base.funcs->reset(&aplane->base);
  2595. return res;
  2596. }
  2597. static int amdgpu_dm_crtc_init(struct amdgpu_display_manager *dm,
  2598. struct drm_plane *plane,
  2599. uint32_t crtc_index)
  2600. {
  2601. struct amdgpu_crtc *acrtc = NULL;
  2602. struct amdgpu_plane *cursor_plane;
  2603. int res = -ENOMEM;
  2604. cursor_plane = kzalloc(sizeof(*cursor_plane), GFP_KERNEL);
  2605. if (!cursor_plane)
  2606. goto fail;
  2607. cursor_plane->base.type = DRM_PLANE_TYPE_CURSOR;
  2608. res = amdgpu_dm_plane_init(dm, cursor_plane, 0);
  2609. acrtc = kzalloc(sizeof(struct amdgpu_crtc), GFP_KERNEL);
  2610. if (!acrtc)
  2611. goto fail;
  2612. res = drm_crtc_init_with_planes(
  2613. dm->ddev,
  2614. &acrtc->base,
  2615. plane,
  2616. &cursor_plane->base,
  2617. &amdgpu_dm_crtc_funcs, NULL);
  2618. if (res)
  2619. goto fail;
  2620. drm_crtc_helper_add(&acrtc->base, &amdgpu_dm_crtc_helper_funcs);
  2621. /* Create (reset) the plane state */
  2622. if (acrtc->base.funcs->reset)
  2623. acrtc->base.funcs->reset(&acrtc->base);
  2624. acrtc->max_cursor_width = dm->adev->dm.dc->caps.max_cursor_size;
  2625. acrtc->max_cursor_height = dm->adev->dm.dc->caps.max_cursor_size;
  2626. acrtc->crtc_id = crtc_index;
  2627. acrtc->base.enabled = false;
  2628. dm->adev->mode_info.crtcs[crtc_index] = acrtc;
  2629. drm_crtc_enable_color_mgmt(&acrtc->base, MAX_COLOR_LUT_ENTRIES,
  2630. true, MAX_COLOR_LUT_ENTRIES);
  2631. drm_mode_crtc_set_gamma_size(&acrtc->base, MAX_COLOR_LEGACY_LUT_ENTRIES);
  2632. return 0;
  2633. fail:
  2634. kfree(acrtc);
  2635. kfree(cursor_plane);
  2636. return res;
  2637. }
  2638. static int to_drm_connector_type(enum signal_type st)
  2639. {
  2640. switch (st) {
  2641. case SIGNAL_TYPE_HDMI_TYPE_A:
  2642. return DRM_MODE_CONNECTOR_HDMIA;
  2643. case SIGNAL_TYPE_EDP:
  2644. return DRM_MODE_CONNECTOR_eDP;
  2645. case SIGNAL_TYPE_RGB:
  2646. return DRM_MODE_CONNECTOR_VGA;
  2647. case SIGNAL_TYPE_DISPLAY_PORT:
  2648. case SIGNAL_TYPE_DISPLAY_PORT_MST:
  2649. return DRM_MODE_CONNECTOR_DisplayPort;
  2650. case SIGNAL_TYPE_DVI_DUAL_LINK:
  2651. case SIGNAL_TYPE_DVI_SINGLE_LINK:
  2652. return DRM_MODE_CONNECTOR_DVID;
  2653. case SIGNAL_TYPE_VIRTUAL:
  2654. return DRM_MODE_CONNECTOR_VIRTUAL;
  2655. default:
  2656. return DRM_MODE_CONNECTOR_Unknown;
  2657. }
  2658. }
  2659. static void amdgpu_dm_get_native_mode(struct drm_connector *connector)
  2660. {
  2661. const struct drm_connector_helper_funcs *helper =
  2662. connector->helper_private;
  2663. struct drm_encoder *encoder;
  2664. struct amdgpu_encoder *amdgpu_encoder;
  2665. encoder = helper->best_encoder(connector);
  2666. if (encoder == NULL)
  2667. return;
  2668. amdgpu_encoder = to_amdgpu_encoder(encoder);
  2669. amdgpu_encoder->native_mode.clock = 0;
  2670. if (!list_empty(&connector->probed_modes)) {
  2671. struct drm_display_mode *preferred_mode = NULL;
  2672. list_for_each_entry(preferred_mode,
  2673. &connector->probed_modes,
  2674. head) {
  2675. if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED)
  2676. amdgpu_encoder->native_mode = *preferred_mode;
  2677. break;
  2678. }
  2679. }
  2680. }
  2681. static struct drm_display_mode *
  2682. amdgpu_dm_create_common_mode(struct drm_encoder *encoder,
  2683. char *name,
  2684. int hdisplay, int vdisplay)
  2685. {
  2686. struct drm_device *dev = encoder->dev;
  2687. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2688. struct drm_display_mode *mode = NULL;
  2689. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  2690. mode = drm_mode_duplicate(dev, native_mode);
  2691. if (mode == NULL)
  2692. return NULL;
  2693. mode->hdisplay = hdisplay;
  2694. mode->vdisplay = vdisplay;
  2695. mode->type &= ~DRM_MODE_TYPE_PREFERRED;
  2696. strncpy(mode->name, name, DRM_DISPLAY_MODE_LEN);
  2697. return mode;
  2698. }
  2699. static void amdgpu_dm_connector_add_common_modes(struct drm_encoder *encoder,
  2700. struct drm_connector *connector)
  2701. {
  2702. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2703. struct drm_display_mode *mode = NULL;
  2704. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  2705. struct amdgpu_dm_connector *amdgpu_dm_connector =
  2706. to_amdgpu_dm_connector(connector);
  2707. int i;
  2708. int n;
  2709. struct mode_size {
  2710. char name[DRM_DISPLAY_MODE_LEN];
  2711. int w;
  2712. int h;
  2713. } common_modes[] = {
  2714. { "640x480", 640, 480},
  2715. { "800x600", 800, 600},
  2716. { "1024x768", 1024, 768},
  2717. { "1280x720", 1280, 720},
  2718. { "1280x800", 1280, 800},
  2719. {"1280x1024", 1280, 1024},
  2720. { "1440x900", 1440, 900},
  2721. {"1680x1050", 1680, 1050},
  2722. {"1600x1200", 1600, 1200},
  2723. {"1920x1080", 1920, 1080},
  2724. {"1920x1200", 1920, 1200}
  2725. };
  2726. n = ARRAY_SIZE(common_modes);
  2727. for (i = 0; i < n; i++) {
  2728. struct drm_display_mode *curmode = NULL;
  2729. bool mode_existed = false;
  2730. if (common_modes[i].w > native_mode->hdisplay ||
  2731. common_modes[i].h > native_mode->vdisplay ||
  2732. (common_modes[i].w == native_mode->hdisplay &&
  2733. common_modes[i].h == native_mode->vdisplay))
  2734. continue;
  2735. list_for_each_entry(curmode, &connector->probed_modes, head) {
  2736. if (common_modes[i].w == curmode->hdisplay &&
  2737. common_modes[i].h == curmode->vdisplay) {
  2738. mode_existed = true;
  2739. break;
  2740. }
  2741. }
  2742. if (mode_existed)
  2743. continue;
  2744. mode = amdgpu_dm_create_common_mode(encoder,
  2745. common_modes[i].name, common_modes[i].w,
  2746. common_modes[i].h);
  2747. drm_mode_probed_add(connector, mode);
  2748. amdgpu_dm_connector->num_modes++;
  2749. }
  2750. }
  2751. static void amdgpu_dm_connector_ddc_get_modes(struct drm_connector *connector,
  2752. struct edid *edid)
  2753. {
  2754. struct amdgpu_dm_connector *amdgpu_dm_connector =
  2755. to_amdgpu_dm_connector(connector);
  2756. if (edid) {
  2757. /* empty probed_modes */
  2758. INIT_LIST_HEAD(&connector->probed_modes);
  2759. amdgpu_dm_connector->num_modes =
  2760. drm_add_edid_modes(connector, edid);
  2761. amdgpu_dm_get_native_mode(connector);
  2762. } else {
  2763. amdgpu_dm_connector->num_modes = 0;
  2764. }
  2765. }
  2766. static int amdgpu_dm_connector_get_modes(struct drm_connector *connector)
  2767. {
  2768. const struct drm_connector_helper_funcs *helper =
  2769. connector->helper_private;
  2770. struct amdgpu_dm_connector *amdgpu_dm_connector =
  2771. to_amdgpu_dm_connector(connector);
  2772. struct drm_encoder *encoder;
  2773. struct edid *edid = amdgpu_dm_connector->edid;
  2774. encoder = helper->best_encoder(connector);
  2775. amdgpu_dm_connector_ddc_get_modes(connector, edid);
  2776. amdgpu_dm_connector_add_common_modes(encoder, connector);
  2777. #if defined(CONFIG_DRM_AMD_DC_FBC)
  2778. amdgpu_dm_fbc_init(connector);
  2779. #endif
  2780. return amdgpu_dm_connector->num_modes;
  2781. }
  2782. void amdgpu_dm_connector_init_helper(struct amdgpu_display_manager *dm,
  2783. struct amdgpu_dm_connector *aconnector,
  2784. int connector_type,
  2785. struct dc_link *link,
  2786. int link_index)
  2787. {
  2788. struct amdgpu_device *adev = dm->ddev->dev_private;
  2789. aconnector->connector_id = link_index;
  2790. aconnector->dc_link = link;
  2791. aconnector->base.interlace_allowed = false;
  2792. aconnector->base.doublescan_allowed = false;
  2793. aconnector->base.stereo_allowed = false;
  2794. aconnector->base.dpms = DRM_MODE_DPMS_OFF;
  2795. aconnector->hpd.hpd = AMDGPU_HPD_NONE; /* not used */
  2796. mutex_init(&aconnector->hpd_lock);
  2797. /* configure support HPD hot plug connector_>polled default value is 0
  2798. * which means HPD hot plug not supported
  2799. */
  2800. switch (connector_type) {
  2801. case DRM_MODE_CONNECTOR_HDMIA:
  2802. aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
  2803. break;
  2804. case DRM_MODE_CONNECTOR_DisplayPort:
  2805. aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
  2806. break;
  2807. case DRM_MODE_CONNECTOR_DVID:
  2808. aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
  2809. break;
  2810. default:
  2811. break;
  2812. }
  2813. drm_object_attach_property(&aconnector->base.base,
  2814. dm->ddev->mode_config.scaling_mode_property,
  2815. DRM_MODE_SCALE_NONE);
  2816. drm_object_attach_property(&aconnector->base.base,
  2817. adev->mode_info.underscan_property,
  2818. UNDERSCAN_OFF);
  2819. drm_object_attach_property(&aconnector->base.base,
  2820. adev->mode_info.underscan_hborder_property,
  2821. 0);
  2822. drm_object_attach_property(&aconnector->base.base,
  2823. adev->mode_info.underscan_vborder_property,
  2824. 0);
  2825. }
  2826. static int amdgpu_dm_i2c_xfer(struct i2c_adapter *i2c_adap,
  2827. struct i2c_msg *msgs, int num)
  2828. {
  2829. struct amdgpu_i2c_adapter *i2c = i2c_get_adapdata(i2c_adap);
  2830. struct ddc_service *ddc_service = i2c->ddc_service;
  2831. struct i2c_command cmd;
  2832. int i;
  2833. int result = -EIO;
  2834. cmd.payloads = kcalloc(num, sizeof(struct i2c_payload), GFP_KERNEL);
  2835. if (!cmd.payloads)
  2836. return result;
  2837. cmd.number_of_payloads = num;
  2838. cmd.engine = I2C_COMMAND_ENGINE_DEFAULT;
  2839. cmd.speed = 100;
  2840. for (i = 0; i < num; i++) {
  2841. cmd.payloads[i].write = !(msgs[i].flags & I2C_M_RD);
  2842. cmd.payloads[i].address = msgs[i].addr;
  2843. cmd.payloads[i].length = msgs[i].len;
  2844. cmd.payloads[i].data = msgs[i].buf;
  2845. }
  2846. if (dal_i2caux_submit_i2c_command(
  2847. ddc_service->ctx->i2caux,
  2848. ddc_service->ddc_pin,
  2849. &cmd))
  2850. result = num;
  2851. kfree(cmd.payloads);
  2852. return result;
  2853. }
  2854. static u32 amdgpu_dm_i2c_func(struct i2c_adapter *adap)
  2855. {
  2856. return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
  2857. }
  2858. static const struct i2c_algorithm amdgpu_dm_i2c_algo = {
  2859. .master_xfer = amdgpu_dm_i2c_xfer,
  2860. .functionality = amdgpu_dm_i2c_func,
  2861. };
  2862. static struct amdgpu_i2c_adapter *
  2863. create_i2c(struct ddc_service *ddc_service,
  2864. int link_index,
  2865. int *res)
  2866. {
  2867. struct amdgpu_device *adev = ddc_service->ctx->driver_context;
  2868. struct amdgpu_i2c_adapter *i2c;
  2869. i2c = kzalloc(sizeof(struct amdgpu_i2c_adapter), GFP_KERNEL);
  2870. if (!i2c)
  2871. return NULL;
  2872. i2c->base.owner = THIS_MODULE;
  2873. i2c->base.class = I2C_CLASS_DDC;
  2874. i2c->base.dev.parent = &adev->pdev->dev;
  2875. i2c->base.algo = &amdgpu_dm_i2c_algo;
  2876. snprintf(i2c->base.name, sizeof(i2c->base.name), "AMDGPU DM i2c hw bus %d", link_index);
  2877. i2c_set_adapdata(&i2c->base, i2c);
  2878. i2c->ddc_service = ddc_service;
  2879. return i2c;
  2880. }
  2881. /* Note: this function assumes that dc_link_detect() was called for the
  2882. * dc_link which will be represented by this aconnector.
  2883. */
  2884. static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm,
  2885. struct amdgpu_dm_connector *aconnector,
  2886. uint32_t link_index,
  2887. struct amdgpu_encoder *aencoder)
  2888. {
  2889. int res = 0;
  2890. int connector_type;
  2891. struct dc *dc = dm->dc;
  2892. struct dc_link *link = dc_get_link_at_index(dc, link_index);
  2893. struct amdgpu_i2c_adapter *i2c;
  2894. link->priv = aconnector;
  2895. DRM_DEBUG_DRIVER("%s()\n", __func__);
  2896. i2c = create_i2c(link->ddc, link->link_index, &res);
  2897. if (!i2c) {
  2898. DRM_ERROR("Failed to create i2c adapter data\n");
  2899. return -ENOMEM;
  2900. }
  2901. aconnector->i2c = i2c;
  2902. res = i2c_add_adapter(&i2c->base);
  2903. if (res) {
  2904. DRM_ERROR("Failed to register hw i2c %d\n", link->link_index);
  2905. goto out_free;
  2906. }
  2907. connector_type = to_drm_connector_type(link->connector_signal);
  2908. res = drm_connector_init(
  2909. dm->ddev,
  2910. &aconnector->base,
  2911. &amdgpu_dm_connector_funcs,
  2912. connector_type);
  2913. if (res) {
  2914. DRM_ERROR("connector_init failed\n");
  2915. aconnector->connector_id = -1;
  2916. goto out_free;
  2917. }
  2918. drm_connector_helper_add(
  2919. &aconnector->base,
  2920. &amdgpu_dm_connector_helper_funcs);
  2921. if (aconnector->base.funcs->reset)
  2922. aconnector->base.funcs->reset(&aconnector->base);
  2923. amdgpu_dm_connector_init_helper(
  2924. dm,
  2925. aconnector,
  2926. connector_type,
  2927. link,
  2928. link_index);
  2929. drm_mode_connector_attach_encoder(
  2930. &aconnector->base, &aencoder->base);
  2931. drm_connector_register(&aconnector->base);
  2932. if (connector_type == DRM_MODE_CONNECTOR_DisplayPort
  2933. || connector_type == DRM_MODE_CONNECTOR_eDP)
  2934. amdgpu_dm_initialize_dp_connector(dm, aconnector);
  2935. #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) ||\
  2936. defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
  2937. /* NOTE: this currently will create backlight device even if a panel
  2938. * is not connected to the eDP/LVDS connector.
  2939. *
  2940. * This is less than ideal but we don't have sink information at this
  2941. * stage since detection happens after. We can't do detection earlier
  2942. * since MST detection needs connectors to be created first.
  2943. */
  2944. if (link->connector_signal & (SIGNAL_TYPE_EDP | SIGNAL_TYPE_LVDS)) {
  2945. /* Event if registration failed, we should continue with
  2946. * DM initialization because not having a backlight control
  2947. * is better then a black screen.
  2948. */
  2949. amdgpu_dm_register_backlight_device(dm);
  2950. if (dm->backlight_dev)
  2951. dm->backlight_link = link;
  2952. }
  2953. #endif
  2954. out_free:
  2955. if (res) {
  2956. kfree(i2c);
  2957. aconnector->i2c = NULL;
  2958. }
  2959. return res;
  2960. }
  2961. int amdgpu_dm_get_encoder_crtc_mask(struct amdgpu_device *adev)
  2962. {
  2963. switch (adev->mode_info.num_crtc) {
  2964. case 1:
  2965. return 0x1;
  2966. case 2:
  2967. return 0x3;
  2968. case 3:
  2969. return 0x7;
  2970. case 4:
  2971. return 0xf;
  2972. case 5:
  2973. return 0x1f;
  2974. case 6:
  2975. default:
  2976. return 0x3f;
  2977. }
  2978. }
  2979. static int amdgpu_dm_encoder_init(struct drm_device *dev,
  2980. struct amdgpu_encoder *aencoder,
  2981. uint32_t link_index)
  2982. {
  2983. struct amdgpu_device *adev = dev->dev_private;
  2984. int res = drm_encoder_init(dev,
  2985. &aencoder->base,
  2986. &amdgpu_dm_encoder_funcs,
  2987. DRM_MODE_ENCODER_TMDS,
  2988. NULL);
  2989. aencoder->base.possible_crtcs = amdgpu_dm_get_encoder_crtc_mask(adev);
  2990. if (!res)
  2991. aencoder->encoder_id = link_index;
  2992. else
  2993. aencoder->encoder_id = -1;
  2994. drm_encoder_helper_add(&aencoder->base, &amdgpu_dm_encoder_helper_funcs);
  2995. return res;
  2996. }
  2997. static void manage_dm_interrupts(struct amdgpu_device *adev,
  2998. struct amdgpu_crtc *acrtc,
  2999. bool enable)
  3000. {
  3001. /*
  3002. * this is not correct translation but will work as soon as VBLANK
  3003. * constant is the same as PFLIP
  3004. */
  3005. int irq_type =
  3006. amdgpu_display_crtc_idx_to_irq_type(
  3007. adev,
  3008. acrtc->crtc_id);
  3009. if (enable) {
  3010. drm_crtc_vblank_on(&acrtc->base);
  3011. amdgpu_irq_get(
  3012. adev,
  3013. &adev->pageflip_irq,
  3014. irq_type);
  3015. } else {
  3016. amdgpu_irq_put(
  3017. adev,
  3018. &adev->pageflip_irq,
  3019. irq_type);
  3020. drm_crtc_vblank_off(&acrtc->base);
  3021. }
  3022. }
  3023. static bool
  3024. is_scaling_state_different(const struct dm_connector_state *dm_state,
  3025. const struct dm_connector_state *old_dm_state)
  3026. {
  3027. if (dm_state->scaling != old_dm_state->scaling)
  3028. return true;
  3029. if (!dm_state->underscan_enable && old_dm_state->underscan_enable) {
  3030. if (old_dm_state->underscan_hborder != 0 && old_dm_state->underscan_vborder != 0)
  3031. return true;
  3032. } else if (dm_state->underscan_enable && !old_dm_state->underscan_enable) {
  3033. if (dm_state->underscan_hborder != 0 && dm_state->underscan_vborder != 0)
  3034. return true;
  3035. } else if (dm_state->underscan_hborder != old_dm_state->underscan_hborder ||
  3036. dm_state->underscan_vborder != old_dm_state->underscan_vborder)
  3037. return true;
  3038. return false;
  3039. }
  3040. static void remove_stream(struct amdgpu_device *adev,
  3041. struct amdgpu_crtc *acrtc,
  3042. struct dc_stream_state *stream)
  3043. {
  3044. /* this is the update mode case */
  3045. if (adev->dm.freesync_module)
  3046. mod_freesync_remove_stream(adev->dm.freesync_module, stream);
  3047. acrtc->otg_inst = -1;
  3048. acrtc->enabled = false;
  3049. }
  3050. static int get_cursor_position(struct drm_plane *plane, struct drm_crtc *crtc,
  3051. struct dc_cursor_position *position)
  3052. {
  3053. struct amdgpu_crtc *amdgpu_crtc = amdgpu_crtc = to_amdgpu_crtc(crtc);
  3054. int x, y;
  3055. int xorigin = 0, yorigin = 0;
  3056. if (!crtc || !plane->state->fb) {
  3057. position->enable = false;
  3058. position->x = 0;
  3059. position->y = 0;
  3060. return 0;
  3061. }
  3062. if ((plane->state->crtc_w > amdgpu_crtc->max_cursor_width) ||
  3063. (plane->state->crtc_h > amdgpu_crtc->max_cursor_height)) {
  3064. DRM_ERROR("%s: bad cursor width or height %d x %d\n",
  3065. __func__,
  3066. plane->state->crtc_w,
  3067. plane->state->crtc_h);
  3068. return -EINVAL;
  3069. }
  3070. x = plane->state->crtc_x;
  3071. y = plane->state->crtc_y;
  3072. /* avivo cursor are offset into the total surface */
  3073. x += crtc->primary->state->src_x >> 16;
  3074. y += crtc->primary->state->src_y >> 16;
  3075. if (x < 0) {
  3076. xorigin = min(-x, amdgpu_crtc->max_cursor_width - 1);
  3077. x = 0;
  3078. }
  3079. if (y < 0) {
  3080. yorigin = min(-y, amdgpu_crtc->max_cursor_height - 1);
  3081. y = 0;
  3082. }
  3083. position->enable = true;
  3084. position->x = x;
  3085. position->y = y;
  3086. position->x_hotspot = xorigin;
  3087. position->y_hotspot = yorigin;
  3088. return 0;
  3089. }
  3090. static void handle_cursor_update(struct drm_plane *plane,
  3091. struct drm_plane_state *old_plane_state)
  3092. {
  3093. struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(plane->state->fb);
  3094. struct drm_crtc *crtc = afb ? plane->state->crtc : old_plane_state->crtc;
  3095. struct dm_crtc_state *crtc_state = crtc ? to_dm_crtc_state(crtc->state) : NULL;
  3096. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  3097. uint64_t address = afb ? afb->address : 0;
  3098. struct dc_cursor_position position;
  3099. struct dc_cursor_attributes attributes;
  3100. int ret;
  3101. if (!plane->state->fb && !old_plane_state->fb)
  3102. return;
  3103. DRM_DEBUG_DRIVER("%s: crtc_id=%d with size %d to %d\n",
  3104. __func__,
  3105. amdgpu_crtc->crtc_id,
  3106. plane->state->crtc_w,
  3107. plane->state->crtc_h);
  3108. ret = get_cursor_position(plane, crtc, &position);
  3109. if (ret)
  3110. return;
  3111. if (!position.enable) {
  3112. /* turn off cursor */
  3113. if (crtc_state && crtc_state->stream)
  3114. dc_stream_set_cursor_position(crtc_state->stream,
  3115. &position);
  3116. return;
  3117. }
  3118. amdgpu_crtc->cursor_width = plane->state->crtc_w;
  3119. amdgpu_crtc->cursor_height = plane->state->crtc_h;
  3120. attributes.address.high_part = upper_32_bits(address);
  3121. attributes.address.low_part = lower_32_bits(address);
  3122. attributes.width = plane->state->crtc_w;
  3123. attributes.height = plane->state->crtc_h;
  3124. attributes.color_format = CURSOR_MODE_COLOR_PRE_MULTIPLIED_ALPHA;
  3125. attributes.rotation_angle = 0;
  3126. attributes.attribute_flags.value = 0;
  3127. attributes.pitch = attributes.width;
  3128. if (crtc_state->stream) {
  3129. if (!dc_stream_set_cursor_attributes(crtc_state->stream,
  3130. &attributes))
  3131. DRM_ERROR("DC failed to set cursor attributes\n");
  3132. if (!dc_stream_set_cursor_position(crtc_state->stream,
  3133. &position))
  3134. DRM_ERROR("DC failed to set cursor position\n");
  3135. }
  3136. }
  3137. static void prepare_flip_isr(struct amdgpu_crtc *acrtc)
  3138. {
  3139. assert_spin_locked(&acrtc->base.dev->event_lock);
  3140. WARN_ON(acrtc->event);
  3141. acrtc->event = acrtc->base.state->event;
  3142. /* Set the flip status */
  3143. acrtc->pflip_status = AMDGPU_FLIP_SUBMITTED;
  3144. /* Mark this event as consumed */
  3145. acrtc->base.state->event = NULL;
  3146. DRM_DEBUG_DRIVER("crtc:%d, pflip_stat:AMDGPU_FLIP_SUBMITTED\n",
  3147. acrtc->crtc_id);
  3148. }
  3149. /*
  3150. * Executes flip
  3151. *
  3152. * Waits on all BO's fences and for proper vblank count
  3153. */
  3154. static void amdgpu_dm_do_flip(struct drm_crtc *crtc,
  3155. struct drm_framebuffer *fb,
  3156. uint32_t target,
  3157. struct dc_state *state)
  3158. {
  3159. unsigned long flags;
  3160. uint32_t target_vblank;
  3161. int r, vpos, hpos;
  3162. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
  3163. struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(fb);
  3164. struct amdgpu_bo *abo = gem_to_amdgpu_bo(afb->obj);
  3165. struct amdgpu_device *adev = crtc->dev->dev_private;
  3166. bool async_flip = (crtc->state->pageflip_flags & DRM_MODE_PAGE_FLIP_ASYNC) != 0;
  3167. struct dc_flip_addrs addr = { {0} };
  3168. /* TODO eliminate or rename surface_update */
  3169. struct dc_surface_update surface_updates[1] = { {0} };
  3170. struct dm_crtc_state *acrtc_state = to_dm_crtc_state(crtc->state);
  3171. /* Prepare wait for target vblank early - before the fence-waits */
  3172. target_vblank = target - (uint32_t)drm_crtc_vblank_count(crtc) +
  3173. amdgpu_get_vblank_counter_kms(crtc->dev, acrtc->crtc_id);
  3174. /* TODO This might fail and hence better not used, wait
  3175. * explicitly on fences instead
  3176. * and in general should be called for
  3177. * blocking commit to as per framework helpers
  3178. */
  3179. r = amdgpu_bo_reserve(abo, true);
  3180. if (unlikely(r != 0)) {
  3181. DRM_ERROR("failed to reserve buffer before flip\n");
  3182. WARN_ON(1);
  3183. }
  3184. /* Wait for all fences on this FB */
  3185. WARN_ON(reservation_object_wait_timeout_rcu(abo->tbo.resv, true, false,
  3186. MAX_SCHEDULE_TIMEOUT) < 0);
  3187. amdgpu_bo_unreserve(abo);
  3188. /* Wait until we're out of the vertical blank period before the one
  3189. * targeted by the flip
  3190. */
  3191. while ((acrtc->enabled &&
  3192. (amdgpu_display_get_crtc_scanoutpos(adev->ddev, acrtc->crtc_id,
  3193. 0, &vpos, &hpos, NULL,
  3194. NULL, &crtc->hwmode)
  3195. & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK)) ==
  3196. (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK) &&
  3197. (int)(target_vblank -
  3198. amdgpu_get_vblank_counter_kms(adev->ddev, acrtc->crtc_id)) > 0)) {
  3199. usleep_range(1000, 1100);
  3200. }
  3201. /* Flip */
  3202. spin_lock_irqsave(&crtc->dev->event_lock, flags);
  3203. /* update crtc fb */
  3204. crtc->primary->fb = fb;
  3205. WARN_ON(acrtc->pflip_status != AMDGPU_FLIP_NONE);
  3206. WARN_ON(!acrtc_state->stream);
  3207. addr.address.grph.addr.low_part = lower_32_bits(afb->address);
  3208. addr.address.grph.addr.high_part = upper_32_bits(afb->address);
  3209. addr.flip_immediate = async_flip;
  3210. if (acrtc->base.state->event)
  3211. prepare_flip_isr(acrtc);
  3212. surface_updates->surface = dc_stream_get_status(acrtc_state->stream)->plane_states[0];
  3213. surface_updates->flip_addr = &addr;
  3214. dc_commit_updates_for_stream(adev->dm.dc,
  3215. surface_updates,
  3216. 1,
  3217. acrtc_state->stream,
  3218. NULL,
  3219. &surface_updates->surface,
  3220. state);
  3221. DRM_DEBUG_DRIVER("%s Flipping to hi: 0x%x, low: 0x%x \n",
  3222. __func__,
  3223. addr.address.grph.addr.high_part,
  3224. addr.address.grph.addr.low_part);
  3225. spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
  3226. }
  3227. static void amdgpu_dm_commit_planes(struct drm_atomic_state *state,
  3228. struct drm_device *dev,
  3229. struct amdgpu_display_manager *dm,
  3230. struct drm_crtc *pcrtc,
  3231. bool *wait_for_vblank)
  3232. {
  3233. uint32_t i;
  3234. struct drm_plane *plane;
  3235. struct drm_plane_state *old_plane_state, *new_plane_state;
  3236. struct dc_stream_state *dc_stream_attach;
  3237. struct dc_plane_state *plane_states_constructed[MAX_SURFACES];
  3238. struct amdgpu_crtc *acrtc_attach = to_amdgpu_crtc(pcrtc);
  3239. struct drm_crtc_state *new_pcrtc_state =
  3240. drm_atomic_get_new_crtc_state(state, pcrtc);
  3241. struct dm_crtc_state *acrtc_state = to_dm_crtc_state(new_pcrtc_state);
  3242. struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
  3243. int planes_count = 0;
  3244. unsigned long flags;
  3245. /* update planes when needed */
  3246. for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) {
  3247. struct drm_crtc *crtc = new_plane_state->crtc;
  3248. struct drm_crtc_state *new_crtc_state;
  3249. struct drm_framebuffer *fb = new_plane_state->fb;
  3250. bool pflip_needed;
  3251. struct dm_plane_state *dm_new_plane_state = to_dm_plane_state(new_plane_state);
  3252. if (plane->type == DRM_PLANE_TYPE_CURSOR) {
  3253. handle_cursor_update(plane, old_plane_state);
  3254. continue;
  3255. }
  3256. if (!fb || !crtc || pcrtc != crtc)
  3257. continue;
  3258. new_crtc_state = drm_atomic_get_new_crtc_state(state, crtc);
  3259. if (!new_crtc_state->active)
  3260. continue;
  3261. pflip_needed = !state->allow_modeset;
  3262. spin_lock_irqsave(&crtc->dev->event_lock, flags);
  3263. if (acrtc_attach->pflip_status != AMDGPU_FLIP_NONE) {
  3264. DRM_ERROR("%s: acrtc %d, already busy\n",
  3265. __func__,
  3266. acrtc_attach->crtc_id);
  3267. /* In commit tail framework this cannot happen */
  3268. WARN_ON(1);
  3269. }
  3270. spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
  3271. if (!pflip_needed) {
  3272. WARN_ON(!dm_new_plane_state->dc_state);
  3273. plane_states_constructed[planes_count] = dm_new_plane_state->dc_state;
  3274. dc_stream_attach = acrtc_state->stream;
  3275. planes_count++;
  3276. } else if (new_crtc_state->planes_changed) {
  3277. /* Assume even ONE crtc with immediate flip means
  3278. * entire can't wait for VBLANK
  3279. * TODO Check if it's correct
  3280. */
  3281. *wait_for_vblank =
  3282. new_pcrtc_state->pageflip_flags & DRM_MODE_PAGE_FLIP_ASYNC ?
  3283. false : true;
  3284. /* TODO: Needs rework for multiplane flip */
  3285. if (plane->type == DRM_PLANE_TYPE_PRIMARY)
  3286. drm_crtc_vblank_get(crtc);
  3287. amdgpu_dm_do_flip(
  3288. crtc,
  3289. fb,
  3290. (uint32_t)drm_crtc_vblank_count(crtc) + *wait_for_vblank,
  3291. dm_state->context);
  3292. }
  3293. }
  3294. if (planes_count) {
  3295. unsigned long flags;
  3296. if (new_pcrtc_state->event) {
  3297. drm_crtc_vblank_get(pcrtc);
  3298. spin_lock_irqsave(&pcrtc->dev->event_lock, flags);
  3299. prepare_flip_isr(acrtc_attach);
  3300. spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
  3301. }
  3302. if (false == dc_commit_planes_to_stream(dm->dc,
  3303. plane_states_constructed,
  3304. planes_count,
  3305. dc_stream_attach,
  3306. dm_state->context))
  3307. dm_error("%s: Failed to attach plane!\n", __func__);
  3308. } else {
  3309. /*TODO BUG Here should go disable planes on CRTC. */
  3310. }
  3311. }
  3312. /**
  3313. * amdgpu_dm_crtc_copy_transient_flags - copy mirrored flags from DRM to DC
  3314. * @crtc_state: the DRM CRTC state
  3315. * @stream_state: the DC stream state.
  3316. *
  3317. * Copy the mirrored transient state flags from DRM, to DC. It is used to bring
  3318. * a dc_stream_state's flags in sync with a drm_crtc_state's flags.
  3319. */
  3320. static void amdgpu_dm_crtc_copy_transient_flags(struct drm_crtc_state *crtc_state,
  3321. struct dc_stream_state *stream_state)
  3322. {
  3323. stream_state->mode_changed = crtc_state->mode_changed;
  3324. }
  3325. static int amdgpu_dm_atomic_commit(struct drm_device *dev,
  3326. struct drm_atomic_state *state,
  3327. bool nonblock)
  3328. {
  3329. struct drm_crtc *crtc;
  3330. struct drm_crtc_state *old_crtc_state, *new_crtc_state;
  3331. struct amdgpu_device *adev = dev->dev_private;
  3332. int i;
  3333. /*
  3334. * We evade vblanks and pflips on crtc that
  3335. * should be changed. We do it here to flush & disable
  3336. * interrupts before drm_swap_state is called in drm_atomic_helper_commit
  3337. * it will update crtc->dm_crtc_state->stream pointer which is used in
  3338. * the ISRs.
  3339. */
  3340. for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
  3341. struct dm_crtc_state *dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
  3342. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
  3343. if (drm_atomic_crtc_needs_modeset(new_crtc_state) && dm_old_crtc_state->stream)
  3344. manage_dm_interrupts(adev, acrtc, false);
  3345. }
  3346. /* Add check here for SoC's that support hardware cursor plane, to
  3347. * unset legacy_cursor_update */
  3348. return drm_atomic_helper_commit(dev, state, nonblock);
  3349. /*TODO Handle EINTR, reenable IRQ*/
  3350. }
  3351. static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state)
  3352. {
  3353. struct drm_device *dev = state->dev;
  3354. struct amdgpu_device *adev = dev->dev_private;
  3355. struct amdgpu_display_manager *dm = &adev->dm;
  3356. struct dm_atomic_state *dm_state;
  3357. uint32_t i, j;
  3358. struct drm_crtc *crtc;
  3359. struct drm_crtc_state *old_crtc_state, *new_crtc_state;
  3360. unsigned long flags;
  3361. bool wait_for_vblank = true;
  3362. struct drm_connector *connector;
  3363. struct drm_connector_state *old_con_state, *new_con_state;
  3364. struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
  3365. drm_atomic_helper_update_legacy_modeset_state(dev, state);
  3366. dm_state = to_dm_atomic_state(state);
  3367. /* update changed items */
  3368. for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
  3369. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
  3370. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3371. dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
  3372. DRM_DEBUG_DRIVER(
  3373. "amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, "
  3374. "planes_changed:%d, mode_changed:%d,active_changed:%d,"
  3375. "connectors_changed:%d\n",
  3376. acrtc->crtc_id,
  3377. new_crtc_state->enable,
  3378. new_crtc_state->active,
  3379. new_crtc_state->planes_changed,
  3380. new_crtc_state->mode_changed,
  3381. new_crtc_state->active_changed,
  3382. new_crtc_state->connectors_changed);
  3383. /* Copy all transient state flags into dc state */
  3384. if (dm_new_crtc_state->stream) {
  3385. amdgpu_dm_crtc_copy_transient_flags(&dm_new_crtc_state->base,
  3386. dm_new_crtc_state->stream);
  3387. }
  3388. /* handles headless hotplug case, updating new_state and
  3389. * aconnector as needed
  3390. */
  3391. if (modeset_required(new_crtc_state, dm_new_crtc_state->stream, dm_old_crtc_state->stream)) {
  3392. DRM_DEBUG_DRIVER("Atomic commit: SET crtc id %d: [%p]\n", acrtc->crtc_id, acrtc);
  3393. if (!dm_new_crtc_state->stream) {
  3394. /*
  3395. * this could happen because of issues with
  3396. * userspace notifications delivery.
  3397. * In this case userspace tries to set mode on
  3398. * display which is disconnect in fact.
  3399. * dc_sink in NULL in this case on aconnector.
  3400. * We expect reset mode will come soon.
  3401. *
  3402. * This can also happen when unplug is done
  3403. * during resume sequence ended
  3404. *
  3405. * In this case, we want to pretend we still
  3406. * have a sink to keep the pipe running so that
  3407. * hw state is consistent with the sw state
  3408. */
  3409. DRM_DEBUG_DRIVER("%s: Failed to create new stream for crtc %d\n",
  3410. __func__, acrtc->base.base.id);
  3411. continue;
  3412. }
  3413. if (dm_old_crtc_state->stream)
  3414. remove_stream(adev, acrtc, dm_old_crtc_state->stream);
  3415. acrtc->enabled = true;
  3416. acrtc->hw_mode = new_crtc_state->mode;
  3417. crtc->hwmode = new_crtc_state->mode;
  3418. } else if (modereset_required(new_crtc_state)) {
  3419. DRM_DEBUG_DRIVER("Atomic commit: RESET. crtc id %d:[%p]\n", acrtc->crtc_id, acrtc);
  3420. /* i.e. reset mode */
  3421. if (dm_old_crtc_state->stream)
  3422. remove_stream(adev, acrtc, dm_old_crtc_state->stream);
  3423. }
  3424. } /* for_each_crtc_in_state() */
  3425. /*
  3426. * Add streams after required streams from new and replaced streams
  3427. * are removed from freesync module
  3428. */
  3429. if (adev->dm.freesync_module) {
  3430. for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state,
  3431. new_crtc_state, i) {
  3432. struct amdgpu_dm_connector *aconnector = NULL;
  3433. struct dm_connector_state *dm_new_con_state = NULL;
  3434. struct amdgpu_crtc *acrtc = NULL;
  3435. bool modeset_needed;
  3436. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3437. dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
  3438. modeset_needed = modeset_required(
  3439. new_crtc_state,
  3440. dm_new_crtc_state->stream,
  3441. dm_old_crtc_state->stream);
  3442. /* We add stream to freesync if:
  3443. * 1. Said stream is not null, and
  3444. * 2. A modeset is requested. This means that the
  3445. * stream was removed previously, and needs to be
  3446. * replaced.
  3447. */
  3448. if (dm_new_crtc_state->stream == NULL ||
  3449. !modeset_needed)
  3450. continue;
  3451. acrtc = to_amdgpu_crtc(crtc);
  3452. aconnector =
  3453. amdgpu_dm_find_first_crtc_matching_connector(
  3454. state, crtc);
  3455. if (!aconnector) {
  3456. DRM_DEBUG_DRIVER("Atomic commit: Failed to "
  3457. "find connector for acrtc "
  3458. "id:%d skipping freesync "
  3459. "init\n",
  3460. acrtc->crtc_id);
  3461. continue;
  3462. }
  3463. mod_freesync_add_stream(adev->dm.freesync_module,
  3464. dm_new_crtc_state->stream,
  3465. &aconnector->caps);
  3466. new_con_state = drm_atomic_get_new_connector_state(
  3467. state, &aconnector->base);
  3468. dm_new_con_state = to_dm_connector_state(new_con_state);
  3469. mod_freesync_set_user_enable(adev->dm.freesync_module,
  3470. &dm_new_crtc_state->stream,
  3471. 1,
  3472. &dm_new_con_state->user_enable);
  3473. }
  3474. }
  3475. if (dm_state->context) {
  3476. dm_enable_per_frame_crtc_master_sync(dm_state->context);
  3477. WARN_ON(!dc_commit_state(dm->dc, dm_state->context));
  3478. }
  3479. for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
  3480. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
  3481. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3482. if (dm_new_crtc_state->stream != NULL) {
  3483. const struct dc_stream_status *status =
  3484. dc_stream_get_status(dm_new_crtc_state->stream);
  3485. if (!status)
  3486. DC_ERR("got no status for stream %p on acrtc%p\n", dm_new_crtc_state->stream, acrtc);
  3487. else
  3488. acrtc->otg_inst = status->primary_otg_inst;
  3489. }
  3490. }
  3491. /* Handle scaling and underscan changes*/
  3492. for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
  3493. struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
  3494. struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
  3495. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
  3496. struct dc_stream_status *status = NULL;
  3497. if (acrtc)
  3498. new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base);
  3499. /* Skip any modesets/resets */
  3500. if (!acrtc || drm_atomic_crtc_needs_modeset(new_crtc_state))
  3501. continue;
  3502. /* Skip any thing not scale or underscan changes */
  3503. if (!is_scaling_state_different(dm_new_con_state, dm_old_con_state))
  3504. continue;
  3505. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3506. update_stream_scaling_settings(&dm_new_con_state->base.crtc->mode,
  3507. dm_new_con_state, (struct dc_stream_state *)dm_new_crtc_state->stream);
  3508. if (!dm_new_crtc_state->stream)
  3509. continue;
  3510. status = dc_stream_get_status(dm_new_crtc_state->stream);
  3511. WARN_ON(!status);
  3512. WARN_ON(!status->plane_count);
  3513. /*TODO How it works with MPO ?*/
  3514. if (!dc_commit_planes_to_stream(
  3515. dm->dc,
  3516. status->plane_states,
  3517. status->plane_count,
  3518. dm_new_crtc_state->stream,
  3519. dm_state->context))
  3520. dm_error("%s: Failed to update stream scaling!\n", __func__);
  3521. }
  3522. for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state,
  3523. new_crtc_state, i) {
  3524. /*
  3525. * loop to enable interrupts on newly arrived crtc
  3526. */
  3527. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
  3528. bool modeset_needed;
  3529. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3530. dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
  3531. modeset_needed = modeset_required(
  3532. new_crtc_state,
  3533. dm_new_crtc_state->stream,
  3534. dm_old_crtc_state->stream);
  3535. if (dm_new_crtc_state->stream == NULL || !modeset_needed)
  3536. continue;
  3537. if (adev->dm.freesync_module)
  3538. mod_freesync_notify_mode_change(
  3539. adev->dm.freesync_module,
  3540. &dm_new_crtc_state->stream, 1);
  3541. manage_dm_interrupts(adev, acrtc, true);
  3542. }
  3543. /* update planes when needed per crtc*/
  3544. for_each_new_crtc_in_state(state, crtc, new_crtc_state, j) {
  3545. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3546. if (dm_new_crtc_state->stream)
  3547. amdgpu_dm_commit_planes(state, dev, dm, crtc, &wait_for_vblank);
  3548. }
  3549. /*
  3550. * send vblank event on all events not handled in flip and
  3551. * mark consumed event for drm_atomic_helper_commit_hw_done
  3552. */
  3553. spin_lock_irqsave(&adev->ddev->event_lock, flags);
  3554. for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
  3555. if (new_crtc_state->event)
  3556. drm_send_event_locked(dev, &new_crtc_state->event->base);
  3557. new_crtc_state->event = NULL;
  3558. }
  3559. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  3560. /* Signal HW programming completion */
  3561. drm_atomic_helper_commit_hw_done(state);
  3562. if (wait_for_vblank)
  3563. drm_atomic_helper_wait_for_flip_done(dev, state);
  3564. drm_atomic_helper_cleanup_planes(dev, state);
  3565. }
  3566. static int dm_force_atomic_commit(struct drm_connector *connector)
  3567. {
  3568. int ret = 0;
  3569. struct drm_device *ddev = connector->dev;
  3570. struct drm_atomic_state *state = drm_atomic_state_alloc(ddev);
  3571. struct amdgpu_crtc *disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc);
  3572. struct drm_plane *plane = disconnected_acrtc->base.primary;
  3573. struct drm_connector_state *conn_state;
  3574. struct drm_crtc_state *crtc_state;
  3575. struct drm_plane_state *plane_state;
  3576. if (!state)
  3577. return -ENOMEM;
  3578. state->acquire_ctx = ddev->mode_config.acquire_ctx;
  3579. /* Construct an atomic state to restore previous display setting */
  3580. /*
  3581. * Attach connectors to drm_atomic_state
  3582. */
  3583. conn_state = drm_atomic_get_connector_state(state, connector);
  3584. ret = PTR_ERR_OR_ZERO(conn_state);
  3585. if (ret)
  3586. goto err;
  3587. /* Attach crtc to drm_atomic_state*/
  3588. crtc_state = drm_atomic_get_crtc_state(state, &disconnected_acrtc->base);
  3589. ret = PTR_ERR_OR_ZERO(crtc_state);
  3590. if (ret)
  3591. goto err;
  3592. /* force a restore */
  3593. crtc_state->mode_changed = true;
  3594. /* Attach plane to drm_atomic_state */
  3595. plane_state = drm_atomic_get_plane_state(state, plane);
  3596. ret = PTR_ERR_OR_ZERO(plane_state);
  3597. if (ret)
  3598. goto err;
  3599. /* Call commit internally with the state we just constructed */
  3600. ret = drm_atomic_commit(state);
  3601. if (!ret)
  3602. return 0;
  3603. err:
  3604. DRM_ERROR("Restoring old state failed with %i\n", ret);
  3605. drm_atomic_state_put(state);
  3606. return ret;
  3607. }
  3608. /*
  3609. * This functions handle all cases when set mode does not come upon hotplug.
  3610. * This include when the same display is unplugged then plugged back into the
  3611. * same port and when we are running without usermode desktop manager supprot
  3612. */
  3613. void dm_restore_drm_connector_state(struct drm_device *dev,
  3614. struct drm_connector *connector)
  3615. {
  3616. struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
  3617. struct amdgpu_crtc *disconnected_acrtc;
  3618. struct dm_crtc_state *acrtc_state;
  3619. if (!aconnector->dc_sink || !connector->state || !connector->encoder)
  3620. return;
  3621. disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc);
  3622. if (!disconnected_acrtc)
  3623. return;
  3624. acrtc_state = to_dm_crtc_state(disconnected_acrtc->base.state);
  3625. if (!acrtc_state->stream)
  3626. return;
  3627. /*
  3628. * If the previous sink is not released and different from the current,
  3629. * we deduce we are in a state where we can not rely on usermode call
  3630. * to turn on the display, so we do it here
  3631. */
  3632. if (acrtc_state->stream->sink != aconnector->dc_sink)
  3633. dm_force_atomic_commit(&aconnector->base);
  3634. }
  3635. /*`
  3636. * Grabs all modesetting locks to serialize against any blocking commits,
  3637. * Waits for completion of all non blocking commits.
  3638. */
  3639. static int do_aquire_global_lock(struct drm_device *dev,
  3640. struct drm_atomic_state *state)
  3641. {
  3642. struct drm_crtc *crtc;
  3643. struct drm_crtc_commit *commit;
  3644. long ret;
  3645. /* Adding all modeset locks to aquire_ctx will
  3646. * ensure that when the framework release it the
  3647. * extra locks we are locking here will get released to
  3648. */
  3649. ret = drm_modeset_lock_all_ctx(dev, state->acquire_ctx);
  3650. if (ret)
  3651. return ret;
  3652. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  3653. spin_lock(&crtc->commit_lock);
  3654. commit = list_first_entry_or_null(&crtc->commit_list,
  3655. struct drm_crtc_commit, commit_entry);
  3656. if (commit)
  3657. drm_crtc_commit_get(commit);
  3658. spin_unlock(&crtc->commit_lock);
  3659. if (!commit)
  3660. continue;
  3661. /* Make sure all pending HW programming completed and
  3662. * page flips done
  3663. */
  3664. ret = wait_for_completion_interruptible_timeout(&commit->hw_done, 10*HZ);
  3665. if (ret > 0)
  3666. ret = wait_for_completion_interruptible_timeout(
  3667. &commit->flip_done, 10*HZ);
  3668. if (ret == 0)
  3669. DRM_ERROR("[CRTC:%d:%s] hw_done or flip_done "
  3670. "timed out\n", crtc->base.id, crtc->name);
  3671. drm_crtc_commit_put(commit);
  3672. }
  3673. return ret < 0 ? ret : 0;
  3674. }
  3675. static int dm_update_crtcs_state(struct dc *dc,
  3676. struct drm_atomic_state *state,
  3677. bool enable,
  3678. bool *lock_and_validation_needed)
  3679. {
  3680. struct drm_crtc *crtc;
  3681. struct drm_crtc_state *old_crtc_state, *new_crtc_state;
  3682. int i;
  3683. struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
  3684. struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
  3685. struct dc_stream_state *new_stream;
  3686. int ret = 0;
  3687. /*TODO Move this code into dm_crtc_atomic_check once we get rid of dc_validation_set */
  3688. /* update changed items */
  3689. for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
  3690. struct amdgpu_crtc *acrtc = NULL;
  3691. struct amdgpu_dm_connector *aconnector = NULL;
  3692. struct drm_connector_state *new_con_state = NULL;
  3693. struct dm_connector_state *dm_conn_state = NULL;
  3694. new_stream = NULL;
  3695. dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
  3696. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3697. acrtc = to_amdgpu_crtc(crtc);
  3698. aconnector = amdgpu_dm_find_first_crtc_matching_connector(state, crtc);
  3699. /* TODO This hack should go away */
  3700. if (aconnector && enable) {
  3701. // Make sure fake sink is created in plug-in scenario
  3702. new_con_state = drm_atomic_get_connector_state(state,
  3703. &aconnector->base);
  3704. if (IS_ERR(new_con_state)) {
  3705. ret = PTR_ERR_OR_ZERO(new_con_state);
  3706. break;
  3707. }
  3708. dm_conn_state = to_dm_connector_state(new_con_state);
  3709. new_stream = create_stream_for_sink(aconnector,
  3710. &new_crtc_state->mode,
  3711. dm_conn_state);
  3712. /*
  3713. * we can have no stream on ACTION_SET if a display
  3714. * was disconnected during S3, in this case it not and
  3715. * error, the OS will be updated after detection, and
  3716. * do the right thing on next atomic commit
  3717. */
  3718. if (!new_stream) {
  3719. DRM_DEBUG_DRIVER("%s: Failed to create new stream for crtc %d\n",
  3720. __func__, acrtc->base.base.id);
  3721. break;
  3722. }
  3723. if (dc_is_stream_unchanged(new_stream, dm_old_crtc_state->stream) &&
  3724. dc_is_stream_scaling_unchanged(new_stream, dm_old_crtc_state->stream)) {
  3725. new_crtc_state->mode_changed = false;
  3726. DRM_DEBUG_DRIVER("Mode change not required, setting mode_changed to %d",
  3727. new_crtc_state->mode_changed);
  3728. }
  3729. }
  3730. if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
  3731. goto next_crtc;
  3732. DRM_DEBUG_DRIVER(
  3733. "amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, "
  3734. "planes_changed:%d, mode_changed:%d,active_changed:%d,"
  3735. "connectors_changed:%d\n",
  3736. acrtc->crtc_id,
  3737. new_crtc_state->enable,
  3738. new_crtc_state->active,
  3739. new_crtc_state->planes_changed,
  3740. new_crtc_state->mode_changed,
  3741. new_crtc_state->active_changed,
  3742. new_crtc_state->connectors_changed);
  3743. /* Remove stream for any changed/disabled CRTC */
  3744. if (!enable) {
  3745. if (!dm_old_crtc_state->stream)
  3746. goto next_crtc;
  3747. DRM_DEBUG_DRIVER("Disabling DRM crtc: %d\n",
  3748. crtc->base.id);
  3749. /* i.e. reset mode */
  3750. if (dc_remove_stream_from_ctx(
  3751. dc,
  3752. dm_state->context,
  3753. dm_old_crtc_state->stream) != DC_OK) {
  3754. ret = -EINVAL;
  3755. goto fail;
  3756. }
  3757. dc_stream_release(dm_old_crtc_state->stream);
  3758. dm_new_crtc_state->stream = NULL;
  3759. *lock_and_validation_needed = true;
  3760. } else {/* Add stream for any updated/enabled CRTC */
  3761. /*
  3762. * Quick fix to prevent NULL pointer on new_stream when
  3763. * added MST connectors not found in existing crtc_state in the chained mode
  3764. * TODO: need to dig out the root cause of that
  3765. */
  3766. if (!aconnector || (!aconnector->dc_sink && aconnector->mst_port))
  3767. goto next_crtc;
  3768. if (modereset_required(new_crtc_state))
  3769. goto next_crtc;
  3770. if (modeset_required(new_crtc_state, new_stream,
  3771. dm_old_crtc_state->stream)) {
  3772. WARN_ON(dm_new_crtc_state->stream);
  3773. dm_new_crtc_state->stream = new_stream;
  3774. dc_stream_retain(new_stream);
  3775. DRM_DEBUG_DRIVER("Enabling DRM crtc: %d\n",
  3776. crtc->base.id);
  3777. if (dc_add_stream_to_ctx(
  3778. dc,
  3779. dm_state->context,
  3780. dm_new_crtc_state->stream) != DC_OK) {
  3781. ret = -EINVAL;
  3782. goto fail;
  3783. }
  3784. *lock_and_validation_needed = true;
  3785. }
  3786. }
  3787. next_crtc:
  3788. /* Release extra reference */
  3789. if (new_stream)
  3790. dc_stream_release(new_stream);
  3791. /*
  3792. * We want to do dc stream updates that do not require a
  3793. * full modeset below.
  3794. */
  3795. if (!enable || !aconnector || modereset_required(new_crtc_state))
  3796. continue;
  3797. /*
  3798. * Given above conditions, the dc state cannot be NULL because:
  3799. * 1. We're attempting to enable a CRTC. Which has a...
  3800. * 2. Valid connector attached, and
  3801. * 3. User does not want to reset it (disable or mark inactive,
  3802. * which can happen on a CRTC that's already disabled).
  3803. * => It currently exists.
  3804. */
  3805. BUG_ON(dm_new_crtc_state->stream == NULL);
  3806. /* Color managment settings */
  3807. if (dm_new_crtc_state->base.color_mgmt_changed) {
  3808. ret = amdgpu_dm_set_regamma_lut(dm_new_crtc_state);
  3809. if (ret)
  3810. goto fail;
  3811. amdgpu_dm_set_ctm(dm_new_crtc_state);
  3812. }
  3813. }
  3814. return ret;
  3815. fail:
  3816. if (new_stream)
  3817. dc_stream_release(new_stream);
  3818. return ret;
  3819. }
  3820. static int dm_update_planes_state(struct dc *dc,
  3821. struct drm_atomic_state *state,
  3822. bool enable,
  3823. bool *lock_and_validation_needed)
  3824. {
  3825. struct drm_crtc *new_plane_crtc, *old_plane_crtc;
  3826. struct drm_crtc_state *old_crtc_state, *new_crtc_state;
  3827. struct drm_plane *plane;
  3828. struct drm_plane_state *old_plane_state, *new_plane_state;
  3829. struct dm_crtc_state *dm_new_crtc_state, *dm_old_crtc_state;
  3830. struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
  3831. struct dm_plane_state *dm_new_plane_state, *dm_old_plane_state;
  3832. int i ;
  3833. /* TODO return page_flip_needed() function */
  3834. bool pflip_needed = !state->allow_modeset;
  3835. int ret = 0;
  3836. /* Add new planes */
  3837. for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) {
  3838. new_plane_crtc = new_plane_state->crtc;
  3839. old_plane_crtc = old_plane_state->crtc;
  3840. dm_new_plane_state = to_dm_plane_state(new_plane_state);
  3841. dm_old_plane_state = to_dm_plane_state(old_plane_state);
  3842. /*TODO Implement atomic check for cursor plane */
  3843. if (plane->type == DRM_PLANE_TYPE_CURSOR)
  3844. continue;
  3845. /* Remove any changed/removed planes */
  3846. if (!enable) {
  3847. if (pflip_needed)
  3848. continue;
  3849. if (!old_plane_crtc)
  3850. continue;
  3851. old_crtc_state = drm_atomic_get_old_crtc_state(
  3852. state, old_plane_crtc);
  3853. dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
  3854. if (!dm_old_crtc_state->stream)
  3855. continue;
  3856. DRM_DEBUG_DRIVER("Disabling DRM plane: %d on DRM crtc %d\n",
  3857. plane->base.id, old_plane_crtc->base.id);
  3858. if (!dc_remove_plane_from_context(
  3859. dc,
  3860. dm_old_crtc_state->stream,
  3861. dm_old_plane_state->dc_state,
  3862. dm_state->context)) {
  3863. ret = EINVAL;
  3864. return ret;
  3865. }
  3866. dc_plane_state_release(dm_old_plane_state->dc_state);
  3867. dm_new_plane_state->dc_state = NULL;
  3868. *lock_and_validation_needed = true;
  3869. } else { /* Add new planes */
  3870. if (drm_atomic_plane_disabling(plane->state, new_plane_state))
  3871. continue;
  3872. if (!new_plane_crtc)
  3873. continue;
  3874. new_crtc_state = drm_atomic_get_new_crtc_state(state, new_plane_crtc);
  3875. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3876. if (!dm_new_crtc_state->stream)
  3877. continue;
  3878. if (pflip_needed)
  3879. continue;
  3880. WARN_ON(dm_new_plane_state->dc_state);
  3881. dm_new_plane_state->dc_state = dc_create_plane_state(dc);
  3882. DRM_DEBUG_DRIVER("Enabling DRM plane: %d on DRM crtc %d\n",
  3883. plane->base.id, new_plane_crtc->base.id);
  3884. if (!dm_new_plane_state->dc_state) {
  3885. ret = -EINVAL;
  3886. return ret;
  3887. }
  3888. ret = fill_plane_attributes(
  3889. new_plane_crtc->dev->dev_private,
  3890. dm_new_plane_state->dc_state,
  3891. new_plane_state,
  3892. new_crtc_state);
  3893. if (ret)
  3894. return ret;
  3895. if (!dc_add_plane_to_context(
  3896. dc,
  3897. dm_new_crtc_state->stream,
  3898. dm_new_plane_state->dc_state,
  3899. dm_state->context)) {
  3900. ret = -EINVAL;
  3901. return ret;
  3902. }
  3903. /* Tell DC to do a full surface update every time there
  3904. * is a plane change. Inefficient, but works for now.
  3905. */
  3906. dm_new_plane_state->dc_state->update_flags.bits.full_update = 1;
  3907. *lock_and_validation_needed = true;
  3908. }
  3909. }
  3910. return ret;
  3911. }
  3912. static int dm_atomic_check_plane_state_fb(struct drm_atomic_state *state,
  3913. struct drm_crtc *crtc)
  3914. {
  3915. struct drm_plane *plane;
  3916. struct drm_crtc_state *crtc_state;
  3917. WARN_ON(!drm_atomic_get_new_crtc_state(state, crtc));
  3918. drm_for_each_plane_mask(plane, state->dev, crtc->state->plane_mask) {
  3919. struct drm_plane_state *plane_state =
  3920. drm_atomic_get_plane_state(state, plane);
  3921. if (IS_ERR(plane_state))
  3922. return -EDEADLK;
  3923. crtc_state = drm_atomic_get_crtc_state(plane_state->state, crtc);
  3924. if (crtc->primary == plane && crtc_state->active) {
  3925. if (!plane_state->fb)
  3926. return -EINVAL;
  3927. }
  3928. }
  3929. return 0;
  3930. }
  3931. static int amdgpu_dm_atomic_check(struct drm_device *dev,
  3932. struct drm_atomic_state *state)
  3933. {
  3934. struct amdgpu_device *adev = dev->dev_private;
  3935. struct dc *dc = adev->dm.dc;
  3936. struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
  3937. struct drm_connector *connector;
  3938. struct drm_connector_state *old_con_state, *new_con_state;
  3939. struct drm_crtc *crtc;
  3940. struct drm_crtc_state *old_crtc_state, *new_crtc_state;
  3941. int ret, i;
  3942. /*
  3943. * This bool will be set for true for any modeset/reset
  3944. * or plane update which implies non fast surface update.
  3945. */
  3946. bool lock_and_validation_needed = false;
  3947. ret = drm_atomic_helper_check_modeset(dev, state);
  3948. if (ret)
  3949. goto fail;
  3950. for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
  3951. ret = dm_atomic_check_plane_state_fb(state, crtc);
  3952. if (ret)
  3953. goto fail;
  3954. if (!drm_atomic_crtc_needs_modeset(new_crtc_state) &&
  3955. !new_crtc_state->color_mgmt_changed)
  3956. continue;
  3957. if (!new_crtc_state->enable)
  3958. continue;
  3959. ret = drm_atomic_add_affected_connectors(state, crtc);
  3960. if (ret)
  3961. return ret;
  3962. ret = drm_atomic_add_affected_planes(state, crtc);
  3963. if (ret)
  3964. goto fail;
  3965. }
  3966. dm_state->context = dc_create_state();
  3967. ASSERT(dm_state->context);
  3968. dc_resource_state_copy_construct_current(dc, dm_state->context);
  3969. /* Remove exiting planes if they are modified */
  3970. ret = dm_update_planes_state(dc, state, false, &lock_and_validation_needed);
  3971. if (ret) {
  3972. goto fail;
  3973. }
  3974. /* Disable all crtcs which require disable */
  3975. ret = dm_update_crtcs_state(dc, state, false, &lock_and_validation_needed);
  3976. if (ret) {
  3977. goto fail;
  3978. }
  3979. /* Enable all crtcs which require enable */
  3980. ret = dm_update_crtcs_state(dc, state, true, &lock_and_validation_needed);
  3981. if (ret) {
  3982. goto fail;
  3983. }
  3984. /* Add new/modified planes */
  3985. ret = dm_update_planes_state(dc, state, true, &lock_and_validation_needed);
  3986. if (ret) {
  3987. goto fail;
  3988. }
  3989. /* Run this here since we want to validate the streams we created */
  3990. ret = drm_atomic_helper_check_planes(dev, state);
  3991. if (ret)
  3992. goto fail;
  3993. /* Check scaling and underscan changes*/
  3994. /*TODO Removed scaling changes validation due to inability to commit
  3995. * new stream into context w\o causing full reset. Need to
  3996. * decide how to handle.
  3997. */
  3998. for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
  3999. struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
  4000. struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
  4001. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
  4002. /* Skip any modesets/resets */
  4003. if (!acrtc || drm_atomic_crtc_needs_modeset(
  4004. drm_atomic_get_new_crtc_state(state, &acrtc->base)))
  4005. continue;
  4006. /* Skip any thing not scale or underscan changes */
  4007. if (!is_scaling_state_different(dm_new_con_state, dm_old_con_state))
  4008. continue;
  4009. lock_and_validation_needed = true;
  4010. }
  4011. /*
  4012. * For full updates case when
  4013. * removing/adding/updating streams on once CRTC while flipping
  4014. * on another CRTC,
  4015. * acquiring global lock will guarantee that any such full
  4016. * update commit
  4017. * will wait for completion of any outstanding flip using DRMs
  4018. * synchronization events.
  4019. */
  4020. if (lock_and_validation_needed) {
  4021. ret = do_aquire_global_lock(dev, state);
  4022. if (ret)
  4023. goto fail;
  4024. if (dc_validate_global_state(dc, dm_state->context) != DC_OK) {
  4025. ret = -EINVAL;
  4026. goto fail;
  4027. }
  4028. }
  4029. /* Must be success */
  4030. WARN_ON(ret);
  4031. return ret;
  4032. fail:
  4033. if (ret == -EDEADLK)
  4034. DRM_DEBUG_DRIVER("Atomic check stopped to avoid deadlock.\n");
  4035. else if (ret == -EINTR || ret == -EAGAIN || ret == -ERESTARTSYS)
  4036. DRM_DEBUG_DRIVER("Atomic check stopped due to signal.\n");
  4037. else
  4038. DRM_DEBUG_DRIVER("Atomic check failed with err: %d \n", ret);
  4039. return ret;
  4040. }
  4041. static bool is_dp_capable_without_timing_msa(struct dc *dc,
  4042. struct amdgpu_dm_connector *amdgpu_dm_connector)
  4043. {
  4044. uint8_t dpcd_data;
  4045. bool capable = false;
  4046. if (amdgpu_dm_connector->dc_link &&
  4047. dm_helpers_dp_read_dpcd(
  4048. NULL,
  4049. amdgpu_dm_connector->dc_link,
  4050. DP_DOWN_STREAM_PORT_COUNT,
  4051. &dpcd_data,
  4052. sizeof(dpcd_data))) {
  4053. capable = (dpcd_data & DP_MSA_TIMING_PAR_IGNORED) ? true:false;
  4054. }
  4055. return capable;
  4056. }
  4057. void amdgpu_dm_add_sink_to_freesync_module(struct drm_connector *connector,
  4058. struct edid *edid)
  4059. {
  4060. int i;
  4061. uint64_t val_capable;
  4062. bool edid_check_required;
  4063. struct detailed_timing *timing;
  4064. struct detailed_non_pixel *data;
  4065. struct detailed_data_monitor_range *range;
  4066. struct amdgpu_dm_connector *amdgpu_dm_connector =
  4067. to_amdgpu_dm_connector(connector);
  4068. struct drm_device *dev = connector->dev;
  4069. struct amdgpu_device *adev = dev->dev_private;
  4070. edid_check_required = false;
  4071. if (!amdgpu_dm_connector->dc_sink) {
  4072. DRM_ERROR("dc_sink NULL, could not add free_sync module.\n");
  4073. return;
  4074. }
  4075. if (!adev->dm.freesync_module)
  4076. return;
  4077. /*
  4078. * if edid non zero restrict freesync only for dp and edp
  4079. */
  4080. if (edid) {
  4081. if (amdgpu_dm_connector->dc_sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT
  4082. || amdgpu_dm_connector->dc_sink->sink_signal == SIGNAL_TYPE_EDP) {
  4083. edid_check_required = is_dp_capable_without_timing_msa(
  4084. adev->dm.dc,
  4085. amdgpu_dm_connector);
  4086. }
  4087. }
  4088. val_capable = 0;
  4089. if (edid_check_required == true && (edid->version > 1 ||
  4090. (edid->version == 1 && edid->revision > 1))) {
  4091. for (i = 0; i < 4; i++) {
  4092. timing = &edid->detailed_timings[i];
  4093. data = &timing->data.other_data;
  4094. range = &data->data.range;
  4095. /*
  4096. * Check if monitor has continuous frequency mode
  4097. */
  4098. if (data->type != EDID_DETAIL_MONITOR_RANGE)
  4099. continue;
  4100. /*
  4101. * Check for flag range limits only. If flag == 1 then
  4102. * no additional timing information provided.
  4103. * Default GTF, GTF Secondary curve and CVT are not
  4104. * supported
  4105. */
  4106. if (range->flags != 1)
  4107. continue;
  4108. amdgpu_dm_connector->min_vfreq = range->min_vfreq;
  4109. amdgpu_dm_connector->max_vfreq = range->max_vfreq;
  4110. amdgpu_dm_connector->pixel_clock_mhz =
  4111. range->pixel_clock_mhz * 10;
  4112. break;
  4113. }
  4114. if (amdgpu_dm_connector->max_vfreq -
  4115. amdgpu_dm_connector->min_vfreq > 10) {
  4116. amdgpu_dm_connector->caps.supported = true;
  4117. amdgpu_dm_connector->caps.min_refresh_in_micro_hz =
  4118. amdgpu_dm_connector->min_vfreq * 1000000;
  4119. amdgpu_dm_connector->caps.max_refresh_in_micro_hz =
  4120. amdgpu_dm_connector->max_vfreq * 1000000;
  4121. val_capable = 1;
  4122. }
  4123. }
  4124. /*
  4125. * TODO figure out how to notify user-mode or DRM of freesync caps
  4126. * once we figure out how to deal with freesync in an upstreamable
  4127. * fashion
  4128. */
  4129. }
  4130. void amdgpu_dm_remove_sink_from_freesync_module(struct drm_connector *connector)
  4131. {
  4132. /*
  4133. * TODO fill in once we figure out how to deal with freesync in
  4134. * an upstreamable fashion
  4135. */
  4136. }