vi.c 43 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/slab.h>
  24. #include <drm/drmP.h>
  25. #include "amdgpu.h"
  26. #include "amdgpu_atombios.h"
  27. #include "amdgpu_ih.h"
  28. #include "amdgpu_uvd.h"
  29. #include "amdgpu_vce.h"
  30. #include "amdgpu_ucode.h"
  31. #include "atom.h"
  32. #include "amd_pcie.h"
  33. #include "gmc/gmc_8_1_d.h"
  34. #include "gmc/gmc_8_1_sh_mask.h"
  35. #include "oss/oss_3_0_d.h"
  36. #include "oss/oss_3_0_sh_mask.h"
  37. #include "bif/bif_5_0_d.h"
  38. #include "bif/bif_5_0_sh_mask.h"
  39. #include "gca/gfx_8_0_d.h"
  40. #include "gca/gfx_8_0_sh_mask.h"
  41. #include "smu/smu_7_1_1_d.h"
  42. #include "smu/smu_7_1_1_sh_mask.h"
  43. #include "uvd/uvd_5_0_d.h"
  44. #include "uvd/uvd_5_0_sh_mask.h"
  45. #include "vce/vce_3_0_d.h"
  46. #include "vce/vce_3_0_sh_mask.h"
  47. #include "dce/dce_10_0_d.h"
  48. #include "dce/dce_10_0_sh_mask.h"
  49. #include "vid.h"
  50. #include "vi.h"
  51. #include "vi_dpm.h"
  52. #include "gmc_v8_0.h"
  53. #include "gmc_v7_0.h"
  54. #include "gfx_v8_0.h"
  55. #include "sdma_v2_4.h"
  56. #include "sdma_v3_0.h"
  57. #include "dce_v10_0.h"
  58. #include "dce_v11_0.h"
  59. #include "iceland_ih.h"
  60. #include "tonga_ih.h"
  61. #include "cz_ih.h"
  62. #include "uvd_v5_0.h"
  63. #include "uvd_v6_0.h"
  64. #include "vce_v3_0.h"
  65. #include "amdgpu_powerplay.h"
  66. #if defined(CONFIG_DRM_AMD_ACP)
  67. #include "amdgpu_acp.h"
  68. #endif
  69. #include "dce_virtual.h"
  70. #include "mxgpu_vi.h"
  71. #include "amdgpu_dm.h"
  72. /*
  73. * Indirect registers accessor
  74. */
  75. static u32 vi_pcie_rreg(struct amdgpu_device *adev, u32 reg)
  76. {
  77. unsigned long flags;
  78. u32 r;
  79. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  80. WREG32(mmPCIE_INDEX, reg);
  81. (void)RREG32(mmPCIE_INDEX);
  82. r = RREG32(mmPCIE_DATA);
  83. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  84. return r;
  85. }
  86. static void vi_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  87. {
  88. unsigned long flags;
  89. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  90. WREG32(mmPCIE_INDEX, reg);
  91. (void)RREG32(mmPCIE_INDEX);
  92. WREG32(mmPCIE_DATA, v);
  93. (void)RREG32(mmPCIE_DATA);
  94. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  95. }
  96. static u32 vi_smc_rreg(struct amdgpu_device *adev, u32 reg)
  97. {
  98. unsigned long flags;
  99. u32 r;
  100. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  101. WREG32(mmSMC_IND_INDEX_11, (reg));
  102. r = RREG32(mmSMC_IND_DATA_11);
  103. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  104. return r;
  105. }
  106. static void vi_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  107. {
  108. unsigned long flags;
  109. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  110. WREG32(mmSMC_IND_INDEX_11, (reg));
  111. WREG32(mmSMC_IND_DATA_11, (v));
  112. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  113. }
  114. /* smu_8_0_d.h */
  115. #define mmMP0PUB_IND_INDEX 0x180
  116. #define mmMP0PUB_IND_DATA 0x181
  117. static u32 cz_smc_rreg(struct amdgpu_device *adev, u32 reg)
  118. {
  119. unsigned long flags;
  120. u32 r;
  121. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  122. WREG32(mmMP0PUB_IND_INDEX, (reg));
  123. r = RREG32(mmMP0PUB_IND_DATA);
  124. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  125. return r;
  126. }
  127. static void cz_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  128. {
  129. unsigned long flags;
  130. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  131. WREG32(mmMP0PUB_IND_INDEX, (reg));
  132. WREG32(mmMP0PUB_IND_DATA, (v));
  133. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  134. }
  135. static u32 vi_uvd_ctx_rreg(struct amdgpu_device *adev, u32 reg)
  136. {
  137. unsigned long flags;
  138. u32 r;
  139. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  140. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  141. r = RREG32(mmUVD_CTX_DATA);
  142. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  143. return r;
  144. }
  145. static void vi_uvd_ctx_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  146. {
  147. unsigned long flags;
  148. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  149. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  150. WREG32(mmUVD_CTX_DATA, (v));
  151. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  152. }
  153. static u32 vi_didt_rreg(struct amdgpu_device *adev, u32 reg)
  154. {
  155. unsigned long flags;
  156. u32 r;
  157. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  158. WREG32(mmDIDT_IND_INDEX, (reg));
  159. r = RREG32(mmDIDT_IND_DATA);
  160. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  161. return r;
  162. }
  163. static void vi_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  164. {
  165. unsigned long flags;
  166. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  167. WREG32(mmDIDT_IND_INDEX, (reg));
  168. WREG32(mmDIDT_IND_DATA, (v));
  169. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  170. }
  171. static u32 vi_gc_cac_rreg(struct amdgpu_device *adev, u32 reg)
  172. {
  173. unsigned long flags;
  174. u32 r;
  175. spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
  176. WREG32(mmGC_CAC_IND_INDEX, (reg));
  177. r = RREG32(mmGC_CAC_IND_DATA);
  178. spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
  179. return r;
  180. }
  181. static void vi_gc_cac_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  182. {
  183. unsigned long flags;
  184. spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
  185. WREG32(mmGC_CAC_IND_INDEX, (reg));
  186. WREG32(mmGC_CAC_IND_DATA, (v));
  187. spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
  188. }
  189. static const u32 tonga_mgcg_cgcg_init[] =
  190. {
  191. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  192. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  193. mmPCIE_DATA, 0x000f0000, 0x00000000,
  194. mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
  195. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  196. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  197. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  198. };
  199. static const u32 fiji_mgcg_cgcg_init[] =
  200. {
  201. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  202. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  203. mmPCIE_DATA, 0x000f0000, 0x00000000,
  204. mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
  205. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  206. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  207. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  208. };
  209. static const u32 iceland_mgcg_cgcg_init[] =
  210. {
  211. mmPCIE_INDEX, 0xffffffff, ixPCIE_CNTL2,
  212. mmPCIE_DATA, 0x000f0000, 0x00000000,
  213. mmSMC_IND_INDEX_4, 0xffffffff, ixCGTT_ROM_CLK_CTRL0,
  214. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  215. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  216. };
  217. static const u32 cz_mgcg_cgcg_init[] =
  218. {
  219. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  220. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  221. mmPCIE_DATA, 0x000f0000, 0x00000000,
  222. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  223. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  224. };
  225. static const u32 stoney_mgcg_cgcg_init[] =
  226. {
  227. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00000100,
  228. mmHDP_XDP_CGTT_BLK_CTRL, 0xffffffff, 0x00000104,
  229. mmHDP_HOST_PATH_CNTL, 0xffffffff, 0x0f000027,
  230. };
  231. static void vi_init_golden_registers(struct amdgpu_device *adev)
  232. {
  233. /* Some of the registers might be dependent on GRBM_GFX_INDEX */
  234. mutex_lock(&adev->grbm_idx_mutex);
  235. if (amdgpu_sriov_vf(adev)) {
  236. xgpu_vi_init_golden_registers(adev);
  237. mutex_unlock(&adev->grbm_idx_mutex);
  238. return;
  239. }
  240. switch (adev->asic_type) {
  241. case CHIP_TOPAZ:
  242. amdgpu_device_program_register_sequence(adev,
  243. iceland_mgcg_cgcg_init,
  244. ARRAY_SIZE(iceland_mgcg_cgcg_init));
  245. break;
  246. case CHIP_FIJI:
  247. amdgpu_device_program_register_sequence(adev,
  248. fiji_mgcg_cgcg_init,
  249. ARRAY_SIZE(fiji_mgcg_cgcg_init));
  250. break;
  251. case CHIP_TONGA:
  252. amdgpu_device_program_register_sequence(adev,
  253. tonga_mgcg_cgcg_init,
  254. ARRAY_SIZE(tonga_mgcg_cgcg_init));
  255. break;
  256. case CHIP_CARRIZO:
  257. amdgpu_device_program_register_sequence(adev,
  258. cz_mgcg_cgcg_init,
  259. ARRAY_SIZE(cz_mgcg_cgcg_init));
  260. break;
  261. case CHIP_STONEY:
  262. amdgpu_device_program_register_sequence(adev,
  263. stoney_mgcg_cgcg_init,
  264. ARRAY_SIZE(stoney_mgcg_cgcg_init));
  265. break;
  266. case CHIP_POLARIS11:
  267. case CHIP_POLARIS10:
  268. case CHIP_POLARIS12:
  269. default:
  270. break;
  271. }
  272. mutex_unlock(&adev->grbm_idx_mutex);
  273. }
  274. /**
  275. * vi_get_xclk - get the xclk
  276. *
  277. * @adev: amdgpu_device pointer
  278. *
  279. * Returns the reference clock used by the gfx engine
  280. * (VI).
  281. */
  282. static u32 vi_get_xclk(struct amdgpu_device *adev)
  283. {
  284. u32 reference_clock = adev->clock.spll.reference_freq;
  285. u32 tmp;
  286. if (adev->flags & AMD_IS_APU)
  287. return reference_clock;
  288. tmp = RREG32_SMC(ixCG_CLKPIN_CNTL_2);
  289. if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL_2, MUX_TCLK_TO_XCLK))
  290. return 1000;
  291. tmp = RREG32_SMC(ixCG_CLKPIN_CNTL);
  292. if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL, XTALIN_DIVIDE))
  293. return reference_clock / 4;
  294. return reference_clock;
  295. }
  296. /**
  297. * vi_srbm_select - select specific register instances
  298. *
  299. * @adev: amdgpu_device pointer
  300. * @me: selected ME (micro engine)
  301. * @pipe: pipe
  302. * @queue: queue
  303. * @vmid: VMID
  304. *
  305. * Switches the currently active registers instances. Some
  306. * registers are instanced per VMID, others are instanced per
  307. * me/pipe/queue combination.
  308. */
  309. void vi_srbm_select(struct amdgpu_device *adev,
  310. u32 me, u32 pipe, u32 queue, u32 vmid)
  311. {
  312. u32 srbm_gfx_cntl = 0;
  313. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, PIPEID, pipe);
  314. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, MEID, me);
  315. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, VMID, vmid);
  316. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, QUEUEID, queue);
  317. WREG32(mmSRBM_GFX_CNTL, srbm_gfx_cntl);
  318. }
  319. static void vi_vga_set_state(struct amdgpu_device *adev, bool state)
  320. {
  321. /* todo */
  322. }
  323. static bool vi_read_disabled_bios(struct amdgpu_device *adev)
  324. {
  325. u32 bus_cntl;
  326. u32 d1vga_control = 0;
  327. u32 d2vga_control = 0;
  328. u32 vga_render_control = 0;
  329. u32 rom_cntl;
  330. bool r;
  331. bus_cntl = RREG32(mmBUS_CNTL);
  332. if (adev->mode_info.num_crtc) {
  333. d1vga_control = RREG32(mmD1VGA_CONTROL);
  334. d2vga_control = RREG32(mmD2VGA_CONTROL);
  335. vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
  336. }
  337. rom_cntl = RREG32_SMC(ixROM_CNTL);
  338. /* enable the rom */
  339. WREG32(mmBUS_CNTL, (bus_cntl & ~BUS_CNTL__BIOS_ROM_DIS_MASK));
  340. if (adev->mode_info.num_crtc) {
  341. /* Disable VGA mode */
  342. WREG32(mmD1VGA_CONTROL,
  343. (d1vga_control & ~(D1VGA_CONTROL__D1VGA_MODE_ENABLE_MASK |
  344. D1VGA_CONTROL__D1VGA_TIMING_SELECT_MASK)));
  345. WREG32(mmD2VGA_CONTROL,
  346. (d2vga_control & ~(D2VGA_CONTROL__D2VGA_MODE_ENABLE_MASK |
  347. D2VGA_CONTROL__D2VGA_TIMING_SELECT_MASK)));
  348. WREG32(mmVGA_RENDER_CONTROL,
  349. (vga_render_control & ~VGA_RENDER_CONTROL__VGA_VSTATUS_CNTL_MASK));
  350. }
  351. WREG32_SMC(ixROM_CNTL, rom_cntl | ROM_CNTL__SCK_OVERWRITE_MASK);
  352. r = amdgpu_read_bios(adev);
  353. /* restore regs */
  354. WREG32(mmBUS_CNTL, bus_cntl);
  355. if (adev->mode_info.num_crtc) {
  356. WREG32(mmD1VGA_CONTROL, d1vga_control);
  357. WREG32(mmD2VGA_CONTROL, d2vga_control);
  358. WREG32(mmVGA_RENDER_CONTROL, vga_render_control);
  359. }
  360. WREG32_SMC(ixROM_CNTL, rom_cntl);
  361. return r;
  362. }
  363. static bool vi_read_bios_from_rom(struct amdgpu_device *adev,
  364. u8 *bios, u32 length_bytes)
  365. {
  366. u32 *dw_ptr;
  367. unsigned long flags;
  368. u32 i, length_dw;
  369. if (bios == NULL)
  370. return false;
  371. if (length_bytes == 0)
  372. return false;
  373. /* APU vbios image is part of sbios image */
  374. if (adev->flags & AMD_IS_APU)
  375. return false;
  376. dw_ptr = (u32 *)bios;
  377. length_dw = ALIGN(length_bytes, 4) / 4;
  378. /* take the smc lock since we are using the smc index */
  379. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  380. /* set rom index to 0 */
  381. WREG32(mmSMC_IND_INDEX_11, ixROM_INDEX);
  382. WREG32(mmSMC_IND_DATA_11, 0);
  383. /* set index to data for continous read */
  384. WREG32(mmSMC_IND_INDEX_11, ixROM_DATA);
  385. for (i = 0; i < length_dw; i++)
  386. dw_ptr[i] = RREG32(mmSMC_IND_DATA_11);
  387. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  388. return true;
  389. }
  390. static void vi_detect_hw_virtualization(struct amdgpu_device *adev)
  391. {
  392. uint32_t reg = 0;
  393. if (adev->asic_type == CHIP_TONGA ||
  394. adev->asic_type == CHIP_FIJI) {
  395. reg = RREG32(mmBIF_IOV_FUNC_IDENTIFIER);
  396. /* bit0: 0 means pf and 1 means vf */
  397. if (REG_GET_FIELD(reg, BIF_IOV_FUNC_IDENTIFIER, FUNC_IDENTIFIER))
  398. adev->virt.caps |= AMDGPU_SRIOV_CAPS_IS_VF;
  399. /* bit31: 0 means disable IOV and 1 means enable */
  400. if (REG_GET_FIELD(reg, BIF_IOV_FUNC_IDENTIFIER, IOV_ENABLE))
  401. adev->virt.caps |= AMDGPU_SRIOV_CAPS_ENABLE_IOV;
  402. }
  403. if (reg == 0) {
  404. if (is_virtual_machine()) /* passthrough mode exclus sr-iov mode */
  405. adev->virt.caps |= AMDGPU_PASSTHROUGH_MODE;
  406. }
  407. }
  408. static const struct amdgpu_allowed_register_entry vi_allowed_read_registers[] = {
  409. {mmGRBM_STATUS},
  410. {mmGRBM_STATUS2},
  411. {mmGRBM_STATUS_SE0},
  412. {mmGRBM_STATUS_SE1},
  413. {mmGRBM_STATUS_SE2},
  414. {mmGRBM_STATUS_SE3},
  415. {mmSRBM_STATUS},
  416. {mmSRBM_STATUS2},
  417. {mmSRBM_STATUS3},
  418. {mmSDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET},
  419. {mmSDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET},
  420. {mmCP_STAT},
  421. {mmCP_STALLED_STAT1},
  422. {mmCP_STALLED_STAT2},
  423. {mmCP_STALLED_STAT3},
  424. {mmCP_CPF_BUSY_STAT},
  425. {mmCP_CPF_STALLED_STAT1},
  426. {mmCP_CPF_STATUS},
  427. {mmCP_CPC_BUSY_STAT},
  428. {mmCP_CPC_STALLED_STAT1},
  429. {mmCP_CPC_STATUS},
  430. {mmGB_ADDR_CONFIG},
  431. {mmMC_ARB_RAMCFG},
  432. {mmGB_TILE_MODE0},
  433. {mmGB_TILE_MODE1},
  434. {mmGB_TILE_MODE2},
  435. {mmGB_TILE_MODE3},
  436. {mmGB_TILE_MODE4},
  437. {mmGB_TILE_MODE5},
  438. {mmGB_TILE_MODE6},
  439. {mmGB_TILE_MODE7},
  440. {mmGB_TILE_MODE8},
  441. {mmGB_TILE_MODE9},
  442. {mmGB_TILE_MODE10},
  443. {mmGB_TILE_MODE11},
  444. {mmGB_TILE_MODE12},
  445. {mmGB_TILE_MODE13},
  446. {mmGB_TILE_MODE14},
  447. {mmGB_TILE_MODE15},
  448. {mmGB_TILE_MODE16},
  449. {mmGB_TILE_MODE17},
  450. {mmGB_TILE_MODE18},
  451. {mmGB_TILE_MODE19},
  452. {mmGB_TILE_MODE20},
  453. {mmGB_TILE_MODE21},
  454. {mmGB_TILE_MODE22},
  455. {mmGB_TILE_MODE23},
  456. {mmGB_TILE_MODE24},
  457. {mmGB_TILE_MODE25},
  458. {mmGB_TILE_MODE26},
  459. {mmGB_TILE_MODE27},
  460. {mmGB_TILE_MODE28},
  461. {mmGB_TILE_MODE29},
  462. {mmGB_TILE_MODE30},
  463. {mmGB_TILE_MODE31},
  464. {mmGB_MACROTILE_MODE0},
  465. {mmGB_MACROTILE_MODE1},
  466. {mmGB_MACROTILE_MODE2},
  467. {mmGB_MACROTILE_MODE3},
  468. {mmGB_MACROTILE_MODE4},
  469. {mmGB_MACROTILE_MODE5},
  470. {mmGB_MACROTILE_MODE6},
  471. {mmGB_MACROTILE_MODE7},
  472. {mmGB_MACROTILE_MODE8},
  473. {mmGB_MACROTILE_MODE9},
  474. {mmGB_MACROTILE_MODE10},
  475. {mmGB_MACROTILE_MODE11},
  476. {mmGB_MACROTILE_MODE12},
  477. {mmGB_MACROTILE_MODE13},
  478. {mmGB_MACROTILE_MODE14},
  479. {mmGB_MACROTILE_MODE15},
  480. {mmCC_RB_BACKEND_DISABLE, true},
  481. {mmGC_USER_RB_BACKEND_DISABLE, true},
  482. {mmGB_BACKEND_MAP, false},
  483. {mmPA_SC_RASTER_CONFIG, true},
  484. {mmPA_SC_RASTER_CONFIG_1, true},
  485. };
  486. static uint32_t vi_get_register_value(struct amdgpu_device *adev,
  487. bool indexed, u32 se_num,
  488. u32 sh_num, u32 reg_offset)
  489. {
  490. if (indexed) {
  491. uint32_t val;
  492. unsigned se_idx = (se_num == 0xffffffff) ? 0 : se_num;
  493. unsigned sh_idx = (sh_num == 0xffffffff) ? 0 : sh_num;
  494. switch (reg_offset) {
  495. case mmCC_RB_BACKEND_DISABLE:
  496. return adev->gfx.config.rb_config[se_idx][sh_idx].rb_backend_disable;
  497. case mmGC_USER_RB_BACKEND_DISABLE:
  498. return adev->gfx.config.rb_config[se_idx][sh_idx].user_rb_backend_disable;
  499. case mmPA_SC_RASTER_CONFIG:
  500. return adev->gfx.config.rb_config[se_idx][sh_idx].raster_config;
  501. case mmPA_SC_RASTER_CONFIG_1:
  502. return adev->gfx.config.rb_config[se_idx][sh_idx].raster_config_1;
  503. }
  504. mutex_lock(&adev->grbm_idx_mutex);
  505. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  506. amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff);
  507. val = RREG32(reg_offset);
  508. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  509. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  510. mutex_unlock(&adev->grbm_idx_mutex);
  511. return val;
  512. } else {
  513. unsigned idx;
  514. switch (reg_offset) {
  515. case mmGB_ADDR_CONFIG:
  516. return adev->gfx.config.gb_addr_config;
  517. case mmMC_ARB_RAMCFG:
  518. return adev->gfx.config.mc_arb_ramcfg;
  519. case mmGB_TILE_MODE0:
  520. case mmGB_TILE_MODE1:
  521. case mmGB_TILE_MODE2:
  522. case mmGB_TILE_MODE3:
  523. case mmGB_TILE_MODE4:
  524. case mmGB_TILE_MODE5:
  525. case mmGB_TILE_MODE6:
  526. case mmGB_TILE_MODE7:
  527. case mmGB_TILE_MODE8:
  528. case mmGB_TILE_MODE9:
  529. case mmGB_TILE_MODE10:
  530. case mmGB_TILE_MODE11:
  531. case mmGB_TILE_MODE12:
  532. case mmGB_TILE_MODE13:
  533. case mmGB_TILE_MODE14:
  534. case mmGB_TILE_MODE15:
  535. case mmGB_TILE_MODE16:
  536. case mmGB_TILE_MODE17:
  537. case mmGB_TILE_MODE18:
  538. case mmGB_TILE_MODE19:
  539. case mmGB_TILE_MODE20:
  540. case mmGB_TILE_MODE21:
  541. case mmGB_TILE_MODE22:
  542. case mmGB_TILE_MODE23:
  543. case mmGB_TILE_MODE24:
  544. case mmGB_TILE_MODE25:
  545. case mmGB_TILE_MODE26:
  546. case mmGB_TILE_MODE27:
  547. case mmGB_TILE_MODE28:
  548. case mmGB_TILE_MODE29:
  549. case mmGB_TILE_MODE30:
  550. case mmGB_TILE_MODE31:
  551. idx = (reg_offset - mmGB_TILE_MODE0);
  552. return adev->gfx.config.tile_mode_array[idx];
  553. case mmGB_MACROTILE_MODE0:
  554. case mmGB_MACROTILE_MODE1:
  555. case mmGB_MACROTILE_MODE2:
  556. case mmGB_MACROTILE_MODE3:
  557. case mmGB_MACROTILE_MODE4:
  558. case mmGB_MACROTILE_MODE5:
  559. case mmGB_MACROTILE_MODE6:
  560. case mmGB_MACROTILE_MODE7:
  561. case mmGB_MACROTILE_MODE8:
  562. case mmGB_MACROTILE_MODE9:
  563. case mmGB_MACROTILE_MODE10:
  564. case mmGB_MACROTILE_MODE11:
  565. case mmGB_MACROTILE_MODE12:
  566. case mmGB_MACROTILE_MODE13:
  567. case mmGB_MACROTILE_MODE14:
  568. case mmGB_MACROTILE_MODE15:
  569. idx = (reg_offset - mmGB_MACROTILE_MODE0);
  570. return adev->gfx.config.macrotile_mode_array[idx];
  571. default:
  572. return RREG32(reg_offset);
  573. }
  574. }
  575. }
  576. static int vi_read_register(struct amdgpu_device *adev, u32 se_num,
  577. u32 sh_num, u32 reg_offset, u32 *value)
  578. {
  579. uint32_t i;
  580. *value = 0;
  581. for (i = 0; i < ARRAY_SIZE(vi_allowed_read_registers); i++) {
  582. bool indexed = vi_allowed_read_registers[i].grbm_indexed;
  583. if (reg_offset != vi_allowed_read_registers[i].reg_offset)
  584. continue;
  585. *value = vi_get_register_value(adev, indexed, se_num, sh_num,
  586. reg_offset);
  587. return 0;
  588. }
  589. return -EINVAL;
  590. }
  591. static int vi_gpu_pci_config_reset(struct amdgpu_device *adev)
  592. {
  593. u32 i;
  594. dev_info(adev->dev, "GPU pci config reset\n");
  595. /* disable BM */
  596. pci_clear_master(adev->pdev);
  597. /* reset */
  598. amdgpu_device_pci_config_reset(adev);
  599. udelay(100);
  600. /* wait for asic to come out of reset */
  601. for (i = 0; i < adev->usec_timeout; i++) {
  602. if (RREG32(mmCONFIG_MEMSIZE) != 0xffffffff) {
  603. /* enable BM */
  604. pci_set_master(adev->pdev);
  605. adev->has_hw_reset = true;
  606. return 0;
  607. }
  608. udelay(1);
  609. }
  610. return -EINVAL;
  611. }
  612. /**
  613. * vi_asic_reset - soft reset GPU
  614. *
  615. * @adev: amdgpu_device pointer
  616. *
  617. * Look up which blocks are hung and attempt
  618. * to reset them.
  619. * Returns 0 for success.
  620. */
  621. static int vi_asic_reset(struct amdgpu_device *adev)
  622. {
  623. int r;
  624. amdgpu_atombios_scratch_regs_engine_hung(adev, true);
  625. r = vi_gpu_pci_config_reset(adev);
  626. amdgpu_atombios_scratch_regs_engine_hung(adev, false);
  627. return r;
  628. }
  629. static u32 vi_get_config_memsize(struct amdgpu_device *adev)
  630. {
  631. return RREG32(mmCONFIG_MEMSIZE);
  632. }
  633. static int vi_set_uvd_clock(struct amdgpu_device *adev, u32 clock,
  634. u32 cntl_reg, u32 status_reg)
  635. {
  636. int r, i;
  637. struct atom_clock_dividers dividers;
  638. uint32_t tmp;
  639. r = amdgpu_atombios_get_clock_dividers(adev,
  640. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  641. clock, false, &dividers);
  642. if (r)
  643. return r;
  644. tmp = RREG32_SMC(cntl_reg);
  645. tmp &= ~(CG_DCLK_CNTL__DCLK_DIR_CNTL_EN_MASK |
  646. CG_DCLK_CNTL__DCLK_DIVIDER_MASK);
  647. tmp |= dividers.post_divider;
  648. WREG32_SMC(cntl_reg, tmp);
  649. for (i = 0; i < 100; i++) {
  650. if (RREG32_SMC(status_reg) & CG_DCLK_STATUS__DCLK_STATUS_MASK)
  651. break;
  652. mdelay(10);
  653. }
  654. if (i == 100)
  655. return -ETIMEDOUT;
  656. return 0;
  657. }
  658. static int vi_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
  659. {
  660. int r;
  661. r = vi_set_uvd_clock(adev, vclk, ixCG_VCLK_CNTL, ixCG_VCLK_STATUS);
  662. if (r)
  663. return r;
  664. r = vi_set_uvd_clock(adev, dclk, ixCG_DCLK_CNTL, ixCG_DCLK_STATUS);
  665. if (r)
  666. return r;
  667. return 0;
  668. }
  669. static int vi_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
  670. {
  671. int r, i;
  672. struct atom_clock_dividers dividers;
  673. u32 tmp;
  674. r = amdgpu_atombios_get_clock_dividers(adev,
  675. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  676. ecclk, false, &dividers);
  677. if (r)
  678. return r;
  679. for (i = 0; i < 100; i++) {
  680. if (RREG32_SMC(ixCG_ECLK_STATUS) & CG_ECLK_STATUS__ECLK_STATUS_MASK)
  681. break;
  682. mdelay(10);
  683. }
  684. if (i == 100)
  685. return -ETIMEDOUT;
  686. tmp = RREG32_SMC(ixCG_ECLK_CNTL);
  687. tmp &= ~(CG_ECLK_CNTL__ECLK_DIR_CNTL_EN_MASK |
  688. CG_ECLK_CNTL__ECLK_DIVIDER_MASK);
  689. tmp |= dividers.post_divider;
  690. WREG32_SMC(ixCG_ECLK_CNTL, tmp);
  691. for (i = 0; i < 100; i++) {
  692. if (RREG32_SMC(ixCG_ECLK_STATUS) & CG_ECLK_STATUS__ECLK_STATUS_MASK)
  693. break;
  694. mdelay(10);
  695. }
  696. if (i == 100)
  697. return -ETIMEDOUT;
  698. return 0;
  699. }
  700. static void vi_pcie_gen3_enable(struct amdgpu_device *adev)
  701. {
  702. if (pci_is_root_bus(adev->pdev->bus))
  703. return;
  704. if (amdgpu_pcie_gen2 == 0)
  705. return;
  706. if (adev->flags & AMD_IS_APU)
  707. return;
  708. if (!(adev->pm.pcie_gen_mask & (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  709. CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)))
  710. return;
  711. /* todo */
  712. }
  713. static void vi_program_aspm(struct amdgpu_device *adev)
  714. {
  715. if (amdgpu_aspm == 0)
  716. return;
  717. /* todo */
  718. }
  719. static void vi_enable_doorbell_aperture(struct amdgpu_device *adev,
  720. bool enable)
  721. {
  722. u32 tmp;
  723. /* not necessary on CZ */
  724. if (adev->flags & AMD_IS_APU)
  725. return;
  726. tmp = RREG32(mmBIF_DOORBELL_APER_EN);
  727. if (enable)
  728. tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 1);
  729. else
  730. tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 0);
  731. WREG32(mmBIF_DOORBELL_APER_EN, tmp);
  732. }
  733. #define ATI_REV_ID_FUSE_MACRO__ADDRESS 0xC0014044
  734. #define ATI_REV_ID_FUSE_MACRO__SHIFT 9
  735. #define ATI_REV_ID_FUSE_MACRO__MASK 0x00001E00
  736. static uint32_t vi_get_rev_id(struct amdgpu_device *adev)
  737. {
  738. if (adev->flags & AMD_IS_APU)
  739. return (RREG32_SMC(ATI_REV_ID_FUSE_MACRO__ADDRESS) & ATI_REV_ID_FUSE_MACRO__MASK)
  740. >> ATI_REV_ID_FUSE_MACRO__SHIFT;
  741. else
  742. return (RREG32(mmPCIE_EFUSE4) & PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID_MASK)
  743. >> PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID__SHIFT;
  744. }
  745. static void vi_flush_hdp(struct amdgpu_device *adev, struct amdgpu_ring *ring)
  746. {
  747. if (!ring || !ring->funcs->emit_wreg) {
  748. WREG32(mmHDP_MEM_COHERENCY_FLUSH_CNTL, 1);
  749. RREG32(mmHDP_MEM_COHERENCY_FLUSH_CNTL);
  750. } else {
  751. amdgpu_ring_emit_wreg(ring, mmHDP_MEM_COHERENCY_FLUSH_CNTL, 1);
  752. }
  753. }
  754. static void vi_invalidate_hdp(struct amdgpu_device *adev,
  755. struct amdgpu_ring *ring)
  756. {
  757. if (!ring || !ring->funcs->emit_wreg) {
  758. WREG32(mmHDP_DEBUG0, 1);
  759. RREG32(mmHDP_DEBUG0);
  760. } else {
  761. amdgpu_ring_emit_wreg(ring, mmHDP_DEBUG0, 1);
  762. }
  763. }
  764. static const struct amdgpu_asic_funcs vi_asic_funcs =
  765. {
  766. .read_disabled_bios = &vi_read_disabled_bios,
  767. .read_bios_from_rom = &vi_read_bios_from_rom,
  768. .read_register = &vi_read_register,
  769. .reset = &vi_asic_reset,
  770. .set_vga_state = &vi_vga_set_state,
  771. .get_xclk = &vi_get_xclk,
  772. .set_uvd_clocks = &vi_set_uvd_clocks,
  773. .set_vce_clocks = &vi_set_vce_clocks,
  774. .get_config_memsize = &vi_get_config_memsize,
  775. .flush_hdp = &vi_flush_hdp,
  776. .invalidate_hdp = &vi_invalidate_hdp,
  777. };
  778. #define CZ_REV_BRISTOL(rev) \
  779. ((rev >= 0xC8 && rev <= 0xCE) || (rev >= 0xE1 && rev <= 0xE6))
  780. static int vi_common_early_init(void *handle)
  781. {
  782. bool smc_enabled = false;
  783. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  784. if (adev->flags & AMD_IS_APU) {
  785. adev->smc_rreg = &cz_smc_rreg;
  786. adev->smc_wreg = &cz_smc_wreg;
  787. } else {
  788. adev->smc_rreg = &vi_smc_rreg;
  789. adev->smc_wreg = &vi_smc_wreg;
  790. }
  791. adev->pcie_rreg = &vi_pcie_rreg;
  792. adev->pcie_wreg = &vi_pcie_wreg;
  793. adev->uvd_ctx_rreg = &vi_uvd_ctx_rreg;
  794. adev->uvd_ctx_wreg = &vi_uvd_ctx_wreg;
  795. adev->didt_rreg = &vi_didt_rreg;
  796. adev->didt_wreg = &vi_didt_wreg;
  797. adev->gc_cac_rreg = &vi_gc_cac_rreg;
  798. adev->gc_cac_wreg = &vi_gc_cac_wreg;
  799. adev->asic_funcs = &vi_asic_funcs;
  800. if (amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_SMC) &&
  801. (amdgpu_ip_block_mask & (1 << AMD_IP_BLOCK_TYPE_SMC)))
  802. smc_enabled = true;
  803. adev->rev_id = vi_get_rev_id(adev);
  804. adev->external_rev_id = 0xFF;
  805. switch (adev->asic_type) {
  806. case CHIP_TOPAZ:
  807. adev->cg_flags = 0;
  808. adev->pg_flags = 0;
  809. adev->external_rev_id = 0x1;
  810. break;
  811. case CHIP_FIJI:
  812. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  813. AMD_CG_SUPPORT_GFX_MGLS |
  814. AMD_CG_SUPPORT_GFX_RLC_LS |
  815. AMD_CG_SUPPORT_GFX_CP_LS |
  816. AMD_CG_SUPPORT_GFX_CGTS |
  817. AMD_CG_SUPPORT_GFX_CGTS_LS |
  818. AMD_CG_SUPPORT_GFX_CGCG |
  819. AMD_CG_SUPPORT_GFX_CGLS |
  820. AMD_CG_SUPPORT_SDMA_MGCG |
  821. AMD_CG_SUPPORT_SDMA_LS |
  822. AMD_CG_SUPPORT_BIF_LS |
  823. AMD_CG_SUPPORT_HDP_MGCG |
  824. AMD_CG_SUPPORT_HDP_LS |
  825. AMD_CG_SUPPORT_ROM_MGCG |
  826. AMD_CG_SUPPORT_MC_MGCG |
  827. AMD_CG_SUPPORT_MC_LS |
  828. AMD_CG_SUPPORT_UVD_MGCG;
  829. adev->pg_flags = 0;
  830. adev->external_rev_id = adev->rev_id + 0x3c;
  831. break;
  832. case CHIP_TONGA:
  833. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  834. AMD_CG_SUPPORT_GFX_CGCG |
  835. AMD_CG_SUPPORT_GFX_CGLS |
  836. AMD_CG_SUPPORT_SDMA_MGCG |
  837. AMD_CG_SUPPORT_SDMA_LS |
  838. AMD_CG_SUPPORT_BIF_LS |
  839. AMD_CG_SUPPORT_HDP_MGCG |
  840. AMD_CG_SUPPORT_HDP_LS |
  841. AMD_CG_SUPPORT_ROM_MGCG |
  842. AMD_CG_SUPPORT_MC_MGCG |
  843. AMD_CG_SUPPORT_MC_LS |
  844. AMD_CG_SUPPORT_DRM_LS |
  845. AMD_CG_SUPPORT_UVD_MGCG;
  846. adev->pg_flags = 0;
  847. adev->external_rev_id = adev->rev_id + 0x14;
  848. break;
  849. case CHIP_POLARIS11:
  850. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  851. AMD_CG_SUPPORT_GFX_RLC_LS |
  852. AMD_CG_SUPPORT_GFX_CP_LS |
  853. AMD_CG_SUPPORT_GFX_CGCG |
  854. AMD_CG_SUPPORT_GFX_CGLS |
  855. AMD_CG_SUPPORT_GFX_3D_CGCG |
  856. AMD_CG_SUPPORT_GFX_3D_CGLS |
  857. AMD_CG_SUPPORT_SDMA_MGCG |
  858. AMD_CG_SUPPORT_SDMA_LS |
  859. AMD_CG_SUPPORT_BIF_MGCG |
  860. AMD_CG_SUPPORT_BIF_LS |
  861. AMD_CG_SUPPORT_HDP_MGCG |
  862. AMD_CG_SUPPORT_HDP_LS |
  863. AMD_CG_SUPPORT_ROM_MGCG |
  864. AMD_CG_SUPPORT_MC_MGCG |
  865. AMD_CG_SUPPORT_MC_LS |
  866. AMD_CG_SUPPORT_DRM_LS |
  867. AMD_CG_SUPPORT_UVD_MGCG |
  868. AMD_CG_SUPPORT_VCE_MGCG;
  869. adev->pg_flags = 0;
  870. adev->external_rev_id = adev->rev_id + 0x5A;
  871. break;
  872. case CHIP_POLARIS10:
  873. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  874. AMD_CG_SUPPORT_GFX_RLC_LS |
  875. AMD_CG_SUPPORT_GFX_CP_LS |
  876. AMD_CG_SUPPORT_GFX_CGCG |
  877. AMD_CG_SUPPORT_GFX_CGLS |
  878. AMD_CG_SUPPORT_GFX_3D_CGCG |
  879. AMD_CG_SUPPORT_GFX_3D_CGLS |
  880. AMD_CG_SUPPORT_SDMA_MGCG |
  881. AMD_CG_SUPPORT_SDMA_LS |
  882. AMD_CG_SUPPORT_BIF_MGCG |
  883. AMD_CG_SUPPORT_BIF_LS |
  884. AMD_CG_SUPPORT_HDP_MGCG |
  885. AMD_CG_SUPPORT_HDP_LS |
  886. AMD_CG_SUPPORT_ROM_MGCG |
  887. AMD_CG_SUPPORT_MC_MGCG |
  888. AMD_CG_SUPPORT_MC_LS |
  889. AMD_CG_SUPPORT_DRM_LS |
  890. AMD_CG_SUPPORT_UVD_MGCG |
  891. AMD_CG_SUPPORT_VCE_MGCG;
  892. adev->pg_flags = 0;
  893. adev->external_rev_id = adev->rev_id + 0x50;
  894. break;
  895. case CHIP_POLARIS12:
  896. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  897. AMD_CG_SUPPORT_GFX_RLC_LS |
  898. AMD_CG_SUPPORT_GFX_CP_LS |
  899. AMD_CG_SUPPORT_GFX_CGCG |
  900. AMD_CG_SUPPORT_GFX_CGLS |
  901. AMD_CG_SUPPORT_GFX_3D_CGCG |
  902. AMD_CG_SUPPORT_GFX_3D_CGLS |
  903. AMD_CG_SUPPORT_SDMA_MGCG |
  904. AMD_CG_SUPPORT_SDMA_LS |
  905. AMD_CG_SUPPORT_BIF_MGCG |
  906. AMD_CG_SUPPORT_BIF_LS |
  907. AMD_CG_SUPPORT_HDP_MGCG |
  908. AMD_CG_SUPPORT_HDP_LS |
  909. AMD_CG_SUPPORT_ROM_MGCG |
  910. AMD_CG_SUPPORT_MC_MGCG |
  911. AMD_CG_SUPPORT_MC_LS |
  912. AMD_CG_SUPPORT_DRM_LS |
  913. AMD_CG_SUPPORT_UVD_MGCG |
  914. AMD_CG_SUPPORT_VCE_MGCG;
  915. adev->pg_flags = 0;
  916. adev->external_rev_id = adev->rev_id + 0x64;
  917. break;
  918. case CHIP_CARRIZO:
  919. adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG |
  920. AMD_CG_SUPPORT_GFX_MGCG |
  921. AMD_CG_SUPPORT_GFX_MGLS |
  922. AMD_CG_SUPPORT_GFX_RLC_LS |
  923. AMD_CG_SUPPORT_GFX_CP_LS |
  924. AMD_CG_SUPPORT_GFX_CGTS |
  925. AMD_CG_SUPPORT_GFX_CGTS_LS |
  926. AMD_CG_SUPPORT_GFX_CGCG |
  927. AMD_CG_SUPPORT_GFX_CGLS |
  928. AMD_CG_SUPPORT_BIF_LS |
  929. AMD_CG_SUPPORT_HDP_MGCG |
  930. AMD_CG_SUPPORT_HDP_LS |
  931. AMD_CG_SUPPORT_SDMA_MGCG |
  932. AMD_CG_SUPPORT_SDMA_LS |
  933. AMD_CG_SUPPORT_VCE_MGCG;
  934. /* rev0 hardware requires workarounds to support PG */
  935. adev->pg_flags = 0;
  936. if (adev->rev_id != 0x00 || CZ_REV_BRISTOL(adev->pdev->revision)) {
  937. adev->pg_flags |= AMD_PG_SUPPORT_GFX_SMG |
  938. AMD_PG_SUPPORT_GFX_PIPELINE |
  939. AMD_PG_SUPPORT_CP |
  940. AMD_PG_SUPPORT_UVD |
  941. AMD_PG_SUPPORT_VCE;
  942. }
  943. adev->external_rev_id = adev->rev_id + 0x1;
  944. break;
  945. case CHIP_STONEY:
  946. adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG |
  947. AMD_CG_SUPPORT_GFX_MGCG |
  948. AMD_CG_SUPPORT_GFX_MGLS |
  949. AMD_CG_SUPPORT_GFX_RLC_LS |
  950. AMD_CG_SUPPORT_GFX_CP_LS |
  951. AMD_CG_SUPPORT_GFX_CGTS |
  952. AMD_CG_SUPPORT_GFX_CGTS_LS |
  953. AMD_CG_SUPPORT_GFX_CGLS |
  954. AMD_CG_SUPPORT_BIF_LS |
  955. AMD_CG_SUPPORT_HDP_MGCG |
  956. AMD_CG_SUPPORT_HDP_LS |
  957. AMD_CG_SUPPORT_SDMA_MGCG |
  958. AMD_CG_SUPPORT_SDMA_LS |
  959. AMD_CG_SUPPORT_VCE_MGCG;
  960. adev->pg_flags = AMD_PG_SUPPORT_GFX_PG |
  961. AMD_PG_SUPPORT_GFX_SMG |
  962. AMD_PG_SUPPORT_GFX_PIPELINE |
  963. AMD_PG_SUPPORT_CP |
  964. AMD_PG_SUPPORT_UVD |
  965. AMD_PG_SUPPORT_VCE;
  966. adev->external_rev_id = adev->rev_id + 0x61;
  967. break;
  968. default:
  969. /* FIXME: not supported yet */
  970. return -EINVAL;
  971. }
  972. if (amdgpu_sriov_vf(adev)) {
  973. amdgpu_virt_init_setting(adev);
  974. xgpu_vi_mailbox_set_irq_funcs(adev);
  975. }
  976. /* vi use smc load by default */
  977. adev->firmware.load_type = amdgpu_ucode_get_load_type(adev, amdgpu_fw_load_type);
  978. amdgpu_device_get_pcie_info(adev);
  979. return 0;
  980. }
  981. static int vi_common_late_init(void *handle)
  982. {
  983. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  984. if (amdgpu_sriov_vf(adev))
  985. xgpu_vi_mailbox_get_irq(adev);
  986. return 0;
  987. }
  988. static int vi_common_sw_init(void *handle)
  989. {
  990. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  991. if (amdgpu_sriov_vf(adev))
  992. xgpu_vi_mailbox_add_irq_id(adev);
  993. return 0;
  994. }
  995. static int vi_common_sw_fini(void *handle)
  996. {
  997. return 0;
  998. }
  999. static int vi_common_hw_init(void *handle)
  1000. {
  1001. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1002. /* move the golden regs per IP block */
  1003. vi_init_golden_registers(adev);
  1004. /* enable pcie gen2/3 link */
  1005. vi_pcie_gen3_enable(adev);
  1006. /* enable aspm */
  1007. vi_program_aspm(adev);
  1008. /* enable the doorbell aperture */
  1009. vi_enable_doorbell_aperture(adev, true);
  1010. return 0;
  1011. }
  1012. static int vi_common_hw_fini(void *handle)
  1013. {
  1014. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1015. /* enable the doorbell aperture */
  1016. vi_enable_doorbell_aperture(adev, false);
  1017. if (amdgpu_sriov_vf(adev))
  1018. xgpu_vi_mailbox_put_irq(adev);
  1019. return 0;
  1020. }
  1021. static int vi_common_suspend(void *handle)
  1022. {
  1023. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1024. return vi_common_hw_fini(adev);
  1025. }
  1026. static int vi_common_resume(void *handle)
  1027. {
  1028. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1029. return vi_common_hw_init(adev);
  1030. }
  1031. static bool vi_common_is_idle(void *handle)
  1032. {
  1033. return true;
  1034. }
  1035. static int vi_common_wait_for_idle(void *handle)
  1036. {
  1037. return 0;
  1038. }
  1039. static int vi_common_soft_reset(void *handle)
  1040. {
  1041. return 0;
  1042. }
  1043. static void vi_update_bif_medium_grain_light_sleep(struct amdgpu_device *adev,
  1044. bool enable)
  1045. {
  1046. uint32_t temp, data;
  1047. temp = data = RREG32_PCIE(ixPCIE_CNTL2);
  1048. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_LS))
  1049. data |= PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
  1050. PCIE_CNTL2__MST_MEM_LS_EN_MASK |
  1051. PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK;
  1052. else
  1053. data &= ~(PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
  1054. PCIE_CNTL2__MST_MEM_LS_EN_MASK |
  1055. PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK);
  1056. if (temp != data)
  1057. WREG32_PCIE(ixPCIE_CNTL2, data);
  1058. }
  1059. static void vi_update_hdp_medium_grain_clock_gating(struct amdgpu_device *adev,
  1060. bool enable)
  1061. {
  1062. uint32_t temp, data;
  1063. temp = data = RREG32(mmHDP_HOST_PATH_CNTL);
  1064. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_MGCG))
  1065. data &= ~HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK;
  1066. else
  1067. data |= HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK;
  1068. if (temp != data)
  1069. WREG32(mmHDP_HOST_PATH_CNTL, data);
  1070. }
  1071. static void vi_update_hdp_light_sleep(struct amdgpu_device *adev,
  1072. bool enable)
  1073. {
  1074. uint32_t temp, data;
  1075. temp = data = RREG32(mmHDP_MEM_POWER_LS);
  1076. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
  1077. data |= HDP_MEM_POWER_LS__LS_ENABLE_MASK;
  1078. else
  1079. data &= ~HDP_MEM_POWER_LS__LS_ENABLE_MASK;
  1080. if (temp != data)
  1081. WREG32(mmHDP_MEM_POWER_LS, data);
  1082. }
  1083. static void vi_update_drm_light_sleep(struct amdgpu_device *adev,
  1084. bool enable)
  1085. {
  1086. uint32_t temp, data;
  1087. temp = data = RREG32(0x157a);
  1088. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DRM_LS))
  1089. data |= 1;
  1090. else
  1091. data &= ~1;
  1092. if (temp != data)
  1093. WREG32(0x157a, data);
  1094. }
  1095. static void vi_update_rom_medium_grain_clock_gating(struct amdgpu_device *adev,
  1096. bool enable)
  1097. {
  1098. uint32_t temp, data;
  1099. temp = data = RREG32_SMC(ixCGTT_ROM_CLK_CTRL0);
  1100. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_ROM_MGCG))
  1101. data &= ~(CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
  1102. CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK);
  1103. else
  1104. data |= CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
  1105. CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK;
  1106. if (temp != data)
  1107. WREG32_SMC(ixCGTT_ROM_CLK_CTRL0, data);
  1108. }
  1109. static int vi_common_set_clockgating_state_by_smu(void *handle,
  1110. enum amd_clockgating_state state)
  1111. {
  1112. uint32_t msg_id, pp_state = 0;
  1113. uint32_t pp_support_state = 0;
  1114. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1115. if (adev->cg_flags & (AMD_CG_SUPPORT_MC_LS | AMD_CG_SUPPORT_MC_MGCG)) {
  1116. if (adev->cg_flags & AMD_CG_SUPPORT_MC_LS) {
  1117. pp_support_state = AMD_CG_SUPPORT_MC_LS;
  1118. pp_state = PP_STATE_LS;
  1119. }
  1120. if (adev->cg_flags & AMD_CG_SUPPORT_MC_MGCG) {
  1121. pp_support_state |= AMD_CG_SUPPORT_MC_MGCG;
  1122. pp_state |= PP_STATE_CG;
  1123. }
  1124. if (state == AMD_CG_STATE_UNGATE)
  1125. pp_state = 0;
  1126. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1127. PP_BLOCK_SYS_MC,
  1128. pp_support_state,
  1129. pp_state);
  1130. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  1131. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  1132. }
  1133. if (adev->cg_flags & (AMD_CG_SUPPORT_SDMA_LS | AMD_CG_SUPPORT_SDMA_MGCG)) {
  1134. if (adev->cg_flags & AMD_CG_SUPPORT_SDMA_LS) {
  1135. pp_support_state = AMD_CG_SUPPORT_SDMA_LS;
  1136. pp_state = PP_STATE_LS;
  1137. }
  1138. if (adev->cg_flags & AMD_CG_SUPPORT_SDMA_MGCG) {
  1139. pp_support_state |= AMD_CG_SUPPORT_SDMA_MGCG;
  1140. pp_state |= PP_STATE_CG;
  1141. }
  1142. if (state == AMD_CG_STATE_UNGATE)
  1143. pp_state = 0;
  1144. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1145. PP_BLOCK_SYS_SDMA,
  1146. pp_support_state,
  1147. pp_state);
  1148. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  1149. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  1150. }
  1151. if (adev->cg_flags & (AMD_CG_SUPPORT_HDP_LS | AMD_CG_SUPPORT_HDP_MGCG)) {
  1152. if (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS) {
  1153. pp_support_state = AMD_CG_SUPPORT_HDP_LS;
  1154. pp_state = PP_STATE_LS;
  1155. }
  1156. if (adev->cg_flags & AMD_CG_SUPPORT_HDP_MGCG) {
  1157. pp_support_state |= AMD_CG_SUPPORT_HDP_MGCG;
  1158. pp_state |= PP_STATE_CG;
  1159. }
  1160. if (state == AMD_CG_STATE_UNGATE)
  1161. pp_state = 0;
  1162. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1163. PP_BLOCK_SYS_HDP,
  1164. pp_support_state,
  1165. pp_state);
  1166. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  1167. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  1168. }
  1169. if (adev->cg_flags & AMD_CG_SUPPORT_BIF_LS) {
  1170. if (state == AMD_CG_STATE_UNGATE)
  1171. pp_state = 0;
  1172. else
  1173. pp_state = PP_STATE_LS;
  1174. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1175. PP_BLOCK_SYS_BIF,
  1176. PP_STATE_SUPPORT_LS,
  1177. pp_state);
  1178. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  1179. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  1180. }
  1181. if (adev->cg_flags & AMD_CG_SUPPORT_BIF_MGCG) {
  1182. if (state == AMD_CG_STATE_UNGATE)
  1183. pp_state = 0;
  1184. else
  1185. pp_state = PP_STATE_CG;
  1186. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1187. PP_BLOCK_SYS_BIF,
  1188. PP_STATE_SUPPORT_CG,
  1189. pp_state);
  1190. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  1191. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  1192. }
  1193. if (adev->cg_flags & AMD_CG_SUPPORT_DRM_LS) {
  1194. if (state == AMD_CG_STATE_UNGATE)
  1195. pp_state = 0;
  1196. else
  1197. pp_state = PP_STATE_LS;
  1198. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1199. PP_BLOCK_SYS_DRM,
  1200. PP_STATE_SUPPORT_LS,
  1201. pp_state);
  1202. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  1203. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  1204. }
  1205. if (adev->cg_flags & AMD_CG_SUPPORT_ROM_MGCG) {
  1206. if (state == AMD_CG_STATE_UNGATE)
  1207. pp_state = 0;
  1208. else
  1209. pp_state = PP_STATE_CG;
  1210. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1211. PP_BLOCK_SYS_ROM,
  1212. PP_STATE_SUPPORT_CG,
  1213. pp_state);
  1214. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  1215. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  1216. }
  1217. return 0;
  1218. }
  1219. static int vi_common_set_clockgating_state(void *handle,
  1220. enum amd_clockgating_state state)
  1221. {
  1222. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1223. if (amdgpu_sriov_vf(adev))
  1224. return 0;
  1225. switch (adev->asic_type) {
  1226. case CHIP_FIJI:
  1227. vi_update_bif_medium_grain_light_sleep(adev,
  1228. state == AMD_CG_STATE_GATE);
  1229. vi_update_hdp_medium_grain_clock_gating(adev,
  1230. state == AMD_CG_STATE_GATE);
  1231. vi_update_hdp_light_sleep(adev,
  1232. state == AMD_CG_STATE_GATE);
  1233. vi_update_rom_medium_grain_clock_gating(adev,
  1234. state == AMD_CG_STATE_GATE);
  1235. break;
  1236. case CHIP_CARRIZO:
  1237. case CHIP_STONEY:
  1238. vi_update_bif_medium_grain_light_sleep(adev,
  1239. state == AMD_CG_STATE_GATE);
  1240. vi_update_hdp_medium_grain_clock_gating(adev,
  1241. state == AMD_CG_STATE_GATE);
  1242. vi_update_hdp_light_sleep(adev,
  1243. state == AMD_CG_STATE_GATE);
  1244. vi_update_drm_light_sleep(adev,
  1245. state == AMD_CG_STATE_GATE);
  1246. break;
  1247. case CHIP_TONGA:
  1248. case CHIP_POLARIS10:
  1249. case CHIP_POLARIS11:
  1250. case CHIP_POLARIS12:
  1251. vi_common_set_clockgating_state_by_smu(adev, state);
  1252. default:
  1253. break;
  1254. }
  1255. return 0;
  1256. }
  1257. static int vi_common_set_powergating_state(void *handle,
  1258. enum amd_powergating_state state)
  1259. {
  1260. return 0;
  1261. }
  1262. static void vi_common_get_clockgating_state(void *handle, u32 *flags)
  1263. {
  1264. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1265. int data;
  1266. if (amdgpu_sriov_vf(adev))
  1267. *flags = 0;
  1268. /* AMD_CG_SUPPORT_BIF_LS */
  1269. data = RREG32_PCIE(ixPCIE_CNTL2);
  1270. if (data & PCIE_CNTL2__SLV_MEM_LS_EN_MASK)
  1271. *flags |= AMD_CG_SUPPORT_BIF_LS;
  1272. /* AMD_CG_SUPPORT_HDP_LS */
  1273. data = RREG32(mmHDP_MEM_POWER_LS);
  1274. if (data & HDP_MEM_POWER_LS__LS_ENABLE_MASK)
  1275. *flags |= AMD_CG_SUPPORT_HDP_LS;
  1276. /* AMD_CG_SUPPORT_HDP_MGCG */
  1277. data = RREG32(mmHDP_HOST_PATH_CNTL);
  1278. if (!(data & HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK))
  1279. *flags |= AMD_CG_SUPPORT_HDP_MGCG;
  1280. /* AMD_CG_SUPPORT_ROM_MGCG */
  1281. data = RREG32_SMC(ixCGTT_ROM_CLK_CTRL0);
  1282. if (!(data & CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK))
  1283. *flags |= AMD_CG_SUPPORT_ROM_MGCG;
  1284. }
  1285. static const struct amd_ip_funcs vi_common_ip_funcs = {
  1286. .name = "vi_common",
  1287. .early_init = vi_common_early_init,
  1288. .late_init = vi_common_late_init,
  1289. .sw_init = vi_common_sw_init,
  1290. .sw_fini = vi_common_sw_fini,
  1291. .hw_init = vi_common_hw_init,
  1292. .hw_fini = vi_common_hw_fini,
  1293. .suspend = vi_common_suspend,
  1294. .resume = vi_common_resume,
  1295. .is_idle = vi_common_is_idle,
  1296. .wait_for_idle = vi_common_wait_for_idle,
  1297. .soft_reset = vi_common_soft_reset,
  1298. .set_clockgating_state = vi_common_set_clockgating_state,
  1299. .set_powergating_state = vi_common_set_powergating_state,
  1300. .get_clockgating_state = vi_common_get_clockgating_state,
  1301. };
  1302. static const struct amdgpu_ip_block_version vi_common_ip_block =
  1303. {
  1304. .type = AMD_IP_BLOCK_TYPE_COMMON,
  1305. .major = 1,
  1306. .minor = 0,
  1307. .rev = 0,
  1308. .funcs = &vi_common_ip_funcs,
  1309. };
  1310. int vi_set_ip_blocks(struct amdgpu_device *adev)
  1311. {
  1312. /* in early init stage, vbios code won't work */
  1313. vi_detect_hw_virtualization(adev);
  1314. if (amdgpu_sriov_vf(adev))
  1315. adev->virt.ops = &xgpu_vi_virt_ops;
  1316. switch (adev->asic_type) {
  1317. case CHIP_TOPAZ:
  1318. /* topaz has no DCE, UVD, VCE */
  1319. amdgpu_device_ip_block_add(adev, &vi_common_ip_block);
  1320. amdgpu_device_ip_block_add(adev, &gmc_v7_4_ip_block);
  1321. amdgpu_device_ip_block_add(adev, &iceland_ih_ip_block);
  1322. amdgpu_device_ip_block_add(adev, &amdgpu_pp_ip_block);
  1323. if (adev->enable_virtual_display)
  1324. amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
  1325. amdgpu_device_ip_block_add(adev, &gfx_v8_0_ip_block);
  1326. amdgpu_device_ip_block_add(adev, &sdma_v2_4_ip_block);
  1327. break;
  1328. case CHIP_FIJI:
  1329. amdgpu_device_ip_block_add(adev, &vi_common_ip_block);
  1330. amdgpu_device_ip_block_add(adev, &gmc_v8_5_ip_block);
  1331. amdgpu_device_ip_block_add(adev, &tonga_ih_ip_block);
  1332. amdgpu_device_ip_block_add(adev, &amdgpu_pp_ip_block);
  1333. if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
  1334. amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
  1335. #if defined(CONFIG_DRM_AMD_DC)
  1336. else if (amdgpu_device_has_dc_support(adev))
  1337. amdgpu_device_ip_block_add(adev, &dm_ip_block);
  1338. #endif
  1339. else
  1340. amdgpu_device_ip_block_add(adev, &dce_v10_1_ip_block);
  1341. amdgpu_device_ip_block_add(adev, &gfx_v8_0_ip_block);
  1342. amdgpu_device_ip_block_add(adev, &sdma_v3_0_ip_block);
  1343. if (!amdgpu_sriov_vf(adev)) {
  1344. amdgpu_device_ip_block_add(adev, &uvd_v6_0_ip_block);
  1345. amdgpu_device_ip_block_add(adev, &vce_v3_0_ip_block);
  1346. }
  1347. break;
  1348. case CHIP_TONGA:
  1349. amdgpu_device_ip_block_add(adev, &vi_common_ip_block);
  1350. amdgpu_device_ip_block_add(adev, &gmc_v8_0_ip_block);
  1351. amdgpu_device_ip_block_add(adev, &tonga_ih_ip_block);
  1352. amdgpu_device_ip_block_add(adev, &amdgpu_pp_ip_block);
  1353. if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
  1354. amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
  1355. #if defined(CONFIG_DRM_AMD_DC)
  1356. else if (amdgpu_device_has_dc_support(adev))
  1357. amdgpu_device_ip_block_add(adev, &dm_ip_block);
  1358. #endif
  1359. else
  1360. amdgpu_device_ip_block_add(adev, &dce_v10_0_ip_block);
  1361. amdgpu_device_ip_block_add(adev, &gfx_v8_0_ip_block);
  1362. amdgpu_device_ip_block_add(adev, &sdma_v3_0_ip_block);
  1363. if (!amdgpu_sriov_vf(adev)) {
  1364. amdgpu_device_ip_block_add(adev, &uvd_v5_0_ip_block);
  1365. amdgpu_device_ip_block_add(adev, &vce_v3_0_ip_block);
  1366. }
  1367. break;
  1368. case CHIP_POLARIS11:
  1369. case CHIP_POLARIS10:
  1370. case CHIP_POLARIS12:
  1371. amdgpu_device_ip_block_add(adev, &vi_common_ip_block);
  1372. amdgpu_device_ip_block_add(adev, &gmc_v8_1_ip_block);
  1373. amdgpu_device_ip_block_add(adev, &tonga_ih_ip_block);
  1374. amdgpu_device_ip_block_add(adev, &amdgpu_pp_ip_block);
  1375. if (adev->enable_virtual_display)
  1376. amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
  1377. #if defined(CONFIG_DRM_AMD_DC)
  1378. else if (amdgpu_device_has_dc_support(adev))
  1379. amdgpu_device_ip_block_add(adev, &dm_ip_block);
  1380. #endif
  1381. else
  1382. amdgpu_device_ip_block_add(adev, &dce_v11_2_ip_block);
  1383. amdgpu_device_ip_block_add(adev, &gfx_v8_0_ip_block);
  1384. amdgpu_device_ip_block_add(adev, &sdma_v3_1_ip_block);
  1385. amdgpu_device_ip_block_add(adev, &uvd_v6_3_ip_block);
  1386. amdgpu_device_ip_block_add(adev, &vce_v3_4_ip_block);
  1387. break;
  1388. case CHIP_CARRIZO:
  1389. amdgpu_device_ip_block_add(adev, &vi_common_ip_block);
  1390. amdgpu_device_ip_block_add(adev, &gmc_v8_0_ip_block);
  1391. amdgpu_device_ip_block_add(adev, &cz_ih_ip_block);
  1392. amdgpu_device_ip_block_add(adev, &amdgpu_pp_ip_block);
  1393. if (adev->enable_virtual_display)
  1394. amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
  1395. #if defined(CONFIG_DRM_AMD_DC)
  1396. else if (amdgpu_device_has_dc_support(adev))
  1397. amdgpu_device_ip_block_add(adev, &dm_ip_block);
  1398. #endif
  1399. else
  1400. amdgpu_device_ip_block_add(adev, &dce_v11_0_ip_block);
  1401. amdgpu_device_ip_block_add(adev, &gfx_v8_0_ip_block);
  1402. amdgpu_device_ip_block_add(adev, &sdma_v3_0_ip_block);
  1403. amdgpu_device_ip_block_add(adev, &uvd_v6_0_ip_block);
  1404. amdgpu_device_ip_block_add(adev, &vce_v3_1_ip_block);
  1405. #if defined(CONFIG_DRM_AMD_ACP)
  1406. amdgpu_device_ip_block_add(adev, &acp_ip_block);
  1407. #endif
  1408. break;
  1409. case CHIP_STONEY:
  1410. amdgpu_device_ip_block_add(adev, &vi_common_ip_block);
  1411. amdgpu_device_ip_block_add(adev, &gmc_v8_0_ip_block);
  1412. amdgpu_device_ip_block_add(adev, &cz_ih_ip_block);
  1413. amdgpu_device_ip_block_add(adev, &amdgpu_pp_ip_block);
  1414. if (adev->enable_virtual_display)
  1415. amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
  1416. #if defined(CONFIG_DRM_AMD_DC)
  1417. else if (amdgpu_device_has_dc_support(adev))
  1418. amdgpu_device_ip_block_add(adev, &dm_ip_block);
  1419. #endif
  1420. else
  1421. amdgpu_device_ip_block_add(adev, &dce_v11_0_ip_block);
  1422. amdgpu_device_ip_block_add(adev, &gfx_v8_1_ip_block);
  1423. amdgpu_device_ip_block_add(adev, &sdma_v3_0_ip_block);
  1424. amdgpu_device_ip_block_add(adev, &uvd_v6_2_ip_block);
  1425. amdgpu_device_ip_block_add(adev, &vce_v3_4_ip_block);
  1426. #if defined(CONFIG_DRM_AMD_ACP)
  1427. amdgpu_device_ip_block_add(adev, &acp_ip_block);
  1428. #endif
  1429. break;
  1430. default:
  1431. /* FIXME: not supported yet */
  1432. return -EINVAL;
  1433. }
  1434. return 0;
  1435. }