uvd_v6_0.c 44 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Christian König <christian.koenig@amd.com>
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_uvd.h"
  28. #include "vid.h"
  29. #include "uvd/uvd_6_0_d.h"
  30. #include "uvd/uvd_6_0_sh_mask.h"
  31. #include "oss/oss_2_0_d.h"
  32. #include "oss/oss_2_0_sh_mask.h"
  33. #include "smu/smu_7_1_3_d.h"
  34. #include "smu/smu_7_1_3_sh_mask.h"
  35. #include "bif/bif_5_1_d.h"
  36. #include "gmc/gmc_8_1_d.h"
  37. #include "vi.h"
  38. /* Polaris10/11/12 firmware version */
  39. #define FW_1_130_16 ((1 << 24) | (130 << 16) | (16 << 8))
  40. static void uvd_v6_0_set_ring_funcs(struct amdgpu_device *adev);
  41. static void uvd_v6_0_set_enc_ring_funcs(struct amdgpu_device *adev);
  42. static void uvd_v6_0_set_irq_funcs(struct amdgpu_device *adev);
  43. static int uvd_v6_0_start(struct amdgpu_device *adev);
  44. static void uvd_v6_0_stop(struct amdgpu_device *adev);
  45. static void uvd_v6_0_set_sw_clock_gating(struct amdgpu_device *adev);
  46. static int uvd_v6_0_set_clockgating_state(void *handle,
  47. enum amd_clockgating_state state);
  48. static void uvd_v6_0_enable_mgcg(struct amdgpu_device *adev,
  49. bool enable);
  50. /**
  51. * uvd_v6_0_enc_support - get encode support status
  52. *
  53. * @adev: amdgpu_device pointer
  54. *
  55. * Returns the current hardware encode support status
  56. */
  57. static inline bool uvd_v6_0_enc_support(struct amdgpu_device *adev)
  58. {
  59. return ((adev->asic_type >= CHIP_POLARIS10) &&
  60. (adev->asic_type <= CHIP_POLARIS12) &&
  61. (!adev->uvd.fw_version || adev->uvd.fw_version >= FW_1_130_16));
  62. }
  63. /**
  64. * uvd_v6_0_ring_get_rptr - get read pointer
  65. *
  66. * @ring: amdgpu_ring pointer
  67. *
  68. * Returns the current hardware read pointer
  69. */
  70. static uint64_t uvd_v6_0_ring_get_rptr(struct amdgpu_ring *ring)
  71. {
  72. struct amdgpu_device *adev = ring->adev;
  73. return RREG32(mmUVD_RBC_RB_RPTR);
  74. }
  75. /**
  76. * uvd_v6_0_enc_ring_get_rptr - get enc read pointer
  77. *
  78. * @ring: amdgpu_ring pointer
  79. *
  80. * Returns the current hardware enc read pointer
  81. */
  82. static uint64_t uvd_v6_0_enc_ring_get_rptr(struct amdgpu_ring *ring)
  83. {
  84. struct amdgpu_device *adev = ring->adev;
  85. if (ring == &adev->uvd.ring_enc[0])
  86. return RREG32(mmUVD_RB_RPTR);
  87. else
  88. return RREG32(mmUVD_RB_RPTR2);
  89. }
  90. /**
  91. * uvd_v6_0_ring_get_wptr - get write pointer
  92. *
  93. * @ring: amdgpu_ring pointer
  94. *
  95. * Returns the current hardware write pointer
  96. */
  97. static uint64_t uvd_v6_0_ring_get_wptr(struct amdgpu_ring *ring)
  98. {
  99. struct amdgpu_device *adev = ring->adev;
  100. return RREG32(mmUVD_RBC_RB_WPTR);
  101. }
  102. /**
  103. * uvd_v6_0_enc_ring_get_wptr - get enc write pointer
  104. *
  105. * @ring: amdgpu_ring pointer
  106. *
  107. * Returns the current hardware enc write pointer
  108. */
  109. static uint64_t uvd_v6_0_enc_ring_get_wptr(struct amdgpu_ring *ring)
  110. {
  111. struct amdgpu_device *adev = ring->adev;
  112. if (ring == &adev->uvd.ring_enc[0])
  113. return RREG32(mmUVD_RB_WPTR);
  114. else
  115. return RREG32(mmUVD_RB_WPTR2);
  116. }
  117. /**
  118. * uvd_v6_0_ring_set_wptr - set write pointer
  119. *
  120. * @ring: amdgpu_ring pointer
  121. *
  122. * Commits the write pointer to the hardware
  123. */
  124. static void uvd_v6_0_ring_set_wptr(struct amdgpu_ring *ring)
  125. {
  126. struct amdgpu_device *adev = ring->adev;
  127. WREG32(mmUVD_RBC_RB_WPTR, lower_32_bits(ring->wptr));
  128. }
  129. /**
  130. * uvd_v6_0_enc_ring_set_wptr - set enc write pointer
  131. *
  132. * @ring: amdgpu_ring pointer
  133. *
  134. * Commits the enc write pointer to the hardware
  135. */
  136. static void uvd_v6_0_enc_ring_set_wptr(struct amdgpu_ring *ring)
  137. {
  138. struct amdgpu_device *adev = ring->adev;
  139. if (ring == &adev->uvd.ring_enc[0])
  140. WREG32(mmUVD_RB_WPTR,
  141. lower_32_bits(ring->wptr));
  142. else
  143. WREG32(mmUVD_RB_WPTR2,
  144. lower_32_bits(ring->wptr));
  145. }
  146. /**
  147. * uvd_v6_0_enc_ring_test_ring - test if UVD ENC ring is working
  148. *
  149. * @ring: the engine to test on
  150. *
  151. */
  152. static int uvd_v6_0_enc_ring_test_ring(struct amdgpu_ring *ring)
  153. {
  154. struct amdgpu_device *adev = ring->adev;
  155. uint32_t rptr = amdgpu_ring_get_rptr(ring);
  156. unsigned i;
  157. int r;
  158. r = amdgpu_ring_alloc(ring, 16);
  159. if (r) {
  160. DRM_ERROR("amdgpu: uvd enc failed to lock ring %d (%d).\n",
  161. ring->idx, r);
  162. return r;
  163. }
  164. amdgpu_ring_write(ring, HEVC_ENC_CMD_END);
  165. amdgpu_ring_commit(ring);
  166. for (i = 0; i < adev->usec_timeout; i++) {
  167. if (amdgpu_ring_get_rptr(ring) != rptr)
  168. break;
  169. DRM_UDELAY(1);
  170. }
  171. if (i < adev->usec_timeout) {
  172. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  173. ring->idx, i);
  174. } else {
  175. DRM_ERROR("amdgpu: ring %d test failed\n",
  176. ring->idx);
  177. r = -ETIMEDOUT;
  178. }
  179. return r;
  180. }
  181. /**
  182. * uvd_v6_0_enc_get_create_msg - generate a UVD ENC create msg
  183. *
  184. * @adev: amdgpu_device pointer
  185. * @ring: ring we should submit the msg to
  186. * @handle: session handle to use
  187. * @fence: optional fence to return
  188. *
  189. * Open up a stream for HW test
  190. */
  191. static int uvd_v6_0_enc_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
  192. struct dma_fence **fence)
  193. {
  194. const unsigned ib_size_dw = 16;
  195. struct amdgpu_job *job;
  196. struct amdgpu_ib *ib;
  197. struct dma_fence *f = NULL;
  198. uint64_t dummy;
  199. int i, r;
  200. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  201. if (r)
  202. return r;
  203. ib = &job->ibs[0];
  204. dummy = ib->gpu_addr + 1024;
  205. ib->length_dw = 0;
  206. ib->ptr[ib->length_dw++] = 0x00000018;
  207. ib->ptr[ib->length_dw++] = 0x00000001; /* session info */
  208. ib->ptr[ib->length_dw++] = handle;
  209. ib->ptr[ib->length_dw++] = 0x00010000;
  210. ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
  211. ib->ptr[ib->length_dw++] = dummy;
  212. ib->ptr[ib->length_dw++] = 0x00000014;
  213. ib->ptr[ib->length_dw++] = 0x00000002; /* task info */
  214. ib->ptr[ib->length_dw++] = 0x0000001c;
  215. ib->ptr[ib->length_dw++] = 0x00000001;
  216. ib->ptr[ib->length_dw++] = 0x00000000;
  217. ib->ptr[ib->length_dw++] = 0x00000008;
  218. ib->ptr[ib->length_dw++] = 0x08000001; /* op initialize */
  219. for (i = ib->length_dw; i < ib_size_dw; ++i)
  220. ib->ptr[i] = 0x0;
  221. r = amdgpu_ib_schedule(ring, 1, ib, NULL, &f);
  222. job->fence = dma_fence_get(f);
  223. if (r)
  224. goto err;
  225. amdgpu_job_free(job);
  226. if (fence)
  227. *fence = dma_fence_get(f);
  228. dma_fence_put(f);
  229. return 0;
  230. err:
  231. amdgpu_job_free(job);
  232. return r;
  233. }
  234. /**
  235. * uvd_v6_0_enc_get_destroy_msg - generate a UVD ENC destroy msg
  236. *
  237. * @adev: amdgpu_device pointer
  238. * @ring: ring we should submit the msg to
  239. * @handle: session handle to use
  240. * @fence: optional fence to return
  241. *
  242. * Close up a stream for HW test or if userspace failed to do so
  243. */
  244. static int uvd_v6_0_enc_get_destroy_msg(struct amdgpu_ring *ring,
  245. uint32_t handle,
  246. bool direct, struct dma_fence **fence)
  247. {
  248. const unsigned ib_size_dw = 16;
  249. struct amdgpu_job *job;
  250. struct amdgpu_ib *ib;
  251. struct dma_fence *f = NULL;
  252. uint64_t dummy;
  253. int i, r;
  254. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  255. if (r)
  256. return r;
  257. ib = &job->ibs[0];
  258. dummy = ib->gpu_addr + 1024;
  259. ib->length_dw = 0;
  260. ib->ptr[ib->length_dw++] = 0x00000018;
  261. ib->ptr[ib->length_dw++] = 0x00000001; /* session info */
  262. ib->ptr[ib->length_dw++] = handle;
  263. ib->ptr[ib->length_dw++] = 0x00010000;
  264. ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
  265. ib->ptr[ib->length_dw++] = dummy;
  266. ib->ptr[ib->length_dw++] = 0x00000014;
  267. ib->ptr[ib->length_dw++] = 0x00000002; /* task info */
  268. ib->ptr[ib->length_dw++] = 0x0000001c;
  269. ib->ptr[ib->length_dw++] = 0x00000001;
  270. ib->ptr[ib->length_dw++] = 0x00000000;
  271. ib->ptr[ib->length_dw++] = 0x00000008;
  272. ib->ptr[ib->length_dw++] = 0x08000002; /* op close session */
  273. for (i = ib->length_dw; i < ib_size_dw; ++i)
  274. ib->ptr[i] = 0x0;
  275. if (direct) {
  276. r = amdgpu_ib_schedule(ring, 1, ib, NULL, &f);
  277. job->fence = dma_fence_get(f);
  278. if (r)
  279. goto err;
  280. amdgpu_job_free(job);
  281. } else {
  282. r = amdgpu_job_submit(job, ring, &ring->adev->vce.entity,
  283. AMDGPU_FENCE_OWNER_UNDEFINED, &f);
  284. if (r)
  285. goto err;
  286. }
  287. if (fence)
  288. *fence = dma_fence_get(f);
  289. dma_fence_put(f);
  290. return 0;
  291. err:
  292. amdgpu_job_free(job);
  293. return r;
  294. }
  295. /**
  296. * uvd_v6_0_enc_ring_test_ib - test if UVD ENC IBs are working
  297. *
  298. * @ring: the engine to test on
  299. *
  300. */
  301. static int uvd_v6_0_enc_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  302. {
  303. struct dma_fence *fence = NULL;
  304. long r;
  305. r = uvd_v6_0_enc_get_create_msg(ring, 1, NULL);
  306. if (r) {
  307. DRM_ERROR("amdgpu: failed to get create msg (%ld).\n", r);
  308. goto error;
  309. }
  310. r = uvd_v6_0_enc_get_destroy_msg(ring, 1, true, &fence);
  311. if (r) {
  312. DRM_ERROR("amdgpu: failed to get destroy ib (%ld).\n", r);
  313. goto error;
  314. }
  315. r = dma_fence_wait_timeout(fence, false, timeout);
  316. if (r == 0) {
  317. DRM_ERROR("amdgpu: IB test timed out.\n");
  318. r = -ETIMEDOUT;
  319. } else if (r < 0) {
  320. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  321. } else {
  322. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  323. r = 0;
  324. }
  325. error:
  326. dma_fence_put(fence);
  327. return r;
  328. }
  329. static int uvd_v6_0_early_init(void *handle)
  330. {
  331. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  332. if (!(adev->flags & AMD_IS_APU) &&
  333. (RREG32_SMC(ixCC_HARVEST_FUSES) & CC_HARVEST_FUSES__UVD_DISABLE_MASK))
  334. return -ENOENT;
  335. uvd_v6_0_set_ring_funcs(adev);
  336. if (uvd_v6_0_enc_support(adev)) {
  337. adev->uvd.num_enc_rings = 2;
  338. uvd_v6_0_set_enc_ring_funcs(adev);
  339. }
  340. uvd_v6_0_set_irq_funcs(adev);
  341. return 0;
  342. }
  343. static int uvd_v6_0_sw_init(void *handle)
  344. {
  345. struct amdgpu_ring *ring;
  346. int i, r;
  347. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  348. /* UVD TRAP */
  349. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 124, &adev->uvd.irq);
  350. if (r)
  351. return r;
  352. /* UVD ENC TRAP */
  353. if (uvd_v6_0_enc_support(adev)) {
  354. for (i = 0; i < adev->uvd.num_enc_rings; ++i) {
  355. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, i + 119, &adev->uvd.irq);
  356. if (r)
  357. return r;
  358. }
  359. }
  360. r = amdgpu_uvd_sw_init(adev);
  361. if (r)
  362. return r;
  363. if (!uvd_v6_0_enc_support(adev)) {
  364. for (i = 0; i < adev->uvd.num_enc_rings; ++i)
  365. adev->uvd.ring_enc[i].funcs = NULL;
  366. adev->uvd.irq.num_types = 1;
  367. adev->uvd.num_enc_rings = 0;
  368. DRM_INFO("UVD ENC is disabled\n");
  369. } else {
  370. struct drm_sched_rq *rq;
  371. ring = &adev->uvd.ring_enc[0];
  372. rq = &ring->sched.sched_rq[DRM_SCHED_PRIORITY_NORMAL];
  373. r = drm_sched_entity_init(&ring->sched, &adev->uvd.entity_enc,
  374. rq, amdgpu_sched_jobs, NULL);
  375. if (r) {
  376. DRM_ERROR("Failed setting up UVD ENC run queue.\n");
  377. return r;
  378. }
  379. }
  380. r = amdgpu_uvd_resume(adev);
  381. if (r)
  382. return r;
  383. ring = &adev->uvd.ring;
  384. sprintf(ring->name, "uvd");
  385. r = amdgpu_ring_init(adev, ring, 512, &adev->uvd.irq, 0);
  386. if (r)
  387. return r;
  388. if (uvd_v6_0_enc_support(adev)) {
  389. for (i = 0; i < adev->uvd.num_enc_rings; ++i) {
  390. ring = &adev->uvd.ring_enc[i];
  391. sprintf(ring->name, "uvd_enc%d", i);
  392. r = amdgpu_ring_init(adev, ring, 512, &adev->uvd.irq, 0);
  393. if (r)
  394. return r;
  395. }
  396. }
  397. return r;
  398. }
  399. static int uvd_v6_0_sw_fini(void *handle)
  400. {
  401. int i, r;
  402. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  403. r = amdgpu_uvd_suspend(adev);
  404. if (r)
  405. return r;
  406. if (uvd_v6_0_enc_support(adev)) {
  407. drm_sched_entity_fini(&adev->uvd.ring_enc[0].sched, &adev->uvd.entity_enc);
  408. for (i = 0; i < adev->uvd.num_enc_rings; ++i)
  409. amdgpu_ring_fini(&adev->uvd.ring_enc[i]);
  410. }
  411. return amdgpu_uvd_sw_fini(adev);
  412. }
  413. /**
  414. * uvd_v6_0_hw_init - start and test UVD block
  415. *
  416. * @adev: amdgpu_device pointer
  417. *
  418. * Initialize the hardware, boot up the VCPU and do some testing
  419. */
  420. static int uvd_v6_0_hw_init(void *handle)
  421. {
  422. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  423. struct amdgpu_ring *ring = &adev->uvd.ring;
  424. uint32_t tmp;
  425. int i, r;
  426. amdgpu_asic_set_uvd_clocks(adev, 10000, 10000);
  427. uvd_v6_0_set_clockgating_state(adev, AMD_CG_STATE_UNGATE);
  428. uvd_v6_0_enable_mgcg(adev, true);
  429. ring->ready = true;
  430. r = amdgpu_ring_test_ring(ring);
  431. if (r) {
  432. ring->ready = false;
  433. goto done;
  434. }
  435. r = amdgpu_ring_alloc(ring, 10);
  436. if (r) {
  437. DRM_ERROR("amdgpu: ring failed to lock UVD ring (%d).\n", r);
  438. goto done;
  439. }
  440. tmp = PACKET0(mmUVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL, 0);
  441. amdgpu_ring_write(ring, tmp);
  442. amdgpu_ring_write(ring, 0xFFFFF);
  443. tmp = PACKET0(mmUVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL, 0);
  444. amdgpu_ring_write(ring, tmp);
  445. amdgpu_ring_write(ring, 0xFFFFF);
  446. tmp = PACKET0(mmUVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL, 0);
  447. amdgpu_ring_write(ring, tmp);
  448. amdgpu_ring_write(ring, 0xFFFFF);
  449. /* Clear timeout status bits */
  450. amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_TIMEOUT_STATUS, 0));
  451. amdgpu_ring_write(ring, 0x8);
  452. amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_CNTL, 0));
  453. amdgpu_ring_write(ring, 3);
  454. amdgpu_ring_commit(ring);
  455. if (uvd_v6_0_enc_support(adev)) {
  456. for (i = 0; i < adev->uvd.num_enc_rings; ++i) {
  457. ring = &adev->uvd.ring_enc[i];
  458. ring->ready = true;
  459. r = amdgpu_ring_test_ring(ring);
  460. if (r) {
  461. ring->ready = false;
  462. goto done;
  463. }
  464. }
  465. }
  466. done:
  467. if (!r) {
  468. if (uvd_v6_0_enc_support(adev))
  469. DRM_INFO("UVD and UVD ENC initialized successfully.\n");
  470. else
  471. DRM_INFO("UVD initialized successfully.\n");
  472. }
  473. return r;
  474. }
  475. /**
  476. * uvd_v6_0_hw_fini - stop the hardware block
  477. *
  478. * @adev: amdgpu_device pointer
  479. *
  480. * Stop the UVD block, mark ring as not ready any more
  481. */
  482. static int uvd_v6_0_hw_fini(void *handle)
  483. {
  484. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  485. struct amdgpu_ring *ring = &adev->uvd.ring;
  486. if (RREG32(mmUVD_STATUS) != 0)
  487. uvd_v6_0_stop(adev);
  488. ring->ready = false;
  489. return 0;
  490. }
  491. static int uvd_v6_0_suspend(void *handle)
  492. {
  493. int r;
  494. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  495. r = uvd_v6_0_hw_fini(adev);
  496. if (r)
  497. return r;
  498. return amdgpu_uvd_suspend(adev);
  499. }
  500. static int uvd_v6_0_resume(void *handle)
  501. {
  502. int r;
  503. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  504. r = amdgpu_uvd_resume(adev);
  505. if (r)
  506. return r;
  507. return uvd_v6_0_hw_init(adev);
  508. }
  509. /**
  510. * uvd_v6_0_mc_resume - memory controller programming
  511. *
  512. * @adev: amdgpu_device pointer
  513. *
  514. * Let the UVD memory controller know it's offsets
  515. */
  516. static void uvd_v6_0_mc_resume(struct amdgpu_device *adev)
  517. {
  518. uint64_t offset;
  519. uint32_t size;
  520. /* programm memory controller bits 0-27 */
  521. WREG32(mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
  522. lower_32_bits(adev->uvd.gpu_addr));
  523. WREG32(mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH,
  524. upper_32_bits(adev->uvd.gpu_addr));
  525. offset = AMDGPU_UVD_FIRMWARE_OFFSET;
  526. size = AMDGPU_UVD_FIRMWARE_SIZE(adev);
  527. WREG32(mmUVD_VCPU_CACHE_OFFSET0, offset >> 3);
  528. WREG32(mmUVD_VCPU_CACHE_SIZE0, size);
  529. offset += size;
  530. size = AMDGPU_UVD_HEAP_SIZE;
  531. WREG32(mmUVD_VCPU_CACHE_OFFSET1, offset >> 3);
  532. WREG32(mmUVD_VCPU_CACHE_SIZE1, size);
  533. offset += size;
  534. size = AMDGPU_UVD_STACK_SIZE +
  535. (AMDGPU_UVD_SESSION_SIZE * adev->uvd.max_handles);
  536. WREG32(mmUVD_VCPU_CACHE_OFFSET2, offset >> 3);
  537. WREG32(mmUVD_VCPU_CACHE_SIZE2, size);
  538. WREG32(mmUVD_UDEC_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  539. WREG32(mmUVD_UDEC_DB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  540. WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  541. WREG32(mmUVD_GP_SCRATCH4, adev->uvd.max_handles);
  542. }
  543. #if 0
  544. static void cz_set_uvd_clock_gating_branches(struct amdgpu_device *adev,
  545. bool enable)
  546. {
  547. u32 data, data1;
  548. data = RREG32(mmUVD_CGC_GATE);
  549. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  550. if (enable) {
  551. data |= UVD_CGC_GATE__SYS_MASK |
  552. UVD_CGC_GATE__UDEC_MASK |
  553. UVD_CGC_GATE__MPEG2_MASK |
  554. UVD_CGC_GATE__RBC_MASK |
  555. UVD_CGC_GATE__LMI_MC_MASK |
  556. UVD_CGC_GATE__IDCT_MASK |
  557. UVD_CGC_GATE__MPRD_MASK |
  558. UVD_CGC_GATE__MPC_MASK |
  559. UVD_CGC_GATE__LBSI_MASK |
  560. UVD_CGC_GATE__LRBBM_MASK |
  561. UVD_CGC_GATE__UDEC_RE_MASK |
  562. UVD_CGC_GATE__UDEC_CM_MASK |
  563. UVD_CGC_GATE__UDEC_IT_MASK |
  564. UVD_CGC_GATE__UDEC_DB_MASK |
  565. UVD_CGC_GATE__UDEC_MP_MASK |
  566. UVD_CGC_GATE__WCB_MASK |
  567. UVD_CGC_GATE__VCPU_MASK |
  568. UVD_CGC_GATE__SCPU_MASK;
  569. data1 |= UVD_SUVD_CGC_GATE__SRE_MASK |
  570. UVD_SUVD_CGC_GATE__SIT_MASK |
  571. UVD_SUVD_CGC_GATE__SMP_MASK |
  572. UVD_SUVD_CGC_GATE__SCM_MASK |
  573. UVD_SUVD_CGC_GATE__SDB_MASK |
  574. UVD_SUVD_CGC_GATE__SRE_H264_MASK |
  575. UVD_SUVD_CGC_GATE__SRE_HEVC_MASK |
  576. UVD_SUVD_CGC_GATE__SIT_H264_MASK |
  577. UVD_SUVD_CGC_GATE__SIT_HEVC_MASK |
  578. UVD_SUVD_CGC_GATE__SCM_H264_MASK |
  579. UVD_SUVD_CGC_GATE__SCM_HEVC_MASK |
  580. UVD_SUVD_CGC_GATE__SDB_H264_MASK |
  581. UVD_SUVD_CGC_GATE__SDB_HEVC_MASK;
  582. } else {
  583. data &= ~(UVD_CGC_GATE__SYS_MASK |
  584. UVD_CGC_GATE__UDEC_MASK |
  585. UVD_CGC_GATE__MPEG2_MASK |
  586. UVD_CGC_GATE__RBC_MASK |
  587. UVD_CGC_GATE__LMI_MC_MASK |
  588. UVD_CGC_GATE__LMI_UMC_MASK |
  589. UVD_CGC_GATE__IDCT_MASK |
  590. UVD_CGC_GATE__MPRD_MASK |
  591. UVD_CGC_GATE__MPC_MASK |
  592. UVD_CGC_GATE__LBSI_MASK |
  593. UVD_CGC_GATE__LRBBM_MASK |
  594. UVD_CGC_GATE__UDEC_RE_MASK |
  595. UVD_CGC_GATE__UDEC_CM_MASK |
  596. UVD_CGC_GATE__UDEC_IT_MASK |
  597. UVD_CGC_GATE__UDEC_DB_MASK |
  598. UVD_CGC_GATE__UDEC_MP_MASK |
  599. UVD_CGC_GATE__WCB_MASK |
  600. UVD_CGC_GATE__VCPU_MASK |
  601. UVD_CGC_GATE__SCPU_MASK);
  602. data1 &= ~(UVD_SUVD_CGC_GATE__SRE_MASK |
  603. UVD_SUVD_CGC_GATE__SIT_MASK |
  604. UVD_SUVD_CGC_GATE__SMP_MASK |
  605. UVD_SUVD_CGC_GATE__SCM_MASK |
  606. UVD_SUVD_CGC_GATE__SDB_MASK |
  607. UVD_SUVD_CGC_GATE__SRE_H264_MASK |
  608. UVD_SUVD_CGC_GATE__SRE_HEVC_MASK |
  609. UVD_SUVD_CGC_GATE__SIT_H264_MASK |
  610. UVD_SUVD_CGC_GATE__SIT_HEVC_MASK |
  611. UVD_SUVD_CGC_GATE__SCM_H264_MASK |
  612. UVD_SUVD_CGC_GATE__SCM_HEVC_MASK |
  613. UVD_SUVD_CGC_GATE__SDB_H264_MASK |
  614. UVD_SUVD_CGC_GATE__SDB_HEVC_MASK);
  615. }
  616. WREG32(mmUVD_CGC_GATE, data);
  617. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  618. }
  619. #endif
  620. /**
  621. * uvd_v6_0_start - start UVD block
  622. *
  623. * @adev: amdgpu_device pointer
  624. *
  625. * Setup and start the UVD block
  626. */
  627. static int uvd_v6_0_start(struct amdgpu_device *adev)
  628. {
  629. struct amdgpu_ring *ring = &adev->uvd.ring;
  630. uint32_t rb_bufsz, tmp;
  631. uint32_t lmi_swap_cntl;
  632. uint32_t mp_swap_cntl;
  633. int i, j, r;
  634. /* disable DPG */
  635. WREG32_P(mmUVD_POWER_STATUS, 0, ~UVD_POWER_STATUS__UVD_PG_MODE_MASK);
  636. /* disable byte swapping */
  637. lmi_swap_cntl = 0;
  638. mp_swap_cntl = 0;
  639. uvd_v6_0_mc_resume(adev);
  640. /* disable interupt */
  641. WREG32_FIELD(UVD_MASTINT_EN, VCPU_EN, 0);
  642. /* stall UMC and register bus before resetting VCPU */
  643. WREG32_FIELD(UVD_LMI_CTRL2, STALL_ARB_UMC, 1);
  644. mdelay(1);
  645. /* put LMI, VCPU, RBC etc... into reset */
  646. WREG32(mmUVD_SOFT_RESET,
  647. UVD_SOFT_RESET__LMI_SOFT_RESET_MASK |
  648. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK |
  649. UVD_SOFT_RESET__LBSI_SOFT_RESET_MASK |
  650. UVD_SOFT_RESET__RBC_SOFT_RESET_MASK |
  651. UVD_SOFT_RESET__CSM_SOFT_RESET_MASK |
  652. UVD_SOFT_RESET__CXW_SOFT_RESET_MASK |
  653. UVD_SOFT_RESET__TAP_SOFT_RESET_MASK |
  654. UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK);
  655. mdelay(5);
  656. /* take UVD block out of reset */
  657. WREG32_FIELD(SRBM_SOFT_RESET, SOFT_RESET_UVD, 0);
  658. mdelay(5);
  659. /* initialize UVD memory controller */
  660. WREG32(mmUVD_LMI_CTRL,
  661. (0x40 << UVD_LMI_CTRL__WRITE_CLEAN_TIMER__SHIFT) |
  662. UVD_LMI_CTRL__WRITE_CLEAN_TIMER_EN_MASK |
  663. UVD_LMI_CTRL__DATA_COHERENCY_EN_MASK |
  664. UVD_LMI_CTRL__VCPU_DATA_COHERENCY_EN_MASK |
  665. UVD_LMI_CTRL__REQ_MODE_MASK |
  666. UVD_LMI_CTRL__DISABLE_ON_FWV_FAIL_MASK);
  667. #ifdef __BIG_ENDIAN
  668. /* swap (8 in 32) RB and IB */
  669. lmi_swap_cntl = 0xa;
  670. mp_swap_cntl = 0;
  671. #endif
  672. WREG32(mmUVD_LMI_SWAP_CNTL, lmi_swap_cntl);
  673. WREG32(mmUVD_MP_SWAP_CNTL, mp_swap_cntl);
  674. WREG32(mmUVD_MPC_SET_MUXA0, 0x40c2040);
  675. WREG32(mmUVD_MPC_SET_MUXA1, 0x0);
  676. WREG32(mmUVD_MPC_SET_MUXB0, 0x40c2040);
  677. WREG32(mmUVD_MPC_SET_MUXB1, 0x0);
  678. WREG32(mmUVD_MPC_SET_ALU, 0);
  679. WREG32(mmUVD_MPC_SET_MUX, 0x88);
  680. /* take all subblocks out of reset, except VCPU */
  681. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  682. mdelay(5);
  683. /* enable VCPU clock */
  684. WREG32(mmUVD_VCPU_CNTL, UVD_VCPU_CNTL__CLK_EN_MASK);
  685. /* enable UMC */
  686. WREG32_FIELD(UVD_LMI_CTRL2, STALL_ARB_UMC, 0);
  687. /* boot up the VCPU */
  688. WREG32(mmUVD_SOFT_RESET, 0);
  689. mdelay(10);
  690. for (i = 0; i < 10; ++i) {
  691. uint32_t status;
  692. for (j = 0; j < 100; ++j) {
  693. status = RREG32(mmUVD_STATUS);
  694. if (status & 2)
  695. break;
  696. mdelay(10);
  697. }
  698. r = 0;
  699. if (status & 2)
  700. break;
  701. DRM_ERROR("UVD not responding, trying to reset the VCPU!!!\n");
  702. WREG32_FIELD(UVD_SOFT_RESET, VCPU_SOFT_RESET, 1);
  703. mdelay(10);
  704. WREG32_FIELD(UVD_SOFT_RESET, VCPU_SOFT_RESET, 0);
  705. mdelay(10);
  706. r = -1;
  707. }
  708. if (r) {
  709. DRM_ERROR("UVD not responding, giving up!!!\n");
  710. return r;
  711. }
  712. /* enable master interrupt */
  713. WREG32_P(mmUVD_MASTINT_EN,
  714. (UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK),
  715. ~(UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK));
  716. /* clear the bit 4 of UVD_STATUS */
  717. WREG32_P(mmUVD_STATUS, 0, ~(2 << UVD_STATUS__VCPU_REPORT__SHIFT));
  718. /* force RBC into idle state */
  719. rb_bufsz = order_base_2(ring->ring_size);
  720. tmp = REG_SET_FIELD(0, UVD_RBC_RB_CNTL, RB_BUFSZ, rb_bufsz);
  721. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_BLKSZ, 1);
  722. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_FETCH, 1);
  723. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_WPTR_POLL_EN, 0);
  724. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_UPDATE, 1);
  725. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_RPTR_WR_EN, 1);
  726. WREG32(mmUVD_RBC_RB_CNTL, tmp);
  727. /* set the write pointer delay */
  728. WREG32(mmUVD_RBC_RB_WPTR_CNTL, 0);
  729. /* set the wb address */
  730. WREG32(mmUVD_RBC_RB_RPTR_ADDR, (upper_32_bits(ring->gpu_addr) >> 2));
  731. /* programm the RB_BASE for ring buffer */
  732. WREG32(mmUVD_LMI_RBC_RB_64BIT_BAR_LOW,
  733. lower_32_bits(ring->gpu_addr));
  734. WREG32(mmUVD_LMI_RBC_RB_64BIT_BAR_HIGH,
  735. upper_32_bits(ring->gpu_addr));
  736. /* Initialize the ring buffer's read and write pointers */
  737. WREG32(mmUVD_RBC_RB_RPTR, 0);
  738. ring->wptr = RREG32(mmUVD_RBC_RB_RPTR);
  739. WREG32(mmUVD_RBC_RB_WPTR, lower_32_bits(ring->wptr));
  740. WREG32_FIELD(UVD_RBC_RB_CNTL, RB_NO_FETCH, 0);
  741. if (uvd_v6_0_enc_support(adev)) {
  742. ring = &adev->uvd.ring_enc[0];
  743. WREG32(mmUVD_RB_RPTR, lower_32_bits(ring->wptr));
  744. WREG32(mmUVD_RB_WPTR, lower_32_bits(ring->wptr));
  745. WREG32(mmUVD_RB_BASE_LO, ring->gpu_addr);
  746. WREG32(mmUVD_RB_BASE_HI, upper_32_bits(ring->gpu_addr));
  747. WREG32(mmUVD_RB_SIZE, ring->ring_size / 4);
  748. ring = &adev->uvd.ring_enc[1];
  749. WREG32(mmUVD_RB_RPTR2, lower_32_bits(ring->wptr));
  750. WREG32(mmUVD_RB_WPTR2, lower_32_bits(ring->wptr));
  751. WREG32(mmUVD_RB_BASE_LO2, ring->gpu_addr);
  752. WREG32(mmUVD_RB_BASE_HI2, upper_32_bits(ring->gpu_addr));
  753. WREG32(mmUVD_RB_SIZE2, ring->ring_size / 4);
  754. }
  755. return 0;
  756. }
  757. /**
  758. * uvd_v6_0_stop - stop UVD block
  759. *
  760. * @adev: amdgpu_device pointer
  761. *
  762. * stop the UVD block
  763. */
  764. static void uvd_v6_0_stop(struct amdgpu_device *adev)
  765. {
  766. /* force RBC into idle state */
  767. WREG32(mmUVD_RBC_RB_CNTL, 0x11010101);
  768. /* Stall UMC and register bus before resetting VCPU */
  769. WREG32_P(mmUVD_LMI_CTRL2, 1 << 8, ~(1 << 8));
  770. mdelay(1);
  771. /* put VCPU into reset */
  772. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  773. mdelay(5);
  774. /* disable VCPU clock */
  775. WREG32(mmUVD_VCPU_CNTL, 0x0);
  776. /* Unstall UMC and register bus */
  777. WREG32_P(mmUVD_LMI_CTRL2, 0, ~(1 << 8));
  778. WREG32(mmUVD_STATUS, 0);
  779. }
  780. /**
  781. * uvd_v6_0_ring_emit_fence - emit an fence & trap command
  782. *
  783. * @ring: amdgpu_ring pointer
  784. * @fence: fence to emit
  785. *
  786. * Write a fence and a trap command to the ring.
  787. */
  788. static void uvd_v6_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  789. unsigned flags)
  790. {
  791. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  792. amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
  793. amdgpu_ring_write(ring, seq);
  794. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  795. amdgpu_ring_write(ring, addr & 0xffffffff);
  796. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  797. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xff);
  798. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  799. amdgpu_ring_write(ring, 0);
  800. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  801. amdgpu_ring_write(ring, 0);
  802. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  803. amdgpu_ring_write(ring, 0);
  804. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  805. amdgpu_ring_write(ring, 2);
  806. }
  807. /**
  808. * uvd_v6_0_enc_ring_emit_fence - emit an enc fence & trap command
  809. *
  810. * @ring: amdgpu_ring pointer
  811. * @fence: fence to emit
  812. *
  813. * Write enc a fence and a trap command to the ring.
  814. */
  815. static void uvd_v6_0_enc_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  816. u64 seq, unsigned flags)
  817. {
  818. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  819. amdgpu_ring_write(ring, HEVC_ENC_CMD_FENCE);
  820. amdgpu_ring_write(ring, addr);
  821. amdgpu_ring_write(ring, upper_32_bits(addr));
  822. amdgpu_ring_write(ring, seq);
  823. amdgpu_ring_write(ring, HEVC_ENC_CMD_TRAP);
  824. }
  825. /**
  826. * uvd_v6_0_ring_test_ring - register write test
  827. *
  828. * @ring: amdgpu_ring pointer
  829. *
  830. * Test if we can successfully write to the context register
  831. */
  832. static int uvd_v6_0_ring_test_ring(struct amdgpu_ring *ring)
  833. {
  834. struct amdgpu_device *adev = ring->adev;
  835. uint32_t tmp = 0;
  836. unsigned i;
  837. int r;
  838. WREG32(mmUVD_CONTEXT_ID, 0xCAFEDEAD);
  839. r = amdgpu_ring_alloc(ring, 3);
  840. if (r) {
  841. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  842. ring->idx, r);
  843. return r;
  844. }
  845. amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
  846. amdgpu_ring_write(ring, 0xDEADBEEF);
  847. amdgpu_ring_commit(ring);
  848. for (i = 0; i < adev->usec_timeout; i++) {
  849. tmp = RREG32(mmUVD_CONTEXT_ID);
  850. if (tmp == 0xDEADBEEF)
  851. break;
  852. DRM_UDELAY(1);
  853. }
  854. if (i < adev->usec_timeout) {
  855. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  856. ring->idx, i);
  857. } else {
  858. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  859. ring->idx, tmp);
  860. r = -EINVAL;
  861. }
  862. return r;
  863. }
  864. /**
  865. * uvd_v6_0_ring_emit_ib - execute indirect buffer
  866. *
  867. * @ring: amdgpu_ring pointer
  868. * @ib: indirect buffer to execute
  869. *
  870. * Write ring commands to execute the indirect buffer
  871. */
  872. static void uvd_v6_0_ring_emit_ib(struct amdgpu_ring *ring,
  873. struct amdgpu_ib *ib,
  874. unsigned vmid, bool ctx_switch)
  875. {
  876. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_VMID, 0));
  877. amdgpu_ring_write(ring, vmid);
  878. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_64BIT_BAR_LOW, 0));
  879. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  880. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_64BIT_BAR_HIGH, 0));
  881. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  882. amdgpu_ring_write(ring, PACKET0(mmUVD_RBC_IB_SIZE, 0));
  883. amdgpu_ring_write(ring, ib->length_dw);
  884. }
  885. /**
  886. * uvd_v6_0_enc_ring_emit_ib - enc execute indirect buffer
  887. *
  888. * @ring: amdgpu_ring pointer
  889. * @ib: indirect buffer to execute
  890. *
  891. * Write enc ring commands to execute the indirect buffer
  892. */
  893. static void uvd_v6_0_enc_ring_emit_ib(struct amdgpu_ring *ring,
  894. struct amdgpu_ib *ib, unsigned int vmid, bool ctx_switch)
  895. {
  896. amdgpu_ring_write(ring, HEVC_ENC_CMD_IB_VM);
  897. amdgpu_ring_write(ring, vmid);
  898. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  899. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  900. amdgpu_ring_write(ring, ib->length_dw);
  901. }
  902. static void uvd_v6_0_ring_emit_wreg(struct amdgpu_ring *ring,
  903. uint32_t reg, uint32_t val)
  904. {
  905. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  906. amdgpu_ring_write(ring, reg << 2);
  907. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  908. amdgpu_ring_write(ring, val);
  909. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  910. amdgpu_ring_write(ring, 0x8);
  911. }
  912. static void uvd_v6_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  913. unsigned vmid, uint64_t pd_addr)
  914. {
  915. amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
  916. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  917. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
  918. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  919. amdgpu_ring_write(ring, 0);
  920. amdgpu_ring_write(ring, PACKET0(mmUVD_GP_SCRATCH8, 0));
  921. amdgpu_ring_write(ring, 1 << vmid); /* mask */
  922. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  923. amdgpu_ring_write(ring, 0xC);
  924. }
  925. static void uvd_v6_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  926. {
  927. uint32_t seq = ring->fence_drv.sync_seq;
  928. uint64_t addr = ring->fence_drv.gpu_addr;
  929. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  930. amdgpu_ring_write(ring, lower_32_bits(addr));
  931. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  932. amdgpu_ring_write(ring, upper_32_bits(addr));
  933. amdgpu_ring_write(ring, PACKET0(mmUVD_GP_SCRATCH8, 0));
  934. amdgpu_ring_write(ring, 0xffffffff); /* mask */
  935. amdgpu_ring_write(ring, PACKET0(mmUVD_GP_SCRATCH9, 0));
  936. amdgpu_ring_write(ring, seq);
  937. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  938. amdgpu_ring_write(ring, 0xE);
  939. }
  940. static void uvd_v6_0_enc_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  941. {
  942. uint32_t seq = ring->fence_drv.sync_seq;
  943. uint64_t addr = ring->fence_drv.gpu_addr;
  944. amdgpu_ring_write(ring, HEVC_ENC_CMD_WAIT_GE);
  945. amdgpu_ring_write(ring, lower_32_bits(addr));
  946. amdgpu_ring_write(ring, upper_32_bits(addr));
  947. amdgpu_ring_write(ring, seq);
  948. }
  949. static void uvd_v6_0_enc_ring_insert_end(struct amdgpu_ring *ring)
  950. {
  951. amdgpu_ring_write(ring, HEVC_ENC_CMD_END);
  952. }
  953. static void uvd_v6_0_enc_ring_emit_vm_flush(struct amdgpu_ring *ring,
  954. unsigned int vmid, uint64_t pd_addr)
  955. {
  956. amdgpu_ring_write(ring, HEVC_ENC_CMD_UPDATE_PTB);
  957. amdgpu_ring_write(ring, vmid);
  958. amdgpu_ring_write(ring, pd_addr >> 12);
  959. amdgpu_ring_write(ring, HEVC_ENC_CMD_FLUSH_TLB);
  960. amdgpu_ring_write(ring, vmid);
  961. }
  962. static bool uvd_v6_0_is_idle(void *handle)
  963. {
  964. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  965. return !(RREG32(mmSRBM_STATUS) & SRBM_STATUS__UVD_BUSY_MASK);
  966. }
  967. static int uvd_v6_0_wait_for_idle(void *handle)
  968. {
  969. unsigned i;
  970. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  971. for (i = 0; i < adev->usec_timeout; i++) {
  972. if (uvd_v6_0_is_idle(handle))
  973. return 0;
  974. }
  975. return -ETIMEDOUT;
  976. }
  977. #define AMDGPU_UVD_STATUS_BUSY_MASK 0xfd
  978. static bool uvd_v6_0_check_soft_reset(void *handle)
  979. {
  980. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  981. u32 srbm_soft_reset = 0;
  982. u32 tmp = RREG32(mmSRBM_STATUS);
  983. if (REG_GET_FIELD(tmp, SRBM_STATUS, UVD_RQ_PENDING) ||
  984. REG_GET_FIELD(tmp, SRBM_STATUS, UVD_BUSY) ||
  985. (RREG32(mmUVD_STATUS) & AMDGPU_UVD_STATUS_BUSY_MASK))
  986. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_UVD, 1);
  987. if (srbm_soft_reset) {
  988. adev->uvd.srbm_soft_reset = srbm_soft_reset;
  989. return true;
  990. } else {
  991. adev->uvd.srbm_soft_reset = 0;
  992. return false;
  993. }
  994. }
  995. static int uvd_v6_0_pre_soft_reset(void *handle)
  996. {
  997. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  998. if (!adev->uvd.srbm_soft_reset)
  999. return 0;
  1000. uvd_v6_0_stop(adev);
  1001. return 0;
  1002. }
  1003. static int uvd_v6_0_soft_reset(void *handle)
  1004. {
  1005. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1006. u32 srbm_soft_reset;
  1007. if (!adev->uvd.srbm_soft_reset)
  1008. return 0;
  1009. srbm_soft_reset = adev->uvd.srbm_soft_reset;
  1010. if (srbm_soft_reset) {
  1011. u32 tmp;
  1012. tmp = RREG32(mmSRBM_SOFT_RESET);
  1013. tmp |= srbm_soft_reset;
  1014. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1015. WREG32(mmSRBM_SOFT_RESET, tmp);
  1016. tmp = RREG32(mmSRBM_SOFT_RESET);
  1017. udelay(50);
  1018. tmp &= ~srbm_soft_reset;
  1019. WREG32(mmSRBM_SOFT_RESET, tmp);
  1020. tmp = RREG32(mmSRBM_SOFT_RESET);
  1021. /* Wait a little for things to settle down */
  1022. udelay(50);
  1023. }
  1024. return 0;
  1025. }
  1026. static int uvd_v6_0_post_soft_reset(void *handle)
  1027. {
  1028. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1029. if (!adev->uvd.srbm_soft_reset)
  1030. return 0;
  1031. mdelay(5);
  1032. return uvd_v6_0_start(adev);
  1033. }
  1034. static int uvd_v6_0_set_interrupt_state(struct amdgpu_device *adev,
  1035. struct amdgpu_irq_src *source,
  1036. unsigned type,
  1037. enum amdgpu_interrupt_state state)
  1038. {
  1039. // TODO
  1040. return 0;
  1041. }
  1042. static int uvd_v6_0_process_interrupt(struct amdgpu_device *adev,
  1043. struct amdgpu_irq_src *source,
  1044. struct amdgpu_iv_entry *entry)
  1045. {
  1046. bool int_handled = true;
  1047. DRM_DEBUG("IH: UVD TRAP\n");
  1048. switch (entry->src_id) {
  1049. case 124:
  1050. amdgpu_fence_process(&adev->uvd.ring);
  1051. break;
  1052. case 119:
  1053. if (likely(uvd_v6_0_enc_support(adev)))
  1054. amdgpu_fence_process(&adev->uvd.ring_enc[0]);
  1055. else
  1056. int_handled = false;
  1057. break;
  1058. case 120:
  1059. if (likely(uvd_v6_0_enc_support(adev)))
  1060. amdgpu_fence_process(&adev->uvd.ring_enc[1]);
  1061. else
  1062. int_handled = false;
  1063. break;
  1064. }
  1065. if (false == int_handled)
  1066. DRM_ERROR("Unhandled interrupt: %d %d\n",
  1067. entry->src_id, entry->src_data[0]);
  1068. return 0;
  1069. }
  1070. static void uvd_v6_0_enable_clock_gating(struct amdgpu_device *adev, bool enable)
  1071. {
  1072. uint32_t data1, data3;
  1073. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  1074. data3 = RREG32(mmUVD_CGC_GATE);
  1075. data1 |= UVD_SUVD_CGC_GATE__SRE_MASK |
  1076. UVD_SUVD_CGC_GATE__SIT_MASK |
  1077. UVD_SUVD_CGC_GATE__SMP_MASK |
  1078. UVD_SUVD_CGC_GATE__SCM_MASK |
  1079. UVD_SUVD_CGC_GATE__SDB_MASK |
  1080. UVD_SUVD_CGC_GATE__SRE_H264_MASK |
  1081. UVD_SUVD_CGC_GATE__SRE_HEVC_MASK |
  1082. UVD_SUVD_CGC_GATE__SIT_H264_MASK |
  1083. UVD_SUVD_CGC_GATE__SIT_HEVC_MASK |
  1084. UVD_SUVD_CGC_GATE__SCM_H264_MASK |
  1085. UVD_SUVD_CGC_GATE__SCM_HEVC_MASK |
  1086. UVD_SUVD_CGC_GATE__SDB_H264_MASK |
  1087. UVD_SUVD_CGC_GATE__SDB_HEVC_MASK;
  1088. if (enable) {
  1089. data3 |= (UVD_CGC_GATE__SYS_MASK |
  1090. UVD_CGC_GATE__UDEC_MASK |
  1091. UVD_CGC_GATE__MPEG2_MASK |
  1092. UVD_CGC_GATE__RBC_MASK |
  1093. UVD_CGC_GATE__LMI_MC_MASK |
  1094. UVD_CGC_GATE__LMI_UMC_MASK |
  1095. UVD_CGC_GATE__IDCT_MASK |
  1096. UVD_CGC_GATE__MPRD_MASK |
  1097. UVD_CGC_GATE__MPC_MASK |
  1098. UVD_CGC_GATE__LBSI_MASK |
  1099. UVD_CGC_GATE__LRBBM_MASK |
  1100. UVD_CGC_GATE__UDEC_RE_MASK |
  1101. UVD_CGC_GATE__UDEC_CM_MASK |
  1102. UVD_CGC_GATE__UDEC_IT_MASK |
  1103. UVD_CGC_GATE__UDEC_DB_MASK |
  1104. UVD_CGC_GATE__UDEC_MP_MASK |
  1105. UVD_CGC_GATE__WCB_MASK |
  1106. UVD_CGC_GATE__JPEG_MASK |
  1107. UVD_CGC_GATE__SCPU_MASK |
  1108. UVD_CGC_GATE__JPEG2_MASK);
  1109. /* only in pg enabled, we can gate clock to vcpu*/
  1110. if (adev->pg_flags & AMD_PG_SUPPORT_UVD)
  1111. data3 |= UVD_CGC_GATE__VCPU_MASK;
  1112. data3 &= ~UVD_CGC_GATE__REGS_MASK;
  1113. } else {
  1114. data3 = 0;
  1115. }
  1116. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  1117. WREG32(mmUVD_CGC_GATE, data3);
  1118. }
  1119. static void uvd_v6_0_set_sw_clock_gating(struct amdgpu_device *adev)
  1120. {
  1121. uint32_t data, data2;
  1122. data = RREG32(mmUVD_CGC_CTRL);
  1123. data2 = RREG32(mmUVD_SUVD_CGC_CTRL);
  1124. data &= ~(UVD_CGC_CTRL__CLK_OFF_DELAY_MASK |
  1125. UVD_CGC_CTRL__CLK_GATE_DLY_TIMER_MASK);
  1126. data |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK |
  1127. (1 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_GATE_DLY_TIMER)) |
  1128. (4 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_OFF_DELAY));
  1129. data &= ~(UVD_CGC_CTRL__UDEC_RE_MODE_MASK |
  1130. UVD_CGC_CTRL__UDEC_CM_MODE_MASK |
  1131. UVD_CGC_CTRL__UDEC_IT_MODE_MASK |
  1132. UVD_CGC_CTRL__UDEC_DB_MODE_MASK |
  1133. UVD_CGC_CTRL__UDEC_MP_MODE_MASK |
  1134. UVD_CGC_CTRL__SYS_MODE_MASK |
  1135. UVD_CGC_CTRL__UDEC_MODE_MASK |
  1136. UVD_CGC_CTRL__MPEG2_MODE_MASK |
  1137. UVD_CGC_CTRL__REGS_MODE_MASK |
  1138. UVD_CGC_CTRL__RBC_MODE_MASK |
  1139. UVD_CGC_CTRL__LMI_MC_MODE_MASK |
  1140. UVD_CGC_CTRL__LMI_UMC_MODE_MASK |
  1141. UVD_CGC_CTRL__IDCT_MODE_MASK |
  1142. UVD_CGC_CTRL__MPRD_MODE_MASK |
  1143. UVD_CGC_CTRL__MPC_MODE_MASK |
  1144. UVD_CGC_CTRL__LBSI_MODE_MASK |
  1145. UVD_CGC_CTRL__LRBBM_MODE_MASK |
  1146. UVD_CGC_CTRL__WCB_MODE_MASK |
  1147. UVD_CGC_CTRL__VCPU_MODE_MASK |
  1148. UVD_CGC_CTRL__JPEG_MODE_MASK |
  1149. UVD_CGC_CTRL__SCPU_MODE_MASK |
  1150. UVD_CGC_CTRL__JPEG2_MODE_MASK);
  1151. data2 &= ~(UVD_SUVD_CGC_CTRL__SRE_MODE_MASK |
  1152. UVD_SUVD_CGC_CTRL__SIT_MODE_MASK |
  1153. UVD_SUVD_CGC_CTRL__SMP_MODE_MASK |
  1154. UVD_SUVD_CGC_CTRL__SCM_MODE_MASK |
  1155. UVD_SUVD_CGC_CTRL__SDB_MODE_MASK);
  1156. WREG32(mmUVD_CGC_CTRL, data);
  1157. WREG32(mmUVD_SUVD_CGC_CTRL, data2);
  1158. }
  1159. #if 0
  1160. static void uvd_v6_0_set_hw_clock_gating(struct amdgpu_device *adev)
  1161. {
  1162. uint32_t data, data1, cgc_flags, suvd_flags;
  1163. data = RREG32(mmUVD_CGC_GATE);
  1164. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  1165. cgc_flags = UVD_CGC_GATE__SYS_MASK |
  1166. UVD_CGC_GATE__UDEC_MASK |
  1167. UVD_CGC_GATE__MPEG2_MASK |
  1168. UVD_CGC_GATE__RBC_MASK |
  1169. UVD_CGC_GATE__LMI_MC_MASK |
  1170. UVD_CGC_GATE__IDCT_MASK |
  1171. UVD_CGC_GATE__MPRD_MASK |
  1172. UVD_CGC_GATE__MPC_MASK |
  1173. UVD_CGC_GATE__LBSI_MASK |
  1174. UVD_CGC_GATE__LRBBM_MASK |
  1175. UVD_CGC_GATE__UDEC_RE_MASK |
  1176. UVD_CGC_GATE__UDEC_CM_MASK |
  1177. UVD_CGC_GATE__UDEC_IT_MASK |
  1178. UVD_CGC_GATE__UDEC_DB_MASK |
  1179. UVD_CGC_GATE__UDEC_MP_MASK |
  1180. UVD_CGC_GATE__WCB_MASK |
  1181. UVD_CGC_GATE__VCPU_MASK |
  1182. UVD_CGC_GATE__SCPU_MASK |
  1183. UVD_CGC_GATE__JPEG_MASK |
  1184. UVD_CGC_GATE__JPEG2_MASK;
  1185. suvd_flags = UVD_SUVD_CGC_GATE__SRE_MASK |
  1186. UVD_SUVD_CGC_GATE__SIT_MASK |
  1187. UVD_SUVD_CGC_GATE__SMP_MASK |
  1188. UVD_SUVD_CGC_GATE__SCM_MASK |
  1189. UVD_SUVD_CGC_GATE__SDB_MASK;
  1190. data |= cgc_flags;
  1191. data1 |= suvd_flags;
  1192. WREG32(mmUVD_CGC_GATE, data);
  1193. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  1194. }
  1195. #endif
  1196. static void uvd_v6_0_enable_mgcg(struct amdgpu_device *adev,
  1197. bool enable)
  1198. {
  1199. u32 orig, data;
  1200. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_UVD_MGCG)) {
  1201. data = RREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL);
  1202. data |= 0xfff;
  1203. WREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL, data);
  1204. orig = data = RREG32(mmUVD_CGC_CTRL);
  1205. data |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
  1206. if (orig != data)
  1207. WREG32(mmUVD_CGC_CTRL, data);
  1208. } else {
  1209. data = RREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL);
  1210. data &= ~0xfff;
  1211. WREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL, data);
  1212. orig = data = RREG32(mmUVD_CGC_CTRL);
  1213. data &= ~UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
  1214. if (orig != data)
  1215. WREG32(mmUVD_CGC_CTRL, data);
  1216. }
  1217. }
  1218. static int uvd_v6_0_set_clockgating_state(void *handle,
  1219. enum amd_clockgating_state state)
  1220. {
  1221. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1222. bool enable = (state == AMD_CG_STATE_GATE) ? true : false;
  1223. if (enable) {
  1224. /* wait for STATUS to clear */
  1225. if (uvd_v6_0_wait_for_idle(handle))
  1226. return -EBUSY;
  1227. uvd_v6_0_enable_clock_gating(adev, true);
  1228. /* enable HW gates because UVD is idle */
  1229. /* uvd_v6_0_set_hw_clock_gating(adev); */
  1230. } else {
  1231. /* disable HW gating and enable Sw gating */
  1232. uvd_v6_0_enable_clock_gating(adev, false);
  1233. }
  1234. uvd_v6_0_set_sw_clock_gating(adev);
  1235. return 0;
  1236. }
  1237. static int uvd_v6_0_set_powergating_state(void *handle,
  1238. enum amd_powergating_state state)
  1239. {
  1240. /* This doesn't actually powergate the UVD block.
  1241. * That's done in the dpm code via the SMC. This
  1242. * just re-inits the block as necessary. The actual
  1243. * gating still happens in the dpm code. We should
  1244. * revisit this when there is a cleaner line between
  1245. * the smc and the hw blocks
  1246. */
  1247. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1248. int ret = 0;
  1249. WREG32(mmUVD_POWER_STATUS, UVD_POWER_STATUS__UVD_PG_EN_MASK);
  1250. if (state == AMD_PG_STATE_GATE) {
  1251. uvd_v6_0_stop(adev);
  1252. } else {
  1253. ret = uvd_v6_0_start(adev);
  1254. if (ret)
  1255. goto out;
  1256. }
  1257. out:
  1258. return ret;
  1259. }
  1260. static void uvd_v6_0_get_clockgating_state(void *handle, u32 *flags)
  1261. {
  1262. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1263. int data;
  1264. mutex_lock(&adev->pm.mutex);
  1265. if (adev->flags & AMD_IS_APU)
  1266. data = RREG32_SMC(ixCURRENT_PG_STATUS_APU);
  1267. else
  1268. data = RREG32_SMC(ixCURRENT_PG_STATUS);
  1269. if (data & CURRENT_PG_STATUS__UVD_PG_STATUS_MASK) {
  1270. DRM_INFO("Cannot get clockgating state when UVD is powergated.\n");
  1271. goto out;
  1272. }
  1273. /* AMD_CG_SUPPORT_UVD_MGCG */
  1274. data = RREG32(mmUVD_CGC_CTRL);
  1275. if (data & UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK)
  1276. *flags |= AMD_CG_SUPPORT_UVD_MGCG;
  1277. out:
  1278. mutex_unlock(&adev->pm.mutex);
  1279. }
  1280. static const struct amd_ip_funcs uvd_v6_0_ip_funcs = {
  1281. .name = "uvd_v6_0",
  1282. .early_init = uvd_v6_0_early_init,
  1283. .late_init = NULL,
  1284. .sw_init = uvd_v6_0_sw_init,
  1285. .sw_fini = uvd_v6_0_sw_fini,
  1286. .hw_init = uvd_v6_0_hw_init,
  1287. .hw_fini = uvd_v6_0_hw_fini,
  1288. .suspend = uvd_v6_0_suspend,
  1289. .resume = uvd_v6_0_resume,
  1290. .is_idle = uvd_v6_0_is_idle,
  1291. .wait_for_idle = uvd_v6_0_wait_for_idle,
  1292. .check_soft_reset = uvd_v6_0_check_soft_reset,
  1293. .pre_soft_reset = uvd_v6_0_pre_soft_reset,
  1294. .soft_reset = uvd_v6_0_soft_reset,
  1295. .post_soft_reset = uvd_v6_0_post_soft_reset,
  1296. .set_clockgating_state = uvd_v6_0_set_clockgating_state,
  1297. .set_powergating_state = uvd_v6_0_set_powergating_state,
  1298. .get_clockgating_state = uvd_v6_0_get_clockgating_state,
  1299. };
  1300. static const struct amdgpu_ring_funcs uvd_v6_0_ring_phys_funcs = {
  1301. .type = AMDGPU_RING_TYPE_UVD,
  1302. .align_mask = 0xf,
  1303. .nop = PACKET0(mmUVD_NO_OP, 0),
  1304. .support_64bit_ptrs = false,
  1305. .get_rptr = uvd_v6_0_ring_get_rptr,
  1306. .get_wptr = uvd_v6_0_ring_get_wptr,
  1307. .set_wptr = uvd_v6_0_ring_set_wptr,
  1308. .parse_cs = amdgpu_uvd_ring_parse_cs,
  1309. .emit_frame_size =
  1310. 6 + 6 + /* hdp flush / invalidate */
  1311. 10 + /* uvd_v6_0_ring_emit_pipeline_sync */
  1312. 14, /* uvd_v6_0_ring_emit_fence x1 no user fence */
  1313. .emit_ib_size = 8, /* uvd_v6_0_ring_emit_ib */
  1314. .emit_ib = uvd_v6_0_ring_emit_ib,
  1315. .emit_fence = uvd_v6_0_ring_emit_fence,
  1316. .test_ring = uvd_v6_0_ring_test_ring,
  1317. .test_ib = amdgpu_uvd_ring_test_ib,
  1318. .insert_nop = amdgpu_ring_insert_nop,
  1319. .pad_ib = amdgpu_ring_generic_pad_ib,
  1320. .begin_use = amdgpu_uvd_ring_begin_use,
  1321. .end_use = amdgpu_uvd_ring_end_use,
  1322. .emit_wreg = uvd_v6_0_ring_emit_wreg,
  1323. };
  1324. static const struct amdgpu_ring_funcs uvd_v6_0_ring_vm_funcs = {
  1325. .type = AMDGPU_RING_TYPE_UVD,
  1326. .align_mask = 0xf,
  1327. .nop = PACKET0(mmUVD_NO_OP, 0),
  1328. .support_64bit_ptrs = false,
  1329. .get_rptr = uvd_v6_0_ring_get_rptr,
  1330. .get_wptr = uvd_v6_0_ring_get_wptr,
  1331. .set_wptr = uvd_v6_0_ring_set_wptr,
  1332. .emit_frame_size =
  1333. 6 + 6 + /* hdp flush / invalidate */
  1334. 10 + /* uvd_v6_0_ring_emit_pipeline_sync */
  1335. VI_FLUSH_GPU_TLB_NUM_WREG * 6 + 8 + /* uvd_v6_0_ring_emit_vm_flush */
  1336. 14 + 14, /* uvd_v6_0_ring_emit_fence x2 vm fence */
  1337. .emit_ib_size = 8, /* uvd_v6_0_ring_emit_ib */
  1338. .emit_ib = uvd_v6_0_ring_emit_ib,
  1339. .emit_fence = uvd_v6_0_ring_emit_fence,
  1340. .emit_vm_flush = uvd_v6_0_ring_emit_vm_flush,
  1341. .emit_pipeline_sync = uvd_v6_0_ring_emit_pipeline_sync,
  1342. .test_ring = uvd_v6_0_ring_test_ring,
  1343. .test_ib = amdgpu_uvd_ring_test_ib,
  1344. .insert_nop = amdgpu_ring_insert_nop,
  1345. .pad_ib = amdgpu_ring_generic_pad_ib,
  1346. .begin_use = amdgpu_uvd_ring_begin_use,
  1347. .end_use = amdgpu_uvd_ring_end_use,
  1348. .emit_wreg = uvd_v6_0_ring_emit_wreg,
  1349. };
  1350. static const struct amdgpu_ring_funcs uvd_v6_0_enc_ring_vm_funcs = {
  1351. .type = AMDGPU_RING_TYPE_UVD_ENC,
  1352. .align_mask = 0x3f,
  1353. .nop = HEVC_ENC_CMD_NO_OP,
  1354. .support_64bit_ptrs = false,
  1355. .get_rptr = uvd_v6_0_enc_ring_get_rptr,
  1356. .get_wptr = uvd_v6_0_enc_ring_get_wptr,
  1357. .set_wptr = uvd_v6_0_enc_ring_set_wptr,
  1358. .emit_frame_size =
  1359. 4 + /* uvd_v6_0_enc_ring_emit_pipeline_sync */
  1360. 5 + /* uvd_v6_0_enc_ring_emit_vm_flush */
  1361. 5 + 5 + /* uvd_v6_0_enc_ring_emit_fence x2 vm fence */
  1362. 1, /* uvd_v6_0_enc_ring_insert_end */
  1363. .emit_ib_size = 5, /* uvd_v6_0_enc_ring_emit_ib */
  1364. .emit_ib = uvd_v6_0_enc_ring_emit_ib,
  1365. .emit_fence = uvd_v6_0_enc_ring_emit_fence,
  1366. .emit_vm_flush = uvd_v6_0_enc_ring_emit_vm_flush,
  1367. .emit_pipeline_sync = uvd_v6_0_enc_ring_emit_pipeline_sync,
  1368. .test_ring = uvd_v6_0_enc_ring_test_ring,
  1369. .test_ib = uvd_v6_0_enc_ring_test_ib,
  1370. .insert_nop = amdgpu_ring_insert_nop,
  1371. .insert_end = uvd_v6_0_enc_ring_insert_end,
  1372. .pad_ib = amdgpu_ring_generic_pad_ib,
  1373. .begin_use = amdgpu_uvd_ring_begin_use,
  1374. .end_use = amdgpu_uvd_ring_end_use,
  1375. };
  1376. static void uvd_v6_0_set_ring_funcs(struct amdgpu_device *adev)
  1377. {
  1378. if (adev->asic_type >= CHIP_POLARIS10) {
  1379. adev->uvd.ring.funcs = &uvd_v6_0_ring_vm_funcs;
  1380. DRM_INFO("UVD is enabled in VM mode\n");
  1381. } else {
  1382. adev->uvd.ring.funcs = &uvd_v6_0_ring_phys_funcs;
  1383. DRM_INFO("UVD is enabled in physical mode\n");
  1384. }
  1385. }
  1386. static void uvd_v6_0_set_enc_ring_funcs(struct amdgpu_device *adev)
  1387. {
  1388. int i;
  1389. for (i = 0; i < adev->uvd.num_enc_rings; ++i)
  1390. adev->uvd.ring_enc[i].funcs = &uvd_v6_0_enc_ring_vm_funcs;
  1391. DRM_INFO("UVD ENC is enabled in VM mode\n");
  1392. }
  1393. static const struct amdgpu_irq_src_funcs uvd_v6_0_irq_funcs = {
  1394. .set = uvd_v6_0_set_interrupt_state,
  1395. .process = uvd_v6_0_process_interrupt,
  1396. };
  1397. static void uvd_v6_0_set_irq_funcs(struct amdgpu_device *adev)
  1398. {
  1399. if (uvd_v6_0_enc_support(adev))
  1400. adev->uvd.irq.num_types = adev->uvd.num_enc_rings + 1;
  1401. else
  1402. adev->uvd.irq.num_types = 1;
  1403. adev->uvd.irq.funcs = &uvd_v6_0_irq_funcs;
  1404. }
  1405. const struct amdgpu_ip_block_version uvd_v6_0_ip_block =
  1406. {
  1407. .type = AMD_IP_BLOCK_TYPE_UVD,
  1408. .major = 6,
  1409. .minor = 0,
  1410. .rev = 0,
  1411. .funcs = &uvd_v6_0_ip_funcs,
  1412. };
  1413. const struct amdgpu_ip_block_version uvd_v6_2_ip_block =
  1414. {
  1415. .type = AMD_IP_BLOCK_TYPE_UVD,
  1416. .major = 6,
  1417. .minor = 2,
  1418. .rev = 0,
  1419. .funcs = &uvd_v6_0_ip_funcs,
  1420. };
  1421. const struct amdgpu_ip_block_version uvd_v6_3_ip_block =
  1422. {
  1423. .type = AMD_IP_BLOCK_TYPE_UVD,
  1424. .major = 6,
  1425. .minor = 3,
  1426. .rev = 0,
  1427. .funcs = &uvd_v6_0_ip_funcs,
  1428. };