ci_dpm.c 200 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <drm/drmP.h>
  25. #include "amdgpu.h"
  26. #include "amdgpu_pm.h"
  27. #include "amdgpu_ucode.h"
  28. #include "cikd.h"
  29. #include "amdgpu_dpm.h"
  30. #include "ci_dpm.h"
  31. #include "gfx_v7_0.h"
  32. #include "atom.h"
  33. #include "amd_pcie.h"
  34. #include <linux/seq_file.h>
  35. #include "smu/smu_7_0_1_d.h"
  36. #include "smu/smu_7_0_1_sh_mask.h"
  37. #include "dce/dce_8_0_d.h"
  38. #include "dce/dce_8_0_sh_mask.h"
  39. #include "bif/bif_4_1_d.h"
  40. #include "bif/bif_4_1_sh_mask.h"
  41. #include "gca/gfx_7_2_d.h"
  42. #include "gca/gfx_7_2_sh_mask.h"
  43. #include "gmc/gmc_7_1_d.h"
  44. #include "gmc/gmc_7_1_sh_mask.h"
  45. MODULE_FIRMWARE("radeon/bonaire_smc.bin");
  46. MODULE_FIRMWARE("radeon/bonaire_k_smc.bin");
  47. MODULE_FIRMWARE("radeon/hawaii_smc.bin");
  48. MODULE_FIRMWARE("radeon/hawaii_k_smc.bin");
  49. #define MC_CG_ARB_FREQ_F0 0x0a
  50. #define MC_CG_ARB_FREQ_F1 0x0b
  51. #define MC_CG_ARB_FREQ_F2 0x0c
  52. #define MC_CG_ARB_FREQ_F3 0x0d
  53. #define SMC_RAM_END 0x40000
  54. #define VOLTAGE_SCALE 4
  55. #define VOLTAGE_VID_OFFSET_SCALE1 625
  56. #define VOLTAGE_VID_OFFSET_SCALE2 100
  57. static const struct ci_pt_defaults defaults_hawaii_xt =
  58. {
  59. 1, 0xF, 0xFD, 0x19, 5, 0x14, 0, 0xB0000,
  60. { 0x2E, 0x00, 0x00, 0x88, 0x00, 0x00, 0x72, 0x60, 0x51, 0xA7, 0x79, 0x6B, 0x90, 0xBD, 0x79 },
  61. { 0x217, 0x217, 0x217, 0x242, 0x242, 0x242, 0x269, 0x269, 0x269, 0x2A1, 0x2A1, 0x2A1, 0x2C9, 0x2C9, 0x2C9 }
  62. };
  63. static const struct ci_pt_defaults defaults_hawaii_pro =
  64. {
  65. 1, 0xF, 0xFD, 0x19, 5, 0x14, 0, 0x65062,
  66. { 0x2E, 0x00, 0x00, 0x88, 0x00, 0x00, 0x72, 0x60, 0x51, 0xA7, 0x79, 0x6B, 0x90, 0xBD, 0x79 },
  67. { 0x217, 0x217, 0x217, 0x242, 0x242, 0x242, 0x269, 0x269, 0x269, 0x2A1, 0x2A1, 0x2A1, 0x2C9, 0x2C9, 0x2C9 }
  68. };
  69. static const struct ci_pt_defaults defaults_bonaire_xt =
  70. {
  71. 1, 0xF, 0xFD, 0x19, 5, 45, 0, 0xB0000,
  72. { 0x79, 0x253, 0x25D, 0xAE, 0x72, 0x80, 0x83, 0x86, 0x6F, 0xC8, 0xC9, 0xC9, 0x2F, 0x4D, 0x61 },
  73. { 0x17C, 0x172, 0x180, 0x1BC, 0x1B3, 0x1BD, 0x206, 0x200, 0x203, 0x25D, 0x25A, 0x255, 0x2C3, 0x2C5, 0x2B4 }
  74. };
  75. #if 0
  76. static const struct ci_pt_defaults defaults_bonaire_pro =
  77. {
  78. 1, 0xF, 0xFD, 0x19, 5, 45, 0, 0x65062,
  79. { 0x8C, 0x23F, 0x244, 0xA6, 0x83, 0x85, 0x86, 0x86, 0x83, 0xDB, 0xDB, 0xDA, 0x67, 0x60, 0x5F },
  80. { 0x187, 0x193, 0x193, 0x1C7, 0x1D1, 0x1D1, 0x210, 0x219, 0x219, 0x266, 0x26C, 0x26C, 0x2C9, 0x2CB, 0x2CB }
  81. };
  82. #endif
  83. static const struct ci_pt_defaults defaults_saturn_xt =
  84. {
  85. 1, 0xF, 0xFD, 0x19, 5, 55, 0, 0x70000,
  86. { 0x8C, 0x247, 0x249, 0xA6, 0x80, 0x81, 0x8B, 0x89, 0x86, 0xC9, 0xCA, 0xC9, 0x4D, 0x4D, 0x4D },
  87. { 0x187, 0x187, 0x187, 0x1C7, 0x1C7, 0x1C7, 0x210, 0x210, 0x210, 0x266, 0x266, 0x266, 0x2C9, 0x2C9, 0x2C9 }
  88. };
  89. #if 0
  90. static const struct ci_pt_defaults defaults_saturn_pro =
  91. {
  92. 1, 0xF, 0xFD, 0x19, 5, 55, 0, 0x30000,
  93. { 0x96, 0x21D, 0x23B, 0xA1, 0x85, 0x87, 0x83, 0x84, 0x81, 0xE6, 0xE6, 0xE6, 0x71, 0x6A, 0x6A },
  94. { 0x193, 0x19E, 0x19E, 0x1D2, 0x1DC, 0x1DC, 0x21A, 0x223, 0x223, 0x26E, 0x27E, 0x274, 0x2CF, 0x2D2, 0x2D2 }
  95. };
  96. #endif
  97. static const struct ci_pt_config_reg didt_config_ci[] =
  98. {
  99. { 0x10, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  100. { 0x10, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  101. { 0x10, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  102. { 0x10, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  103. { 0x11, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  104. { 0x11, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  105. { 0x11, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  106. { 0x11, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  107. { 0x12, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  108. { 0x12, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  109. { 0x12, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  110. { 0x12, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  111. { 0x2, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  112. { 0x2, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  113. { 0x2, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  114. { 0x1, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  115. { 0x1, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  116. { 0x0, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  117. { 0x30, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  118. { 0x30, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  119. { 0x30, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  120. { 0x30, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  121. { 0x31, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  122. { 0x31, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  123. { 0x31, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  124. { 0x31, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  125. { 0x32, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  126. { 0x32, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  127. { 0x32, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  128. { 0x32, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  129. { 0x22, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  130. { 0x22, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  131. { 0x22, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  132. { 0x21, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  133. { 0x21, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  134. { 0x20, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  135. { 0x50, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  136. { 0x50, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  137. { 0x50, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  138. { 0x50, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  139. { 0x51, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  140. { 0x51, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  141. { 0x51, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  142. { 0x51, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  143. { 0x52, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  144. { 0x52, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  145. { 0x52, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  146. { 0x52, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  147. { 0x42, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  148. { 0x42, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  149. { 0x42, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  150. { 0x41, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  151. { 0x41, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  152. { 0x40, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  153. { 0x70, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  154. { 0x70, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  155. { 0x70, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  156. { 0x70, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  157. { 0x71, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  158. { 0x71, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  159. { 0x71, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  160. { 0x71, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  161. { 0x72, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  162. { 0x72, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  163. { 0x72, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  164. { 0x72, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  165. { 0x62, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  166. { 0x62, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  167. { 0x62, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  168. { 0x61, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  169. { 0x61, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  170. { 0x60, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  171. { 0xFFFFFFFF }
  172. };
  173. static u8 ci_get_memory_module_index(struct amdgpu_device *adev)
  174. {
  175. return (u8) ((RREG32(mmBIOS_SCRATCH_4) >> 16) & 0xff);
  176. }
  177. #define MC_CG_ARB_FREQ_F0 0x0a
  178. #define MC_CG_ARB_FREQ_F1 0x0b
  179. #define MC_CG_ARB_FREQ_F2 0x0c
  180. #define MC_CG_ARB_FREQ_F3 0x0d
  181. static int ci_copy_and_switch_arb_sets(struct amdgpu_device *adev,
  182. u32 arb_freq_src, u32 arb_freq_dest)
  183. {
  184. u32 mc_arb_dram_timing;
  185. u32 mc_arb_dram_timing2;
  186. u32 burst_time;
  187. u32 mc_cg_config;
  188. switch (arb_freq_src) {
  189. case MC_CG_ARB_FREQ_F0:
  190. mc_arb_dram_timing = RREG32(mmMC_ARB_DRAM_TIMING);
  191. mc_arb_dram_timing2 = RREG32(mmMC_ARB_DRAM_TIMING2);
  192. burst_time = (RREG32(mmMC_ARB_BURST_TIME) & MC_ARB_BURST_TIME__STATE0_MASK) >>
  193. MC_ARB_BURST_TIME__STATE0__SHIFT;
  194. break;
  195. case MC_CG_ARB_FREQ_F1:
  196. mc_arb_dram_timing = RREG32(mmMC_ARB_DRAM_TIMING_1);
  197. mc_arb_dram_timing2 = RREG32(mmMC_ARB_DRAM_TIMING2_1);
  198. burst_time = (RREG32(mmMC_ARB_BURST_TIME) & MC_ARB_BURST_TIME__STATE1_MASK) >>
  199. MC_ARB_BURST_TIME__STATE1__SHIFT;
  200. break;
  201. default:
  202. return -EINVAL;
  203. }
  204. switch (arb_freq_dest) {
  205. case MC_CG_ARB_FREQ_F0:
  206. WREG32(mmMC_ARB_DRAM_TIMING, mc_arb_dram_timing);
  207. WREG32(mmMC_ARB_DRAM_TIMING2, mc_arb_dram_timing2);
  208. WREG32_P(mmMC_ARB_BURST_TIME, (burst_time << MC_ARB_BURST_TIME__STATE0__SHIFT),
  209. ~MC_ARB_BURST_TIME__STATE0_MASK);
  210. break;
  211. case MC_CG_ARB_FREQ_F1:
  212. WREG32(mmMC_ARB_DRAM_TIMING_1, mc_arb_dram_timing);
  213. WREG32(mmMC_ARB_DRAM_TIMING2_1, mc_arb_dram_timing2);
  214. WREG32_P(mmMC_ARB_BURST_TIME, (burst_time << MC_ARB_BURST_TIME__STATE1__SHIFT),
  215. ~MC_ARB_BURST_TIME__STATE1_MASK);
  216. break;
  217. default:
  218. return -EINVAL;
  219. }
  220. mc_cg_config = RREG32(mmMC_CG_CONFIG) | 0x0000000F;
  221. WREG32(mmMC_CG_CONFIG, mc_cg_config);
  222. WREG32_P(mmMC_ARB_CG, (arb_freq_dest) << MC_ARB_CG__CG_ARB_REQ__SHIFT,
  223. ~MC_ARB_CG__CG_ARB_REQ_MASK);
  224. return 0;
  225. }
  226. static u8 ci_get_ddr3_mclk_frequency_ratio(u32 memory_clock)
  227. {
  228. u8 mc_para_index;
  229. if (memory_clock < 10000)
  230. mc_para_index = 0;
  231. else if (memory_clock >= 80000)
  232. mc_para_index = 0x0f;
  233. else
  234. mc_para_index = (u8)((memory_clock - 10000) / 5000 + 1);
  235. return mc_para_index;
  236. }
  237. static u8 ci_get_mclk_frequency_ratio(u32 memory_clock, bool strobe_mode)
  238. {
  239. u8 mc_para_index;
  240. if (strobe_mode) {
  241. if (memory_clock < 12500)
  242. mc_para_index = 0x00;
  243. else if (memory_clock > 47500)
  244. mc_para_index = 0x0f;
  245. else
  246. mc_para_index = (u8)((memory_clock - 10000) / 2500);
  247. } else {
  248. if (memory_clock < 65000)
  249. mc_para_index = 0x00;
  250. else if (memory_clock > 135000)
  251. mc_para_index = 0x0f;
  252. else
  253. mc_para_index = (u8)((memory_clock - 60000) / 5000);
  254. }
  255. return mc_para_index;
  256. }
  257. static void ci_trim_voltage_table_to_fit_state_table(struct amdgpu_device *adev,
  258. u32 max_voltage_steps,
  259. struct atom_voltage_table *voltage_table)
  260. {
  261. unsigned int i, diff;
  262. if (voltage_table->count <= max_voltage_steps)
  263. return;
  264. diff = voltage_table->count - max_voltage_steps;
  265. for (i = 0; i < max_voltage_steps; i++)
  266. voltage_table->entries[i] = voltage_table->entries[i + diff];
  267. voltage_table->count = max_voltage_steps;
  268. }
  269. static int ci_get_std_voltage_value_sidd(struct amdgpu_device *adev,
  270. struct atom_voltage_table_entry *voltage_table,
  271. u16 *std_voltage_hi_sidd, u16 *std_voltage_lo_sidd);
  272. static int ci_set_power_limit(struct amdgpu_device *adev, u32 n);
  273. static int ci_set_overdrive_target_tdp(struct amdgpu_device *adev,
  274. u32 target_tdp);
  275. static int ci_update_uvd_dpm(struct amdgpu_device *adev, bool gate);
  276. static void ci_dpm_set_irq_funcs(struct amdgpu_device *adev);
  277. static PPSMC_Result amdgpu_ci_send_msg_to_smc_with_parameter(struct amdgpu_device *adev,
  278. PPSMC_Msg msg, u32 parameter);
  279. static void ci_thermal_start_smc_fan_control(struct amdgpu_device *adev);
  280. static void ci_fan_ctrl_set_default_mode(struct amdgpu_device *adev);
  281. static struct ci_power_info *ci_get_pi(struct amdgpu_device *adev)
  282. {
  283. struct ci_power_info *pi = adev->pm.dpm.priv;
  284. return pi;
  285. }
  286. static struct ci_ps *ci_get_ps(struct amdgpu_ps *rps)
  287. {
  288. struct ci_ps *ps = rps->ps_priv;
  289. return ps;
  290. }
  291. static void ci_initialize_powertune_defaults(struct amdgpu_device *adev)
  292. {
  293. struct ci_power_info *pi = ci_get_pi(adev);
  294. switch (adev->pdev->device) {
  295. case 0x6649:
  296. case 0x6650:
  297. case 0x6651:
  298. case 0x6658:
  299. case 0x665C:
  300. case 0x665D:
  301. default:
  302. pi->powertune_defaults = &defaults_bonaire_xt;
  303. break;
  304. case 0x6640:
  305. case 0x6641:
  306. case 0x6646:
  307. case 0x6647:
  308. pi->powertune_defaults = &defaults_saturn_xt;
  309. break;
  310. case 0x67B8:
  311. case 0x67B0:
  312. pi->powertune_defaults = &defaults_hawaii_xt;
  313. break;
  314. case 0x67BA:
  315. case 0x67B1:
  316. pi->powertune_defaults = &defaults_hawaii_pro;
  317. break;
  318. case 0x67A0:
  319. case 0x67A1:
  320. case 0x67A2:
  321. case 0x67A8:
  322. case 0x67A9:
  323. case 0x67AA:
  324. case 0x67B9:
  325. case 0x67BE:
  326. pi->powertune_defaults = &defaults_bonaire_xt;
  327. break;
  328. }
  329. pi->dte_tj_offset = 0;
  330. pi->caps_power_containment = true;
  331. pi->caps_cac = false;
  332. pi->caps_sq_ramping = false;
  333. pi->caps_db_ramping = false;
  334. pi->caps_td_ramping = false;
  335. pi->caps_tcp_ramping = false;
  336. if (pi->caps_power_containment) {
  337. pi->caps_cac = true;
  338. if (adev->asic_type == CHIP_HAWAII)
  339. pi->enable_bapm_feature = false;
  340. else
  341. pi->enable_bapm_feature = true;
  342. pi->enable_tdc_limit_feature = true;
  343. pi->enable_pkg_pwr_tracking_feature = true;
  344. }
  345. }
  346. static u8 ci_convert_to_vid(u16 vddc)
  347. {
  348. return (6200 - (vddc * VOLTAGE_SCALE)) / 25;
  349. }
  350. static int ci_populate_bapm_vddc_vid_sidd(struct amdgpu_device *adev)
  351. {
  352. struct ci_power_info *pi = ci_get_pi(adev);
  353. u8 *hi_vid = pi->smc_powertune_table.BapmVddCVidHiSidd;
  354. u8 *lo_vid = pi->smc_powertune_table.BapmVddCVidLoSidd;
  355. u8 *hi2_vid = pi->smc_powertune_table.BapmVddCVidHiSidd2;
  356. u32 i;
  357. if (adev->pm.dpm.dyn_state.cac_leakage_table.entries == NULL)
  358. return -EINVAL;
  359. if (adev->pm.dpm.dyn_state.cac_leakage_table.count > 8)
  360. return -EINVAL;
  361. if (adev->pm.dpm.dyn_state.cac_leakage_table.count !=
  362. adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count)
  363. return -EINVAL;
  364. for (i = 0; i < adev->pm.dpm.dyn_state.cac_leakage_table.count; i++) {
  365. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_EVV) {
  366. lo_vid[i] = ci_convert_to_vid(adev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc1);
  367. hi_vid[i] = ci_convert_to_vid(adev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc2);
  368. hi2_vid[i] = ci_convert_to_vid(adev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc3);
  369. } else {
  370. lo_vid[i] = ci_convert_to_vid(adev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc);
  371. hi_vid[i] = ci_convert_to_vid((u16)adev->pm.dpm.dyn_state.cac_leakage_table.entries[i].leakage);
  372. }
  373. }
  374. return 0;
  375. }
  376. static int ci_populate_vddc_vid(struct amdgpu_device *adev)
  377. {
  378. struct ci_power_info *pi = ci_get_pi(adev);
  379. u8 *vid = pi->smc_powertune_table.VddCVid;
  380. u32 i;
  381. if (pi->vddc_voltage_table.count > 8)
  382. return -EINVAL;
  383. for (i = 0; i < pi->vddc_voltage_table.count; i++)
  384. vid[i] = ci_convert_to_vid(pi->vddc_voltage_table.entries[i].value);
  385. return 0;
  386. }
  387. static int ci_populate_svi_load_line(struct amdgpu_device *adev)
  388. {
  389. struct ci_power_info *pi = ci_get_pi(adev);
  390. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  391. pi->smc_powertune_table.SviLoadLineEn = pt_defaults->svi_load_line_en;
  392. pi->smc_powertune_table.SviLoadLineVddC = pt_defaults->svi_load_line_vddc;
  393. pi->smc_powertune_table.SviLoadLineTrimVddC = 3;
  394. pi->smc_powertune_table.SviLoadLineOffsetVddC = 0;
  395. return 0;
  396. }
  397. static int ci_populate_tdc_limit(struct amdgpu_device *adev)
  398. {
  399. struct ci_power_info *pi = ci_get_pi(adev);
  400. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  401. u16 tdc_limit;
  402. tdc_limit = adev->pm.dpm.dyn_state.cac_tdp_table->tdc * 256;
  403. pi->smc_powertune_table.TDC_VDDC_PkgLimit = cpu_to_be16(tdc_limit);
  404. pi->smc_powertune_table.TDC_VDDC_ThrottleReleaseLimitPerc =
  405. pt_defaults->tdc_vddc_throttle_release_limit_perc;
  406. pi->smc_powertune_table.TDC_MAWt = pt_defaults->tdc_mawt;
  407. return 0;
  408. }
  409. static int ci_populate_dw8(struct amdgpu_device *adev)
  410. {
  411. struct ci_power_info *pi = ci_get_pi(adev);
  412. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  413. int ret;
  414. ret = amdgpu_ci_read_smc_sram_dword(adev,
  415. SMU7_FIRMWARE_HEADER_LOCATION +
  416. offsetof(SMU7_Firmware_Header, PmFuseTable) +
  417. offsetof(SMU7_Discrete_PmFuses, TdcWaterfallCtl),
  418. (u32 *)&pi->smc_powertune_table.TdcWaterfallCtl,
  419. pi->sram_end);
  420. if (ret)
  421. return -EINVAL;
  422. else
  423. pi->smc_powertune_table.TdcWaterfallCtl = pt_defaults->tdc_waterfall_ctl;
  424. return 0;
  425. }
  426. static int ci_populate_fuzzy_fan(struct amdgpu_device *adev)
  427. {
  428. struct ci_power_info *pi = ci_get_pi(adev);
  429. if ((adev->pm.dpm.fan.fan_output_sensitivity & (1 << 15)) ||
  430. (adev->pm.dpm.fan.fan_output_sensitivity == 0))
  431. adev->pm.dpm.fan.fan_output_sensitivity =
  432. adev->pm.dpm.fan.default_fan_output_sensitivity;
  433. pi->smc_powertune_table.FuzzyFan_PwmSetDelta =
  434. cpu_to_be16(adev->pm.dpm.fan.fan_output_sensitivity);
  435. return 0;
  436. }
  437. static int ci_min_max_v_gnbl_pm_lid_from_bapm_vddc(struct amdgpu_device *adev)
  438. {
  439. struct ci_power_info *pi = ci_get_pi(adev);
  440. u8 *hi_vid = pi->smc_powertune_table.BapmVddCVidHiSidd;
  441. u8 *lo_vid = pi->smc_powertune_table.BapmVddCVidLoSidd;
  442. int i, min, max;
  443. min = max = hi_vid[0];
  444. for (i = 0; i < 8; i++) {
  445. if (0 != hi_vid[i]) {
  446. if (min > hi_vid[i])
  447. min = hi_vid[i];
  448. if (max < hi_vid[i])
  449. max = hi_vid[i];
  450. }
  451. if (0 != lo_vid[i]) {
  452. if (min > lo_vid[i])
  453. min = lo_vid[i];
  454. if (max < lo_vid[i])
  455. max = lo_vid[i];
  456. }
  457. }
  458. if ((min == 0) || (max == 0))
  459. return -EINVAL;
  460. pi->smc_powertune_table.GnbLPMLMaxVid = (u8)max;
  461. pi->smc_powertune_table.GnbLPMLMinVid = (u8)min;
  462. return 0;
  463. }
  464. static int ci_populate_bapm_vddc_base_leakage_sidd(struct amdgpu_device *adev)
  465. {
  466. struct ci_power_info *pi = ci_get_pi(adev);
  467. u16 hi_sidd = pi->smc_powertune_table.BapmVddCBaseLeakageHiSidd;
  468. u16 lo_sidd = pi->smc_powertune_table.BapmVddCBaseLeakageLoSidd;
  469. struct amdgpu_cac_tdp_table *cac_tdp_table =
  470. adev->pm.dpm.dyn_state.cac_tdp_table;
  471. hi_sidd = cac_tdp_table->high_cac_leakage / 100 * 256;
  472. lo_sidd = cac_tdp_table->low_cac_leakage / 100 * 256;
  473. pi->smc_powertune_table.BapmVddCBaseLeakageHiSidd = cpu_to_be16(hi_sidd);
  474. pi->smc_powertune_table.BapmVddCBaseLeakageLoSidd = cpu_to_be16(lo_sidd);
  475. return 0;
  476. }
  477. static int ci_populate_bapm_parameters_in_dpm_table(struct amdgpu_device *adev)
  478. {
  479. struct ci_power_info *pi = ci_get_pi(adev);
  480. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  481. SMU7_Discrete_DpmTable *dpm_table = &pi->smc_state_table;
  482. struct amdgpu_cac_tdp_table *cac_tdp_table =
  483. adev->pm.dpm.dyn_state.cac_tdp_table;
  484. struct amdgpu_ppm_table *ppm = adev->pm.dpm.dyn_state.ppm_table;
  485. int i, j, k;
  486. const u16 *def1;
  487. const u16 *def2;
  488. dpm_table->DefaultTdp = cac_tdp_table->tdp * 256;
  489. dpm_table->TargetTdp = cac_tdp_table->configurable_tdp * 256;
  490. dpm_table->DTETjOffset = (u8)pi->dte_tj_offset;
  491. dpm_table->GpuTjMax =
  492. (u8)(pi->thermal_temp_setting.temperature_high / 1000);
  493. dpm_table->GpuTjHyst = 8;
  494. dpm_table->DTEAmbientTempBase = pt_defaults->dte_ambient_temp_base;
  495. if (ppm) {
  496. dpm_table->PPM_PkgPwrLimit = cpu_to_be16((u16)ppm->dgpu_tdp * 256 / 1000);
  497. dpm_table->PPM_TemperatureLimit = cpu_to_be16((u16)ppm->tj_max * 256);
  498. } else {
  499. dpm_table->PPM_PkgPwrLimit = cpu_to_be16(0);
  500. dpm_table->PPM_TemperatureLimit = cpu_to_be16(0);
  501. }
  502. dpm_table->BAPM_TEMP_GRADIENT = cpu_to_be32(pt_defaults->bapm_temp_gradient);
  503. def1 = pt_defaults->bapmti_r;
  504. def2 = pt_defaults->bapmti_rc;
  505. for (i = 0; i < SMU7_DTE_ITERATIONS; i++) {
  506. for (j = 0; j < SMU7_DTE_SOURCES; j++) {
  507. for (k = 0; k < SMU7_DTE_SINKS; k++) {
  508. dpm_table->BAPMTI_R[i][j][k] = cpu_to_be16(*def1);
  509. dpm_table->BAPMTI_RC[i][j][k] = cpu_to_be16(*def2);
  510. def1++;
  511. def2++;
  512. }
  513. }
  514. }
  515. return 0;
  516. }
  517. static int ci_populate_pm_base(struct amdgpu_device *adev)
  518. {
  519. struct ci_power_info *pi = ci_get_pi(adev);
  520. u32 pm_fuse_table_offset;
  521. int ret;
  522. if (pi->caps_power_containment) {
  523. ret = amdgpu_ci_read_smc_sram_dword(adev,
  524. SMU7_FIRMWARE_HEADER_LOCATION +
  525. offsetof(SMU7_Firmware_Header, PmFuseTable),
  526. &pm_fuse_table_offset, pi->sram_end);
  527. if (ret)
  528. return ret;
  529. ret = ci_populate_bapm_vddc_vid_sidd(adev);
  530. if (ret)
  531. return ret;
  532. ret = ci_populate_vddc_vid(adev);
  533. if (ret)
  534. return ret;
  535. ret = ci_populate_svi_load_line(adev);
  536. if (ret)
  537. return ret;
  538. ret = ci_populate_tdc_limit(adev);
  539. if (ret)
  540. return ret;
  541. ret = ci_populate_dw8(adev);
  542. if (ret)
  543. return ret;
  544. ret = ci_populate_fuzzy_fan(adev);
  545. if (ret)
  546. return ret;
  547. ret = ci_min_max_v_gnbl_pm_lid_from_bapm_vddc(adev);
  548. if (ret)
  549. return ret;
  550. ret = ci_populate_bapm_vddc_base_leakage_sidd(adev);
  551. if (ret)
  552. return ret;
  553. ret = amdgpu_ci_copy_bytes_to_smc(adev, pm_fuse_table_offset,
  554. (u8 *)&pi->smc_powertune_table,
  555. sizeof(SMU7_Discrete_PmFuses), pi->sram_end);
  556. if (ret)
  557. return ret;
  558. }
  559. return 0;
  560. }
  561. static void ci_do_enable_didt(struct amdgpu_device *adev, const bool enable)
  562. {
  563. struct ci_power_info *pi = ci_get_pi(adev);
  564. u32 data;
  565. if (pi->caps_sq_ramping) {
  566. data = RREG32_DIDT(ixDIDT_SQ_CTRL0);
  567. if (enable)
  568. data |= DIDT_SQ_CTRL0__DIDT_CTRL_EN_MASK;
  569. else
  570. data &= ~DIDT_SQ_CTRL0__DIDT_CTRL_EN_MASK;
  571. WREG32_DIDT(ixDIDT_SQ_CTRL0, data);
  572. }
  573. if (pi->caps_db_ramping) {
  574. data = RREG32_DIDT(ixDIDT_DB_CTRL0);
  575. if (enable)
  576. data |= DIDT_DB_CTRL0__DIDT_CTRL_EN_MASK;
  577. else
  578. data &= ~DIDT_DB_CTRL0__DIDT_CTRL_EN_MASK;
  579. WREG32_DIDT(ixDIDT_DB_CTRL0, data);
  580. }
  581. if (pi->caps_td_ramping) {
  582. data = RREG32_DIDT(ixDIDT_TD_CTRL0);
  583. if (enable)
  584. data |= DIDT_TD_CTRL0__DIDT_CTRL_EN_MASK;
  585. else
  586. data &= ~DIDT_TD_CTRL0__DIDT_CTRL_EN_MASK;
  587. WREG32_DIDT(ixDIDT_TD_CTRL0, data);
  588. }
  589. if (pi->caps_tcp_ramping) {
  590. data = RREG32_DIDT(ixDIDT_TCP_CTRL0);
  591. if (enable)
  592. data |= DIDT_TCP_CTRL0__DIDT_CTRL_EN_MASK;
  593. else
  594. data &= ~DIDT_TCP_CTRL0__DIDT_CTRL_EN_MASK;
  595. WREG32_DIDT(ixDIDT_TCP_CTRL0, data);
  596. }
  597. }
  598. static int ci_program_pt_config_registers(struct amdgpu_device *adev,
  599. const struct ci_pt_config_reg *cac_config_regs)
  600. {
  601. const struct ci_pt_config_reg *config_regs = cac_config_regs;
  602. u32 data;
  603. u32 cache = 0;
  604. if (config_regs == NULL)
  605. return -EINVAL;
  606. while (config_regs->offset != 0xFFFFFFFF) {
  607. if (config_regs->type == CISLANDS_CONFIGREG_CACHE) {
  608. cache |= ((config_regs->value << config_regs->shift) & config_regs->mask);
  609. } else {
  610. switch (config_regs->type) {
  611. case CISLANDS_CONFIGREG_SMC_IND:
  612. data = RREG32_SMC(config_regs->offset);
  613. break;
  614. case CISLANDS_CONFIGREG_DIDT_IND:
  615. data = RREG32_DIDT(config_regs->offset);
  616. break;
  617. default:
  618. data = RREG32(config_regs->offset);
  619. break;
  620. }
  621. data &= ~config_regs->mask;
  622. data |= ((config_regs->value << config_regs->shift) & config_regs->mask);
  623. data |= cache;
  624. switch (config_regs->type) {
  625. case CISLANDS_CONFIGREG_SMC_IND:
  626. WREG32_SMC(config_regs->offset, data);
  627. break;
  628. case CISLANDS_CONFIGREG_DIDT_IND:
  629. WREG32_DIDT(config_regs->offset, data);
  630. break;
  631. default:
  632. WREG32(config_regs->offset, data);
  633. break;
  634. }
  635. cache = 0;
  636. }
  637. config_regs++;
  638. }
  639. return 0;
  640. }
  641. static int ci_enable_didt(struct amdgpu_device *adev, bool enable)
  642. {
  643. struct ci_power_info *pi = ci_get_pi(adev);
  644. int ret;
  645. if (pi->caps_sq_ramping || pi->caps_db_ramping ||
  646. pi->caps_td_ramping || pi->caps_tcp_ramping) {
  647. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  648. if (enable) {
  649. ret = ci_program_pt_config_registers(adev, didt_config_ci);
  650. if (ret) {
  651. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  652. return ret;
  653. }
  654. }
  655. ci_do_enable_didt(adev, enable);
  656. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  657. }
  658. return 0;
  659. }
  660. static int ci_enable_power_containment(struct amdgpu_device *adev, bool enable)
  661. {
  662. struct ci_power_info *pi = ci_get_pi(adev);
  663. PPSMC_Result smc_result;
  664. int ret = 0;
  665. if (enable) {
  666. pi->power_containment_features = 0;
  667. if (pi->caps_power_containment) {
  668. if (pi->enable_bapm_feature) {
  669. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_EnableDTE);
  670. if (smc_result != PPSMC_Result_OK)
  671. ret = -EINVAL;
  672. else
  673. pi->power_containment_features |= POWERCONTAINMENT_FEATURE_BAPM;
  674. }
  675. if (pi->enable_tdc_limit_feature) {
  676. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_TDCLimitEnable);
  677. if (smc_result != PPSMC_Result_OK)
  678. ret = -EINVAL;
  679. else
  680. pi->power_containment_features |= POWERCONTAINMENT_FEATURE_TDCLimit;
  681. }
  682. if (pi->enable_pkg_pwr_tracking_feature) {
  683. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_PkgPwrLimitEnable);
  684. if (smc_result != PPSMC_Result_OK) {
  685. ret = -EINVAL;
  686. } else {
  687. struct amdgpu_cac_tdp_table *cac_tdp_table =
  688. adev->pm.dpm.dyn_state.cac_tdp_table;
  689. u32 default_pwr_limit =
  690. (u32)(cac_tdp_table->maximum_power_delivery_limit * 256);
  691. pi->power_containment_features |= POWERCONTAINMENT_FEATURE_PkgPwrLimit;
  692. ci_set_power_limit(adev, default_pwr_limit);
  693. }
  694. }
  695. }
  696. } else {
  697. if (pi->caps_power_containment && pi->power_containment_features) {
  698. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_TDCLimit)
  699. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_TDCLimitDisable);
  700. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_BAPM)
  701. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DisableDTE);
  702. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_PkgPwrLimit)
  703. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_PkgPwrLimitDisable);
  704. pi->power_containment_features = 0;
  705. }
  706. }
  707. return ret;
  708. }
  709. static int ci_enable_smc_cac(struct amdgpu_device *adev, bool enable)
  710. {
  711. struct ci_power_info *pi = ci_get_pi(adev);
  712. PPSMC_Result smc_result;
  713. int ret = 0;
  714. if (pi->caps_cac) {
  715. if (enable) {
  716. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_EnableCac);
  717. if (smc_result != PPSMC_Result_OK) {
  718. ret = -EINVAL;
  719. pi->cac_enabled = false;
  720. } else {
  721. pi->cac_enabled = true;
  722. }
  723. } else if (pi->cac_enabled) {
  724. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DisableCac);
  725. pi->cac_enabled = false;
  726. }
  727. }
  728. return ret;
  729. }
  730. static int ci_enable_thermal_based_sclk_dpm(struct amdgpu_device *adev,
  731. bool enable)
  732. {
  733. struct ci_power_info *pi = ci_get_pi(adev);
  734. PPSMC_Result smc_result = PPSMC_Result_OK;
  735. if (pi->thermal_sclk_dpm_enabled) {
  736. if (enable)
  737. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_ENABLE_THERMAL_DPM);
  738. else
  739. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DISABLE_THERMAL_DPM);
  740. }
  741. if (smc_result == PPSMC_Result_OK)
  742. return 0;
  743. else
  744. return -EINVAL;
  745. }
  746. static int ci_power_control_set_level(struct amdgpu_device *adev)
  747. {
  748. struct ci_power_info *pi = ci_get_pi(adev);
  749. struct amdgpu_cac_tdp_table *cac_tdp_table =
  750. adev->pm.dpm.dyn_state.cac_tdp_table;
  751. s32 adjust_percent;
  752. s32 target_tdp;
  753. int ret = 0;
  754. bool adjust_polarity = false; /* ??? */
  755. if (pi->caps_power_containment) {
  756. adjust_percent = adjust_polarity ?
  757. adev->pm.dpm.tdp_adjustment : (-1 * adev->pm.dpm.tdp_adjustment);
  758. target_tdp = ((100 + adjust_percent) *
  759. (s32)cac_tdp_table->configurable_tdp) / 100;
  760. ret = ci_set_overdrive_target_tdp(adev, (u32)target_tdp);
  761. }
  762. return ret;
  763. }
  764. static void ci_dpm_powergate_uvd(void *handle, bool gate)
  765. {
  766. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  767. struct ci_power_info *pi = ci_get_pi(adev);
  768. pi->uvd_power_gated = gate;
  769. if (gate) {
  770. /* stop the UVD block */
  771. amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
  772. AMD_PG_STATE_GATE);
  773. ci_update_uvd_dpm(adev, gate);
  774. } else {
  775. amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
  776. AMD_PG_STATE_UNGATE);
  777. ci_update_uvd_dpm(adev, gate);
  778. }
  779. }
  780. static bool ci_dpm_vblank_too_short(void *handle)
  781. {
  782. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  783. u32 vblank_time = amdgpu_dpm_get_vblank_time(adev);
  784. u32 switch_limit = adev->gmc.vram_type == AMDGPU_VRAM_TYPE_GDDR5 ? 450 : 300;
  785. /* disable mclk switching if the refresh is >120Hz, even if the
  786. * blanking period would allow it
  787. */
  788. if (amdgpu_dpm_get_vrefresh(adev) > 120)
  789. return true;
  790. if (vblank_time < switch_limit)
  791. return true;
  792. else
  793. return false;
  794. }
  795. static void ci_apply_state_adjust_rules(struct amdgpu_device *adev,
  796. struct amdgpu_ps *rps)
  797. {
  798. struct ci_ps *ps = ci_get_ps(rps);
  799. struct ci_power_info *pi = ci_get_pi(adev);
  800. struct amdgpu_clock_and_voltage_limits *max_limits;
  801. bool disable_mclk_switching;
  802. u32 sclk, mclk;
  803. int i;
  804. if (rps->vce_active) {
  805. rps->evclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].evclk;
  806. rps->ecclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].ecclk;
  807. } else {
  808. rps->evclk = 0;
  809. rps->ecclk = 0;
  810. }
  811. if ((adev->pm.dpm.new_active_crtc_count > 1) ||
  812. ci_dpm_vblank_too_short(adev))
  813. disable_mclk_switching = true;
  814. else
  815. disable_mclk_switching = false;
  816. if ((rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY)
  817. pi->battery_state = true;
  818. else
  819. pi->battery_state = false;
  820. if (adev->pm.dpm.ac_power)
  821. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  822. else
  823. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  824. if (adev->pm.dpm.ac_power == false) {
  825. for (i = 0; i < ps->performance_level_count; i++) {
  826. if (ps->performance_levels[i].mclk > max_limits->mclk)
  827. ps->performance_levels[i].mclk = max_limits->mclk;
  828. if (ps->performance_levels[i].sclk > max_limits->sclk)
  829. ps->performance_levels[i].sclk = max_limits->sclk;
  830. }
  831. }
  832. /* XXX validate the min clocks required for display */
  833. if (disable_mclk_switching) {
  834. mclk = ps->performance_levels[ps->performance_level_count - 1].mclk;
  835. sclk = ps->performance_levels[0].sclk;
  836. } else {
  837. mclk = ps->performance_levels[0].mclk;
  838. sclk = ps->performance_levels[0].sclk;
  839. }
  840. if (adev->pm.pm_display_cfg.min_core_set_clock > sclk)
  841. sclk = adev->pm.pm_display_cfg.min_core_set_clock;
  842. if (adev->pm.pm_display_cfg.min_mem_set_clock > mclk)
  843. mclk = adev->pm.pm_display_cfg.min_mem_set_clock;
  844. if (rps->vce_active) {
  845. if (sclk < adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].sclk)
  846. sclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].sclk;
  847. if (mclk < adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].mclk)
  848. mclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].mclk;
  849. }
  850. ps->performance_levels[0].sclk = sclk;
  851. ps->performance_levels[0].mclk = mclk;
  852. if (ps->performance_levels[1].sclk < ps->performance_levels[0].sclk)
  853. ps->performance_levels[1].sclk = ps->performance_levels[0].sclk;
  854. if (disable_mclk_switching) {
  855. if (ps->performance_levels[0].mclk < ps->performance_levels[1].mclk)
  856. ps->performance_levels[0].mclk = ps->performance_levels[1].mclk;
  857. } else {
  858. if (ps->performance_levels[1].mclk < ps->performance_levels[0].mclk)
  859. ps->performance_levels[1].mclk = ps->performance_levels[0].mclk;
  860. }
  861. }
  862. static int ci_thermal_set_temperature_range(struct amdgpu_device *adev,
  863. int min_temp, int max_temp)
  864. {
  865. int low_temp = 0 * 1000;
  866. int high_temp = 255 * 1000;
  867. u32 tmp;
  868. if (low_temp < min_temp)
  869. low_temp = min_temp;
  870. if (high_temp > max_temp)
  871. high_temp = max_temp;
  872. if (high_temp < low_temp) {
  873. DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
  874. return -EINVAL;
  875. }
  876. tmp = RREG32_SMC(ixCG_THERMAL_INT);
  877. tmp &= ~(CG_THERMAL_INT__DIG_THERM_INTH_MASK | CG_THERMAL_INT__DIG_THERM_INTL_MASK);
  878. tmp |= ((high_temp / 1000) << CG_THERMAL_INT__DIG_THERM_INTH__SHIFT) |
  879. ((low_temp / 1000)) << CG_THERMAL_INT__DIG_THERM_INTL__SHIFT;
  880. WREG32_SMC(ixCG_THERMAL_INT, tmp);
  881. #if 0
  882. /* XXX: need to figure out how to handle this properly */
  883. tmp = RREG32_SMC(ixCG_THERMAL_CTRL);
  884. tmp &= DIG_THERM_DPM_MASK;
  885. tmp |= DIG_THERM_DPM(high_temp / 1000);
  886. WREG32_SMC(ixCG_THERMAL_CTRL, tmp);
  887. #endif
  888. adev->pm.dpm.thermal.min_temp = low_temp;
  889. adev->pm.dpm.thermal.max_temp = high_temp;
  890. return 0;
  891. }
  892. static int ci_thermal_enable_alert(struct amdgpu_device *adev,
  893. bool enable)
  894. {
  895. u32 thermal_int = RREG32_SMC(ixCG_THERMAL_INT);
  896. PPSMC_Result result;
  897. if (enable) {
  898. thermal_int &= ~(CG_THERMAL_INT_CTRL__THERM_INTH_MASK_MASK |
  899. CG_THERMAL_INT_CTRL__THERM_INTL_MASK_MASK);
  900. WREG32_SMC(ixCG_THERMAL_INT, thermal_int);
  901. result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_Thermal_Cntl_Enable);
  902. if (result != PPSMC_Result_OK) {
  903. DRM_DEBUG_KMS("Could not enable thermal interrupts.\n");
  904. return -EINVAL;
  905. }
  906. } else {
  907. thermal_int |= CG_THERMAL_INT_CTRL__THERM_INTH_MASK_MASK |
  908. CG_THERMAL_INT_CTRL__THERM_INTL_MASK_MASK;
  909. WREG32_SMC(ixCG_THERMAL_INT, thermal_int);
  910. result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_Thermal_Cntl_Disable);
  911. if (result != PPSMC_Result_OK) {
  912. DRM_DEBUG_KMS("Could not disable thermal interrupts.\n");
  913. return -EINVAL;
  914. }
  915. }
  916. return 0;
  917. }
  918. static void ci_fan_ctrl_set_static_mode(struct amdgpu_device *adev, u32 mode)
  919. {
  920. struct ci_power_info *pi = ci_get_pi(adev);
  921. u32 tmp;
  922. if (pi->fan_ctrl_is_in_default_mode) {
  923. tmp = (RREG32_SMC(ixCG_FDO_CTRL2) & CG_FDO_CTRL2__FDO_PWM_MODE_MASK)
  924. >> CG_FDO_CTRL2__FDO_PWM_MODE__SHIFT;
  925. pi->fan_ctrl_default_mode = tmp;
  926. tmp = (RREG32_SMC(ixCG_FDO_CTRL2) & CG_FDO_CTRL2__TMIN_MASK)
  927. >> CG_FDO_CTRL2__TMIN__SHIFT;
  928. pi->t_min = tmp;
  929. pi->fan_ctrl_is_in_default_mode = false;
  930. }
  931. tmp = RREG32_SMC(ixCG_FDO_CTRL2) & ~CG_FDO_CTRL2__TMIN_MASK;
  932. tmp |= 0 << CG_FDO_CTRL2__TMIN__SHIFT;
  933. WREG32_SMC(ixCG_FDO_CTRL2, tmp);
  934. tmp = RREG32_SMC(ixCG_FDO_CTRL2) & ~CG_FDO_CTRL2__FDO_PWM_MODE_MASK;
  935. tmp |= mode << CG_FDO_CTRL2__FDO_PWM_MODE__SHIFT;
  936. WREG32_SMC(ixCG_FDO_CTRL2, tmp);
  937. }
  938. static int ci_thermal_setup_fan_table(struct amdgpu_device *adev)
  939. {
  940. struct ci_power_info *pi = ci_get_pi(adev);
  941. SMU7_Discrete_FanTable fan_table = { FDO_MODE_HARDWARE };
  942. u32 duty100;
  943. u32 t_diff1, t_diff2, pwm_diff1, pwm_diff2;
  944. u16 fdo_min, slope1, slope2;
  945. u32 reference_clock, tmp;
  946. int ret;
  947. u64 tmp64;
  948. if (!pi->fan_table_start) {
  949. adev->pm.dpm.fan.ucode_fan_control = false;
  950. return 0;
  951. }
  952. duty100 = (RREG32_SMC(ixCG_FDO_CTRL1) & CG_FDO_CTRL1__FMAX_DUTY100_MASK)
  953. >> CG_FDO_CTRL1__FMAX_DUTY100__SHIFT;
  954. if (duty100 == 0) {
  955. adev->pm.dpm.fan.ucode_fan_control = false;
  956. return 0;
  957. }
  958. tmp64 = (u64)adev->pm.dpm.fan.pwm_min * duty100;
  959. do_div(tmp64, 10000);
  960. fdo_min = (u16)tmp64;
  961. t_diff1 = adev->pm.dpm.fan.t_med - adev->pm.dpm.fan.t_min;
  962. t_diff2 = adev->pm.dpm.fan.t_high - adev->pm.dpm.fan.t_med;
  963. pwm_diff1 = adev->pm.dpm.fan.pwm_med - adev->pm.dpm.fan.pwm_min;
  964. pwm_diff2 = adev->pm.dpm.fan.pwm_high - adev->pm.dpm.fan.pwm_med;
  965. slope1 = (u16)((50 + ((16 * duty100 * pwm_diff1) / t_diff1)) / 100);
  966. slope2 = (u16)((50 + ((16 * duty100 * pwm_diff2) / t_diff2)) / 100);
  967. fan_table.TempMin = cpu_to_be16((50 + adev->pm.dpm.fan.t_min) / 100);
  968. fan_table.TempMed = cpu_to_be16((50 + adev->pm.dpm.fan.t_med) / 100);
  969. fan_table.TempMax = cpu_to_be16((50 + adev->pm.dpm.fan.t_max) / 100);
  970. fan_table.Slope1 = cpu_to_be16(slope1);
  971. fan_table.Slope2 = cpu_to_be16(slope2);
  972. fan_table.FdoMin = cpu_to_be16(fdo_min);
  973. fan_table.HystDown = cpu_to_be16(adev->pm.dpm.fan.t_hyst);
  974. fan_table.HystUp = cpu_to_be16(1);
  975. fan_table.HystSlope = cpu_to_be16(1);
  976. fan_table.TempRespLim = cpu_to_be16(5);
  977. reference_clock = amdgpu_asic_get_xclk(adev);
  978. fan_table.RefreshPeriod = cpu_to_be32((adev->pm.dpm.fan.cycle_delay *
  979. reference_clock) / 1600);
  980. fan_table.FdoMax = cpu_to_be16((u16)duty100);
  981. tmp = (RREG32_SMC(ixCG_MULT_THERMAL_CTRL) & CG_MULT_THERMAL_CTRL__TEMP_SEL_MASK)
  982. >> CG_MULT_THERMAL_CTRL__TEMP_SEL__SHIFT;
  983. fan_table.TempSrc = (uint8_t)tmp;
  984. ret = amdgpu_ci_copy_bytes_to_smc(adev,
  985. pi->fan_table_start,
  986. (u8 *)(&fan_table),
  987. sizeof(fan_table),
  988. pi->sram_end);
  989. if (ret) {
  990. DRM_ERROR("Failed to load fan table to the SMC.");
  991. adev->pm.dpm.fan.ucode_fan_control = false;
  992. }
  993. return 0;
  994. }
  995. static int ci_fan_ctrl_start_smc_fan_control(struct amdgpu_device *adev)
  996. {
  997. struct ci_power_info *pi = ci_get_pi(adev);
  998. PPSMC_Result ret;
  999. if (pi->caps_od_fuzzy_fan_control_support) {
  1000. ret = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  1001. PPSMC_StartFanControl,
  1002. FAN_CONTROL_FUZZY);
  1003. if (ret != PPSMC_Result_OK)
  1004. return -EINVAL;
  1005. ret = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  1006. PPSMC_MSG_SetFanPwmMax,
  1007. adev->pm.dpm.fan.default_max_fan_pwm);
  1008. if (ret != PPSMC_Result_OK)
  1009. return -EINVAL;
  1010. } else {
  1011. ret = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  1012. PPSMC_StartFanControl,
  1013. FAN_CONTROL_TABLE);
  1014. if (ret != PPSMC_Result_OK)
  1015. return -EINVAL;
  1016. }
  1017. pi->fan_is_controlled_by_smc = true;
  1018. return 0;
  1019. }
  1020. static int ci_fan_ctrl_stop_smc_fan_control(struct amdgpu_device *adev)
  1021. {
  1022. PPSMC_Result ret;
  1023. struct ci_power_info *pi = ci_get_pi(adev);
  1024. ret = amdgpu_ci_send_msg_to_smc(adev, PPSMC_StopFanControl);
  1025. if (ret == PPSMC_Result_OK) {
  1026. pi->fan_is_controlled_by_smc = false;
  1027. return 0;
  1028. } else {
  1029. return -EINVAL;
  1030. }
  1031. }
  1032. static int ci_dpm_get_fan_speed_percent(void *handle,
  1033. u32 *speed)
  1034. {
  1035. u32 duty, duty100;
  1036. u64 tmp64;
  1037. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1038. if (adev->pm.no_fan)
  1039. return -ENOENT;
  1040. duty100 = (RREG32_SMC(ixCG_FDO_CTRL1) & CG_FDO_CTRL1__FMAX_DUTY100_MASK)
  1041. >> CG_FDO_CTRL1__FMAX_DUTY100__SHIFT;
  1042. duty = (RREG32_SMC(ixCG_THERMAL_STATUS) & CG_THERMAL_STATUS__FDO_PWM_DUTY_MASK)
  1043. >> CG_THERMAL_STATUS__FDO_PWM_DUTY__SHIFT;
  1044. if (duty100 == 0)
  1045. return -EINVAL;
  1046. tmp64 = (u64)duty * 100;
  1047. do_div(tmp64, duty100);
  1048. *speed = (u32)tmp64;
  1049. if (*speed > 100)
  1050. *speed = 100;
  1051. return 0;
  1052. }
  1053. static int ci_dpm_set_fan_speed_percent(void *handle,
  1054. u32 speed)
  1055. {
  1056. u32 tmp;
  1057. u32 duty, duty100;
  1058. u64 tmp64;
  1059. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1060. struct ci_power_info *pi = ci_get_pi(adev);
  1061. if (adev->pm.no_fan)
  1062. return -ENOENT;
  1063. if (pi->fan_is_controlled_by_smc)
  1064. return -EINVAL;
  1065. if (speed > 100)
  1066. return -EINVAL;
  1067. duty100 = (RREG32_SMC(ixCG_FDO_CTRL1) & CG_FDO_CTRL1__FMAX_DUTY100_MASK)
  1068. >> CG_FDO_CTRL1__FMAX_DUTY100__SHIFT;
  1069. if (duty100 == 0)
  1070. return -EINVAL;
  1071. tmp64 = (u64)speed * duty100;
  1072. do_div(tmp64, 100);
  1073. duty = (u32)tmp64;
  1074. tmp = RREG32_SMC(ixCG_FDO_CTRL0) & ~CG_FDO_CTRL0__FDO_STATIC_DUTY_MASK;
  1075. tmp |= duty << CG_FDO_CTRL0__FDO_STATIC_DUTY__SHIFT;
  1076. WREG32_SMC(ixCG_FDO_CTRL0, tmp);
  1077. return 0;
  1078. }
  1079. static void ci_dpm_set_fan_control_mode(void *handle, u32 mode)
  1080. {
  1081. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1082. switch (mode) {
  1083. case AMD_FAN_CTRL_NONE:
  1084. if (adev->pm.dpm.fan.ucode_fan_control)
  1085. ci_fan_ctrl_stop_smc_fan_control(adev);
  1086. ci_dpm_set_fan_speed_percent(adev, 100);
  1087. break;
  1088. case AMD_FAN_CTRL_MANUAL:
  1089. if (adev->pm.dpm.fan.ucode_fan_control)
  1090. ci_fan_ctrl_stop_smc_fan_control(adev);
  1091. break;
  1092. case AMD_FAN_CTRL_AUTO:
  1093. if (adev->pm.dpm.fan.ucode_fan_control)
  1094. ci_thermal_start_smc_fan_control(adev);
  1095. break;
  1096. default:
  1097. break;
  1098. }
  1099. }
  1100. static u32 ci_dpm_get_fan_control_mode(void *handle)
  1101. {
  1102. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1103. struct ci_power_info *pi = ci_get_pi(adev);
  1104. if (pi->fan_is_controlled_by_smc)
  1105. return AMD_FAN_CTRL_AUTO;
  1106. else
  1107. return AMD_FAN_CTRL_MANUAL;
  1108. }
  1109. #if 0
  1110. static int ci_fan_ctrl_get_fan_speed_rpm(struct amdgpu_device *adev,
  1111. u32 *speed)
  1112. {
  1113. u32 tach_period;
  1114. u32 xclk = amdgpu_asic_get_xclk(adev);
  1115. if (adev->pm.no_fan)
  1116. return -ENOENT;
  1117. if (adev->pm.fan_pulses_per_revolution == 0)
  1118. return -ENOENT;
  1119. tach_period = (RREG32_SMC(ixCG_TACH_STATUS) & CG_TACH_STATUS__TACH_PERIOD_MASK)
  1120. >> CG_TACH_STATUS__TACH_PERIOD__SHIFT;
  1121. if (tach_period == 0)
  1122. return -ENOENT;
  1123. *speed = 60 * xclk * 10000 / tach_period;
  1124. return 0;
  1125. }
  1126. static int ci_fan_ctrl_set_fan_speed_rpm(struct amdgpu_device *adev,
  1127. u32 speed)
  1128. {
  1129. u32 tach_period, tmp;
  1130. u32 xclk = amdgpu_asic_get_xclk(adev);
  1131. if (adev->pm.no_fan)
  1132. return -ENOENT;
  1133. if (adev->pm.fan_pulses_per_revolution == 0)
  1134. return -ENOENT;
  1135. if ((speed < adev->pm.fan_min_rpm) ||
  1136. (speed > adev->pm.fan_max_rpm))
  1137. return -EINVAL;
  1138. if (adev->pm.dpm.fan.ucode_fan_control)
  1139. ci_fan_ctrl_stop_smc_fan_control(adev);
  1140. tach_period = 60 * xclk * 10000 / (8 * speed);
  1141. tmp = RREG32_SMC(ixCG_TACH_CTRL) & ~CG_TACH_CTRL__TARGET_PERIOD_MASK;
  1142. tmp |= tach_period << CG_TACH_CTRL__TARGET_PERIOD__SHIFT;
  1143. WREG32_SMC(CG_TACH_CTRL, tmp);
  1144. ci_fan_ctrl_set_static_mode(adev, FDO_PWM_MODE_STATIC_RPM);
  1145. return 0;
  1146. }
  1147. #endif
  1148. static void ci_fan_ctrl_set_default_mode(struct amdgpu_device *adev)
  1149. {
  1150. struct ci_power_info *pi = ci_get_pi(adev);
  1151. u32 tmp;
  1152. if (!pi->fan_ctrl_is_in_default_mode) {
  1153. tmp = RREG32_SMC(ixCG_FDO_CTRL2) & ~CG_FDO_CTRL2__FDO_PWM_MODE_MASK;
  1154. tmp |= pi->fan_ctrl_default_mode << CG_FDO_CTRL2__FDO_PWM_MODE__SHIFT;
  1155. WREG32_SMC(ixCG_FDO_CTRL2, tmp);
  1156. tmp = RREG32_SMC(ixCG_FDO_CTRL2) & ~CG_FDO_CTRL2__TMIN_MASK;
  1157. tmp |= pi->t_min << CG_FDO_CTRL2__TMIN__SHIFT;
  1158. WREG32_SMC(ixCG_FDO_CTRL2, tmp);
  1159. pi->fan_ctrl_is_in_default_mode = true;
  1160. }
  1161. }
  1162. static void ci_thermal_start_smc_fan_control(struct amdgpu_device *adev)
  1163. {
  1164. if (adev->pm.dpm.fan.ucode_fan_control) {
  1165. ci_fan_ctrl_start_smc_fan_control(adev);
  1166. ci_fan_ctrl_set_static_mode(adev, FDO_PWM_MODE_STATIC);
  1167. }
  1168. }
  1169. static void ci_thermal_initialize(struct amdgpu_device *adev)
  1170. {
  1171. u32 tmp;
  1172. if (adev->pm.fan_pulses_per_revolution) {
  1173. tmp = RREG32_SMC(ixCG_TACH_CTRL) & ~CG_TACH_CTRL__EDGE_PER_REV_MASK;
  1174. tmp |= (adev->pm.fan_pulses_per_revolution - 1)
  1175. << CG_TACH_CTRL__EDGE_PER_REV__SHIFT;
  1176. WREG32_SMC(ixCG_TACH_CTRL, tmp);
  1177. }
  1178. tmp = RREG32_SMC(ixCG_FDO_CTRL2) & ~CG_FDO_CTRL2__TACH_PWM_RESP_RATE_MASK;
  1179. tmp |= 0x28 << CG_FDO_CTRL2__TACH_PWM_RESP_RATE__SHIFT;
  1180. WREG32_SMC(ixCG_FDO_CTRL2, tmp);
  1181. }
  1182. static int ci_thermal_start_thermal_controller(struct amdgpu_device *adev)
  1183. {
  1184. int ret;
  1185. ci_thermal_initialize(adev);
  1186. ret = ci_thermal_set_temperature_range(adev, CISLANDS_TEMP_RANGE_MIN, CISLANDS_TEMP_RANGE_MAX);
  1187. if (ret)
  1188. return ret;
  1189. ret = ci_thermal_enable_alert(adev, true);
  1190. if (ret)
  1191. return ret;
  1192. if (adev->pm.dpm.fan.ucode_fan_control) {
  1193. ret = ci_thermal_setup_fan_table(adev);
  1194. if (ret)
  1195. return ret;
  1196. ci_thermal_start_smc_fan_control(adev);
  1197. }
  1198. return 0;
  1199. }
  1200. static void ci_thermal_stop_thermal_controller(struct amdgpu_device *adev)
  1201. {
  1202. if (!adev->pm.no_fan)
  1203. ci_fan_ctrl_set_default_mode(adev);
  1204. }
  1205. static int ci_read_smc_soft_register(struct amdgpu_device *adev,
  1206. u16 reg_offset, u32 *value)
  1207. {
  1208. struct ci_power_info *pi = ci_get_pi(adev);
  1209. return amdgpu_ci_read_smc_sram_dword(adev,
  1210. pi->soft_regs_start + reg_offset,
  1211. value, pi->sram_end);
  1212. }
  1213. static int ci_write_smc_soft_register(struct amdgpu_device *adev,
  1214. u16 reg_offset, u32 value)
  1215. {
  1216. struct ci_power_info *pi = ci_get_pi(adev);
  1217. return amdgpu_ci_write_smc_sram_dword(adev,
  1218. pi->soft_regs_start + reg_offset,
  1219. value, pi->sram_end);
  1220. }
  1221. static void ci_init_fps_limits(struct amdgpu_device *adev)
  1222. {
  1223. struct ci_power_info *pi = ci_get_pi(adev);
  1224. SMU7_Discrete_DpmTable *table = &pi->smc_state_table;
  1225. if (pi->caps_fps) {
  1226. u16 tmp;
  1227. tmp = 45;
  1228. table->FpsHighT = cpu_to_be16(tmp);
  1229. tmp = 30;
  1230. table->FpsLowT = cpu_to_be16(tmp);
  1231. }
  1232. }
  1233. static int ci_update_sclk_t(struct amdgpu_device *adev)
  1234. {
  1235. struct ci_power_info *pi = ci_get_pi(adev);
  1236. int ret = 0;
  1237. u32 low_sclk_interrupt_t = 0;
  1238. if (pi->caps_sclk_throttle_low_notification) {
  1239. low_sclk_interrupt_t = cpu_to_be32(pi->low_sclk_interrupt_t);
  1240. ret = amdgpu_ci_copy_bytes_to_smc(adev,
  1241. pi->dpm_table_start +
  1242. offsetof(SMU7_Discrete_DpmTable, LowSclkInterruptT),
  1243. (u8 *)&low_sclk_interrupt_t,
  1244. sizeof(u32), pi->sram_end);
  1245. }
  1246. return ret;
  1247. }
  1248. static void ci_get_leakage_voltages(struct amdgpu_device *adev)
  1249. {
  1250. struct ci_power_info *pi = ci_get_pi(adev);
  1251. u16 leakage_id, virtual_voltage_id;
  1252. u16 vddc, vddci;
  1253. int i;
  1254. pi->vddc_leakage.count = 0;
  1255. pi->vddci_leakage.count = 0;
  1256. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_EVV) {
  1257. for (i = 0; i < CISLANDS_MAX_LEAKAGE_COUNT; i++) {
  1258. virtual_voltage_id = ATOM_VIRTUAL_VOLTAGE_ID0 + i;
  1259. if (amdgpu_atombios_get_voltage_evv(adev, virtual_voltage_id, &vddc) != 0)
  1260. continue;
  1261. if (vddc != 0 && vddc != virtual_voltage_id) {
  1262. pi->vddc_leakage.actual_voltage[pi->vddc_leakage.count] = vddc;
  1263. pi->vddc_leakage.leakage_id[pi->vddc_leakage.count] = virtual_voltage_id;
  1264. pi->vddc_leakage.count++;
  1265. }
  1266. }
  1267. } else if (amdgpu_atombios_get_leakage_id_from_vbios(adev, &leakage_id) == 0) {
  1268. for (i = 0; i < CISLANDS_MAX_LEAKAGE_COUNT; i++) {
  1269. virtual_voltage_id = ATOM_VIRTUAL_VOLTAGE_ID0 + i;
  1270. if (amdgpu_atombios_get_leakage_vddc_based_on_leakage_params(adev, &vddc, &vddci,
  1271. virtual_voltage_id,
  1272. leakage_id) == 0) {
  1273. if (vddc != 0 && vddc != virtual_voltage_id) {
  1274. pi->vddc_leakage.actual_voltage[pi->vddc_leakage.count] = vddc;
  1275. pi->vddc_leakage.leakage_id[pi->vddc_leakage.count] = virtual_voltage_id;
  1276. pi->vddc_leakage.count++;
  1277. }
  1278. if (vddci != 0 && vddci != virtual_voltage_id) {
  1279. pi->vddci_leakage.actual_voltage[pi->vddci_leakage.count] = vddci;
  1280. pi->vddci_leakage.leakage_id[pi->vddci_leakage.count] = virtual_voltage_id;
  1281. pi->vddci_leakage.count++;
  1282. }
  1283. }
  1284. }
  1285. }
  1286. }
  1287. static void ci_set_dpm_event_sources(struct amdgpu_device *adev, u32 sources)
  1288. {
  1289. struct ci_power_info *pi = ci_get_pi(adev);
  1290. bool want_thermal_protection;
  1291. enum amdgpu_dpm_event_src dpm_event_src;
  1292. u32 tmp;
  1293. switch (sources) {
  1294. case 0:
  1295. default:
  1296. want_thermal_protection = false;
  1297. break;
  1298. case (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL):
  1299. want_thermal_protection = true;
  1300. dpm_event_src = AMDGPU_DPM_EVENT_SRC_DIGITAL;
  1301. break;
  1302. case (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL):
  1303. want_thermal_protection = true;
  1304. dpm_event_src = AMDGPU_DPM_EVENT_SRC_EXTERNAL;
  1305. break;
  1306. case ((1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL) |
  1307. (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL)):
  1308. want_thermal_protection = true;
  1309. dpm_event_src = AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL;
  1310. break;
  1311. }
  1312. if (want_thermal_protection) {
  1313. #if 0
  1314. /* XXX: need to figure out how to handle this properly */
  1315. tmp = RREG32_SMC(ixCG_THERMAL_CTRL);
  1316. tmp &= DPM_EVENT_SRC_MASK;
  1317. tmp |= DPM_EVENT_SRC(dpm_event_src);
  1318. WREG32_SMC(ixCG_THERMAL_CTRL, tmp);
  1319. #endif
  1320. tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  1321. if (pi->thermal_protection)
  1322. tmp &= ~GENERAL_PWRMGT__THERMAL_PROTECTION_DIS_MASK;
  1323. else
  1324. tmp |= GENERAL_PWRMGT__THERMAL_PROTECTION_DIS_MASK;
  1325. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  1326. } else {
  1327. tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  1328. tmp |= GENERAL_PWRMGT__THERMAL_PROTECTION_DIS_MASK;
  1329. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  1330. }
  1331. }
  1332. static void ci_enable_auto_throttle_source(struct amdgpu_device *adev,
  1333. enum amdgpu_dpm_auto_throttle_src source,
  1334. bool enable)
  1335. {
  1336. struct ci_power_info *pi = ci_get_pi(adev);
  1337. if (enable) {
  1338. if (!(pi->active_auto_throttle_sources & (1 << source))) {
  1339. pi->active_auto_throttle_sources |= 1 << source;
  1340. ci_set_dpm_event_sources(adev, pi->active_auto_throttle_sources);
  1341. }
  1342. } else {
  1343. if (pi->active_auto_throttle_sources & (1 << source)) {
  1344. pi->active_auto_throttle_sources &= ~(1 << source);
  1345. ci_set_dpm_event_sources(adev, pi->active_auto_throttle_sources);
  1346. }
  1347. }
  1348. }
  1349. static void ci_enable_vr_hot_gpio_interrupt(struct amdgpu_device *adev)
  1350. {
  1351. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REGULATOR_HOT)
  1352. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_EnableVRHotGPIOInterrupt);
  1353. }
  1354. static int ci_unfreeze_sclk_mclk_dpm(struct amdgpu_device *adev)
  1355. {
  1356. struct ci_power_info *pi = ci_get_pi(adev);
  1357. PPSMC_Result smc_result;
  1358. if (!pi->need_update_smu7_dpm_table)
  1359. return 0;
  1360. if ((!pi->sclk_dpm_key_disabled) &&
  1361. (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK))) {
  1362. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_SCLKDPM_UnfreezeLevel);
  1363. if (smc_result != PPSMC_Result_OK)
  1364. return -EINVAL;
  1365. }
  1366. if ((!pi->mclk_dpm_key_disabled) &&
  1367. (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)) {
  1368. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MCLKDPM_UnfreezeLevel);
  1369. if (smc_result != PPSMC_Result_OK)
  1370. return -EINVAL;
  1371. }
  1372. pi->need_update_smu7_dpm_table = 0;
  1373. return 0;
  1374. }
  1375. static int ci_enable_sclk_mclk_dpm(struct amdgpu_device *adev, bool enable)
  1376. {
  1377. struct ci_power_info *pi = ci_get_pi(adev);
  1378. PPSMC_Result smc_result;
  1379. if (enable) {
  1380. if (!pi->sclk_dpm_key_disabled) {
  1381. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DPM_Enable);
  1382. if (smc_result != PPSMC_Result_OK)
  1383. return -EINVAL;
  1384. }
  1385. if (!pi->mclk_dpm_key_disabled) {
  1386. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MCLKDPM_Enable);
  1387. if (smc_result != PPSMC_Result_OK)
  1388. return -EINVAL;
  1389. WREG32_P(mmMC_SEQ_CNTL_3, MC_SEQ_CNTL_3__CAC_EN_MASK,
  1390. ~MC_SEQ_CNTL_3__CAC_EN_MASK);
  1391. WREG32_SMC(ixLCAC_MC0_CNTL, 0x05);
  1392. WREG32_SMC(ixLCAC_MC1_CNTL, 0x05);
  1393. WREG32_SMC(ixLCAC_CPL_CNTL, 0x100005);
  1394. udelay(10);
  1395. WREG32_SMC(ixLCAC_MC0_CNTL, 0x400005);
  1396. WREG32_SMC(ixLCAC_MC1_CNTL, 0x400005);
  1397. WREG32_SMC(ixLCAC_CPL_CNTL, 0x500005);
  1398. }
  1399. } else {
  1400. if (!pi->sclk_dpm_key_disabled) {
  1401. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DPM_Disable);
  1402. if (smc_result != PPSMC_Result_OK)
  1403. return -EINVAL;
  1404. }
  1405. if (!pi->mclk_dpm_key_disabled) {
  1406. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MCLKDPM_Disable);
  1407. if (smc_result != PPSMC_Result_OK)
  1408. return -EINVAL;
  1409. }
  1410. }
  1411. return 0;
  1412. }
  1413. static int ci_start_dpm(struct amdgpu_device *adev)
  1414. {
  1415. struct ci_power_info *pi = ci_get_pi(adev);
  1416. PPSMC_Result smc_result;
  1417. int ret;
  1418. u32 tmp;
  1419. tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  1420. tmp |= GENERAL_PWRMGT__GLOBAL_PWRMGT_EN_MASK;
  1421. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  1422. tmp = RREG32_SMC(ixSCLK_PWRMGT_CNTL);
  1423. tmp |= SCLK_PWRMGT_CNTL__DYNAMIC_PM_EN_MASK;
  1424. WREG32_SMC(ixSCLK_PWRMGT_CNTL, tmp);
  1425. ci_write_smc_soft_register(adev, offsetof(SMU7_SoftRegisters, VoltageChangeTimeout), 0x1000);
  1426. WREG32_P(mmBIF_LNCNT_RESET, 0, ~BIF_LNCNT_RESET__RESET_LNCNT_EN_MASK);
  1427. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_Voltage_Cntl_Enable);
  1428. if (smc_result != PPSMC_Result_OK)
  1429. return -EINVAL;
  1430. ret = ci_enable_sclk_mclk_dpm(adev, true);
  1431. if (ret)
  1432. return ret;
  1433. if (!pi->pcie_dpm_key_disabled) {
  1434. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_PCIeDPM_Enable);
  1435. if (smc_result != PPSMC_Result_OK)
  1436. return -EINVAL;
  1437. }
  1438. return 0;
  1439. }
  1440. static int ci_freeze_sclk_mclk_dpm(struct amdgpu_device *adev)
  1441. {
  1442. struct ci_power_info *pi = ci_get_pi(adev);
  1443. PPSMC_Result smc_result;
  1444. if (!pi->need_update_smu7_dpm_table)
  1445. return 0;
  1446. if ((!pi->sclk_dpm_key_disabled) &&
  1447. (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK))) {
  1448. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_SCLKDPM_FreezeLevel);
  1449. if (smc_result != PPSMC_Result_OK)
  1450. return -EINVAL;
  1451. }
  1452. if ((!pi->mclk_dpm_key_disabled) &&
  1453. (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)) {
  1454. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MCLKDPM_FreezeLevel);
  1455. if (smc_result != PPSMC_Result_OK)
  1456. return -EINVAL;
  1457. }
  1458. return 0;
  1459. }
  1460. static int ci_stop_dpm(struct amdgpu_device *adev)
  1461. {
  1462. struct ci_power_info *pi = ci_get_pi(adev);
  1463. PPSMC_Result smc_result;
  1464. int ret;
  1465. u32 tmp;
  1466. tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  1467. tmp &= ~GENERAL_PWRMGT__GLOBAL_PWRMGT_EN_MASK;
  1468. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  1469. tmp = RREG32_SMC(ixSCLK_PWRMGT_CNTL);
  1470. tmp &= ~SCLK_PWRMGT_CNTL__DYNAMIC_PM_EN_MASK;
  1471. WREG32_SMC(ixSCLK_PWRMGT_CNTL, tmp);
  1472. if (!pi->pcie_dpm_key_disabled) {
  1473. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_PCIeDPM_Disable);
  1474. if (smc_result != PPSMC_Result_OK)
  1475. return -EINVAL;
  1476. }
  1477. ret = ci_enable_sclk_mclk_dpm(adev, false);
  1478. if (ret)
  1479. return ret;
  1480. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_Voltage_Cntl_Disable);
  1481. if (smc_result != PPSMC_Result_OK)
  1482. return -EINVAL;
  1483. return 0;
  1484. }
  1485. static void ci_enable_sclk_control(struct amdgpu_device *adev, bool enable)
  1486. {
  1487. u32 tmp = RREG32_SMC(ixSCLK_PWRMGT_CNTL);
  1488. if (enable)
  1489. tmp &= ~SCLK_PWRMGT_CNTL__SCLK_PWRMGT_OFF_MASK;
  1490. else
  1491. tmp |= SCLK_PWRMGT_CNTL__SCLK_PWRMGT_OFF_MASK;
  1492. WREG32_SMC(ixSCLK_PWRMGT_CNTL, tmp);
  1493. }
  1494. #if 0
  1495. static int ci_notify_hw_of_power_source(struct amdgpu_device *adev,
  1496. bool ac_power)
  1497. {
  1498. struct ci_power_info *pi = ci_get_pi(adev);
  1499. struct amdgpu_cac_tdp_table *cac_tdp_table =
  1500. adev->pm.dpm.dyn_state.cac_tdp_table;
  1501. u32 power_limit;
  1502. if (ac_power)
  1503. power_limit = (u32)(cac_tdp_table->maximum_power_delivery_limit * 256);
  1504. else
  1505. power_limit = (u32)(cac_tdp_table->battery_power_limit * 256);
  1506. ci_set_power_limit(adev, power_limit);
  1507. if (pi->caps_automatic_dc_transition) {
  1508. if (ac_power)
  1509. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_RunningOnAC);
  1510. else
  1511. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_Remove_DC_Clamp);
  1512. }
  1513. return 0;
  1514. }
  1515. #endif
  1516. static PPSMC_Result amdgpu_ci_send_msg_to_smc_with_parameter(struct amdgpu_device *adev,
  1517. PPSMC_Msg msg, u32 parameter)
  1518. {
  1519. WREG32(mmSMC_MSG_ARG_0, parameter);
  1520. return amdgpu_ci_send_msg_to_smc(adev, msg);
  1521. }
  1522. static PPSMC_Result amdgpu_ci_send_msg_to_smc_return_parameter(struct amdgpu_device *adev,
  1523. PPSMC_Msg msg, u32 *parameter)
  1524. {
  1525. PPSMC_Result smc_result;
  1526. smc_result = amdgpu_ci_send_msg_to_smc(adev, msg);
  1527. if ((smc_result == PPSMC_Result_OK) && parameter)
  1528. *parameter = RREG32(mmSMC_MSG_ARG_0);
  1529. return smc_result;
  1530. }
  1531. static int ci_dpm_force_state_sclk(struct amdgpu_device *adev, u32 n)
  1532. {
  1533. struct ci_power_info *pi = ci_get_pi(adev);
  1534. if (!pi->sclk_dpm_key_disabled) {
  1535. PPSMC_Result smc_result =
  1536. amdgpu_ci_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SCLKDPM_SetEnabledMask, 1 << n);
  1537. if (smc_result != PPSMC_Result_OK)
  1538. return -EINVAL;
  1539. }
  1540. return 0;
  1541. }
  1542. static int ci_dpm_force_state_mclk(struct amdgpu_device *adev, u32 n)
  1543. {
  1544. struct ci_power_info *pi = ci_get_pi(adev);
  1545. if (!pi->mclk_dpm_key_disabled) {
  1546. PPSMC_Result smc_result =
  1547. amdgpu_ci_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_MCLKDPM_SetEnabledMask, 1 << n);
  1548. if (smc_result != PPSMC_Result_OK)
  1549. return -EINVAL;
  1550. }
  1551. return 0;
  1552. }
  1553. static int ci_dpm_force_state_pcie(struct amdgpu_device *adev, u32 n)
  1554. {
  1555. struct ci_power_info *pi = ci_get_pi(adev);
  1556. if (!pi->pcie_dpm_key_disabled) {
  1557. PPSMC_Result smc_result =
  1558. amdgpu_ci_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_PCIeDPM_ForceLevel, n);
  1559. if (smc_result != PPSMC_Result_OK)
  1560. return -EINVAL;
  1561. }
  1562. return 0;
  1563. }
  1564. static int ci_set_power_limit(struct amdgpu_device *adev, u32 n)
  1565. {
  1566. struct ci_power_info *pi = ci_get_pi(adev);
  1567. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_PkgPwrLimit) {
  1568. PPSMC_Result smc_result =
  1569. amdgpu_ci_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_PkgPwrSetLimit, n);
  1570. if (smc_result != PPSMC_Result_OK)
  1571. return -EINVAL;
  1572. }
  1573. return 0;
  1574. }
  1575. static int ci_set_overdrive_target_tdp(struct amdgpu_device *adev,
  1576. u32 target_tdp)
  1577. {
  1578. PPSMC_Result smc_result =
  1579. amdgpu_ci_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_OverDriveSetTargetTdp, target_tdp);
  1580. if (smc_result != PPSMC_Result_OK)
  1581. return -EINVAL;
  1582. return 0;
  1583. }
  1584. #if 0
  1585. static int ci_set_boot_state(struct amdgpu_device *adev)
  1586. {
  1587. return ci_enable_sclk_mclk_dpm(adev, false);
  1588. }
  1589. #endif
  1590. static u32 ci_get_average_sclk_freq(struct amdgpu_device *adev)
  1591. {
  1592. u32 sclk_freq;
  1593. PPSMC_Result smc_result =
  1594. amdgpu_ci_send_msg_to_smc_return_parameter(adev,
  1595. PPSMC_MSG_API_GetSclkFrequency,
  1596. &sclk_freq);
  1597. if (smc_result != PPSMC_Result_OK)
  1598. sclk_freq = 0;
  1599. return sclk_freq;
  1600. }
  1601. static u32 ci_get_average_mclk_freq(struct amdgpu_device *adev)
  1602. {
  1603. u32 mclk_freq;
  1604. PPSMC_Result smc_result =
  1605. amdgpu_ci_send_msg_to_smc_return_parameter(adev,
  1606. PPSMC_MSG_API_GetMclkFrequency,
  1607. &mclk_freq);
  1608. if (smc_result != PPSMC_Result_OK)
  1609. mclk_freq = 0;
  1610. return mclk_freq;
  1611. }
  1612. static void ci_dpm_start_smc(struct amdgpu_device *adev)
  1613. {
  1614. int i;
  1615. amdgpu_ci_program_jump_on_start(adev);
  1616. amdgpu_ci_start_smc_clock(adev);
  1617. amdgpu_ci_start_smc(adev);
  1618. for (i = 0; i < adev->usec_timeout; i++) {
  1619. if (RREG32_SMC(ixFIRMWARE_FLAGS) & FIRMWARE_FLAGS__INTERRUPTS_ENABLED_MASK)
  1620. break;
  1621. }
  1622. }
  1623. static void ci_dpm_stop_smc(struct amdgpu_device *adev)
  1624. {
  1625. amdgpu_ci_reset_smc(adev);
  1626. amdgpu_ci_stop_smc_clock(adev);
  1627. }
  1628. static int ci_process_firmware_header(struct amdgpu_device *adev)
  1629. {
  1630. struct ci_power_info *pi = ci_get_pi(adev);
  1631. u32 tmp;
  1632. int ret;
  1633. ret = amdgpu_ci_read_smc_sram_dword(adev,
  1634. SMU7_FIRMWARE_HEADER_LOCATION +
  1635. offsetof(SMU7_Firmware_Header, DpmTable),
  1636. &tmp, pi->sram_end);
  1637. if (ret)
  1638. return ret;
  1639. pi->dpm_table_start = tmp;
  1640. ret = amdgpu_ci_read_smc_sram_dword(adev,
  1641. SMU7_FIRMWARE_HEADER_LOCATION +
  1642. offsetof(SMU7_Firmware_Header, SoftRegisters),
  1643. &tmp, pi->sram_end);
  1644. if (ret)
  1645. return ret;
  1646. pi->soft_regs_start = tmp;
  1647. ret = amdgpu_ci_read_smc_sram_dword(adev,
  1648. SMU7_FIRMWARE_HEADER_LOCATION +
  1649. offsetof(SMU7_Firmware_Header, mcRegisterTable),
  1650. &tmp, pi->sram_end);
  1651. if (ret)
  1652. return ret;
  1653. pi->mc_reg_table_start = tmp;
  1654. ret = amdgpu_ci_read_smc_sram_dword(adev,
  1655. SMU7_FIRMWARE_HEADER_LOCATION +
  1656. offsetof(SMU7_Firmware_Header, FanTable),
  1657. &tmp, pi->sram_end);
  1658. if (ret)
  1659. return ret;
  1660. pi->fan_table_start = tmp;
  1661. ret = amdgpu_ci_read_smc_sram_dword(adev,
  1662. SMU7_FIRMWARE_HEADER_LOCATION +
  1663. offsetof(SMU7_Firmware_Header, mcArbDramTimingTable),
  1664. &tmp, pi->sram_end);
  1665. if (ret)
  1666. return ret;
  1667. pi->arb_table_start = tmp;
  1668. return 0;
  1669. }
  1670. static void ci_read_clock_registers(struct amdgpu_device *adev)
  1671. {
  1672. struct ci_power_info *pi = ci_get_pi(adev);
  1673. pi->clock_registers.cg_spll_func_cntl =
  1674. RREG32_SMC(ixCG_SPLL_FUNC_CNTL);
  1675. pi->clock_registers.cg_spll_func_cntl_2 =
  1676. RREG32_SMC(ixCG_SPLL_FUNC_CNTL_2);
  1677. pi->clock_registers.cg_spll_func_cntl_3 =
  1678. RREG32_SMC(ixCG_SPLL_FUNC_CNTL_3);
  1679. pi->clock_registers.cg_spll_func_cntl_4 =
  1680. RREG32_SMC(ixCG_SPLL_FUNC_CNTL_4);
  1681. pi->clock_registers.cg_spll_spread_spectrum =
  1682. RREG32_SMC(ixCG_SPLL_SPREAD_SPECTRUM);
  1683. pi->clock_registers.cg_spll_spread_spectrum_2 =
  1684. RREG32_SMC(ixCG_SPLL_SPREAD_SPECTRUM_2);
  1685. pi->clock_registers.dll_cntl = RREG32(mmDLL_CNTL);
  1686. pi->clock_registers.mclk_pwrmgt_cntl = RREG32(mmMCLK_PWRMGT_CNTL);
  1687. pi->clock_registers.mpll_ad_func_cntl = RREG32(mmMPLL_AD_FUNC_CNTL);
  1688. pi->clock_registers.mpll_dq_func_cntl = RREG32(mmMPLL_DQ_FUNC_CNTL);
  1689. pi->clock_registers.mpll_func_cntl = RREG32(mmMPLL_FUNC_CNTL);
  1690. pi->clock_registers.mpll_func_cntl_1 = RREG32(mmMPLL_FUNC_CNTL_1);
  1691. pi->clock_registers.mpll_func_cntl_2 = RREG32(mmMPLL_FUNC_CNTL_2);
  1692. pi->clock_registers.mpll_ss1 = RREG32(mmMPLL_SS1);
  1693. pi->clock_registers.mpll_ss2 = RREG32(mmMPLL_SS2);
  1694. }
  1695. static void ci_init_sclk_t(struct amdgpu_device *adev)
  1696. {
  1697. struct ci_power_info *pi = ci_get_pi(adev);
  1698. pi->low_sclk_interrupt_t = 0;
  1699. }
  1700. static void ci_enable_thermal_protection(struct amdgpu_device *adev,
  1701. bool enable)
  1702. {
  1703. u32 tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  1704. if (enable)
  1705. tmp &= ~GENERAL_PWRMGT__THERMAL_PROTECTION_DIS_MASK;
  1706. else
  1707. tmp |= GENERAL_PWRMGT__THERMAL_PROTECTION_DIS_MASK;
  1708. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  1709. }
  1710. static void ci_enable_acpi_power_management(struct amdgpu_device *adev)
  1711. {
  1712. u32 tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  1713. tmp |= GENERAL_PWRMGT__STATIC_PM_EN_MASK;
  1714. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  1715. }
  1716. #if 0
  1717. static int ci_enter_ulp_state(struct amdgpu_device *adev)
  1718. {
  1719. WREG32(mmSMC_MESSAGE_0, PPSMC_MSG_SwitchToMinimumPower);
  1720. udelay(25000);
  1721. return 0;
  1722. }
  1723. static int ci_exit_ulp_state(struct amdgpu_device *adev)
  1724. {
  1725. int i;
  1726. WREG32(mmSMC_MESSAGE_0, PPSMC_MSG_ResumeFromMinimumPower);
  1727. udelay(7000);
  1728. for (i = 0; i < adev->usec_timeout; i++) {
  1729. if (RREG32(mmSMC_RESP_0) == 1)
  1730. break;
  1731. udelay(1000);
  1732. }
  1733. return 0;
  1734. }
  1735. #endif
  1736. static int ci_notify_smc_display_change(struct amdgpu_device *adev,
  1737. bool has_display)
  1738. {
  1739. PPSMC_Msg msg = has_display ? PPSMC_MSG_HasDisplay : PPSMC_MSG_NoDisplay;
  1740. return (amdgpu_ci_send_msg_to_smc(adev, msg) == PPSMC_Result_OK) ? 0 : -EINVAL;
  1741. }
  1742. static int ci_enable_ds_master_switch(struct amdgpu_device *adev,
  1743. bool enable)
  1744. {
  1745. struct ci_power_info *pi = ci_get_pi(adev);
  1746. if (enable) {
  1747. if (pi->caps_sclk_ds) {
  1748. if (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MASTER_DeepSleep_ON) != PPSMC_Result_OK)
  1749. return -EINVAL;
  1750. } else {
  1751. if (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MASTER_DeepSleep_OFF) != PPSMC_Result_OK)
  1752. return -EINVAL;
  1753. }
  1754. } else {
  1755. if (pi->caps_sclk_ds) {
  1756. if (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MASTER_DeepSleep_OFF) != PPSMC_Result_OK)
  1757. return -EINVAL;
  1758. }
  1759. }
  1760. return 0;
  1761. }
  1762. static void ci_program_display_gap(struct amdgpu_device *adev)
  1763. {
  1764. u32 tmp = RREG32_SMC(ixCG_DISPLAY_GAP_CNTL);
  1765. u32 pre_vbi_time_in_us;
  1766. u32 frame_time_in_us;
  1767. u32 ref_clock = adev->clock.spll.reference_freq;
  1768. u32 refresh_rate = amdgpu_dpm_get_vrefresh(adev);
  1769. u32 vblank_time = amdgpu_dpm_get_vblank_time(adev);
  1770. tmp &= ~CG_DISPLAY_GAP_CNTL__DISP_GAP_MASK;
  1771. if (adev->pm.dpm.new_active_crtc_count > 0)
  1772. tmp |= (AMDGPU_PM_DISPLAY_GAP_VBLANK_OR_WM << CG_DISPLAY_GAP_CNTL__DISP_GAP__SHIFT);
  1773. else
  1774. tmp |= (AMDGPU_PM_DISPLAY_GAP_IGNORE << CG_DISPLAY_GAP_CNTL__DISP_GAP__SHIFT);
  1775. WREG32_SMC(ixCG_DISPLAY_GAP_CNTL, tmp);
  1776. if (refresh_rate == 0)
  1777. refresh_rate = 60;
  1778. if (vblank_time == 0xffffffff)
  1779. vblank_time = 500;
  1780. frame_time_in_us = 1000000 / refresh_rate;
  1781. pre_vbi_time_in_us =
  1782. frame_time_in_us - 200 - vblank_time;
  1783. tmp = pre_vbi_time_in_us * (ref_clock / 100);
  1784. WREG32_SMC(ixCG_DISPLAY_GAP_CNTL2, tmp);
  1785. ci_write_smc_soft_register(adev, offsetof(SMU7_SoftRegisters, PreVBlankGap), 0x64);
  1786. ci_write_smc_soft_register(adev, offsetof(SMU7_SoftRegisters, VBlankTimeout), (frame_time_in_us - pre_vbi_time_in_us));
  1787. ci_notify_smc_display_change(adev, (adev->pm.dpm.new_active_crtc_count == 1));
  1788. }
  1789. static void ci_enable_spread_spectrum(struct amdgpu_device *adev, bool enable)
  1790. {
  1791. struct ci_power_info *pi = ci_get_pi(adev);
  1792. u32 tmp;
  1793. if (enable) {
  1794. if (pi->caps_sclk_ss_support) {
  1795. tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  1796. tmp |= GENERAL_PWRMGT__DYN_SPREAD_SPECTRUM_EN_MASK;
  1797. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  1798. }
  1799. } else {
  1800. tmp = RREG32_SMC(ixCG_SPLL_SPREAD_SPECTRUM);
  1801. tmp &= ~CG_SPLL_SPREAD_SPECTRUM__SSEN_MASK;
  1802. WREG32_SMC(ixCG_SPLL_SPREAD_SPECTRUM, tmp);
  1803. tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  1804. tmp &= ~GENERAL_PWRMGT__DYN_SPREAD_SPECTRUM_EN_MASK;
  1805. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  1806. }
  1807. }
  1808. static void ci_program_sstp(struct amdgpu_device *adev)
  1809. {
  1810. WREG32_SMC(ixCG_STATIC_SCREEN_PARAMETER,
  1811. ((CISLANDS_SSTU_DFLT << CG_STATIC_SCREEN_PARAMETER__STATIC_SCREEN_THRESHOLD_UNIT__SHIFT) |
  1812. (CISLANDS_SST_DFLT << CG_STATIC_SCREEN_PARAMETER__STATIC_SCREEN_THRESHOLD__SHIFT)));
  1813. }
  1814. static void ci_enable_display_gap(struct amdgpu_device *adev)
  1815. {
  1816. u32 tmp = RREG32_SMC(ixCG_DISPLAY_GAP_CNTL);
  1817. tmp &= ~(CG_DISPLAY_GAP_CNTL__DISP_GAP_MASK |
  1818. CG_DISPLAY_GAP_CNTL__DISP_GAP_MCHG_MASK);
  1819. tmp |= ((AMDGPU_PM_DISPLAY_GAP_IGNORE << CG_DISPLAY_GAP_CNTL__DISP_GAP__SHIFT) |
  1820. (AMDGPU_PM_DISPLAY_GAP_VBLANK << CG_DISPLAY_GAP_CNTL__DISP_GAP_MCHG__SHIFT));
  1821. WREG32_SMC(ixCG_DISPLAY_GAP_CNTL, tmp);
  1822. }
  1823. static void ci_program_vc(struct amdgpu_device *adev)
  1824. {
  1825. u32 tmp;
  1826. tmp = RREG32_SMC(ixSCLK_PWRMGT_CNTL);
  1827. tmp &= ~(SCLK_PWRMGT_CNTL__RESET_SCLK_CNT_MASK | SCLK_PWRMGT_CNTL__RESET_BUSY_CNT_MASK);
  1828. WREG32_SMC(ixSCLK_PWRMGT_CNTL, tmp);
  1829. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_0, CISLANDS_VRC_DFLT0);
  1830. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_1, CISLANDS_VRC_DFLT1);
  1831. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_2, CISLANDS_VRC_DFLT2);
  1832. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_3, CISLANDS_VRC_DFLT3);
  1833. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_4, CISLANDS_VRC_DFLT4);
  1834. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_5, CISLANDS_VRC_DFLT5);
  1835. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_6, CISLANDS_VRC_DFLT6);
  1836. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_7, CISLANDS_VRC_DFLT7);
  1837. }
  1838. static void ci_clear_vc(struct amdgpu_device *adev)
  1839. {
  1840. u32 tmp;
  1841. tmp = RREG32_SMC(ixSCLK_PWRMGT_CNTL);
  1842. tmp |= (SCLK_PWRMGT_CNTL__RESET_SCLK_CNT_MASK | SCLK_PWRMGT_CNTL__RESET_BUSY_CNT_MASK);
  1843. WREG32_SMC(ixSCLK_PWRMGT_CNTL, tmp);
  1844. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_0, 0);
  1845. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_1, 0);
  1846. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_2, 0);
  1847. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_3, 0);
  1848. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_4, 0);
  1849. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_5, 0);
  1850. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_6, 0);
  1851. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_7, 0);
  1852. }
  1853. static int ci_upload_firmware(struct amdgpu_device *adev)
  1854. {
  1855. int i, ret;
  1856. if (amdgpu_ci_is_smc_running(adev)) {
  1857. DRM_INFO("smc is running, no need to load smc firmware\n");
  1858. return 0;
  1859. }
  1860. for (i = 0; i < adev->usec_timeout; i++) {
  1861. if (RREG32_SMC(ixRCU_UC_EVENTS) & RCU_UC_EVENTS__boot_seq_done_MASK)
  1862. break;
  1863. }
  1864. WREG32_SMC(ixSMC_SYSCON_MISC_CNTL, 1);
  1865. amdgpu_ci_stop_smc_clock(adev);
  1866. amdgpu_ci_reset_smc(adev);
  1867. ret = amdgpu_ci_load_smc_ucode(adev, SMC_RAM_END);
  1868. return ret;
  1869. }
  1870. static int ci_get_svi2_voltage_table(struct amdgpu_device *adev,
  1871. struct amdgpu_clock_voltage_dependency_table *voltage_dependency_table,
  1872. struct atom_voltage_table *voltage_table)
  1873. {
  1874. u32 i;
  1875. if (voltage_dependency_table == NULL)
  1876. return -EINVAL;
  1877. voltage_table->mask_low = 0;
  1878. voltage_table->phase_delay = 0;
  1879. voltage_table->count = voltage_dependency_table->count;
  1880. for (i = 0; i < voltage_table->count; i++) {
  1881. voltage_table->entries[i].value = voltage_dependency_table->entries[i].v;
  1882. voltage_table->entries[i].smio_low = 0;
  1883. }
  1884. return 0;
  1885. }
  1886. static int ci_construct_voltage_tables(struct amdgpu_device *adev)
  1887. {
  1888. struct ci_power_info *pi = ci_get_pi(adev);
  1889. int ret;
  1890. if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
  1891. ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_VDDC,
  1892. VOLTAGE_OBJ_GPIO_LUT,
  1893. &pi->vddc_voltage_table);
  1894. if (ret)
  1895. return ret;
  1896. } else if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  1897. ret = ci_get_svi2_voltage_table(adev,
  1898. &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  1899. &pi->vddc_voltage_table);
  1900. if (ret)
  1901. return ret;
  1902. }
  1903. if (pi->vddc_voltage_table.count > SMU7_MAX_LEVELS_VDDC)
  1904. ci_trim_voltage_table_to_fit_state_table(adev, SMU7_MAX_LEVELS_VDDC,
  1905. &pi->vddc_voltage_table);
  1906. if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
  1907. ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_VDDCI,
  1908. VOLTAGE_OBJ_GPIO_LUT,
  1909. &pi->vddci_voltage_table);
  1910. if (ret)
  1911. return ret;
  1912. } else if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  1913. ret = ci_get_svi2_voltage_table(adev,
  1914. &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  1915. &pi->vddci_voltage_table);
  1916. if (ret)
  1917. return ret;
  1918. }
  1919. if (pi->vddci_voltage_table.count > SMU7_MAX_LEVELS_VDDCI)
  1920. ci_trim_voltage_table_to_fit_state_table(adev, SMU7_MAX_LEVELS_VDDCI,
  1921. &pi->vddci_voltage_table);
  1922. if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
  1923. ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_MVDDC,
  1924. VOLTAGE_OBJ_GPIO_LUT,
  1925. &pi->mvdd_voltage_table);
  1926. if (ret)
  1927. return ret;
  1928. } else if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  1929. ret = ci_get_svi2_voltage_table(adev,
  1930. &adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk,
  1931. &pi->mvdd_voltage_table);
  1932. if (ret)
  1933. return ret;
  1934. }
  1935. if (pi->mvdd_voltage_table.count > SMU7_MAX_LEVELS_MVDD)
  1936. ci_trim_voltage_table_to_fit_state_table(adev, SMU7_MAX_LEVELS_MVDD,
  1937. &pi->mvdd_voltage_table);
  1938. return 0;
  1939. }
  1940. static void ci_populate_smc_voltage_table(struct amdgpu_device *adev,
  1941. struct atom_voltage_table_entry *voltage_table,
  1942. SMU7_Discrete_VoltageLevel *smc_voltage_table)
  1943. {
  1944. int ret;
  1945. ret = ci_get_std_voltage_value_sidd(adev, voltage_table,
  1946. &smc_voltage_table->StdVoltageHiSidd,
  1947. &smc_voltage_table->StdVoltageLoSidd);
  1948. if (ret) {
  1949. smc_voltage_table->StdVoltageHiSidd = voltage_table->value * VOLTAGE_SCALE;
  1950. smc_voltage_table->StdVoltageLoSidd = voltage_table->value * VOLTAGE_SCALE;
  1951. }
  1952. smc_voltage_table->Voltage = cpu_to_be16(voltage_table->value * VOLTAGE_SCALE);
  1953. smc_voltage_table->StdVoltageHiSidd =
  1954. cpu_to_be16(smc_voltage_table->StdVoltageHiSidd);
  1955. smc_voltage_table->StdVoltageLoSidd =
  1956. cpu_to_be16(smc_voltage_table->StdVoltageLoSidd);
  1957. }
  1958. static int ci_populate_smc_vddc_table(struct amdgpu_device *adev,
  1959. SMU7_Discrete_DpmTable *table)
  1960. {
  1961. struct ci_power_info *pi = ci_get_pi(adev);
  1962. unsigned int count;
  1963. table->VddcLevelCount = pi->vddc_voltage_table.count;
  1964. for (count = 0; count < table->VddcLevelCount; count++) {
  1965. ci_populate_smc_voltage_table(adev,
  1966. &pi->vddc_voltage_table.entries[count],
  1967. &table->VddcLevel[count]);
  1968. if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
  1969. table->VddcLevel[count].Smio |=
  1970. pi->vddc_voltage_table.entries[count].smio_low;
  1971. else
  1972. table->VddcLevel[count].Smio = 0;
  1973. }
  1974. table->VddcLevelCount = cpu_to_be32(table->VddcLevelCount);
  1975. return 0;
  1976. }
  1977. static int ci_populate_smc_vddci_table(struct amdgpu_device *adev,
  1978. SMU7_Discrete_DpmTable *table)
  1979. {
  1980. unsigned int count;
  1981. struct ci_power_info *pi = ci_get_pi(adev);
  1982. table->VddciLevelCount = pi->vddci_voltage_table.count;
  1983. for (count = 0; count < table->VddciLevelCount; count++) {
  1984. ci_populate_smc_voltage_table(adev,
  1985. &pi->vddci_voltage_table.entries[count],
  1986. &table->VddciLevel[count]);
  1987. if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
  1988. table->VddciLevel[count].Smio |=
  1989. pi->vddci_voltage_table.entries[count].smio_low;
  1990. else
  1991. table->VddciLevel[count].Smio = 0;
  1992. }
  1993. table->VddciLevelCount = cpu_to_be32(table->VddciLevelCount);
  1994. return 0;
  1995. }
  1996. static int ci_populate_smc_mvdd_table(struct amdgpu_device *adev,
  1997. SMU7_Discrete_DpmTable *table)
  1998. {
  1999. struct ci_power_info *pi = ci_get_pi(adev);
  2000. unsigned int count;
  2001. table->MvddLevelCount = pi->mvdd_voltage_table.count;
  2002. for (count = 0; count < table->MvddLevelCount; count++) {
  2003. ci_populate_smc_voltage_table(adev,
  2004. &pi->mvdd_voltage_table.entries[count],
  2005. &table->MvddLevel[count]);
  2006. if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
  2007. table->MvddLevel[count].Smio |=
  2008. pi->mvdd_voltage_table.entries[count].smio_low;
  2009. else
  2010. table->MvddLevel[count].Smio = 0;
  2011. }
  2012. table->MvddLevelCount = cpu_to_be32(table->MvddLevelCount);
  2013. return 0;
  2014. }
  2015. static int ci_populate_smc_voltage_tables(struct amdgpu_device *adev,
  2016. SMU7_Discrete_DpmTable *table)
  2017. {
  2018. int ret;
  2019. ret = ci_populate_smc_vddc_table(adev, table);
  2020. if (ret)
  2021. return ret;
  2022. ret = ci_populate_smc_vddci_table(adev, table);
  2023. if (ret)
  2024. return ret;
  2025. ret = ci_populate_smc_mvdd_table(adev, table);
  2026. if (ret)
  2027. return ret;
  2028. return 0;
  2029. }
  2030. static int ci_populate_mvdd_value(struct amdgpu_device *adev, u32 mclk,
  2031. SMU7_Discrete_VoltageLevel *voltage)
  2032. {
  2033. struct ci_power_info *pi = ci_get_pi(adev);
  2034. u32 i = 0;
  2035. if (pi->mvdd_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
  2036. for (i = 0; i < adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.count; i++) {
  2037. if (mclk <= adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.entries[i].clk) {
  2038. voltage->Voltage = pi->mvdd_voltage_table.entries[i].value;
  2039. break;
  2040. }
  2041. }
  2042. if (i >= adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.count)
  2043. return -EINVAL;
  2044. }
  2045. return -EINVAL;
  2046. }
  2047. static int ci_get_std_voltage_value_sidd(struct amdgpu_device *adev,
  2048. struct atom_voltage_table_entry *voltage_table,
  2049. u16 *std_voltage_hi_sidd, u16 *std_voltage_lo_sidd)
  2050. {
  2051. u16 v_index, idx;
  2052. bool voltage_found = false;
  2053. *std_voltage_hi_sidd = voltage_table->value * VOLTAGE_SCALE;
  2054. *std_voltage_lo_sidd = voltage_table->value * VOLTAGE_SCALE;
  2055. if (adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries == NULL)
  2056. return -EINVAL;
  2057. if (adev->pm.dpm.dyn_state.cac_leakage_table.entries) {
  2058. for (v_index = 0; (u32)v_index < adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
  2059. if (voltage_table->value ==
  2060. adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
  2061. voltage_found = true;
  2062. if ((u32)v_index < adev->pm.dpm.dyn_state.cac_leakage_table.count)
  2063. idx = v_index;
  2064. else
  2065. idx = adev->pm.dpm.dyn_state.cac_leakage_table.count - 1;
  2066. *std_voltage_lo_sidd =
  2067. adev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].vddc * VOLTAGE_SCALE;
  2068. *std_voltage_hi_sidd =
  2069. adev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].leakage * VOLTAGE_SCALE;
  2070. break;
  2071. }
  2072. }
  2073. if (!voltage_found) {
  2074. for (v_index = 0; (u32)v_index < adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
  2075. if (voltage_table->value <=
  2076. adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
  2077. voltage_found = true;
  2078. if ((u32)v_index < adev->pm.dpm.dyn_state.cac_leakage_table.count)
  2079. idx = v_index;
  2080. else
  2081. idx = adev->pm.dpm.dyn_state.cac_leakage_table.count - 1;
  2082. *std_voltage_lo_sidd =
  2083. adev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].vddc * VOLTAGE_SCALE;
  2084. *std_voltage_hi_sidd =
  2085. adev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].leakage * VOLTAGE_SCALE;
  2086. break;
  2087. }
  2088. }
  2089. }
  2090. }
  2091. return 0;
  2092. }
  2093. static void ci_populate_phase_value_based_on_sclk(struct amdgpu_device *adev,
  2094. const struct amdgpu_phase_shedding_limits_table *limits,
  2095. u32 sclk,
  2096. u32 *phase_shedding)
  2097. {
  2098. unsigned int i;
  2099. *phase_shedding = 1;
  2100. for (i = 0; i < limits->count; i++) {
  2101. if (sclk < limits->entries[i].sclk) {
  2102. *phase_shedding = i;
  2103. break;
  2104. }
  2105. }
  2106. }
  2107. static void ci_populate_phase_value_based_on_mclk(struct amdgpu_device *adev,
  2108. const struct amdgpu_phase_shedding_limits_table *limits,
  2109. u32 mclk,
  2110. u32 *phase_shedding)
  2111. {
  2112. unsigned int i;
  2113. *phase_shedding = 1;
  2114. for (i = 0; i < limits->count; i++) {
  2115. if (mclk < limits->entries[i].mclk) {
  2116. *phase_shedding = i;
  2117. break;
  2118. }
  2119. }
  2120. }
  2121. static int ci_init_arb_table_index(struct amdgpu_device *adev)
  2122. {
  2123. struct ci_power_info *pi = ci_get_pi(adev);
  2124. u32 tmp;
  2125. int ret;
  2126. ret = amdgpu_ci_read_smc_sram_dword(adev, pi->arb_table_start,
  2127. &tmp, pi->sram_end);
  2128. if (ret)
  2129. return ret;
  2130. tmp &= 0x00FFFFFF;
  2131. tmp |= MC_CG_ARB_FREQ_F1 << 24;
  2132. return amdgpu_ci_write_smc_sram_dword(adev, pi->arb_table_start,
  2133. tmp, pi->sram_end);
  2134. }
  2135. static int ci_get_dependency_volt_by_clk(struct amdgpu_device *adev,
  2136. struct amdgpu_clock_voltage_dependency_table *allowed_clock_voltage_table,
  2137. u32 clock, u32 *voltage)
  2138. {
  2139. u32 i = 0;
  2140. if (allowed_clock_voltage_table->count == 0)
  2141. return -EINVAL;
  2142. for (i = 0; i < allowed_clock_voltage_table->count; i++) {
  2143. if (allowed_clock_voltage_table->entries[i].clk >= clock) {
  2144. *voltage = allowed_clock_voltage_table->entries[i].v;
  2145. return 0;
  2146. }
  2147. }
  2148. *voltage = allowed_clock_voltage_table->entries[i-1].v;
  2149. return 0;
  2150. }
  2151. static u8 ci_get_sleep_divider_id_from_clock(u32 sclk, u32 min_sclk_in_sr)
  2152. {
  2153. u32 i;
  2154. u32 tmp;
  2155. u32 min = max(min_sclk_in_sr, (u32)CISLAND_MINIMUM_ENGINE_CLOCK);
  2156. if (sclk < min)
  2157. return 0;
  2158. for (i = CISLAND_MAX_DEEPSLEEP_DIVIDER_ID; ; i--) {
  2159. tmp = sclk >> i;
  2160. if (tmp >= min || i == 0)
  2161. break;
  2162. }
  2163. return (u8)i;
  2164. }
  2165. static int ci_initial_switch_from_arb_f0_to_f1(struct amdgpu_device *adev)
  2166. {
  2167. return ci_copy_and_switch_arb_sets(adev, MC_CG_ARB_FREQ_F0, MC_CG_ARB_FREQ_F1);
  2168. }
  2169. static int ci_reset_to_default(struct amdgpu_device *adev)
  2170. {
  2171. return (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_ResetToDefaults) == PPSMC_Result_OK) ?
  2172. 0 : -EINVAL;
  2173. }
  2174. static int ci_force_switch_to_arb_f0(struct amdgpu_device *adev)
  2175. {
  2176. u32 tmp;
  2177. tmp = (RREG32_SMC(ixSMC_SCRATCH9) & 0x0000ff00) >> 8;
  2178. if (tmp == MC_CG_ARB_FREQ_F0)
  2179. return 0;
  2180. return ci_copy_and_switch_arb_sets(adev, tmp, MC_CG_ARB_FREQ_F0);
  2181. }
  2182. static void ci_register_patching_mc_arb(struct amdgpu_device *adev,
  2183. const u32 engine_clock,
  2184. const u32 memory_clock,
  2185. u32 *dram_timimg2)
  2186. {
  2187. bool patch;
  2188. u32 tmp, tmp2;
  2189. tmp = RREG32(mmMC_SEQ_MISC0);
  2190. patch = ((tmp & 0x0000f00) == 0x300) ? true : false;
  2191. if (patch &&
  2192. ((adev->pdev->device == 0x67B0) ||
  2193. (adev->pdev->device == 0x67B1))) {
  2194. if ((memory_clock > 100000) && (memory_clock <= 125000)) {
  2195. tmp2 = (((0x31 * engine_clock) / 125000) - 1) & 0xff;
  2196. *dram_timimg2 &= ~0x00ff0000;
  2197. *dram_timimg2 |= tmp2 << 16;
  2198. } else if ((memory_clock > 125000) && (memory_clock <= 137500)) {
  2199. tmp2 = (((0x36 * engine_clock) / 137500) - 1) & 0xff;
  2200. *dram_timimg2 &= ~0x00ff0000;
  2201. *dram_timimg2 |= tmp2 << 16;
  2202. }
  2203. }
  2204. }
  2205. static int ci_populate_memory_timing_parameters(struct amdgpu_device *adev,
  2206. u32 sclk,
  2207. u32 mclk,
  2208. SMU7_Discrete_MCArbDramTimingTableEntry *arb_regs)
  2209. {
  2210. u32 dram_timing;
  2211. u32 dram_timing2;
  2212. u32 burst_time;
  2213. amdgpu_atombios_set_engine_dram_timings(adev, sclk, mclk);
  2214. dram_timing = RREG32(mmMC_ARB_DRAM_TIMING);
  2215. dram_timing2 = RREG32(mmMC_ARB_DRAM_TIMING2);
  2216. burst_time = RREG32(mmMC_ARB_BURST_TIME) & MC_ARB_BURST_TIME__STATE0_MASK;
  2217. ci_register_patching_mc_arb(adev, sclk, mclk, &dram_timing2);
  2218. arb_regs->McArbDramTiming = cpu_to_be32(dram_timing);
  2219. arb_regs->McArbDramTiming2 = cpu_to_be32(dram_timing2);
  2220. arb_regs->McArbBurstTime = (u8)burst_time;
  2221. return 0;
  2222. }
  2223. static int ci_do_program_memory_timing_parameters(struct amdgpu_device *adev)
  2224. {
  2225. struct ci_power_info *pi = ci_get_pi(adev);
  2226. SMU7_Discrete_MCArbDramTimingTable arb_regs;
  2227. u32 i, j;
  2228. int ret = 0;
  2229. memset(&arb_regs, 0, sizeof(SMU7_Discrete_MCArbDramTimingTable));
  2230. for (i = 0; i < pi->dpm_table.sclk_table.count; i++) {
  2231. for (j = 0; j < pi->dpm_table.mclk_table.count; j++) {
  2232. ret = ci_populate_memory_timing_parameters(adev,
  2233. pi->dpm_table.sclk_table.dpm_levels[i].value,
  2234. pi->dpm_table.mclk_table.dpm_levels[j].value,
  2235. &arb_regs.entries[i][j]);
  2236. if (ret)
  2237. break;
  2238. }
  2239. }
  2240. if (ret == 0)
  2241. ret = amdgpu_ci_copy_bytes_to_smc(adev,
  2242. pi->arb_table_start,
  2243. (u8 *)&arb_regs,
  2244. sizeof(SMU7_Discrete_MCArbDramTimingTable),
  2245. pi->sram_end);
  2246. return ret;
  2247. }
  2248. static int ci_program_memory_timing_parameters(struct amdgpu_device *adev)
  2249. {
  2250. struct ci_power_info *pi = ci_get_pi(adev);
  2251. if (pi->need_update_smu7_dpm_table == 0)
  2252. return 0;
  2253. return ci_do_program_memory_timing_parameters(adev);
  2254. }
  2255. static void ci_populate_smc_initial_state(struct amdgpu_device *adev,
  2256. struct amdgpu_ps *amdgpu_boot_state)
  2257. {
  2258. struct ci_ps *boot_state = ci_get_ps(amdgpu_boot_state);
  2259. struct ci_power_info *pi = ci_get_pi(adev);
  2260. u32 level = 0;
  2261. for (level = 0; level < adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; level++) {
  2262. if (adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[level].clk >=
  2263. boot_state->performance_levels[0].sclk) {
  2264. pi->smc_state_table.GraphicsBootLevel = level;
  2265. break;
  2266. }
  2267. }
  2268. for (level = 0; level < adev->pm.dpm.dyn_state.vddc_dependency_on_mclk.count; level++) {
  2269. if (adev->pm.dpm.dyn_state.vddc_dependency_on_mclk.entries[level].clk >=
  2270. boot_state->performance_levels[0].mclk) {
  2271. pi->smc_state_table.MemoryBootLevel = level;
  2272. break;
  2273. }
  2274. }
  2275. }
  2276. static u32 ci_get_dpm_level_enable_mask_value(struct ci_single_dpm_table *dpm_table)
  2277. {
  2278. u32 i;
  2279. u32 mask_value = 0;
  2280. for (i = dpm_table->count; i > 0; i--) {
  2281. mask_value = mask_value << 1;
  2282. if (dpm_table->dpm_levels[i-1].enabled)
  2283. mask_value |= 0x1;
  2284. else
  2285. mask_value &= 0xFFFFFFFE;
  2286. }
  2287. return mask_value;
  2288. }
  2289. static void ci_populate_smc_link_level(struct amdgpu_device *adev,
  2290. SMU7_Discrete_DpmTable *table)
  2291. {
  2292. struct ci_power_info *pi = ci_get_pi(adev);
  2293. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  2294. u32 i;
  2295. for (i = 0; i < dpm_table->pcie_speed_table.count; i++) {
  2296. table->LinkLevel[i].PcieGenSpeed =
  2297. (u8)dpm_table->pcie_speed_table.dpm_levels[i].value;
  2298. table->LinkLevel[i].PcieLaneCount =
  2299. amdgpu_encode_pci_lane_width(dpm_table->pcie_speed_table.dpm_levels[i].param1);
  2300. table->LinkLevel[i].EnabledForActivity = 1;
  2301. table->LinkLevel[i].DownT = cpu_to_be32(5);
  2302. table->LinkLevel[i].UpT = cpu_to_be32(30);
  2303. }
  2304. pi->smc_state_table.LinkLevelCount = (u8)dpm_table->pcie_speed_table.count;
  2305. pi->dpm_level_enable_mask.pcie_dpm_enable_mask =
  2306. ci_get_dpm_level_enable_mask_value(&dpm_table->pcie_speed_table);
  2307. }
  2308. static int ci_populate_smc_uvd_level(struct amdgpu_device *adev,
  2309. SMU7_Discrete_DpmTable *table)
  2310. {
  2311. u32 count;
  2312. struct atom_clock_dividers dividers;
  2313. int ret = -EINVAL;
  2314. table->UvdLevelCount =
  2315. adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count;
  2316. for (count = 0; count < table->UvdLevelCount; count++) {
  2317. table->UvdLevel[count].VclkFrequency =
  2318. adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].vclk;
  2319. table->UvdLevel[count].DclkFrequency =
  2320. adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].dclk;
  2321. table->UvdLevel[count].MinVddc =
  2322. adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
  2323. table->UvdLevel[count].MinVddcPhases = 1;
  2324. ret = amdgpu_atombios_get_clock_dividers(adev,
  2325. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  2326. table->UvdLevel[count].VclkFrequency, false, &dividers);
  2327. if (ret)
  2328. return ret;
  2329. table->UvdLevel[count].VclkDivider = (u8)dividers.post_divider;
  2330. ret = amdgpu_atombios_get_clock_dividers(adev,
  2331. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  2332. table->UvdLevel[count].DclkFrequency, false, &dividers);
  2333. if (ret)
  2334. return ret;
  2335. table->UvdLevel[count].DclkDivider = (u8)dividers.post_divider;
  2336. table->UvdLevel[count].VclkFrequency = cpu_to_be32(table->UvdLevel[count].VclkFrequency);
  2337. table->UvdLevel[count].DclkFrequency = cpu_to_be32(table->UvdLevel[count].DclkFrequency);
  2338. table->UvdLevel[count].MinVddc = cpu_to_be16(table->UvdLevel[count].MinVddc);
  2339. }
  2340. return ret;
  2341. }
  2342. static int ci_populate_smc_vce_level(struct amdgpu_device *adev,
  2343. SMU7_Discrete_DpmTable *table)
  2344. {
  2345. u32 count;
  2346. struct atom_clock_dividers dividers;
  2347. int ret = -EINVAL;
  2348. table->VceLevelCount =
  2349. adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.count;
  2350. for (count = 0; count < table->VceLevelCount; count++) {
  2351. table->VceLevel[count].Frequency =
  2352. adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[count].evclk;
  2353. table->VceLevel[count].MinVoltage =
  2354. (u16)adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
  2355. table->VceLevel[count].MinPhases = 1;
  2356. ret = amdgpu_atombios_get_clock_dividers(adev,
  2357. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  2358. table->VceLevel[count].Frequency, false, &dividers);
  2359. if (ret)
  2360. return ret;
  2361. table->VceLevel[count].Divider = (u8)dividers.post_divider;
  2362. table->VceLevel[count].Frequency = cpu_to_be32(table->VceLevel[count].Frequency);
  2363. table->VceLevel[count].MinVoltage = cpu_to_be16(table->VceLevel[count].MinVoltage);
  2364. }
  2365. return ret;
  2366. }
  2367. static int ci_populate_smc_acp_level(struct amdgpu_device *adev,
  2368. SMU7_Discrete_DpmTable *table)
  2369. {
  2370. u32 count;
  2371. struct atom_clock_dividers dividers;
  2372. int ret = -EINVAL;
  2373. table->AcpLevelCount = (u8)
  2374. (adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.count);
  2375. for (count = 0; count < table->AcpLevelCount; count++) {
  2376. table->AcpLevel[count].Frequency =
  2377. adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[count].clk;
  2378. table->AcpLevel[count].MinVoltage =
  2379. adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[count].v;
  2380. table->AcpLevel[count].MinPhases = 1;
  2381. ret = amdgpu_atombios_get_clock_dividers(adev,
  2382. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  2383. table->AcpLevel[count].Frequency, false, &dividers);
  2384. if (ret)
  2385. return ret;
  2386. table->AcpLevel[count].Divider = (u8)dividers.post_divider;
  2387. table->AcpLevel[count].Frequency = cpu_to_be32(table->AcpLevel[count].Frequency);
  2388. table->AcpLevel[count].MinVoltage = cpu_to_be16(table->AcpLevel[count].MinVoltage);
  2389. }
  2390. return ret;
  2391. }
  2392. static int ci_populate_smc_samu_level(struct amdgpu_device *adev,
  2393. SMU7_Discrete_DpmTable *table)
  2394. {
  2395. u32 count;
  2396. struct atom_clock_dividers dividers;
  2397. int ret = -EINVAL;
  2398. table->SamuLevelCount =
  2399. adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.count;
  2400. for (count = 0; count < table->SamuLevelCount; count++) {
  2401. table->SamuLevel[count].Frequency =
  2402. adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[count].clk;
  2403. table->SamuLevel[count].MinVoltage =
  2404. adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
  2405. table->SamuLevel[count].MinPhases = 1;
  2406. ret = amdgpu_atombios_get_clock_dividers(adev,
  2407. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  2408. table->SamuLevel[count].Frequency, false, &dividers);
  2409. if (ret)
  2410. return ret;
  2411. table->SamuLevel[count].Divider = (u8)dividers.post_divider;
  2412. table->SamuLevel[count].Frequency = cpu_to_be32(table->SamuLevel[count].Frequency);
  2413. table->SamuLevel[count].MinVoltage = cpu_to_be16(table->SamuLevel[count].MinVoltage);
  2414. }
  2415. return ret;
  2416. }
  2417. static int ci_calculate_mclk_params(struct amdgpu_device *adev,
  2418. u32 memory_clock,
  2419. SMU7_Discrete_MemoryLevel *mclk,
  2420. bool strobe_mode,
  2421. bool dll_state_on)
  2422. {
  2423. struct ci_power_info *pi = ci_get_pi(adev);
  2424. u32 dll_cntl = pi->clock_registers.dll_cntl;
  2425. u32 mclk_pwrmgt_cntl = pi->clock_registers.mclk_pwrmgt_cntl;
  2426. u32 mpll_ad_func_cntl = pi->clock_registers.mpll_ad_func_cntl;
  2427. u32 mpll_dq_func_cntl = pi->clock_registers.mpll_dq_func_cntl;
  2428. u32 mpll_func_cntl = pi->clock_registers.mpll_func_cntl;
  2429. u32 mpll_func_cntl_1 = pi->clock_registers.mpll_func_cntl_1;
  2430. u32 mpll_func_cntl_2 = pi->clock_registers.mpll_func_cntl_2;
  2431. u32 mpll_ss1 = pi->clock_registers.mpll_ss1;
  2432. u32 mpll_ss2 = pi->clock_registers.mpll_ss2;
  2433. struct atom_mpll_param mpll_param;
  2434. int ret;
  2435. ret = amdgpu_atombios_get_memory_pll_dividers(adev, memory_clock, strobe_mode, &mpll_param);
  2436. if (ret)
  2437. return ret;
  2438. mpll_func_cntl &= ~MPLL_FUNC_CNTL__BWCTRL_MASK;
  2439. mpll_func_cntl |= (mpll_param.bwcntl << MPLL_FUNC_CNTL__BWCTRL__SHIFT);
  2440. mpll_func_cntl_1 &= ~(MPLL_FUNC_CNTL_1__CLKF_MASK | MPLL_FUNC_CNTL_1__CLKFRAC_MASK |
  2441. MPLL_FUNC_CNTL_1__VCO_MODE_MASK);
  2442. mpll_func_cntl_1 |= (mpll_param.clkf) << MPLL_FUNC_CNTL_1__CLKF__SHIFT |
  2443. (mpll_param.clkfrac << MPLL_FUNC_CNTL_1__CLKFRAC__SHIFT) |
  2444. (mpll_param.vco_mode << MPLL_FUNC_CNTL_1__VCO_MODE__SHIFT);
  2445. mpll_ad_func_cntl &= ~MPLL_AD_FUNC_CNTL__YCLK_POST_DIV_MASK;
  2446. mpll_ad_func_cntl |= (mpll_param.post_div << MPLL_AD_FUNC_CNTL__YCLK_POST_DIV__SHIFT);
  2447. if (adev->gmc.vram_type == AMDGPU_VRAM_TYPE_GDDR5) {
  2448. mpll_dq_func_cntl &= ~(MPLL_DQ_FUNC_CNTL__YCLK_SEL_MASK |
  2449. MPLL_AD_FUNC_CNTL__YCLK_POST_DIV_MASK);
  2450. mpll_dq_func_cntl |= (mpll_param.yclk_sel << MPLL_DQ_FUNC_CNTL__YCLK_SEL__SHIFT) |
  2451. (mpll_param.post_div << MPLL_AD_FUNC_CNTL__YCLK_POST_DIV__SHIFT);
  2452. }
  2453. if (pi->caps_mclk_ss_support) {
  2454. struct amdgpu_atom_ss ss;
  2455. u32 freq_nom;
  2456. u32 tmp;
  2457. u32 reference_clock = adev->clock.mpll.reference_freq;
  2458. if (mpll_param.qdr == 1)
  2459. freq_nom = memory_clock * 4 * (1 << mpll_param.post_div);
  2460. else
  2461. freq_nom = memory_clock * 2 * (1 << mpll_param.post_div);
  2462. tmp = (freq_nom / reference_clock);
  2463. tmp = tmp * tmp;
  2464. if (amdgpu_atombios_get_asic_ss_info(adev, &ss,
  2465. ASIC_INTERNAL_MEMORY_SS, freq_nom)) {
  2466. u32 clks = reference_clock * 5 / ss.rate;
  2467. u32 clkv = (u32)((((131 * ss.percentage * ss.rate) / 100) * tmp) / freq_nom);
  2468. mpll_ss1 &= ~MPLL_SS1__CLKV_MASK;
  2469. mpll_ss1 |= (clkv << MPLL_SS1__CLKV__SHIFT);
  2470. mpll_ss2 &= ~MPLL_SS2__CLKS_MASK;
  2471. mpll_ss2 |= (clks << MPLL_SS2__CLKS__SHIFT);
  2472. }
  2473. }
  2474. mclk_pwrmgt_cntl &= ~MCLK_PWRMGT_CNTL__DLL_SPEED_MASK;
  2475. mclk_pwrmgt_cntl |= (mpll_param.dll_speed << MCLK_PWRMGT_CNTL__DLL_SPEED__SHIFT);
  2476. if (dll_state_on)
  2477. mclk_pwrmgt_cntl |= MCLK_PWRMGT_CNTL__MRDCK0_PDNB_MASK |
  2478. MCLK_PWRMGT_CNTL__MRDCK1_PDNB_MASK;
  2479. else
  2480. mclk_pwrmgt_cntl &= ~(MCLK_PWRMGT_CNTL__MRDCK0_PDNB_MASK |
  2481. MCLK_PWRMGT_CNTL__MRDCK1_PDNB_MASK);
  2482. mclk->MclkFrequency = memory_clock;
  2483. mclk->MpllFuncCntl = mpll_func_cntl;
  2484. mclk->MpllFuncCntl_1 = mpll_func_cntl_1;
  2485. mclk->MpllFuncCntl_2 = mpll_func_cntl_2;
  2486. mclk->MpllAdFuncCntl = mpll_ad_func_cntl;
  2487. mclk->MpllDqFuncCntl = mpll_dq_func_cntl;
  2488. mclk->MclkPwrmgtCntl = mclk_pwrmgt_cntl;
  2489. mclk->DllCntl = dll_cntl;
  2490. mclk->MpllSs1 = mpll_ss1;
  2491. mclk->MpllSs2 = mpll_ss2;
  2492. return 0;
  2493. }
  2494. static int ci_populate_single_memory_level(struct amdgpu_device *adev,
  2495. u32 memory_clock,
  2496. SMU7_Discrete_MemoryLevel *memory_level)
  2497. {
  2498. struct ci_power_info *pi = ci_get_pi(adev);
  2499. int ret;
  2500. bool dll_state_on;
  2501. if (adev->pm.dpm.dyn_state.vddc_dependency_on_mclk.entries) {
  2502. ret = ci_get_dependency_volt_by_clk(adev,
  2503. &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  2504. memory_clock, &memory_level->MinVddc);
  2505. if (ret)
  2506. return ret;
  2507. }
  2508. if (adev->pm.dpm.dyn_state.vddci_dependency_on_mclk.entries) {
  2509. ret = ci_get_dependency_volt_by_clk(adev,
  2510. &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  2511. memory_clock, &memory_level->MinVddci);
  2512. if (ret)
  2513. return ret;
  2514. }
  2515. if (adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.entries) {
  2516. ret = ci_get_dependency_volt_by_clk(adev,
  2517. &adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk,
  2518. memory_clock, &memory_level->MinMvdd);
  2519. if (ret)
  2520. return ret;
  2521. }
  2522. memory_level->MinVddcPhases = 1;
  2523. if (pi->vddc_phase_shed_control)
  2524. ci_populate_phase_value_based_on_mclk(adev,
  2525. &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
  2526. memory_clock,
  2527. &memory_level->MinVddcPhases);
  2528. memory_level->EnabledForActivity = 1;
  2529. memory_level->EnabledForThrottle = 1;
  2530. memory_level->UpH = 0;
  2531. memory_level->DownH = 100;
  2532. memory_level->VoltageDownH = 0;
  2533. memory_level->ActivityLevel = (u16)pi->mclk_activity_target;
  2534. memory_level->StutterEnable = false;
  2535. memory_level->StrobeEnable = false;
  2536. memory_level->EdcReadEnable = false;
  2537. memory_level->EdcWriteEnable = false;
  2538. memory_level->RttEnable = false;
  2539. memory_level->DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
  2540. if (pi->mclk_stutter_mode_threshold &&
  2541. (memory_clock <= pi->mclk_stutter_mode_threshold) &&
  2542. (!pi->uvd_enabled) &&
  2543. (RREG32(mmDPG_PIPE_STUTTER_CONTROL) & DPG_PIPE_STUTTER_CONTROL__STUTTER_ENABLE_MASK) &&
  2544. (adev->pm.dpm.new_active_crtc_count <= 2))
  2545. memory_level->StutterEnable = true;
  2546. if (pi->mclk_strobe_mode_threshold &&
  2547. (memory_clock <= pi->mclk_strobe_mode_threshold))
  2548. memory_level->StrobeEnable = 1;
  2549. if (adev->gmc.vram_type == AMDGPU_VRAM_TYPE_GDDR5) {
  2550. memory_level->StrobeRatio =
  2551. ci_get_mclk_frequency_ratio(memory_clock, memory_level->StrobeEnable);
  2552. if (pi->mclk_edc_enable_threshold &&
  2553. (memory_clock > pi->mclk_edc_enable_threshold))
  2554. memory_level->EdcReadEnable = true;
  2555. if (pi->mclk_edc_wr_enable_threshold &&
  2556. (memory_clock > pi->mclk_edc_wr_enable_threshold))
  2557. memory_level->EdcWriteEnable = true;
  2558. if (memory_level->StrobeEnable) {
  2559. if (ci_get_mclk_frequency_ratio(memory_clock, true) >=
  2560. ((RREG32(mmMC_SEQ_MISC7) >> 16) & 0xf))
  2561. dll_state_on = ((RREG32(mmMC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  2562. else
  2563. dll_state_on = ((RREG32(mmMC_SEQ_MISC6) >> 1) & 0x1) ? true : false;
  2564. } else {
  2565. dll_state_on = pi->dll_default_on;
  2566. }
  2567. } else {
  2568. memory_level->StrobeRatio = ci_get_ddr3_mclk_frequency_ratio(memory_clock);
  2569. dll_state_on = ((RREG32(mmMC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  2570. }
  2571. ret = ci_calculate_mclk_params(adev, memory_clock, memory_level, memory_level->StrobeEnable, dll_state_on);
  2572. if (ret)
  2573. return ret;
  2574. memory_level->MinVddc = cpu_to_be32(memory_level->MinVddc * VOLTAGE_SCALE);
  2575. memory_level->MinVddcPhases = cpu_to_be32(memory_level->MinVddcPhases);
  2576. memory_level->MinVddci = cpu_to_be32(memory_level->MinVddci * VOLTAGE_SCALE);
  2577. memory_level->MinMvdd = cpu_to_be32(memory_level->MinMvdd * VOLTAGE_SCALE);
  2578. memory_level->MclkFrequency = cpu_to_be32(memory_level->MclkFrequency);
  2579. memory_level->ActivityLevel = cpu_to_be16(memory_level->ActivityLevel);
  2580. memory_level->MpllFuncCntl = cpu_to_be32(memory_level->MpllFuncCntl);
  2581. memory_level->MpllFuncCntl_1 = cpu_to_be32(memory_level->MpllFuncCntl_1);
  2582. memory_level->MpllFuncCntl_2 = cpu_to_be32(memory_level->MpllFuncCntl_2);
  2583. memory_level->MpllAdFuncCntl = cpu_to_be32(memory_level->MpllAdFuncCntl);
  2584. memory_level->MpllDqFuncCntl = cpu_to_be32(memory_level->MpllDqFuncCntl);
  2585. memory_level->MclkPwrmgtCntl = cpu_to_be32(memory_level->MclkPwrmgtCntl);
  2586. memory_level->DllCntl = cpu_to_be32(memory_level->DllCntl);
  2587. memory_level->MpllSs1 = cpu_to_be32(memory_level->MpllSs1);
  2588. memory_level->MpllSs2 = cpu_to_be32(memory_level->MpllSs2);
  2589. return 0;
  2590. }
  2591. static int ci_populate_smc_acpi_level(struct amdgpu_device *adev,
  2592. SMU7_Discrete_DpmTable *table)
  2593. {
  2594. struct ci_power_info *pi = ci_get_pi(adev);
  2595. struct atom_clock_dividers dividers;
  2596. SMU7_Discrete_VoltageLevel voltage_level;
  2597. u32 spll_func_cntl = pi->clock_registers.cg_spll_func_cntl;
  2598. u32 spll_func_cntl_2 = pi->clock_registers.cg_spll_func_cntl_2;
  2599. u32 dll_cntl = pi->clock_registers.dll_cntl;
  2600. u32 mclk_pwrmgt_cntl = pi->clock_registers.mclk_pwrmgt_cntl;
  2601. int ret;
  2602. table->ACPILevel.Flags &= ~PPSMC_SWSTATE_FLAG_DC;
  2603. if (pi->acpi_vddc)
  2604. table->ACPILevel.MinVddc = cpu_to_be32(pi->acpi_vddc * VOLTAGE_SCALE);
  2605. else
  2606. table->ACPILevel.MinVddc = cpu_to_be32(pi->min_vddc_in_pp_table * VOLTAGE_SCALE);
  2607. table->ACPILevel.MinVddcPhases = pi->vddc_phase_shed_control ? 0 : 1;
  2608. table->ACPILevel.SclkFrequency = adev->clock.spll.reference_freq;
  2609. ret = amdgpu_atombios_get_clock_dividers(adev,
  2610. COMPUTE_GPUCLK_INPUT_FLAG_SCLK,
  2611. table->ACPILevel.SclkFrequency, false, &dividers);
  2612. if (ret)
  2613. return ret;
  2614. table->ACPILevel.SclkDid = (u8)dividers.post_divider;
  2615. table->ACPILevel.DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
  2616. table->ACPILevel.DeepSleepDivId = 0;
  2617. spll_func_cntl &= ~CG_SPLL_FUNC_CNTL__SPLL_PWRON_MASK;
  2618. spll_func_cntl |= CG_SPLL_FUNC_CNTL__SPLL_RESET_MASK;
  2619. spll_func_cntl_2 &= ~CG_SPLL_FUNC_CNTL_2__SCLK_MUX_SEL_MASK;
  2620. spll_func_cntl_2 |= (4 << CG_SPLL_FUNC_CNTL_2__SCLK_MUX_SEL__SHIFT);
  2621. table->ACPILevel.CgSpllFuncCntl = spll_func_cntl;
  2622. table->ACPILevel.CgSpllFuncCntl2 = spll_func_cntl_2;
  2623. table->ACPILevel.CgSpllFuncCntl3 = pi->clock_registers.cg_spll_func_cntl_3;
  2624. table->ACPILevel.CgSpllFuncCntl4 = pi->clock_registers.cg_spll_func_cntl_4;
  2625. table->ACPILevel.SpllSpreadSpectrum = pi->clock_registers.cg_spll_spread_spectrum;
  2626. table->ACPILevel.SpllSpreadSpectrum2 = pi->clock_registers.cg_spll_spread_spectrum_2;
  2627. table->ACPILevel.CcPwrDynRm = 0;
  2628. table->ACPILevel.CcPwrDynRm1 = 0;
  2629. table->ACPILevel.Flags = cpu_to_be32(table->ACPILevel.Flags);
  2630. table->ACPILevel.MinVddcPhases = cpu_to_be32(table->ACPILevel.MinVddcPhases);
  2631. table->ACPILevel.SclkFrequency = cpu_to_be32(table->ACPILevel.SclkFrequency);
  2632. table->ACPILevel.CgSpllFuncCntl = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl);
  2633. table->ACPILevel.CgSpllFuncCntl2 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl2);
  2634. table->ACPILevel.CgSpllFuncCntl3 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl3);
  2635. table->ACPILevel.CgSpllFuncCntl4 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl4);
  2636. table->ACPILevel.SpllSpreadSpectrum = cpu_to_be32(table->ACPILevel.SpllSpreadSpectrum);
  2637. table->ACPILevel.SpllSpreadSpectrum2 = cpu_to_be32(table->ACPILevel.SpllSpreadSpectrum2);
  2638. table->ACPILevel.CcPwrDynRm = cpu_to_be32(table->ACPILevel.CcPwrDynRm);
  2639. table->ACPILevel.CcPwrDynRm1 = cpu_to_be32(table->ACPILevel.CcPwrDynRm1);
  2640. table->MemoryACPILevel.MinVddc = table->ACPILevel.MinVddc;
  2641. table->MemoryACPILevel.MinVddcPhases = table->ACPILevel.MinVddcPhases;
  2642. if (pi->vddci_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
  2643. if (pi->acpi_vddci)
  2644. table->MemoryACPILevel.MinVddci =
  2645. cpu_to_be32(pi->acpi_vddci * VOLTAGE_SCALE);
  2646. else
  2647. table->MemoryACPILevel.MinVddci =
  2648. cpu_to_be32(pi->min_vddci_in_pp_table * VOLTAGE_SCALE);
  2649. }
  2650. if (ci_populate_mvdd_value(adev, 0, &voltage_level))
  2651. table->MemoryACPILevel.MinMvdd = 0;
  2652. else
  2653. table->MemoryACPILevel.MinMvdd =
  2654. cpu_to_be32(voltage_level.Voltage * VOLTAGE_SCALE);
  2655. mclk_pwrmgt_cntl |= MCLK_PWRMGT_CNTL__MRDCK0_RESET_MASK |
  2656. MCLK_PWRMGT_CNTL__MRDCK1_RESET_MASK;
  2657. mclk_pwrmgt_cntl &= ~(MCLK_PWRMGT_CNTL__MRDCK0_PDNB_MASK |
  2658. MCLK_PWRMGT_CNTL__MRDCK1_PDNB_MASK);
  2659. dll_cntl &= ~(DLL_CNTL__MRDCK0_BYPASS_MASK | DLL_CNTL__MRDCK1_BYPASS_MASK);
  2660. table->MemoryACPILevel.DllCntl = cpu_to_be32(dll_cntl);
  2661. table->MemoryACPILevel.MclkPwrmgtCntl = cpu_to_be32(mclk_pwrmgt_cntl);
  2662. table->MemoryACPILevel.MpllAdFuncCntl =
  2663. cpu_to_be32(pi->clock_registers.mpll_ad_func_cntl);
  2664. table->MemoryACPILevel.MpllDqFuncCntl =
  2665. cpu_to_be32(pi->clock_registers.mpll_dq_func_cntl);
  2666. table->MemoryACPILevel.MpllFuncCntl =
  2667. cpu_to_be32(pi->clock_registers.mpll_func_cntl);
  2668. table->MemoryACPILevel.MpllFuncCntl_1 =
  2669. cpu_to_be32(pi->clock_registers.mpll_func_cntl_1);
  2670. table->MemoryACPILevel.MpllFuncCntl_2 =
  2671. cpu_to_be32(pi->clock_registers.mpll_func_cntl_2);
  2672. table->MemoryACPILevel.MpllSs1 = cpu_to_be32(pi->clock_registers.mpll_ss1);
  2673. table->MemoryACPILevel.MpllSs2 = cpu_to_be32(pi->clock_registers.mpll_ss2);
  2674. table->MemoryACPILevel.EnabledForThrottle = 0;
  2675. table->MemoryACPILevel.EnabledForActivity = 0;
  2676. table->MemoryACPILevel.UpH = 0;
  2677. table->MemoryACPILevel.DownH = 100;
  2678. table->MemoryACPILevel.VoltageDownH = 0;
  2679. table->MemoryACPILevel.ActivityLevel =
  2680. cpu_to_be16((u16)pi->mclk_activity_target);
  2681. table->MemoryACPILevel.StutterEnable = false;
  2682. table->MemoryACPILevel.StrobeEnable = false;
  2683. table->MemoryACPILevel.EdcReadEnable = false;
  2684. table->MemoryACPILevel.EdcWriteEnable = false;
  2685. table->MemoryACPILevel.RttEnable = false;
  2686. return 0;
  2687. }
  2688. static int ci_enable_ulv(struct amdgpu_device *adev, bool enable)
  2689. {
  2690. struct ci_power_info *pi = ci_get_pi(adev);
  2691. struct ci_ulv_parm *ulv = &pi->ulv;
  2692. if (ulv->supported) {
  2693. if (enable)
  2694. return (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_EnableULV) == PPSMC_Result_OK) ?
  2695. 0 : -EINVAL;
  2696. else
  2697. return (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DisableULV) == PPSMC_Result_OK) ?
  2698. 0 : -EINVAL;
  2699. }
  2700. return 0;
  2701. }
  2702. static int ci_populate_ulv_level(struct amdgpu_device *adev,
  2703. SMU7_Discrete_Ulv *state)
  2704. {
  2705. struct ci_power_info *pi = ci_get_pi(adev);
  2706. u16 ulv_voltage = adev->pm.dpm.backbias_response_time;
  2707. state->CcPwrDynRm = 0;
  2708. state->CcPwrDynRm1 = 0;
  2709. if (ulv_voltage == 0) {
  2710. pi->ulv.supported = false;
  2711. return 0;
  2712. }
  2713. if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  2714. if (ulv_voltage > adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v)
  2715. state->VddcOffset = 0;
  2716. else
  2717. state->VddcOffset =
  2718. adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v - ulv_voltage;
  2719. } else {
  2720. if (ulv_voltage > adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v)
  2721. state->VddcOffsetVid = 0;
  2722. else
  2723. state->VddcOffsetVid = (u8)
  2724. ((adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v - ulv_voltage) *
  2725. VOLTAGE_VID_OFFSET_SCALE2 / VOLTAGE_VID_OFFSET_SCALE1);
  2726. }
  2727. state->VddcPhase = pi->vddc_phase_shed_control ? 0 : 1;
  2728. state->CcPwrDynRm = cpu_to_be32(state->CcPwrDynRm);
  2729. state->CcPwrDynRm1 = cpu_to_be32(state->CcPwrDynRm1);
  2730. state->VddcOffset = cpu_to_be16(state->VddcOffset);
  2731. return 0;
  2732. }
  2733. static int ci_calculate_sclk_params(struct amdgpu_device *adev,
  2734. u32 engine_clock,
  2735. SMU7_Discrete_GraphicsLevel *sclk)
  2736. {
  2737. struct ci_power_info *pi = ci_get_pi(adev);
  2738. struct atom_clock_dividers dividers;
  2739. u32 spll_func_cntl_3 = pi->clock_registers.cg_spll_func_cntl_3;
  2740. u32 spll_func_cntl_4 = pi->clock_registers.cg_spll_func_cntl_4;
  2741. u32 cg_spll_spread_spectrum = pi->clock_registers.cg_spll_spread_spectrum;
  2742. u32 cg_spll_spread_spectrum_2 = pi->clock_registers.cg_spll_spread_spectrum_2;
  2743. u32 reference_clock = adev->clock.spll.reference_freq;
  2744. u32 reference_divider;
  2745. u32 fbdiv;
  2746. int ret;
  2747. ret = amdgpu_atombios_get_clock_dividers(adev,
  2748. COMPUTE_GPUCLK_INPUT_FLAG_SCLK,
  2749. engine_clock, false, &dividers);
  2750. if (ret)
  2751. return ret;
  2752. reference_divider = 1 + dividers.ref_div;
  2753. fbdiv = dividers.fb_div & 0x3FFFFFF;
  2754. spll_func_cntl_3 &= ~CG_SPLL_FUNC_CNTL_3__SPLL_FB_DIV_MASK;
  2755. spll_func_cntl_3 |= (fbdiv << CG_SPLL_FUNC_CNTL_3__SPLL_FB_DIV__SHIFT);
  2756. spll_func_cntl_3 |= CG_SPLL_FUNC_CNTL_3__SPLL_DITHEN_MASK;
  2757. if (pi->caps_sclk_ss_support) {
  2758. struct amdgpu_atom_ss ss;
  2759. u32 vco_freq = engine_clock * dividers.post_div;
  2760. if (amdgpu_atombios_get_asic_ss_info(adev, &ss,
  2761. ASIC_INTERNAL_ENGINE_SS, vco_freq)) {
  2762. u32 clk_s = reference_clock * 5 / (reference_divider * ss.rate);
  2763. u32 clk_v = 4 * ss.percentage * fbdiv / (clk_s * 10000);
  2764. cg_spll_spread_spectrum &= ~(CG_SPLL_SPREAD_SPECTRUM__CLKS_MASK | CG_SPLL_SPREAD_SPECTRUM__SSEN_MASK);
  2765. cg_spll_spread_spectrum |= (clk_s << CG_SPLL_SPREAD_SPECTRUM__CLKS__SHIFT);
  2766. cg_spll_spread_spectrum |= (1 << CG_SPLL_SPREAD_SPECTRUM__SSEN__SHIFT);
  2767. cg_spll_spread_spectrum_2 &= ~CG_SPLL_SPREAD_SPECTRUM_2__CLKV_MASK;
  2768. cg_spll_spread_spectrum_2 |= (clk_v << CG_SPLL_SPREAD_SPECTRUM_2__CLKV__SHIFT);
  2769. }
  2770. }
  2771. sclk->SclkFrequency = engine_clock;
  2772. sclk->CgSpllFuncCntl3 = spll_func_cntl_3;
  2773. sclk->CgSpllFuncCntl4 = spll_func_cntl_4;
  2774. sclk->SpllSpreadSpectrum = cg_spll_spread_spectrum;
  2775. sclk->SpllSpreadSpectrum2 = cg_spll_spread_spectrum_2;
  2776. sclk->SclkDid = (u8)dividers.post_divider;
  2777. return 0;
  2778. }
  2779. static int ci_populate_single_graphic_level(struct amdgpu_device *adev,
  2780. u32 engine_clock,
  2781. u16 sclk_activity_level_t,
  2782. SMU7_Discrete_GraphicsLevel *graphic_level)
  2783. {
  2784. struct ci_power_info *pi = ci_get_pi(adev);
  2785. int ret;
  2786. ret = ci_calculate_sclk_params(adev, engine_clock, graphic_level);
  2787. if (ret)
  2788. return ret;
  2789. ret = ci_get_dependency_volt_by_clk(adev,
  2790. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  2791. engine_clock, &graphic_level->MinVddc);
  2792. if (ret)
  2793. return ret;
  2794. graphic_level->SclkFrequency = engine_clock;
  2795. graphic_level->Flags = 0;
  2796. graphic_level->MinVddcPhases = 1;
  2797. if (pi->vddc_phase_shed_control)
  2798. ci_populate_phase_value_based_on_sclk(adev,
  2799. &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
  2800. engine_clock,
  2801. &graphic_level->MinVddcPhases);
  2802. graphic_level->ActivityLevel = sclk_activity_level_t;
  2803. graphic_level->CcPwrDynRm = 0;
  2804. graphic_level->CcPwrDynRm1 = 0;
  2805. graphic_level->EnabledForThrottle = 1;
  2806. graphic_level->UpH = 0;
  2807. graphic_level->DownH = 0;
  2808. graphic_level->VoltageDownH = 0;
  2809. graphic_level->PowerThrottle = 0;
  2810. if (pi->caps_sclk_ds)
  2811. graphic_level->DeepSleepDivId = ci_get_sleep_divider_id_from_clock(engine_clock,
  2812. CISLAND_MINIMUM_ENGINE_CLOCK);
  2813. graphic_level->DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
  2814. graphic_level->Flags = cpu_to_be32(graphic_level->Flags);
  2815. graphic_level->MinVddc = cpu_to_be32(graphic_level->MinVddc * VOLTAGE_SCALE);
  2816. graphic_level->MinVddcPhases = cpu_to_be32(graphic_level->MinVddcPhases);
  2817. graphic_level->SclkFrequency = cpu_to_be32(graphic_level->SclkFrequency);
  2818. graphic_level->ActivityLevel = cpu_to_be16(graphic_level->ActivityLevel);
  2819. graphic_level->CgSpllFuncCntl3 = cpu_to_be32(graphic_level->CgSpllFuncCntl3);
  2820. graphic_level->CgSpllFuncCntl4 = cpu_to_be32(graphic_level->CgSpllFuncCntl4);
  2821. graphic_level->SpllSpreadSpectrum = cpu_to_be32(graphic_level->SpllSpreadSpectrum);
  2822. graphic_level->SpllSpreadSpectrum2 = cpu_to_be32(graphic_level->SpllSpreadSpectrum2);
  2823. graphic_level->CcPwrDynRm = cpu_to_be32(graphic_level->CcPwrDynRm);
  2824. graphic_level->CcPwrDynRm1 = cpu_to_be32(graphic_level->CcPwrDynRm1);
  2825. return 0;
  2826. }
  2827. static int ci_populate_all_graphic_levels(struct amdgpu_device *adev)
  2828. {
  2829. struct ci_power_info *pi = ci_get_pi(adev);
  2830. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  2831. u32 level_array_address = pi->dpm_table_start +
  2832. offsetof(SMU7_Discrete_DpmTable, GraphicsLevel);
  2833. u32 level_array_size = sizeof(SMU7_Discrete_GraphicsLevel) *
  2834. SMU7_MAX_LEVELS_GRAPHICS;
  2835. SMU7_Discrete_GraphicsLevel *levels = pi->smc_state_table.GraphicsLevel;
  2836. u32 i, ret;
  2837. memset(levels, 0, level_array_size);
  2838. for (i = 0; i < dpm_table->sclk_table.count; i++) {
  2839. ret = ci_populate_single_graphic_level(adev,
  2840. dpm_table->sclk_table.dpm_levels[i].value,
  2841. (u16)pi->activity_target[i],
  2842. &pi->smc_state_table.GraphicsLevel[i]);
  2843. if (ret)
  2844. return ret;
  2845. if (i > 1)
  2846. pi->smc_state_table.GraphicsLevel[i].DeepSleepDivId = 0;
  2847. if (i == (dpm_table->sclk_table.count - 1))
  2848. pi->smc_state_table.GraphicsLevel[i].DisplayWatermark =
  2849. PPSMC_DISPLAY_WATERMARK_HIGH;
  2850. }
  2851. pi->smc_state_table.GraphicsLevel[0].EnabledForActivity = 1;
  2852. pi->smc_state_table.GraphicsDpmLevelCount = (u8)dpm_table->sclk_table.count;
  2853. pi->dpm_level_enable_mask.sclk_dpm_enable_mask =
  2854. ci_get_dpm_level_enable_mask_value(&dpm_table->sclk_table);
  2855. ret = amdgpu_ci_copy_bytes_to_smc(adev, level_array_address,
  2856. (u8 *)levels, level_array_size,
  2857. pi->sram_end);
  2858. if (ret)
  2859. return ret;
  2860. return 0;
  2861. }
  2862. static int ci_populate_ulv_state(struct amdgpu_device *adev,
  2863. SMU7_Discrete_Ulv *ulv_level)
  2864. {
  2865. return ci_populate_ulv_level(adev, ulv_level);
  2866. }
  2867. static int ci_populate_all_memory_levels(struct amdgpu_device *adev)
  2868. {
  2869. struct ci_power_info *pi = ci_get_pi(adev);
  2870. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  2871. u32 level_array_address = pi->dpm_table_start +
  2872. offsetof(SMU7_Discrete_DpmTable, MemoryLevel);
  2873. u32 level_array_size = sizeof(SMU7_Discrete_MemoryLevel) *
  2874. SMU7_MAX_LEVELS_MEMORY;
  2875. SMU7_Discrete_MemoryLevel *levels = pi->smc_state_table.MemoryLevel;
  2876. u32 i, ret;
  2877. memset(levels, 0, level_array_size);
  2878. for (i = 0; i < dpm_table->mclk_table.count; i++) {
  2879. if (dpm_table->mclk_table.dpm_levels[i].value == 0)
  2880. return -EINVAL;
  2881. ret = ci_populate_single_memory_level(adev,
  2882. dpm_table->mclk_table.dpm_levels[i].value,
  2883. &pi->smc_state_table.MemoryLevel[i]);
  2884. if (ret)
  2885. return ret;
  2886. }
  2887. if ((dpm_table->mclk_table.count >= 2) &&
  2888. ((adev->pdev->device == 0x67B0) || (adev->pdev->device == 0x67B1))) {
  2889. pi->smc_state_table.MemoryLevel[1].MinVddc =
  2890. pi->smc_state_table.MemoryLevel[0].MinVddc;
  2891. pi->smc_state_table.MemoryLevel[1].MinVddcPhases =
  2892. pi->smc_state_table.MemoryLevel[0].MinVddcPhases;
  2893. }
  2894. pi->smc_state_table.MemoryLevel[0].ActivityLevel = cpu_to_be16(0x1F);
  2895. pi->smc_state_table.MemoryDpmLevelCount = (u8)dpm_table->mclk_table.count;
  2896. pi->dpm_level_enable_mask.mclk_dpm_enable_mask =
  2897. ci_get_dpm_level_enable_mask_value(&dpm_table->mclk_table);
  2898. pi->smc_state_table.MemoryLevel[dpm_table->mclk_table.count - 1].DisplayWatermark =
  2899. PPSMC_DISPLAY_WATERMARK_HIGH;
  2900. ret = amdgpu_ci_copy_bytes_to_smc(adev, level_array_address,
  2901. (u8 *)levels, level_array_size,
  2902. pi->sram_end);
  2903. if (ret)
  2904. return ret;
  2905. return 0;
  2906. }
  2907. static void ci_reset_single_dpm_table(struct amdgpu_device *adev,
  2908. struct ci_single_dpm_table* dpm_table,
  2909. u32 count)
  2910. {
  2911. u32 i;
  2912. dpm_table->count = count;
  2913. for (i = 0; i < MAX_REGULAR_DPM_NUMBER; i++)
  2914. dpm_table->dpm_levels[i].enabled = false;
  2915. }
  2916. static void ci_setup_pcie_table_entry(struct ci_single_dpm_table* dpm_table,
  2917. u32 index, u32 pcie_gen, u32 pcie_lanes)
  2918. {
  2919. dpm_table->dpm_levels[index].value = pcie_gen;
  2920. dpm_table->dpm_levels[index].param1 = pcie_lanes;
  2921. dpm_table->dpm_levels[index].enabled = true;
  2922. }
  2923. static int ci_setup_default_pcie_tables(struct amdgpu_device *adev)
  2924. {
  2925. struct ci_power_info *pi = ci_get_pi(adev);
  2926. if (!pi->use_pcie_performance_levels && !pi->use_pcie_powersaving_levels)
  2927. return -EINVAL;
  2928. if (pi->use_pcie_performance_levels && !pi->use_pcie_powersaving_levels) {
  2929. pi->pcie_gen_powersaving = pi->pcie_gen_performance;
  2930. pi->pcie_lane_powersaving = pi->pcie_lane_performance;
  2931. } else if (!pi->use_pcie_performance_levels && pi->use_pcie_powersaving_levels) {
  2932. pi->pcie_gen_performance = pi->pcie_gen_powersaving;
  2933. pi->pcie_lane_performance = pi->pcie_lane_powersaving;
  2934. }
  2935. ci_reset_single_dpm_table(adev,
  2936. &pi->dpm_table.pcie_speed_table,
  2937. SMU7_MAX_LEVELS_LINK);
  2938. if (adev->asic_type == CHIP_BONAIRE)
  2939. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 0,
  2940. pi->pcie_gen_powersaving.min,
  2941. pi->pcie_lane_powersaving.max);
  2942. else
  2943. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 0,
  2944. pi->pcie_gen_powersaving.min,
  2945. pi->pcie_lane_powersaving.min);
  2946. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 1,
  2947. pi->pcie_gen_performance.min,
  2948. pi->pcie_lane_performance.min);
  2949. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 2,
  2950. pi->pcie_gen_powersaving.min,
  2951. pi->pcie_lane_powersaving.max);
  2952. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 3,
  2953. pi->pcie_gen_performance.min,
  2954. pi->pcie_lane_performance.max);
  2955. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 4,
  2956. pi->pcie_gen_powersaving.max,
  2957. pi->pcie_lane_powersaving.max);
  2958. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 5,
  2959. pi->pcie_gen_performance.max,
  2960. pi->pcie_lane_performance.max);
  2961. pi->dpm_table.pcie_speed_table.count = 6;
  2962. return 0;
  2963. }
  2964. static int ci_setup_default_dpm_tables(struct amdgpu_device *adev)
  2965. {
  2966. struct ci_power_info *pi = ci_get_pi(adev);
  2967. struct amdgpu_clock_voltage_dependency_table *allowed_sclk_vddc_table =
  2968. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  2969. struct amdgpu_clock_voltage_dependency_table *allowed_mclk_table =
  2970. &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk;
  2971. struct amdgpu_cac_leakage_table *std_voltage_table =
  2972. &adev->pm.dpm.dyn_state.cac_leakage_table;
  2973. u32 i;
  2974. if (allowed_sclk_vddc_table == NULL)
  2975. return -EINVAL;
  2976. if (allowed_sclk_vddc_table->count < 1)
  2977. return -EINVAL;
  2978. if (allowed_mclk_table == NULL)
  2979. return -EINVAL;
  2980. if (allowed_mclk_table->count < 1)
  2981. return -EINVAL;
  2982. memset(&pi->dpm_table, 0, sizeof(struct ci_dpm_table));
  2983. ci_reset_single_dpm_table(adev,
  2984. &pi->dpm_table.sclk_table,
  2985. SMU7_MAX_LEVELS_GRAPHICS);
  2986. ci_reset_single_dpm_table(adev,
  2987. &pi->dpm_table.mclk_table,
  2988. SMU7_MAX_LEVELS_MEMORY);
  2989. ci_reset_single_dpm_table(adev,
  2990. &pi->dpm_table.vddc_table,
  2991. SMU7_MAX_LEVELS_VDDC);
  2992. ci_reset_single_dpm_table(adev,
  2993. &pi->dpm_table.vddci_table,
  2994. SMU7_MAX_LEVELS_VDDCI);
  2995. ci_reset_single_dpm_table(adev,
  2996. &pi->dpm_table.mvdd_table,
  2997. SMU7_MAX_LEVELS_MVDD);
  2998. pi->dpm_table.sclk_table.count = 0;
  2999. for (i = 0; i < allowed_sclk_vddc_table->count; i++) {
  3000. if ((i == 0) ||
  3001. (pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count-1].value !=
  3002. allowed_sclk_vddc_table->entries[i].clk)) {
  3003. pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count].value =
  3004. allowed_sclk_vddc_table->entries[i].clk;
  3005. pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count].enabled =
  3006. (i == 0) ? true : false;
  3007. pi->dpm_table.sclk_table.count++;
  3008. }
  3009. }
  3010. pi->dpm_table.mclk_table.count = 0;
  3011. for (i = 0; i < allowed_mclk_table->count; i++) {
  3012. if ((i == 0) ||
  3013. (pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count-1].value !=
  3014. allowed_mclk_table->entries[i].clk)) {
  3015. pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count].value =
  3016. allowed_mclk_table->entries[i].clk;
  3017. pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count].enabled =
  3018. (i == 0) ? true : false;
  3019. pi->dpm_table.mclk_table.count++;
  3020. }
  3021. }
  3022. for (i = 0; i < allowed_sclk_vddc_table->count; i++) {
  3023. pi->dpm_table.vddc_table.dpm_levels[i].value =
  3024. allowed_sclk_vddc_table->entries[i].v;
  3025. pi->dpm_table.vddc_table.dpm_levels[i].param1 =
  3026. std_voltage_table->entries[i].leakage;
  3027. pi->dpm_table.vddc_table.dpm_levels[i].enabled = true;
  3028. }
  3029. pi->dpm_table.vddc_table.count = allowed_sclk_vddc_table->count;
  3030. allowed_mclk_table = &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk;
  3031. if (allowed_mclk_table) {
  3032. for (i = 0; i < allowed_mclk_table->count; i++) {
  3033. pi->dpm_table.vddci_table.dpm_levels[i].value =
  3034. allowed_mclk_table->entries[i].v;
  3035. pi->dpm_table.vddci_table.dpm_levels[i].enabled = true;
  3036. }
  3037. pi->dpm_table.vddci_table.count = allowed_mclk_table->count;
  3038. }
  3039. allowed_mclk_table = &adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk;
  3040. if (allowed_mclk_table) {
  3041. for (i = 0; i < allowed_mclk_table->count; i++) {
  3042. pi->dpm_table.mvdd_table.dpm_levels[i].value =
  3043. allowed_mclk_table->entries[i].v;
  3044. pi->dpm_table.mvdd_table.dpm_levels[i].enabled = true;
  3045. }
  3046. pi->dpm_table.mvdd_table.count = allowed_mclk_table->count;
  3047. }
  3048. ci_setup_default_pcie_tables(adev);
  3049. /* save a copy of the default DPM table */
  3050. memcpy(&(pi->golden_dpm_table), &(pi->dpm_table),
  3051. sizeof(struct ci_dpm_table));
  3052. return 0;
  3053. }
  3054. static int ci_find_boot_level(struct ci_single_dpm_table *table,
  3055. u32 value, u32 *boot_level)
  3056. {
  3057. u32 i;
  3058. int ret = -EINVAL;
  3059. for(i = 0; i < table->count; i++) {
  3060. if (value == table->dpm_levels[i].value) {
  3061. *boot_level = i;
  3062. ret = 0;
  3063. }
  3064. }
  3065. return ret;
  3066. }
  3067. static int ci_init_smc_table(struct amdgpu_device *adev)
  3068. {
  3069. struct ci_power_info *pi = ci_get_pi(adev);
  3070. struct ci_ulv_parm *ulv = &pi->ulv;
  3071. struct amdgpu_ps *amdgpu_boot_state = adev->pm.dpm.boot_ps;
  3072. SMU7_Discrete_DpmTable *table = &pi->smc_state_table;
  3073. int ret;
  3074. ret = ci_setup_default_dpm_tables(adev);
  3075. if (ret)
  3076. return ret;
  3077. if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_NONE)
  3078. ci_populate_smc_voltage_tables(adev, table);
  3079. ci_init_fps_limits(adev);
  3080. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC)
  3081. table->SystemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
  3082. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
  3083. table->SystemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
  3084. if (adev->gmc.vram_type == AMDGPU_VRAM_TYPE_GDDR5)
  3085. table->SystemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
  3086. if (ulv->supported) {
  3087. ret = ci_populate_ulv_state(adev, &pi->smc_state_table.Ulv);
  3088. if (ret)
  3089. return ret;
  3090. WREG32_SMC(ixCG_ULV_PARAMETER, ulv->cg_ulv_parameter);
  3091. }
  3092. ret = ci_populate_all_graphic_levels(adev);
  3093. if (ret)
  3094. return ret;
  3095. ret = ci_populate_all_memory_levels(adev);
  3096. if (ret)
  3097. return ret;
  3098. ci_populate_smc_link_level(adev, table);
  3099. ret = ci_populate_smc_acpi_level(adev, table);
  3100. if (ret)
  3101. return ret;
  3102. ret = ci_populate_smc_vce_level(adev, table);
  3103. if (ret)
  3104. return ret;
  3105. ret = ci_populate_smc_acp_level(adev, table);
  3106. if (ret)
  3107. return ret;
  3108. ret = ci_populate_smc_samu_level(adev, table);
  3109. if (ret)
  3110. return ret;
  3111. ret = ci_do_program_memory_timing_parameters(adev);
  3112. if (ret)
  3113. return ret;
  3114. ret = ci_populate_smc_uvd_level(adev, table);
  3115. if (ret)
  3116. return ret;
  3117. table->UvdBootLevel = 0;
  3118. table->VceBootLevel = 0;
  3119. table->AcpBootLevel = 0;
  3120. table->SamuBootLevel = 0;
  3121. table->GraphicsBootLevel = 0;
  3122. table->MemoryBootLevel = 0;
  3123. ret = ci_find_boot_level(&pi->dpm_table.sclk_table,
  3124. pi->vbios_boot_state.sclk_bootup_value,
  3125. (u32 *)&pi->smc_state_table.GraphicsBootLevel);
  3126. ret = ci_find_boot_level(&pi->dpm_table.mclk_table,
  3127. pi->vbios_boot_state.mclk_bootup_value,
  3128. (u32 *)&pi->smc_state_table.MemoryBootLevel);
  3129. table->BootVddc = pi->vbios_boot_state.vddc_bootup_value;
  3130. table->BootVddci = pi->vbios_boot_state.vddci_bootup_value;
  3131. table->BootMVdd = pi->vbios_boot_state.mvdd_bootup_value;
  3132. ci_populate_smc_initial_state(adev, amdgpu_boot_state);
  3133. ret = ci_populate_bapm_parameters_in_dpm_table(adev);
  3134. if (ret)
  3135. return ret;
  3136. table->UVDInterval = 1;
  3137. table->VCEInterval = 1;
  3138. table->ACPInterval = 1;
  3139. table->SAMUInterval = 1;
  3140. table->GraphicsVoltageChangeEnable = 1;
  3141. table->GraphicsThermThrottleEnable = 1;
  3142. table->GraphicsInterval = 1;
  3143. table->VoltageInterval = 1;
  3144. table->ThermalInterval = 1;
  3145. table->TemperatureLimitHigh = (u16)((pi->thermal_temp_setting.temperature_high *
  3146. CISLANDS_Q88_FORMAT_CONVERSION_UNIT) / 1000);
  3147. table->TemperatureLimitLow = (u16)((pi->thermal_temp_setting.temperature_low *
  3148. CISLANDS_Q88_FORMAT_CONVERSION_UNIT) / 1000);
  3149. table->MemoryVoltageChangeEnable = 1;
  3150. table->MemoryInterval = 1;
  3151. table->VoltageResponseTime = 0;
  3152. table->VddcVddciDelta = 4000;
  3153. table->PhaseResponseTime = 0;
  3154. table->MemoryThermThrottleEnable = 1;
  3155. table->PCIeBootLinkLevel = pi->dpm_table.pcie_speed_table.count - 1;
  3156. table->PCIeGenInterval = 1;
  3157. if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2)
  3158. table->SVI2Enable = 1;
  3159. else
  3160. table->SVI2Enable = 0;
  3161. table->ThermGpio = 17;
  3162. table->SclkStepSize = 0x4000;
  3163. table->SystemFlags = cpu_to_be32(table->SystemFlags);
  3164. table->SmioMaskVddcVid = cpu_to_be32(table->SmioMaskVddcVid);
  3165. table->SmioMaskVddcPhase = cpu_to_be32(table->SmioMaskVddcPhase);
  3166. table->SmioMaskVddciVid = cpu_to_be32(table->SmioMaskVddciVid);
  3167. table->SmioMaskMvddVid = cpu_to_be32(table->SmioMaskMvddVid);
  3168. table->SclkStepSize = cpu_to_be32(table->SclkStepSize);
  3169. table->TemperatureLimitHigh = cpu_to_be16(table->TemperatureLimitHigh);
  3170. table->TemperatureLimitLow = cpu_to_be16(table->TemperatureLimitLow);
  3171. table->VddcVddciDelta = cpu_to_be16(table->VddcVddciDelta);
  3172. table->VoltageResponseTime = cpu_to_be16(table->VoltageResponseTime);
  3173. table->PhaseResponseTime = cpu_to_be16(table->PhaseResponseTime);
  3174. table->BootVddc = cpu_to_be16(table->BootVddc * VOLTAGE_SCALE);
  3175. table->BootVddci = cpu_to_be16(table->BootVddci * VOLTAGE_SCALE);
  3176. table->BootMVdd = cpu_to_be16(table->BootMVdd * VOLTAGE_SCALE);
  3177. ret = amdgpu_ci_copy_bytes_to_smc(adev,
  3178. pi->dpm_table_start +
  3179. offsetof(SMU7_Discrete_DpmTable, SystemFlags),
  3180. (u8 *)&table->SystemFlags,
  3181. sizeof(SMU7_Discrete_DpmTable) - 3 * sizeof(SMU7_PIDController),
  3182. pi->sram_end);
  3183. if (ret)
  3184. return ret;
  3185. return 0;
  3186. }
  3187. static void ci_trim_single_dpm_states(struct amdgpu_device *adev,
  3188. struct ci_single_dpm_table *dpm_table,
  3189. u32 low_limit, u32 high_limit)
  3190. {
  3191. u32 i;
  3192. for (i = 0; i < dpm_table->count; i++) {
  3193. if ((dpm_table->dpm_levels[i].value < low_limit) ||
  3194. (dpm_table->dpm_levels[i].value > high_limit))
  3195. dpm_table->dpm_levels[i].enabled = false;
  3196. else
  3197. dpm_table->dpm_levels[i].enabled = true;
  3198. }
  3199. }
  3200. static void ci_trim_pcie_dpm_states(struct amdgpu_device *adev,
  3201. u32 speed_low, u32 lanes_low,
  3202. u32 speed_high, u32 lanes_high)
  3203. {
  3204. struct ci_power_info *pi = ci_get_pi(adev);
  3205. struct ci_single_dpm_table *pcie_table = &pi->dpm_table.pcie_speed_table;
  3206. u32 i, j;
  3207. for (i = 0; i < pcie_table->count; i++) {
  3208. if ((pcie_table->dpm_levels[i].value < speed_low) ||
  3209. (pcie_table->dpm_levels[i].param1 < lanes_low) ||
  3210. (pcie_table->dpm_levels[i].value > speed_high) ||
  3211. (pcie_table->dpm_levels[i].param1 > lanes_high))
  3212. pcie_table->dpm_levels[i].enabled = false;
  3213. else
  3214. pcie_table->dpm_levels[i].enabled = true;
  3215. }
  3216. for (i = 0; i < pcie_table->count; i++) {
  3217. if (pcie_table->dpm_levels[i].enabled) {
  3218. for (j = i + 1; j < pcie_table->count; j++) {
  3219. if (pcie_table->dpm_levels[j].enabled) {
  3220. if ((pcie_table->dpm_levels[i].value == pcie_table->dpm_levels[j].value) &&
  3221. (pcie_table->dpm_levels[i].param1 == pcie_table->dpm_levels[j].param1))
  3222. pcie_table->dpm_levels[j].enabled = false;
  3223. }
  3224. }
  3225. }
  3226. }
  3227. }
  3228. static int ci_trim_dpm_states(struct amdgpu_device *adev,
  3229. struct amdgpu_ps *amdgpu_state)
  3230. {
  3231. struct ci_ps *state = ci_get_ps(amdgpu_state);
  3232. struct ci_power_info *pi = ci_get_pi(adev);
  3233. u32 high_limit_count;
  3234. if (state->performance_level_count < 1)
  3235. return -EINVAL;
  3236. if (state->performance_level_count == 1)
  3237. high_limit_count = 0;
  3238. else
  3239. high_limit_count = 1;
  3240. ci_trim_single_dpm_states(adev,
  3241. &pi->dpm_table.sclk_table,
  3242. state->performance_levels[0].sclk,
  3243. state->performance_levels[high_limit_count].sclk);
  3244. ci_trim_single_dpm_states(adev,
  3245. &pi->dpm_table.mclk_table,
  3246. state->performance_levels[0].mclk,
  3247. state->performance_levels[high_limit_count].mclk);
  3248. ci_trim_pcie_dpm_states(adev,
  3249. state->performance_levels[0].pcie_gen,
  3250. state->performance_levels[0].pcie_lane,
  3251. state->performance_levels[high_limit_count].pcie_gen,
  3252. state->performance_levels[high_limit_count].pcie_lane);
  3253. return 0;
  3254. }
  3255. static int ci_apply_disp_minimum_voltage_request(struct amdgpu_device *adev)
  3256. {
  3257. struct amdgpu_clock_voltage_dependency_table *disp_voltage_table =
  3258. &adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk;
  3259. struct amdgpu_clock_voltage_dependency_table *vddc_table =
  3260. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  3261. u32 requested_voltage = 0;
  3262. u32 i;
  3263. if (disp_voltage_table == NULL)
  3264. return -EINVAL;
  3265. if (!disp_voltage_table->count)
  3266. return -EINVAL;
  3267. for (i = 0; i < disp_voltage_table->count; i++) {
  3268. if (adev->clock.current_dispclk == disp_voltage_table->entries[i].clk)
  3269. requested_voltage = disp_voltage_table->entries[i].v;
  3270. }
  3271. for (i = 0; i < vddc_table->count; i++) {
  3272. if (requested_voltage <= vddc_table->entries[i].v) {
  3273. requested_voltage = vddc_table->entries[i].v;
  3274. return (amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3275. PPSMC_MSG_VddC_Request,
  3276. requested_voltage * VOLTAGE_SCALE) == PPSMC_Result_OK) ?
  3277. 0 : -EINVAL;
  3278. }
  3279. }
  3280. return -EINVAL;
  3281. }
  3282. static int ci_upload_dpm_level_enable_mask(struct amdgpu_device *adev)
  3283. {
  3284. struct ci_power_info *pi = ci_get_pi(adev);
  3285. PPSMC_Result result;
  3286. ci_apply_disp_minimum_voltage_request(adev);
  3287. if (!pi->sclk_dpm_key_disabled) {
  3288. if (pi->dpm_level_enable_mask.sclk_dpm_enable_mask) {
  3289. result = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3290. PPSMC_MSG_SCLKDPM_SetEnabledMask,
  3291. pi->dpm_level_enable_mask.sclk_dpm_enable_mask);
  3292. if (result != PPSMC_Result_OK)
  3293. return -EINVAL;
  3294. }
  3295. }
  3296. if (!pi->mclk_dpm_key_disabled) {
  3297. if (pi->dpm_level_enable_mask.mclk_dpm_enable_mask) {
  3298. result = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3299. PPSMC_MSG_MCLKDPM_SetEnabledMask,
  3300. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  3301. if (result != PPSMC_Result_OK)
  3302. return -EINVAL;
  3303. }
  3304. }
  3305. #if 0
  3306. if (!pi->pcie_dpm_key_disabled) {
  3307. if (pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
  3308. result = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3309. PPSMC_MSG_PCIeDPM_SetEnabledMask,
  3310. pi->dpm_level_enable_mask.pcie_dpm_enable_mask);
  3311. if (result != PPSMC_Result_OK)
  3312. return -EINVAL;
  3313. }
  3314. }
  3315. #endif
  3316. return 0;
  3317. }
  3318. static void ci_find_dpm_states_clocks_in_dpm_table(struct amdgpu_device *adev,
  3319. struct amdgpu_ps *amdgpu_state)
  3320. {
  3321. struct ci_power_info *pi = ci_get_pi(adev);
  3322. struct ci_ps *state = ci_get_ps(amdgpu_state);
  3323. struct ci_single_dpm_table *sclk_table = &pi->dpm_table.sclk_table;
  3324. u32 sclk = state->performance_levels[state->performance_level_count-1].sclk;
  3325. struct ci_single_dpm_table *mclk_table = &pi->dpm_table.mclk_table;
  3326. u32 mclk = state->performance_levels[state->performance_level_count-1].mclk;
  3327. u32 i;
  3328. pi->need_update_smu7_dpm_table = 0;
  3329. for (i = 0; i < sclk_table->count; i++) {
  3330. if (sclk == sclk_table->dpm_levels[i].value)
  3331. break;
  3332. }
  3333. if (i >= sclk_table->count) {
  3334. pi->need_update_smu7_dpm_table |= DPMTABLE_OD_UPDATE_SCLK;
  3335. } else {
  3336. /* XXX check display min clock requirements */
  3337. if (CISLAND_MINIMUM_ENGINE_CLOCK != CISLAND_MINIMUM_ENGINE_CLOCK)
  3338. pi->need_update_smu7_dpm_table |= DPMTABLE_UPDATE_SCLK;
  3339. }
  3340. for (i = 0; i < mclk_table->count; i++) {
  3341. if (mclk == mclk_table->dpm_levels[i].value)
  3342. break;
  3343. }
  3344. if (i >= mclk_table->count)
  3345. pi->need_update_smu7_dpm_table |= DPMTABLE_OD_UPDATE_MCLK;
  3346. if (adev->pm.dpm.current_active_crtc_count !=
  3347. adev->pm.dpm.new_active_crtc_count)
  3348. pi->need_update_smu7_dpm_table |= DPMTABLE_UPDATE_MCLK;
  3349. }
  3350. static int ci_populate_and_upload_sclk_mclk_dpm_levels(struct amdgpu_device *adev,
  3351. struct amdgpu_ps *amdgpu_state)
  3352. {
  3353. struct ci_power_info *pi = ci_get_pi(adev);
  3354. struct ci_ps *state = ci_get_ps(amdgpu_state);
  3355. u32 sclk = state->performance_levels[state->performance_level_count-1].sclk;
  3356. u32 mclk = state->performance_levels[state->performance_level_count-1].mclk;
  3357. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  3358. int ret;
  3359. if (!pi->need_update_smu7_dpm_table)
  3360. return 0;
  3361. if (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_SCLK)
  3362. dpm_table->sclk_table.dpm_levels[dpm_table->sclk_table.count-1].value = sclk;
  3363. if (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)
  3364. dpm_table->mclk_table.dpm_levels[dpm_table->mclk_table.count-1].value = mclk;
  3365. if (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK)) {
  3366. ret = ci_populate_all_graphic_levels(adev);
  3367. if (ret)
  3368. return ret;
  3369. }
  3370. if (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_MCLK | DPMTABLE_UPDATE_MCLK)) {
  3371. ret = ci_populate_all_memory_levels(adev);
  3372. if (ret)
  3373. return ret;
  3374. }
  3375. return 0;
  3376. }
  3377. static int ci_enable_uvd_dpm(struct amdgpu_device *adev, bool enable)
  3378. {
  3379. struct ci_power_info *pi = ci_get_pi(adev);
  3380. const struct amdgpu_clock_and_voltage_limits *max_limits;
  3381. int i;
  3382. if (adev->pm.dpm.ac_power)
  3383. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  3384. else
  3385. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  3386. if (enable) {
  3387. pi->dpm_level_enable_mask.uvd_dpm_enable_mask = 0;
  3388. for (i = adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  3389. if (adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  3390. pi->dpm_level_enable_mask.uvd_dpm_enable_mask |= 1 << i;
  3391. if (!pi->caps_uvd_dpm)
  3392. break;
  3393. }
  3394. }
  3395. amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3396. PPSMC_MSG_UVDDPM_SetEnabledMask,
  3397. pi->dpm_level_enable_mask.uvd_dpm_enable_mask);
  3398. if (pi->last_mclk_dpm_enable_mask & 0x1) {
  3399. pi->uvd_enabled = true;
  3400. pi->dpm_level_enable_mask.mclk_dpm_enable_mask &= 0xFFFFFFFE;
  3401. amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3402. PPSMC_MSG_MCLKDPM_SetEnabledMask,
  3403. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  3404. }
  3405. } else {
  3406. if (pi->uvd_enabled) {
  3407. pi->uvd_enabled = false;
  3408. pi->dpm_level_enable_mask.mclk_dpm_enable_mask |= 1;
  3409. amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3410. PPSMC_MSG_MCLKDPM_SetEnabledMask,
  3411. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  3412. }
  3413. }
  3414. return (amdgpu_ci_send_msg_to_smc(adev, enable ?
  3415. PPSMC_MSG_UVDDPM_Enable : PPSMC_MSG_UVDDPM_Disable) == PPSMC_Result_OK) ?
  3416. 0 : -EINVAL;
  3417. }
  3418. static int ci_enable_vce_dpm(struct amdgpu_device *adev, bool enable)
  3419. {
  3420. struct ci_power_info *pi = ci_get_pi(adev);
  3421. const struct amdgpu_clock_and_voltage_limits *max_limits;
  3422. int i;
  3423. if (adev->pm.dpm.ac_power)
  3424. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  3425. else
  3426. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  3427. if (enable) {
  3428. pi->dpm_level_enable_mask.vce_dpm_enable_mask = 0;
  3429. for (i = adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  3430. if (adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  3431. pi->dpm_level_enable_mask.vce_dpm_enable_mask |= 1 << i;
  3432. if (!pi->caps_vce_dpm)
  3433. break;
  3434. }
  3435. }
  3436. amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3437. PPSMC_MSG_VCEDPM_SetEnabledMask,
  3438. pi->dpm_level_enable_mask.vce_dpm_enable_mask);
  3439. }
  3440. return (amdgpu_ci_send_msg_to_smc(adev, enable ?
  3441. PPSMC_MSG_VCEDPM_Enable : PPSMC_MSG_VCEDPM_Disable) == PPSMC_Result_OK) ?
  3442. 0 : -EINVAL;
  3443. }
  3444. #if 0
  3445. static int ci_enable_samu_dpm(struct amdgpu_device *adev, bool enable)
  3446. {
  3447. struct ci_power_info *pi = ci_get_pi(adev);
  3448. const struct amdgpu_clock_and_voltage_limits *max_limits;
  3449. int i;
  3450. if (adev->pm.dpm.ac_power)
  3451. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  3452. else
  3453. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  3454. if (enable) {
  3455. pi->dpm_level_enable_mask.samu_dpm_enable_mask = 0;
  3456. for (i = adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  3457. if (adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  3458. pi->dpm_level_enable_mask.samu_dpm_enable_mask |= 1 << i;
  3459. if (!pi->caps_samu_dpm)
  3460. break;
  3461. }
  3462. }
  3463. amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3464. PPSMC_MSG_SAMUDPM_SetEnabledMask,
  3465. pi->dpm_level_enable_mask.samu_dpm_enable_mask);
  3466. }
  3467. return (amdgpu_ci_send_msg_to_smc(adev, enable ?
  3468. PPSMC_MSG_SAMUDPM_Enable : PPSMC_MSG_SAMUDPM_Disable) == PPSMC_Result_OK) ?
  3469. 0 : -EINVAL;
  3470. }
  3471. static int ci_enable_acp_dpm(struct amdgpu_device *adev, bool enable)
  3472. {
  3473. struct ci_power_info *pi = ci_get_pi(adev);
  3474. const struct amdgpu_clock_and_voltage_limits *max_limits;
  3475. int i;
  3476. if (adev->pm.dpm.ac_power)
  3477. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  3478. else
  3479. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  3480. if (enable) {
  3481. pi->dpm_level_enable_mask.acp_dpm_enable_mask = 0;
  3482. for (i = adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  3483. if (adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  3484. pi->dpm_level_enable_mask.acp_dpm_enable_mask |= 1 << i;
  3485. if (!pi->caps_acp_dpm)
  3486. break;
  3487. }
  3488. }
  3489. amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3490. PPSMC_MSG_ACPDPM_SetEnabledMask,
  3491. pi->dpm_level_enable_mask.acp_dpm_enable_mask);
  3492. }
  3493. return (amdgpu_ci_send_msg_to_smc(adev, enable ?
  3494. PPSMC_MSG_ACPDPM_Enable : PPSMC_MSG_ACPDPM_Disable) == PPSMC_Result_OK) ?
  3495. 0 : -EINVAL;
  3496. }
  3497. #endif
  3498. static int ci_update_uvd_dpm(struct amdgpu_device *adev, bool gate)
  3499. {
  3500. struct ci_power_info *pi = ci_get_pi(adev);
  3501. u32 tmp;
  3502. int ret = 0;
  3503. if (!gate) {
  3504. /* turn the clocks on when decoding */
  3505. if (pi->caps_uvd_dpm ||
  3506. (adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count <= 0))
  3507. pi->smc_state_table.UvdBootLevel = 0;
  3508. else
  3509. pi->smc_state_table.UvdBootLevel =
  3510. adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count - 1;
  3511. tmp = RREG32_SMC(ixDPM_TABLE_475);
  3512. tmp &= ~DPM_TABLE_475__UvdBootLevel_MASK;
  3513. tmp |= (pi->smc_state_table.UvdBootLevel << DPM_TABLE_475__UvdBootLevel__SHIFT);
  3514. WREG32_SMC(ixDPM_TABLE_475, tmp);
  3515. ret = ci_enable_uvd_dpm(adev, true);
  3516. } else {
  3517. ret = ci_enable_uvd_dpm(adev, false);
  3518. if (ret)
  3519. return ret;
  3520. }
  3521. return ret;
  3522. }
  3523. static u8 ci_get_vce_boot_level(struct amdgpu_device *adev)
  3524. {
  3525. u8 i;
  3526. u32 min_evclk = 30000; /* ??? */
  3527. struct amdgpu_vce_clock_voltage_dependency_table *table =
  3528. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  3529. for (i = 0; i < table->count; i++) {
  3530. if (table->entries[i].evclk >= min_evclk)
  3531. return i;
  3532. }
  3533. return table->count - 1;
  3534. }
  3535. static int ci_update_vce_dpm(struct amdgpu_device *adev,
  3536. struct amdgpu_ps *amdgpu_new_state,
  3537. struct amdgpu_ps *amdgpu_current_state)
  3538. {
  3539. struct ci_power_info *pi = ci_get_pi(adev);
  3540. int ret = 0;
  3541. u32 tmp;
  3542. if (amdgpu_current_state->evclk != amdgpu_new_state->evclk) {
  3543. if (amdgpu_new_state->evclk) {
  3544. pi->smc_state_table.VceBootLevel = ci_get_vce_boot_level(adev);
  3545. tmp = RREG32_SMC(ixDPM_TABLE_475);
  3546. tmp &= ~DPM_TABLE_475__VceBootLevel_MASK;
  3547. tmp |= (pi->smc_state_table.VceBootLevel << DPM_TABLE_475__VceBootLevel__SHIFT);
  3548. WREG32_SMC(ixDPM_TABLE_475, tmp);
  3549. ret = ci_enable_vce_dpm(adev, true);
  3550. } else {
  3551. ret = ci_enable_vce_dpm(adev, false);
  3552. if (ret)
  3553. return ret;
  3554. }
  3555. }
  3556. return ret;
  3557. }
  3558. #if 0
  3559. static int ci_update_samu_dpm(struct amdgpu_device *adev, bool gate)
  3560. {
  3561. return ci_enable_samu_dpm(adev, gate);
  3562. }
  3563. static int ci_update_acp_dpm(struct amdgpu_device *adev, bool gate)
  3564. {
  3565. struct ci_power_info *pi = ci_get_pi(adev);
  3566. u32 tmp;
  3567. if (!gate) {
  3568. pi->smc_state_table.AcpBootLevel = 0;
  3569. tmp = RREG32_SMC(ixDPM_TABLE_475);
  3570. tmp &= ~AcpBootLevel_MASK;
  3571. tmp |= AcpBootLevel(pi->smc_state_table.AcpBootLevel);
  3572. WREG32_SMC(ixDPM_TABLE_475, tmp);
  3573. }
  3574. return ci_enable_acp_dpm(adev, !gate);
  3575. }
  3576. #endif
  3577. static int ci_generate_dpm_level_enable_mask(struct amdgpu_device *adev,
  3578. struct amdgpu_ps *amdgpu_state)
  3579. {
  3580. struct ci_power_info *pi = ci_get_pi(adev);
  3581. int ret;
  3582. ret = ci_trim_dpm_states(adev, amdgpu_state);
  3583. if (ret)
  3584. return ret;
  3585. pi->dpm_level_enable_mask.sclk_dpm_enable_mask =
  3586. ci_get_dpm_level_enable_mask_value(&pi->dpm_table.sclk_table);
  3587. pi->dpm_level_enable_mask.mclk_dpm_enable_mask =
  3588. ci_get_dpm_level_enable_mask_value(&pi->dpm_table.mclk_table);
  3589. pi->last_mclk_dpm_enable_mask =
  3590. pi->dpm_level_enable_mask.mclk_dpm_enable_mask;
  3591. if (pi->uvd_enabled) {
  3592. if (pi->dpm_level_enable_mask.mclk_dpm_enable_mask & 1)
  3593. pi->dpm_level_enable_mask.mclk_dpm_enable_mask &= 0xFFFFFFFE;
  3594. }
  3595. pi->dpm_level_enable_mask.pcie_dpm_enable_mask =
  3596. ci_get_dpm_level_enable_mask_value(&pi->dpm_table.pcie_speed_table);
  3597. return 0;
  3598. }
  3599. static u32 ci_get_lowest_enabled_level(struct amdgpu_device *adev,
  3600. u32 level_mask)
  3601. {
  3602. u32 level = 0;
  3603. while ((level_mask & (1 << level)) == 0)
  3604. level++;
  3605. return level;
  3606. }
  3607. static int ci_dpm_force_performance_level(void *handle,
  3608. enum amd_dpm_forced_level level)
  3609. {
  3610. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3611. struct ci_power_info *pi = ci_get_pi(adev);
  3612. u32 tmp, levels, i;
  3613. int ret;
  3614. if (level == AMD_DPM_FORCED_LEVEL_HIGH) {
  3615. if ((!pi->pcie_dpm_key_disabled) &&
  3616. pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
  3617. levels = 0;
  3618. tmp = pi->dpm_level_enable_mask.pcie_dpm_enable_mask;
  3619. while (tmp >>= 1)
  3620. levels++;
  3621. if (levels) {
  3622. ret = ci_dpm_force_state_pcie(adev, level);
  3623. if (ret)
  3624. return ret;
  3625. for (i = 0; i < adev->usec_timeout; i++) {
  3626. tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX_1) &
  3627. TARGET_AND_CURRENT_PROFILE_INDEX_1__CURR_PCIE_INDEX_MASK) >>
  3628. TARGET_AND_CURRENT_PROFILE_INDEX_1__CURR_PCIE_INDEX__SHIFT;
  3629. if (tmp == levels)
  3630. break;
  3631. udelay(1);
  3632. }
  3633. }
  3634. }
  3635. if ((!pi->sclk_dpm_key_disabled) &&
  3636. pi->dpm_level_enable_mask.sclk_dpm_enable_mask) {
  3637. levels = 0;
  3638. tmp = pi->dpm_level_enable_mask.sclk_dpm_enable_mask;
  3639. while (tmp >>= 1)
  3640. levels++;
  3641. if (levels) {
  3642. ret = ci_dpm_force_state_sclk(adev, levels);
  3643. if (ret)
  3644. return ret;
  3645. for (i = 0; i < adev->usec_timeout; i++) {
  3646. tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX) &
  3647. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_SCLK_INDEX_MASK) >>
  3648. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_SCLK_INDEX__SHIFT;
  3649. if (tmp == levels)
  3650. break;
  3651. udelay(1);
  3652. }
  3653. }
  3654. }
  3655. if ((!pi->mclk_dpm_key_disabled) &&
  3656. pi->dpm_level_enable_mask.mclk_dpm_enable_mask) {
  3657. levels = 0;
  3658. tmp = pi->dpm_level_enable_mask.mclk_dpm_enable_mask;
  3659. while (tmp >>= 1)
  3660. levels++;
  3661. if (levels) {
  3662. ret = ci_dpm_force_state_mclk(adev, levels);
  3663. if (ret)
  3664. return ret;
  3665. for (i = 0; i < adev->usec_timeout; i++) {
  3666. tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX) &
  3667. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_MCLK_INDEX_MASK) >>
  3668. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_MCLK_INDEX__SHIFT;
  3669. if (tmp == levels)
  3670. break;
  3671. udelay(1);
  3672. }
  3673. }
  3674. }
  3675. } else if (level == AMD_DPM_FORCED_LEVEL_LOW) {
  3676. if ((!pi->sclk_dpm_key_disabled) &&
  3677. pi->dpm_level_enable_mask.sclk_dpm_enable_mask) {
  3678. levels = ci_get_lowest_enabled_level(adev,
  3679. pi->dpm_level_enable_mask.sclk_dpm_enable_mask);
  3680. ret = ci_dpm_force_state_sclk(adev, levels);
  3681. if (ret)
  3682. return ret;
  3683. for (i = 0; i < adev->usec_timeout; i++) {
  3684. tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX) &
  3685. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_SCLK_INDEX_MASK) >>
  3686. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_SCLK_INDEX__SHIFT;
  3687. if (tmp == levels)
  3688. break;
  3689. udelay(1);
  3690. }
  3691. }
  3692. if ((!pi->mclk_dpm_key_disabled) &&
  3693. pi->dpm_level_enable_mask.mclk_dpm_enable_mask) {
  3694. levels = ci_get_lowest_enabled_level(adev,
  3695. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  3696. ret = ci_dpm_force_state_mclk(adev, levels);
  3697. if (ret)
  3698. return ret;
  3699. for (i = 0; i < adev->usec_timeout; i++) {
  3700. tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX) &
  3701. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_MCLK_INDEX_MASK) >>
  3702. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_MCLK_INDEX__SHIFT;
  3703. if (tmp == levels)
  3704. break;
  3705. udelay(1);
  3706. }
  3707. }
  3708. if ((!pi->pcie_dpm_key_disabled) &&
  3709. pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
  3710. levels = ci_get_lowest_enabled_level(adev,
  3711. pi->dpm_level_enable_mask.pcie_dpm_enable_mask);
  3712. ret = ci_dpm_force_state_pcie(adev, levels);
  3713. if (ret)
  3714. return ret;
  3715. for (i = 0; i < adev->usec_timeout; i++) {
  3716. tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX_1) &
  3717. TARGET_AND_CURRENT_PROFILE_INDEX_1__CURR_PCIE_INDEX_MASK) >>
  3718. TARGET_AND_CURRENT_PROFILE_INDEX_1__CURR_PCIE_INDEX__SHIFT;
  3719. if (tmp == levels)
  3720. break;
  3721. udelay(1);
  3722. }
  3723. }
  3724. } else if (level == AMD_DPM_FORCED_LEVEL_AUTO) {
  3725. if (!pi->pcie_dpm_key_disabled) {
  3726. PPSMC_Result smc_result;
  3727. smc_result = amdgpu_ci_send_msg_to_smc(adev,
  3728. PPSMC_MSG_PCIeDPM_UnForceLevel);
  3729. if (smc_result != PPSMC_Result_OK)
  3730. return -EINVAL;
  3731. }
  3732. ret = ci_upload_dpm_level_enable_mask(adev);
  3733. if (ret)
  3734. return ret;
  3735. }
  3736. adev->pm.dpm.forced_level = level;
  3737. return 0;
  3738. }
  3739. static int ci_set_mc_special_registers(struct amdgpu_device *adev,
  3740. struct ci_mc_reg_table *table)
  3741. {
  3742. u8 i, j, k;
  3743. u32 temp_reg;
  3744. for (i = 0, j = table->last; i < table->last; i++) {
  3745. if (j >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3746. return -EINVAL;
  3747. switch(table->mc_reg_address[i].s1) {
  3748. case mmMC_SEQ_MISC1:
  3749. temp_reg = RREG32(mmMC_PMG_CMD_EMRS);
  3750. table->mc_reg_address[j].s1 = mmMC_PMG_CMD_EMRS;
  3751. table->mc_reg_address[j].s0 = mmMC_SEQ_PMG_CMD_EMRS_LP;
  3752. for (k = 0; k < table->num_entries; k++) {
  3753. table->mc_reg_table_entry[k].mc_data[j] =
  3754. ((temp_reg & 0xffff0000)) | ((table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16);
  3755. }
  3756. j++;
  3757. if (j >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3758. return -EINVAL;
  3759. temp_reg = RREG32(mmMC_PMG_CMD_MRS);
  3760. table->mc_reg_address[j].s1 = mmMC_PMG_CMD_MRS;
  3761. table->mc_reg_address[j].s0 = mmMC_SEQ_PMG_CMD_MRS_LP;
  3762. for (k = 0; k < table->num_entries; k++) {
  3763. table->mc_reg_table_entry[k].mc_data[j] =
  3764. (temp_reg & 0xffff0000) | (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  3765. if (adev->gmc.vram_type != AMDGPU_VRAM_TYPE_GDDR5)
  3766. table->mc_reg_table_entry[k].mc_data[j] |= 0x100;
  3767. }
  3768. j++;
  3769. if (adev->gmc.vram_type != AMDGPU_VRAM_TYPE_GDDR5) {
  3770. if (j >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3771. return -EINVAL;
  3772. table->mc_reg_address[j].s1 = mmMC_PMG_AUTO_CMD;
  3773. table->mc_reg_address[j].s0 = mmMC_PMG_AUTO_CMD;
  3774. for (k = 0; k < table->num_entries; k++) {
  3775. table->mc_reg_table_entry[k].mc_data[j] =
  3776. (table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16;
  3777. }
  3778. j++;
  3779. }
  3780. break;
  3781. case mmMC_SEQ_RESERVE_M:
  3782. temp_reg = RREG32(mmMC_PMG_CMD_MRS1);
  3783. table->mc_reg_address[j].s1 = mmMC_PMG_CMD_MRS1;
  3784. table->mc_reg_address[j].s0 = mmMC_SEQ_PMG_CMD_MRS1_LP;
  3785. for (k = 0; k < table->num_entries; k++) {
  3786. table->mc_reg_table_entry[k].mc_data[j] =
  3787. (temp_reg & 0xffff0000) | (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  3788. }
  3789. j++;
  3790. break;
  3791. default:
  3792. break;
  3793. }
  3794. }
  3795. table->last = j;
  3796. return 0;
  3797. }
  3798. static bool ci_check_s0_mc_reg_index(u16 in_reg, u16 *out_reg)
  3799. {
  3800. bool result = true;
  3801. switch(in_reg) {
  3802. case mmMC_SEQ_RAS_TIMING:
  3803. *out_reg = mmMC_SEQ_RAS_TIMING_LP;
  3804. break;
  3805. case mmMC_SEQ_DLL_STBY:
  3806. *out_reg = mmMC_SEQ_DLL_STBY_LP;
  3807. break;
  3808. case mmMC_SEQ_G5PDX_CMD0:
  3809. *out_reg = mmMC_SEQ_G5PDX_CMD0_LP;
  3810. break;
  3811. case mmMC_SEQ_G5PDX_CMD1:
  3812. *out_reg = mmMC_SEQ_G5PDX_CMD1_LP;
  3813. break;
  3814. case mmMC_SEQ_G5PDX_CTRL:
  3815. *out_reg = mmMC_SEQ_G5PDX_CTRL_LP;
  3816. break;
  3817. case mmMC_SEQ_CAS_TIMING:
  3818. *out_reg = mmMC_SEQ_CAS_TIMING_LP;
  3819. break;
  3820. case mmMC_SEQ_MISC_TIMING:
  3821. *out_reg = mmMC_SEQ_MISC_TIMING_LP;
  3822. break;
  3823. case mmMC_SEQ_MISC_TIMING2:
  3824. *out_reg = mmMC_SEQ_MISC_TIMING2_LP;
  3825. break;
  3826. case mmMC_SEQ_PMG_DVS_CMD:
  3827. *out_reg = mmMC_SEQ_PMG_DVS_CMD_LP;
  3828. break;
  3829. case mmMC_SEQ_PMG_DVS_CTL:
  3830. *out_reg = mmMC_SEQ_PMG_DVS_CTL_LP;
  3831. break;
  3832. case mmMC_SEQ_RD_CTL_D0:
  3833. *out_reg = mmMC_SEQ_RD_CTL_D0_LP;
  3834. break;
  3835. case mmMC_SEQ_RD_CTL_D1:
  3836. *out_reg = mmMC_SEQ_RD_CTL_D1_LP;
  3837. break;
  3838. case mmMC_SEQ_WR_CTL_D0:
  3839. *out_reg = mmMC_SEQ_WR_CTL_D0_LP;
  3840. break;
  3841. case mmMC_SEQ_WR_CTL_D1:
  3842. *out_reg = mmMC_SEQ_WR_CTL_D1_LP;
  3843. break;
  3844. case mmMC_PMG_CMD_EMRS:
  3845. *out_reg = mmMC_SEQ_PMG_CMD_EMRS_LP;
  3846. break;
  3847. case mmMC_PMG_CMD_MRS:
  3848. *out_reg = mmMC_SEQ_PMG_CMD_MRS_LP;
  3849. break;
  3850. case mmMC_PMG_CMD_MRS1:
  3851. *out_reg = mmMC_SEQ_PMG_CMD_MRS1_LP;
  3852. break;
  3853. case mmMC_SEQ_PMG_TIMING:
  3854. *out_reg = mmMC_SEQ_PMG_TIMING_LP;
  3855. break;
  3856. case mmMC_PMG_CMD_MRS2:
  3857. *out_reg = mmMC_SEQ_PMG_CMD_MRS2_LP;
  3858. break;
  3859. case mmMC_SEQ_WR_CTL_2:
  3860. *out_reg = mmMC_SEQ_WR_CTL_2_LP;
  3861. break;
  3862. default:
  3863. result = false;
  3864. break;
  3865. }
  3866. return result;
  3867. }
  3868. static void ci_set_valid_flag(struct ci_mc_reg_table *table)
  3869. {
  3870. u8 i, j;
  3871. for (i = 0; i < table->last; i++) {
  3872. for (j = 1; j < table->num_entries; j++) {
  3873. if (table->mc_reg_table_entry[j-1].mc_data[i] !=
  3874. table->mc_reg_table_entry[j].mc_data[i]) {
  3875. table->valid_flag |= 1 << i;
  3876. break;
  3877. }
  3878. }
  3879. }
  3880. }
  3881. static void ci_set_s0_mc_reg_index(struct ci_mc_reg_table *table)
  3882. {
  3883. u32 i;
  3884. u16 address;
  3885. for (i = 0; i < table->last; i++) {
  3886. table->mc_reg_address[i].s0 =
  3887. ci_check_s0_mc_reg_index(table->mc_reg_address[i].s1, &address) ?
  3888. address : table->mc_reg_address[i].s1;
  3889. }
  3890. }
  3891. static int ci_copy_vbios_mc_reg_table(const struct atom_mc_reg_table *table,
  3892. struct ci_mc_reg_table *ci_table)
  3893. {
  3894. u8 i, j;
  3895. if (table->last > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3896. return -EINVAL;
  3897. if (table->num_entries > MAX_AC_TIMING_ENTRIES)
  3898. return -EINVAL;
  3899. for (i = 0; i < table->last; i++)
  3900. ci_table->mc_reg_address[i].s1 = table->mc_reg_address[i].s1;
  3901. ci_table->last = table->last;
  3902. for (i = 0; i < table->num_entries; i++) {
  3903. ci_table->mc_reg_table_entry[i].mclk_max =
  3904. table->mc_reg_table_entry[i].mclk_max;
  3905. for (j = 0; j < table->last; j++)
  3906. ci_table->mc_reg_table_entry[i].mc_data[j] =
  3907. table->mc_reg_table_entry[i].mc_data[j];
  3908. }
  3909. ci_table->num_entries = table->num_entries;
  3910. return 0;
  3911. }
  3912. static int ci_register_patching_mc_seq(struct amdgpu_device *adev,
  3913. struct ci_mc_reg_table *table)
  3914. {
  3915. u8 i, k;
  3916. u32 tmp;
  3917. bool patch;
  3918. tmp = RREG32(mmMC_SEQ_MISC0);
  3919. patch = ((tmp & 0x0000f00) == 0x300) ? true : false;
  3920. if (patch &&
  3921. ((adev->pdev->device == 0x67B0) ||
  3922. (adev->pdev->device == 0x67B1))) {
  3923. for (i = 0; i < table->last; i++) {
  3924. if (table->last >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3925. return -EINVAL;
  3926. switch (table->mc_reg_address[i].s1) {
  3927. case mmMC_SEQ_MISC1:
  3928. for (k = 0; k < table->num_entries; k++) {
  3929. if ((table->mc_reg_table_entry[k].mclk_max == 125000) ||
  3930. (table->mc_reg_table_entry[k].mclk_max == 137500))
  3931. table->mc_reg_table_entry[k].mc_data[i] =
  3932. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFFFFF8) |
  3933. 0x00000007;
  3934. }
  3935. break;
  3936. case mmMC_SEQ_WR_CTL_D0:
  3937. for (k = 0; k < table->num_entries; k++) {
  3938. if ((table->mc_reg_table_entry[k].mclk_max == 125000) ||
  3939. (table->mc_reg_table_entry[k].mclk_max == 137500))
  3940. table->mc_reg_table_entry[k].mc_data[i] =
  3941. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFF0F00) |
  3942. 0x0000D0DD;
  3943. }
  3944. break;
  3945. case mmMC_SEQ_WR_CTL_D1:
  3946. for (k = 0; k < table->num_entries; k++) {
  3947. if ((table->mc_reg_table_entry[k].mclk_max == 125000) ||
  3948. (table->mc_reg_table_entry[k].mclk_max == 137500))
  3949. table->mc_reg_table_entry[k].mc_data[i] =
  3950. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFF0F00) |
  3951. 0x0000D0DD;
  3952. }
  3953. break;
  3954. case mmMC_SEQ_WR_CTL_2:
  3955. for (k = 0; k < table->num_entries; k++) {
  3956. if ((table->mc_reg_table_entry[k].mclk_max == 125000) ||
  3957. (table->mc_reg_table_entry[k].mclk_max == 137500))
  3958. table->mc_reg_table_entry[k].mc_data[i] = 0;
  3959. }
  3960. break;
  3961. case mmMC_SEQ_CAS_TIMING:
  3962. for (k = 0; k < table->num_entries; k++) {
  3963. if (table->mc_reg_table_entry[k].mclk_max == 125000)
  3964. table->mc_reg_table_entry[k].mc_data[i] =
  3965. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFE0FE0F) |
  3966. 0x000C0140;
  3967. else if (table->mc_reg_table_entry[k].mclk_max == 137500)
  3968. table->mc_reg_table_entry[k].mc_data[i] =
  3969. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFE0FE0F) |
  3970. 0x000C0150;
  3971. }
  3972. break;
  3973. case mmMC_SEQ_MISC_TIMING:
  3974. for (k = 0; k < table->num_entries; k++) {
  3975. if (table->mc_reg_table_entry[k].mclk_max == 125000)
  3976. table->mc_reg_table_entry[k].mc_data[i] =
  3977. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFFFFE0) |
  3978. 0x00000030;
  3979. else if (table->mc_reg_table_entry[k].mclk_max == 137500)
  3980. table->mc_reg_table_entry[k].mc_data[i] =
  3981. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFFFFE0) |
  3982. 0x00000035;
  3983. }
  3984. break;
  3985. default:
  3986. break;
  3987. }
  3988. }
  3989. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, 3);
  3990. tmp = RREG32(mmMC_SEQ_IO_DEBUG_DATA);
  3991. tmp = (tmp & 0xFFF8FFFF) | (1 << 16);
  3992. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, 3);
  3993. WREG32(mmMC_SEQ_IO_DEBUG_DATA, tmp);
  3994. }
  3995. return 0;
  3996. }
  3997. static int ci_initialize_mc_reg_table(struct amdgpu_device *adev)
  3998. {
  3999. struct ci_power_info *pi = ci_get_pi(adev);
  4000. struct atom_mc_reg_table *table;
  4001. struct ci_mc_reg_table *ci_table = &pi->mc_reg_table;
  4002. u8 module_index = ci_get_memory_module_index(adev);
  4003. int ret;
  4004. table = kzalloc(sizeof(struct atom_mc_reg_table), GFP_KERNEL);
  4005. if (!table)
  4006. return -ENOMEM;
  4007. WREG32(mmMC_SEQ_RAS_TIMING_LP, RREG32(mmMC_SEQ_RAS_TIMING));
  4008. WREG32(mmMC_SEQ_CAS_TIMING_LP, RREG32(mmMC_SEQ_CAS_TIMING));
  4009. WREG32(mmMC_SEQ_DLL_STBY_LP, RREG32(mmMC_SEQ_DLL_STBY));
  4010. WREG32(mmMC_SEQ_G5PDX_CMD0_LP, RREG32(mmMC_SEQ_G5PDX_CMD0));
  4011. WREG32(mmMC_SEQ_G5PDX_CMD1_LP, RREG32(mmMC_SEQ_G5PDX_CMD1));
  4012. WREG32(mmMC_SEQ_G5PDX_CTRL_LP, RREG32(mmMC_SEQ_G5PDX_CTRL));
  4013. WREG32(mmMC_SEQ_PMG_DVS_CMD_LP, RREG32(mmMC_SEQ_PMG_DVS_CMD));
  4014. WREG32(mmMC_SEQ_PMG_DVS_CTL_LP, RREG32(mmMC_SEQ_PMG_DVS_CTL));
  4015. WREG32(mmMC_SEQ_MISC_TIMING_LP, RREG32(mmMC_SEQ_MISC_TIMING));
  4016. WREG32(mmMC_SEQ_MISC_TIMING2_LP, RREG32(mmMC_SEQ_MISC_TIMING2));
  4017. WREG32(mmMC_SEQ_PMG_CMD_EMRS_LP, RREG32(mmMC_PMG_CMD_EMRS));
  4018. WREG32(mmMC_SEQ_PMG_CMD_MRS_LP, RREG32(mmMC_PMG_CMD_MRS));
  4019. WREG32(mmMC_SEQ_PMG_CMD_MRS1_LP, RREG32(mmMC_PMG_CMD_MRS1));
  4020. WREG32(mmMC_SEQ_WR_CTL_D0_LP, RREG32(mmMC_SEQ_WR_CTL_D0));
  4021. WREG32(mmMC_SEQ_WR_CTL_D1_LP, RREG32(mmMC_SEQ_WR_CTL_D1));
  4022. WREG32(mmMC_SEQ_RD_CTL_D0_LP, RREG32(mmMC_SEQ_RD_CTL_D0));
  4023. WREG32(mmMC_SEQ_RD_CTL_D1_LP, RREG32(mmMC_SEQ_RD_CTL_D1));
  4024. WREG32(mmMC_SEQ_PMG_TIMING_LP, RREG32(mmMC_SEQ_PMG_TIMING));
  4025. WREG32(mmMC_SEQ_PMG_CMD_MRS2_LP, RREG32(mmMC_PMG_CMD_MRS2));
  4026. WREG32(mmMC_SEQ_WR_CTL_2_LP, RREG32(mmMC_SEQ_WR_CTL_2));
  4027. ret = amdgpu_atombios_init_mc_reg_table(adev, module_index, table);
  4028. if (ret)
  4029. goto init_mc_done;
  4030. ret = ci_copy_vbios_mc_reg_table(table, ci_table);
  4031. if (ret)
  4032. goto init_mc_done;
  4033. ci_set_s0_mc_reg_index(ci_table);
  4034. ret = ci_register_patching_mc_seq(adev, ci_table);
  4035. if (ret)
  4036. goto init_mc_done;
  4037. ret = ci_set_mc_special_registers(adev, ci_table);
  4038. if (ret)
  4039. goto init_mc_done;
  4040. ci_set_valid_flag(ci_table);
  4041. init_mc_done:
  4042. kfree(table);
  4043. return ret;
  4044. }
  4045. static int ci_populate_mc_reg_addresses(struct amdgpu_device *adev,
  4046. SMU7_Discrete_MCRegisters *mc_reg_table)
  4047. {
  4048. struct ci_power_info *pi = ci_get_pi(adev);
  4049. u32 i, j;
  4050. for (i = 0, j = 0; j < pi->mc_reg_table.last; j++) {
  4051. if (pi->mc_reg_table.valid_flag & (1 << j)) {
  4052. if (i >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  4053. return -EINVAL;
  4054. mc_reg_table->address[i].s0 = cpu_to_be16(pi->mc_reg_table.mc_reg_address[j].s0);
  4055. mc_reg_table->address[i].s1 = cpu_to_be16(pi->mc_reg_table.mc_reg_address[j].s1);
  4056. i++;
  4057. }
  4058. }
  4059. mc_reg_table->last = (u8)i;
  4060. return 0;
  4061. }
  4062. static void ci_convert_mc_registers(const struct ci_mc_reg_entry *entry,
  4063. SMU7_Discrete_MCRegisterSet *data,
  4064. u32 num_entries, u32 valid_flag)
  4065. {
  4066. u32 i, j;
  4067. for (i = 0, j = 0; j < num_entries; j++) {
  4068. if (valid_flag & (1 << j)) {
  4069. data->value[i] = cpu_to_be32(entry->mc_data[j]);
  4070. i++;
  4071. }
  4072. }
  4073. }
  4074. static void ci_convert_mc_reg_table_entry_to_smc(struct amdgpu_device *adev,
  4075. const u32 memory_clock,
  4076. SMU7_Discrete_MCRegisterSet *mc_reg_table_data)
  4077. {
  4078. struct ci_power_info *pi = ci_get_pi(adev);
  4079. u32 i = 0;
  4080. for(i = 0; i < pi->mc_reg_table.num_entries; i++) {
  4081. if (memory_clock <= pi->mc_reg_table.mc_reg_table_entry[i].mclk_max)
  4082. break;
  4083. }
  4084. if ((i == pi->mc_reg_table.num_entries) && (i > 0))
  4085. --i;
  4086. ci_convert_mc_registers(&pi->mc_reg_table.mc_reg_table_entry[i],
  4087. mc_reg_table_data, pi->mc_reg_table.last,
  4088. pi->mc_reg_table.valid_flag);
  4089. }
  4090. static void ci_convert_mc_reg_table_to_smc(struct amdgpu_device *adev,
  4091. SMU7_Discrete_MCRegisters *mc_reg_table)
  4092. {
  4093. struct ci_power_info *pi = ci_get_pi(adev);
  4094. u32 i;
  4095. for (i = 0; i < pi->dpm_table.mclk_table.count; i++)
  4096. ci_convert_mc_reg_table_entry_to_smc(adev,
  4097. pi->dpm_table.mclk_table.dpm_levels[i].value,
  4098. &mc_reg_table->data[i]);
  4099. }
  4100. static int ci_populate_initial_mc_reg_table(struct amdgpu_device *adev)
  4101. {
  4102. struct ci_power_info *pi = ci_get_pi(adev);
  4103. int ret;
  4104. memset(&pi->smc_mc_reg_table, 0, sizeof(SMU7_Discrete_MCRegisters));
  4105. ret = ci_populate_mc_reg_addresses(adev, &pi->smc_mc_reg_table);
  4106. if (ret)
  4107. return ret;
  4108. ci_convert_mc_reg_table_to_smc(adev, &pi->smc_mc_reg_table);
  4109. return amdgpu_ci_copy_bytes_to_smc(adev,
  4110. pi->mc_reg_table_start,
  4111. (u8 *)&pi->smc_mc_reg_table,
  4112. sizeof(SMU7_Discrete_MCRegisters),
  4113. pi->sram_end);
  4114. }
  4115. static int ci_update_and_upload_mc_reg_table(struct amdgpu_device *adev)
  4116. {
  4117. struct ci_power_info *pi = ci_get_pi(adev);
  4118. if (!(pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK))
  4119. return 0;
  4120. memset(&pi->smc_mc_reg_table, 0, sizeof(SMU7_Discrete_MCRegisters));
  4121. ci_convert_mc_reg_table_to_smc(adev, &pi->smc_mc_reg_table);
  4122. return amdgpu_ci_copy_bytes_to_smc(adev,
  4123. pi->mc_reg_table_start +
  4124. offsetof(SMU7_Discrete_MCRegisters, data[0]),
  4125. (u8 *)&pi->smc_mc_reg_table.data[0],
  4126. sizeof(SMU7_Discrete_MCRegisterSet) *
  4127. pi->dpm_table.mclk_table.count,
  4128. pi->sram_end);
  4129. }
  4130. static void ci_enable_voltage_control(struct amdgpu_device *adev)
  4131. {
  4132. u32 tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  4133. tmp |= GENERAL_PWRMGT__VOLT_PWRMGT_EN_MASK;
  4134. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  4135. }
  4136. static enum amdgpu_pcie_gen ci_get_maximum_link_speed(struct amdgpu_device *adev,
  4137. struct amdgpu_ps *amdgpu_state)
  4138. {
  4139. struct ci_ps *state = ci_get_ps(amdgpu_state);
  4140. int i;
  4141. u16 pcie_speed, max_speed = 0;
  4142. for (i = 0; i < state->performance_level_count; i++) {
  4143. pcie_speed = state->performance_levels[i].pcie_gen;
  4144. if (max_speed < pcie_speed)
  4145. max_speed = pcie_speed;
  4146. }
  4147. return max_speed;
  4148. }
  4149. static u16 ci_get_current_pcie_speed(struct amdgpu_device *adev)
  4150. {
  4151. u32 speed_cntl = 0;
  4152. speed_cntl = RREG32_PCIE(ixPCIE_LC_SPEED_CNTL) &
  4153. PCIE_LC_SPEED_CNTL__LC_CURRENT_DATA_RATE_MASK;
  4154. speed_cntl >>= PCIE_LC_SPEED_CNTL__LC_CURRENT_DATA_RATE__SHIFT;
  4155. return (u16)speed_cntl;
  4156. }
  4157. static int ci_get_current_pcie_lane_number(struct amdgpu_device *adev)
  4158. {
  4159. u32 link_width = 0;
  4160. link_width = RREG32_PCIE(ixPCIE_LC_LINK_WIDTH_CNTL) &
  4161. PCIE_LC_LINK_WIDTH_CNTL__LC_LINK_WIDTH_RD_MASK;
  4162. link_width >>= PCIE_LC_LINK_WIDTH_CNTL__LC_LINK_WIDTH_RD__SHIFT;
  4163. switch (link_width) {
  4164. case 1:
  4165. return 1;
  4166. case 2:
  4167. return 2;
  4168. case 3:
  4169. return 4;
  4170. case 4:
  4171. return 8;
  4172. case 0:
  4173. case 6:
  4174. default:
  4175. return 16;
  4176. }
  4177. }
  4178. static void ci_request_link_speed_change_before_state_change(struct amdgpu_device *adev,
  4179. struct amdgpu_ps *amdgpu_new_state,
  4180. struct amdgpu_ps *amdgpu_current_state)
  4181. {
  4182. struct ci_power_info *pi = ci_get_pi(adev);
  4183. enum amdgpu_pcie_gen target_link_speed =
  4184. ci_get_maximum_link_speed(adev, amdgpu_new_state);
  4185. enum amdgpu_pcie_gen current_link_speed;
  4186. if (pi->force_pcie_gen == AMDGPU_PCIE_GEN_INVALID)
  4187. current_link_speed = ci_get_maximum_link_speed(adev, amdgpu_current_state);
  4188. else
  4189. current_link_speed = pi->force_pcie_gen;
  4190. pi->force_pcie_gen = AMDGPU_PCIE_GEN_INVALID;
  4191. pi->pspp_notify_required = false;
  4192. if (target_link_speed > current_link_speed) {
  4193. switch (target_link_speed) {
  4194. #ifdef CONFIG_ACPI
  4195. case AMDGPU_PCIE_GEN3:
  4196. if (amdgpu_acpi_pcie_performance_request(adev, PCIE_PERF_REQ_PECI_GEN3, false) == 0)
  4197. break;
  4198. pi->force_pcie_gen = AMDGPU_PCIE_GEN2;
  4199. if (current_link_speed == AMDGPU_PCIE_GEN2)
  4200. break;
  4201. case AMDGPU_PCIE_GEN2:
  4202. if (amdgpu_acpi_pcie_performance_request(adev, PCIE_PERF_REQ_PECI_GEN2, false) == 0)
  4203. break;
  4204. #endif
  4205. default:
  4206. pi->force_pcie_gen = ci_get_current_pcie_speed(adev);
  4207. break;
  4208. }
  4209. } else {
  4210. if (target_link_speed < current_link_speed)
  4211. pi->pspp_notify_required = true;
  4212. }
  4213. }
  4214. static void ci_notify_link_speed_change_after_state_change(struct amdgpu_device *adev,
  4215. struct amdgpu_ps *amdgpu_new_state,
  4216. struct amdgpu_ps *amdgpu_current_state)
  4217. {
  4218. struct ci_power_info *pi = ci_get_pi(adev);
  4219. enum amdgpu_pcie_gen target_link_speed =
  4220. ci_get_maximum_link_speed(adev, amdgpu_new_state);
  4221. u8 request;
  4222. if (pi->pspp_notify_required) {
  4223. if (target_link_speed == AMDGPU_PCIE_GEN3)
  4224. request = PCIE_PERF_REQ_PECI_GEN3;
  4225. else if (target_link_speed == AMDGPU_PCIE_GEN2)
  4226. request = PCIE_PERF_REQ_PECI_GEN2;
  4227. else
  4228. request = PCIE_PERF_REQ_PECI_GEN1;
  4229. if ((request == PCIE_PERF_REQ_PECI_GEN1) &&
  4230. (ci_get_current_pcie_speed(adev) > 0))
  4231. return;
  4232. #ifdef CONFIG_ACPI
  4233. amdgpu_acpi_pcie_performance_request(adev, request, false);
  4234. #endif
  4235. }
  4236. }
  4237. static int ci_set_private_data_variables_based_on_pptable(struct amdgpu_device *adev)
  4238. {
  4239. struct ci_power_info *pi = ci_get_pi(adev);
  4240. struct amdgpu_clock_voltage_dependency_table *allowed_sclk_vddc_table =
  4241. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  4242. struct amdgpu_clock_voltage_dependency_table *allowed_mclk_vddc_table =
  4243. &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk;
  4244. struct amdgpu_clock_voltage_dependency_table *allowed_mclk_vddci_table =
  4245. &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk;
  4246. if (allowed_sclk_vddc_table == NULL)
  4247. return -EINVAL;
  4248. if (allowed_sclk_vddc_table->count < 1)
  4249. return -EINVAL;
  4250. if (allowed_mclk_vddc_table == NULL)
  4251. return -EINVAL;
  4252. if (allowed_mclk_vddc_table->count < 1)
  4253. return -EINVAL;
  4254. if (allowed_mclk_vddci_table == NULL)
  4255. return -EINVAL;
  4256. if (allowed_mclk_vddci_table->count < 1)
  4257. return -EINVAL;
  4258. pi->min_vddc_in_pp_table = allowed_sclk_vddc_table->entries[0].v;
  4259. pi->max_vddc_in_pp_table =
  4260. allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].v;
  4261. pi->min_vddci_in_pp_table = allowed_mclk_vddci_table->entries[0].v;
  4262. pi->max_vddci_in_pp_table =
  4263. allowed_mclk_vddci_table->entries[allowed_mclk_vddci_table->count - 1].v;
  4264. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk =
  4265. allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].clk;
  4266. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.mclk =
  4267. allowed_mclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].clk;
  4268. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddc =
  4269. allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].v;
  4270. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddci =
  4271. allowed_mclk_vddci_table->entries[allowed_mclk_vddci_table->count - 1].v;
  4272. return 0;
  4273. }
  4274. static void ci_patch_with_vddc_leakage(struct amdgpu_device *adev, u16 *vddc)
  4275. {
  4276. struct ci_power_info *pi = ci_get_pi(adev);
  4277. struct ci_leakage_voltage *leakage_table = &pi->vddc_leakage;
  4278. u32 leakage_index;
  4279. for (leakage_index = 0; leakage_index < leakage_table->count; leakage_index++) {
  4280. if (leakage_table->leakage_id[leakage_index] == *vddc) {
  4281. *vddc = leakage_table->actual_voltage[leakage_index];
  4282. break;
  4283. }
  4284. }
  4285. }
  4286. static void ci_patch_with_vddci_leakage(struct amdgpu_device *adev, u16 *vddci)
  4287. {
  4288. struct ci_power_info *pi = ci_get_pi(adev);
  4289. struct ci_leakage_voltage *leakage_table = &pi->vddci_leakage;
  4290. u32 leakage_index;
  4291. for (leakage_index = 0; leakage_index < leakage_table->count; leakage_index++) {
  4292. if (leakage_table->leakage_id[leakage_index] == *vddci) {
  4293. *vddci = leakage_table->actual_voltage[leakage_index];
  4294. break;
  4295. }
  4296. }
  4297. }
  4298. static void ci_patch_clock_voltage_dependency_table_with_vddc_leakage(struct amdgpu_device *adev,
  4299. struct amdgpu_clock_voltage_dependency_table *table)
  4300. {
  4301. u32 i;
  4302. if (table) {
  4303. for (i = 0; i < table->count; i++)
  4304. ci_patch_with_vddc_leakage(adev, &table->entries[i].v);
  4305. }
  4306. }
  4307. static void ci_patch_clock_voltage_dependency_table_with_vddci_leakage(struct amdgpu_device *adev,
  4308. struct amdgpu_clock_voltage_dependency_table *table)
  4309. {
  4310. u32 i;
  4311. if (table) {
  4312. for (i = 0; i < table->count; i++)
  4313. ci_patch_with_vddci_leakage(adev, &table->entries[i].v);
  4314. }
  4315. }
  4316. static void ci_patch_vce_clock_voltage_dependency_table_with_vddc_leakage(struct amdgpu_device *adev,
  4317. struct amdgpu_vce_clock_voltage_dependency_table *table)
  4318. {
  4319. u32 i;
  4320. if (table) {
  4321. for (i = 0; i < table->count; i++)
  4322. ci_patch_with_vddc_leakage(adev, &table->entries[i].v);
  4323. }
  4324. }
  4325. static void ci_patch_uvd_clock_voltage_dependency_table_with_vddc_leakage(struct amdgpu_device *adev,
  4326. struct amdgpu_uvd_clock_voltage_dependency_table *table)
  4327. {
  4328. u32 i;
  4329. if (table) {
  4330. for (i = 0; i < table->count; i++)
  4331. ci_patch_with_vddc_leakage(adev, &table->entries[i].v);
  4332. }
  4333. }
  4334. static void ci_patch_vddc_phase_shed_limit_table_with_vddc_leakage(struct amdgpu_device *adev,
  4335. struct amdgpu_phase_shedding_limits_table *table)
  4336. {
  4337. u32 i;
  4338. if (table) {
  4339. for (i = 0; i < table->count; i++)
  4340. ci_patch_with_vddc_leakage(adev, &table->entries[i].voltage);
  4341. }
  4342. }
  4343. static void ci_patch_clock_voltage_limits_with_vddc_leakage(struct amdgpu_device *adev,
  4344. struct amdgpu_clock_and_voltage_limits *table)
  4345. {
  4346. if (table) {
  4347. ci_patch_with_vddc_leakage(adev, (u16 *)&table->vddc);
  4348. ci_patch_with_vddci_leakage(adev, (u16 *)&table->vddci);
  4349. }
  4350. }
  4351. static void ci_patch_cac_leakage_table_with_vddc_leakage(struct amdgpu_device *adev,
  4352. struct amdgpu_cac_leakage_table *table)
  4353. {
  4354. u32 i;
  4355. if (table) {
  4356. for (i = 0; i < table->count; i++)
  4357. ci_patch_with_vddc_leakage(adev, &table->entries[i].vddc);
  4358. }
  4359. }
  4360. static void ci_patch_dependency_tables_with_leakage(struct amdgpu_device *adev)
  4361. {
  4362. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(adev,
  4363. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk);
  4364. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(adev,
  4365. &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk);
  4366. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(adev,
  4367. &adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk);
  4368. ci_patch_clock_voltage_dependency_table_with_vddci_leakage(adev,
  4369. &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk);
  4370. ci_patch_vce_clock_voltage_dependency_table_with_vddc_leakage(adev,
  4371. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table);
  4372. ci_patch_uvd_clock_voltage_dependency_table_with_vddc_leakage(adev,
  4373. &adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table);
  4374. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(adev,
  4375. &adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table);
  4376. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(adev,
  4377. &adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table);
  4378. ci_patch_vddc_phase_shed_limit_table_with_vddc_leakage(adev,
  4379. &adev->pm.dpm.dyn_state.phase_shedding_limits_table);
  4380. ci_patch_clock_voltage_limits_with_vddc_leakage(adev,
  4381. &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac);
  4382. ci_patch_clock_voltage_limits_with_vddc_leakage(adev,
  4383. &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc);
  4384. ci_patch_cac_leakage_table_with_vddc_leakage(adev,
  4385. &adev->pm.dpm.dyn_state.cac_leakage_table);
  4386. }
  4387. static void ci_update_current_ps(struct amdgpu_device *adev,
  4388. struct amdgpu_ps *rps)
  4389. {
  4390. struct ci_ps *new_ps = ci_get_ps(rps);
  4391. struct ci_power_info *pi = ci_get_pi(adev);
  4392. pi->current_rps = *rps;
  4393. pi->current_ps = *new_ps;
  4394. pi->current_rps.ps_priv = &pi->current_ps;
  4395. adev->pm.dpm.current_ps = &pi->current_rps;
  4396. }
  4397. static void ci_update_requested_ps(struct amdgpu_device *adev,
  4398. struct amdgpu_ps *rps)
  4399. {
  4400. struct ci_ps *new_ps = ci_get_ps(rps);
  4401. struct ci_power_info *pi = ci_get_pi(adev);
  4402. pi->requested_rps = *rps;
  4403. pi->requested_ps = *new_ps;
  4404. pi->requested_rps.ps_priv = &pi->requested_ps;
  4405. adev->pm.dpm.requested_ps = &pi->requested_rps;
  4406. }
  4407. static int ci_dpm_pre_set_power_state(void *handle)
  4408. {
  4409. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4410. struct ci_power_info *pi = ci_get_pi(adev);
  4411. struct amdgpu_ps requested_ps = *adev->pm.dpm.requested_ps;
  4412. struct amdgpu_ps *new_ps = &requested_ps;
  4413. ci_update_requested_ps(adev, new_ps);
  4414. ci_apply_state_adjust_rules(adev, &pi->requested_rps);
  4415. return 0;
  4416. }
  4417. static void ci_dpm_post_set_power_state(void *handle)
  4418. {
  4419. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4420. struct ci_power_info *pi = ci_get_pi(adev);
  4421. struct amdgpu_ps *new_ps = &pi->requested_rps;
  4422. ci_update_current_ps(adev, new_ps);
  4423. }
  4424. static void ci_dpm_setup_asic(struct amdgpu_device *adev)
  4425. {
  4426. ci_read_clock_registers(adev);
  4427. ci_enable_acpi_power_management(adev);
  4428. ci_init_sclk_t(adev);
  4429. }
  4430. static int ci_dpm_enable(struct amdgpu_device *adev)
  4431. {
  4432. struct ci_power_info *pi = ci_get_pi(adev);
  4433. struct amdgpu_ps *boot_ps = adev->pm.dpm.boot_ps;
  4434. int ret;
  4435. if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
  4436. ci_enable_voltage_control(adev);
  4437. ret = ci_construct_voltage_tables(adev);
  4438. if (ret) {
  4439. DRM_ERROR("ci_construct_voltage_tables failed\n");
  4440. return ret;
  4441. }
  4442. }
  4443. if (pi->caps_dynamic_ac_timing) {
  4444. ret = ci_initialize_mc_reg_table(adev);
  4445. if (ret)
  4446. pi->caps_dynamic_ac_timing = false;
  4447. }
  4448. if (pi->dynamic_ss)
  4449. ci_enable_spread_spectrum(adev, true);
  4450. if (pi->thermal_protection)
  4451. ci_enable_thermal_protection(adev, true);
  4452. ci_program_sstp(adev);
  4453. ci_enable_display_gap(adev);
  4454. ci_program_vc(adev);
  4455. ret = ci_upload_firmware(adev);
  4456. if (ret) {
  4457. DRM_ERROR("ci_upload_firmware failed\n");
  4458. return ret;
  4459. }
  4460. ret = ci_process_firmware_header(adev);
  4461. if (ret) {
  4462. DRM_ERROR("ci_process_firmware_header failed\n");
  4463. return ret;
  4464. }
  4465. ret = ci_initial_switch_from_arb_f0_to_f1(adev);
  4466. if (ret) {
  4467. DRM_ERROR("ci_initial_switch_from_arb_f0_to_f1 failed\n");
  4468. return ret;
  4469. }
  4470. ret = ci_init_smc_table(adev);
  4471. if (ret) {
  4472. DRM_ERROR("ci_init_smc_table failed\n");
  4473. return ret;
  4474. }
  4475. ret = ci_init_arb_table_index(adev);
  4476. if (ret) {
  4477. DRM_ERROR("ci_init_arb_table_index failed\n");
  4478. return ret;
  4479. }
  4480. if (pi->caps_dynamic_ac_timing) {
  4481. ret = ci_populate_initial_mc_reg_table(adev);
  4482. if (ret) {
  4483. DRM_ERROR("ci_populate_initial_mc_reg_table failed\n");
  4484. return ret;
  4485. }
  4486. }
  4487. ret = ci_populate_pm_base(adev);
  4488. if (ret) {
  4489. DRM_ERROR("ci_populate_pm_base failed\n");
  4490. return ret;
  4491. }
  4492. ci_dpm_start_smc(adev);
  4493. ci_enable_vr_hot_gpio_interrupt(adev);
  4494. ret = ci_notify_smc_display_change(adev, false);
  4495. if (ret) {
  4496. DRM_ERROR("ci_notify_smc_display_change failed\n");
  4497. return ret;
  4498. }
  4499. ci_enable_sclk_control(adev, true);
  4500. ret = ci_enable_ulv(adev, true);
  4501. if (ret) {
  4502. DRM_ERROR("ci_enable_ulv failed\n");
  4503. return ret;
  4504. }
  4505. ret = ci_enable_ds_master_switch(adev, true);
  4506. if (ret) {
  4507. DRM_ERROR("ci_enable_ds_master_switch failed\n");
  4508. return ret;
  4509. }
  4510. ret = ci_start_dpm(adev);
  4511. if (ret) {
  4512. DRM_ERROR("ci_start_dpm failed\n");
  4513. return ret;
  4514. }
  4515. ret = ci_enable_didt(adev, true);
  4516. if (ret) {
  4517. DRM_ERROR("ci_enable_didt failed\n");
  4518. return ret;
  4519. }
  4520. ret = ci_enable_smc_cac(adev, true);
  4521. if (ret) {
  4522. DRM_ERROR("ci_enable_smc_cac failed\n");
  4523. return ret;
  4524. }
  4525. ret = ci_enable_power_containment(adev, true);
  4526. if (ret) {
  4527. DRM_ERROR("ci_enable_power_containment failed\n");
  4528. return ret;
  4529. }
  4530. ret = ci_power_control_set_level(adev);
  4531. if (ret) {
  4532. DRM_ERROR("ci_power_control_set_level failed\n");
  4533. return ret;
  4534. }
  4535. ci_enable_auto_throttle_source(adev, AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
  4536. ret = ci_enable_thermal_based_sclk_dpm(adev, true);
  4537. if (ret) {
  4538. DRM_ERROR("ci_enable_thermal_based_sclk_dpm failed\n");
  4539. return ret;
  4540. }
  4541. ci_thermal_start_thermal_controller(adev);
  4542. ci_update_current_ps(adev, boot_ps);
  4543. return 0;
  4544. }
  4545. static void ci_dpm_disable(struct amdgpu_device *adev)
  4546. {
  4547. struct ci_power_info *pi = ci_get_pi(adev);
  4548. struct amdgpu_ps *boot_ps = adev->pm.dpm.boot_ps;
  4549. amdgpu_irq_put(adev, &adev->pm.dpm.thermal.irq,
  4550. AMDGPU_THERMAL_IRQ_LOW_TO_HIGH);
  4551. amdgpu_irq_put(adev, &adev->pm.dpm.thermal.irq,
  4552. AMDGPU_THERMAL_IRQ_HIGH_TO_LOW);
  4553. ci_dpm_powergate_uvd(adev, true);
  4554. if (!amdgpu_ci_is_smc_running(adev))
  4555. return;
  4556. ci_thermal_stop_thermal_controller(adev);
  4557. if (pi->thermal_protection)
  4558. ci_enable_thermal_protection(adev, false);
  4559. ci_enable_power_containment(adev, false);
  4560. ci_enable_smc_cac(adev, false);
  4561. ci_enable_didt(adev, false);
  4562. ci_enable_spread_spectrum(adev, false);
  4563. ci_enable_auto_throttle_source(adev, AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL, false);
  4564. ci_stop_dpm(adev);
  4565. ci_enable_ds_master_switch(adev, false);
  4566. ci_enable_ulv(adev, false);
  4567. ci_clear_vc(adev);
  4568. ci_reset_to_default(adev);
  4569. ci_dpm_stop_smc(adev);
  4570. ci_force_switch_to_arb_f0(adev);
  4571. ci_enable_thermal_based_sclk_dpm(adev, false);
  4572. ci_update_current_ps(adev, boot_ps);
  4573. }
  4574. static int ci_dpm_set_power_state(void *handle)
  4575. {
  4576. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4577. struct ci_power_info *pi = ci_get_pi(adev);
  4578. struct amdgpu_ps *new_ps = &pi->requested_rps;
  4579. struct amdgpu_ps *old_ps = &pi->current_rps;
  4580. int ret;
  4581. ci_find_dpm_states_clocks_in_dpm_table(adev, new_ps);
  4582. if (pi->pcie_performance_request)
  4583. ci_request_link_speed_change_before_state_change(adev, new_ps, old_ps);
  4584. ret = ci_freeze_sclk_mclk_dpm(adev);
  4585. if (ret) {
  4586. DRM_ERROR("ci_freeze_sclk_mclk_dpm failed\n");
  4587. return ret;
  4588. }
  4589. ret = ci_populate_and_upload_sclk_mclk_dpm_levels(adev, new_ps);
  4590. if (ret) {
  4591. DRM_ERROR("ci_populate_and_upload_sclk_mclk_dpm_levels failed\n");
  4592. return ret;
  4593. }
  4594. ret = ci_generate_dpm_level_enable_mask(adev, new_ps);
  4595. if (ret) {
  4596. DRM_ERROR("ci_generate_dpm_level_enable_mask failed\n");
  4597. return ret;
  4598. }
  4599. ret = ci_update_vce_dpm(adev, new_ps, old_ps);
  4600. if (ret) {
  4601. DRM_ERROR("ci_update_vce_dpm failed\n");
  4602. return ret;
  4603. }
  4604. ret = ci_update_sclk_t(adev);
  4605. if (ret) {
  4606. DRM_ERROR("ci_update_sclk_t failed\n");
  4607. return ret;
  4608. }
  4609. if (pi->caps_dynamic_ac_timing) {
  4610. ret = ci_update_and_upload_mc_reg_table(adev);
  4611. if (ret) {
  4612. DRM_ERROR("ci_update_and_upload_mc_reg_table failed\n");
  4613. return ret;
  4614. }
  4615. }
  4616. ret = ci_program_memory_timing_parameters(adev);
  4617. if (ret) {
  4618. DRM_ERROR("ci_program_memory_timing_parameters failed\n");
  4619. return ret;
  4620. }
  4621. ret = ci_unfreeze_sclk_mclk_dpm(adev);
  4622. if (ret) {
  4623. DRM_ERROR("ci_unfreeze_sclk_mclk_dpm failed\n");
  4624. return ret;
  4625. }
  4626. ret = ci_upload_dpm_level_enable_mask(adev);
  4627. if (ret) {
  4628. DRM_ERROR("ci_upload_dpm_level_enable_mask failed\n");
  4629. return ret;
  4630. }
  4631. if (pi->pcie_performance_request)
  4632. ci_notify_link_speed_change_after_state_change(adev, new_ps, old_ps);
  4633. return 0;
  4634. }
  4635. #if 0
  4636. static void ci_dpm_reset_asic(struct amdgpu_device *adev)
  4637. {
  4638. ci_set_boot_state(adev);
  4639. }
  4640. #endif
  4641. static void ci_dpm_display_configuration_changed(void *handle)
  4642. {
  4643. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4644. ci_program_display_gap(adev);
  4645. }
  4646. union power_info {
  4647. struct _ATOM_POWERPLAY_INFO info;
  4648. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  4649. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  4650. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  4651. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  4652. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  4653. };
  4654. union pplib_clock_info {
  4655. struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
  4656. struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
  4657. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  4658. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  4659. struct _ATOM_PPLIB_SI_CLOCK_INFO si;
  4660. struct _ATOM_PPLIB_CI_CLOCK_INFO ci;
  4661. };
  4662. union pplib_power_state {
  4663. struct _ATOM_PPLIB_STATE v1;
  4664. struct _ATOM_PPLIB_STATE_V2 v2;
  4665. };
  4666. static void ci_parse_pplib_non_clock_info(struct amdgpu_device *adev,
  4667. struct amdgpu_ps *rps,
  4668. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
  4669. u8 table_rev)
  4670. {
  4671. rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  4672. rps->class = le16_to_cpu(non_clock_info->usClassification);
  4673. rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
  4674. if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
  4675. rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
  4676. rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
  4677. } else {
  4678. rps->vclk = 0;
  4679. rps->dclk = 0;
  4680. }
  4681. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
  4682. adev->pm.dpm.boot_ps = rps;
  4683. if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  4684. adev->pm.dpm.uvd_ps = rps;
  4685. }
  4686. static void ci_parse_pplib_clock_info(struct amdgpu_device *adev,
  4687. struct amdgpu_ps *rps, int index,
  4688. union pplib_clock_info *clock_info)
  4689. {
  4690. struct ci_power_info *pi = ci_get_pi(adev);
  4691. struct ci_ps *ps = ci_get_ps(rps);
  4692. struct ci_pl *pl = &ps->performance_levels[index];
  4693. ps->performance_level_count = index + 1;
  4694. pl->sclk = le16_to_cpu(clock_info->ci.usEngineClockLow);
  4695. pl->sclk |= clock_info->ci.ucEngineClockHigh << 16;
  4696. pl->mclk = le16_to_cpu(clock_info->ci.usMemoryClockLow);
  4697. pl->mclk |= clock_info->ci.ucMemoryClockHigh << 16;
  4698. pl->pcie_gen = amdgpu_get_pcie_gen_support(adev,
  4699. pi->sys_pcie_mask,
  4700. pi->vbios_boot_state.pcie_gen_bootup_value,
  4701. clock_info->ci.ucPCIEGen);
  4702. pl->pcie_lane = amdgpu_get_pcie_lane_support(adev,
  4703. pi->vbios_boot_state.pcie_lane_bootup_value,
  4704. le16_to_cpu(clock_info->ci.usPCIELane));
  4705. if (rps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) {
  4706. pi->acpi_pcie_gen = pl->pcie_gen;
  4707. }
  4708. if (rps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) {
  4709. pi->ulv.supported = true;
  4710. pi->ulv.pl = *pl;
  4711. pi->ulv.cg_ulv_parameter = CISLANDS_CGULVPARAMETER_DFLT;
  4712. }
  4713. /* patch up boot state */
  4714. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  4715. pl->mclk = pi->vbios_boot_state.mclk_bootup_value;
  4716. pl->sclk = pi->vbios_boot_state.sclk_bootup_value;
  4717. pl->pcie_gen = pi->vbios_boot_state.pcie_gen_bootup_value;
  4718. pl->pcie_lane = pi->vbios_boot_state.pcie_lane_bootup_value;
  4719. }
  4720. switch (rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) {
  4721. case ATOM_PPLIB_CLASSIFICATION_UI_BATTERY:
  4722. pi->use_pcie_powersaving_levels = true;
  4723. if (pi->pcie_gen_powersaving.max < pl->pcie_gen)
  4724. pi->pcie_gen_powersaving.max = pl->pcie_gen;
  4725. if (pi->pcie_gen_powersaving.min > pl->pcie_gen)
  4726. pi->pcie_gen_powersaving.min = pl->pcie_gen;
  4727. if (pi->pcie_lane_powersaving.max < pl->pcie_lane)
  4728. pi->pcie_lane_powersaving.max = pl->pcie_lane;
  4729. if (pi->pcie_lane_powersaving.min > pl->pcie_lane)
  4730. pi->pcie_lane_powersaving.min = pl->pcie_lane;
  4731. break;
  4732. case ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE:
  4733. pi->use_pcie_performance_levels = true;
  4734. if (pi->pcie_gen_performance.max < pl->pcie_gen)
  4735. pi->pcie_gen_performance.max = pl->pcie_gen;
  4736. if (pi->pcie_gen_performance.min > pl->pcie_gen)
  4737. pi->pcie_gen_performance.min = pl->pcie_gen;
  4738. if (pi->pcie_lane_performance.max < pl->pcie_lane)
  4739. pi->pcie_lane_performance.max = pl->pcie_lane;
  4740. if (pi->pcie_lane_performance.min > pl->pcie_lane)
  4741. pi->pcie_lane_performance.min = pl->pcie_lane;
  4742. break;
  4743. default:
  4744. break;
  4745. }
  4746. }
  4747. static int ci_parse_power_table(struct amdgpu_device *adev)
  4748. {
  4749. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  4750. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  4751. union pplib_power_state *power_state;
  4752. int i, j, k, non_clock_array_index, clock_array_index;
  4753. union pplib_clock_info *clock_info;
  4754. struct _StateArray *state_array;
  4755. struct _ClockInfoArray *clock_info_array;
  4756. struct _NonClockInfoArray *non_clock_info_array;
  4757. union power_info *power_info;
  4758. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  4759. u16 data_offset;
  4760. u8 frev, crev;
  4761. u8 *power_state_offset;
  4762. struct ci_ps *ps;
  4763. if (!amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
  4764. &frev, &crev, &data_offset))
  4765. return -EINVAL;
  4766. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  4767. amdgpu_add_thermal_controller(adev);
  4768. state_array = (struct _StateArray *)
  4769. (mode_info->atom_context->bios + data_offset +
  4770. le16_to_cpu(power_info->pplib.usStateArrayOffset));
  4771. clock_info_array = (struct _ClockInfoArray *)
  4772. (mode_info->atom_context->bios + data_offset +
  4773. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
  4774. non_clock_info_array = (struct _NonClockInfoArray *)
  4775. (mode_info->atom_context->bios + data_offset +
  4776. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
  4777. adev->pm.dpm.ps = kzalloc(sizeof(struct amdgpu_ps) *
  4778. state_array->ucNumEntries, GFP_KERNEL);
  4779. if (!adev->pm.dpm.ps)
  4780. return -ENOMEM;
  4781. power_state_offset = (u8 *)state_array->states;
  4782. for (i = 0; i < state_array->ucNumEntries; i++) {
  4783. u8 *idx;
  4784. power_state = (union pplib_power_state *)power_state_offset;
  4785. non_clock_array_index = power_state->v2.nonClockInfoIndex;
  4786. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  4787. &non_clock_info_array->nonClockInfo[non_clock_array_index];
  4788. ps = kzalloc(sizeof(struct ci_ps), GFP_KERNEL);
  4789. if (ps == NULL) {
  4790. kfree(adev->pm.dpm.ps);
  4791. return -ENOMEM;
  4792. }
  4793. adev->pm.dpm.ps[i].ps_priv = ps;
  4794. ci_parse_pplib_non_clock_info(adev, &adev->pm.dpm.ps[i],
  4795. non_clock_info,
  4796. non_clock_info_array->ucEntrySize);
  4797. k = 0;
  4798. idx = (u8 *)&power_state->v2.clockInfoIndex[0];
  4799. for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
  4800. clock_array_index = idx[j];
  4801. if (clock_array_index >= clock_info_array->ucNumEntries)
  4802. continue;
  4803. if (k >= CISLANDS_MAX_HARDWARE_POWERLEVELS)
  4804. break;
  4805. clock_info = (union pplib_clock_info *)
  4806. ((u8 *)&clock_info_array->clockInfo[0] +
  4807. (clock_array_index * clock_info_array->ucEntrySize));
  4808. ci_parse_pplib_clock_info(adev,
  4809. &adev->pm.dpm.ps[i], k,
  4810. clock_info);
  4811. k++;
  4812. }
  4813. power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
  4814. }
  4815. adev->pm.dpm.num_ps = state_array->ucNumEntries;
  4816. /* fill in the vce power states */
  4817. for (i = 0; i < adev->pm.dpm.num_of_vce_states; i++) {
  4818. u32 sclk, mclk;
  4819. clock_array_index = adev->pm.dpm.vce_states[i].clk_idx;
  4820. clock_info = (union pplib_clock_info *)
  4821. &clock_info_array->clockInfo[clock_array_index * clock_info_array->ucEntrySize];
  4822. sclk = le16_to_cpu(clock_info->ci.usEngineClockLow);
  4823. sclk |= clock_info->ci.ucEngineClockHigh << 16;
  4824. mclk = le16_to_cpu(clock_info->ci.usMemoryClockLow);
  4825. mclk |= clock_info->ci.ucMemoryClockHigh << 16;
  4826. adev->pm.dpm.vce_states[i].sclk = sclk;
  4827. adev->pm.dpm.vce_states[i].mclk = mclk;
  4828. }
  4829. return 0;
  4830. }
  4831. static int ci_get_vbios_boot_values(struct amdgpu_device *adev,
  4832. struct ci_vbios_boot_state *boot_state)
  4833. {
  4834. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  4835. int index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
  4836. ATOM_FIRMWARE_INFO_V2_2 *firmware_info;
  4837. u8 frev, crev;
  4838. u16 data_offset;
  4839. if (amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
  4840. &frev, &crev, &data_offset)) {
  4841. firmware_info =
  4842. (ATOM_FIRMWARE_INFO_V2_2 *)(mode_info->atom_context->bios +
  4843. data_offset);
  4844. boot_state->mvdd_bootup_value = le16_to_cpu(firmware_info->usBootUpMVDDCVoltage);
  4845. boot_state->vddc_bootup_value = le16_to_cpu(firmware_info->usBootUpVDDCVoltage);
  4846. boot_state->vddci_bootup_value = le16_to_cpu(firmware_info->usBootUpVDDCIVoltage);
  4847. boot_state->pcie_gen_bootup_value = ci_get_current_pcie_speed(adev);
  4848. boot_state->pcie_lane_bootup_value = ci_get_current_pcie_lane_number(adev);
  4849. boot_state->sclk_bootup_value = le32_to_cpu(firmware_info->ulDefaultEngineClock);
  4850. boot_state->mclk_bootup_value = le32_to_cpu(firmware_info->ulDefaultMemoryClock);
  4851. return 0;
  4852. }
  4853. return -EINVAL;
  4854. }
  4855. static void ci_dpm_fini(struct amdgpu_device *adev)
  4856. {
  4857. int i;
  4858. for (i = 0; i < adev->pm.dpm.num_ps; i++) {
  4859. kfree(adev->pm.dpm.ps[i].ps_priv);
  4860. }
  4861. kfree(adev->pm.dpm.ps);
  4862. kfree(adev->pm.dpm.priv);
  4863. kfree(adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries);
  4864. amdgpu_free_extended_power_table(adev);
  4865. }
  4866. /**
  4867. * ci_dpm_init_microcode - load ucode images from disk
  4868. *
  4869. * @adev: amdgpu_device pointer
  4870. *
  4871. * Use the firmware interface to load the ucode images into
  4872. * the driver (not loaded into hw).
  4873. * Returns 0 on success, error on failure.
  4874. */
  4875. static int ci_dpm_init_microcode(struct amdgpu_device *adev)
  4876. {
  4877. const char *chip_name;
  4878. char fw_name[30];
  4879. int err;
  4880. DRM_DEBUG("\n");
  4881. switch (adev->asic_type) {
  4882. case CHIP_BONAIRE:
  4883. if ((adev->pdev->revision == 0x80) ||
  4884. (adev->pdev->revision == 0x81) ||
  4885. (adev->pdev->device == 0x665f))
  4886. chip_name = "bonaire_k";
  4887. else
  4888. chip_name = "bonaire";
  4889. break;
  4890. case CHIP_HAWAII:
  4891. if (adev->pdev->revision == 0x80)
  4892. chip_name = "hawaii_k";
  4893. else
  4894. chip_name = "hawaii";
  4895. break;
  4896. case CHIP_KAVERI:
  4897. case CHIP_KABINI:
  4898. case CHIP_MULLINS:
  4899. default: BUG();
  4900. }
  4901. snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", chip_name);
  4902. err = request_firmware(&adev->pm.fw, fw_name, adev->dev);
  4903. if (err)
  4904. goto out;
  4905. err = amdgpu_ucode_validate(adev->pm.fw);
  4906. out:
  4907. if (err) {
  4908. pr_err("cik_smc: Failed to load firmware \"%s\"\n", fw_name);
  4909. release_firmware(adev->pm.fw);
  4910. adev->pm.fw = NULL;
  4911. }
  4912. return err;
  4913. }
  4914. static int ci_dpm_init(struct amdgpu_device *adev)
  4915. {
  4916. int index = GetIndexIntoMasterTable(DATA, ASIC_InternalSS_Info);
  4917. SMU7_Discrete_DpmTable *dpm_table;
  4918. struct amdgpu_gpio_rec gpio;
  4919. u16 data_offset, size;
  4920. u8 frev, crev;
  4921. struct ci_power_info *pi;
  4922. int ret;
  4923. pi = kzalloc(sizeof(struct ci_power_info), GFP_KERNEL);
  4924. if (pi == NULL)
  4925. return -ENOMEM;
  4926. adev->pm.dpm.priv = pi;
  4927. pi->sys_pcie_mask =
  4928. (adev->pm.pcie_gen_mask & CAIL_PCIE_LINK_SPEED_SUPPORT_MASK) >>
  4929. CAIL_PCIE_LINK_SPEED_SUPPORT_SHIFT;
  4930. pi->force_pcie_gen = AMDGPU_PCIE_GEN_INVALID;
  4931. pi->pcie_gen_performance.max = AMDGPU_PCIE_GEN1;
  4932. pi->pcie_gen_performance.min = AMDGPU_PCIE_GEN3;
  4933. pi->pcie_gen_powersaving.max = AMDGPU_PCIE_GEN1;
  4934. pi->pcie_gen_powersaving.min = AMDGPU_PCIE_GEN3;
  4935. pi->pcie_lane_performance.max = 0;
  4936. pi->pcie_lane_performance.min = 16;
  4937. pi->pcie_lane_powersaving.max = 0;
  4938. pi->pcie_lane_powersaving.min = 16;
  4939. ret = ci_get_vbios_boot_values(adev, &pi->vbios_boot_state);
  4940. if (ret) {
  4941. ci_dpm_fini(adev);
  4942. return ret;
  4943. }
  4944. ret = amdgpu_get_platform_caps(adev);
  4945. if (ret) {
  4946. ci_dpm_fini(adev);
  4947. return ret;
  4948. }
  4949. ret = amdgpu_parse_extended_power_table(adev);
  4950. if (ret) {
  4951. ci_dpm_fini(adev);
  4952. return ret;
  4953. }
  4954. ret = ci_parse_power_table(adev);
  4955. if (ret) {
  4956. ci_dpm_fini(adev);
  4957. return ret;
  4958. }
  4959. pi->dll_default_on = false;
  4960. pi->sram_end = SMC_RAM_END;
  4961. pi->activity_target[0] = CISLAND_TARGETACTIVITY_DFLT;
  4962. pi->activity_target[1] = CISLAND_TARGETACTIVITY_DFLT;
  4963. pi->activity_target[2] = CISLAND_TARGETACTIVITY_DFLT;
  4964. pi->activity_target[3] = CISLAND_TARGETACTIVITY_DFLT;
  4965. pi->activity_target[4] = CISLAND_TARGETACTIVITY_DFLT;
  4966. pi->activity_target[5] = CISLAND_TARGETACTIVITY_DFLT;
  4967. pi->activity_target[6] = CISLAND_TARGETACTIVITY_DFLT;
  4968. pi->activity_target[7] = CISLAND_TARGETACTIVITY_DFLT;
  4969. pi->mclk_activity_target = CISLAND_MCLK_TARGETACTIVITY_DFLT;
  4970. pi->sclk_dpm_key_disabled = 0;
  4971. pi->mclk_dpm_key_disabled = 0;
  4972. pi->pcie_dpm_key_disabled = 0;
  4973. pi->thermal_sclk_dpm_enabled = 0;
  4974. if (amdgpu_pp_feature_mask & SCLK_DEEP_SLEEP_MASK)
  4975. pi->caps_sclk_ds = true;
  4976. else
  4977. pi->caps_sclk_ds = false;
  4978. pi->mclk_strobe_mode_threshold = 40000;
  4979. pi->mclk_stutter_mode_threshold = 40000;
  4980. pi->mclk_edc_enable_threshold = 40000;
  4981. pi->mclk_edc_wr_enable_threshold = 40000;
  4982. ci_initialize_powertune_defaults(adev);
  4983. pi->caps_fps = false;
  4984. pi->caps_sclk_throttle_low_notification = false;
  4985. pi->caps_uvd_dpm = true;
  4986. pi->caps_vce_dpm = true;
  4987. ci_get_leakage_voltages(adev);
  4988. ci_patch_dependency_tables_with_leakage(adev);
  4989. ci_set_private_data_variables_based_on_pptable(adev);
  4990. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries =
  4991. kzalloc(4 * sizeof(struct amdgpu_clock_voltage_dependency_entry), GFP_KERNEL);
  4992. if (!adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries) {
  4993. ci_dpm_fini(adev);
  4994. return -ENOMEM;
  4995. }
  4996. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count = 4;
  4997. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].clk = 0;
  4998. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].v = 0;
  4999. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].clk = 36000;
  5000. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].v = 720;
  5001. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].clk = 54000;
  5002. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].v = 810;
  5003. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].clk = 72000;
  5004. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].v = 900;
  5005. adev->pm.dpm.dyn_state.mclk_sclk_ratio = 4;
  5006. adev->pm.dpm.dyn_state.sclk_mclk_delta = 15000;
  5007. adev->pm.dpm.dyn_state.vddc_vddci_delta = 200;
  5008. adev->pm.dpm.dyn_state.valid_sclk_values.count = 0;
  5009. adev->pm.dpm.dyn_state.valid_sclk_values.values = NULL;
  5010. adev->pm.dpm.dyn_state.valid_mclk_values.count = 0;
  5011. adev->pm.dpm.dyn_state.valid_mclk_values.values = NULL;
  5012. if (adev->asic_type == CHIP_HAWAII) {
  5013. pi->thermal_temp_setting.temperature_low = 94500;
  5014. pi->thermal_temp_setting.temperature_high = 95000;
  5015. pi->thermal_temp_setting.temperature_shutdown = 104000;
  5016. } else {
  5017. pi->thermal_temp_setting.temperature_low = 99500;
  5018. pi->thermal_temp_setting.temperature_high = 100000;
  5019. pi->thermal_temp_setting.temperature_shutdown = 104000;
  5020. }
  5021. pi->uvd_enabled = false;
  5022. dpm_table = &pi->smc_state_table;
  5023. gpio = amdgpu_atombios_lookup_gpio(adev, VDDC_VRHOT_GPIO_PINID);
  5024. if (gpio.valid) {
  5025. dpm_table->VRHotGpio = gpio.shift;
  5026. adev->pm.dpm.platform_caps |= ATOM_PP_PLATFORM_CAP_REGULATOR_HOT;
  5027. } else {
  5028. dpm_table->VRHotGpio = CISLANDS_UNUSED_GPIO_PIN;
  5029. adev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_REGULATOR_HOT;
  5030. }
  5031. gpio = amdgpu_atombios_lookup_gpio(adev, PP_AC_DC_SWITCH_GPIO_PINID);
  5032. if (gpio.valid) {
  5033. dpm_table->AcDcGpio = gpio.shift;
  5034. adev->pm.dpm.platform_caps |= ATOM_PP_PLATFORM_CAP_HARDWAREDC;
  5035. } else {
  5036. dpm_table->AcDcGpio = CISLANDS_UNUSED_GPIO_PIN;
  5037. adev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_HARDWAREDC;
  5038. }
  5039. gpio = amdgpu_atombios_lookup_gpio(adev, VDDC_PCC_GPIO_PINID);
  5040. if (gpio.valid) {
  5041. u32 tmp = RREG32_SMC(ixCNB_PWRMGT_CNTL);
  5042. switch (gpio.shift) {
  5043. case 0:
  5044. tmp &= ~CNB_PWRMGT_CNTL__GNB_SLOW_MODE_MASK;
  5045. tmp |= 1 << CNB_PWRMGT_CNTL__GNB_SLOW_MODE__SHIFT;
  5046. break;
  5047. case 1:
  5048. tmp &= ~CNB_PWRMGT_CNTL__GNB_SLOW_MODE_MASK;
  5049. tmp |= 2 << CNB_PWRMGT_CNTL__GNB_SLOW_MODE__SHIFT;
  5050. break;
  5051. case 2:
  5052. tmp |= CNB_PWRMGT_CNTL__GNB_SLOW_MASK;
  5053. break;
  5054. case 3:
  5055. tmp |= CNB_PWRMGT_CNTL__FORCE_NB_PS1_MASK;
  5056. break;
  5057. case 4:
  5058. tmp |= CNB_PWRMGT_CNTL__DPM_ENABLED_MASK;
  5059. break;
  5060. default:
  5061. DRM_INFO("Invalid PCC GPIO: %u!\n", gpio.shift);
  5062. break;
  5063. }
  5064. WREG32_SMC(ixCNB_PWRMGT_CNTL, tmp);
  5065. }
  5066. pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_NONE;
  5067. pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_NONE;
  5068. pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_NONE;
  5069. if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_VDDC, VOLTAGE_OBJ_GPIO_LUT))
  5070. pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
  5071. else if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_VDDC, VOLTAGE_OBJ_SVID2))
  5072. pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
  5073. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_VDDCI_CONTROL) {
  5074. if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_VDDCI, VOLTAGE_OBJ_GPIO_LUT))
  5075. pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
  5076. else if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_VDDCI, VOLTAGE_OBJ_SVID2))
  5077. pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
  5078. else
  5079. adev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_VDDCI_CONTROL;
  5080. }
  5081. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_MVDDCONTROL) {
  5082. if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_MVDDC, VOLTAGE_OBJ_GPIO_LUT))
  5083. pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
  5084. else if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_MVDDC, VOLTAGE_OBJ_SVID2))
  5085. pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
  5086. else
  5087. adev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_MVDDCONTROL;
  5088. }
  5089. pi->vddc_phase_shed_control = true;
  5090. #if defined(CONFIG_ACPI)
  5091. pi->pcie_performance_request =
  5092. amdgpu_acpi_is_pcie_performance_request_supported(adev);
  5093. #else
  5094. pi->pcie_performance_request = false;
  5095. #endif
  5096. if (amdgpu_atom_parse_data_header(adev->mode_info.atom_context, index, &size,
  5097. &frev, &crev, &data_offset)) {
  5098. pi->caps_sclk_ss_support = true;
  5099. pi->caps_mclk_ss_support = true;
  5100. pi->dynamic_ss = true;
  5101. } else {
  5102. pi->caps_sclk_ss_support = false;
  5103. pi->caps_mclk_ss_support = false;
  5104. pi->dynamic_ss = true;
  5105. }
  5106. if (adev->pm.int_thermal_type != THERMAL_TYPE_NONE)
  5107. pi->thermal_protection = true;
  5108. else
  5109. pi->thermal_protection = false;
  5110. pi->caps_dynamic_ac_timing = true;
  5111. pi->uvd_power_gated = true;
  5112. /* make sure dc limits are valid */
  5113. if ((adev->pm.dpm.dyn_state.max_clock_voltage_on_dc.sclk == 0) ||
  5114. (adev->pm.dpm.dyn_state.max_clock_voltage_on_dc.mclk == 0))
  5115. adev->pm.dpm.dyn_state.max_clock_voltage_on_dc =
  5116. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  5117. pi->fan_ctrl_is_in_default_mode = true;
  5118. return 0;
  5119. }
  5120. static void
  5121. ci_dpm_debugfs_print_current_performance_level(void *handle,
  5122. struct seq_file *m)
  5123. {
  5124. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5125. struct ci_power_info *pi = ci_get_pi(adev);
  5126. struct amdgpu_ps *rps = &pi->current_rps;
  5127. u32 sclk = ci_get_average_sclk_freq(adev);
  5128. u32 mclk = ci_get_average_mclk_freq(adev);
  5129. u32 activity_percent = 50;
  5130. int ret;
  5131. ret = ci_read_smc_soft_register(adev, offsetof(SMU7_SoftRegisters, AverageGraphicsA),
  5132. &activity_percent);
  5133. if (ret == 0) {
  5134. activity_percent += 0x80;
  5135. activity_percent >>= 8;
  5136. activity_percent = activity_percent > 100 ? 100 : activity_percent;
  5137. }
  5138. seq_printf(m, "uvd %sabled\n", pi->uvd_power_gated ? "dis" : "en");
  5139. seq_printf(m, "vce %sabled\n", rps->vce_active ? "en" : "dis");
  5140. seq_printf(m, "power level avg sclk: %u mclk: %u\n",
  5141. sclk, mclk);
  5142. seq_printf(m, "GPU load: %u %%\n", activity_percent);
  5143. }
  5144. static void ci_dpm_print_power_state(void *handle, void *current_ps)
  5145. {
  5146. struct amdgpu_ps *rps = (struct amdgpu_ps *)current_ps;
  5147. struct ci_ps *ps = ci_get_ps(rps);
  5148. struct ci_pl *pl;
  5149. int i;
  5150. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5151. amdgpu_dpm_print_class_info(rps->class, rps->class2);
  5152. amdgpu_dpm_print_cap_info(rps->caps);
  5153. printk("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  5154. for (i = 0; i < ps->performance_level_count; i++) {
  5155. pl = &ps->performance_levels[i];
  5156. printk("\t\tpower level %d sclk: %u mclk: %u pcie gen: %u pcie lanes: %u\n",
  5157. i, pl->sclk, pl->mclk, pl->pcie_gen + 1, pl->pcie_lane);
  5158. }
  5159. amdgpu_dpm_print_ps_status(adev, rps);
  5160. }
  5161. static inline bool ci_are_power_levels_equal(const struct ci_pl *ci_cpl1,
  5162. const struct ci_pl *ci_cpl2)
  5163. {
  5164. return ((ci_cpl1->mclk == ci_cpl2->mclk) &&
  5165. (ci_cpl1->sclk == ci_cpl2->sclk) &&
  5166. (ci_cpl1->pcie_gen == ci_cpl2->pcie_gen) &&
  5167. (ci_cpl1->pcie_lane == ci_cpl2->pcie_lane));
  5168. }
  5169. static int ci_check_state_equal(void *handle,
  5170. void *current_ps,
  5171. void *request_ps,
  5172. bool *equal)
  5173. {
  5174. struct ci_ps *ci_cps;
  5175. struct ci_ps *ci_rps;
  5176. int i;
  5177. struct amdgpu_ps *cps = (struct amdgpu_ps *)current_ps;
  5178. struct amdgpu_ps *rps = (struct amdgpu_ps *)request_ps;
  5179. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5180. if (adev == NULL || cps == NULL || rps == NULL || equal == NULL)
  5181. return -EINVAL;
  5182. ci_cps = ci_get_ps((struct amdgpu_ps *)cps);
  5183. ci_rps = ci_get_ps((struct amdgpu_ps *)rps);
  5184. if (ci_cps == NULL) {
  5185. *equal = false;
  5186. return 0;
  5187. }
  5188. if (ci_cps->performance_level_count != ci_rps->performance_level_count) {
  5189. *equal = false;
  5190. return 0;
  5191. }
  5192. for (i = 0; i < ci_cps->performance_level_count; i++) {
  5193. if (!ci_are_power_levels_equal(&(ci_cps->performance_levels[i]),
  5194. &(ci_rps->performance_levels[i]))) {
  5195. *equal = false;
  5196. return 0;
  5197. }
  5198. }
  5199. /* If all performance levels are the same try to use the UVD clocks to break the tie.*/
  5200. *equal = ((cps->vclk == rps->vclk) && (cps->dclk == rps->dclk));
  5201. *equal &= ((cps->evclk == rps->evclk) && (cps->ecclk == rps->ecclk));
  5202. return 0;
  5203. }
  5204. static u32 ci_dpm_get_sclk(void *handle, bool low)
  5205. {
  5206. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5207. struct ci_power_info *pi = ci_get_pi(adev);
  5208. struct ci_ps *requested_state = ci_get_ps(&pi->requested_rps);
  5209. if (low)
  5210. return requested_state->performance_levels[0].sclk;
  5211. else
  5212. return requested_state->performance_levels[requested_state->performance_level_count - 1].sclk;
  5213. }
  5214. static u32 ci_dpm_get_mclk(void *handle, bool low)
  5215. {
  5216. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5217. struct ci_power_info *pi = ci_get_pi(adev);
  5218. struct ci_ps *requested_state = ci_get_ps(&pi->requested_rps);
  5219. if (low)
  5220. return requested_state->performance_levels[0].mclk;
  5221. else
  5222. return requested_state->performance_levels[requested_state->performance_level_count - 1].mclk;
  5223. }
  5224. /* get temperature in millidegrees */
  5225. static int ci_dpm_get_temp(void *handle)
  5226. {
  5227. u32 temp;
  5228. int actual_temp = 0;
  5229. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5230. temp = (RREG32_SMC(ixCG_MULT_THERMAL_STATUS) & CG_MULT_THERMAL_STATUS__CTF_TEMP_MASK) >>
  5231. CG_MULT_THERMAL_STATUS__CTF_TEMP__SHIFT;
  5232. if (temp & 0x200)
  5233. actual_temp = 255;
  5234. else
  5235. actual_temp = temp & 0x1ff;
  5236. actual_temp = actual_temp * 1000;
  5237. return actual_temp;
  5238. }
  5239. static int ci_set_temperature_range(struct amdgpu_device *adev)
  5240. {
  5241. int ret;
  5242. ret = ci_thermal_enable_alert(adev, false);
  5243. if (ret)
  5244. return ret;
  5245. ret = ci_thermal_set_temperature_range(adev, CISLANDS_TEMP_RANGE_MIN,
  5246. CISLANDS_TEMP_RANGE_MAX);
  5247. if (ret)
  5248. return ret;
  5249. ret = ci_thermal_enable_alert(adev, true);
  5250. if (ret)
  5251. return ret;
  5252. return ret;
  5253. }
  5254. static int ci_dpm_early_init(void *handle)
  5255. {
  5256. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5257. ci_dpm_set_irq_funcs(adev);
  5258. return 0;
  5259. }
  5260. static int ci_dpm_late_init(void *handle)
  5261. {
  5262. int ret;
  5263. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5264. if (!amdgpu_dpm)
  5265. return 0;
  5266. /* init the sysfs and debugfs files late */
  5267. ret = amdgpu_pm_sysfs_init(adev);
  5268. if (ret)
  5269. return ret;
  5270. ret = ci_set_temperature_range(adev);
  5271. if (ret)
  5272. return ret;
  5273. return 0;
  5274. }
  5275. static int ci_dpm_sw_init(void *handle)
  5276. {
  5277. int ret;
  5278. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5279. ret = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 230,
  5280. &adev->pm.dpm.thermal.irq);
  5281. if (ret)
  5282. return ret;
  5283. ret = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 231,
  5284. &adev->pm.dpm.thermal.irq);
  5285. if (ret)
  5286. return ret;
  5287. /* default to balanced state */
  5288. adev->pm.dpm.state = POWER_STATE_TYPE_BALANCED;
  5289. adev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
  5290. adev->pm.dpm.forced_level = AMD_DPM_FORCED_LEVEL_AUTO;
  5291. adev->pm.default_sclk = adev->clock.default_sclk;
  5292. adev->pm.default_mclk = adev->clock.default_mclk;
  5293. adev->pm.current_sclk = adev->clock.default_sclk;
  5294. adev->pm.current_mclk = adev->clock.default_mclk;
  5295. adev->pm.int_thermal_type = THERMAL_TYPE_NONE;
  5296. ret = ci_dpm_init_microcode(adev);
  5297. if (ret)
  5298. return ret;
  5299. if (amdgpu_dpm == 0)
  5300. return 0;
  5301. INIT_WORK(&adev->pm.dpm.thermal.work, amdgpu_dpm_thermal_work_handler);
  5302. mutex_lock(&adev->pm.mutex);
  5303. ret = ci_dpm_init(adev);
  5304. if (ret)
  5305. goto dpm_failed;
  5306. adev->pm.dpm.current_ps = adev->pm.dpm.requested_ps = adev->pm.dpm.boot_ps;
  5307. if (amdgpu_dpm == 1)
  5308. amdgpu_pm_print_power_states(adev);
  5309. mutex_unlock(&adev->pm.mutex);
  5310. DRM_INFO("amdgpu: dpm initialized\n");
  5311. return 0;
  5312. dpm_failed:
  5313. ci_dpm_fini(adev);
  5314. mutex_unlock(&adev->pm.mutex);
  5315. DRM_ERROR("amdgpu: dpm initialization failed\n");
  5316. return ret;
  5317. }
  5318. static int ci_dpm_sw_fini(void *handle)
  5319. {
  5320. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5321. flush_work(&adev->pm.dpm.thermal.work);
  5322. mutex_lock(&adev->pm.mutex);
  5323. ci_dpm_fini(adev);
  5324. mutex_unlock(&adev->pm.mutex);
  5325. release_firmware(adev->pm.fw);
  5326. adev->pm.fw = NULL;
  5327. return 0;
  5328. }
  5329. static int ci_dpm_hw_init(void *handle)
  5330. {
  5331. int ret;
  5332. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5333. if (!amdgpu_dpm) {
  5334. ret = ci_upload_firmware(adev);
  5335. if (ret) {
  5336. DRM_ERROR("ci_upload_firmware failed\n");
  5337. return ret;
  5338. }
  5339. ci_dpm_start_smc(adev);
  5340. return 0;
  5341. }
  5342. mutex_lock(&adev->pm.mutex);
  5343. ci_dpm_setup_asic(adev);
  5344. ret = ci_dpm_enable(adev);
  5345. if (ret)
  5346. adev->pm.dpm_enabled = false;
  5347. else
  5348. adev->pm.dpm_enabled = true;
  5349. mutex_unlock(&adev->pm.mutex);
  5350. return ret;
  5351. }
  5352. static int ci_dpm_hw_fini(void *handle)
  5353. {
  5354. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5355. if (adev->pm.dpm_enabled) {
  5356. mutex_lock(&adev->pm.mutex);
  5357. ci_dpm_disable(adev);
  5358. mutex_unlock(&adev->pm.mutex);
  5359. } else {
  5360. ci_dpm_stop_smc(adev);
  5361. }
  5362. return 0;
  5363. }
  5364. static int ci_dpm_suspend(void *handle)
  5365. {
  5366. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5367. if (adev->pm.dpm_enabled) {
  5368. mutex_lock(&adev->pm.mutex);
  5369. amdgpu_irq_put(adev, &adev->pm.dpm.thermal.irq,
  5370. AMDGPU_THERMAL_IRQ_LOW_TO_HIGH);
  5371. amdgpu_irq_put(adev, &adev->pm.dpm.thermal.irq,
  5372. AMDGPU_THERMAL_IRQ_HIGH_TO_LOW);
  5373. adev->pm.dpm.last_user_state = adev->pm.dpm.user_state;
  5374. adev->pm.dpm.last_state = adev->pm.dpm.state;
  5375. adev->pm.dpm.user_state = POWER_STATE_TYPE_INTERNAL_BOOT;
  5376. adev->pm.dpm.state = POWER_STATE_TYPE_INTERNAL_BOOT;
  5377. mutex_unlock(&adev->pm.mutex);
  5378. amdgpu_pm_compute_clocks(adev);
  5379. }
  5380. return 0;
  5381. }
  5382. static int ci_dpm_resume(void *handle)
  5383. {
  5384. int ret;
  5385. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5386. if (adev->pm.dpm_enabled) {
  5387. /* asic init will reset to the boot state */
  5388. mutex_lock(&adev->pm.mutex);
  5389. ci_dpm_setup_asic(adev);
  5390. ret = ci_dpm_enable(adev);
  5391. if (ret)
  5392. adev->pm.dpm_enabled = false;
  5393. else
  5394. adev->pm.dpm_enabled = true;
  5395. adev->pm.dpm.user_state = adev->pm.dpm.last_user_state;
  5396. adev->pm.dpm.state = adev->pm.dpm.last_state;
  5397. mutex_unlock(&adev->pm.mutex);
  5398. if (adev->pm.dpm_enabled)
  5399. amdgpu_pm_compute_clocks(adev);
  5400. }
  5401. return 0;
  5402. }
  5403. static bool ci_dpm_is_idle(void *handle)
  5404. {
  5405. /* XXX */
  5406. return true;
  5407. }
  5408. static int ci_dpm_wait_for_idle(void *handle)
  5409. {
  5410. /* XXX */
  5411. return 0;
  5412. }
  5413. static int ci_dpm_soft_reset(void *handle)
  5414. {
  5415. return 0;
  5416. }
  5417. static int ci_dpm_set_interrupt_state(struct amdgpu_device *adev,
  5418. struct amdgpu_irq_src *source,
  5419. unsigned type,
  5420. enum amdgpu_interrupt_state state)
  5421. {
  5422. u32 cg_thermal_int;
  5423. switch (type) {
  5424. case AMDGPU_THERMAL_IRQ_LOW_TO_HIGH:
  5425. switch (state) {
  5426. case AMDGPU_IRQ_STATE_DISABLE:
  5427. cg_thermal_int = RREG32_SMC(ixCG_THERMAL_INT);
  5428. cg_thermal_int |= CG_THERMAL_INT_CTRL__THERM_INTH_MASK_MASK;
  5429. WREG32_SMC(ixCG_THERMAL_INT, cg_thermal_int);
  5430. break;
  5431. case AMDGPU_IRQ_STATE_ENABLE:
  5432. cg_thermal_int = RREG32_SMC(ixCG_THERMAL_INT);
  5433. cg_thermal_int &= ~CG_THERMAL_INT_CTRL__THERM_INTH_MASK_MASK;
  5434. WREG32_SMC(ixCG_THERMAL_INT, cg_thermal_int);
  5435. break;
  5436. default:
  5437. break;
  5438. }
  5439. break;
  5440. case AMDGPU_THERMAL_IRQ_HIGH_TO_LOW:
  5441. switch (state) {
  5442. case AMDGPU_IRQ_STATE_DISABLE:
  5443. cg_thermal_int = RREG32_SMC(ixCG_THERMAL_INT);
  5444. cg_thermal_int |= CG_THERMAL_INT_CTRL__THERM_INTL_MASK_MASK;
  5445. WREG32_SMC(ixCG_THERMAL_INT, cg_thermal_int);
  5446. break;
  5447. case AMDGPU_IRQ_STATE_ENABLE:
  5448. cg_thermal_int = RREG32_SMC(ixCG_THERMAL_INT);
  5449. cg_thermal_int &= ~CG_THERMAL_INT_CTRL__THERM_INTL_MASK_MASK;
  5450. WREG32_SMC(ixCG_THERMAL_INT, cg_thermal_int);
  5451. break;
  5452. default:
  5453. break;
  5454. }
  5455. break;
  5456. default:
  5457. break;
  5458. }
  5459. return 0;
  5460. }
  5461. static int ci_dpm_process_interrupt(struct amdgpu_device *adev,
  5462. struct amdgpu_irq_src *source,
  5463. struct amdgpu_iv_entry *entry)
  5464. {
  5465. bool queue_thermal = false;
  5466. if (entry == NULL)
  5467. return -EINVAL;
  5468. switch (entry->src_id) {
  5469. case 230: /* thermal low to high */
  5470. DRM_DEBUG("IH: thermal low to high\n");
  5471. adev->pm.dpm.thermal.high_to_low = false;
  5472. queue_thermal = true;
  5473. break;
  5474. case 231: /* thermal high to low */
  5475. DRM_DEBUG("IH: thermal high to low\n");
  5476. adev->pm.dpm.thermal.high_to_low = true;
  5477. queue_thermal = true;
  5478. break;
  5479. default:
  5480. break;
  5481. }
  5482. if (queue_thermal)
  5483. schedule_work(&adev->pm.dpm.thermal.work);
  5484. return 0;
  5485. }
  5486. static int ci_dpm_set_clockgating_state(void *handle,
  5487. enum amd_clockgating_state state)
  5488. {
  5489. return 0;
  5490. }
  5491. static int ci_dpm_set_powergating_state(void *handle,
  5492. enum amd_powergating_state state)
  5493. {
  5494. return 0;
  5495. }
  5496. static int ci_dpm_print_clock_levels(void *handle,
  5497. enum pp_clock_type type, char *buf)
  5498. {
  5499. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5500. struct ci_power_info *pi = ci_get_pi(adev);
  5501. struct ci_single_dpm_table *sclk_table = &pi->dpm_table.sclk_table;
  5502. struct ci_single_dpm_table *mclk_table = &pi->dpm_table.mclk_table;
  5503. struct ci_single_dpm_table *pcie_table = &pi->dpm_table.pcie_speed_table;
  5504. int i, now, size = 0;
  5505. uint32_t clock, pcie_speed;
  5506. switch (type) {
  5507. case PP_SCLK:
  5508. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_API_GetSclkFrequency);
  5509. clock = RREG32(mmSMC_MSG_ARG_0);
  5510. for (i = 0; i < sclk_table->count; i++) {
  5511. if (clock > sclk_table->dpm_levels[i].value)
  5512. continue;
  5513. break;
  5514. }
  5515. now = i;
  5516. for (i = 0; i < sclk_table->count; i++)
  5517. size += sprintf(buf + size, "%d: %uMhz %s\n",
  5518. i, sclk_table->dpm_levels[i].value / 100,
  5519. (i == now) ? "*" : "");
  5520. break;
  5521. case PP_MCLK:
  5522. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_API_GetMclkFrequency);
  5523. clock = RREG32(mmSMC_MSG_ARG_0);
  5524. for (i = 0; i < mclk_table->count; i++) {
  5525. if (clock > mclk_table->dpm_levels[i].value)
  5526. continue;
  5527. break;
  5528. }
  5529. now = i;
  5530. for (i = 0; i < mclk_table->count; i++)
  5531. size += sprintf(buf + size, "%d: %uMhz %s\n",
  5532. i, mclk_table->dpm_levels[i].value / 100,
  5533. (i == now) ? "*" : "");
  5534. break;
  5535. case PP_PCIE:
  5536. pcie_speed = ci_get_current_pcie_speed(adev);
  5537. for (i = 0; i < pcie_table->count; i++) {
  5538. if (pcie_speed != pcie_table->dpm_levels[i].value)
  5539. continue;
  5540. break;
  5541. }
  5542. now = i;
  5543. for (i = 0; i < pcie_table->count; i++)
  5544. size += sprintf(buf + size, "%d: %s %s\n", i,
  5545. (pcie_table->dpm_levels[i].value == 0) ? "2.5GT/s, x1" :
  5546. (pcie_table->dpm_levels[i].value == 1) ? "5.0GT/s, x16" :
  5547. (pcie_table->dpm_levels[i].value == 2) ? "8.0GT/s, x16" : "",
  5548. (i == now) ? "*" : "");
  5549. break;
  5550. default:
  5551. break;
  5552. }
  5553. return size;
  5554. }
  5555. static int ci_dpm_force_clock_level(void *handle,
  5556. enum pp_clock_type type, uint32_t mask)
  5557. {
  5558. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5559. struct ci_power_info *pi = ci_get_pi(adev);
  5560. if (adev->pm.dpm.forced_level != AMD_DPM_FORCED_LEVEL_MANUAL)
  5561. return -EINVAL;
  5562. if (mask == 0)
  5563. return -EINVAL;
  5564. switch (type) {
  5565. case PP_SCLK:
  5566. if (!pi->sclk_dpm_key_disabled)
  5567. amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  5568. PPSMC_MSG_SCLKDPM_SetEnabledMask,
  5569. pi->dpm_level_enable_mask.sclk_dpm_enable_mask & mask);
  5570. break;
  5571. case PP_MCLK:
  5572. if (!pi->mclk_dpm_key_disabled)
  5573. amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  5574. PPSMC_MSG_MCLKDPM_SetEnabledMask,
  5575. pi->dpm_level_enable_mask.mclk_dpm_enable_mask & mask);
  5576. break;
  5577. case PP_PCIE:
  5578. {
  5579. uint32_t tmp = mask & pi->dpm_level_enable_mask.pcie_dpm_enable_mask;
  5580. if (!pi->pcie_dpm_key_disabled) {
  5581. if (fls(tmp) != ffs(tmp))
  5582. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_PCIeDPM_UnForceLevel);
  5583. else
  5584. amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  5585. PPSMC_MSG_PCIeDPM_ForceLevel,
  5586. fls(tmp) - 1);
  5587. }
  5588. break;
  5589. }
  5590. default:
  5591. break;
  5592. }
  5593. return 0;
  5594. }
  5595. static int ci_dpm_get_sclk_od(void *handle)
  5596. {
  5597. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5598. struct ci_power_info *pi = ci_get_pi(adev);
  5599. struct ci_single_dpm_table *sclk_table = &(pi->dpm_table.sclk_table);
  5600. struct ci_single_dpm_table *golden_sclk_table =
  5601. &(pi->golden_dpm_table.sclk_table);
  5602. int value;
  5603. value = (sclk_table->dpm_levels[sclk_table->count - 1].value -
  5604. golden_sclk_table->dpm_levels[golden_sclk_table->count - 1].value) *
  5605. 100 /
  5606. golden_sclk_table->dpm_levels[golden_sclk_table->count - 1].value;
  5607. return value;
  5608. }
  5609. static int ci_dpm_set_sclk_od(void *handle, uint32_t value)
  5610. {
  5611. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5612. struct ci_power_info *pi = ci_get_pi(adev);
  5613. struct ci_ps *ps = ci_get_ps(adev->pm.dpm.requested_ps);
  5614. struct ci_single_dpm_table *golden_sclk_table =
  5615. &(pi->golden_dpm_table.sclk_table);
  5616. if (value > 20)
  5617. value = 20;
  5618. ps->performance_levels[ps->performance_level_count - 1].sclk =
  5619. golden_sclk_table->dpm_levels[golden_sclk_table->count - 1].value *
  5620. value / 100 +
  5621. golden_sclk_table->dpm_levels[golden_sclk_table->count - 1].value;
  5622. return 0;
  5623. }
  5624. static int ci_dpm_get_mclk_od(void *handle)
  5625. {
  5626. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5627. struct ci_power_info *pi = ci_get_pi(adev);
  5628. struct ci_single_dpm_table *mclk_table = &(pi->dpm_table.mclk_table);
  5629. struct ci_single_dpm_table *golden_mclk_table =
  5630. &(pi->golden_dpm_table.mclk_table);
  5631. int value;
  5632. value = (mclk_table->dpm_levels[mclk_table->count - 1].value -
  5633. golden_mclk_table->dpm_levels[golden_mclk_table->count - 1].value) *
  5634. 100 /
  5635. golden_mclk_table->dpm_levels[golden_mclk_table->count - 1].value;
  5636. return value;
  5637. }
  5638. static int ci_dpm_set_mclk_od(void *handle, uint32_t value)
  5639. {
  5640. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5641. struct ci_power_info *pi = ci_get_pi(adev);
  5642. struct ci_ps *ps = ci_get_ps(adev->pm.dpm.requested_ps);
  5643. struct ci_single_dpm_table *golden_mclk_table =
  5644. &(pi->golden_dpm_table.mclk_table);
  5645. if (value > 20)
  5646. value = 20;
  5647. ps->performance_levels[ps->performance_level_count - 1].mclk =
  5648. golden_mclk_table->dpm_levels[golden_mclk_table->count - 1].value *
  5649. value / 100 +
  5650. golden_mclk_table->dpm_levels[golden_mclk_table->count - 1].value;
  5651. return 0;
  5652. }
  5653. static int ci_dpm_read_sensor(void *handle, int idx,
  5654. void *value, int *size)
  5655. {
  5656. u32 activity_percent = 50;
  5657. int ret;
  5658. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5659. /* size must be at least 4 bytes for all sensors */
  5660. if (*size < 4)
  5661. return -EINVAL;
  5662. switch (idx) {
  5663. case AMDGPU_PP_SENSOR_GFX_SCLK:
  5664. *((uint32_t *)value) = ci_get_average_sclk_freq(adev);
  5665. *size = 4;
  5666. return 0;
  5667. case AMDGPU_PP_SENSOR_GFX_MCLK:
  5668. *((uint32_t *)value) = ci_get_average_mclk_freq(adev);
  5669. *size = 4;
  5670. return 0;
  5671. case AMDGPU_PP_SENSOR_GPU_TEMP:
  5672. *((uint32_t *)value) = ci_dpm_get_temp(adev);
  5673. *size = 4;
  5674. return 0;
  5675. case AMDGPU_PP_SENSOR_GPU_LOAD:
  5676. ret = ci_read_smc_soft_register(adev,
  5677. offsetof(SMU7_SoftRegisters,
  5678. AverageGraphicsA),
  5679. &activity_percent);
  5680. if (ret == 0) {
  5681. activity_percent += 0x80;
  5682. activity_percent >>= 8;
  5683. activity_percent =
  5684. activity_percent > 100 ? 100 : activity_percent;
  5685. }
  5686. *((uint32_t *)value) = activity_percent;
  5687. *size = 4;
  5688. return 0;
  5689. default:
  5690. return -EINVAL;
  5691. }
  5692. }
  5693. const struct amd_ip_funcs ci_dpm_ip_funcs = {
  5694. .name = "ci_dpm",
  5695. .early_init = ci_dpm_early_init,
  5696. .late_init = ci_dpm_late_init,
  5697. .sw_init = ci_dpm_sw_init,
  5698. .sw_fini = ci_dpm_sw_fini,
  5699. .hw_init = ci_dpm_hw_init,
  5700. .hw_fini = ci_dpm_hw_fini,
  5701. .suspend = ci_dpm_suspend,
  5702. .resume = ci_dpm_resume,
  5703. .is_idle = ci_dpm_is_idle,
  5704. .wait_for_idle = ci_dpm_wait_for_idle,
  5705. .soft_reset = ci_dpm_soft_reset,
  5706. .set_clockgating_state = ci_dpm_set_clockgating_state,
  5707. .set_powergating_state = ci_dpm_set_powergating_state,
  5708. };
  5709. const struct amd_pm_funcs ci_dpm_funcs = {
  5710. .pre_set_power_state = &ci_dpm_pre_set_power_state,
  5711. .set_power_state = &ci_dpm_set_power_state,
  5712. .post_set_power_state = &ci_dpm_post_set_power_state,
  5713. .display_configuration_changed = &ci_dpm_display_configuration_changed,
  5714. .get_sclk = &ci_dpm_get_sclk,
  5715. .get_mclk = &ci_dpm_get_mclk,
  5716. .print_power_state = &ci_dpm_print_power_state,
  5717. .debugfs_print_current_performance_level = &ci_dpm_debugfs_print_current_performance_level,
  5718. .force_performance_level = &ci_dpm_force_performance_level,
  5719. .vblank_too_short = &ci_dpm_vblank_too_short,
  5720. .powergate_uvd = &ci_dpm_powergate_uvd,
  5721. .set_fan_control_mode = &ci_dpm_set_fan_control_mode,
  5722. .get_fan_control_mode = &ci_dpm_get_fan_control_mode,
  5723. .set_fan_speed_percent = &ci_dpm_set_fan_speed_percent,
  5724. .get_fan_speed_percent = &ci_dpm_get_fan_speed_percent,
  5725. .print_clock_levels = ci_dpm_print_clock_levels,
  5726. .force_clock_level = ci_dpm_force_clock_level,
  5727. .get_sclk_od = ci_dpm_get_sclk_od,
  5728. .set_sclk_od = ci_dpm_set_sclk_od,
  5729. .get_mclk_od = ci_dpm_get_mclk_od,
  5730. .set_mclk_od = ci_dpm_set_mclk_od,
  5731. .check_state_equal = ci_check_state_equal,
  5732. .get_vce_clock_state = amdgpu_get_vce_clock_state,
  5733. .read_sensor = ci_dpm_read_sensor,
  5734. };
  5735. static const struct amdgpu_irq_src_funcs ci_dpm_irq_funcs = {
  5736. .set = ci_dpm_set_interrupt_state,
  5737. .process = ci_dpm_process_interrupt,
  5738. };
  5739. static void ci_dpm_set_irq_funcs(struct amdgpu_device *adev)
  5740. {
  5741. adev->pm.dpm.thermal.irq.num_types = AMDGPU_THERMAL_IRQ_LAST;
  5742. adev->pm.dpm.thermal.irq.funcs = &ci_dpm_irq_funcs;
  5743. }