amdgpu_object.c 25 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <linux/list.h>
  33. #include <linux/slab.h>
  34. #include <drm/drmP.h>
  35. #include <drm/amdgpu_drm.h>
  36. #include <drm/drm_cache.h>
  37. #include "amdgpu.h"
  38. #include "amdgpu_trace.h"
  39. #include "amdgpu_amdkfd.h"
  40. static bool amdgpu_need_backup(struct amdgpu_device *adev)
  41. {
  42. if (adev->flags & AMD_IS_APU)
  43. return false;
  44. if (amdgpu_gpu_recovery == 0 ||
  45. (amdgpu_gpu_recovery == -1 && !amdgpu_sriov_vf(adev)))
  46. return false;
  47. return true;
  48. }
  49. static void amdgpu_ttm_bo_destroy(struct ttm_buffer_object *tbo)
  50. {
  51. struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
  52. struct amdgpu_bo *bo = ttm_to_amdgpu_bo(tbo);
  53. if (bo->kfd_bo)
  54. amdgpu_amdkfd_unreserve_system_memory_limit(bo);
  55. amdgpu_bo_kunmap(bo);
  56. if (bo->gem_base.import_attach)
  57. drm_prime_gem_destroy(&bo->gem_base, bo->tbo.sg);
  58. drm_gem_object_release(&bo->gem_base);
  59. amdgpu_bo_unref(&bo->parent);
  60. if (!list_empty(&bo->shadow_list)) {
  61. mutex_lock(&adev->shadow_list_lock);
  62. list_del_init(&bo->shadow_list);
  63. mutex_unlock(&adev->shadow_list_lock);
  64. }
  65. kfree(bo->metadata);
  66. kfree(bo);
  67. }
  68. bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo)
  69. {
  70. if (bo->destroy == &amdgpu_ttm_bo_destroy)
  71. return true;
  72. return false;
  73. }
  74. void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain)
  75. {
  76. struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
  77. struct ttm_placement *placement = &abo->placement;
  78. struct ttm_place *places = abo->placements;
  79. u64 flags = abo->flags;
  80. u32 c = 0;
  81. if (domain & AMDGPU_GEM_DOMAIN_VRAM) {
  82. unsigned visible_pfn = adev->gmc.visible_vram_size >> PAGE_SHIFT;
  83. places[c].fpfn = 0;
  84. places[c].lpfn = 0;
  85. places[c].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
  86. TTM_PL_FLAG_VRAM;
  87. if (flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)
  88. places[c].lpfn = visible_pfn;
  89. else
  90. places[c].flags |= TTM_PL_FLAG_TOPDOWN;
  91. if (flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)
  92. places[c].flags |= TTM_PL_FLAG_CONTIGUOUS;
  93. c++;
  94. }
  95. if (domain & AMDGPU_GEM_DOMAIN_GTT) {
  96. places[c].fpfn = 0;
  97. if (flags & AMDGPU_GEM_CREATE_SHADOW)
  98. places[c].lpfn = adev->gmc.gart_size >> PAGE_SHIFT;
  99. else
  100. places[c].lpfn = 0;
  101. places[c].flags = TTM_PL_FLAG_TT;
  102. if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
  103. places[c].flags |= TTM_PL_FLAG_WC |
  104. TTM_PL_FLAG_UNCACHED;
  105. else
  106. places[c].flags |= TTM_PL_FLAG_CACHED;
  107. c++;
  108. }
  109. if (domain & AMDGPU_GEM_DOMAIN_CPU) {
  110. places[c].fpfn = 0;
  111. places[c].lpfn = 0;
  112. places[c].flags = TTM_PL_FLAG_SYSTEM;
  113. if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
  114. places[c].flags |= TTM_PL_FLAG_WC |
  115. TTM_PL_FLAG_UNCACHED;
  116. else
  117. places[c].flags |= TTM_PL_FLAG_CACHED;
  118. c++;
  119. }
  120. if (domain & AMDGPU_GEM_DOMAIN_GDS) {
  121. places[c].fpfn = 0;
  122. places[c].lpfn = 0;
  123. places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GDS;
  124. c++;
  125. }
  126. if (domain & AMDGPU_GEM_DOMAIN_GWS) {
  127. places[c].fpfn = 0;
  128. places[c].lpfn = 0;
  129. places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GWS;
  130. c++;
  131. }
  132. if (domain & AMDGPU_GEM_DOMAIN_OA) {
  133. places[c].fpfn = 0;
  134. places[c].lpfn = 0;
  135. places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_OA;
  136. c++;
  137. }
  138. if (!c) {
  139. places[c].fpfn = 0;
  140. places[c].lpfn = 0;
  141. places[c].flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
  142. c++;
  143. }
  144. placement->num_placement = c;
  145. placement->placement = places;
  146. placement->num_busy_placement = c;
  147. placement->busy_placement = places;
  148. }
  149. /**
  150. * amdgpu_bo_create_reserved - create reserved BO for kernel use
  151. *
  152. * @adev: amdgpu device object
  153. * @size: size for the new BO
  154. * @align: alignment for the new BO
  155. * @domain: where to place it
  156. * @bo_ptr: resulting BO
  157. * @gpu_addr: GPU addr of the pinned BO
  158. * @cpu_addr: optional CPU address mapping
  159. *
  160. * Allocates and pins a BO for kernel internal use, and returns it still
  161. * reserved.
  162. *
  163. * Returns 0 on success, negative error code otherwise.
  164. */
  165. int amdgpu_bo_create_reserved(struct amdgpu_device *adev,
  166. unsigned long size, int align,
  167. u32 domain, struct amdgpu_bo **bo_ptr,
  168. u64 *gpu_addr, void **cpu_addr)
  169. {
  170. bool free = false;
  171. int r;
  172. if (!*bo_ptr) {
  173. r = amdgpu_bo_create(adev, size, align, domain,
  174. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  175. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  176. ttm_bo_type_kernel, NULL, bo_ptr);
  177. if (r) {
  178. dev_err(adev->dev, "(%d) failed to allocate kernel bo\n",
  179. r);
  180. return r;
  181. }
  182. free = true;
  183. }
  184. r = amdgpu_bo_reserve(*bo_ptr, false);
  185. if (r) {
  186. dev_err(adev->dev, "(%d) failed to reserve kernel bo\n", r);
  187. goto error_free;
  188. }
  189. r = amdgpu_bo_pin(*bo_ptr, domain, gpu_addr);
  190. if (r) {
  191. dev_err(adev->dev, "(%d) kernel bo pin failed\n", r);
  192. goto error_unreserve;
  193. }
  194. if (cpu_addr) {
  195. r = amdgpu_bo_kmap(*bo_ptr, cpu_addr);
  196. if (r) {
  197. dev_err(adev->dev, "(%d) kernel bo map failed\n", r);
  198. goto error_unreserve;
  199. }
  200. }
  201. return 0;
  202. error_unreserve:
  203. amdgpu_bo_unreserve(*bo_ptr);
  204. error_free:
  205. if (free)
  206. amdgpu_bo_unref(bo_ptr);
  207. return r;
  208. }
  209. /**
  210. * amdgpu_bo_create_kernel - create BO for kernel use
  211. *
  212. * @adev: amdgpu device object
  213. * @size: size for the new BO
  214. * @align: alignment for the new BO
  215. * @domain: where to place it
  216. * @bo_ptr: resulting BO
  217. * @gpu_addr: GPU addr of the pinned BO
  218. * @cpu_addr: optional CPU address mapping
  219. *
  220. * Allocates and pins a BO for kernel internal use.
  221. *
  222. * Returns 0 on success, negative error code otherwise.
  223. */
  224. int amdgpu_bo_create_kernel(struct amdgpu_device *adev,
  225. unsigned long size, int align,
  226. u32 domain, struct amdgpu_bo **bo_ptr,
  227. u64 *gpu_addr, void **cpu_addr)
  228. {
  229. int r;
  230. r = amdgpu_bo_create_reserved(adev, size, align, domain, bo_ptr,
  231. gpu_addr, cpu_addr);
  232. if (r)
  233. return r;
  234. amdgpu_bo_unreserve(*bo_ptr);
  235. return 0;
  236. }
  237. /**
  238. * amdgpu_bo_free_kernel - free BO for kernel use
  239. *
  240. * @bo: amdgpu BO to free
  241. *
  242. * unmaps and unpin a BO for kernel internal use.
  243. */
  244. void amdgpu_bo_free_kernel(struct amdgpu_bo **bo, u64 *gpu_addr,
  245. void **cpu_addr)
  246. {
  247. if (*bo == NULL)
  248. return;
  249. if (likely(amdgpu_bo_reserve(*bo, true) == 0)) {
  250. if (cpu_addr)
  251. amdgpu_bo_kunmap(*bo);
  252. amdgpu_bo_unpin(*bo);
  253. amdgpu_bo_unreserve(*bo);
  254. }
  255. amdgpu_bo_unref(bo);
  256. if (gpu_addr)
  257. *gpu_addr = 0;
  258. if (cpu_addr)
  259. *cpu_addr = NULL;
  260. }
  261. /* Validate bo size is bit bigger then the request domain */
  262. static bool amdgpu_bo_validate_size(struct amdgpu_device *adev,
  263. unsigned long size, u32 domain)
  264. {
  265. struct ttm_mem_type_manager *man = NULL;
  266. /*
  267. * If GTT is part of requested domains the check must succeed to
  268. * allow fall back to GTT
  269. */
  270. if (domain & AMDGPU_GEM_DOMAIN_GTT) {
  271. man = &adev->mman.bdev.man[TTM_PL_TT];
  272. if (size < (man->size << PAGE_SHIFT))
  273. return true;
  274. else
  275. goto fail;
  276. }
  277. if (domain & AMDGPU_GEM_DOMAIN_VRAM) {
  278. man = &adev->mman.bdev.man[TTM_PL_VRAM];
  279. if (size < (man->size << PAGE_SHIFT))
  280. return true;
  281. else
  282. goto fail;
  283. }
  284. /* TODO add more domains checks, such as AMDGPU_GEM_DOMAIN_CPU */
  285. return true;
  286. fail:
  287. DRM_DEBUG("BO size %lu > total memory in domain: %llu\n", size,
  288. man->size << PAGE_SHIFT);
  289. return false;
  290. }
  291. static int amdgpu_bo_do_create(struct amdgpu_device *adev, unsigned long size,
  292. int byte_align, u32 domain,
  293. u64 flags, enum ttm_bo_type type,
  294. struct reservation_object *resv,
  295. struct amdgpu_bo **bo_ptr)
  296. {
  297. struct ttm_operation_ctx ctx = {
  298. .interruptible = (type != ttm_bo_type_kernel),
  299. .no_wait_gpu = false,
  300. .resv = resv,
  301. .flags = TTM_OPT_FLAG_ALLOW_RES_EVICT
  302. };
  303. struct amdgpu_bo *bo;
  304. unsigned long page_align;
  305. size_t acc_size;
  306. int r;
  307. page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
  308. size = ALIGN(size, PAGE_SIZE);
  309. if (!amdgpu_bo_validate_size(adev, size, domain))
  310. return -ENOMEM;
  311. *bo_ptr = NULL;
  312. acc_size = ttm_bo_dma_acc_size(&adev->mman.bdev, size,
  313. sizeof(struct amdgpu_bo));
  314. bo = kzalloc(sizeof(struct amdgpu_bo), GFP_KERNEL);
  315. if (bo == NULL)
  316. return -ENOMEM;
  317. drm_gem_private_object_init(adev->ddev, &bo->gem_base, size);
  318. INIT_LIST_HEAD(&bo->shadow_list);
  319. INIT_LIST_HEAD(&bo->va);
  320. bo->preferred_domains = domain & (AMDGPU_GEM_DOMAIN_VRAM |
  321. AMDGPU_GEM_DOMAIN_GTT |
  322. AMDGPU_GEM_DOMAIN_CPU |
  323. AMDGPU_GEM_DOMAIN_GDS |
  324. AMDGPU_GEM_DOMAIN_GWS |
  325. AMDGPU_GEM_DOMAIN_OA);
  326. bo->allowed_domains = bo->preferred_domains;
  327. if (type != ttm_bo_type_kernel &&
  328. bo->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
  329. bo->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
  330. bo->flags = flags;
  331. #ifdef CONFIG_X86_32
  332. /* XXX: Write-combined CPU mappings of GTT seem broken on 32-bit
  333. * See https://bugs.freedesktop.org/show_bug.cgi?id=84627
  334. */
  335. bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
  336. #elif defined(CONFIG_X86) && !defined(CONFIG_X86_PAT)
  337. /* Don't try to enable write-combining when it can't work, or things
  338. * may be slow
  339. * See https://bugs.freedesktop.org/show_bug.cgi?id=88758
  340. */
  341. #ifndef CONFIG_COMPILE_TEST
  342. #warning Please enable CONFIG_MTRR and CONFIG_X86_PAT for better performance \
  343. thanks to write-combining
  344. #endif
  345. if (bo->flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
  346. DRM_INFO_ONCE("Please enable CONFIG_MTRR and CONFIG_X86_PAT for "
  347. "better performance thanks to write-combining\n");
  348. bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
  349. #else
  350. /* For architectures that don't support WC memory,
  351. * mask out the WC flag from the BO
  352. */
  353. if (!drm_arch_can_wc_memory())
  354. bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
  355. #endif
  356. bo->tbo.bdev = &adev->mman.bdev;
  357. amdgpu_ttm_placement_from_domain(bo, domain);
  358. r = ttm_bo_init_reserved(&adev->mman.bdev, &bo->tbo, size, type,
  359. &bo->placement, page_align, &ctx, acc_size,
  360. NULL, resv, &amdgpu_ttm_bo_destroy);
  361. if (unlikely(r != 0))
  362. return r;
  363. if (adev->gmc.visible_vram_size < adev->gmc.real_vram_size &&
  364. bo->tbo.mem.mem_type == TTM_PL_VRAM &&
  365. bo->tbo.mem.start < adev->gmc.visible_vram_size >> PAGE_SHIFT)
  366. amdgpu_cs_report_moved_bytes(adev, ctx.bytes_moved,
  367. ctx.bytes_moved);
  368. else
  369. amdgpu_cs_report_moved_bytes(adev, ctx.bytes_moved, 0);
  370. if (type == ttm_bo_type_kernel)
  371. bo->tbo.priority = 1;
  372. if (flags & AMDGPU_GEM_CREATE_VRAM_CLEARED &&
  373. bo->tbo.mem.placement & TTM_PL_FLAG_VRAM) {
  374. struct dma_fence *fence;
  375. r = amdgpu_fill_buffer(bo, 0, bo->tbo.resv, &fence);
  376. if (unlikely(r))
  377. goto fail_unreserve;
  378. amdgpu_bo_fence(bo, fence, false);
  379. dma_fence_put(bo->tbo.moving);
  380. bo->tbo.moving = dma_fence_get(fence);
  381. dma_fence_put(fence);
  382. }
  383. if (!resv)
  384. amdgpu_bo_unreserve(bo);
  385. *bo_ptr = bo;
  386. trace_amdgpu_bo_create(bo);
  387. /* Treat CPU_ACCESS_REQUIRED only as a hint if given by UMD */
  388. if (type == ttm_bo_type_device)
  389. bo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
  390. return 0;
  391. fail_unreserve:
  392. if (!resv)
  393. ww_mutex_unlock(&bo->tbo.resv->lock);
  394. amdgpu_bo_unref(&bo);
  395. return r;
  396. }
  397. static int amdgpu_bo_create_shadow(struct amdgpu_device *adev,
  398. unsigned long size, int byte_align,
  399. struct amdgpu_bo *bo)
  400. {
  401. int r;
  402. if (bo->shadow)
  403. return 0;
  404. r = amdgpu_bo_do_create(adev, size, byte_align, AMDGPU_GEM_DOMAIN_GTT,
  405. AMDGPU_GEM_CREATE_CPU_GTT_USWC |
  406. AMDGPU_GEM_CREATE_SHADOW,
  407. ttm_bo_type_kernel,
  408. bo->tbo.resv, &bo->shadow);
  409. if (!r) {
  410. bo->shadow->parent = amdgpu_bo_ref(bo);
  411. mutex_lock(&adev->shadow_list_lock);
  412. list_add_tail(&bo->shadow_list, &adev->shadow_list);
  413. mutex_unlock(&adev->shadow_list_lock);
  414. }
  415. return r;
  416. }
  417. int amdgpu_bo_create(struct amdgpu_device *adev, unsigned long size,
  418. int byte_align, u32 domain,
  419. u64 flags, enum ttm_bo_type type,
  420. struct reservation_object *resv,
  421. struct amdgpu_bo **bo_ptr)
  422. {
  423. uint64_t parent_flags = flags & ~AMDGPU_GEM_CREATE_SHADOW;
  424. int r;
  425. r = amdgpu_bo_do_create(adev, size, byte_align, domain,
  426. parent_flags, type, resv, bo_ptr);
  427. if (r)
  428. return r;
  429. if ((flags & AMDGPU_GEM_CREATE_SHADOW) && amdgpu_need_backup(adev)) {
  430. if (!resv)
  431. WARN_ON(reservation_object_lock((*bo_ptr)->tbo.resv,
  432. NULL));
  433. r = amdgpu_bo_create_shadow(adev, size, byte_align, (*bo_ptr));
  434. if (!resv)
  435. reservation_object_unlock((*bo_ptr)->tbo.resv);
  436. if (r)
  437. amdgpu_bo_unref(bo_ptr);
  438. }
  439. return r;
  440. }
  441. int amdgpu_bo_backup_to_shadow(struct amdgpu_device *adev,
  442. struct amdgpu_ring *ring,
  443. struct amdgpu_bo *bo,
  444. struct reservation_object *resv,
  445. struct dma_fence **fence,
  446. bool direct)
  447. {
  448. struct amdgpu_bo *shadow = bo->shadow;
  449. uint64_t bo_addr, shadow_addr;
  450. int r;
  451. if (!shadow)
  452. return -EINVAL;
  453. bo_addr = amdgpu_bo_gpu_offset(bo);
  454. shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);
  455. r = reservation_object_reserve_shared(bo->tbo.resv);
  456. if (r)
  457. goto err;
  458. r = amdgpu_copy_buffer(ring, bo_addr, shadow_addr,
  459. amdgpu_bo_size(bo), resv, fence,
  460. direct, false);
  461. if (!r)
  462. amdgpu_bo_fence(bo, *fence, true);
  463. err:
  464. return r;
  465. }
  466. int amdgpu_bo_validate(struct amdgpu_bo *bo)
  467. {
  468. struct ttm_operation_ctx ctx = { false, false };
  469. uint32_t domain;
  470. int r;
  471. if (bo->pin_count)
  472. return 0;
  473. domain = bo->preferred_domains;
  474. retry:
  475. amdgpu_ttm_placement_from_domain(bo, domain);
  476. r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
  477. if (unlikely(r == -ENOMEM) && domain != bo->allowed_domains) {
  478. domain = bo->allowed_domains;
  479. goto retry;
  480. }
  481. return r;
  482. }
  483. int amdgpu_bo_restore_from_shadow(struct amdgpu_device *adev,
  484. struct amdgpu_ring *ring,
  485. struct amdgpu_bo *bo,
  486. struct reservation_object *resv,
  487. struct dma_fence **fence,
  488. bool direct)
  489. {
  490. struct amdgpu_bo *shadow = bo->shadow;
  491. uint64_t bo_addr, shadow_addr;
  492. int r;
  493. if (!shadow)
  494. return -EINVAL;
  495. bo_addr = amdgpu_bo_gpu_offset(bo);
  496. shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);
  497. r = reservation_object_reserve_shared(bo->tbo.resv);
  498. if (r)
  499. goto err;
  500. r = amdgpu_copy_buffer(ring, shadow_addr, bo_addr,
  501. amdgpu_bo_size(bo), resv, fence,
  502. direct, false);
  503. if (!r)
  504. amdgpu_bo_fence(bo, *fence, true);
  505. err:
  506. return r;
  507. }
  508. int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr)
  509. {
  510. void *kptr;
  511. long r;
  512. if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
  513. return -EPERM;
  514. kptr = amdgpu_bo_kptr(bo);
  515. if (kptr) {
  516. if (ptr)
  517. *ptr = kptr;
  518. return 0;
  519. }
  520. r = reservation_object_wait_timeout_rcu(bo->tbo.resv, false, false,
  521. MAX_SCHEDULE_TIMEOUT);
  522. if (r < 0)
  523. return r;
  524. r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
  525. if (r)
  526. return r;
  527. if (ptr)
  528. *ptr = amdgpu_bo_kptr(bo);
  529. return 0;
  530. }
  531. void *amdgpu_bo_kptr(struct amdgpu_bo *bo)
  532. {
  533. bool is_iomem;
  534. return ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
  535. }
  536. void amdgpu_bo_kunmap(struct amdgpu_bo *bo)
  537. {
  538. if (bo->kmap.bo)
  539. ttm_bo_kunmap(&bo->kmap);
  540. }
  541. struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo)
  542. {
  543. if (bo == NULL)
  544. return NULL;
  545. ttm_bo_reference(&bo->tbo);
  546. return bo;
  547. }
  548. void amdgpu_bo_unref(struct amdgpu_bo **bo)
  549. {
  550. struct ttm_buffer_object *tbo;
  551. if ((*bo) == NULL)
  552. return;
  553. tbo = &((*bo)->tbo);
  554. ttm_bo_unref(&tbo);
  555. if (tbo == NULL)
  556. *bo = NULL;
  557. }
  558. int amdgpu_bo_pin_restricted(struct amdgpu_bo *bo, u32 domain,
  559. u64 min_offset, u64 max_offset,
  560. u64 *gpu_addr)
  561. {
  562. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  563. struct ttm_operation_ctx ctx = { false, false };
  564. int r, i;
  565. if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm))
  566. return -EPERM;
  567. if (WARN_ON_ONCE(min_offset > max_offset))
  568. return -EINVAL;
  569. /* A shared bo cannot be migrated to VRAM */
  570. if (bo->prime_shared_count && (domain == AMDGPU_GEM_DOMAIN_VRAM))
  571. return -EINVAL;
  572. if (bo->pin_count) {
  573. uint32_t mem_type = bo->tbo.mem.mem_type;
  574. if (!(domain & amdgpu_mem_type_to_domain(mem_type)))
  575. return -EINVAL;
  576. bo->pin_count++;
  577. if (gpu_addr)
  578. *gpu_addr = amdgpu_bo_gpu_offset(bo);
  579. if (max_offset != 0) {
  580. u64 domain_start = bo->tbo.bdev->man[mem_type].gpu_offset;
  581. WARN_ON_ONCE(max_offset <
  582. (amdgpu_bo_gpu_offset(bo) - domain_start));
  583. }
  584. return 0;
  585. }
  586. bo->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
  587. /* force to pin into visible video ram */
  588. if (!(bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS))
  589. bo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
  590. amdgpu_ttm_placement_from_domain(bo, domain);
  591. for (i = 0; i < bo->placement.num_placement; i++) {
  592. unsigned fpfn, lpfn;
  593. fpfn = min_offset >> PAGE_SHIFT;
  594. lpfn = max_offset >> PAGE_SHIFT;
  595. if (fpfn > bo->placements[i].fpfn)
  596. bo->placements[i].fpfn = fpfn;
  597. if (!bo->placements[i].lpfn ||
  598. (lpfn && lpfn < bo->placements[i].lpfn))
  599. bo->placements[i].lpfn = lpfn;
  600. bo->placements[i].flags |= TTM_PL_FLAG_NO_EVICT;
  601. }
  602. r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
  603. if (unlikely(r)) {
  604. dev_err(adev->dev, "%p pin failed\n", bo);
  605. goto error;
  606. }
  607. r = amdgpu_ttm_alloc_gart(&bo->tbo);
  608. if (unlikely(r)) {
  609. dev_err(adev->dev, "%p bind failed\n", bo);
  610. goto error;
  611. }
  612. bo->pin_count = 1;
  613. if (gpu_addr != NULL)
  614. *gpu_addr = amdgpu_bo_gpu_offset(bo);
  615. domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  616. if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
  617. adev->vram_pin_size += amdgpu_bo_size(bo);
  618. if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
  619. adev->invisible_pin_size += amdgpu_bo_size(bo);
  620. } else if (domain == AMDGPU_GEM_DOMAIN_GTT) {
  621. adev->gart_pin_size += amdgpu_bo_size(bo);
  622. }
  623. error:
  624. return r;
  625. }
  626. int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain, u64 *gpu_addr)
  627. {
  628. return amdgpu_bo_pin_restricted(bo, domain, 0, 0, gpu_addr);
  629. }
  630. int amdgpu_bo_unpin(struct amdgpu_bo *bo)
  631. {
  632. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  633. struct ttm_operation_ctx ctx = { false, false };
  634. int r, i;
  635. if (!bo->pin_count) {
  636. dev_warn(adev->dev, "%p unpin not necessary\n", bo);
  637. return 0;
  638. }
  639. bo->pin_count--;
  640. if (bo->pin_count)
  641. return 0;
  642. for (i = 0; i < bo->placement.num_placement; i++) {
  643. bo->placements[i].lpfn = 0;
  644. bo->placements[i].flags &= ~TTM_PL_FLAG_NO_EVICT;
  645. }
  646. r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
  647. if (unlikely(r)) {
  648. dev_err(adev->dev, "%p validate failed for unpin\n", bo);
  649. goto error;
  650. }
  651. if (bo->tbo.mem.mem_type == TTM_PL_VRAM) {
  652. adev->vram_pin_size -= amdgpu_bo_size(bo);
  653. if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
  654. adev->invisible_pin_size -= amdgpu_bo_size(bo);
  655. } else if (bo->tbo.mem.mem_type == TTM_PL_TT) {
  656. adev->gart_pin_size -= amdgpu_bo_size(bo);
  657. }
  658. error:
  659. return r;
  660. }
  661. int amdgpu_bo_evict_vram(struct amdgpu_device *adev)
  662. {
  663. /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
  664. if (0 && (adev->flags & AMD_IS_APU)) {
  665. /* Useless to evict on IGP chips */
  666. return 0;
  667. }
  668. return ttm_bo_evict_mm(&adev->mman.bdev, TTM_PL_VRAM);
  669. }
  670. static const char *amdgpu_vram_names[] = {
  671. "UNKNOWN",
  672. "GDDR1",
  673. "DDR2",
  674. "GDDR3",
  675. "GDDR4",
  676. "GDDR5",
  677. "HBM",
  678. "DDR3",
  679. "DDR4",
  680. };
  681. int amdgpu_bo_init(struct amdgpu_device *adev)
  682. {
  683. /* reserve PAT memory space to WC for VRAM */
  684. arch_io_reserve_memtype_wc(adev->gmc.aper_base,
  685. adev->gmc.aper_size);
  686. /* Add an MTRR for the VRAM */
  687. adev->gmc.vram_mtrr = arch_phys_wc_add(adev->gmc.aper_base,
  688. adev->gmc.aper_size);
  689. DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
  690. adev->gmc.mc_vram_size >> 20,
  691. (unsigned long long)adev->gmc.aper_size >> 20);
  692. DRM_INFO("RAM width %dbits %s\n",
  693. adev->gmc.vram_width, amdgpu_vram_names[adev->gmc.vram_type]);
  694. return amdgpu_ttm_init(adev);
  695. }
  696. void amdgpu_bo_fini(struct amdgpu_device *adev)
  697. {
  698. amdgpu_ttm_fini(adev);
  699. arch_phys_wc_del(adev->gmc.vram_mtrr);
  700. arch_io_free_memtype_wc(adev->gmc.aper_base, adev->gmc.aper_size);
  701. }
  702. int amdgpu_bo_fbdev_mmap(struct amdgpu_bo *bo,
  703. struct vm_area_struct *vma)
  704. {
  705. return ttm_fbdev_mmap(vma, &bo->tbo);
  706. }
  707. int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags)
  708. {
  709. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  710. if (adev->family <= AMDGPU_FAMILY_CZ &&
  711. AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT) > 6)
  712. return -EINVAL;
  713. bo->tiling_flags = tiling_flags;
  714. return 0;
  715. }
  716. void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags)
  717. {
  718. lockdep_assert_held(&bo->tbo.resv->lock.base);
  719. if (tiling_flags)
  720. *tiling_flags = bo->tiling_flags;
  721. }
  722. int amdgpu_bo_set_metadata (struct amdgpu_bo *bo, void *metadata,
  723. uint32_t metadata_size, uint64_t flags)
  724. {
  725. void *buffer;
  726. if (!metadata_size) {
  727. if (bo->metadata_size) {
  728. kfree(bo->metadata);
  729. bo->metadata = NULL;
  730. bo->metadata_size = 0;
  731. }
  732. return 0;
  733. }
  734. if (metadata == NULL)
  735. return -EINVAL;
  736. buffer = kmemdup(metadata, metadata_size, GFP_KERNEL);
  737. if (buffer == NULL)
  738. return -ENOMEM;
  739. kfree(bo->metadata);
  740. bo->metadata_flags = flags;
  741. bo->metadata = buffer;
  742. bo->metadata_size = metadata_size;
  743. return 0;
  744. }
  745. int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer,
  746. size_t buffer_size, uint32_t *metadata_size,
  747. uint64_t *flags)
  748. {
  749. if (!buffer && !metadata_size)
  750. return -EINVAL;
  751. if (buffer) {
  752. if (buffer_size < bo->metadata_size)
  753. return -EINVAL;
  754. if (bo->metadata_size)
  755. memcpy(buffer, bo->metadata, bo->metadata_size);
  756. }
  757. if (metadata_size)
  758. *metadata_size = bo->metadata_size;
  759. if (flags)
  760. *flags = bo->metadata_flags;
  761. return 0;
  762. }
  763. void amdgpu_bo_move_notify(struct ttm_buffer_object *bo,
  764. bool evict,
  765. struct ttm_mem_reg *new_mem)
  766. {
  767. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  768. struct amdgpu_bo *abo;
  769. struct ttm_mem_reg *old_mem = &bo->mem;
  770. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
  771. return;
  772. abo = ttm_to_amdgpu_bo(bo);
  773. amdgpu_vm_bo_invalidate(adev, abo, evict);
  774. amdgpu_bo_kunmap(abo);
  775. /* remember the eviction */
  776. if (evict)
  777. atomic64_inc(&adev->num_evictions);
  778. /* update statistics */
  779. if (!new_mem)
  780. return;
  781. /* move_notify is called before move happens */
  782. trace_amdgpu_ttm_bo_move(abo, new_mem->mem_type, old_mem->mem_type);
  783. }
  784. int amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
  785. {
  786. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  787. struct ttm_operation_ctx ctx = { false, false };
  788. struct amdgpu_bo *abo;
  789. unsigned long offset, size;
  790. int r;
  791. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
  792. return 0;
  793. abo = ttm_to_amdgpu_bo(bo);
  794. /* Remember that this BO was accessed by the CPU */
  795. abo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
  796. if (bo->mem.mem_type != TTM_PL_VRAM)
  797. return 0;
  798. size = bo->mem.num_pages << PAGE_SHIFT;
  799. offset = bo->mem.start << PAGE_SHIFT;
  800. if ((offset + size) <= adev->gmc.visible_vram_size)
  801. return 0;
  802. /* Can't move a pinned BO to visible VRAM */
  803. if (abo->pin_count > 0)
  804. return -EINVAL;
  805. /* hurrah the memory is not visible ! */
  806. atomic64_inc(&adev->num_vram_cpu_page_faults);
  807. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
  808. AMDGPU_GEM_DOMAIN_GTT);
  809. /* Avoid costly evictions; only set GTT as a busy placement */
  810. abo->placement.num_busy_placement = 1;
  811. abo->placement.busy_placement = &abo->placements[1];
  812. r = ttm_bo_validate(bo, &abo->placement, &ctx);
  813. if (unlikely(r != 0))
  814. return r;
  815. offset = bo->mem.start << PAGE_SHIFT;
  816. /* this should never happen */
  817. if (bo->mem.mem_type == TTM_PL_VRAM &&
  818. (offset + size) > adev->gmc.visible_vram_size)
  819. return -EINVAL;
  820. return 0;
  821. }
  822. /**
  823. * amdgpu_bo_fence - add fence to buffer object
  824. *
  825. * @bo: buffer object in question
  826. * @fence: fence to add
  827. * @shared: true if fence should be added shared
  828. *
  829. */
  830. void amdgpu_bo_fence(struct amdgpu_bo *bo, struct dma_fence *fence,
  831. bool shared)
  832. {
  833. struct reservation_object *resv = bo->tbo.resv;
  834. if (shared)
  835. reservation_object_add_shared_fence(resv, fence);
  836. else
  837. reservation_object_add_excl_fence(resv, fence);
  838. }
  839. /**
  840. * amdgpu_bo_gpu_offset - return GPU offset of bo
  841. * @bo: amdgpu object for which we query the offset
  842. *
  843. * Returns current GPU offset of the object.
  844. *
  845. * Note: object should either be pinned or reserved when calling this
  846. * function, it might be useful to add check for this for debugging.
  847. */
  848. u64 amdgpu_bo_gpu_offset(struct amdgpu_bo *bo)
  849. {
  850. WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_SYSTEM);
  851. WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_TT &&
  852. !amdgpu_gtt_mgr_has_gart_addr(&bo->tbo.mem));
  853. WARN_ON_ONCE(!ww_mutex_is_locked(&bo->tbo.resv->lock) &&
  854. !bo->pin_count);
  855. WARN_ON_ONCE(bo->tbo.mem.start == AMDGPU_BO_INVALID_OFFSET);
  856. WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_VRAM &&
  857. !(bo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS));
  858. return bo->tbo.offset;
  859. }