amdgpu_connectors.c 63 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_edid.h>
  28. #include <drm/drm_crtc_helper.h>
  29. #include <drm/drm_fb_helper.h>
  30. #include <drm/amdgpu_drm.h>
  31. #include "amdgpu.h"
  32. #include "atom.h"
  33. #include "atombios_encoders.h"
  34. #include "atombios_dp.h"
  35. #include "amdgpu_connectors.h"
  36. #include "amdgpu_i2c.h"
  37. #include <linux/pm_runtime.h>
  38. void amdgpu_connector_hotplug(struct drm_connector *connector)
  39. {
  40. struct drm_device *dev = connector->dev;
  41. struct amdgpu_device *adev = dev->dev_private;
  42. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  43. /* bail if the connector does not have hpd pin, e.g.,
  44. * VGA, TV, etc.
  45. */
  46. if (amdgpu_connector->hpd.hpd == AMDGPU_HPD_NONE)
  47. return;
  48. amdgpu_display_hpd_set_polarity(adev, amdgpu_connector->hpd.hpd);
  49. /* if the connector is already off, don't turn it back on */
  50. if (connector->dpms != DRM_MODE_DPMS_ON)
  51. return;
  52. /* just deal with DP (not eDP) here. */
  53. if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort) {
  54. struct amdgpu_connector_atom_dig *dig_connector =
  55. amdgpu_connector->con_priv;
  56. /* if existing sink type was not DP no need to retrain */
  57. if (dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_DISPLAYPORT)
  58. return;
  59. /* first get sink type as it may be reset after (un)plug */
  60. dig_connector->dp_sink_type = amdgpu_atombios_dp_get_sinktype(amdgpu_connector);
  61. /* don't do anything if sink is not display port, i.e.,
  62. * passive dp->(dvi|hdmi) adaptor
  63. */
  64. if (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) {
  65. int saved_dpms = connector->dpms;
  66. /* Only turn off the display if it's physically disconnected */
  67. if (!amdgpu_display_hpd_sense(adev, amdgpu_connector->hpd.hpd)) {
  68. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
  69. } else if (amdgpu_atombios_dp_needs_link_train(amdgpu_connector)) {
  70. /* Don't try to start link training before we
  71. * have the dpcd */
  72. if (amdgpu_atombios_dp_get_dpcd(amdgpu_connector))
  73. return;
  74. /* set it to OFF so that drm_helper_connector_dpms()
  75. * won't return immediately since the current state
  76. * is ON at this point.
  77. */
  78. connector->dpms = DRM_MODE_DPMS_OFF;
  79. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
  80. }
  81. connector->dpms = saved_dpms;
  82. }
  83. }
  84. }
  85. static void amdgpu_connector_property_change_mode(struct drm_encoder *encoder)
  86. {
  87. struct drm_crtc *crtc = encoder->crtc;
  88. if (crtc && crtc->enabled) {
  89. drm_crtc_helper_set_mode(crtc, &crtc->mode,
  90. crtc->x, crtc->y, crtc->primary->fb);
  91. }
  92. }
  93. int amdgpu_connector_get_monitor_bpc(struct drm_connector *connector)
  94. {
  95. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  96. struct amdgpu_connector_atom_dig *dig_connector;
  97. int bpc = 8;
  98. unsigned mode_clock, max_tmds_clock;
  99. switch (connector->connector_type) {
  100. case DRM_MODE_CONNECTOR_DVII:
  101. case DRM_MODE_CONNECTOR_HDMIB:
  102. if (amdgpu_connector->use_digital) {
  103. if (drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
  104. if (connector->display_info.bpc)
  105. bpc = connector->display_info.bpc;
  106. }
  107. }
  108. break;
  109. case DRM_MODE_CONNECTOR_DVID:
  110. case DRM_MODE_CONNECTOR_HDMIA:
  111. if (drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
  112. if (connector->display_info.bpc)
  113. bpc = connector->display_info.bpc;
  114. }
  115. break;
  116. case DRM_MODE_CONNECTOR_DisplayPort:
  117. dig_connector = amdgpu_connector->con_priv;
  118. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  119. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP) ||
  120. drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
  121. if (connector->display_info.bpc)
  122. bpc = connector->display_info.bpc;
  123. }
  124. break;
  125. case DRM_MODE_CONNECTOR_eDP:
  126. case DRM_MODE_CONNECTOR_LVDS:
  127. if (connector->display_info.bpc)
  128. bpc = connector->display_info.bpc;
  129. else {
  130. const struct drm_connector_helper_funcs *connector_funcs =
  131. connector->helper_private;
  132. struct drm_encoder *encoder = connector_funcs->best_encoder(connector);
  133. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  134. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  135. if (dig->lcd_misc & ATOM_PANEL_MISC_V13_6BIT_PER_COLOR)
  136. bpc = 6;
  137. else if (dig->lcd_misc & ATOM_PANEL_MISC_V13_8BIT_PER_COLOR)
  138. bpc = 8;
  139. }
  140. break;
  141. }
  142. if (drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
  143. /*
  144. * Pre DCE-8 hw can't handle > 12 bpc, and more than 12 bpc doesn't make
  145. * much sense without support for > 12 bpc framebuffers. RGB 4:4:4 at
  146. * 12 bpc is always supported on hdmi deep color sinks, as this is
  147. * required by the HDMI-1.3 spec. Clamp to a safe 12 bpc maximum.
  148. */
  149. if (bpc > 12) {
  150. DRM_DEBUG("%s: HDMI deep color %d bpc unsupported. Using 12 bpc.\n",
  151. connector->name, bpc);
  152. bpc = 12;
  153. }
  154. /* Any defined maximum tmds clock limit we must not exceed? */
  155. if (connector->display_info.max_tmds_clock > 0) {
  156. /* mode_clock is clock in kHz for mode to be modeset on this connector */
  157. mode_clock = amdgpu_connector->pixelclock_for_modeset;
  158. /* Maximum allowable input clock in kHz */
  159. max_tmds_clock = connector->display_info.max_tmds_clock;
  160. DRM_DEBUG("%s: hdmi mode dotclock %d kHz, max tmds input clock %d kHz.\n",
  161. connector->name, mode_clock, max_tmds_clock);
  162. /* Check if bpc is within clock limit. Try to degrade gracefully otherwise */
  163. if ((bpc == 12) && (mode_clock * 3/2 > max_tmds_clock)) {
  164. if ((connector->display_info.edid_hdmi_dc_modes & DRM_EDID_HDMI_DC_30) &&
  165. (mode_clock * 5/4 <= max_tmds_clock))
  166. bpc = 10;
  167. else
  168. bpc = 8;
  169. DRM_DEBUG("%s: HDMI deep color 12 bpc exceeds max tmds clock. Using %d bpc.\n",
  170. connector->name, bpc);
  171. }
  172. if ((bpc == 10) && (mode_clock * 5/4 > max_tmds_clock)) {
  173. bpc = 8;
  174. DRM_DEBUG("%s: HDMI deep color 10 bpc exceeds max tmds clock. Using %d bpc.\n",
  175. connector->name, bpc);
  176. }
  177. } else if (bpc > 8) {
  178. /* max_tmds_clock missing, but hdmi spec mandates it for deep color. */
  179. DRM_DEBUG("%s: Required max tmds clock for HDMI deep color missing. Using 8 bpc.\n",
  180. connector->name);
  181. bpc = 8;
  182. }
  183. }
  184. if ((amdgpu_deep_color == 0) && (bpc > 8)) {
  185. DRM_DEBUG("%s: Deep color disabled. Set amdgpu module param deep_color=1 to enable.\n",
  186. connector->name);
  187. bpc = 8;
  188. }
  189. DRM_DEBUG("%s: Display bpc=%d, returned bpc=%d\n",
  190. connector->name, connector->display_info.bpc, bpc);
  191. return bpc;
  192. }
  193. static void
  194. amdgpu_connector_update_scratch_regs(struct drm_connector *connector,
  195. enum drm_connector_status status)
  196. {
  197. struct drm_encoder *best_encoder = NULL;
  198. struct drm_encoder *encoder = NULL;
  199. const struct drm_connector_helper_funcs *connector_funcs = connector->helper_private;
  200. bool connected;
  201. int i;
  202. best_encoder = connector_funcs->best_encoder(connector);
  203. for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
  204. if (connector->encoder_ids[i] == 0)
  205. break;
  206. encoder = drm_encoder_find(connector->dev, NULL,
  207. connector->encoder_ids[i]);
  208. if (!encoder)
  209. continue;
  210. if ((encoder == best_encoder) && (status == connector_status_connected))
  211. connected = true;
  212. else
  213. connected = false;
  214. amdgpu_atombios_encoder_set_bios_scratch_regs(connector, encoder, connected);
  215. }
  216. }
  217. static struct drm_encoder *
  218. amdgpu_connector_find_encoder(struct drm_connector *connector,
  219. int encoder_type)
  220. {
  221. struct drm_encoder *encoder;
  222. int i;
  223. for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
  224. if (connector->encoder_ids[i] == 0)
  225. break;
  226. encoder = drm_encoder_find(connector->dev, NULL,
  227. connector->encoder_ids[i]);
  228. if (!encoder)
  229. continue;
  230. if (encoder->encoder_type == encoder_type)
  231. return encoder;
  232. }
  233. return NULL;
  234. }
  235. struct edid *amdgpu_connector_edid(struct drm_connector *connector)
  236. {
  237. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  238. struct drm_property_blob *edid_blob = connector->edid_blob_ptr;
  239. if (amdgpu_connector->edid) {
  240. return amdgpu_connector->edid;
  241. } else if (edid_blob) {
  242. struct edid *edid = kmemdup(edid_blob->data, edid_blob->length, GFP_KERNEL);
  243. if (edid)
  244. amdgpu_connector->edid = edid;
  245. }
  246. return amdgpu_connector->edid;
  247. }
  248. static struct edid *
  249. amdgpu_connector_get_hardcoded_edid(struct amdgpu_device *adev)
  250. {
  251. struct edid *edid;
  252. if (adev->mode_info.bios_hardcoded_edid) {
  253. edid = kmalloc(adev->mode_info.bios_hardcoded_edid_size, GFP_KERNEL);
  254. if (edid) {
  255. memcpy((unsigned char *)edid,
  256. (unsigned char *)adev->mode_info.bios_hardcoded_edid,
  257. adev->mode_info.bios_hardcoded_edid_size);
  258. return edid;
  259. }
  260. }
  261. return NULL;
  262. }
  263. static void amdgpu_connector_get_edid(struct drm_connector *connector)
  264. {
  265. struct drm_device *dev = connector->dev;
  266. struct amdgpu_device *adev = dev->dev_private;
  267. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  268. if (amdgpu_connector->edid)
  269. return;
  270. /* on hw with routers, select right port */
  271. if (amdgpu_connector->router.ddc_valid)
  272. amdgpu_i2c_router_select_ddc_port(amdgpu_connector);
  273. if ((amdgpu_connector_encoder_get_dp_bridge_encoder_id(connector) !=
  274. ENCODER_OBJECT_ID_NONE) &&
  275. amdgpu_connector->ddc_bus->has_aux) {
  276. amdgpu_connector->edid = drm_get_edid(connector,
  277. &amdgpu_connector->ddc_bus->aux.ddc);
  278. } else if ((connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort) ||
  279. (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) {
  280. struct amdgpu_connector_atom_dig *dig = amdgpu_connector->con_priv;
  281. if ((dig->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT ||
  282. dig->dp_sink_type == CONNECTOR_OBJECT_ID_eDP) &&
  283. amdgpu_connector->ddc_bus->has_aux)
  284. amdgpu_connector->edid = drm_get_edid(connector,
  285. &amdgpu_connector->ddc_bus->aux.ddc);
  286. else if (amdgpu_connector->ddc_bus)
  287. amdgpu_connector->edid = drm_get_edid(connector,
  288. &amdgpu_connector->ddc_bus->adapter);
  289. } else if (amdgpu_connector->ddc_bus) {
  290. amdgpu_connector->edid = drm_get_edid(connector,
  291. &amdgpu_connector->ddc_bus->adapter);
  292. }
  293. if (!amdgpu_connector->edid) {
  294. /* some laptops provide a hardcoded edid in rom for LCDs */
  295. if (((connector->connector_type == DRM_MODE_CONNECTOR_LVDS) ||
  296. (connector->connector_type == DRM_MODE_CONNECTOR_eDP)))
  297. amdgpu_connector->edid = amdgpu_connector_get_hardcoded_edid(adev);
  298. }
  299. }
  300. static void amdgpu_connector_free_edid(struct drm_connector *connector)
  301. {
  302. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  303. kfree(amdgpu_connector->edid);
  304. amdgpu_connector->edid = NULL;
  305. }
  306. static int amdgpu_connector_ddc_get_modes(struct drm_connector *connector)
  307. {
  308. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  309. int ret;
  310. if (amdgpu_connector->edid) {
  311. drm_mode_connector_update_edid_property(connector, amdgpu_connector->edid);
  312. ret = drm_add_edid_modes(connector, amdgpu_connector->edid);
  313. return ret;
  314. }
  315. drm_mode_connector_update_edid_property(connector, NULL);
  316. return 0;
  317. }
  318. static struct drm_encoder *
  319. amdgpu_connector_best_single_encoder(struct drm_connector *connector)
  320. {
  321. int enc_id = connector->encoder_ids[0];
  322. /* pick the encoder ids */
  323. if (enc_id)
  324. return drm_encoder_find(connector->dev, NULL, enc_id);
  325. return NULL;
  326. }
  327. static void amdgpu_get_native_mode(struct drm_connector *connector)
  328. {
  329. struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
  330. struct amdgpu_encoder *amdgpu_encoder;
  331. if (encoder == NULL)
  332. return;
  333. amdgpu_encoder = to_amdgpu_encoder(encoder);
  334. if (!list_empty(&connector->probed_modes)) {
  335. struct drm_display_mode *preferred_mode =
  336. list_first_entry(&connector->probed_modes,
  337. struct drm_display_mode, head);
  338. amdgpu_encoder->native_mode = *preferred_mode;
  339. } else {
  340. amdgpu_encoder->native_mode.clock = 0;
  341. }
  342. }
  343. static struct drm_display_mode *
  344. amdgpu_connector_lcd_native_mode(struct drm_encoder *encoder)
  345. {
  346. struct drm_device *dev = encoder->dev;
  347. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  348. struct drm_display_mode *mode = NULL;
  349. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  350. if (native_mode->hdisplay != 0 &&
  351. native_mode->vdisplay != 0 &&
  352. native_mode->clock != 0) {
  353. mode = drm_mode_duplicate(dev, native_mode);
  354. mode->type = DRM_MODE_TYPE_PREFERRED | DRM_MODE_TYPE_DRIVER;
  355. drm_mode_set_name(mode);
  356. DRM_DEBUG_KMS("Adding native panel mode %s\n", mode->name);
  357. } else if (native_mode->hdisplay != 0 &&
  358. native_mode->vdisplay != 0) {
  359. /* mac laptops without an edid */
  360. /* Note that this is not necessarily the exact panel mode,
  361. * but an approximation based on the cvt formula. For these
  362. * systems we should ideally read the mode info out of the
  363. * registers or add a mode table, but this works and is much
  364. * simpler.
  365. */
  366. mode = drm_cvt_mode(dev, native_mode->hdisplay, native_mode->vdisplay, 60, true, false, false);
  367. mode->type = DRM_MODE_TYPE_PREFERRED | DRM_MODE_TYPE_DRIVER;
  368. DRM_DEBUG_KMS("Adding cvt approximation of native panel mode %s\n", mode->name);
  369. }
  370. return mode;
  371. }
  372. static void amdgpu_connector_add_common_modes(struct drm_encoder *encoder,
  373. struct drm_connector *connector)
  374. {
  375. struct drm_device *dev = encoder->dev;
  376. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  377. struct drm_display_mode *mode = NULL;
  378. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  379. int i;
  380. static const struct mode_size {
  381. int w;
  382. int h;
  383. } common_modes[17] = {
  384. { 640, 480},
  385. { 720, 480},
  386. { 800, 600},
  387. { 848, 480},
  388. {1024, 768},
  389. {1152, 768},
  390. {1280, 720},
  391. {1280, 800},
  392. {1280, 854},
  393. {1280, 960},
  394. {1280, 1024},
  395. {1440, 900},
  396. {1400, 1050},
  397. {1680, 1050},
  398. {1600, 1200},
  399. {1920, 1080},
  400. {1920, 1200}
  401. };
  402. for (i = 0; i < 17; i++) {
  403. if (amdgpu_encoder->devices & (ATOM_DEVICE_TV_SUPPORT)) {
  404. if (common_modes[i].w > 1024 ||
  405. common_modes[i].h > 768)
  406. continue;
  407. }
  408. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  409. if (common_modes[i].w > native_mode->hdisplay ||
  410. common_modes[i].h > native_mode->vdisplay ||
  411. (common_modes[i].w == native_mode->hdisplay &&
  412. common_modes[i].h == native_mode->vdisplay))
  413. continue;
  414. }
  415. if (common_modes[i].w < 320 || common_modes[i].h < 200)
  416. continue;
  417. mode = drm_cvt_mode(dev, common_modes[i].w, common_modes[i].h, 60, false, false, false);
  418. drm_mode_probed_add(connector, mode);
  419. }
  420. }
  421. static int amdgpu_connector_set_property(struct drm_connector *connector,
  422. struct drm_property *property,
  423. uint64_t val)
  424. {
  425. struct drm_device *dev = connector->dev;
  426. struct amdgpu_device *adev = dev->dev_private;
  427. struct drm_encoder *encoder;
  428. struct amdgpu_encoder *amdgpu_encoder;
  429. if (property == adev->mode_info.coherent_mode_property) {
  430. struct amdgpu_encoder_atom_dig *dig;
  431. bool new_coherent_mode;
  432. /* need to find digital encoder on connector */
  433. encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
  434. if (!encoder)
  435. return 0;
  436. amdgpu_encoder = to_amdgpu_encoder(encoder);
  437. if (!amdgpu_encoder->enc_priv)
  438. return 0;
  439. dig = amdgpu_encoder->enc_priv;
  440. new_coherent_mode = val ? true : false;
  441. if (dig->coherent_mode != new_coherent_mode) {
  442. dig->coherent_mode = new_coherent_mode;
  443. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  444. }
  445. }
  446. if (property == adev->mode_info.audio_property) {
  447. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  448. /* need to find digital encoder on connector */
  449. encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
  450. if (!encoder)
  451. return 0;
  452. amdgpu_encoder = to_amdgpu_encoder(encoder);
  453. if (amdgpu_connector->audio != val) {
  454. amdgpu_connector->audio = val;
  455. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  456. }
  457. }
  458. if (property == adev->mode_info.dither_property) {
  459. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  460. /* need to find digital encoder on connector */
  461. encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
  462. if (!encoder)
  463. return 0;
  464. amdgpu_encoder = to_amdgpu_encoder(encoder);
  465. if (amdgpu_connector->dither != val) {
  466. amdgpu_connector->dither = val;
  467. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  468. }
  469. }
  470. if (property == adev->mode_info.underscan_property) {
  471. /* need to find digital encoder on connector */
  472. encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
  473. if (!encoder)
  474. return 0;
  475. amdgpu_encoder = to_amdgpu_encoder(encoder);
  476. if (amdgpu_encoder->underscan_type != val) {
  477. amdgpu_encoder->underscan_type = val;
  478. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  479. }
  480. }
  481. if (property == adev->mode_info.underscan_hborder_property) {
  482. /* need to find digital encoder on connector */
  483. encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
  484. if (!encoder)
  485. return 0;
  486. amdgpu_encoder = to_amdgpu_encoder(encoder);
  487. if (amdgpu_encoder->underscan_hborder != val) {
  488. amdgpu_encoder->underscan_hborder = val;
  489. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  490. }
  491. }
  492. if (property == adev->mode_info.underscan_vborder_property) {
  493. /* need to find digital encoder on connector */
  494. encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
  495. if (!encoder)
  496. return 0;
  497. amdgpu_encoder = to_amdgpu_encoder(encoder);
  498. if (amdgpu_encoder->underscan_vborder != val) {
  499. amdgpu_encoder->underscan_vborder = val;
  500. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  501. }
  502. }
  503. if (property == adev->mode_info.load_detect_property) {
  504. struct amdgpu_connector *amdgpu_connector =
  505. to_amdgpu_connector(connector);
  506. if (val == 0)
  507. amdgpu_connector->dac_load_detect = false;
  508. else
  509. amdgpu_connector->dac_load_detect = true;
  510. }
  511. if (property == dev->mode_config.scaling_mode_property) {
  512. enum amdgpu_rmx_type rmx_type;
  513. if (connector->encoder) {
  514. amdgpu_encoder = to_amdgpu_encoder(connector->encoder);
  515. } else {
  516. const struct drm_connector_helper_funcs *connector_funcs = connector->helper_private;
  517. amdgpu_encoder = to_amdgpu_encoder(connector_funcs->best_encoder(connector));
  518. }
  519. switch (val) {
  520. default:
  521. case DRM_MODE_SCALE_NONE: rmx_type = RMX_OFF; break;
  522. case DRM_MODE_SCALE_CENTER: rmx_type = RMX_CENTER; break;
  523. case DRM_MODE_SCALE_ASPECT: rmx_type = RMX_ASPECT; break;
  524. case DRM_MODE_SCALE_FULLSCREEN: rmx_type = RMX_FULL; break;
  525. }
  526. if (amdgpu_encoder->rmx_type == rmx_type)
  527. return 0;
  528. if ((rmx_type != DRM_MODE_SCALE_NONE) &&
  529. (amdgpu_encoder->native_mode.clock == 0))
  530. return 0;
  531. amdgpu_encoder->rmx_type = rmx_type;
  532. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  533. }
  534. return 0;
  535. }
  536. static void
  537. amdgpu_connector_fixup_lcd_native_mode(struct drm_encoder *encoder,
  538. struct drm_connector *connector)
  539. {
  540. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  541. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  542. struct drm_display_mode *t, *mode;
  543. /* If the EDID preferred mode doesn't match the native mode, use it */
  544. list_for_each_entry_safe(mode, t, &connector->probed_modes, head) {
  545. if (mode->type & DRM_MODE_TYPE_PREFERRED) {
  546. if (mode->hdisplay != native_mode->hdisplay ||
  547. mode->vdisplay != native_mode->vdisplay)
  548. memcpy(native_mode, mode, sizeof(*mode));
  549. }
  550. }
  551. /* Try to get native mode details from EDID if necessary */
  552. if (!native_mode->clock) {
  553. list_for_each_entry_safe(mode, t, &connector->probed_modes, head) {
  554. if (mode->hdisplay == native_mode->hdisplay &&
  555. mode->vdisplay == native_mode->vdisplay) {
  556. *native_mode = *mode;
  557. drm_mode_set_crtcinfo(native_mode, CRTC_INTERLACE_HALVE_V);
  558. DRM_DEBUG_KMS("Determined LVDS native mode details from EDID\n");
  559. break;
  560. }
  561. }
  562. }
  563. if (!native_mode->clock) {
  564. DRM_DEBUG_KMS("No LVDS native mode details, disabling RMX\n");
  565. amdgpu_encoder->rmx_type = RMX_OFF;
  566. }
  567. }
  568. static int amdgpu_connector_lvds_get_modes(struct drm_connector *connector)
  569. {
  570. struct drm_encoder *encoder;
  571. int ret = 0;
  572. struct drm_display_mode *mode;
  573. amdgpu_connector_get_edid(connector);
  574. ret = amdgpu_connector_ddc_get_modes(connector);
  575. if (ret > 0) {
  576. encoder = amdgpu_connector_best_single_encoder(connector);
  577. if (encoder) {
  578. amdgpu_connector_fixup_lcd_native_mode(encoder, connector);
  579. /* add scaled modes */
  580. amdgpu_connector_add_common_modes(encoder, connector);
  581. }
  582. return ret;
  583. }
  584. encoder = amdgpu_connector_best_single_encoder(connector);
  585. if (!encoder)
  586. return 0;
  587. /* we have no EDID modes */
  588. mode = amdgpu_connector_lcd_native_mode(encoder);
  589. if (mode) {
  590. ret = 1;
  591. drm_mode_probed_add(connector, mode);
  592. /* add the width/height from vbios tables if available */
  593. connector->display_info.width_mm = mode->width_mm;
  594. connector->display_info.height_mm = mode->height_mm;
  595. /* add scaled modes */
  596. amdgpu_connector_add_common_modes(encoder, connector);
  597. }
  598. return ret;
  599. }
  600. static int amdgpu_connector_lvds_mode_valid(struct drm_connector *connector,
  601. struct drm_display_mode *mode)
  602. {
  603. struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
  604. if ((mode->hdisplay < 320) || (mode->vdisplay < 240))
  605. return MODE_PANEL;
  606. if (encoder) {
  607. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  608. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  609. /* AVIVO hardware supports downscaling modes larger than the panel
  610. * to the panel size, but I'm not sure this is desirable.
  611. */
  612. if ((mode->hdisplay > native_mode->hdisplay) ||
  613. (mode->vdisplay > native_mode->vdisplay))
  614. return MODE_PANEL;
  615. /* if scaling is disabled, block non-native modes */
  616. if (amdgpu_encoder->rmx_type == RMX_OFF) {
  617. if ((mode->hdisplay != native_mode->hdisplay) ||
  618. (mode->vdisplay != native_mode->vdisplay))
  619. return MODE_PANEL;
  620. }
  621. }
  622. return MODE_OK;
  623. }
  624. static enum drm_connector_status
  625. amdgpu_connector_lvds_detect(struct drm_connector *connector, bool force)
  626. {
  627. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  628. struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
  629. enum drm_connector_status ret = connector_status_disconnected;
  630. int r;
  631. r = pm_runtime_get_sync(connector->dev->dev);
  632. if (r < 0)
  633. return connector_status_disconnected;
  634. if (encoder) {
  635. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  636. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  637. /* check if panel is valid */
  638. if (native_mode->hdisplay >= 320 && native_mode->vdisplay >= 240)
  639. ret = connector_status_connected;
  640. }
  641. /* check for edid as well */
  642. amdgpu_connector_get_edid(connector);
  643. if (amdgpu_connector->edid)
  644. ret = connector_status_connected;
  645. /* check acpi lid status ??? */
  646. amdgpu_connector_update_scratch_regs(connector, ret);
  647. pm_runtime_mark_last_busy(connector->dev->dev);
  648. pm_runtime_put_autosuspend(connector->dev->dev);
  649. return ret;
  650. }
  651. static void amdgpu_connector_unregister(struct drm_connector *connector)
  652. {
  653. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  654. if (amdgpu_connector->ddc_bus && amdgpu_connector->ddc_bus->has_aux) {
  655. drm_dp_aux_unregister(&amdgpu_connector->ddc_bus->aux);
  656. amdgpu_connector->ddc_bus->has_aux = false;
  657. }
  658. }
  659. static void amdgpu_connector_destroy(struct drm_connector *connector)
  660. {
  661. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  662. amdgpu_connector_free_edid(connector);
  663. kfree(amdgpu_connector->con_priv);
  664. drm_connector_unregister(connector);
  665. drm_connector_cleanup(connector);
  666. kfree(connector);
  667. }
  668. static int amdgpu_connector_set_lcd_property(struct drm_connector *connector,
  669. struct drm_property *property,
  670. uint64_t value)
  671. {
  672. struct drm_device *dev = connector->dev;
  673. struct amdgpu_encoder *amdgpu_encoder;
  674. enum amdgpu_rmx_type rmx_type;
  675. DRM_DEBUG_KMS("\n");
  676. if (property != dev->mode_config.scaling_mode_property)
  677. return 0;
  678. if (connector->encoder)
  679. amdgpu_encoder = to_amdgpu_encoder(connector->encoder);
  680. else {
  681. const struct drm_connector_helper_funcs *connector_funcs = connector->helper_private;
  682. amdgpu_encoder = to_amdgpu_encoder(connector_funcs->best_encoder(connector));
  683. }
  684. switch (value) {
  685. case DRM_MODE_SCALE_NONE: rmx_type = RMX_OFF; break;
  686. case DRM_MODE_SCALE_CENTER: rmx_type = RMX_CENTER; break;
  687. case DRM_MODE_SCALE_ASPECT: rmx_type = RMX_ASPECT; break;
  688. default:
  689. case DRM_MODE_SCALE_FULLSCREEN: rmx_type = RMX_FULL; break;
  690. }
  691. if (amdgpu_encoder->rmx_type == rmx_type)
  692. return 0;
  693. amdgpu_encoder->rmx_type = rmx_type;
  694. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  695. return 0;
  696. }
  697. static const struct drm_connector_helper_funcs amdgpu_connector_lvds_helper_funcs = {
  698. .get_modes = amdgpu_connector_lvds_get_modes,
  699. .mode_valid = amdgpu_connector_lvds_mode_valid,
  700. .best_encoder = amdgpu_connector_best_single_encoder,
  701. };
  702. static const struct drm_connector_funcs amdgpu_connector_lvds_funcs = {
  703. .dpms = drm_helper_connector_dpms,
  704. .detect = amdgpu_connector_lvds_detect,
  705. .fill_modes = drm_helper_probe_single_connector_modes,
  706. .early_unregister = amdgpu_connector_unregister,
  707. .destroy = amdgpu_connector_destroy,
  708. .set_property = amdgpu_connector_set_lcd_property,
  709. };
  710. static int amdgpu_connector_vga_get_modes(struct drm_connector *connector)
  711. {
  712. int ret;
  713. amdgpu_connector_get_edid(connector);
  714. ret = amdgpu_connector_ddc_get_modes(connector);
  715. return ret;
  716. }
  717. static int amdgpu_connector_vga_mode_valid(struct drm_connector *connector,
  718. struct drm_display_mode *mode)
  719. {
  720. struct drm_device *dev = connector->dev;
  721. struct amdgpu_device *adev = dev->dev_private;
  722. /* XXX check mode bandwidth */
  723. if ((mode->clock / 10) > adev->clock.max_pixel_clock)
  724. return MODE_CLOCK_HIGH;
  725. return MODE_OK;
  726. }
  727. static enum drm_connector_status
  728. amdgpu_connector_vga_detect(struct drm_connector *connector, bool force)
  729. {
  730. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  731. struct drm_encoder *encoder;
  732. const struct drm_encoder_helper_funcs *encoder_funcs;
  733. bool dret = false;
  734. enum drm_connector_status ret = connector_status_disconnected;
  735. int r;
  736. r = pm_runtime_get_sync(connector->dev->dev);
  737. if (r < 0)
  738. return connector_status_disconnected;
  739. encoder = amdgpu_connector_best_single_encoder(connector);
  740. if (!encoder)
  741. ret = connector_status_disconnected;
  742. if (amdgpu_connector->ddc_bus)
  743. dret = amdgpu_display_ddc_probe(amdgpu_connector, false);
  744. if (dret) {
  745. amdgpu_connector->detected_by_load = false;
  746. amdgpu_connector_free_edid(connector);
  747. amdgpu_connector_get_edid(connector);
  748. if (!amdgpu_connector->edid) {
  749. DRM_ERROR("%s: probed a monitor but no|invalid EDID\n",
  750. connector->name);
  751. ret = connector_status_connected;
  752. } else {
  753. amdgpu_connector->use_digital =
  754. !!(amdgpu_connector->edid->input & DRM_EDID_INPUT_DIGITAL);
  755. /* some oems have boards with separate digital and analog connectors
  756. * with a shared ddc line (often vga + hdmi)
  757. */
  758. if (amdgpu_connector->use_digital && amdgpu_connector->shared_ddc) {
  759. amdgpu_connector_free_edid(connector);
  760. ret = connector_status_disconnected;
  761. } else {
  762. ret = connector_status_connected;
  763. }
  764. }
  765. } else {
  766. /* if we aren't forcing don't do destructive polling */
  767. if (!force) {
  768. /* only return the previous status if we last
  769. * detected a monitor via load.
  770. */
  771. if (amdgpu_connector->detected_by_load)
  772. ret = connector->status;
  773. goto out;
  774. }
  775. if (amdgpu_connector->dac_load_detect && encoder) {
  776. encoder_funcs = encoder->helper_private;
  777. ret = encoder_funcs->detect(encoder, connector);
  778. if (ret != connector_status_disconnected)
  779. amdgpu_connector->detected_by_load = true;
  780. }
  781. }
  782. amdgpu_connector_update_scratch_regs(connector, ret);
  783. out:
  784. pm_runtime_mark_last_busy(connector->dev->dev);
  785. pm_runtime_put_autosuspend(connector->dev->dev);
  786. return ret;
  787. }
  788. static const struct drm_connector_helper_funcs amdgpu_connector_vga_helper_funcs = {
  789. .get_modes = amdgpu_connector_vga_get_modes,
  790. .mode_valid = amdgpu_connector_vga_mode_valid,
  791. .best_encoder = amdgpu_connector_best_single_encoder,
  792. };
  793. static const struct drm_connector_funcs amdgpu_connector_vga_funcs = {
  794. .dpms = drm_helper_connector_dpms,
  795. .detect = amdgpu_connector_vga_detect,
  796. .fill_modes = drm_helper_probe_single_connector_modes,
  797. .early_unregister = amdgpu_connector_unregister,
  798. .destroy = amdgpu_connector_destroy,
  799. .set_property = amdgpu_connector_set_property,
  800. };
  801. static bool
  802. amdgpu_connector_check_hpd_status_unchanged(struct drm_connector *connector)
  803. {
  804. struct drm_device *dev = connector->dev;
  805. struct amdgpu_device *adev = dev->dev_private;
  806. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  807. enum drm_connector_status status;
  808. if (amdgpu_connector->hpd.hpd != AMDGPU_HPD_NONE) {
  809. if (amdgpu_display_hpd_sense(adev, amdgpu_connector->hpd.hpd))
  810. status = connector_status_connected;
  811. else
  812. status = connector_status_disconnected;
  813. if (connector->status == status)
  814. return true;
  815. }
  816. return false;
  817. }
  818. /*
  819. * DVI is complicated
  820. * Do a DDC probe, if DDC probe passes, get the full EDID so
  821. * we can do analog/digital monitor detection at this point.
  822. * If the monitor is an analog monitor or we got no DDC,
  823. * we need to find the DAC encoder object for this connector.
  824. * If we got no DDC, we do load detection on the DAC encoder object.
  825. * If we got analog DDC or load detection passes on the DAC encoder
  826. * we have to check if this analog encoder is shared with anyone else (TV)
  827. * if its shared we have to set the other connector to disconnected.
  828. */
  829. static enum drm_connector_status
  830. amdgpu_connector_dvi_detect(struct drm_connector *connector, bool force)
  831. {
  832. struct drm_device *dev = connector->dev;
  833. struct amdgpu_device *adev = dev->dev_private;
  834. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  835. struct drm_encoder *encoder = NULL;
  836. const struct drm_encoder_helper_funcs *encoder_funcs;
  837. int i, r;
  838. enum drm_connector_status ret = connector_status_disconnected;
  839. bool dret = false, broken_edid = false;
  840. r = pm_runtime_get_sync(connector->dev->dev);
  841. if (r < 0)
  842. return connector_status_disconnected;
  843. if (!force && amdgpu_connector_check_hpd_status_unchanged(connector)) {
  844. ret = connector->status;
  845. goto exit;
  846. }
  847. if (amdgpu_connector->ddc_bus)
  848. dret = amdgpu_display_ddc_probe(amdgpu_connector, false);
  849. if (dret) {
  850. amdgpu_connector->detected_by_load = false;
  851. amdgpu_connector_free_edid(connector);
  852. amdgpu_connector_get_edid(connector);
  853. if (!amdgpu_connector->edid) {
  854. DRM_ERROR("%s: probed a monitor but no|invalid EDID\n",
  855. connector->name);
  856. ret = connector_status_connected;
  857. broken_edid = true; /* defer use_digital to later */
  858. } else {
  859. amdgpu_connector->use_digital =
  860. !!(amdgpu_connector->edid->input & DRM_EDID_INPUT_DIGITAL);
  861. /* some oems have boards with separate digital and analog connectors
  862. * with a shared ddc line (often vga + hdmi)
  863. */
  864. if ((!amdgpu_connector->use_digital) && amdgpu_connector->shared_ddc) {
  865. amdgpu_connector_free_edid(connector);
  866. ret = connector_status_disconnected;
  867. } else {
  868. ret = connector_status_connected;
  869. }
  870. /* This gets complicated. We have boards with VGA + HDMI with a
  871. * shared DDC line and we have boards with DVI-D + HDMI with a shared
  872. * DDC line. The latter is more complex because with DVI<->HDMI adapters
  873. * you don't really know what's connected to which port as both are digital.
  874. */
  875. if (amdgpu_connector->shared_ddc && (ret == connector_status_connected)) {
  876. struct drm_connector *list_connector;
  877. struct amdgpu_connector *list_amdgpu_connector;
  878. list_for_each_entry(list_connector, &dev->mode_config.connector_list, head) {
  879. if (connector == list_connector)
  880. continue;
  881. list_amdgpu_connector = to_amdgpu_connector(list_connector);
  882. if (list_amdgpu_connector->shared_ddc &&
  883. (list_amdgpu_connector->ddc_bus->rec.i2c_id ==
  884. amdgpu_connector->ddc_bus->rec.i2c_id)) {
  885. /* cases where both connectors are digital */
  886. if (list_connector->connector_type != DRM_MODE_CONNECTOR_VGA) {
  887. /* hpd is our only option in this case */
  888. if (!amdgpu_display_hpd_sense(adev, amdgpu_connector->hpd.hpd)) {
  889. amdgpu_connector_free_edid(connector);
  890. ret = connector_status_disconnected;
  891. }
  892. }
  893. }
  894. }
  895. }
  896. }
  897. }
  898. if ((ret == connector_status_connected) && (amdgpu_connector->use_digital == true))
  899. goto out;
  900. /* DVI-D and HDMI-A are digital only */
  901. if ((connector->connector_type == DRM_MODE_CONNECTOR_DVID) ||
  902. (connector->connector_type == DRM_MODE_CONNECTOR_HDMIA))
  903. goto out;
  904. /* if we aren't forcing don't do destructive polling */
  905. if (!force) {
  906. /* only return the previous status if we last
  907. * detected a monitor via load.
  908. */
  909. if (amdgpu_connector->detected_by_load)
  910. ret = connector->status;
  911. goto out;
  912. }
  913. /* find analog encoder */
  914. if (amdgpu_connector->dac_load_detect) {
  915. for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
  916. if (connector->encoder_ids[i] == 0)
  917. break;
  918. encoder = drm_encoder_find(connector->dev, NULL, connector->encoder_ids[i]);
  919. if (!encoder)
  920. continue;
  921. if (encoder->encoder_type != DRM_MODE_ENCODER_DAC &&
  922. encoder->encoder_type != DRM_MODE_ENCODER_TVDAC)
  923. continue;
  924. encoder_funcs = encoder->helper_private;
  925. if (encoder_funcs->detect) {
  926. if (!broken_edid) {
  927. if (ret != connector_status_connected) {
  928. /* deal with analog monitors without DDC */
  929. ret = encoder_funcs->detect(encoder, connector);
  930. if (ret == connector_status_connected) {
  931. amdgpu_connector->use_digital = false;
  932. }
  933. if (ret != connector_status_disconnected)
  934. amdgpu_connector->detected_by_load = true;
  935. }
  936. } else {
  937. enum drm_connector_status lret;
  938. /* assume digital unless load detected otherwise */
  939. amdgpu_connector->use_digital = true;
  940. lret = encoder_funcs->detect(encoder, connector);
  941. DRM_DEBUG_KMS("load_detect %x returned: %x\n",encoder->encoder_type,lret);
  942. if (lret == connector_status_connected)
  943. amdgpu_connector->use_digital = false;
  944. }
  945. break;
  946. }
  947. }
  948. }
  949. out:
  950. /* updated in get modes as well since we need to know if it's analog or digital */
  951. amdgpu_connector_update_scratch_regs(connector, ret);
  952. exit:
  953. pm_runtime_mark_last_busy(connector->dev->dev);
  954. pm_runtime_put_autosuspend(connector->dev->dev);
  955. return ret;
  956. }
  957. /* okay need to be smart in here about which encoder to pick */
  958. static struct drm_encoder *
  959. amdgpu_connector_dvi_encoder(struct drm_connector *connector)
  960. {
  961. int enc_id = connector->encoder_ids[0];
  962. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  963. struct drm_encoder *encoder;
  964. int i;
  965. for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
  966. if (connector->encoder_ids[i] == 0)
  967. break;
  968. encoder = drm_encoder_find(connector->dev, NULL, connector->encoder_ids[i]);
  969. if (!encoder)
  970. continue;
  971. if (amdgpu_connector->use_digital == true) {
  972. if (encoder->encoder_type == DRM_MODE_ENCODER_TMDS)
  973. return encoder;
  974. } else {
  975. if (encoder->encoder_type == DRM_MODE_ENCODER_DAC ||
  976. encoder->encoder_type == DRM_MODE_ENCODER_TVDAC)
  977. return encoder;
  978. }
  979. }
  980. /* see if we have a default encoder TODO */
  981. /* then check use digitial */
  982. /* pick the first one */
  983. if (enc_id)
  984. return drm_encoder_find(connector->dev, NULL, enc_id);
  985. return NULL;
  986. }
  987. static void amdgpu_connector_dvi_force(struct drm_connector *connector)
  988. {
  989. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  990. if (connector->force == DRM_FORCE_ON)
  991. amdgpu_connector->use_digital = false;
  992. if (connector->force == DRM_FORCE_ON_DIGITAL)
  993. amdgpu_connector->use_digital = true;
  994. }
  995. static int amdgpu_connector_dvi_mode_valid(struct drm_connector *connector,
  996. struct drm_display_mode *mode)
  997. {
  998. struct drm_device *dev = connector->dev;
  999. struct amdgpu_device *adev = dev->dev_private;
  1000. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  1001. /* XXX check mode bandwidth */
  1002. if (amdgpu_connector->use_digital && (mode->clock > 165000)) {
  1003. if ((amdgpu_connector->connector_object_id == CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I) ||
  1004. (amdgpu_connector->connector_object_id == CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D) ||
  1005. (amdgpu_connector->connector_object_id == CONNECTOR_OBJECT_ID_HDMI_TYPE_B)) {
  1006. return MODE_OK;
  1007. } else if (drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
  1008. /* HDMI 1.3+ supports max clock of 340 Mhz */
  1009. if (mode->clock > 340000)
  1010. return MODE_CLOCK_HIGH;
  1011. else
  1012. return MODE_OK;
  1013. } else {
  1014. return MODE_CLOCK_HIGH;
  1015. }
  1016. }
  1017. /* check against the max pixel clock */
  1018. if ((mode->clock / 10) > adev->clock.max_pixel_clock)
  1019. return MODE_CLOCK_HIGH;
  1020. return MODE_OK;
  1021. }
  1022. static const struct drm_connector_helper_funcs amdgpu_connector_dvi_helper_funcs = {
  1023. .get_modes = amdgpu_connector_vga_get_modes,
  1024. .mode_valid = amdgpu_connector_dvi_mode_valid,
  1025. .best_encoder = amdgpu_connector_dvi_encoder,
  1026. };
  1027. static const struct drm_connector_funcs amdgpu_connector_dvi_funcs = {
  1028. .dpms = drm_helper_connector_dpms,
  1029. .detect = amdgpu_connector_dvi_detect,
  1030. .fill_modes = drm_helper_probe_single_connector_modes,
  1031. .set_property = amdgpu_connector_set_property,
  1032. .early_unregister = amdgpu_connector_unregister,
  1033. .destroy = amdgpu_connector_destroy,
  1034. .force = amdgpu_connector_dvi_force,
  1035. };
  1036. static int amdgpu_connector_dp_get_modes(struct drm_connector *connector)
  1037. {
  1038. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  1039. struct amdgpu_connector_atom_dig *amdgpu_dig_connector = amdgpu_connector->con_priv;
  1040. struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
  1041. int ret;
  1042. if ((connector->connector_type == DRM_MODE_CONNECTOR_eDP) ||
  1043. (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)) {
  1044. struct drm_display_mode *mode;
  1045. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  1046. if (!amdgpu_dig_connector->edp_on)
  1047. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  1048. ATOM_TRANSMITTER_ACTION_POWER_ON);
  1049. amdgpu_connector_get_edid(connector);
  1050. ret = amdgpu_connector_ddc_get_modes(connector);
  1051. if (!amdgpu_dig_connector->edp_on)
  1052. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  1053. ATOM_TRANSMITTER_ACTION_POWER_OFF);
  1054. } else {
  1055. /* need to setup ddc on the bridge */
  1056. if (amdgpu_connector_encoder_get_dp_bridge_encoder_id(connector) !=
  1057. ENCODER_OBJECT_ID_NONE) {
  1058. if (encoder)
  1059. amdgpu_atombios_encoder_setup_ext_encoder_ddc(encoder);
  1060. }
  1061. amdgpu_connector_get_edid(connector);
  1062. ret = amdgpu_connector_ddc_get_modes(connector);
  1063. }
  1064. if (ret > 0) {
  1065. if (encoder) {
  1066. amdgpu_connector_fixup_lcd_native_mode(encoder, connector);
  1067. /* add scaled modes */
  1068. amdgpu_connector_add_common_modes(encoder, connector);
  1069. }
  1070. return ret;
  1071. }
  1072. if (!encoder)
  1073. return 0;
  1074. /* we have no EDID modes */
  1075. mode = amdgpu_connector_lcd_native_mode(encoder);
  1076. if (mode) {
  1077. ret = 1;
  1078. drm_mode_probed_add(connector, mode);
  1079. /* add the width/height from vbios tables if available */
  1080. connector->display_info.width_mm = mode->width_mm;
  1081. connector->display_info.height_mm = mode->height_mm;
  1082. /* add scaled modes */
  1083. amdgpu_connector_add_common_modes(encoder, connector);
  1084. }
  1085. } else {
  1086. /* need to setup ddc on the bridge */
  1087. if (amdgpu_connector_encoder_get_dp_bridge_encoder_id(connector) !=
  1088. ENCODER_OBJECT_ID_NONE) {
  1089. if (encoder)
  1090. amdgpu_atombios_encoder_setup_ext_encoder_ddc(encoder);
  1091. }
  1092. amdgpu_connector_get_edid(connector);
  1093. ret = amdgpu_connector_ddc_get_modes(connector);
  1094. amdgpu_get_native_mode(connector);
  1095. }
  1096. return ret;
  1097. }
  1098. u16 amdgpu_connector_encoder_get_dp_bridge_encoder_id(struct drm_connector *connector)
  1099. {
  1100. struct drm_encoder *encoder;
  1101. struct amdgpu_encoder *amdgpu_encoder;
  1102. int i;
  1103. for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
  1104. if (connector->encoder_ids[i] == 0)
  1105. break;
  1106. encoder = drm_encoder_find(connector->dev, NULL,
  1107. connector->encoder_ids[i]);
  1108. if (!encoder)
  1109. continue;
  1110. amdgpu_encoder = to_amdgpu_encoder(encoder);
  1111. switch (amdgpu_encoder->encoder_id) {
  1112. case ENCODER_OBJECT_ID_TRAVIS:
  1113. case ENCODER_OBJECT_ID_NUTMEG:
  1114. return amdgpu_encoder->encoder_id;
  1115. default:
  1116. break;
  1117. }
  1118. }
  1119. return ENCODER_OBJECT_ID_NONE;
  1120. }
  1121. static bool amdgpu_connector_encoder_is_hbr2(struct drm_connector *connector)
  1122. {
  1123. struct drm_encoder *encoder;
  1124. struct amdgpu_encoder *amdgpu_encoder;
  1125. int i;
  1126. bool found = false;
  1127. for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
  1128. if (connector->encoder_ids[i] == 0)
  1129. break;
  1130. encoder = drm_encoder_find(connector->dev, NULL,
  1131. connector->encoder_ids[i]);
  1132. if (!encoder)
  1133. continue;
  1134. amdgpu_encoder = to_amdgpu_encoder(encoder);
  1135. if (amdgpu_encoder->caps & ATOM_ENCODER_CAP_RECORD_HBR2)
  1136. found = true;
  1137. }
  1138. return found;
  1139. }
  1140. bool amdgpu_connector_is_dp12_capable(struct drm_connector *connector)
  1141. {
  1142. struct drm_device *dev = connector->dev;
  1143. struct amdgpu_device *adev = dev->dev_private;
  1144. if ((adev->clock.default_dispclk >= 53900) &&
  1145. amdgpu_connector_encoder_is_hbr2(connector)) {
  1146. return true;
  1147. }
  1148. return false;
  1149. }
  1150. static enum drm_connector_status
  1151. amdgpu_connector_dp_detect(struct drm_connector *connector, bool force)
  1152. {
  1153. struct drm_device *dev = connector->dev;
  1154. struct amdgpu_device *adev = dev->dev_private;
  1155. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  1156. enum drm_connector_status ret = connector_status_disconnected;
  1157. struct amdgpu_connector_atom_dig *amdgpu_dig_connector = amdgpu_connector->con_priv;
  1158. struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
  1159. int r;
  1160. r = pm_runtime_get_sync(connector->dev->dev);
  1161. if (r < 0)
  1162. return connector_status_disconnected;
  1163. if (!force && amdgpu_connector_check_hpd_status_unchanged(connector)) {
  1164. ret = connector->status;
  1165. goto out;
  1166. }
  1167. amdgpu_connector_free_edid(connector);
  1168. if ((connector->connector_type == DRM_MODE_CONNECTOR_eDP) ||
  1169. (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)) {
  1170. if (encoder) {
  1171. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1172. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  1173. /* check if panel is valid */
  1174. if (native_mode->hdisplay >= 320 && native_mode->vdisplay >= 240)
  1175. ret = connector_status_connected;
  1176. }
  1177. /* eDP is always DP */
  1178. amdgpu_dig_connector->dp_sink_type = CONNECTOR_OBJECT_ID_DISPLAYPORT;
  1179. if (!amdgpu_dig_connector->edp_on)
  1180. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  1181. ATOM_TRANSMITTER_ACTION_POWER_ON);
  1182. if (!amdgpu_atombios_dp_get_dpcd(amdgpu_connector))
  1183. ret = connector_status_connected;
  1184. if (!amdgpu_dig_connector->edp_on)
  1185. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  1186. ATOM_TRANSMITTER_ACTION_POWER_OFF);
  1187. } else if (amdgpu_connector_encoder_get_dp_bridge_encoder_id(connector) !=
  1188. ENCODER_OBJECT_ID_NONE) {
  1189. /* DP bridges are always DP */
  1190. amdgpu_dig_connector->dp_sink_type = CONNECTOR_OBJECT_ID_DISPLAYPORT;
  1191. /* get the DPCD from the bridge */
  1192. amdgpu_atombios_dp_get_dpcd(amdgpu_connector);
  1193. if (encoder) {
  1194. /* setup ddc on the bridge */
  1195. amdgpu_atombios_encoder_setup_ext_encoder_ddc(encoder);
  1196. /* bridge chips are always aux */
  1197. /* try DDC */
  1198. if (amdgpu_display_ddc_probe(amdgpu_connector, true))
  1199. ret = connector_status_connected;
  1200. else if (amdgpu_connector->dac_load_detect) { /* try load detection */
  1201. const struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
  1202. ret = encoder_funcs->detect(encoder, connector);
  1203. }
  1204. }
  1205. } else {
  1206. amdgpu_dig_connector->dp_sink_type =
  1207. amdgpu_atombios_dp_get_sinktype(amdgpu_connector);
  1208. if (amdgpu_display_hpd_sense(adev, amdgpu_connector->hpd.hpd)) {
  1209. ret = connector_status_connected;
  1210. if (amdgpu_dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT)
  1211. amdgpu_atombios_dp_get_dpcd(amdgpu_connector);
  1212. } else {
  1213. if (amdgpu_dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) {
  1214. if (!amdgpu_atombios_dp_get_dpcd(amdgpu_connector))
  1215. ret = connector_status_connected;
  1216. } else {
  1217. /* try non-aux ddc (DP to DVI/HDMI/etc. adapter) */
  1218. if (amdgpu_display_ddc_probe(amdgpu_connector,
  1219. false))
  1220. ret = connector_status_connected;
  1221. }
  1222. }
  1223. }
  1224. amdgpu_connector_update_scratch_regs(connector, ret);
  1225. out:
  1226. pm_runtime_mark_last_busy(connector->dev->dev);
  1227. pm_runtime_put_autosuspend(connector->dev->dev);
  1228. return ret;
  1229. }
  1230. static int amdgpu_connector_dp_mode_valid(struct drm_connector *connector,
  1231. struct drm_display_mode *mode)
  1232. {
  1233. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  1234. struct amdgpu_connector_atom_dig *amdgpu_dig_connector = amdgpu_connector->con_priv;
  1235. /* XXX check mode bandwidth */
  1236. if ((connector->connector_type == DRM_MODE_CONNECTOR_eDP) ||
  1237. (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)) {
  1238. struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
  1239. if ((mode->hdisplay < 320) || (mode->vdisplay < 240))
  1240. return MODE_PANEL;
  1241. if (encoder) {
  1242. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1243. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  1244. /* AVIVO hardware supports downscaling modes larger than the panel
  1245. * to the panel size, but I'm not sure this is desirable.
  1246. */
  1247. if ((mode->hdisplay > native_mode->hdisplay) ||
  1248. (mode->vdisplay > native_mode->vdisplay))
  1249. return MODE_PANEL;
  1250. /* if scaling is disabled, block non-native modes */
  1251. if (amdgpu_encoder->rmx_type == RMX_OFF) {
  1252. if ((mode->hdisplay != native_mode->hdisplay) ||
  1253. (mode->vdisplay != native_mode->vdisplay))
  1254. return MODE_PANEL;
  1255. }
  1256. }
  1257. return MODE_OK;
  1258. } else {
  1259. if ((amdgpu_dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  1260. (amdgpu_dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP)) {
  1261. return amdgpu_atombios_dp_mode_valid_helper(connector, mode);
  1262. } else {
  1263. if (drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
  1264. /* HDMI 1.3+ supports max clock of 340 Mhz */
  1265. if (mode->clock > 340000)
  1266. return MODE_CLOCK_HIGH;
  1267. } else {
  1268. if (mode->clock > 165000)
  1269. return MODE_CLOCK_HIGH;
  1270. }
  1271. }
  1272. }
  1273. return MODE_OK;
  1274. }
  1275. static const struct drm_connector_helper_funcs amdgpu_connector_dp_helper_funcs = {
  1276. .get_modes = amdgpu_connector_dp_get_modes,
  1277. .mode_valid = amdgpu_connector_dp_mode_valid,
  1278. .best_encoder = amdgpu_connector_dvi_encoder,
  1279. };
  1280. static const struct drm_connector_funcs amdgpu_connector_dp_funcs = {
  1281. .dpms = drm_helper_connector_dpms,
  1282. .detect = amdgpu_connector_dp_detect,
  1283. .fill_modes = drm_helper_probe_single_connector_modes,
  1284. .set_property = amdgpu_connector_set_property,
  1285. .early_unregister = amdgpu_connector_unregister,
  1286. .destroy = amdgpu_connector_destroy,
  1287. .force = amdgpu_connector_dvi_force,
  1288. };
  1289. static const struct drm_connector_funcs amdgpu_connector_edp_funcs = {
  1290. .dpms = drm_helper_connector_dpms,
  1291. .detect = amdgpu_connector_dp_detect,
  1292. .fill_modes = drm_helper_probe_single_connector_modes,
  1293. .set_property = amdgpu_connector_set_lcd_property,
  1294. .early_unregister = amdgpu_connector_unregister,
  1295. .destroy = amdgpu_connector_destroy,
  1296. .force = amdgpu_connector_dvi_force,
  1297. };
  1298. void
  1299. amdgpu_connector_add(struct amdgpu_device *adev,
  1300. uint32_t connector_id,
  1301. uint32_t supported_device,
  1302. int connector_type,
  1303. struct amdgpu_i2c_bus_rec *i2c_bus,
  1304. uint16_t connector_object_id,
  1305. struct amdgpu_hpd *hpd,
  1306. struct amdgpu_router *router)
  1307. {
  1308. struct drm_device *dev = adev->ddev;
  1309. struct drm_connector *connector;
  1310. struct amdgpu_connector *amdgpu_connector;
  1311. struct amdgpu_connector_atom_dig *amdgpu_dig_connector;
  1312. struct drm_encoder *encoder;
  1313. struct amdgpu_encoder *amdgpu_encoder;
  1314. uint32_t subpixel_order = SubPixelNone;
  1315. bool shared_ddc = false;
  1316. bool is_dp_bridge = false;
  1317. bool has_aux = false;
  1318. if (connector_type == DRM_MODE_CONNECTOR_Unknown)
  1319. return;
  1320. /* see if we already added it */
  1321. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  1322. amdgpu_connector = to_amdgpu_connector(connector);
  1323. if (amdgpu_connector->connector_id == connector_id) {
  1324. amdgpu_connector->devices |= supported_device;
  1325. return;
  1326. }
  1327. if (amdgpu_connector->ddc_bus && i2c_bus->valid) {
  1328. if (amdgpu_connector->ddc_bus->rec.i2c_id == i2c_bus->i2c_id) {
  1329. amdgpu_connector->shared_ddc = true;
  1330. shared_ddc = true;
  1331. }
  1332. if (amdgpu_connector->router_bus && router->ddc_valid &&
  1333. (amdgpu_connector->router.router_id == router->router_id)) {
  1334. amdgpu_connector->shared_ddc = false;
  1335. shared_ddc = false;
  1336. }
  1337. }
  1338. }
  1339. /* check if it's a dp bridge */
  1340. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1341. amdgpu_encoder = to_amdgpu_encoder(encoder);
  1342. if (amdgpu_encoder->devices & supported_device) {
  1343. switch (amdgpu_encoder->encoder_id) {
  1344. case ENCODER_OBJECT_ID_TRAVIS:
  1345. case ENCODER_OBJECT_ID_NUTMEG:
  1346. is_dp_bridge = true;
  1347. break;
  1348. default:
  1349. break;
  1350. }
  1351. }
  1352. }
  1353. amdgpu_connector = kzalloc(sizeof(struct amdgpu_connector), GFP_KERNEL);
  1354. if (!amdgpu_connector)
  1355. return;
  1356. connector = &amdgpu_connector->base;
  1357. amdgpu_connector->connector_id = connector_id;
  1358. amdgpu_connector->devices = supported_device;
  1359. amdgpu_connector->shared_ddc = shared_ddc;
  1360. amdgpu_connector->connector_object_id = connector_object_id;
  1361. amdgpu_connector->hpd = *hpd;
  1362. amdgpu_connector->router = *router;
  1363. if (router->ddc_valid || router->cd_valid) {
  1364. amdgpu_connector->router_bus = amdgpu_i2c_lookup(adev, &router->i2c_info);
  1365. if (!amdgpu_connector->router_bus)
  1366. DRM_ERROR("Failed to assign router i2c bus! Check dmesg for i2c errors.\n");
  1367. }
  1368. if (is_dp_bridge) {
  1369. amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
  1370. if (!amdgpu_dig_connector)
  1371. goto failed;
  1372. amdgpu_connector->con_priv = amdgpu_dig_connector;
  1373. if (i2c_bus->valid) {
  1374. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1375. if (amdgpu_connector->ddc_bus)
  1376. has_aux = true;
  1377. else
  1378. DRM_ERROR("DP: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1379. }
  1380. switch (connector_type) {
  1381. case DRM_MODE_CONNECTOR_VGA:
  1382. case DRM_MODE_CONNECTOR_DVIA:
  1383. default:
  1384. drm_connector_init(dev, &amdgpu_connector->base,
  1385. &amdgpu_connector_dp_funcs, connector_type);
  1386. drm_connector_helper_add(&amdgpu_connector->base,
  1387. &amdgpu_connector_dp_helper_funcs);
  1388. connector->interlace_allowed = true;
  1389. connector->doublescan_allowed = true;
  1390. amdgpu_connector->dac_load_detect = true;
  1391. drm_object_attach_property(&amdgpu_connector->base.base,
  1392. adev->mode_info.load_detect_property,
  1393. 1);
  1394. drm_object_attach_property(&amdgpu_connector->base.base,
  1395. dev->mode_config.scaling_mode_property,
  1396. DRM_MODE_SCALE_NONE);
  1397. break;
  1398. case DRM_MODE_CONNECTOR_DVII:
  1399. case DRM_MODE_CONNECTOR_DVID:
  1400. case DRM_MODE_CONNECTOR_HDMIA:
  1401. case DRM_MODE_CONNECTOR_HDMIB:
  1402. case DRM_MODE_CONNECTOR_DisplayPort:
  1403. drm_connector_init(dev, &amdgpu_connector->base,
  1404. &amdgpu_connector_dp_funcs, connector_type);
  1405. drm_connector_helper_add(&amdgpu_connector->base,
  1406. &amdgpu_connector_dp_helper_funcs);
  1407. drm_object_attach_property(&amdgpu_connector->base.base,
  1408. adev->mode_info.underscan_property,
  1409. UNDERSCAN_OFF);
  1410. drm_object_attach_property(&amdgpu_connector->base.base,
  1411. adev->mode_info.underscan_hborder_property,
  1412. 0);
  1413. drm_object_attach_property(&amdgpu_connector->base.base,
  1414. adev->mode_info.underscan_vborder_property,
  1415. 0);
  1416. drm_object_attach_property(&amdgpu_connector->base.base,
  1417. dev->mode_config.scaling_mode_property,
  1418. DRM_MODE_SCALE_NONE);
  1419. drm_object_attach_property(&amdgpu_connector->base.base,
  1420. adev->mode_info.dither_property,
  1421. AMDGPU_FMT_DITHER_DISABLE);
  1422. if (amdgpu_audio != 0)
  1423. drm_object_attach_property(&amdgpu_connector->base.base,
  1424. adev->mode_info.audio_property,
  1425. AMDGPU_AUDIO_AUTO);
  1426. subpixel_order = SubPixelHorizontalRGB;
  1427. connector->interlace_allowed = true;
  1428. if (connector_type == DRM_MODE_CONNECTOR_HDMIB)
  1429. connector->doublescan_allowed = true;
  1430. else
  1431. connector->doublescan_allowed = false;
  1432. if (connector_type == DRM_MODE_CONNECTOR_DVII) {
  1433. amdgpu_connector->dac_load_detect = true;
  1434. drm_object_attach_property(&amdgpu_connector->base.base,
  1435. adev->mode_info.load_detect_property,
  1436. 1);
  1437. }
  1438. break;
  1439. case DRM_MODE_CONNECTOR_LVDS:
  1440. case DRM_MODE_CONNECTOR_eDP:
  1441. drm_connector_init(dev, &amdgpu_connector->base,
  1442. &amdgpu_connector_edp_funcs, connector_type);
  1443. drm_connector_helper_add(&amdgpu_connector->base,
  1444. &amdgpu_connector_dp_helper_funcs);
  1445. drm_object_attach_property(&amdgpu_connector->base.base,
  1446. dev->mode_config.scaling_mode_property,
  1447. DRM_MODE_SCALE_FULLSCREEN);
  1448. subpixel_order = SubPixelHorizontalRGB;
  1449. connector->interlace_allowed = false;
  1450. connector->doublescan_allowed = false;
  1451. break;
  1452. }
  1453. } else {
  1454. switch (connector_type) {
  1455. case DRM_MODE_CONNECTOR_VGA:
  1456. drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_vga_funcs, connector_type);
  1457. drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_vga_helper_funcs);
  1458. if (i2c_bus->valid) {
  1459. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1460. if (!amdgpu_connector->ddc_bus)
  1461. DRM_ERROR("VGA: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1462. }
  1463. amdgpu_connector->dac_load_detect = true;
  1464. drm_object_attach_property(&amdgpu_connector->base.base,
  1465. adev->mode_info.load_detect_property,
  1466. 1);
  1467. drm_object_attach_property(&amdgpu_connector->base.base,
  1468. dev->mode_config.scaling_mode_property,
  1469. DRM_MODE_SCALE_NONE);
  1470. /* no HPD on analog connectors */
  1471. amdgpu_connector->hpd.hpd = AMDGPU_HPD_NONE;
  1472. connector->interlace_allowed = true;
  1473. connector->doublescan_allowed = true;
  1474. break;
  1475. case DRM_MODE_CONNECTOR_DVIA:
  1476. drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_vga_funcs, connector_type);
  1477. drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_vga_helper_funcs);
  1478. if (i2c_bus->valid) {
  1479. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1480. if (!amdgpu_connector->ddc_bus)
  1481. DRM_ERROR("DVIA: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1482. }
  1483. amdgpu_connector->dac_load_detect = true;
  1484. drm_object_attach_property(&amdgpu_connector->base.base,
  1485. adev->mode_info.load_detect_property,
  1486. 1);
  1487. drm_object_attach_property(&amdgpu_connector->base.base,
  1488. dev->mode_config.scaling_mode_property,
  1489. DRM_MODE_SCALE_NONE);
  1490. /* no HPD on analog connectors */
  1491. amdgpu_connector->hpd.hpd = AMDGPU_HPD_NONE;
  1492. connector->interlace_allowed = true;
  1493. connector->doublescan_allowed = true;
  1494. break;
  1495. case DRM_MODE_CONNECTOR_DVII:
  1496. case DRM_MODE_CONNECTOR_DVID:
  1497. amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
  1498. if (!amdgpu_dig_connector)
  1499. goto failed;
  1500. amdgpu_connector->con_priv = amdgpu_dig_connector;
  1501. drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_dvi_funcs, connector_type);
  1502. drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_dvi_helper_funcs);
  1503. if (i2c_bus->valid) {
  1504. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1505. if (!amdgpu_connector->ddc_bus)
  1506. DRM_ERROR("DVI: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1507. }
  1508. subpixel_order = SubPixelHorizontalRGB;
  1509. drm_object_attach_property(&amdgpu_connector->base.base,
  1510. adev->mode_info.coherent_mode_property,
  1511. 1);
  1512. drm_object_attach_property(&amdgpu_connector->base.base,
  1513. adev->mode_info.underscan_property,
  1514. UNDERSCAN_OFF);
  1515. drm_object_attach_property(&amdgpu_connector->base.base,
  1516. adev->mode_info.underscan_hborder_property,
  1517. 0);
  1518. drm_object_attach_property(&amdgpu_connector->base.base,
  1519. adev->mode_info.underscan_vborder_property,
  1520. 0);
  1521. drm_object_attach_property(&amdgpu_connector->base.base,
  1522. dev->mode_config.scaling_mode_property,
  1523. DRM_MODE_SCALE_NONE);
  1524. if (amdgpu_audio != 0) {
  1525. drm_object_attach_property(&amdgpu_connector->base.base,
  1526. adev->mode_info.audio_property,
  1527. AMDGPU_AUDIO_AUTO);
  1528. }
  1529. drm_object_attach_property(&amdgpu_connector->base.base,
  1530. adev->mode_info.dither_property,
  1531. AMDGPU_FMT_DITHER_DISABLE);
  1532. if (connector_type == DRM_MODE_CONNECTOR_DVII) {
  1533. amdgpu_connector->dac_load_detect = true;
  1534. drm_object_attach_property(&amdgpu_connector->base.base,
  1535. adev->mode_info.load_detect_property,
  1536. 1);
  1537. }
  1538. connector->interlace_allowed = true;
  1539. if (connector_type == DRM_MODE_CONNECTOR_DVII)
  1540. connector->doublescan_allowed = true;
  1541. else
  1542. connector->doublescan_allowed = false;
  1543. break;
  1544. case DRM_MODE_CONNECTOR_HDMIA:
  1545. case DRM_MODE_CONNECTOR_HDMIB:
  1546. amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
  1547. if (!amdgpu_dig_connector)
  1548. goto failed;
  1549. amdgpu_connector->con_priv = amdgpu_dig_connector;
  1550. drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_dvi_funcs, connector_type);
  1551. drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_dvi_helper_funcs);
  1552. if (i2c_bus->valid) {
  1553. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1554. if (!amdgpu_connector->ddc_bus)
  1555. DRM_ERROR("HDMI: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1556. }
  1557. drm_object_attach_property(&amdgpu_connector->base.base,
  1558. adev->mode_info.coherent_mode_property,
  1559. 1);
  1560. drm_object_attach_property(&amdgpu_connector->base.base,
  1561. adev->mode_info.underscan_property,
  1562. UNDERSCAN_OFF);
  1563. drm_object_attach_property(&amdgpu_connector->base.base,
  1564. adev->mode_info.underscan_hborder_property,
  1565. 0);
  1566. drm_object_attach_property(&amdgpu_connector->base.base,
  1567. adev->mode_info.underscan_vborder_property,
  1568. 0);
  1569. drm_object_attach_property(&amdgpu_connector->base.base,
  1570. dev->mode_config.scaling_mode_property,
  1571. DRM_MODE_SCALE_NONE);
  1572. if (amdgpu_audio != 0) {
  1573. drm_object_attach_property(&amdgpu_connector->base.base,
  1574. adev->mode_info.audio_property,
  1575. AMDGPU_AUDIO_AUTO);
  1576. }
  1577. drm_object_attach_property(&amdgpu_connector->base.base,
  1578. adev->mode_info.dither_property,
  1579. AMDGPU_FMT_DITHER_DISABLE);
  1580. subpixel_order = SubPixelHorizontalRGB;
  1581. connector->interlace_allowed = true;
  1582. if (connector_type == DRM_MODE_CONNECTOR_HDMIB)
  1583. connector->doublescan_allowed = true;
  1584. else
  1585. connector->doublescan_allowed = false;
  1586. break;
  1587. case DRM_MODE_CONNECTOR_DisplayPort:
  1588. amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
  1589. if (!amdgpu_dig_connector)
  1590. goto failed;
  1591. amdgpu_connector->con_priv = amdgpu_dig_connector;
  1592. drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_dp_funcs, connector_type);
  1593. drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_dp_helper_funcs);
  1594. if (i2c_bus->valid) {
  1595. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1596. if (amdgpu_connector->ddc_bus)
  1597. has_aux = true;
  1598. else
  1599. DRM_ERROR("DP: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1600. }
  1601. subpixel_order = SubPixelHorizontalRGB;
  1602. drm_object_attach_property(&amdgpu_connector->base.base,
  1603. adev->mode_info.coherent_mode_property,
  1604. 1);
  1605. drm_object_attach_property(&amdgpu_connector->base.base,
  1606. adev->mode_info.underscan_property,
  1607. UNDERSCAN_OFF);
  1608. drm_object_attach_property(&amdgpu_connector->base.base,
  1609. adev->mode_info.underscan_hborder_property,
  1610. 0);
  1611. drm_object_attach_property(&amdgpu_connector->base.base,
  1612. adev->mode_info.underscan_vborder_property,
  1613. 0);
  1614. drm_object_attach_property(&amdgpu_connector->base.base,
  1615. dev->mode_config.scaling_mode_property,
  1616. DRM_MODE_SCALE_NONE);
  1617. if (amdgpu_audio != 0) {
  1618. drm_object_attach_property(&amdgpu_connector->base.base,
  1619. adev->mode_info.audio_property,
  1620. AMDGPU_AUDIO_AUTO);
  1621. }
  1622. drm_object_attach_property(&amdgpu_connector->base.base,
  1623. adev->mode_info.dither_property,
  1624. AMDGPU_FMT_DITHER_DISABLE);
  1625. connector->interlace_allowed = true;
  1626. /* in theory with a DP to VGA converter... */
  1627. connector->doublescan_allowed = false;
  1628. break;
  1629. case DRM_MODE_CONNECTOR_eDP:
  1630. amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
  1631. if (!amdgpu_dig_connector)
  1632. goto failed;
  1633. amdgpu_connector->con_priv = amdgpu_dig_connector;
  1634. drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_edp_funcs, connector_type);
  1635. drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_dp_helper_funcs);
  1636. if (i2c_bus->valid) {
  1637. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1638. if (amdgpu_connector->ddc_bus)
  1639. has_aux = true;
  1640. else
  1641. DRM_ERROR("DP: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1642. }
  1643. drm_object_attach_property(&amdgpu_connector->base.base,
  1644. dev->mode_config.scaling_mode_property,
  1645. DRM_MODE_SCALE_FULLSCREEN);
  1646. subpixel_order = SubPixelHorizontalRGB;
  1647. connector->interlace_allowed = false;
  1648. connector->doublescan_allowed = false;
  1649. break;
  1650. case DRM_MODE_CONNECTOR_LVDS:
  1651. amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
  1652. if (!amdgpu_dig_connector)
  1653. goto failed;
  1654. amdgpu_connector->con_priv = amdgpu_dig_connector;
  1655. drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_lvds_funcs, connector_type);
  1656. drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_lvds_helper_funcs);
  1657. if (i2c_bus->valid) {
  1658. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1659. if (!amdgpu_connector->ddc_bus)
  1660. DRM_ERROR("LVDS: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1661. }
  1662. drm_object_attach_property(&amdgpu_connector->base.base,
  1663. dev->mode_config.scaling_mode_property,
  1664. DRM_MODE_SCALE_FULLSCREEN);
  1665. subpixel_order = SubPixelHorizontalRGB;
  1666. connector->interlace_allowed = false;
  1667. connector->doublescan_allowed = false;
  1668. break;
  1669. }
  1670. }
  1671. if (amdgpu_connector->hpd.hpd == AMDGPU_HPD_NONE) {
  1672. if (i2c_bus->valid) {
  1673. connector->polled = DRM_CONNECTOR_POLL_CONNECT |
  1674. DRM_CONNECTOR_POLL_DISCONNECT;
  1675. }
  1676. } else
  1677. connector->polled = DRM_CONNECTOR_POLL_HPD;
  1678. connector->display_info.subpixel_order = subpixel_order;
  1679. drm_connector_register(connector);
  1680. if (has_aux)
  1681. amdgpu_atombios_dp_aux_init(amdgpu_connector);
  1682. return;
  1683. failed:
  1684. drm_connector_cleanup(connector);
  1685. kfree(connector);
  1686. }