igb_main.c 226 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513
  1. /* Intel(R) Gigabit Ethernet Linux driver
  2. * Copyright(c) 2007-2014 Intel Corporation.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. *
  13. * You should have received a copy of the GNU General Public License along with
  14. * this program; if not, see <http://www.gnu.org/licenses/>.
  15. *
  16. * The full GNU General Public License is included in this distribution in
  17. * the file called "COPYING".
  18. *
  19. * Contact Information:
  20. * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  21. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  22. */
  23. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  24. #include <linux/module.h>
  25. #include <linux/types.h>
  26. #include <linux/init.h>
  27. #include <linux/bitops.h>
  28. #include <linux/vmalloc.h>
  29. #include <linux/pagemap.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/ipv6.h>
  32. #include <linux/slab.h>
  33. #include <net/checksum.h>
  34. #include <net/ip6_checksum.h>
  35. #include <linux/net_tstamp.h>
  36. #include <linux/mii.h>
  37. #include <linux/ethtool.h>
  38. #include <linux/if.h>
  39. #include <linux/if_vlan.h>
  40. #include <linux/pci.h>
  41. #include <linux/pci-aspm.h>
  42. #include <linux/delay.h>
  43. #include <linux/interrupt.h>
  44. #include <linux/ip.h>
  45. #include <linux/tcp.h>
  46. #include <linux/sctp.h>
  47. #include <linux/if_ether.h>
  48. #include <linux/aer.h>
  49. #include <linux/prefetch.h>
  50. #include <linux/pm_runtime.h>
  51. #include <linux/etherdevice.h>
  52. #ifdef CONFIG_IGB_DCA
  53. #include <linux/dca.h>
  54. #endif
  55. #include <linux/i2c.h>
  56. #include "igb.h"
  57. #define MAJ 5
  58. #define MIN 4
  59. #define BUILD 0
  60. #define DRV_VERSION __stringify(MAJ) "." __stringify(MIN) "." \
  61. __stringify(BUILD) "-k"
  62. char igb_driver_name[] = "igb";
  63. char igb_driver_version[] = DRV_VERSION;
  64. static const char igb_driver_string[] =
  65. "Intel(R) Gigabit Ethernet Network Driver";
  66. static const char igb_copyright[] =
  67. "Copyright (c) 2007-2014 Intel Corporation.";
  68. static const struct e1000_info *igb_info_tbl[] = {
  69. [board_82575] = &e1000_82575_info,
  70. };
  71. static const struct pci_device_id igb_pci_tbl[] = {
  72. { PCI_VDEVICE(INTEL, E1000_DEV_ID_I354_BACKPLANE_1GBPS) },
  73. { PCI_VDEVICE(INTEL, E1000_DEV_ID_I354_SGMII) },
  74. { PCI_VDEVICE(INTEL, E1000_DEV_ID_I354_BACKPLANE_2_5GBPS) },
  75. { PCI_VDEVICE(INTEL, E1000_DEV_ID_I211_COPPER), board_82575 },
  76. { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_COPPER), board_82575 },
  77. { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_FIBER), board_82575 },
  78. { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_SERDES), board_82575 },
  79. { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_SGMII), board_82575 },
  80. { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_COPPER_FLASHLESS), board_82575 },
  81. { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_SERDES_FLASHLESS), board_82575 },
  82. { PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_COPPER), board_82575 },
  83. { PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_FIBER), board_82575 },
  84. { PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_SERDES), board_82575 },
  85. { PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_SGMII), board_82575 },
  86. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_COPPER), board_82575 },
  87. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_FIBER), board_82575 },
  88. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_QUAD_FIBER), board_82575 },
  89. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_SERDES), board_82575 },
  90. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_SGMII), board_82575 },
  91. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_COPPER_DUAL), board_82575 },
  92. { PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_SGMII), board_82575 },
  93. { PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_SERDES), board_82575 },
  94. { PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_BACKPLANE), board_82575 },
  95. { PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_SFP), board_82575 },
  96. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576), board_82575 },
  97. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_NS), board_82575 },
  98. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_NS_SERDES), board_82575 },
  99. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_FIBER), board_82575 },
  100. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_SERDES), board_82575 },
  101. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_SERDES_QUAD), board_82575 },
  102. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_QUAD_COPPER_ET2), board_82575 },
  103. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_QUAD_COPPER), board_82575 },
  104. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82575EB_COPPER), board_82575 },
  105. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82575EB_FIBER_SERDES), board_82575 },
  106. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82575GB_QUAD_COPPER), board_82575 },
  107. /* required last entry */
  108. {0, }
  109. };
  110. MODULE_DEVICE_TABLE(pci, igb_pci_tbl);
  111. static int igb_setup_all_tx_resources(struct igb_adapter *);
  112. static int igb_setup_all_rx_resources(struct igb_adapter *);
  113. static void igb_free_all_tx_resources(struct igb_adapter *);
  114. static void igb_free_all_rx_resources(struct igb_adapter *);
  115. static void igb_setup_mrqc(struct igb_adapter *);
  116. static int igb_probe(struct pci_dev *, const struct pci_device_id *);
  117. static void igb_remove(struct pci_dev *pdev);
  118. static int igb_sw_init(struct igb_adapter *);
  119. int igb_open(struct net_device *);
  120. int igb_close(struct net_device *);
  121. static void igb_configure(struct igb_adapter *);
  122. static void igb_configure_tx(struct igb_adapter *);
  123. static void igb_configure_rx(struct igb_adapter *);
  124. static void igb_clean_all_tx_rings(struct igb_adapter *);
  125. static void igb_clean_all_rx_rings(struct igb_adapter *);
  126. static void igb_clean_tx_ring(struct igb_ring *);
  127. static void igb_clean_rx_ring(struct igb_ring *);
  128. static void igb_set_rx_mode(struct net_device *);
  129. static void igb_update_phy_info(unsigned long);
  130. static void igb_watchdog(unsigned long);
  131. static void igb_watchdog_task(struct work_struct *);
  132. static netdev_tx_t igb_xmit_frame(struct sk_buff *skb, struct net_device *);
  133. static void igb_get_stats64(struct net_device *dev,
  134. struct rtnl_link_stats64 *stats);
  135. static int igb_change_mtu(struct net_device *, int);
  136. static int igb_set_mac(struct net_device *, void *);
  137. static void igb_set_uta(struct igb_adapter *adapter, bool set);
  138. static irqreturn_t igb_intr(int irq, void *);
  139. static irqreturn_t igb_intr_msi(int irq, void *);
  140. static irqreturn_t igb_msix_other(int irq, void *);
  141. static irqreturn_t igb_msix_ring(int irq, void *);
  142. #ifdef CONFIG_IGB_DCA
  143. static void igb_update_dca(struct igb_q_vector *);
  144. static void igb_setup_dca(struct igb_adapter *);
  145. #endif /* CONFIG_IGB_DCA */
  146. static int igb_poll(struct napi_struct *, int);
  147. static bool igb_clean_tx_irq(struct igb_q_vector *, int);
  148. static int igb_clean_rx_irq(struct igb_q_vector *, int);
  149. static int igb_ioctl(struct net_device *, struct ifreq *, int cmd);
  150. static void igb_tx_timeout(struct net_device *);
  151. static void igb_reset_task(struct work_struct *);
  152. static void igb_vlan_mode(struct net_device *netdev,
  153. netdev_features_t features);
  154. static int igb_vlan_rx_add_vid(struct net_device *, __be16, u16);
  155. static int igb_vlan_rx_kill_vid(struct net_device *, __be16, u16);
  156. static void igb_restore_vlan(struct igb_adapter *);
  157. static void igb_rar_set_qsel(struct igb_adapter *, u8 *, u32 , u8);
  158. static void igb_ping_all_vfs(struct igb_adapter *);
  159. static void igb_msg_task(struct igb_adapter *);
  160. static void igb_vmm_control(struct igb_adapter *);
  161. static int igb_set_vf_mac(struct igb_adapter *, int, unsigned char *);
  162. static void igb_restore_vf_multicasts(struct igb_adapter *adapter);
  163. static int igb_ndo_set_vf_mac(struct net_device *netdev, int vf, u8 *mac);
  164. static int igb_ndo_set_vf_vlan(struct net_device *netdev,
  165. int vf, u16 vlan, u8 qos, __be16 vlan_proto);
  166. static int igb_ndo_set_vf_bw(struct net_device *, int, int, int);
  167. static int igb_ndo_set_vf_spoofchk(struct net_device *netdev, int vf,
  168. bool setting);
  169. static int igb_ndo_get_vf_config(struct net_device *netdev, int vf,
  170. struct ifla_vf_info *ivi);
  171. static void igb_check_vf_rate_limit(struct igb_adapter *);
  172. static void igb_nfc_filter_exit(struct igb_adapter *adapter);
  173. static void igb_nfc_filter_restore(struct igb_adapter *adapter);
  174. #ifdef CONFIG_PCI_IOV
  175. static int igb_vf_configure(struct igb_adapter *adapter, int vf);
  176. static int igb_pci_enable_sriov(struct pci_dev *dev, int num_vfs);
  177. static int igb_disable_sriov(struct pci_dev *dev);
  178. static int igb_pci_disable_sriov(struct pci_dev *dev);
  179. #endif
  180. #ifdef CONFIG_PM
  181. #ifdef CONFIG_PM_SLEEP
  182. static int igb_suspend(struct device *);
  183. #endif
  184. static int igb_resume(struct device *);
  185. static int igb_runtime_suspend(struct device *dev);
  186. static int igb_runtime_resume(struct device *dev);
  187. static int igb_runtime_idle(struct device *dev);
  188. static const struct dev_pm_ops igb_pm_ops = {
  189. SET_SYSTEM_SLEEP_PM_OPS(igb_suspend, igb_resume)
  190. SET_RUNTIME_PM_OPS(igb_runtime_suspend, igb_runtime_resume,
  191. igb_runtime_idle)
  192. };
  193. #endif
  194. static void igb_shutdown(struct pci_dev *);
  195. static int igb_pci_sriov_configure(struct pci_dev *dev, int num_vfs);
  196. #ifdef CONFIG_IGB_DCA
  197. static int igb_notify_dca(struct notifier_block *, unsigned long, void *);
  198. static struct notifier_block dca_notifier = {
  199. .notifier_call = igb_notify_dca,
  200. .next = NULL,
  201. .priority = 0
  202. };
  203. #endif
  204. #ifdef CONFIG_NET_POLL_CONTROLLER
  205. /* for netdump / net console */
  206. static void igb_netpoll(struct net_device *);
  207. #endif
  208. #ifdef CONFIG_PCI_IOV
  209. static unsigned int max_vfs;
  210. module_param(max_vfs, uint, 0);
  211. MODULE_PARM_DESC(max_vfs, "Maximum number of virtual functions to allocate per physical function");
  212. #endif /* CONFIG_PCI_IOV */
  213. static pci_ers_result_t igb_io_error_detected(struct pci_dev *,
  214. pci_channel_state_t);
  215. static pci_ers_result_t igb_io_slot_reset(struct pci_dev *);
  216. static void igb_io_resume(struct pci_dev *);
  217. static const struct pci_error_handlers igb_err_handler = {
  218. .error_detected = igb_io_error_detected,
  219. .slot_reset = igb_io_slot_reset,
  220. .resume = igb_io_resume,
  221. };
  222. static void igb_init_dmac(struct igb_adapter *adapter, u32 pba);
  223. static struct pci_driver igb_driver = {
  224. .name = igb_driver_name,
  225. .id_table = igb_pci_tbl,
  226. .probe = igb_probe,
  227. .remove = igb_remove,
  228. #ifdef CONFIG_PM
  229. .driver.pm = &igb_pm_ops,
  230. #endif
  231. .shutdown = igb_shutdown,
  232. .sriov_configure = igb_pci_sriov_configure,
  233. .err_handler = &igb_err_handler
  234. };
  235. MODULE_AUTHOR("Intel Corporation, <e1000-devel@lists.sourceforge.net>");
  236. MODULE_DESCRIPTION("Intel(R) Gigabit Ethernet Network Driver");
  237. MODULE_LICENSE("GPL");
  238. MODULE_VERSION(DRV_VERSION);
  239. #define DEFAULT_MSG_ENABLE (NETIF_MSG_DRV|NETIF_MSG_PROBE|NETIF_MSG_LINK)
  240. static int debug = -1;
  241. module_param(debug, int, 0);
  242. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  243. struct igb_reg_info {
  244. u32 ofs;
  245. char *name;
  246. };
  247. static const struct igb_reg_info igb_reg_info_tbl[] = {
  248. /* General Registers */
  249. {E1000_CTRL, "CTRL"},
  250. {E1000_STATUS, "STATUS"},
  251. {E1000_CTRL_EXT, "CTRL_EXT"},
  252. /* Interrupt Registers */
  253. {E1000_ICR, "ICR"},
  254. /* RX Registers */
  255. {E1000_RCTL, "RCTL"},
  256. {E1000_RDLEN(0), "RDLEN"},
  257. {E1000_RDH(0), "RDH"},
  258. {E1000_RDT(0), "RDT"},
  259. {E1000_RXDCTL(0), "RXDCTL"},
  260. {E1000_RDBAL(0), "RDBAL"},
  261. {E1000_RDBAH(0), "RDBAH"},
  262. /* TX Registers */
  263. {E1000_TCTL, "TCTL"},
  264. {E1000_TDBAL(0), "TDBAL"},
  265. {E1000_TDBAH(0), "TDBAH"},
  266. {E1000_TDLEN(0), "TDLEN"},
  267. {E1000_TDH(0), "TDH"},
  268. {E1000_TDT(0), "TDT"},
  269. {E1000_TXDCTL(0), "TXDCTL"},
  270. {E1000_TDFH, "TDFH"},
  271. {E1000_TDFT, "TDFT"},
  272. {E1000_TDFHS, "TDFHS"},
  273. {E1000_TDFPC, "TDFPC"},
  274. /* List Terminator */
  275. {}
  276. };
  277. /* igb_regdump - register printout routine */
  278. static void igb_regdump(struct e1000_hw *hw, struct igb_reg_info *reginfo)
  279. {
  280. int n = 0;
  281. char rname[16];
  282. u32 regs[8];
  283. switch (reginfo->ofs) {
  284. case E1000_RDLEN(0):
  285. for (n = 0; n < 4; n++)
  286. regs[n] = rd32(E1000_RDLEN(n));
  287. break;
  288. case E1000_RDH(0):
  289. for (n = 0; n < 4; n++)
  290. regs[n] = rd32(E1000_RDH(n));
  291. break;
  292. case E1000_RDT(0):
  293. for (n = 0; n < 4; n++)
  294. regs[n] = rd32(E1000_RDT(n));
  295. break;
  296. case E1000_RXDCTL(0):
  297. for (n = 0; n < 4; n++)
  298. regs[n] = rd32(E1000_RXDCTL(n));
  299. break;
  300. case E1000_RDBAL(0):
  301. for (n = 0; n < 4; n++)
  302. regs[n] = rd32(E1000_RDBAL(n));
  303. break;
  304. case E1000_RDBAH(0):
  305. for (n = 0; n < 4; n++)
  306. regs[n] = rd32(E1000_RDBAH(n));
  307. break;
  308. case E1000_TDBAL(0):
  309. for (n = 0; n < 4; n++)
  310. regs[n] = rd32(E1000_RDBAL(n));
  311. break;
  312. case E1000_TDBAH(0):
  313. for (n = 0; n < 4; n++)
  314. regs[n] = rd32(E1000_TDBAH(n));
  315. break;
  316. case E1000_TDLEN(0):
  317. for (n = 0; n < 4; n++)
  318. regs[n] = rd32(E1000_TDLEN(n));
  319. break;
  320. case E1000_TDH(0):
  321. for (n = 0; n < 4; n++)
  322. regs[n] = rd32(E1000_TDH(n));
  323. break;
  324. case E1000_TDT(0):
  325. for (n = 0; n < 4; n++)
  326. regs[n] = rd32(E1000_TDT(n));
  327. break;
  328. case E1000_TXDCTL(0):
  329. for (n = 0; n < 4; n++)
  330. regs[n] = rd32(E1000_TXDCTL(n));
  331. break;
  332. default:
  333. pr_info("%-15s %08x\n", reginfo->name, rd32(reginfo->ofs));
  334. return;
  335. }
  336. snprintf(rname, 16, "%s%s", reginfo->name, "[0-3]");
  337. pr_info("%-15s %08x %08x %08x %08x\n", rname, regs[0], regs[1],
  338. regs[2], regs[3]);
  339. }
  340. /* igb_dump - Print registers, Tx-rings and Rx-rings */
  341. static void igb_dump(struct igb_adapter *adapter)
  342. {
  343. struct net_device *netdev = adapter->netdev;
  344. struct e1000_hw *hw = &adapter->hw;
  345. struct igb_reg_info *reginfo;
  346. struct igb_ring *tx_ring;
  347. union e1000_adv_tx_desc *tx_desc;
  348. struct my_u0 { u64 a; u64 b; } *u0;
  349. struct igb_ring *rx_ring;
  350. union e1000_adv_rx_desc *rx_desc;
  351. u32 staterr;
  352. u16 i, n;
  353. if (!netif_msg_hw(adapter))
  354. return;
  355. /* Print netdevice Info */
  356. if (netdev) {
  357. dev_info(&adapter->pdev->dev, "Net device Info\n");
  358. pr_info("Device Name state trans_start\n");
  359. pr_info("%-15s %016lX %016lX\n", netdev->name,
  360. netdev->state, dev_trans_start(netdev));
  361. }
  362. /* Print Registers */
  363. dev_info(&adapter->pdev->dev, "Register Dump\n");
  364. pr_info(" Register Name Value\n");
  365. for (reginfo = (struct igb_reg_info *)igb_reg_info_tbl;
  366. reginfo->name; reginfo++) {
  367. igb_regdump(hw, reginfo);
  368. }
  369. /* Print TX Ring Summary */
  370. if (!netdev || !netif_running(netdev))
  371. goto exit;
  372. dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
  373. pr_info("Queue [NTU] [NTC] [bi(ntc)->dma ] leng ntw timestamp\n");
  374. for (n = 0; n < adapter->num_tx_queues; n++) {
  375. struct igb_tx_buffer *buffer_info;
  376. tx_ring = adapter->tx_ring[n];
  377. buffer_info = &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
  378. pr_info(" %5d %5X %5X %016llX %04X %p %016llX\n",
  379. n, tx_ring->next_to_use, tx_ring->next_to_clean,
  380. (u64)dma_unmap_addr(buffer_info, dma),
  381. dma_unmap_len(buffer_info, len),
  382. buffer_info->next_to_watch,
  383. (u64)buffer_info->time_stamp);
  384. }
  385. /* Print TX Rings */
  386. if (!netif_msg_tx_done(adapter))
  387. goto rx_ring_summary;
  388. dev_info(&adapter->pdev->dev, "TX Rings Dump\n");
  389. /* Transmit Descriptor Formats
  390. *
  391. * Advanced Transmit Descriptor
  392. * +--------------------------------------------------------------+
  393. * 0 | Buffer Address [63:0] |
  394. * +--------------------------------------------------------------+
  395. * 8 | PAYLEN | PORTS |CC|IDX | STA | DCMD |DTYP|MAC|RSV| DTALEN |
  396. * +--------------------------------------------------------------+
  397. * 63 46 45 40 39 38 36 35 32 31 24 15 0
  398. */
  399. for (n = 0; n < adapter->num_tx_queues; n++) {
  400. tx_ring = adapter->tx_ring[n];
  401. pr_info("------------------------------------\n");
  402. pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
  403. pr_info("------------------------------------\n");
  404. pr_info("T [desc] [address 63:0 ] [PlPOCIStDDM Ln] [bi->dma ] leng ntw timestamp bi->skb\n");
  405. for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
  406. const char *next_desc;
  407. struct igb_tx_buffer *buffer_info;
  408. tx_desc = IGB_TX_DESC(tx_ring, i);
  409. buffer_info = &tx_ring->tx_buffer_info[i];
  410. u0 = (struct my_u0 *)tx_desc;
  411. if (i == tx_ring->next_to_use &&
  412. i == tx_ring->next_to_clean)
  413. next_desc = " NTC/U";
  414. else if (i == tx_ring->next_to_use)
  415. next_desc = " NTU";
  416. else if (i == tx_ring->next_to_clean)
  417. next_desc = " NTC";
  418. else
  419. next_desc = "";
  420. pr_info("T [0x%03X] %016llX %016llX %016llX %04X %p %016llX %p%s\n",
  421. i, le64_to_cpu(u0->a),
  422. le64_to_cpu(u0->b),
  423. (u64)dma_unmap_addr(buffer_info, dma),
  424. dma_unmap_len(buffer_info, len),
  425. buffer_info->next_to_watch,
  426. (u64)buffer_info->time_stamp,
  427. buffer_info->skb, next_desc);
  428. if (netif_msg_pktdata(adapter) && buffer_info->skb)
  429. print_hex_dump(KERN_INFO, "",
  430. DUMP_PREFIX_ADDRESS,
  431. 16, 1, buffer_info->skb->data,
  432. dma_unmap_len(buffer_info, len),
  433. true);
  434. }
  435. }
  436. /* Print RX Rings Summary */
  437. rx_ring_summary:
  438. dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
  439. pr_info("Queue [NTU] [NTC]\n");
  440. for (n = 0; n < adapter->num_rx_queues; n++) {
  441. rx_ring = adapter->rx_ring[n];
  442. pr_info(" %5d %5X %5X\n",
  443. n, rx_ring->next_to_use, rx_ring->next_to_clean);
  444. }
  445. /* Print RX Rings */
  446. if (!netif_msg_rx_status(adapter))
  447. goto exit;
  448. dev_info(&adapter->pdev->dev, "RX Rings Dump\n");
  449. /* Advanced Receive Descriptor (Read) Format
  450. * 63 1 0
  451. * +-----------------------------------------------------+
  452. * 0 | Packet Buffer Address [63:1] |A0/NSE|
  453. * +----------------------------------------------+------+
  454. * 8 | Header Buffer Address [63:1] | DD |
  455. * +-----------------------------------------------------+
  456. *
  457. *
  458. * Advanced Receive Descriptor (Write-Back) Format
  459. *
  460. * 63 48 47 32 31 30 21 20 17 16 4 3 0
  461. * +------------------------------------------------------+
  462. * 0 | Packet IP |SPH| HDR_LEN | RSV|Packet| RSS |
  463. * | Checksum Ident | | | | Type | Type |
  464. * +------------------------------------------------------+
  465. * 8 | VLAN Tag | Length | Extended Error | Extended Status |
  466. * +------------------------------------------------------+
  467. * 63 48 47 32 31 20 19 0
  468. */
  469. for (n = 0; n < adapter->num_rx_queues; n++) {
  470. rx_ring = adapter->rx_ring[n];
  471. pr_info("------------------------------------\n");
  472. pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
  473. pr_info("------------------------------------\n");
  474. pr_info("R [desc] [ PktBuf A0] [ HeadBuf DD] [bi->dma ] [bi->skb] <-- Adv Rx Read format\n");
  475. pr_info("RWB[desc] [PcsmIpSHl PtRs] [vl er S cks ln] ---------------- [bi->skb] <-- Adv Rx Write-Back format\n");
  476. for (i = 0; i < rx_ring->count; i++) {
  477. const char *next_desc;
  478. struct igb_rx_buffer *buffer_info;
  479. buffer_info = &rx_ring->rx_buffer_info[i];
  480. rx_desc = IGB_RX_DESC(rx_ring, i);
  481. u0 = (struct my_u0 *)rx_desc;
  482. staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
  483. if (i == rx_ring->next_to_use)
  484. next_desc = " NTU";
  485. else if (i == rx_ring->next_to_clean)
  486. next_desc = " NTC";
  487. else
  488. next_desc = "";
  489. if (staterr & E1000_RXD_STAT_DD) {
  490. /* Descriptor Done */
  491. pr_info("%s[0x%03X] %016llX %016llX ---------------- %s\n",
  492. "RWB", i,
  493. le64_to_cpu(u0->a),
  494. le64_to_cpu(u0->b),
  495. next_desc);
  496. } else {
  497. pr_info("%s[0x%03X] %016llX %016llX %016llX %s\n",
  498. "R ", i,
  499. le64_to_cpu(u0->a),
  500. le64_to_cpu(u0->b),
  501. (u64)buffer_info->dma,
  502. next_desc);
  503. if (netif_msg_pktdata(adapter) &&
  504. buffer_info->dma && buffer_info->page) {
  505. print_hex_dump(KERN_INFO, "",
  506. DUMP_PREFIX_ADDRESS,
  507. 16, 1,
  508. page_address(buffer_info->page) +
  509. buffer_info->page_offset,
  510. igb_rx_bufsz(rx_ring), true);
  511. }
  512. }
  513. }
  514. }
  515. exit:
  516. return;
  517. }
  518. /**
  519. * igb_get_i2c_data - Reads the I2C SDA data bit
  520. * @hw: pointer to hardware structure
  521. * @i2cctl: Current value of I2CCTL register
  522. *
  523. * Returns the I2C data bit value
  524. **/
  525. static int igb_get_i2c_data(void *data)
  526. {
  527. struct igb_adapter *adapter = (struct igb_adapter *)data;
  528. struct e1000_hw *hw = &adapter->hw;
  529. s32 i2cctl = rd32(E1000_I2CPARAMS);
  530. return !!(i2cctl & E1000_I2C_DATA_IN);
  531. }
  532. /**
  533. * igb_set_i2c_data - Sets the I2C data bit
  534. * @data: pointer to hardware structure
  535. * @state: I2C data value (0 or 1) to set
  536. *
  537. * Sets the I2C data bit
  538. **/
  539. static void igb_set_i2c_data(void *data, int state)
  540. {
  541. struct igb_adapter *adapter = (struct igb_adapter *)data;
  542. struct e1000_hw *hw = &adapter->hw;
  543. s32 i2cctl = rd32(E1000_I2CPARAMS);
  544. if (state)
  545. i2cctl |= E1000_I2C_DATA_OUT;
  546. else
  547. i2cctl &= ~E1000_I2C_DATA_OUT;
  548. i2cctl &= ~E1000_I2C_DATA_OE_N;
  549. i2cctl |= E1000_I2C_CLK_OE_N;
  550. wr32(E1000_I2CPARAMS, i2cctl);
  551. wrfl();
  552. }
  553. /**
  554. * igb_set_i2c_clk - Sets the I2C SCL clock
  555. * @data: pointer to hardware structure
  556. * @state: state to set clock
  557. *
  558. * Sets the I2C clock line to state
  559. **/
  560. static void igb_set_i2c_clk(void *data, int state)
  561. {
  562. struct igb_adapter *adapter = (struct igb_adapter *)data;
  563. struct e1000_hw *hw = &adapter->hw;
  564. s32 i2cctl = rd32(E1000_I2CPARAMS);
  565. if (state) {
  566. i2cctl |= E1000_I2C_CLK_OUT;
  567. i2cctl &= ~E1000_I2C_CLK_OE_N;
  568. } else {
  569. i2cctl &= ~E1000_I2C_CLK_OUT;
  570. i2cctl &= ~E1000_I2C_CLK_OE_N;
  571. }
  572. wr32(E1000_I2CPARAMS, i2cctl);
  573. wrfl();
  574. }
  575. /**
  576. * igb_get_i2c_clk - Gets the I2C SCL clock state
  577. * @data: pointer to hardware structure
  578. *
  579. * Gets the I2C clock state
  580. **/
  581. static int igb_get_i2c_clk(void *data)
  582. {
  583. struct igb_adapter *adapter = (struct igb_adapter *)data;
  584. struct e1000_hw *hw = &adapter->hw;
  585. s32 i2cctl = rd32(E1000_I2CPARAMS);
  586. return !!(i2cctl & E1000_I2C_CLK_IN);
  587. }
  588. static const struct i2c_algo_bit_data igb_i2c_algo = {
  589. .setsda = igb_set_i2c_data,
  590. .setscl = igb_set_i2c_clk,
  591. .getsda = igb_get_i2c_data,
  592. .getscl = igb_get_i2c_clk,
  593. .udelay = 5,
  594. .timeout = 20,
  595. };
  596. /**
  597. * igb_get_hw_dev - return device
  598. * @hw: pointer to hardware structure
  599. *
  600. * used by hardware layer to print debugging information
  601. **/
  602. struct net_device *igb_get_hw_dev(struct e1000_hw *hw)
  603. {
  604. struct igb_adapter *adapter = hw->back;
  605. return adapter->netdev;
  606. }
  607. /**
  608. * igb_init_module - Driver Registration Routine
  609. *
  610. * igb_init_module is the first routine called when the driver is
  611. * loaded. All it does is register with the PCI subsystem.
  612. **/
  613. static int __init igb_init_module(void)
  614. {
  615. int ret;
  616. pr_info("%s - version %s\n",
  617. igb_driver_string, igb_driver_version);
  618. pr_info("%s\n", igb_copyright);
  619. #ifdef CONFIG_IGB_DCA
  620. dca_register_notify(&dca_notifier);
  621. #endif
  622. ret = pci_register_driver(&igb_driver);
  623. return ret;
  624. }
  625. module_init(igb_init_module);
  626. /**
  627. * igb_exit_module - Driver Exit Cleanup Routine
  628. *
  629. * igb_exit_module is called just before the driver is removed
  630. * from memory.
  631. **/
  632. static void __exit igb_exit_module(void)
  633. {
  634. #ifdef CONFIG_IGB_DCA
  635. dca_unregister_notify(&dca_notifier);
  636. #endif
  637. pci_unregister_driver(&igb_driver);
  638. }
  639. module_exit(igb_exit_module);
  640. #define Q_IDX_82576(i) (((i & 0x1) << 3) + (i >> 1))
  641. /**
  642. * igb_cache_ring_register - Descriptor ring to register mapping
  643. * @adapter: board private structure to initialize
  644. *
  645. * Once we know the feature-set enabled for the device, we'll cache
  646. * the register offset the descriptor ring is assigned to.
  647. **/
  648. static void igb_cache_ring_register(struct igb_adapter *adapter)
  649. {
  650. int i = 0, j = 0;
  651. u32 rbase_offset = adapter->vfs_allocated_count;
  652. switch (adapter->hw.mac.type) {
  653. case e1000_82576:
  654. /* The queues are allocated for virtualization such that VF 0
  655. * is allocated queues 0 and 8, VF 1 queues 1 and 9, etc.
  656. * In order to avoid collision we start at the first free queue
  657. * and continue consuming queues in the same sequence
  658. */
  659. if (adapter->vfs_allocated_count) {
  660. for (; i < adapter->rss_queues; i++)
  661. adapter->rx_ring[i]->reg_idx = rbase_offset +
  662. Q_IDX_82576(i);
  663. }
  664. /* Fall through */
  665. case e1000_82575:
  666. case e1000_82580:
  667. case e1000_i350:
  668. case e1000_i354:
  669. case e1000_i210:
  670. case e1000_i211:
  671. /* Fall through */
  672. default:
  673. for (; i < adapter->num_rx_queues; i++)
  674. adapter->rx_ring[i]->reg_idx = rbase_offset + i;
  675. for (; j < adapter->num_tx_queues; j++)
  676. adapter->tx_ring[j]->reg_idx = rbase_offset + j;
  677. break;
  678. }
  679. }
  680. u32 igb_rd32(struct e1000_hw *hw, u32 reg)
  681. {
  682. struct igb_adapter *igb = container_of(hw, struct igb_adapter, hw);
  683. u8 __iomem *hw_addr = ACCESS_ONCE(hw->hw_addr);
  684. u32 value = 0;
  685. if (E1000_REMOVED(hw_addr))
  686. return ~value;
  687. value = readl(&hw_addr[reg]);
  688. /* reads should not return all F's */
  689. if (!(~value) && (!reg || !(~readl(hw_addr)))) {
  690. struct net_device *netdev = igb->netdev;
  691. hw->hw_addr = NULL;
  692. netif_device_detach(netdev);
  693. netdev_err(netdev, "PCIe link lost, device now detached\n");
  694. }
  695. return value;
  696. }
  697. /**
  698. * igb_write_ivar - configure ivar for given MSI-X vector
  699. * @hw: pointer to the HW structure
  700. * @msix_vector: vector number we are allocating to a given ring
  701. * @index: row index of IVAR register to write within IVAR table
  702. * @offset: column offset of in IVAR, should be multiple of 8
  703. *
  704. * This function is intended to handle the writing of the IVAR register
  705. * for adapters 82576 and newer. The IVAR table consists of 2 columns,
  706. * each containing an cause allocation for an Rx and Tx ring, and a
  707. * variable number of rows depending on the number of queues supported.
  708. **/
  709. static void igb_write_ivar(struct e1000_hw *hw, int msix_vector,
  710. int index, int offset)
  711. {
  712. u32 ivar = array_rd32(E1000_IVAR0, index);
  713. /* clear any bits that are currently set */
  714. ivar &= ~((u32)0xFF << offset);
  715. /* write vector and valid bit */
  716. ivar |= (msix_vector | E1000_IVAR_VALID) << offset;
  717. array_wr32(E1000_IVAR0, index, ivar);
  718. }
  719. #define IGB_N0_QUEUE -1
  720. static void igb_assign_vector(struct igb_q_vector *q_vector, int msix_vector)
  721. {
  722. struct igb_adapter *adapter = q_vector->adapter;
  723. struct e1000_hw *hw = &adapter->hw;
  724. int rx_queue = IGB_N0_QUEUE;
  725. int tx_queue = IGB_N0_QUEUE;
  726. u32 msixbm = 0;
  727. if (q_vector->rx.ring)
  728. rx_queue = q_vector->rx.ring->reg_idx;
  729. if (q_vector->tx.ring)
  730. tx_queue = q_vector->tx.ring->reg_idx;
  731. switch (hw->mac.type) {
  732. case e1000_82575:
  733. /* The 82575 assigns vectors using a bitmask, which matches the
  734. * bitmask for the EICR/EIMS/EIMC registers. To assign one
  735. * or more queues to a vector, we write the appropriate bits
  736. * into the MSIXBM register for that vector.
  737. */
  738. if (rx_queue > IGB_N0_QUEUE)
  739. msixbm = E1000_EICR_RX_QUEUE0 << rx_queue;
  740. if (tx_queue > IGB_N0_QUEUE)
  741. msixbm |= E1000_EICR_TX_QUEUE0 << tx_queue;
  742. if (!(adapter->flags & IGB_FLAG_HAS_MSIX) && msix_vector == 0)
  743. msixbm |= E1000_EIMS_OTHER;
  744. array_wr32(E1000_MSIXBM(0), msix_vector, msixbm);
  745. q_vector->eims_value = msixbm;
  746. break;
  747. case e1000_82576:
  748. /* 82576 uses a table that essentially consists of 2 columns
  749. * with 8 rows. The ordering is column-major so we use the
  750. * lower 3 bits as the row index, and the 4th bit as the
  751. * column offset.
  752. */
  753. if (rx_queue > IGB_N0_QUEUE)
  754. igb_write_ivar(hw, msix_vector,
  755. rx_queue & 0x7,
  756. (rx_queue & 0x8) << 1);
  757. if (tx_queue > IGB_N0_QUEUE)
  758. igb_write_ivar(hw, msix_vector,
  759. tx_queue & 0x7,
  760. ((tx_queue & 0x8) << 1) + 8);
  761. q_vector->eims_value = BIT(msix_vector);
  762. break;
  763. case e1000_82580:
  764. case e1000_i350:
  765. case e1000_i354:
  766. case e1000_i210:
  767. case e1000_i211:
  768. /* On 82580 and newer adapters the scheme is similar to 82576
  769. * however instead of ordering column-major we have things
  770. * ordered row-major. So we traverse the table by using
  771. * bit 0 as the column offset, and the remaining bits as the
  772. * row index.
  773. */
  774. if (rx_queue > IGB_N0_QUEUE)
  775. igb_write_ivar(hw, msix_vector,
  776. rx_queue >> 1,
  777. (rx_queue & 0x1) << 4);
  778. if (tx_queue > IGB_N0_QUEUE)
  779. igb_write_ivar(hw, msix_vector,
  780. tx_queue >> 1,
  781. ((tx_queue & 0x1) << 4) + 8);
  782. q_vector->eims_value = BIT(msix_vector);
  783. break;
  784. default:
  785. BUG();
  786. break;
  787. }
  788. /* add q_vector eims value to global eims_enable_mask */
  789. adapter->eims_enable_mask |= q_vector->eims_value;
  790. /* configure q_vector to set itr on first interrupt */
  791. q_vector->set_itr = 1;
  792. }
  793. /**
  794. * igb_configure_msix - Configure MSI-X hardware
  795. * @adapter: board private structure to initialize
  796. *
  797. * igb_configure_msix sets up the hardware to properly
  798. * generate MSI-X interrupts.
  799. **/
  800. static void igb_configure_msix(struct igb_adapter *adapter)
  801. {
  802. u32 tmp;
  803. int i, vector = 0;
  804. struct e1000_hw *hw = &adapter->hw;
  805. adapter->eims_enable_mask = 0;
  806. /* set vector for other causes, i.e. link changes */
  807. switch (hw->mac.type) {
  808. case e1000_82575:
  809. tmp = rd32(E1000_CTRL_EXT);
  810. /* enable MSI-X PBA support*/
  811. tmp |= E1000_CTRL_EXT_PBA_CLR;
  812. /* Auto-Mask interrupts upon ICR read. */
  813. tmp |= E1000_CTRL_EXT_EIAME;
  814. tmp |= E1000_CTRL_EXT_IRCA;
  815. wr32(E1000_CTRL_EXT, tmp);
  816. /* enable msix_other interrupt */
  817. array_wr32(E1000_MSIXBM(0), vector++, E1000_EIMS_OTHER);
  818. adapter->eims_other = E1000_EIMS_OTHER;
  819. break;
  820. case e1000_82576:
  821. case e1000_82580:
  822. case e1000_i350:
  823. case e1000_i354:
  824. case e1000_i210:
  825. case e1000_i211:
  826. /* Turn on MSI-X capability first, or our settings
  827. * won't stick. And it will take days to debug.
  828. */
  829. wr32(E1000_GPIE, E1000_GPIE_MSIX_MODE |
  830. E1000_GPIE_PBA | E1000_GPIE_EIAME |
  831. E1000_GPIE_NSICR);
  832. /* enable msix_other interrupt */
  833. adapter->eims_other = BIT(vector);
  834. tmp = (vector++ | E1000_IVAR_VALID) << 8;
  835. wr32(E1000_IVAR_MISC, tmp);
  836. break;
  837. default:
  838. /* do nothing, since nothing else supports MSI-X */
  839. break;
  840. } /* switch (hw->mac.type) */
  841. adapter->eims_enable_mask |= adapter->eims_other;
  842. for (i = 0; i < adapter->num_q_vectors; i++)
  843. igb_assign_vector(adapter->q_vector[i], vector++);
  844. wrfl();
  845. }
  846. /**
  847. * igb_request_msix - Initialize MSI-X interrupts
  848. * @adapter: board private structure to initialize
  849. *
  850. * igb_request_msix allocates MSI-X vectors and requests interrupts from the
  851. * kernel.
  852. **/
  853. static int igb_request_msix(struct igb_adapter *adapter)
  854. {
  855. struct net_device *netdev = adapter->netdev;
  856. int i, err = 0, vector = 0, free_vector = 0;
  857. err = request_irq(adapter->msix_entries[vector].vector,
  858. igb_msix_other, 0, netdev->name, adapter);
  859. if (err)
  860. goto err_out;
  861. for (i = 0; i < adapter->num_q_vectors; i++) {
  862. struct igb_q_vector *q_vector = adapter->q_vector[i];
  863. vector++;
  864. q_vector->itr_register = adapter->io_addr + E1000_EITR(vector);
  865. if (q_vector->rx.ring && q_vector->tx.ring)
  866. sprintf(q_vector->name, "%s-TxRx-%u", netdev->name,
  867. q_vector->rx.ring->queue_index);
  868. else if (q_vector->tx.ring)
  869. sprintf(q_vector->name, "%s-tx-%u", netdev->name,
  870. q_vector->tx.ring->queue_index);
  871. else if (q_vector->rx.ring)
  872. sprintf(q_vector->name, "%s-rx-%u", netdev->name,
  873. q_vector->rx.ring->queue_index);
  874. else
  875. sprintf(q_vector->name, "%s-unused", netdev->name);
  876. err = request_irq(adapter->msix_entries[vector].vector,
  877. igb_msix_ring, 0, q_vector->name,
  878. q_vector);
  879. if (err)
  880. goto err_free;
  881. }
  882. igb_configure_msix(adapter);
  883. return 0;
  884. err_free:
  885. /* free already assigned IRQs */
  886. free_irq(adapter->msix_entries[free_vector++].vector, adapter);
  887. vector--;
  888. for (i = 0; i < vector; i++) {
  889. free_irq(adapter->msix_entries[free_vector++].vector,
  890. adapter->q_vector[i]);
  891. }
  892. err_out:
  893. return err;
  894. }
  895. /**
  896. * igb_free_q_vector - Free memory allocated for specific interrupt vector
  897. * @adapter: board private structure to initialize
  898. * @v_idx: Index of vector to be freed
  899. *
  900. * This function frees the memory allocated to the q_vector.
  901. **/
  902. static void igb_free_q_vector(struct igb_adapter *adapter, int v_idx)
  903. {
  904. struct igb_q_vector *q_vector = adapter->q_vector[v_idx];
  905. adapter->q_vector[v_idx] = NULL;
  906. /* igb_get_stats64() might access the rings on this vector,
  907. * we must wait a grace period before freeing it.
  908. */
  909. if (q_vector)
  910. kfree_rcu(q_vector, rcu);
  911. }
  912. /**
  913. * igb_reset_q_vector - Reset config for interrupt vector
  914. * @adapter: board private structure to initialize
  915. * @v_idx: Index of vector to be reset
  916. *
  917. * If NAPI is enabled it will delete any references to the
  918. * NAPI struct. This is preparation for igb_free_q_vector.
  919. **/
  920. static void igb_reset_q_vector(struct igb_adapter *adapter, int v_idx)
  921. {
  922. struct igb_q_vector *q_vector = adapter->q_vector[v_idx];
  923. /* Coming from igb_set_interrupt_capability, the vectors are not yet
  924. * allocated. So, q_vector is NULL so we should stop here.
  925. */
  926. if (!q_vector)
  927. return;
  928. if (q_vector->tx.ring)
  929. adapter->tx_ring[q_vector->tx.ring->queue_index] = NULL;
  930. if (q_vector->rx.ring)
  931. adapter->rx_ring[q_vector->rx.ring->queue_index] = NULL;
  932. netif_napi_del(&q_vector->napi);
  933. }
  934. static void igb_reset_interrupt_capability(struct igb_adapter *adapter)
  935. {
  936. int v_idx = adapter->num_q_vectors;
  937. if (adapter->flags & IGB_FLAG_HAS_MSIX)
  938. pci_disable_msix(adapter->pdev);
  939. else if (adapter->flags & IGB_FLAG_HAS_MSI)
  940. pci_disable_msi(adapter->pdev);
  941. while (v_idx--)
  942. igb_reset_q_vector(adapter, v_idx);
  943. }
  944. /**
  945. * igb_free_q_vectors - Free memory allocated for interrupt vectors
  946. * @adapter: board private structure to initialize
  947. *
  948. * This function frees the memory allocated to the q_vectors. In addition if
  949. * NAPI is enabled it will delete any references to the NAPI struct prior
  950. * to freeing the q_vector.
  951. **/
  952. static void igb_free_q_vectors(struct igb_adapter *adapter)
  953. {
  954. int v_idx = adapter->num_q_vectors;
  955. adapter->num_tx_queues = 0;
  956. adapter->num_rx_queues = 0;
  957. adapter->num_q_vectors = 0;
  958. while (v_idx--) {
  959. igb_reset_q_vector(adapter, v_idx);
  960. igb_free_q_vector(adapter, v_idx);
  961. }
  962. }
  963. /**
  964. * igb_clear_interrupt_scheme - reset the device to a state of no interrupts
  965. * @adapter: board private structure to initialize
  966. *
  967. * This function resets the device so that it has 0 Rx queues, Tx queues, and
  968. * MSI-X interrupts allocated.
  969. */
  970. static void igb_clear_interrupt_scheme(struct igb_adapter *adapter)
  971. {
  972. igb_free_q_vectors(adapter);
  973. igb_reset_interrupt_capability(adapter);
  974. }
  975. /**
  976. * igb_set_interrupt_capability - set MSI or MSI-X if supported
  977. * @adapter: board private structure to initialize
  978. * @msix: boolean value of MSIX capability
  979. *
  980. * Attempt to configure interrupts using the best available
  981. * capabilities of the hardware and kernel.
  982. **/
  983. static void igb_set_interrupt_capability(struct igb_adapter *adapter, bool msix)
  984. {
  985. int err;
  986. int numvecs, i;
  987. if (!msix)
  988. goto msi_only;
  989. adapter->flags |= IGB_FLAG_HAS_MSIX;
  990. /* Number of supported queues. */
  991. adapter->num_rx_queues = adapter->rss_queues;
  992. if (adapter->vfs_allocated_count)
  993. adapter->num_tx_queues = 1;
  994. else
  995. adapter->num_tx_queues = adapter->rss_queues;
  996. /* start with one vector for every Rx queue */
  997. numvecs = adapter->num_rx_queues;
  998. /* if Tx handler is separate add 1 for every Tx queue */
  999. if (!(adapter->flags & IGB_FLAG_QUEUE_PAIRS))
  1000. numvecs += adapter->num_tx_queues;
  1001. /* store the number of vectors reserved for queues */
  1002. adapter->num_q_vectors = numvecs;
  1003. /* add 1 vector for link status interrupts */
  1004. numvecs++;
  1005. for (i = 0; i < numvecs; i++)
  1006. adapter->msix_entries[i].entry = i;
  1007. err = pci_enable_msix_range(adapter->pdev,
  1008. adapter->msix_entries,
  1009. numvecs,
  1010. numvecs);
  1011. if (err > 0)
  1012. return;
  1013. igb_reset_interrupt_capability(adapter);
  1014. /* If we can't do MSI-X, try MSI */
  1015. msi_only:
  1016. adapter->flags &= ~IGB_FLAG_HAS_MSIX;
  1017. #ifdef CONFIG_PCI_IOV
  1018. /* disable SR-IOV for non MSI-X configurations */
  1019. if (adapter->vf_data) {
  1020. struct e1000_hw *hw = &adapter->hw;
  1021. /* disable iov and allow time for transactions to clear */
  1022. pci_disable_sriov(adapter->pdev);
  1023. msleep(500);
  1024. kfree(adapter->vf_data);
  1025. adapter->vf_data = NULL;
  1026. wr32(E1000_IOVCTL, E1000_IOVCTL_REUSE_VFQ);
  1027. wrfl();
  1028. msleep(100);
  1029. dev_info(&adapter->pdev->dev, "IOV Disabled\n");
  1030. }
  1031. #endif
  1032. adapter->vfs_allocated_count = 0;
  1033. adapter->rss_queues = 1;
  1034. adapter->flags |= IGB_FLAG_QUEUE_PAIRS;
  1035. adapter->num_rx_queues = 1;
  1036. adapter->num_tx_queues = 1;
  1037. adapter->num_q_vectors = 1;
  1038. if (!pci_enable_msi(adapter->pdev))
  1039. adapter->flags |= IGB_FLAG_HAS_MSI;
  1040. }
  1041. static void igb_add_ring(struct igb_ring *ring,
  1042. struct igb_ring_container *head)
  1043. {
  1044. head->ring = ring;
  1045. head->count++;
  1046. }
  1047. /**
  1048. * igb_alloc_q_vector - Allocate memory for a single interrupt vector
  1049. * @adapter: board private structure to initialize
  1050. * @v_count: q_vectors allocated on adapter, used for ring interleaving
  1051. * @v_idx: index of vector in adapter struct
  1052. * @txr_count: total number of Tx rings to allocate
  1053. * @txr_idx: index of first Tx ring to allocate
  1054. * @rxr_count: total number of Rx rings to allocate
  1055. * @rxr_idx: index of first Rx ring to allocate
  1056. *
  1057. * We allocate one q_vector. If allocation fails we return -ENOMEM.
  1058. **/
  1059. static int igb_alloc_q_vector(struct igb_adapter *adapter,
  1060. int v_count, int v_idx,
  1061. int txr_count, int txr_idx,
  1062. int rxr_count, int rxr_idx)
  1063. {
  1064. struct igb_q_vector *q_vector;
  1065. struct igb_ring *ring;
  1066. int ring_count, size;
  1067. /* igb only supports 1 Tx and/or 1 Rx queue per vector */
  1068. if (txr_count > 1 || rxr_count > 1)
  1069. return -ENOMEM;
  1070. ring_count = txr_count + rxr_count;
  1071. size = sizeof(struct igb_q_vector) +
  1072. (sizeof(struct igb_ring) * ring_count);
  1073. /* allocate q_vector and rings */
  1074. q_vector = adapter->q_vector[v_idx];
  1075. if (!q_vector) {
  1076. q_vector = kzalloc(size, GFP_KERNEL);
  1077. } else if (size > ksize(q_vector)) {
  1078. kfree_rcu(q_vector, rcu);
  1079. q_vector = kzalloc(size, GFP_KERNEL);
  1080. } else {
  1081. memset(q_vector, 0, size);
  1082. }
  1083. if (!q_vector)
  1084. return -ENOMEM;
  1085. /* initialize NAPI */
  1086. netif_napi_add(adapter->netdev, &q_vector->napi,
  1087. igb_poll, 64);
  1088. /* tie q_vector and adapter together */
  1089. adapter->q_vector[v_idx] = q_vector;
  1090. q_vector->adapter = adapter;
  1091. /* initialize work limits */
  1092. q_vector->tx.work_limit = adapter->tx_work_limit;
  1093. /* initialize ITR configuration */
  1094. q_vector->itr_register = adapter->io_addr + E1000_EITR(0);
  1095. q_vector->itr_val = IGB_START_ITR;
  1096. /* initialize pointer to rings */
  1097. ring = q_vector->ring;
  1098. /* intialize ITR */
  1099. if (rxr_count) {
  1100. /* rx or rx/tx vector */
  1101. if (!adapter->rx_itr_setting || adapter->rx_itr_setting > 3)
  1102. q_vector->itr_val = adapter->rx_itr_setting;
  1103. } else {
  1104. /* tx only vector */
  1105. if (!adapter->tx_itr_setting || adapter->tx_itr_setting > 3)
  1106. q_vector->itr_val = adapter->tx_itr_setting;
  1107. }
  1108. if (txr_count) {
  1109. /* assign generic ring traits */
  1110. ring->dev = &adapter->pdev->dev;
  1111. ring->netdev = adapter->netdev;
  1112. /* configure backlink on ring */
  1113. ring->q_vector = q_vector;
  1114. /* update q_vector Tx values */
  1115. igb_add_ring(ring, &q_vector->tx);
  1116. /* For 82575, context index must be unique per ring. */
  1117. if (adapter->hw.mac.type == e1000_82575)
  1118. set_bit(IGB_RING_FLAG_TX_CTX_IDX, &ring->flags);
  1119. /* apply Tx specific ring traits */
  1120. ring->count = adapter->tx_ring_count;
  1121. ring->queue_index = txr_idx;
  1122. u64_stats_init(&ring->tx_syncp);
  1123. u64_stats_init(&ring->tx_syncp2);
  1124. /* assign ring to adapter */
  1125. adapter->tx_ring[txr_idx] = ring;
  1126. /* push pointer to next ring */
  1127. ring++;
  1128. }
  1129. if (rxr_count) {
  1130. /* assign generic ring traits */
  1131. ring->dev = &adapter->pdev->dev;
  1132. ring->netdev = adapter->netdev;
  1133. /* configure backlink on ring */
  1134. ring->q_vector = q_vector;
  1135. /* update q_vector Rx values */
  1136. igb_add_ring(ring, &q_vector->rx);
  1137. /* set flag indicating ring supports SCTP checksum offload */
  1138. if (adapter->hw.mac.type >= e1000_82576)
  1139. set_bit(IGB_RING_FLAG_RX_SCTP_CSUM, &ring->flags);
  1140. /* On i350, i354, i210, and i211, loopback VLAN packets
  1141. * have the tag byte-swapped.
  1142. */
  1143. if (adapter->hw.mac.type >= e1000_i350)
  1144. set_bit(IGB_RING_FLAG_RX_LB_VLAN_BSWAP, &ring->flags);
  1145. /* apply Rx specific ring traits */
  1146. ring->count = adapter->rx_ring_count;
  1147. ring->queue_index = rxr_idx;
  1148. u64_stats_init(&ring->rx_syncp);
  1149. /* assign ring to adapter */
  1150. adapter->rx_ring[rxr_idx] = ring;
  1151. }
  1152. return 0;
  1153. }
  1154. /**
  1155. * igb_alloc_q_vectors - Allocate memory for interrupt vectors
  1156. * @adapter: board private structure to initialize
  1157. *
  1158. * We allocate one q_vector per queue interrupt. If allocation fails we
  1159. * return -ENOMEM.
  1160. **/
  1161. static int igb_alloc_q_vectors(struct igb_adapter *adapter)
  1162. {
  1163. int q_vectors = adapter->num_q_vectors;
  1164. int rxr_remaining = adapter->num_rx_queues;
  1165. int txr_remaining = adapter->num_tx_queues;
  1166. int rxr_idx = 0, txr_idx = 0, v_idx = 0;
  1167. int err;
  1168. if (q_vectors >= (rxr_remaining + txr_remaining)) {
  1169. for (; rxr_remaining; v_idx++) {
  1170. err = igb_alloc_q_vector(adapter, q_vectors, v_idx,
  1171. 0, 0, 1, rxr_idx);
  1172. if (err)
  1173. goto err_out;
  1174. /* update counts and index */
  1175. rxr_remaining--;
  1176. rxr_idx++;
  1177. }
  1178. }
  1179. for (; v_idx < q_vectors; v_idx++) {
  1180. int rqpv = DIV_ROUND_UP(rxr_remaining, q_vectors - v_idx);
  1181. int tqpv = DIV_ROUND_UP(txr_remaining, q_vectors - v_idx);
  1182. err = igb_alloc_q_vector(adapter, q_vectors, v_idx,
  1183. tqpv, txr_idx, rqpv, rxr_idx);
  1184. if (err)
  1185. goto err_out;
  1186. /* update counts and index */
  1187. rxr_remaining -= rqpv;
  1188. txr_remaining -= tqpv;
  1189. rxr_idx++;
  1190. txr_idx++;
  1191. }
  1192. return 0;
  1193. err_out:
  1194. adapter->num_tx_queues = 0;
  1195. adapter->num_rx_queues = 0;
  1196. adapter->num_q_vectors = 0;
  1197. while (v_idx--)
  1198. igb_free_q_vector(adapter, v_idx);
  1199. return -ENOMEM;
  1200. }
  1201. /**
  1202. * igb_init_interrupt_scheme - initialize interrupts, allocate queues/vectors
  1203. * @adapter: board private structure to initialize
  1204. * @msix: boolean value of MSIX capability
  1205. *
  1206. * This function initializes the interrupts and allocates all of the queues.
  1207. **/
  1208. static int igb_init_interrupt_scheme(struct igb_adapter *adapter, bool msix)
  1209. {
  1210. struct pci_dev *pdev = adapter->pdev;
  1211. int err;
  1212. igb_set_interrupt_capability(adapter, msix);
  1213. err = igb_alloc_q_vectors(adapter);
  1214. if (err) {
  1215. dev_err(&pdev->dev, "Unable to allocate memory for vectors\n");
  1216. goto err_alloc_q_vectors;
  1217. }
  1218. igb_cache_ring_register(adapter);
  1219. return 0;
  1220. err_alloc_q_vectors:
  1221. igb_reset_interrupt_capability(adapter);
  1222. return err;
  1223. }
  1224. /**
  1225. * igb_request_irq - initialize interrupts
  1226. * @adapter: board private structure to initialize
  1227. *
  1228. * Attempts to configure interrupts using the best available
  1229. * capabilities of the hardware and kernel.
  1230. **/
  1231. static int igb_request_irq(struct igb_adapter *adapter)
  1232. {
  1233. struct net_device *netdev = adapter->netdev;
  1234. struct pci_dev *pdev = adapter->pdev;
  1235. int err = 0;
  1236. if (adapter->flags & IGB_FLAG_HAS_MSIX) {
  1237. err = igb_request_msix(adapter);
  1238. if (!err)
  1239. goto request_done;
  1240. /* fall back to MSI */
  1241. igb_free_all_tx_resources(adapter);
  1242. igb_free_all_rx_resources(adapter);
  1243. igb_clear_interrupt_scheme(adapter);
  1244. err = igb_init_interrupt_scheme(adapter, false);
  1245. if (err)
  1246. goto request_done;
  1247. igb_setup_all_tx_resources(adapter);
  1248. igb_setup_all_rx_resources(adapter);
  1249. igb_configure(adapter);
  1250. }
  1251. igb_assign_vector(adapter->q_vector[0], 0);
  1252. if (adapter->flags & IGB_FLAG_HAS_MSI) {
  1253. err = request_irq(pdev->irq, igb_intr_msi, 0,
  1254. netdev->name, adapter);
  1255. if (!err)
  1256. goto request_done;
  1257. /* fall back to legacy interrupts */
  1258. igb_reset_interrupt_capability(adapter);
  1259. adapter->flags &= ~IGB_FLAG_HAS_MSI;
  1260. }
  1261. err = request_irq(pdev->irq, igb_intr, IRQF_SHARED,
  1262. netdev->name, adapter);
  1263. if (err)
  1264. dev_err(&pdev->dev, "Error %d getting interrupt\n",
  1265. err);
  1266. request_done:
  1267. return err;
  1268. }
  1269. static void igb_free_irq(struct igb_adapter *adapter)
  1270. {
  1271. if (adapter->flags & IGB_FLAG_HAS_MSIX) {
  1272. int vector = 0, i;
  1273. free_irq(adapter->msix_entries[vector++].vector, adapter);
  1274. for (i = 0; i < adapter->num_q_vectors; i++)
  1275. free_irq(adapter->msix_entries[vector++].vector,
  1276. adapter->q_vector[i]);
  1277. } else {
  1278. free_irq(adapter->pdev->irq, adapter);
  1279. }
  1280. }
  1281. /**
  1282. * igb_irq_disable - Mask off interrupt generation on the NIC
  1283. * @adapter: board private structure
  1284. **/
  1285. static void igb_irq_disable(struct igb_adapter *adapter)
  1286. {
  1287. struct e1000_hw *hw = &adapter->hw;
  1288. /* we need to be careful when disabling interrupts. The VFs are also
  1289. * mapped into these registers and so clearing the bits can cause
  1290. * issues on the VF drivers so we only need to clear what we set
  1291. */
  1292. if (adapter->flags & IGB_FLAG_HAS_MSIX) {
  1293. u32 regval = rd32(E1000_EIAM);
  1294. wr32(E1000_EIAM, regval & ~adapter->eims_enable_mask);
  1295. wr32(E1000_EIMC, adapter->eims_enable_mask);
  1296. regval = rd32(E1000_EIAC);
  1297. wr32(E1000_EIAC, regval & ~adapter->eims_enable_mask);
  1298. }
  1299. wr32(E1000_IAM, 0);
  1300. wr32(E1000_IMC, ~0);
  1301. wrfl();
  1302. if (adapter->flags & IGB_FLAG_HAS_MSIX) {
  1303. int i;
  1304. for (i = 0; i < adapter->num_q_vectors; i++)
  1305. synchronize_irq(adapter->msix_entries[i].vector);
  1306. } else {
  1307. synchronize_irq(adapter->pdev->irq);
  1308. }
  1309. }
  1310. /**
  1311. * igb_irq_enable - Enable default interrupt generation settings
  1312. * @adapter: board private structure
  1313. **/
  1314. static void igb_irq_enable(struct igb_adapter *adapter)
  1315. {
  1316. struct e1000_hw *hw = &adapter->hw;
  1317. if (adapter->flags & IGB_FLAG_HAS_MSIX) {
  1318. u32 ims = E1000_IMS_LSC | E1000_IMS_DOUTSYNC | E1000_IMS_DRSTA;
  1319. u32 regval = rd32(E1000_EIAC);
  1320. wr32(E1000_EIAC, regval | adapter->eims_enable_mask);
  1321. regval = rd32(E1000_EIAM);
  1322. wr32(E1000_EIAM, regval | adapter->eims_enable_mask);
  1323. wr32(E1000_EIMS, adapter->eims_enable_mask);
  1324. if (adapter->vfs_allocated_count) {
  1325. wr32(E1000_MBVFIMR, 0xFF);
  1326. ims |= E1000_IMS_VMMB;
  1327. }
  1328. wr32(E1000_IMS, ims);
  1329. } else {
  1330. wr32(E1000_IMS, IMS_ENABLE_MASK |
  1331. E1000_IMS_DRSTA);
  1332. wr32(E1000_IAM, IMS_ENABLE_MASK |
  1333. E1000_IMS_DRSTA);
  1334. }
  1335. }
  1336. static void igb_update_mng_vlan(struct igb_adapter *adapter)
  1337. {
  1338. struct e1000_hw *hw = &adapter->hw;
  1339. u16 pf_id = adapter->vfs_allocated_count;
  1340. u16 vid = adapter->hw.mng_cookie.vlan_id;
  1341. u16 old_vid = adapter->mng_vlan_id;
  1342. if (hw->mng_cookie.status & E1000_MNG_DHCP_COOKIE_STATUS_VLAN) {
  1343. /* add VID to filter table */
  1344. igb_vfta_set(hw, vid, pf_id, true, true);
  1345. adapter->mng_vlan_id = vid;
  1346. } else {
  1347. adapter->mng_vlan_id = IGB_MNG_VLAN_NONE;
  1348. }
  1349. if ((old_vid != (u16)IGB_MNG_VLAN_NONE) &&
  1350. (vid != old_vid) &&
  1351. !test_bit(old_vid, adapter->active_vlans)) {
  1352. /* remove VID from filter table */
  1353. igb_vfta_set(hw, vid, pf_id, false, true);
  1354. }
  1355. }
  1356. /**
  1357. * igb_release_hw_control - release control of the h/w to f/w
  1358. * @adapter: address of board private structure
  1359. *
  1360. * igb_release_hw_control resets CTRL_EXT:DRV_LOAD bit.
  1361. * For ASF and Pass Through versions of f/w this means that the
  1362. * driver is no longer loaded.
  1363. **/
  1364. static void igb_release_hw_control(struct igb_adapter *adapter)
  1365. {
  1366. struct e1000_hw *hw = &adapter->hw;
  1367. u32 ctrl_ext;
  1368. /* Let firmware take over control of h/w */
  1369. ctrl_ext = rd32(E1000_CTRL_EXT);
  1370. wr32(E1000_CTRL_EXT,
  1371. ctrl_ext & ~E1000_CTRL_EXT_DRV_LOAD);
  1372. }
  1373. /**
  1374. * igb_get_hw_control - get control of the h/w from f/w
  1375. * @adapter: address of board private structure
  1376. *
  1377. * igb_get_hw_control sets CTRL_EXT:DRV_LOAD bit.
  1378. * For ASF and Pass Through versions of f/w this means that
  1379. * the driver is loaded.
  1380. **/
  1381. static void igb_get_hw_control(struct igb_adapter *adapter)
  1382. {
  1383. struct e1000_hw *hw = &adapter->hw;
  1384. u32 ctrl_ext;
  1385. /* Let firmware know the driver has taken over */
  1386. ctrl_ext = rd32(E1000_CTRL_EXT);
  1387. wr32(E1000_CTRL_EXT,
  1388. ctrl_ext | E1000_CTRL_EXT_DRV_LOAD);
  1389. }
  1390. /**
  1391. * igb_configure - configure the hardware for RX and TX
  1392. * @adapter: private board structure
  1393. **/
  1394. static void igb_configure(struct igb_adapter *adapter)
  1395. {
  1396. struct net_device *netdev = adapter->netdev;
  1397. int i;
  1398. igb_get_hw_control(adapter);
  1399. igb_set_rx_mode(netdev);
  1400. igb_restore_vlan(adapter);
  1401. igb_setup_tctl(adapter);
  1402. igb_setup_mrqc(adapter);
  1403. igb_setup_rctl(adapter);
  1404. igb_nfc_filter_restore(adapter);
  1405. igb_configure_tx(adapter);
  1406. igb_configure_rx(adapter);
  1407. igb_rx_fifo_flush_82575(&adapter->hw);
  1408. /* call igb_desc_unused which always leaves
  1409. * at least 1 descriptor unused to make sure
  1410. * next_to_use != next_to_clean
  1411. */
  1412. for (i = 0; i < adapter->num_rx_queues; i++) {
  1413. struct igb_ring *ring = adapter->rx_ring[i];
  1414. igb_alloc_rx_buffers(ring, igb_desc_unused(ring));
  1415. }
  1416. }
  1417. /**
  1418. * igb_power_up_link - Power up the phy/serdes link
  1419. * @adapter: address of board private structure
  1420. **/
  1421. void igb_power_up_link(struct igb_adapter *adapter)
  1422. {
  1423. igb_reset_phy(&adapter->hw);
  1424. if (adapter->hw.phy.media_type == e1000_media_type_copper)
  1425. igb_power_up_phy_copper(&adapter->hw);
  1426. else
  1427. igb_power_up_serdes_link_82575(&adapter->hw);
  1428. igb_setup_link(&adapter->hw);
  1429. }
  1430. /**
  1431. * igb_power_down_link - Power down the phy/serdes link
  1432. * @adapter: address of board private structure
  1433. */
  1434. static void igb_power_down_link(struct igb_adapter *adapter)
  1435. {
  1436. if (adapter->hw.phy.media_type == e1000_media_type_copper)
  1437. igb_power_down_phy_copper_82575(&adapter->hw);
  1438. else
  1439. igb_shutdown_serdes_link_82575(&adapter->hw);
  1440. }
  1441. /**
  1442. * Detect and switch function for Media Auto Sense
  1443. * @adapter: address of the board private structure
  1444. **/
  1445. static void igb_check_swap_media(struct igb_adapter *adapter)
  1446. {
  1447. struct e1000_hw *hw = &adapter->hw;
  1448. u32 ctrl_ext, connsw;
  1449. bool swap_now = false;
  1450. ctrl_ext = rd32(E1000_CTRL_EXT);
  1451. connsw = rd32(E1000_CONNSW);
  1452. /* need to live swap if current media is copper and we have fiber/serdes
  1453. * to go to.
  1454. */
  1455. if ((hw->phy.media_type == e1000_media_type_copper) &&
  1456. (!(connsw & E1000_CONNSW_AUTOSENSE_EN))) {
  1457. swap_now = true;
  1458. } else if (!(connsw & E1000_CONNSW_SERDESD)) {
  1459. /* copper signal takes time to appear */
  1460. if (adapter->copper_tries < 4) {
  1461. adapter->copper_tries++;
  1462. connsw |= E1000_CONNSW_AUTOSENSE_CONF;
  1463. wr32(E1000_CONNSW, connsw);
  1464. return;
  1465. } else {
  1466. adapter->copper_tries = 0;
  1467. if ((connsw & E1000_CONNSW_PHYSD) &&
  1468. (!(connsw & E1000_CONNSW_PHY_PDN))) {
  1469. swap_now = true;
  1470. connsw &= ~E1000_CONNSW_AUTOSENSE_CONF;
  1471. wr32(E1000_CONNSW, connsw);
  1472. }
  1473. }
  1474. }
  1475. if (!swap_now)
  1476. return;
  1477. switch (hw->phy.media_type) {
  1478. case e1000_media_type_copper:
  1479. netdev_info(adapter->netdev,
  1480. "MAS: changing media to fiber/serdes\n");
  1481. ctrl_ext |=
  1482. E1000_CTRL_EXT_LINK_MODE_PCIE_SERDES;
  1483. adapter->flags |= IGB_FLAG_MEDIA_RESET;
  1484. adapter->copper_tries = 0;
  1485. break;
  1486. case e1000_media_type_internal_serdes:
  1487. case e1000_media_type_fiber:
  1488. netdev_info(adapter->netdev,
  1489. "MAS: changing media to copper\n");
  1490. ctrl_ext &=
  1491. ~E1000_CTRL_EXT_LINK_MODE_PCIE_SERDES;
  1492. adapter->flags |= IGB_FLAG_MEDIA_RESET;
  1493. break;
  1494. default:
  1495. /* shouldn't get here during regular operation */
  1496. netdev_err(adapter->netdev,
  1497. "AMS: Invalid media type found, returning\n");
  1498. break;
  1499. }
  1500. wr32(E1000_CTRL_EXT, ctrl_ext);
  1501. }
  1502. /**
  1503. * igb_up - Open the interface and prepare it to handle traffic
  1504. * @adapter: board private structure
  1505. **/
  1506. int igb_up(struct igb_adapter *adapter)
  1507. {
  1508. struct e1000_hw *hw = &adapter->hw;
  1509. int i;
  1510. /* hardware has been reset, we need to reload some things */
  1511. igb_configure(adapter);
  1512. clear_bit(__IGB_DOWN, &adapter->state);
  1513. for (i = 0; i < adapter->num_q_vectors; i++)
  1514. napi_enable(&(adapter->q_vector[i]->napi));
  1515. if (adapter->flags & IGB_FLAG_HAS_MSIX)
  1516. igb_configure_msix(adapter);
  1517. else
  1518. igb_assign_vector(adapter->q_vector[0], 0);
  1519. /* Clear any pending interrupts. */
  1520. rd32(E1000_ICR);
  1521. igb_irq_enable(adapter);
  1522. /* notify VFs that reset has been completed */
  1523. if (adapter->vfs_allocated_count) {
  1524. u32 reg_data = rd32(E1000_CTRL_EXT);
  1525. reg_data |= E1000_CTRL_EXT_PFRSTD;
  1526. wr32(E1000_CTRL_EXT, reg_data);
  1527. }
  1528. netif_tx_start_all_queues(adapter->netdev);
  1529. /* start the watchdog. */
  1530. hw->mac.get_link_status = 1;
  1531. schedule_work(&adapter->watchdog_task);
  1532. if ((adapter->flags & IGB_FLAG_EEE) &&
  1533. (!hw->dev_spec._82575.eee_disable))
  1534. adapter->eee_advert = MDIO_EEE_100TX | MDIO_EEE_1000T;
  1535. return 0;
  1536. }
  1537. void igb_down(struct igb_adapter *adapter)
  1538. {
  1539. struct net_device *netdev = adapter->netdev;
  1540. struct e1000_hw *hw = &adapter->hw;
  1541. u32 tctl, rctl;
  1542. int i;
  1543. /* signal that we're down so the interrupt handler does not
  1544. * reschedule our watchdog timer
  1545. */
  1546. set_bit(__IGB_DOWN, &adapter->state);
  1547. /* disable receives in the hardware */
  1548. rctl = rd32(E1000_RCTL);
  1549. wr32(E1000_RCTL, rctl & ~E1000_RCTL_EN);
  1550. /* flush and sleep below */
  1551. netif_carrier_off(netdev);
  1552. netif_tx_stop_all_queues(netdev);
  1553. /* disable transmits in the hardware */
  1554. tctl = rd32(E1000_TCTL);
  1555. tctl &= ~E1000_TCTL_EN;
  1556. wr32(E1000_TCTL, tctl);
  1557. /* flush both disables and wait for them to finish */
  1558. wrfl();
  1559. usleep_range(10000, 11000);
  1560. igb_irq_disable(adapter);
  1561. adapter->flags &= ~IGB_FLAG_NEED_LINK_UPDATE;
  1562. for (i = 0; i < adapter->num_q_vectors; i++) {
  1563. if (adapter->q_vector[i]) {
  1564. napi_synchronize(&adapter->q_vector[i]->napi);
  1565. napi_disable(&adapter->q_vector[i]->napi);
  1566. }
  1567. }
  1568. del_timer_sync(&adapter->watchdog_timer);
  1569. del_timer_sync(&adapter->phy_info_timer);
  1570. /* record the stats before reset*/
  1571. spin_lock(&adapter->stats64_lock);
  1572. igb_update_stats(adapter, &adapter->stats64);
  1573. spin_unlock(&adapter->stats64_lock);
  1574. adapter->link_speed = 0;
  1575. adapter->link_duplex = 0;
  1576. if (!pci_channel_offline(adapter->pdev))
  1577. igb_reset(adapter);
  1578. /* clear VLAN promisc flag so VFTA will be updated if necessary */
  1579. adapter->flags &= ~IGB_FLAG_VLAN_PROMISC;
  1580. igb_clean_all_tx_rings(adapter);
  1581. igb_clean_all_rx_rings(adapter);
  1582. #ifdef CONFIG_IGB_DCA
  1583. /* since we reset the hardware DCA settings were cleared */
  1584. igb_setup_dca(adapter);
  1585. #endif
  1586. }
  1587. void igb_reinit_locked(struct igb_adapter *adapter)
  1588. {
  1589. WARN_ON(in_interrupt());
  1590. while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
  1591. usleep_range(1000, 2000);
  1592. igb_down(adapter);
  1593. igb_up(adapter);
  1594. clear_bit(__IGB_RESETTING, &adapter->state);
  1595. }
  1596. /** igb_enable_mas - Media Autosense re-enable after swap
  1597. *
  1598. * @adapter: adapter struct
  1599. **/
  1600. static void igb_enable_mas(struct igb_adapter *adapter)
  1601. {
  1602. struct e1000_hw *hw = &adapter->hw;
  1603. u32 connsw = rd32(E1000_CONNSW);
  1604. /* configure for SerDes media detect */
  1605. if ((hw->phy.media_type == e1000_media_type_copper) &&
  1606. (!(connsw & E1000_CONNSW_SERDESD))) {
  1607. connsw |= E1000_CONNSW_ENRGSRC;
  1608. connsw |= E1000_CONNSW_AUTOSENSE_EN;
  1609. wr32(E1000_CONNSW, connsw);
  1610. wrfl();
  1611. }
  1612. }
  1613. void igb_reset(struct igb_adapter *adapter)
  1614. {
  1615. struct pci_dev *pdev = adapter->pdev;
  1616. struct e1000_hw *hw = &adapter->hw;
  1617. struct e1000_mac_info *mac = &hw->mac;
  1618. struct e1000_fc_info *fc = &hw->fc;
  1619. u32 pba, hwm;
  1620. /* Repartition Pba for greater than 9k mtu
  1621. * To take effect CTRL.RST is required.
  1622. */
  1623. switch (mac->type) {
  1624. case e1000_i350:
  1625. case e1000_i354:
  1626. case e1000_82580:
  1627. pba = rd32(E1000_RXPBS);
  1628. pba = igb_rxpbs_adjust_82580(pba);
  1629. break;
  1630. case e1000_82576:
  1631. pba = rd32(E1000_RXPBS);
  1632. pba &= E1000_RXPBS_SIZE_MASK_82576;
  1633. break;
  1634. case e1000_82575:
  1635. case e1000_i210:
  1636. case e1000_i211:
  1637. default:
  1638. pba = E1000_PBA_34K;
  1639. break;
  1640. }
  1641. if (mac->type == e1000_82575) {
  1642. u32 min_rx_space, min_tx_space, needed_tx_space;
  1643. /* write Rx PBA so that hardware can report correct Tx PBA */
  1644. wr32(E1000_PBA, pba);
  1645. /* To maintain wire speed transmits, the Tx FIFO should be
  1646. * large enough to accommodate two full transmit packets,
  1647. * rounded up to the next 1KB and expressed in KB. Likewise,
  1648. * the Rx FIFO should be large enough to accommodate at least
  1649. * one full receive packet and is similarly rounded up and
  1650. * expressed in KB.
  1651. */
  1652. min_rx_space = DIV_ROUND_UP(MAX_JUMBO_FRAME_SIZE, 1024);
  1653. /* The Tx FIFO also stores 16 bytes of information about the Tx
  1654. * but don't include Ethernet FCS because hardware appends it.
  1655. * We only need to round down to the nearest 512 byte block
  1656. * count since the value we care about is 2 frames, not 1.
  1657. */
  1658. min_tx_space = adapter->max_frame_size;
  1659. min_tx_space += sizeof(union e1000_adv_tx_desc) - ETH_FCS_LEN;
  1660. min_tx_space = DIV_ROUND_UP(min_tx_space, 512);
  1661. /* upper 16 bits has Tx packet buffer allocation size in KB */
  1662. needed_tx_space = min_tx_space - (rd32(E1000_PBA) >> 16);
  1663. /* If current Tx allocation is less than the min Tx FIFO size,
  1664. * and the min Tx FIFO size is less than the current Rx FIFO
  1665. * allocation, take space away from current Rx allocation.
  1666. */
  1667. if (needed_tx_space < pba) {
  1668. pba -= needed_tx_space;
  1669. /* if short on Rx space, Rx wins and must trump Tx
  1670. * adjustment
  1671. */
  1672. if (pba < min_rx_space)
  1673. pba = min_rx_space;
  1674. }
  1675. /* adjust PBA for jumbo frames */
  1676. wr32(E1000_PBA, pba);
  1677. }
  1678. /* flow control settings
  1679. * The high water mark must be low enough to fit one full frame
  1680. * after transmitting the pause frame. As such we must have enough
  1681. * space to allow for us to complete our current transmit and then
  1682. * receive the frame that is in progress from the link partner.
  1683. * Set it to:
  1684. * - the full Rx FIFO size minus one full Tx plus one full Rx frame
  1685. */
  1686. hwm = (pba << 10) - (adapter->max_frame_size + MAX_JUMBO_FRAME_SIZE);
  1687. fc->high_water = hwm & 0xFFFFFFF0; /* 16-byte granularity */
  1688. fc->low_water = fc->high_water - 16;
  1689. fc->pause_time = 0xFFFF;
  1690. fc->send_xon = 1;
  1691. fc->current_mode = fc->requested_mode;
  1692. /* disable receive for all VFs and wait one second */
  1693. if (adapter->vfs_allocated_count) {
  1694. int i;
  1695. for (i = 0 ; i < adapter->vfs_allocated_count; i++)
  1696. adapter->vf_data[i].flags &= IGB_VF_FLAG_PF_SET_MAC;
  1697. /* ping all the active vfs to let them know we are going down */
  1698. igb_ping_all_vfs(adapter);
  1699. /* disable transmits and receives */
  1700. wr32(E1000_VFRE, 0);
  1701. wr32(E1000_VFTE, 0);
  1702. }
  1703. /* Allow time for pending master requests to run */
  1704. hw->mac.ops.reset_hw(hw);
  1705. wr32(E1000_WUC, 0);
  1706. if (adapter->flags & IGB_FLAG_MEDIA_RESET) {
  1707. /* need to resetup here after media swap */
  1708. adapter->ei.get_invariants(hw);
  1709. adapter->flags &= ~IGB_FLAG_MEDIA_RESET;
  1710. }
  1711. if ((mac->type == e1000_82575) &&
  1712. (adapter->flags & IGB_FLAG_MAS_ENABLE)) {
  1713. igb_enable_mas(adapter);
  1714. }
  1715. if (hw->mac.ops.init_hw(hw))
  1716. dev_err(&pdev->dev, "Hardware Error\n");
  1717. /* Flow control settings reset on hardware reset, so guarantee flow
  1718. * control is off when forcing speed.
  1719. */
  1720. if (!hw->mac.autoneg)
  1721. igb_force_mac_fc(hw);
  1722. igb_init_dmac(adapter, pba);
  1723. #ifdef CONFIG_IGB_HWMON
  1724. /* Re-initialize the thermal sensor on i350 devices. */
  1725. if (!test_bit(__IGB_DOWN, &adapter->state)) {
  1726. if (mac->type == e1000_i350 && hw->bus.func == 0) {
  1727. /* If present, re-initialize the external thermal sensor
  1728. * interface.
  1729. */
  1730. if (adapter->ets)
  1731. mac->ops.init_thermal_sensor_thresh(hw);
  1732. }
  1733. }
  1734. #endif
  1735. /* Re-establish EEE setting */
  1736. if (hw->phy.media_type == e1000_media_type_copper) {
  1737. switch (mac->type) {
  1738. case e1000_i350:
  1739. case e1000_i210:
  1740. case e1000_i211:
  1741. igb_set_eee_i350(hw, true, true);
  1742. break;
  1743. case e1000_i354:
  1744. igb_set_eee_i354(hw, true, true);
  1745. break;
  1746. default:
  1747. break;
  1748. }
  1749. }
  1750. if (!netif_running(adapter->netdev))
  1751. igb_power_down_link(adapter);
  1752. igb_update_mng_vlan(adapter);
  1753. /* Enable h/w to recognize an 802.1Q VLAN Ethernet packet */
  1754. wr32(E1000_VET, ETHERNET_IEEE_VLAN_TYPE);
  1755. /* Re-enable PTP, where applicable. */
  1756. if (adapter->ptp_flags & IGB_PTP_ENABLED)
  1757. igb_ptp_reset(adapter);
  1758. igb_get_phy_info(hw);
  1759. }
  1760. static netdev_features_t igb_fix_features(struct net_device *netdev,
  1761. netdev_features_t features)
  1762. {
  1763. /* Since there is no support for separate Rx/Tx vlan accel
  1764. * enable/disable make sure Tx flag is always in same state as Rx.
  1765. */
  1766. if (features & NETIF_F_HW_VLAN_CTAG_RX)
  1767. features |= NETIF_F_HW_VLAN_CTAG_TX;
  1768. else
  1769. features &= ~NETIF_F_HW_VLAN_CTAG_TX;
  1770. return features;
  1771. }
  1772. static int igb_set_features(struct net_device *netdev,
  1773. netdev_features_t features)
  1774. {
  1775. netdev_features_t changed = netdev->features ^ features;
  1776. struct igb_adapter *adapter = netdev_priv(netdev);
  1777. if (changed & NETIF_F_HW_VLAN_CTAG_RX)
  1778. igb_vlan_mode(netdev, features);
  1779. if (!(changed & (NETIF_F_RXALL | NETIF_F_NTUPLE)))
  1780. return 0;
  1781. if (!(features & NETIF_F_NTUPLE)) {
  1782. struct hlist_node *node2;
  1783. struct igb_nfc_filter *rule;
  1784. spin_lock(&adapter->nfc_lock);
  1785. hlist_for_each_entry_safe(rule, node2,
  1786. &adapter->nfc_filter_list, nfc_node) {
  1787. igb_erase_filter(adapter, rule);
  1788. hlist_del(&rule->nfc_node);
  1789. kfree(rule);
  1790. }
  1791. spin_unlock(&adapter->nfc_lock);
  1792. adapter->nfc_filter_count = 0;
  1793. }
  1794. netdev->features = features;
  1795. if (netif_running(netdev))
  1796. igb_reinit_locked(adapter);
  1797. else
  1798. igb_reset(adapter);
  1799. return 0;
  1800. }
  1801. static int igb_ndo_fdb_add(struct ndmsg *ndm, struct nlattr *tb[],
  1802. struct net_device *dev,
  1803. const unsigned char *addr, u16 vid,
  1804. u16 flags)
  1805. {
  1806. /* guarantee we can provide a unique filter for the unicast address */
  1807. if (is_unicast_ether_addr(addr) || is_link_local_ether_addr(addr)) {
  1808. struct igb_adapter *adapter = netdev_priv(dev);
  1809. struct e1000_hw *hw = &adapter->hw;
  1810. int vfn = adapter->vfs_allocated_count;
  1811. int rar_entries = hw->mac.rar_entry_count - (vfn + 1);
  1812. if (netdev_uc_count(dev) >= rar_entries)
  1813. return -ENOMEM;
  1814. }
  1815. return ndo_dflt_fdb_add(ndm, tb, dev, addr, vid, flags);
  1816. }
  1817. #define IGB_MAX_MAC_HDR_LEN 127
  1818. #define IGB_MAX_NETWORK_HDR_LEN 511
  1819. static netdev_features_t
  1820. igb_features_check(struct sk_buff *skb, struct net_device *dev,
  1821. netdev_features_t features)
  1822. {
  1823. unsigned int network_hdr_len, mac_hdr_len;
  1824. /* Make certain the headers can be described by a context descriptor */
  1825. mac_hdr_len = skb_network_header(skb) - skb->data;
  1826. if (unlikely(mac_hdr_len > IGB_MAX_MAC_HDR_LEN))
  1827. return features & ~(NETIF_F_HW_CSUM |
  1828. NETIF_F_SCTP_CRC |
  1829. NETIF_F_HW_VLAN_CTAG_TX |
  1830. NETIF_F_TSO |
  1831. NETIF_F_TSO6);
  1832. network_hdr_len = skb_checksum_start(skb) - skb_network_header(skb);
  1833. if (unlikely(network_hdr_len > IGB_MAX_NETWORK_HDR_LEN))
  1834. return features & ~(NETIF_F_HW_CSUM |
  1835. NETIF_F_SCTP_CRC |
  1836. NETIF_F_TSO |
  1837. NETIF_F_TSO6);
  1838. /* We can only support IPV4 TSO in tunnels if we can mangle the
  1839. * inner IP ID field, so strip TSO if MANGLEID is not supported.
  1840. */
  1841. if (skb->encapsulation && !(features & NETIF_F_TSO_MANGLEID))
  1842. features &= ~NETIF_F_TSO;
  1843. return features;
  1844. }
  1845. static const struct net_device_ops igb_netdev_ops = {
  1846. .ndo_open = igb_open,
  1847. .ndo_stop = igb_close,
  1848. .ndo_start_xmit = igb_xmit_frame,
  1849. .ndo_get_stats64 = igb_get_stats64,
  1850. .ndo_set_rx_mode = igb_set_rx_mode,
  1851. .ndo_set_mac_address = igb_set_mac,
  1852. .ndo_change_mtu = igb_change_mtu,
  1853. .ndo_do_ioctl = igb_ioctl,
  1854. .ndo_tx_timeout = igb_tx_timeout,
  1855. .ndo_validate_addr = eth_validate_addr,
  1856. .ndo_vlan_rx_add_vid = igb_vlan_rx_add_vid,
  1857. .ndo_vlan_rx_kill_vid = igb_vlan_rx_kill_vid,
  1858. .ndo_set_vf_mac = igb_ndo_set_vf_mac,
  1859. .ndo_set_vf_vlan = igb_ndo_set_vf_vlan,
  1860. .ndo_set_vf_rate = igb_ndo_set_vf_bw,
  1861. .ndo_set_vf_spoofchk = igb_ndo_set_vf_spoofchk,
  1862. .ndo_get_vf_config = igb_ndo_get_vf_config,
  1863. #ifdef CONFIG_NET_POLL_CONTROLLER
  1864. .ndo_poll_controller = igb_netpoll,
  1865. #endif
  1866. .ndo_fix_features = igb_fix_features,
  1867. .ndo_set_features = igb_set_features,
  1868. .ndo_fdb_add = igb_ndo_fdb_add,
  1869. .ndo_features_check = igb_features_check,
  1870. };
  1871. /**
  1872. * igb_set_fw_version - Configure version string for ethtool
  1873. * @adapter: adapter struct
  1874. **/
  1875. void igb_set_fw_version(struct igb_adapter *adapter)
  1876. {
  1877. struct e1000_hw *hw = &adapter->hw;
  1878. struct e1000_fw_version fw;
  1879. igb_get_fw_version(hw, &fw);
  1880. switch (hw->mac.type) {
  1881. case e1000_i210:
  1882. case e1000_i211:
  1883. if (!(igb_get_flash_presence_i210(hw))) {
  1884. snprintf(adapter->fw_version,
  1885. sizeof(adapter->fw_version),
  1886. "%2d.%2d-%d",
  1887. fw.invm_major, fw.invm_minor,
  1888. fw.invm_img_type);
  1889. break;
  1890. }
  1891. /* fall through */
  1892. default:
  1893. /* if option is rom valid, display its version too */
  1894. if (fw.or_valid) {
  1895. snprintf(adapter->fw_version,
  1896. sizeof(adapter->fw_version),
  1897. "%d.%d, 0x%08x, %d.%d.%d",
  1898. fw.eep_major, fw.eep_minor, fw.etrack_id,
  1899. fw.or_major, fw.or_build, fw.or_patch);
  1900. /* no option rom */
  1901. } else if (fw.etrack_id != 0X0000) {
  1902. snprintf(adapter->fw_version,
  1903. sizeof(adapter->fw_version),
  1904. "%d.%d, 0x%08x",
  1905. fw.eep_major, fw.eep_minor, fw.etrack_id);
  1906. } else {
  1907. snprintf(adapter->fw_version,
  1908. sizeof(adapter->fw_version),
  1909. "%d.%d.%d",
  1910. fw.eep_major, fw.eep_minor, fw.eep_build);
  1911. }
  1912. break;
  1913. }
  1914. }
  1915. /**
  1916. * igb_init_mas - init Media Autosense feature if enabled in the NVM
  1917. *
  1918. * @adapter: adapter struct
  1919. **/
  1920. static void igb_init_mas(struct igb_adapter *adapter)
  1921. {
  1922. struct e1000_hw *hw = &adapter->hw;
  1923. u16 eeprom_data;
  1924. hw->nvm.ops.read(hw, NVM_COMPAT, 1, &eeprom_data);
  1925. switch (hw->bus.func) {
  1926. case E1000_FUNC_0:
  1927. if (eeprom_data & IGB_MAS_ENABLE_0) {
  1928. adapter->flags |= IGB_FLAG_MAS_ENABLE;
  1929. netdev_info(adapter->netdev,
  1930. "MAS: Enabling Media Autosense for port %d\n",
  1931. hw->bus.func);
  1932. }
  1933. break;
  1934. case E1000_FUNC_1:
  1935. if (eeprom_data & IGB_MAS_ENABLE_1) {
  1936. adapter->flags |= IGB_FLAG_MAS_ENABLE;
  1937. netdev_info(adapter->netdev,
  1938. "MAS: Enabling Media Autosense for port %d\n",
  1939. hw->bus.func);
  1940. }
  1941. break;
  1942. case E1000_FUNC_2:
  1943. if (eeprom_data & IGB_MAS_ENABLE_2) {
  1944. adapter->flags |= IGB_FLAG_MAS_ENABLE;
  1945. netdev_info(adapter->netdev,
  1946. "MAS: Enabling Media Autosense for port %d\n",
  1947. hw->bus.func);
  1948. }
  1949. break;
  1950. case E1000_FUNC_3:
  1951. if (eeprom_data & IGB_MAS_ENABLE_3) {
  1952. adapter->flags |= IGB_FLAG_MAS_ENABLE;
  1953. netdev_info(adapter->netdev,
  1954. "MAS: Enabling Media Autosense for port %d\n",
  1955. hw->bus.func);
  1956. }
  1957. break;
  1958. default:
  1959. /* Shouldn't get here */
  1960. netdev_err(adapter->netdev,
  1961. "MAS: Invalid port configuration, returning\n");
  1962. break;
  1963. }
  1964. }
  1965. /**
  1966. * igb_init_i2c - Init I2C interface
  1967. * @adapter: pointer to adapter structure
  1968. **/
  1969. static s32 igb_init_i2c(struct igb_adapter *adapter)
  1970. {
  1971. s32 status = 0;
  1972. /* I2C interface supported on i350 devices */
  1973. if (adapter->hw.mac.type != e1000_i350)
  1974. return 0;
  1975. /* Initialize the i2c bus which is controlled by the registers.
  1976. * This bus will use the i2c_algo_bit structue that implements
  1977. * the protocol through toggling of the 4 bits in the register.
  1978. */
  1979. adapter->i2c_adap.owner = THIS_MODULE;
  1980. adapter->i2c_algo = igb_i2c_algo;
  1981. adapter->i2c_algo.data = adapter;
  1982. adapter->i2c_adap.algo_data = &adapter->i2c_algo;
  1983. adapter->i2c_adap.dev.parent = &adapter->pdev->dev;
  1984. strlcpy(adapter->i2c_adap.name, "igb BB",
  1985. sizeof(adapter->i2c_adap.name));
  1986. status = i2c_bit_add_bus(&adapter->i2c_adap);
  1987. return status;
  1988. }
  1989. /**
  1990. * igb_probe - Device Initialization Routine
  1991. * @pdev: PCI device information struct
  1992. * @ent: entry in igb_pci_tbl
  1993. *
  1994. * Returns 0 on success, negative on failure
  1995. *
  1996. * igb_probe initializes an adapter identified by a pci_dev structure.
  1997. * The OS initialization, configuring of the adapter private structure,
  1998. * and a hardware reset occur.
  1999. **/
  2000. static int igb_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  2001. {
  2002. struct net_device *netdev;
  2003. struct igb_adapter *adapter;
  2004. struct e1000_hw *hw;
  2005. u16 eeprom_data = 0;
  2006. s32 ret_val;
  2007. static int global_quad_port_a; /* global quad port a indication */
  2008. const struct e1000_info *ei = igb_info_tbl[ent->driver_data];
  2009. int err, pci_using_dac;
  2010. u8 part_str[E1000_PBANUM_LENGTH];
  2011. /* Catch broken hardware that put the wrong VF device ID in
  2012. * the PCIe SR-IOV capability.
  2013. */
  2014. if (pdev->is_virtfn) {
  2015. WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
  2016. pci_name(pdev), pdev->vendor, pdev->device);
  2017. return -EINVAL;
  2018. }
  2019. err = pci_enable_device_mem(pdev);
  2020. if (err)
  2021. return err;
  2022. pci_using_dac = 0;
  2023. err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
  2024. if (!err) {
  2025. pci_using_dac = 1;
  2026. } else {
  2027. err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
  2028. if (err) {
  2029. dev_err(&pdev->dev,
  2030. "No usable DMA configuration, aborting\n");
  2031. goto err_dma;
  2032. }
  2033. }
  2034. err = pci_request_mem_regions(pdev, igb_driver_name);
  2035. if (err)
  2036. goto err_pci_reg;
  2037. pci_enable_pcie_error_reporting(pdev);
  2038. pci_set_master(pdev);
  2039. pci_save_state(pdev);
  2040. err = -ENOMEM;
  2041. netdev = alloc_etherdev_mq(sizeof(struct igb_adapter),
  2042. IGB_MAX_TX_QUEUES);
  2043. if (!netdev)
  2044. goto err_alloc_etherdev;
  2045. SET_NETDEV_DEV(netdev, &pdev->dev);
  2046. pci_set_drvdata(pdev, netdev);
  2047. adapter = netdev_priv(netdev);
  2048. adapter->netdev = netdev;
  2049. adapter->pdev = pdev;
  2050. hw = &adapter->hw;
  2051. hw->back = adapter;
  2052. adapter->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
  2053. err = -EIO;
  2054. adapter->io_addr = pci_iomap(pdev, 0, 0);
  2055. if (!adapter->io_addr)
  2056. goto err_ioremap;
  2057. /* hw->hw_addr can be altered, we'll use adapter->io_addr for unmap */
  2058. hw->hw_addr = adapter->io_addr;
  2059. netdev->netdev_ops = &igb_netdev_ops;
  2060. igb_set_ethtool_ops(netdev);
  2061. netdev->watchdog_timeo = 5 * HZ;
  2062. strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
  2063. netdev->mem_start = pci_resource_start(pdev, 0);
  2064. netdev->mem_end = pci_resource_end(pdev, 0);
  2065. /* PCI config space info */
  2066. hw->vendor_id = pdev->vendor;
  2067. hw->device_id = pdev->device;
  2068. hw->revision_id = pdev->revision;
  2069. hw->subsystem_vendor_id = pdev->subsystem_vendor;
  2070. hw->subsystem_device_id = pdev->subsystem_device;
  2071. /* Copy the default MAC, PHY and NVM function pointers */
  2072. memcpy(&hw->mac.ops, ei->mac_ops, sizeof(hw->mac.ops));
  2073. memcpy(&hw->phy.ops, ei->phy_ops, sizeof(hw->phy.ops));
  2074. memcpy(&hw->nvm.ops, ei->nvm_ops, sizeof(hw->nvm.ops));
  2075. /* Initialize skew-specific constants */
  2076. err = ei->get_invariants(hw);
  2077. if (err)
  2078. goto err_sw_init;
  2079. /* setup the private structure */
  2080. err = igb_sw_init(adapter);
  2081. if (err)
  2082. goto err_sw_init;
  2083. igb_get_bus_info_pcie(hw);
  2084. hw->phy.autoneg_wait_to_complete = false;
  2085. /* Copper options */
  2086. if (hw->phy.media_type == e1000_media_type_copper) {
  2087. hw->phy.mdix = AUTO_ALL_MODES;
  2088. hw->phy.disable_polarity_correction = false;
  2089. hw->phy.ms_type = e1000_ms_hw_default;
  2090. }
  2091. if (igb_check_reset_block(hw))
  2092. dev_info(&pdev->dev,
  2093. "PHY reset is blocked due to SOL/IDER session.\n");
  2094. /* features is initialized to 0 in allocation, it might have bits
  2095. * set by igb_sw_init so we should use an or instead of an
  2096. * assignment.
  2097. */
  2098. netdev->features |= NETIF_F_SG |
  2099. NETIF_F_TSO |
  2100. NETIF_F_TSO6 |
  2101. NETIF_F_RXHASH |
  2102. NETIF_F_RXCSUM |
  2103. NETIF_F_HW_CSUM;
  2104. if (hw->mac.type >= e1000_82576)
  2105. netdev->features |= NETIF_F_SCTP_CRC;
  2106. #define IGB_GSO_PARTIAL_FEATURES (NETIF_F_GSO_GRE | \
  2107. NETIF_F_GSO_GRE_CSUM | \
  2108. NETIF_F_GSO_IPXIP4 | \
  2109. NETIF_F_GSO_IPXIP6 | \
  2110. NETIF_F_GSO_UDP_TUNNEL | \
  2111. NETIF_F_GSO_UDP_TUNNEL_CSUM)
  2112. netdev->gso_partial_features = IGB_GSO_PARTIAL_FEATURES;
  2113. netdev->features |= NETIF_F_GSO_PARTIAL | IGB_GSO_PARTIAL_FEATURES;
  2114. /* copy netdev features into list of user selectable features */
  2115. netdev->hw_features |= netdev->features |
  2116. NETIF_F_HW_VLAN_CTAG_RX |
  2117. NETIF_F_HW_VLAN_CTAG_TX |
  2118. NETIF_F_RXALL;
  2119. if (hw->mac.type >= e1000_i350)
  2120. netdev->hw_features |= NETIF_F_NTUPLE;
  2121. if (pci_using_dac)
  2122. netdev->features |= NETIF_F_HIGHDMA;
  2123. netdev->vlan_features |= netdev->features | NETIF_F_TSO_MANGLEID;
  2124. netdev->mpls_features |= NETIF_F_HW_CSUM;
  2125. netdev->hw_enc_features |= netdev->vlan_features;
  2126. /* set this bit last since it cannot be part of vlan_features */
  2127. netdev->features |= NETIF_F_HW_VLAN_CTAG_FILTER |
  2128. NETIF_F_HW_VLAN_CTAG_RX |
  2129. NETIF_F_HW_VLAN_CTAG_TX;
  2130. netdev->priv_flags |= IFF_SUPP_NOFCS;
  2131. netdev->priv_flags |= IFF_UNICAST_FLT;
  2132. /* MTU range: 68 - 9216 */
  2133. netdev->min_mtu = ETH_MIN_MTU;
  2134. netdev->max_mtu = MAX_STD_JUMBO_FRAME_SIZE;
  2135. adapter->en_mng_pt = igb_enable_mng_pass_thru(hw);
  2136. /* before reading the NVM, reset the controller to put the device in a
  2137. * known good starting state
  2138. */
  2139. hw->mac.ops.reset_hw(hw);
  2140. /* make sure the NVM is good , i211/i210 parts can have special NVM
  2141. * that doesn't contain a checksum
  2142. */
  2143. switch (hw->mac.type) {
  2144. case e1000_i210:
  2145. case e1000_i211:
  2146. if (igb_get_flash_presence_i210(hw)) {
  2147. if (hw->nvm.ops.validate(hw) < 0) {
  2148. dev_err(&pdev->dev,
  2149. "The NVM Checksum Is Not Valid\n");
  2150. err = -EIO;
  2151. goto err_eeprom;
  2152. }
  2153. }
  2154. break;
  2155. default:
  2156. if (hw->nvm.ops.validate(hw) < 0) {
  2157. dev_err(&pdev->dev, "The NVM Checksum Is Not Valid\n");
  2158. err = -EIO;
  2159. goto err_eeprom;
  2160. }
  2161. break;
  2162. }
  2163. if (eth_platform_get_mac_address(&pdev->dev, hw->mac.addr)) {
  2164. /* copy the MAC address out of the NVM */
  2165. if (hw->mac.ops.read_mac_addr(hw))
  2166. dev_err(&pdev->dev, "NVM Read Error\n");
  2167. }
  2168. memcpy(netdev->dev_addr, hw->mac.addr, netdev->addr_len);
  2169. if (!is_valid_ether_addr(netdev->dev_addr)) {
  2170. dev_err(&pdev->dev, "Invalid MAC Address\n");
  2171. err = -EIO;
  2172. goto err_eeprom;
  2173. }
  2174. /* get firmware version for ethtool -i */
  2175. igb_set_fw_version(adapter);
  2176. /* configure RXPBSIZE and TXPBSIZE */
  2177. if (hw->mac.type == e1000_i210) {
  2178. wr32(E1000_RXPBS, I210_RXPBSIZE_DEFAULT);
  2179. wr32(E1000_TXPBS, I210_TXPBSIZE_DEFAULT);
  2180. }
  2181. setup_timer(&adapter->watchdog_timer, igb_watchdog,
  2182. (unsigned long) adapter);
  2183. setup_timer(&adapter->phy_info_timer, igb_update_phy_info,
  2184. (unsigned long) adapter);
  2185. INIT_WORK(&adapter->reset_task, igb_reset_task);
  2186. INIT_WORK(&adapter->watchdog_task, igb_watchdog_task);
  2187. /* Initialize link properties that are user-changeable */
  2188. adapter->fc_autoneg = true;
  2189. hw->mac.autoneg = true;
  2190. hw->phy.autoneg_advertised = 0x2f;
  2191. hw->fc.requested_mode = e1000_fc_default;
  2192. hw->fc.current_mode = e1000_fc_default;
  2193. igb_validate_mdi_setting(hw);
  2194. /* By default, support wake on port A */
  2195. if (hw->bus.func == 0)
  2196. adapter->flags |= IGB_FLAG_WOL_SUPPORTED;
  2197. /* Check the NVM for wake support on non-port A ports */
  2198. if (hw->mac.type >= e1000_82580)
  2199. hw->nvm.ops.read(hw, NVM_INIT_CONTROL3_PORT_A +
  2200. NVM_82580_LAN_FUNC_OFFSET(hw->bus.func), 1,
  2201. &eeprom_data);
  2202. else if (hw->bus.func == 1)
  2203. hw->nvm.ops.read(hw, NVM_INIT_CONTROL3_PORT_B, 1, &eeprom_data);
  2204. if (eeprom_data & IGB_EEPROM_APME)
  2205. adapter->flags |= IGB_FLAG_WOL_SUPPORTED;
  2206. /* now that we have the eeprom settings, apply the special cases where
  2207. * the eeprom may be wrong or the board simply won't support wake on
  2208. * lan on a particular port
  2209. */
  2210. switch (pdev->device) {
  2211. case E1000_DEV_ID_82575GB_QUAD_COPPER:
  2212. adapter->flags &= ~IGB_FLAG_WOL_SUPPORTED;
  2213. break;
  2214. case E1000_DEV_ID_82575EB_FIBER_SERDES:
  2215. case E1000_DEV_ID_82576_FIBER:
  2216. case E1000_DEV_ID_82576_SERDES:
  2217. /* Wake events only supported on port A for dual fiber
  2218. * regardless of eeprom setting
  2219. */
  2220. if (rd32(E1000_STATUS) & E1000_STATUS_FUNC_1)
  2221. adapter->flags &= ~IGB_FLAG_WOL_SUPPORTED;
  2222. break;
  2223. case E1000_DEV_ID_82576_QUAD_COPPER:
  2224. case E1000_DEV_ID_82576_QUAD_COPPER_ET2:
  2225. /* if quad port adapter, disable WoL on all but port A */
  2226. if (global_quad_port_a != 0)
  2227. adapter->flags &= ~IGB_FLAG_WOL_SUPPORTED;
  2228. else
  2229. adapter->flags |= IGB_FLAG_QUAD_PORT_A;
  2230. /* Reset for multiple quad port adapters */
  2231. if (++global_quad_port_a == 4)
  2232. global_quad_port_a = 0;
  2233. break;
  2234. default:
  2235. /* If the device can't wake, don't set software support */
  2236. if (!device_can_wakeup(&adapter->pdev->dev))
  2237. adapter->flags &= ~IGB_FLAG_WOL_SUPPORTED;
  2238. }
  2239. /* initialize the wol settings based on the eeprom settings */
  2240. if (adapter->flags & IGB_FLAG_WOL_SUPPORTED)
  2241. adapter->wol |= E1000_WUFC_MAG;
  2242. /* Some vendors want WoL disabled by default, but still supported */
  2243. if ((hw->mac.type == e1000_i350) &&
  2244. (pdev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
  2245. adapter->flags |= IGB_FLAG_WOL_SUPPORTED;
  2246. adapter->wol = 0;
  2247. }
  2248. /* Some vendors want the ability to Use the EEPROM setting as
  2249. * enable/disable only, and not for capability
  2250. */
  2251. if (((hw->mac.type == e1000_i350) ||
  2252. (hw->mac.type == e1000_i354)) &&
  2253. (pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)) {
  2254. adapter->flags |= IGB_FLAG_WOL_SUPPORTED;
  2255. adapter->wol = 0;
  2256. }
  2257. if (hw->mac.type == e1000_i350) {
  2258. if (((pdev->subsystem_device == 0x5001) ||
  2259. (pdev->subsystem_device == 0x5002)) &&
  2260. (hw->bus.func == 0)) {
  2261. adapter->flags |= IGB_FLAG_WOL_SUPPORTED;
  2262. adapter->wol = 0;
  2263. }
  2264. if (pdev->subsystem_device == 0x1F52)
  2265. adapter->flags |= IGB_FLAG_WOL_SUPPORTED;
  2266. }
  2267. device_set_wakeup_enable(&adapter->pdev->dev,
  2268. adapter->flags & IGB_FLAG_WOL_SUPPORTED);
  2269. /* reset the hardware with the new settings */
  2270. igb_reset(adapter);
  2271. /* Init the I2C interface */
  2272. err = igb_init_i2c(adapter);
  2273. if (err) {
  2274. dev_err(&pdev->dev, "failed to init i2c interface\n");
  2275. goto err_eeprom;
  2276. }
  2277. /* let the f/w know that the h/w is now under the control of the
  2278. * driver.
  2279. */
  2280. igb_get_hw_control(adapter);
  2281. strcpy(netdev->name, "eth%d");
  2282. err = register_netdev(netdev);
  2283. if (err)
  2284. goto err_register;
  2285. /* carrier off reporting is important to ethtool even BEFORE open */
  2286. netif_carrier_off(netdev);
  2287. #ifdef CONFIG_IGB_DCA
  2288. if (dca_add_requester(&pdev->dev) == 0) {
  2289. adapter->flags |= IGB_FLAG_DCA_ENABLED;
  2290. dev_info(&pdev->dev, "DCA enabled\n");
  2291. igb_setup_dca(adapter);
  2292. }
  2293. #endif
  2294. #ifdef CONFIG_IGB_HWMON
  2295. /* Initialize the thermal sensor on i350 devices. */
  2296. if (hw->mac.type == e1000_i350 && hw->bus.func == 0) {
  2297. u16 ets_word;
  2298. /* Read the NVM to determine if this i350 device supports an
  2299. * external thermal sensor.
  2300. */
  2301. hw->nvm.ops.read(hw, NVM_ETS_CFG, 1, &ets_word);
  2302. if (ets_word != 0x0000 && ets_word != 0xFFFF)
  2303. adapter->ets = true;
  2304. else
  2305. adapter->ets = false;
  2306. if (igb_sysfs_init(adapter))
  2307. dev_err(&pdev->dev,
  2308. "failed to allocate sysfs resources\n");
  2309. } else {
  2310. adapter->ets = false;
  2311. }
  2312. #endif
  2313. /* Check if Media Autosense is enabled */
  2314. adapter->ei = *ei;
  2315. if (hw->dev_spec._82575.mas_capable)
  2316. igb_init_mas(adapter);
  2317. /* do hw tstamp init after resetting */
  2318. igb_ptp_init(adapter);
  2319. dev_info(&pdev->dev, "Intel(R) Gigabit Ethernet Network Connection\n");
  2320. /* print bus type/speed/width info, not applicable to i354 */
  2321. if (hw->mac.type != e1000_i354) {
  2322. dev_info(&pdev->dev, "%s: (PCIe:%s:%s) %pM\n",
  2323. netdev->name,
  2324. ((hw->bus.speed == e1000_bus_speed_2500) ? "2.5Gb/s" :
  2325. (hw->bus.speed == e1000_bus_speed_5000) ? "5.0Gb/s" :
  2326. "unknown"),
  2327. ((hw->bus.width == e1000_bus_width_pcie_x4) ?
  2328. "Width x4" :
  2329. (hw->bus.width == e1000_bus_width_pcie_x2) ?
  2330. "Width x2" :
  2331. (hw->bus.width == e1000_bus_width_pcie_x1) ?
  2332. "Width x1" : "unknown"), netdev->dev_addr);
  2333. }
  2334. if ((hw->mac.type >= e1000_i210 ||
  2335. igb_get_flash_presence_i210(hw))) {
  2336. ret_val = igb_read_part_string(hw, part_str,
  2337. E1000_PBANUM_LENGTH);
  2338. } else {
  2339. ret_val = -E1000_ERR_INVM_VALUE_NOT_FOUND;
  2340. }
  2341. if (ret_val)
  2342. strcpy(part_str, "Unknown");
  2343. dev_info(&pdev->dev, "%s: PBA No: %s\n", netdev->name, part_str);
  2344. dev_info(&pdev->dev,
  2345. "Using %s interrupts. %d rx queue(s), %d tx queue(s)\n",
  2346. (adapter->flags & IGB_FLAG_HAS_MSIX) ? "MSI-X" :
  2347. (adapter->flags & IGB_FLAG_HAS_MSI) ? "MSI" : "legacy",
  2348. adapter->num_rx_queues, adapter->num_tx_queues);
  2349. if (hw->phy.media_type == e1000_media_type_copper) {
  2350. switch (hw->mac.type) {
  2351. case e1000_i350:
  2352. case e1000_i210:
  2353. case e1000_i211:
  2354. /* Enable EEE for internal copper PHY devices */
  2355. err = igb_set_eee_i350(hw, true, true);
  2356. if ((!err) &&
  2357. (!hw->dev_spec._82575.eee_disable)) {
  2358. adapter->eee_advert =
  2359. MDIO_EEE_100TX | MDIO_EEE_1000T;
  2360. adapter->flags |= IGB_FLAG_EEE;
  2361. }
  2362. break;
  2363. case e1000_i354:
  2364. if ((rd32(E1000_CTRL_EXT) &
  2365. E1000_CTRL_EXT_LINK_MODE_SGMII)) {
  2366. err = igb_set_eee_i354(hw, true, true);
  2367. if ((!err) &&
  2368. (!hw->dev_spec._82575.eee_disable)) {
  2369. adapter->eee_advert =
  2370. MDIO_EEE_100TX | MDIO_EEE_1000T;
  2371. adapter->flags |= IGB_FLAG_EEE;
  2372. }
  2373. }
  2374. break;
  2375. default:
  2376. break;
  2377. }
  2378. }
  2379. pm_runtime_put_noidle(&pdev->dev);
  2380. return 0;
  2381. err_register:
  2382. igb_release_hw_control(adapter);
  2383. memset(&adapter->i2c_adap, 0, sizeof(adapter->i2c_adap));
  2384. err_eeprom:
  2385. if (!igb_check_reset_block(hw))
  2386. igb_reset_phy(hw);
  2387. if (hw->flash_address)
  2388. iounmap(hw->flash_address);
  2389. err_sw_init:
  2390. kfree(adapter->shadow_vfta);
  2391. igb_clear_interrupt_scheme(adapter);
  2392. #ifdef CONFIG_PCI_IOV
  2393. igb_disable_sriov(pdev);
  2394. #endif
  2395. pci_iounmap(pdev, adapter->io_addr);
  2396. err_ioremap:
  2397. free_netdev(netdev);
  2398. err_alloc_etherdev:
  2399. pci_release_mem_regions(pdev);
  2400. err_pci_reg:
  2401. err_dma:
  2402. pci_disable_device(pdev);
  2403. return err;
  2404. }
  2405. #ifdef CONFIG_PCI_IOV
  2406. static int igb_disable_sriov(struct pci_dev *pdev)
  2407. {
  2408. struct net_device *netdev = pci_get_drvdata(pdev);
  2409. struct igb_adapter *adapter = netdev_priv(netdev);
  2410. struct e1000_hw *hw = &adapter->hw;
  2411. /* reclaim resources allocated to VFs */
  2412. if (adapter->vf_data) {
  2413. /* disable iov and allow time for transactions to clear */
  2414. if (pci_vfs_assigned(pdev)) {
  2415. dev_warn(&pdev->dev,
  2416. "Cannot deallocate SR-IOV virtual functions while they are assigned - VFs will not be deallocated\n");
  2417. return -EPERM;
  2418. } else {
  2419. pci_disable_sriov(pdev);
  2420. msleep(500);
  2421. }
  2422. kfree(adapter->vf_data);
  2423. adapter->vf_data = NULL;
  2424. adapter->vfs_allocated_count = 0;
  2425. wr32(E1000_IOVCTL, E1000_IOVCTL_REUSE_VFQ);
  2426. wrfl();
  2427. msleep(100);
  2428. dev_info(&pdev->dev, "IOV Disabled\n");
  2429. /* Re-enable DMA Coalescing flag since IOV is turned off */
  2430. adapter->flags |= IGB_FLAG_DMAC;
  2431. }
  2432. return 0;
  2433. }
  2434. static int igb_enable_sriov(struct pci_dev *pdev, int num_vfs)
  2435. {
  2436. struct net_device *netdev = pci_get_drvdata(pdev);
  2437. struct igb_adapter *adapter = netdev_priv(netdev);
  2438. int old_vfs = pci_num_vf(pdev);
  2439. int err = 0;
  2440. int i;
  2441. if (!(adapter->flags & IGB_FLAG_HAS_MSIX) || num_vfs > 7) {
  2442. err = -EPERM;
  2443. goto out;
  2444. }
  2445. if (!num_vfs)
  2446. goto out;
  2447. if (old_vfs) {
  2448. dev_info(&pdev->dev, "%d pre-allocated VFs found - override max_vfs setting of %d\n",
  2449. old_vfs, max_vfs);
  2450. adapter->vfs_allocated_count = old_vfs;
  2451. } else
  2452. adapter->vfs_allocated_count = num_vfs;
  2453. adapter->vf_data = kcalloc(adapter->vfs_allocated_count,
  2454. sizeof(struct vf_data_storage), GFP_KERNEL);
  2455. /* if allocation failed then we do not support SR-IOV */
  2456. if (!adapter->vf_data) {
  2457. adapter->vfs_allocated_count = 0;
  2458. dev_err(&pdev->dev,
  2459. "Unable to allocate memory for VF Data Storage\n");
  2460. err = -ENOMEM;
  2461. goto out;
  2462. }
  2463. /* only call pci_enable_sriov() if no VFs are allocated already */
  2464. if (!old_vfs) {
  2465. err = pci_enable_sriov(pdev, adapter->vfs_allocated_count);
  2466. if (err)
  2467. goto err_out;
  2468. }
  2469. dev_info(&pdev->dev, "%d VFs allocated\n",
  2470. adapter->vfs_allocated_count);
  2471. for (i = 0; i < adapter->vfs_allocated_count; i++)
  2472. igb_vf_configure(adapter, i);
  2473. /* DMA Coalescing is not supported in IOV mode. */
  2474. adapter->flags &= ~IGB_FLAG_DMAC;
  2475. goto out;
  2476. err_out:
  2477. kfree(adapter->vf_data);
  2478. adapter->vf_data = NULL;
  2479. adapter->vfs_allocated_count = 0;
  2480. out:
  2481. return err;
  2482. }
  2483. #endif
  2484. /**
  2485. * igb_remove_i2c - Cleanup I2C interface
  2486. * @adapter: pointer to adapter structure
  2487. **/
  2488. static void igb_remove_i2c(struct igb_adapter *adapter)
  2489. {
  2490. /* free the adapter bus structure */
  2491. i2c_del_adapter(&adapter->i2c_adap);
  2492. }
  2493. /**
  2494. * igb_remove - Device Removal Routine
  2495. * @pdev: PCI device information struct
  2496. *
  2497. * igb_remove is called by the PCI subsystem to alert the driver
  2498. * that it should release a PCI device. The could be caused by a
  2499. * Hot-Plug event, or because the driver is going to be removed from
  2500. * memory.
  2501. **/
  2502. static void igb_remove(struct pci_dev *pdev)
  2503. {
  2504. struct net_device *netdev = pci_get_drvdata(pdev);
  2505. struct igb_adapter *adapter = netdev_priv(netdev);
  2506. struct e1000_hw *hw = &adapter->hw;
  2507. pm_runtime_get_noresume(&pdev->dev);
  2508. #ifdef CONFIG_IGB_HWMON
  2509. igb_sysfs_exit(adapter);
  2510. #endif
  2511. igb_remove_i2c(adapter);
  2512. igb_ptp_stop(adapter);
  2513. /* The watchdog timer may be rescheduled, so explicitly
  2514. * disable watchdog from being rescheduled.
  2515. */
  2516. set_bit(__IGB_DOWN, &adapter->state);
  2517. del_timer_sync(&adapter->watchdog_timer);
  2518. del_timer_sync(&adapter->phy_info_timer);
  2519. cancel_work_sync(&adapter->reset_task);
  2520. cancel_work_sync(&adapter->watchdog_task);
  2521. #ifdef CONFIG_IGB_DCA
  2522. if (adapter->flags & IGB_FLAG_DCA_ENABLED) {
  2523. dev_info(&pdev->dev, "DCA disabled\n");
  2524. dca_remove_requester(&pdev->dev);
  2525. adapter->flags &= ~IGB_FLAG_DCA_ENABLED;
  2526. wr32(E1000_DCA_CTRL, E1000_DCA_CTRL_DCA_MODE_DISABLE);
  2527. }
  2528. #endif
  2529. /* Release control of h/w to f/w. If f/w is AMT enabled, this
  2530. * would have already happened in close and is redundant.
  2531. */
  2532. igb_release_hw_control(adapter);
  2533. #ifdef CONFIG_PCI_IOV
  2534. igb_disable_sriov(pdev);
  2535. #endif
  2536. unregister_netdev(netdev);
  2537. igb_clear_interrupt_scheme(adapter);
  2538. pci_iounmap(pdev, adapter->io_addr);
  2539. if (hw->flash_address)
  2540. iounmap(hw->flash_address);
  2541. pci_release_mem_regions(pdev);
  2542. kfree(adapter->shadow_vfta);
  2543. free_netdev(netdev);
  2544. pci_disable_pcie_error_reporting(pdev);
  2545. pci_disable_device(pdev);
  2546. }
  2547. /**
  2548. * igb_probe_vfs - Initialize vf data storage and add VFs to pci config space
  2549. * @adapter: board private structure to initialize
  2550. *
  2551. * This function initializes the vf specific data storage and then attempts to
  2552. * allocate the VFs. The reason for ordering it this way is because it is much
  2553. * mor expensive time wise to disable SR-IOV than it is to allocate and free
  2554. * the memory for the VFs.
  2555. **/
  2556. static void igb_probe_vfs(struct igb_adapter *adapter)
  2557. {
  2558. #ifdef CONFIG_PCI_IOV
  2559. struct pci_dev *pdev = adapter->pdev;
  2560. struct e1000_hw *hw = &adapter->hw;
  2561. /* Virtualization features not supported on i210 family. */
  2562. if ((hw->mac.type == e1000_i210) || (hw->mac.type == e1000_i211))
  2563. return;
  2564. /* Of the below we really only want the effect of getting
  2565. * IGB_FLAG_HAS_MSIX set (if available), without which
  2566. * igb_enable_sriov() has no effect.
  2567. */
  2568. igb_set_interrupt_capability(adapter, true);
  2569. igb_reset_interrupt_capability(adapter);
  2570. pci_sriov_set_totalvfs(pdev, 7);
  2571. igb_enable_sriov(pdev, max_vfs);
  2572. #endif /* CONFIG_PCI_IOV */
  2573. }
  2574. static void igb_init_queue_configuration(struct igb_adapter *adapter)
  2575. {
  2576. struct e1000_hw *hw = &adapter->hw;
  2577. u32 max_rss_queues;
  2578. /* Determine the maximum number of RSS queues supported. */
  2579. switch (hw->mac.type) {
  2580. case e1000_i211:
  2581. max_rss_queues = IGB_MAX_RX_QUEUES_I211;
  2582. break;
  2583. case e1000_82575:
  2584. case e1000_i210:
  2585. max_rss_queues = IGB_MAX_RX_QUEUES_82575;
  2586. break;
  2587. case e1000_i350:
  2588. /* I350 cannot do RSS and SR-IOV at the same time */
  2589. if (!!adapter->vfs_allocated_count) {
  2590. max_rss_queues = 1;
  2591. break;
  2592. }
  2593. /* fall through */
  2594. case e1000_82576:
  2595. if (!!adapter->vfs_allocated_count) {
  2596. max_rss_queues = 2;
  2597. break;
  2598. }
  2599. /* fall through */
  2600. case e1000_82580:
  2601. case e1000_i354:
  2602. default:
  2603. max_rss_queues = IGB_MAX_RX_QUEUES;
  2604. break;
  2605. }
  2606. adapter->rss_queues = min_t(u32, max_rss_queues, num_online_cpus());
  2607. igb_set_flag_queue_pairs(adapter, max_rss_queues);
  2608. }
  2609. void igb_set_flag_queue_pairs(struct igb_adapter *adapter,
  2610. const u32 max_rss_queues)
  2611. {
  2612. struct e1000_hw *hw = &adapter->hw;
  2613. /* Determine if we need to pair queues. */
  2614. switch (hw->mac.type) {
  2615. case e1000_82575:
  2616. case e1000_i211:
  2617. /* Device supports enough interrupts without queue pairing. */
  2618. break;
  2619. case e1000_82576:
  2620. case e1000_82580:
  2621. case e1000_i350:
  2622. case e1000_i354:
  2623. case e1000_i210:
  2624. default:
  2625. /* If rss_queues > half of max_rss_queues, pair the queues in
  2626. * order to conserve interrupts due to limited supply.
  2627. */
  2628. if (adapter->rss_queues > (max_rss_queues / 2))
  2629. adapter->flags |= IGB_FLAG_QUEUE_PAIRS;
  2630. else
  2631. adapter->flags &= ~IGB_FLAG_QUEUE_PAIRS;
  2632. break;
  2633. }
  2634. }
  2635. /**
  2636. * igb_sw_init - Initialize general software structures (struct igb_adapter)
  2637. * @adapter: board private structure to initialize
  2638. *
  2639. * igb_sw_init initializes the Adapter private data structure.
  2640. * Fields are initialized based on PCI device information and
  2641. * OS network device settings (MTU size).
  2642. **/
  2643. static int igb_sw_init(struct igb_adapter *adapter)
  2644. {
  2645. struct e1000_hw *hw = &adapter->hw;
  2646. struct net_device *netdev = adapter->netdev;
  2647. struct pci_dev *pdev = adapter->pdev;
  2648. pci_read_config_word(pdev, PCI_COMMAND, &hw->bus.pci_cmd_word);
  2649. /* set default ring sizes */
  2650. adapter->tx_ring_count = IGB_DEFAULT_TXD;
  2651. adapter->rx_ring_count = IGB_DEFAULT_RXD;
  2652. /* set default ITR values */
  2653. adapter->rx_itr_setting = IGB_DEFAULT_ITR;
  2654. adapter->tx_itr_setting = IGB_DEFAULT_ITR;
  2655. /* set default work limits */
  2656. adapter->tx_work_limit = IGB_DEFAULT_TX_WORK;
  2657. adapter->max_frame_size = netdev->mtu + ETH_HLEN + ETH_FCS_LEN +
  2658. VLAN_HLEN;
  2659. adapter->min_frame_size = ETH_ZLEN + ETH_FCS_LEN;
  2660. spin_lock_init(&adapter->nfc_lock);
  2661. spin_lock_init(&adapter->stats64_lock);
  2662. #ifdef CONFIG_PCI_IOV
  2663. switch (hw->mac.type) {
  2664. case e1000_82576:
  2665. case e1000_i350:
  2666. if (max_vfs > 7) {
  2667. dev_warn(&pdev->dev,
  2668. "Maximum of 7 VFs per PF, using max\n");
  2669. max_vfs = adapter->vfs_allocated_count = 7;
  2670. } else
  2671. adapter->vfs_allocated_count = max_vfs;
  2672. if (adapter->vfs_allocated_count)
  2673. dev_warn(&pdev->dev,
  2674. "Enabling SR-IOV VFs using the module parameter is deprecated - please use the pci sysfs interface.\n");
  2675. break;
  2676. default:
  2677. break;
  2678. }
  2679. #endif /* CONFIG_PCI_IOV */
  2680. /* Assume MSI-X interrupts, will be checked during IRQ allocation */
  2681. adapter->flags |= IGB_FLAG_HAS_MSIX;
  2682. igb_probe_vfs(adapter);
  2683. igb_init_queue_configuration(adapter);
  2684. /* Setup and initialize a copy of the hw vlan table array */
  2685. adapter->shadow_vfta = kcalloc(E1000_VLAN_FILTER_TBL_SIZE, sizeof(u32),
  2686. GFP_ATOMIC);
  2687. /* This call may decrease the number of queues */
  2688. if (igb_init_interrupt_scheme(adapter, true)) {
  2689. dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
  2690. return -ENOMEM;
  2691. }
  2692. /* Explicitly disable IRQ since the NIC can be in any state. */
  2693. igb_irq_disable(adapter);
  2694. if (hw->mac.type >= e1000_i350)
  2695. adapter->flags &= ~IGB_FLAG_DMAC;
  2696. set_bit(__IGB_DOWN, &adapter->state);
  2697. return 0;
  2698. }
  2699. /**
  2700. * igb_open - Called when a network interface is made active
  2701. * @netdev: network interface device structure
  2702. *
  2703. * Returns 0 on success, negative value on failure
  2704. *
  2705. * The open entry point is called when a network interface is made
  2706. * active by the system (IFF_UP). At this point all resources needed
  2707. * for transmit and receive operations are allocated, the interrupt
  2708. * handler is registered with the OS, the watchdog timer is started,
  2709. * and the stack is notified that the interface is ready.
  2710. **/
  2711. static int __igb_open(struct net_device *netdev, bool resuming)
  2712. {
  2713. struct igb_adapter *adapter = netdev_priv(netdev);
  2714. struct e1000_hw *hw = &adapter->hw;
  2715. struct pci_dev *pdev = adapter->pdev;
  2716. int err;
  2717. int i;
  2718. /* disallow open during test */
  2719. if (test_bit(__IGB_TESTING, &adapter->state)) {
  2720. WARN_ON(resuming);
  2721. return -EBUSY;
  2722. }
  2723. if (!resuming)
  2724. pm_runtime_get_sync(&pdev->dev);
  2725. netif_carrier_off(netdev);
  2726. /* allocate transmit descriptors */
  2727. err = igb_setup_all_tx_resources(adapter);
  2728. if (err)
  2729. goto err_setup_tx;
  2730. /* allocate receive descriptors */
  2731. err = igb_setup_all_rx_resources(adapter);
  2732. if (err)
  2733. goto err_setup_rx;
  2734. igb_power_up_link(adapter);
  2735. /* before we allocate an interrupt, we must be ready to handle it.
  2736. * Setting DEBUG_SHIRQ in the kernel makes it fire an interrupt
  2737. * as soon as we call pci_request_irq, so we have to setup our
  2738. * clean_rx handler before we do so.
  2739. */
  2740. igb_configure(adapter);
  2741. err = igb_request_irq(adapter);
  2742. if (err)
  2743. goto err_req_irq;
  2744. /* Notify the stack of the actual queue counts. */
  2745. err = netif_set_real_num_tx_queues(adapter->netdev,
  2746. adapter->num_tx_queues);
  2747. if (err)
  2748. goto err_set_queues;
  2749. err = netif_set_real_num_rx_queues(adapter->netdev,
  2750. adapter->num_rx_queues);
  2751. if (err)
  2752. goto err_set_queues;
  2753. /* From here on the code is the same as igb_up() */
  2754. clear_bit(__IGB_DOWN, &adapter->state);
  2755. for (i = 0; i < adapter->num_q_vectors; i++)
  2756. napi_enable(&(adapter->q_vector[i]->napi));
  2757. /* Clear any pending interrupts. */
  2758. rd32(E1000_ICR);
  2759. igb_irq_enable(adapter);
  2760. /* notify VFs that reset has been completed */
  2761. if (adapter->vfs_allocated_count) {
  2762. u32 reg_data = rd32(E1000_CTRL_EXT);
  2763. reg_data |= E1000_CTRL_EXT_PFRSTD;
  2764. wr32(E1000_CTRL_EXT, reg_data);
  2765. }
  2766. netif_tx_start_all_queues(netdev);
  2767. if (!resuming)
  2768. pm_runtime_put(&pdev->dev);
  2769. /* start the watchdog. */
  2770. hw->mac.get_link_status = 1;
  2771. schedule_work(&adapter->watchdog_task);
  2772. return 0;
  2773. err_set_queues:
  2774. igb_free_irq(adapter);
  2775. err_req_irq:
  2776. igb_release_hw_control(adapter);
  2777. igb_power_down_link(adapter);
  2778. igb_free_all_rx_resources(adapter);
  2779. err_setup_rx:
  2780. igb_free_all_tx_resources(adapter);
  2781. err_setup_tx:
  2782. igb_reset(adapter);
  2783. if (!resuming)
  2784. pm_runtime_put(&pdev->dev);
  2785. return err;
  2786. }
  2787. int igb_open(struct net_device *netdev)
  2788. {
  2789. return __igb_open(netdev, false);
  2790. }
  2791. /**
  2792. * igb_close - Disables a network interface
  2793. * @netdev: network interface device structure
  2794. *
  2795. * Returns 0, this is not allowed to fail
  2796. *
  2797. * The close entry point is called when an interface is de-activated
  2798. * by the OS. The hardware is still under the driver's control, but
  2799. * needs to be disabled. A global MAC reset is issued to stop the
  2800. * hardware, and all transmit and receive resources are freed.
  2801. **/
  2802. static int __igb_close(struct net_device *netdev, bool suspending)
  2803. {
  2804. struct igb_adapter *adapter = netdev_priv(netdev);
  2805. struct pci_dev *pdev = adapter->pdev;
  2806. WARN_ON(test_bit(__IGB_RESETTING, &adapter->state));
  2807. if (!suspending)
  2808. pm_runtime_get_sync(&pdev->dev);
  2809. igb_down(adapter);
  2810. igb_free_irq(adapter);
  2811. igb_nfc_filter_exit(adapter);
  2812. igb_free_all_tx_resources(adapter);
  2813. igb_free_all_rx_resources(adapter);
  2814. if (!suspending)
  2815. pm_runtime_put_sync(&pdev->dev);
  2816. return 0;
  2817. }
  2818. int igb_close(struct net_device *netdev)
  2819. {
  2820. if (netif_device_present(netdev))
  2821. return __igb_close(netdev, false);
  2822. return 0;
  2823. }
  2824. /**
  2825. * igb_setup_tx_resources - allocate Tx resources (Descriptors)
  2826. * @tx_ring: tx descriptor ring (for a specific queue) to setup
  2827. *
  2828. * Return 0 on success, negative on failure
  2829. **/
  2830. int igb_setup_tx_resources(struct igb_ring *tx_ring)
  2831. {
  2832. struct device *dev = tx_ring->dev;
  2833. int size;
  2834. size = sizeof(struct igb_tx_buffer) * tx_ring->count;
  2835. tx_ring->tx_buffer_info = vmalloc(size);
  2836. if (!tx_ring->tx_buffer_info)
  2837. goto err;
  2838. /* round up to nearest 4K */
  2839. tx_ring->size = tx_ring->count * sizeof(union e1000_adv_tx_desc);
  2840. tx_ring->size = ALIGN(tx_ring->size, 4096);
  2841. tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
  2842. &tx_ring->dma, GFP_KERNEL);
  2843. if (!tx_ring->desc)
  2844. goto err;
  2845. tx_ring->next_to_use = 0;
  2846. tx_ring->next_to_clean = 0;
  2847. return 0;
  2848. err:
  2849. vfree(tx_ring->tx_buffer_info);
  2850. tx_ring->tx_buffer_info = NULL;
  2851. dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
  2852. return -ENOMEM;
  2853. }
  2854. /**
  2855. * igb_setup_all_tx_resources - wrapper to allocate Tx resources
  2856. * (Descriptors) for all queues
  2857. * @adapter: board private structure
  2858. *
  2859. * Return 0 on success, negative on failure
  2860. **/
  2861. static int igb_setup_all_tx_resources(struct igb_adapter *adapter)
  2862. {
  2863. struct pci_dev *pdev = adapter->pdev;
  2864. int i, err = 0;
  2865. for (i = 0; i < adapter->num_tx_queues; i++) {
  2866. err = igb_setup_tx_resources(adapter->tx_ring[i]);
  2867. if (err) {
  2868. dev_err(&pdev->dev,
  2869. "Allocation for Tx Queue %u failed\n", i);
  2870. for (i--; i >= 0; i--)
  2871. igb_free_tx_resources(adapter->tx_ring[i]);
  2872. break;
  2873. }
  2874. }
  2875. return err;
  2876. }
  2877. /**
  2878. * igb_setup_tctl - configure the transmit control registers
  2879. * @adapter: Board private structure
  2880. **/
  2881. void igb_setup_tctl(struct igb_adapter *adapter)
  2882. {
  2883. struct e1000_hw *hw = &adapter->hw;
  2884. u32 tctl;
  2885. /* disable queue 0 which is enabled by default on 82575 and 82576 */
  2886. wr32(E1000_TXDCTL(0), 0);
  2887. /* Program the Transmit Control Register */
  2888. tctl = rd32(E1000_TCTL);
  2889. tctl &= ~E1000_TCTL_CT;
  2890. tctl |= E1000_TCTL_PSP | E1000_TCTL_RTLC |
  2891. (E1000_COLLISION_THRESHOLD << E1000_CT_SHIFT);
  2892. igb_config_collision_dist(hw);
  2893. /* Enable transmits */
  2894. tctl |= E1000_TCTL_EN;
  2895. wr32(E1000_TCTL, tctl);
  2896. }
  2897. /**
  2898. * igb_configure_tx_ring - Configure transmit ring after Reset
  2899. * @adapter: board private structure
  2900. * @ring: tx ring to configure
  2901. *
  2902. * Configure a transmit ring after a reset.
  2903. **/
  2904. void igb_configure_tx_ring(struct igb_adapter *adapter,
  2905. struct igb_ring *ring)
  2906. {
  2907. struct e1000_hw *hw = &adapter->hw;
  2908. u32 txdctl = 0;
  2909. u64 tdba = ring->dma;
  2910. int reg_idx = ring->reg_idx;
  2911. /* disable the queue */
  2912. wr32(E1000_TXDCTL(reg_idx), 0);
  2913. wrfl();
  2914. mdelay(10);
  2915. wr32(E1000_TDLEN(reg_idx),
  2916. ring->count * sizeof(union e1000_adv_tx_desc));
  2917. wr32(E1000_TDBAL(reg_idx),
  2918. tdba & 0x00000000ffffffffULL);
  2919. wr32(E1000_TDBAH(reg_idx), tdba >> 32);
  2920. ring->tail = adapter->io_addr + E1000_TDT(reg_idx);
  2921. wr32(E1000_TDH(reg_idx), 0);
  2922. writel(0, ring->tail);
  2923. txdctl |= IGB_TX_PTHRESH;
  2924. txdctl |= IGB_TX_HTHRESH << 8;
  2925. txdctl |= IGB_TX_WTHRESH << 16;
  2926. /* reinitialize tx_buffer_info */
  2927. memset(ring->tx_buffer_info, 0,
  2928. sizeof(struct igb_tx_buffer) * ring->count);
  2929. txdctl |= E1000_TXDCTL_QUEUE_ENABLE;
  2930. wr32(E1000_TXDCTL(reg_idx), txdctl);
  2931. }
  2932. /**
  2933. * igb_configure_tx - Configure transmit Unit after Reset
  2934. * @adapter: board private structure
  2935. *
  2936. * Configure the Tx unit of the MAC after a reset.
  2937. **/
  2938. static void igb_configure_tx(struct igb_adapter *adapter)
  2939. {
  2940. int i;
  2941. for (i = 0; i < adapter->num_tx_queues; i++)
  2942. igb_configure_tx_ring(adapter, adapter->tx_ring[i]);
  2943. }
  2944. /**
  2945. * igb_setup_rx_resources - allocate Rx resources (Descriptors)
  2946. * @rx_ring: Rx descriptor ring (for a specific queue) to setup
  2947. *
  2948. * Returns 0 on success, negative on failure
  2949. **/
  2950. int igb_setup_rx_resources(struct igb_ring *rx_ring)
  2951. {
  2952. struct device *dev = rx_ring->dev;
  2953. int size;
  2954. size = sizeof(struct igb_rx_buffer) * rx_ring->count;
  2955. rx_ring->rx_buffer_info = vmalloc(size);
  2956. if (!rx_ring->rx_buffer_info)
  2957. goto err;
  2958. /* Round up to nearest 4K */
  2959. rx_ring->size = rx_ring->count * sizeof(union e1000_adv_rx_desc);
  2960. rx_ring->size = ALIGN(rx_ring->size, 4096);
  2961. rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
  2962. &rx_ring->dma, GFP_KERNEL);
  2963. if (!rx_ring->desc)
  2964. goto err;
  2965. rx_ring->next_to_alloc = 0;
  2966. rx_ring->next_to_clean = 0;
  2967. rx_ring->next_to_use = 0;
  2968. return 0;
  2969. err:
  2970. vfree(rx_ring->rx_buffer_info);
  2971. rx_ring->rx_buffer_info = NULL;
  2972. dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
  2973. return -ENOMEM;
  2974. }
  2975. /**
  2976. * igb_setup_all_rx_resources - wrapper to allocate Rx resources
  2977. * (Descriptors) for all queues
  2978. * @adapter: board private structure
  2979. *
  2980. * Return 0 on success, negative on failure
  2981. **/
  2982. static int igb_setup_all_rx_resources(struct igb_adapter *adapter)
  2983. {
  2984. struct pci_dev *pdev = adapter->pdev;
  2985. int i, err = 0;
  2986. for (i = 0; i < adapter->num_rx_queues; i++) {
  2987. err = igb_setup_rx_resources(adapter->rx_ring[i]);
  2988. if (err) {
  2989. dev_err(&pdev->dev,
  2990. "Allocation for Rx Queue %u failed\n", i);
  2991. for (i--; i >= 0; i--)
  2992. igb_free_rx_resources(adapter->rx_ring[i]);
  2993. break;
  2994. }
  2995. }
  2996. return err;
  2997. }
  2998. /**
  2999. * igb_setup_mrqc - configure the multiple receive queue control registers
  3000. * @adapter: Board private structure
  3001. **/
  3002. static void igb_setup_mrqc(struct igb_adapter *adapter)
  3003. {
  3004. struct e1000_hw *hw = &adapter->hw;
  3005. u32 mrqc, rxcsum;
  3006. u32 j, num_rx_queues;
  3007. u32 rss_key[10];
  3008. netdev_rss_key_fill(rss_key, sizeof(rss_key));
  3009. for (j = 0; j < 10; j++)
  3010. wr32(E1000_RSSRK(j), rss_key[j]);
  3011. num_rx_queues = adapter->rss_queues;
  3012. switch (hw->mac.type) {
  3013. case e1000_82576:
  3014. /* 82576 supports 2 RSS queues for SR-IOV */
  3015. if (adapter->vfs_allocated_count)
  3016. num_rx_queues = 2;
  3017. break;
  3018. default:
  3019. break;
  3020. }
  3021. if (adapter->rss_indir_tbl_init != num_rx_queues) {
  3022. for (j = 0; j < IGB_RETA_SIZE; j++)
  3023. adapter->rss_indir_tbl[j] =
  3024. (j * num_rx_queues) / IGB_RETA_SIZE;
  3025. adapter->rss_indir_tbl_init = num_rx_queues;
  3026. }
  3027. igb_write_rss_indir_tbl(adapter);
  3028. /* Disable raw packet checksumming so that RSS hash is placed in
  3029. * descriptor on writeback. No need to enable TCP/UDP/IP checksum
  3030. * offloads as they are enabled by default
  3031. */
  3032. rxcsum = rd32(E1000_RXCSUM);
  3033. rxcsum |= E1000_RXCSUM_PCSD;
  3034. if (adapter->hw.mac.type >= e1000_82576)
  3035. /* Enable Receive Checksum Offload for SCTP */
  3036. rxcsum |= E1000_RXCSUM_CRCOFL;
  3037. /* Don't need to set TUOFL or IPOFL, they default to 1 */
  3038. wr32(E1000_RXCSUM, rxcsum);
  3039. /* Generate RSS hash based on packet types, TCP/UDP
  3040. * port numbers and/or IPv4/v6 src and dst addresses
  3041. */
  3042. mrqc = E1000_MRQC_RSS_FIELD_IPV4 |
  3043. E1000_MRQC_RSS_FIELD_IPV4_TCP |
  3044. E1000_MRQC_RSS_FIELD_IPV6 |
  3045. E1000_MRQC_RSS_FIELD_IPV6_TCP |
  3046. E1000_MRQC_RSS_FIELD_IPV6_TCP_EX;
  3047. if (adapter->flags & IGB_FLAG_RSS_FIELD_IPV4_UDP)
  3048. mrqc |= E1000_MRQC_RSS_FIELD_IPV4_UDP;
  3049. if (adapter->flags & IGB_FLAG_RSS_FIELD_IPV6_UDP)
  3050. mrqc |= E1000_MRQC_RSS_FIELD_IPV6_UDP;
  3051. /* If VMDq is enabled then we set the appropriate mode for that, else
  3052. * we default to RSS so that an RSS hash is calculated per packet even
  3053. * if we are only using one queue
  3054. */
  3055. if (adapter->vfs_allocated_count) {
  3056. if (hw->mac.type > e1000_82575) {
  3057. /* Set the default pool for the PF's first queue */
  3058. u32 vtctl = rd32(E1000_VT_CTL);
  3059. vtctl &= ~(E1000_VT_CTL_DEFAULT_POOL_MASK |
  3060. E1000_VT_CTL_DISABLE_DEF_POOL);
  3061. vtctl |= adapter->vfs_allocated_count <<
  3062. E1000_VT_CTL_DEFAULT_POOL_SHIFT;
  3063. wr32(E1000_VT_CTL, vtctl);
  3064. }
  3065. if (adapter->rss_queues > 1)
  3066. mrqc |= E1000_MRQC_ENABLE_VMDQ_RSS_MQ;
  3067. else
  3068. mrqc |= E1000_MRQC_ENABLE_VMDQ;
  3069. } else {
  3070. if (hw->mac.type != e1000_i211)
  3071. mrqc |= E1000_MRQC_ENABLE_RSS_MQ;
  3072. }
  3073. igb_vmm_control(adapter);
  3074. wr32(E1000_MRQC, mrqc);
  3075. }
  3076. /**
  3077. * igb_setup_rctl - configure the receive control registers
  3078. * @adapter: Board private structure
  3079. **/
  3080. void igb_setup_rctl(struct igb_adapter *adapter)
  3081. {
  3082. struct e1000_hw *hw = &adapter->hw;
  3083. u32 rctl;
  3084. rctl = rd32(E1000_RCTL);
  3085. rctl &= ~(3 << E1000_RCTL_MO_SHIFT);
  3086. rctl &= ~(E1000_RCTL_LBM_TCVR | E1000_RCTL_LBM_MAC);
  3087. rctl |= E1000_RCTL_EN | E1000_RCTL_BAM | E1000_RCTL_RDMTS_HALF |
  3088. (hw->mac.mc_filter_type << E1000_RCTL_MO_SHIFT);
  3089. /* enable stripping of CRC. It's unlikely this will break BMC
  3090. * redirection as it did with e1000. Newer features require
  3091. * that the HW strips the CRC.
  3092. */
  3093. rctl |= E1000_RCTL_SECRC;
  3094. /* disable store bad packets and clear size bits. */
  3095. rctl &= ~(E1000_RCTL_SBP | E1000_RCTL_SZ_256);
  3096. /* enable LPE to allow for reception of jumbo frames */
  3097. rctl |= E1000_RCTL_LPE;
  3098. /* disable queue 0 to prevent tail write w/o re-config */
  3099. wr32(E1000_RXDCTL(0), 0);
  3100. /* Attention!!! For SR-IOV PF driver operations you must enable
  3101. * queue drop for all VF and PF queues to prevent head of line blocking
  3102. * if an un-trusted VF does not provide descriptors to hardware.
  3103. */
  3104. if (adapter->vfs_allocated_count) {
  3105. /* set all queue drop enable bits */
  3106. wr32(E1000_QDE, ALL_QUEUES);
  3107. }
  3108. /* This is useful for sniffing bad packets. */
  3109. if (adapter->netdev->features & NETIF_F_RXALL) {
  3110. /* UPE and MPE will be handled by normal PROMISC logic
  3111. * in e1000e_set_rx_mode
  3112. */
  3113. rctl |= (E1000_RCTL_SBP | /* Receive bad packets */
  3114. E1000_RCTL_BAM | /* RX All Bcast Pkts */
  3115. E1000_RCTL_PMCF); /* RX All MAC Ctrl Pkts */
  3116. rctl &= ~(E1000_RCTL_DPF | /* Allow filtered pause */
  3117. E1000_RCTL_CFIEN); /* Dis VLAN CFIEN Filter */
  3118. /* Do not mess with E1000_CTRL_VME, it affects transmit as well,
  3119. * and that breaks VLANs.
  3120. */
  3121. }
  3122. wr32(E1000_RCTL, rctl);
  3123. }
  3124. static inline int igb_set_vf_rlpml(struct igb_adapter *adapter, int size,
  3125. int vfn)
  3126. {
  3127. struct e1000_hw *hw = &adapter->hw;
  3128. u32 vmolr;
  3129. if (size > MAX_JUMBO_FRAME_SIZE)
  3130. size = MAX_JUMBO_FRAME_SIZE;
  3131. vmolr = rd32(E1000_VMOLR(vfn));
  3132. vmolr &= ~E1000_VMOLR_RLPML_MASK;
  3133. vmolr |= size | E1000_VMOLR_LPE;
  3134. wr32(E1000_VMOLR(vfn), vmolr);
  3135. return 0;
  3136. }
  3137. static inline void igb_set_vf_vlan_strip(struct igb_adapter *adapter,
  3138. int vfn, bool enable)
  3139. {
  3140. struct e1000_hw *hw = &adapter->hw;
  3141. u32 val, reg;
  3142. if (hw->mac.type < e1000_82576)
  3143. return;
  3144. if (hw->mac.type == e1000_i350)
  3145. reg = E1000_DVMOLR(vfn);
  3146. else
  3147. reg = E1000_VMOLR(vfn);
  3148. val = rd32(reg);
  3149. if (enable)
  3150. val |= E1000_VMOLR_STRVLAN;
  3151. else
  3152. val &= ~(E1000_VMOLR_STRVLAN);
  3153. wr32(reg, val);
  3154. }
  3155. static inline void igb_set_vmolr(struct igb_adapter *adapter,
  3156. int vfn, bool aupe)
  3157. {
  3158. struct e1000_hw *hw = &adapter->hw;
  3159. u32 vmolr;
  3160. /* This register exists only on 82576 and newer so if we are older then
  3161. * we should exit and do nothing
  3162. */
  3163. if (hw->mac.type < e1000_82576)
  3164. return;
  3165. vmolr = rd32(E1000_VMOLR(vfn));
  3166. if (aupe)
  3167. vmolr |= E1000_VMOLR_AUPE; /* Accept untagged packets */
  3168. else
  3169. vmolr &= ~(E1000_VMOLR_AUPE); /* Tagged packets ONLY */
  3170. /* clear all bits that might not be set */
  3171. vmolr &= ~(E1000_VMOLR_BAM | E1000_VMOLR_RSSE);
  3172. if (adapter->rss_queues > 1 && vfn == adapter->vfs_allocated_count)
  3173. vmolr |= E1000_VMOLR_RSSE; /* enable RSS */
  3174. /* for VMDq only allow the VFs and pool 0 to accept broadcast and
  3175. * multicast packets
  3176. */
  3177. if (vfn <= adapter->vfs_allocated_count)
  3178. vmolr |= E1000_VMOLR_BAM; /* Accept broadcast */
  3179. wr32(E1000_VMOLR(vfn), vmolr);
  3180. }
  3181. /**
  3182. * igb_configure_rx_ring - Configure a receive ring after Reset
  3183. * @adapter: board private structure
  3184. * @ring: receive ring to be configured
  3185. *
  3186. * Configure the Rx unit of the MAC after a reset.
  3187. **/
  3188. void igb_configure_rx_ring(struct igb_adapter *adapter,
  3189. struct igb_ring *ring)
  3190. {
  3191. struct e1000_hw *hw = &adapter->hw;
  3192. union e1000_adv_rx_desc *rx_desc;
  3193. u64 rdba = ring->dma;
  3194. int reg_idx = ring->reg_idx;
  3195. u32 srrctl = 0, rxdctl = 0;
  3196. /* disable the queue */
  3197. wr32(E1000_RXDCTL(reg_idx), 0);
  3198. /* Set DMA base address registers */
  3199. wr32(E1000_RDBAL(reg_idx),
  3200. rdba & 0x00000000ffffffffULL);
  3201. wr32(E1000_RDBAH(reg_idx), rdba >> 32);
  3202. wr32(E1000_RDLEN(reg_idx),
  3203. ring->count * sizeof(union e1000_adv_rx_desc));
  3204. /* initialize head and tail */
  3205. ring->tail = adapter->io_addr + E1000_RDT(reg_idx);
  3206. wr32(E1000_RDH(reg_idx), 0);
  3207. writel(0, ring->tail);
  3208. /* set descriptor configuration */
  3209. srrctl = IGB_RX_HDR_LEN << E1000_SRRCTL_BSIZEHDRSIZE_SHIFT;
  3210. if (ring_uses_large_buffer(ring))
  3211. srrctl |= IGB_RXBUFFER_3072 >> E1000_SRRCTL_BSIZEPKT_SHIFT;
  3212. else
  3213. srrctl |= IGB_RXBUFFER_2048 >> E1000_SRRCTL_BSIZEPKT_SHIFT;
  3214. srrctl |= E1000_SRRCTL_DESCTYPE_ADV_ONEBUF;
  3215. if (hw->mac.type >= e1000_82580)
  3216. srrctl |= E1000_SRRCTL_TIMESTAMP;
  3217. /* Only set Drop Enable if we are supporting multiple queues */
  3218. if (adapter->vfs_allocated_count || adapter->num_rx_queues > 1)
  3219. srrctl |= E1000_SRRCTL_DROP_EN;
  3220. wr32(E1000_SRRCTL(reg_idx), srrctl);
  3221. /* set filtering for VMDQ pools */
  3222. igb_set_vmolr(adapter, reg_idx & 0x7, true);
  3223. rxdctl |= IGB_RX_PTHRESH;
  3224. rxdctl |= IGB_RX_HTHRESH << 8;
  3225. rxdctl |= IGB_RX_WTHRESH << 16;
  3226. /* initialize rx_buffer_info */
  3227. memset(ring->rx_buffer_info, 0,
  3228. sizeof(struct igb_rx_buffer) * ring->count);
  3229. /* initialize Rx descriptor 0 */
  3230. rx_desc = IGB_RX_DESC(ring, 0);
  3231. rx_desc->wb.upper.length = 0;
  3232. /* enable receive descriptor fetching */
  3233. rxdctl |= E1000_RXDCTL_QUEUE_ENABLE;
  3234. wr32(E1000_RXDCTL(reg_idx), rxdctl);
  3235. }
  3236. static void igb_set_rx_buffer_len(struct igb_adapter *adapter,
  3237. struct igb_ring *rx_ring)
  3238. {
  3239. /* set build_skb and buffer size flags */
  3240. clear_ring_build_skb_enabled(rx_ring);
  3241. clear_ring_uses_large_buffer(rx_ring);
  3242. if (adapter->flags & IGB_FLAG_RX_LEGACY)
  3243. return;
  3244. set_ring_build_skb_enabled(rx_ring);
  3245. #if (PAGE_SIZE < 8192)
  3246. if (adapter->max_frame_size <= IGB_MAX_FRAME_BUILD_SKB)
  3247. return;
  3248. set_ring_uses_large_buffer(rx_ring);
  3249. #endif
  3250. }
  3251. /**
  3252. * igb_configure_rx - Configure receive Unit after Reset
  3253. * @adapter: board private structure
  3254. *
  3255. * Configure the Rx unit of the MAC after a reset.
  3256. **/
  3257. static void igb_configure_rx(struct igb_adapter *adapter)
  3258. {
  3259. int i;
  3260. /* set the correct pool for the PF default MAC address in entry 0 */
  3261. igb_rar_set_qsel(adapter, adapter->hw.mac.addr, 0,
  3262. adapter->vfs_allocated_count);
  3263. /* Setup the HW Rx Head and Tail Descriptor Pointers and
  3264. * the Base and Length of the Rx Descriptor Ring
  3265. */
  3266. for (i = 0; i < adapter->num_rx_queues; i++) {
  3267. struct igb_ring *rx_ring = adapter->rx_ring[i];
  3268. igb_set_rx_buffer_len(adapter, rx_ring);
  3269. igb_configure_rx_ring(adapter, rx_ring);
  3270. }
  3271. }
  3272. /**
  3273. * igb_free_tx_resources - Free Tx Resources per Queue
  3274. * @tx_ring: Tx descriptor ring for a specific queue
  3275. *
  3276. * Free all transmit software resources
  3277. **/
  3278. void igb_free_tx_resources(struct igb_ring *tx_ring)
  3279. {
  3280. igb_clean_tx_ring(tx_ring);
  3281. vfree(tx_ring->tx_buffer_info);
  3282. tx_ring->tx_buffer_info = NULL;
  3283. /* if not set, then don't free */
  3284. if (!tx_ring->desc)
  3285. return;
  3286. dma_free_coherent(tx_ring->dev, tx_ring->size,
  3287. tx_ring->desc, tx_ring->dma);
  3288. tx_ring->desc = NULL;
  3289. }
  3290. /**
  3291. * igb_free_all_tx_resources - Free Tx Resources for All Queues
  3292. * @adapter: board private structure
  3293. *
  3294. * Free all transmit software resources
  3295. **/
  3296. static void igb_free_all_tx_resources(struct igb_adapter *adapter)
  3297. {
  3298. int i;
  3299. for (i = 0; i < adapter->num_tx_queues; i++)
  3300. if (adapter->tx_ring[i])
  3301. igb_free_tx_resources(adapter->tx_ring[i]);
  3302. }
  3303. /**
  3304. * igb_clean_tx_ring - Free Tx Buffers
  3305. * @tx_ring: ring to be cleaned
  3306. **/
  3307. static void igb_clean_tx_ring(struct igb_ring *tx_ring)
  3308. {
  3309. u16 i = tx_ring->next_to_clean;
  3310. struct igb_tx_buffer *tx_buffer = &tx_ring->tx_buffer_info[i];
  3311. while (i != tx_ring->next_to_use) {
  3312. union e1000_adv_tx_desc *eop_desc, *tx_desc;
  3313. /* Free all the Tx ring sk_buffs */
  3314. dev_kfree_skb_any(tx_buffer->skb);
  3315. /* unmap skb header data */
  3316. dma_unmap_single(tx_ring->dev,
  3317. dma_unmap_addr(tx_buffer, dma),
  3318. dma_unmap_len(tx_buffer, len),
  3319. DMA_TO_DEVICE);
  3320. /* check for eop_desc to determine the end of the packet */
  3321. eop_desc = tx_buffer->next_to_watch;
  3322. tx_desc = IGB_TX_DESC(tx_ring, i);
  3323. /* unmap remaining buffers */
  3324. while (tx_desc != eop_desc) {
  3325. tx_buffer++;
  3326. tx_desc++;
  3327. i++;
  3328. if (unlikely(i == tx_ring->count)) {
  3329. i = 0;
  3330. tx_buffer = tx_ring->tx_buffer_info;
  3331. tx_desc = IGB_TX_DESC(tx_ring, 0);
  3332. }
  3333. /* unmap any remaining paged data */
  3334. if (dma_unmap_len(tx_buffer, len))
  3335. dma_unmap_page(tx_ring->dev,
  3336. dma_unmap_addr(tx_buffer, dma),
  3337. dma_unmap_len(tx_buffer, len),
  3338. DMA_TO_DEVICE);
  3339. }
  3340. /* move us one more past the eop_desc for start of next pkt */
  3341. tx_buffer++;
  3342. i++;
  3343. if (unlikely(i == tx_ring->count)) {
  3344. i = 0;
  3345. tx_buffer = tx_ring->tx_buffer_info;
  3346. }
  3347. }
  3348. /* reset BQL for queue */
  3349. netdev_tx_reset_queue(txring_txq(tx_ring));
  3350. /* reset next_to_use and next_to_clean */
  3351. tx_ring->next_to_use = 0;
  3352. tx_ring->next_to_clean = 0;
  3353. }
  3354. /**
  3355. * igb_clean_all_tx_rings - Free Tx Buffers for all queues
  3356. * @adapter: board private structure
  3357. **/
  3358. static void igb_clean_all_tx_rings(struct igb_adapter *adapter)
  3359. {
  3360. int i;
  3361. for (i = 0; i < adapter->num_tx_queues; i++)
  3362. if (adapter->tx_ring[i])
  3363. igb_clean_tx_ring(adapter->tx_ring[i]);
  3364. }
  3365. /**
  3366. * igb_free_rx_resources - Free Rx Resources
  3367. * @rx_ring: ring to clean the resources from
  3368. *
  3369. * Free all receive software resources
  3370. **/
  3371. void igb_free_rx_resources(struct igb_ring *rx_ring)
  3372. {
  3373. igb_clean_rx_ring(rx_ring);
  3374. vfree(rx_ring->rx_buffer_info);
  3375. rx_ring->rx_buffer_info = NULL;
  3376. /* if not set, then don't free */
  3377. if (!rx_ring->desc)
  3378. return;
  3379. dma_free_coherent(rx_ring->dev, rx_ring->size,
  3380. rx_ring->desc, rx_ring->dma);
  3381. rx_ring->desc = NULL;
  3382. }
  3383. /**
  3384. * igb_free_all_rx_resources - Free Rx Resources for All Queues
  3385. * @adapter: board private structure
  3386. *
  3387. * Free all receive software resources
  3388. **/
  3389. static void igb_free_all_rx_resources(struct igb_adapter *adapter)
  3390. {
  3391. int i;
  3392. for (i = 0; i < adapter->num_rx_queues; i++)
  3393. if (adapter->rx_ring[i])
  3394. igb_free_rx_resources(adapter->rx_ring[i]);
  3395. }
  3396. /**
  3397. * igb_clean_rx_ring - Free Rx Buffers per Queue
  3398. * @rx_ring: ring to free buffers from
  3399. **/
  3400. static void igb_clean_rx_ring(struct igb_ring *rx_ring)
  3401. {
  3402. u16 i = rx_ring->next_to_clean;
  3403. if (rx_ring->skb)
  3404. dev_kfree_skb(rx_ring->skb);
  3405. rx_ring->skb = NULL;
  3406. /* Free all the Rx ring sk_buffs */
  3407. while (i != rx_ring->next_to_alloc) {
  3408. struct igb_rx_buffer *buffer_info = &rx_ring->rx_buffer_info[i];
  3409. /* Invalidate cache lines that may have been written to by
  3410. * device so that we avoid corrupting memory.
  3411. */
  3412. dma_sync_single_range_for_cpu(rx_ring->dev,
  3413. buffer_info->dma,
  3414. buffer_info->page_offset,
  3415. igb_rx_bufsz(rx_ring),
  3416. DMA_FROM_DEVICE);
  3417. /* free resources associated with mapping */
  3418. dma_unmap_page_attrs(rx_ring->dev,
  3419. buffer_info->dma,
  3420. igb_rx_pg_size(rx_ring),
  3421. DMA_FROM_DEVICE,
  3422. IGB_RX_DMA_ATTR);
  3423. __page_frag_cache_drain(buffer_info->page,
  3424. buffer_info->pagecnt_bias);
  3425. i++;
  3426. if (i == rx_ring->count)
  3427. i = 0;
  3428. }
  3429. rx_ring->next_to_alloc = 0;
  3430. rx_ring->next_to_clean = 0;
  3431. rx_ring->next_to_use = 0;
  3432. }
  3433. /**
  3434. * igb_clean_all_rx_rings - Free Rx Buffers for all queues
  3435. * @adapter: board private structure
  3436. **/
  3437. static void igb_clean_all_rx_rings(struct igb_adapter *adapter)
  3438. {
  3439. int i;
  3440. for (i = 0; i < adapter->num_rx_queues; i++)
  3441. if (adapter->rx_ring[i])
  3442. igb_clean_rx_ring(adapter->rx_ring[i]);
  3443. }
  3444. /**
  3445. * igb_set_mac - Change the Ethernet Address of the NIC
  3446. * @netdev: network interface device structure
  3447. * @p: pointer to an address structure
  3448. *
  3449. * Returns 0 on success, negative on failure
  3450. **/
  3451. static int igb_set_mac(struct net_device *netdev, void *p)
  3452. {
  3453. struct igb_adapter *adapter = netdev_priv(netdev);
  3454. struct e1000_hw *hw = &adapter->hw;
  3455. struct sockaddr *addr = p;
  3456. if (!is_valid_ether_addr(addr->sa_data))
  3457. return -EADDRNOTAVAIL;
  3458. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  3459. memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
  3460. /* set the correct pool for the new PF MAC address in entry 0 */
  3461. igb_rar_set_qsel(adapter, hw->mac.addr, 0,
  3462. adapter->vfs_allocated_count);
  3463. return 0;
  3464. }
  3465. /**
  3466. * igb_write_mc_addr_list - write multicast addresses to MTA
  3467. * @netdev: network interface device structure
  3468. *
  3469. * Writes multicast address list to the MTA hash table.
  3470. * Returns: -ENOMEM on failure
  3471. * 0 on no addresses written
  3472. * X on writing X addresses to MTA
  3473. **/
  3474. static int igb_write_mc_addr_list(struct net_device *netdev)
  3475. {
  3476. struct igb_adapter *adapter = netdev_priv(netdev);
  3477. struct e1000_hw *hw = &adapter->hw;
  3478. struct netdev_hw_addr *ha;
  3479. u8 *mta_list;
  3480. int i;
  3481. if (netdev_mc_empty(netdev)) {
  3482. /* nothing to program, so clear mc list */
  3483. igb_update_mc_addr_list(hw, NULL, 0);
  3484. igb_restore_vf_multicasts(adapter);
  3485. return 0;
  3486. }
  3487. mta_list = kzalloc(netdev_mc_count(netdev) * 6, GFP_ATOMIC);
  3488. if (!mta_list)
  3489. return -ENOMEM;
  3490. /* The shared function expects a packed array of only addresses. */
  3491. i = 0;
  3492. netdev_for_each_mc_addr(ha, netdev)
  3493. memcpy(mta_list + (i++ * ETH_ALEN), ha->addr, ETH_ALEN);
  3494. igb_update_mc_addr_list(hw, mta_list, i);
  3495. kfree(mta_list);
  3496. return netdev_mc_count(netdev);
  3497. }
  3498. /**
  3499. * igb_write_uc_addr_list - write unicast addresses to RAR table
  3500. * @netdev: network interface device structure
  3501. *
  3502. * Writes unicast address list to the RAR table.
  3503. * Returns: -ENOMEM on failure/insufficient address space
  3504. * 0 on no addresses written
  3505. * X on writing X addresses to the RAR table
  3506. **/
  3507. static int igb_write_uc_addr_list(struct net_device *netdev)
  3508. {
  3509. struct igb_adapter *adapter = netdev_priv(netdev);
  3510. struct e1000_hw *hw = &adapter->hw;
  3511. unsigned int vfn = adapter->vfs_allocated_count;
  3512. unsigned int rar_entries = hw->mac.rar_entry_count - (vfn + 1);
  3513. int count = 0;
  3514. /* return ENOMEM indicating insufficient memory for addresses */
  3515. if (netdev_uc_count(netdev) > rar_entries)
  3516. return -ENOMEM;
  3517. if (!netdev_uc_empty(netdev) && rar_entries) {
  3518. struct netdev_hw_addr *ha;
  3519. netdev_for_each_uc_addr(ha, netdev) {
  3520. if (!rar_entries)
  3521. break;
  3522. igb_rar_set_qsel(adapter, ha->addr,
  3523. rar_entries--,
  3524. vfn);
  3525. count++;
  3526. }
  3527. }
  3528. /* write the addresses in reverse order to avoid write combining */
  3529. for (; rar_entries > 0 ; rar_entries--) {
  3530. wr32(E1000_RAH(rar_entries), 0);
  3531. wr32(E1000_RAL(rar_entries), 0);
  3532. }
  3533. wrfl();
  3534. return count;
  3535. }
  3536. static int igb_vlan_promisc_enable(struct igb_adapter *adapter)
  3537. {
  3538. struct e1000_hw *hw = &adapter->hw;
  3539. u32 i, pf_id;
  3540. switch (hw->mac.type) {
  3541. case e1000_i210:
  3542. case e1000_i211:
  3543. case e1000_i350:
  3544. /* VLAN filtering needed for VLAN prio filter */
  3545. if (adapter->netdev->features & NETIF_F_NTUPLE)
  3546. break;
  3547. /* fall through */
  3548. case e1000_82576:
  3549. case e1000_82580:
  3550. case e1000_i354:
  3551. /* VLAN filtering needed for pool filtering */
  3552. if (adapter->vfs_allocated_count)
  3553. break;
  3554. /* fall through */
  3555. default:
  3556. return 1;
  3557. }
  3558. /* We are already in VLAN promisc, nothing to do */
  3559. if (adapter->flags & IGB_FLAG_VLAN_PROMISC)
  3560. return 0;
  3561. if (!adapter->vfs_allocated_count)
  3562. goto set_vfta;
  3563. /* Add PF to all active pools */
  3564. pf_id = adapter->vfs_allocated_count + E1000_VLVF_POOLSEL_SHIFT;
  3565. for (i = E1000_VLVF_ARRAY_SIZE; --i;) {
  3566. u32 vlvf = rd32(E1000_VLVF(i));
  3567. vlvf |= BIT(pf_id);
  3568. wr32(E1000_VLVF(i), vlvf);
  3569. }
  3570. set_vfta:
  3571. /* Set all bits in the VLAN filter table array */
  3572. for (i = E1000_VLAN_FILTER_TBL_SIZE; i--;)
  3573. hw->mac.ops.write_vfta(hw, i, ~0U);
  3574. /* Set flag so we don't redo unnecessary work */
  3575. adapter->flags |= IGB_FLAG_VLAN_PROMISC;
  3576. return 0;
  3577. }
  3578. #define VFTA_BLOCK_SIZE 8
  3579. static void igb_scrub_vfta(struct igb_adapter *adapter, u32 vfta_offset)
  3580. {
  3581. struct e1000_hw *hw = &adapter->hw;
  3582. u32 vfta[VFTA_BLOCK_SIZE] = { 0 };
  3583. u32 vid_start = vfta_offset * 32;
  3584. u32 vid_end = vid_start + (VFTA_BLOCK_SIZE * 32);
  3585. u32 i, vid, word, bits, pf_id;
  3586. /* guarantee that we don't scrub out management VLAN */
  3587. vid = adapter->mng_vlan_id;
  3588. if (vid >= vid_start && vid < vid_end)
  3589. vfta[(vid - vid_start) / 32] |= BIT(vid % 32);
  3590. if (!adapter->vfs_allocated_count)
  3591. goto set_vfta;
  3592. pf_id = adapter->vfs_allocated_count + E1000_VLVF_POOLSEL_SHIFT;
  3593. for (i = E1000_VLVF_ARRAY_SIZE; --i;) {
  3594. u32 vlvf = rd32(E1000_VLVF(i));
  3595. /* pull VLAN ID from VLVF */
  3596. vid = vlvf & VLAN_VID_MASK;
  3597. /* only concern ourselves with a certain range */
  3598. if (vid < vid_start || vid >= vid_end)
  3599. continue;
  3600. if (vlvf & E1000_VLVF_VLANID_ENABLE) {
  3601. /* record VLAN ID in VFTA */
  3602. vfta[(vid - vid_start) / 32] |= BIT(vid % 32);
  3603. /* if PF is part of this then continue */
  3604. if (test_bit(vid, adapter->active_vlans))
  3605. continue;
  3606. }
  3607. /* remove PF from the pool */
  3608. bits = ~BIT(pf_id);
  3609. bits &= rd32(E1000_VLVF(i));
  3610. wr32(E1000_VLVF(i), bits);
  3611. }
  3612. set_vfta:
  3613. /* extract values from active_vlans and write back to VFTA */
  3614. for (i = VFTA_BLOCK_SIZE; i--;) {
  3615. vid = (vfta_offset + i) * 32;
  3616. word = vid / BITS_PER_LONG;
  3617. bits = vid % BITS_PER_LONG;
  3618. vfta[i] |= adapter->active_vlans[word] >> bits;
  3619. hw->mac.ops.write_vfta(hw, vfta_offset + i, vfta[i]);
  3620. }
  3621. }
  3622. static void igb_vlan_promisc_disable(struct igb_adapter *adapter)
  3623. {
  3624. u32 i;
  3625. /* We are not in VLAN promisc, nothing to do */
  3626. if (!(adapter->flags & IGB_FLAG_VLAN_PROMISC))
  3627. return;
  3628. /* Set flag so we don't redo unnecessary work */
  3629. adapter->flags &= ~IGB_FLAG_VLAN_PROMISC;
  3630. for (i = 0; i < E1000_VLAN_FILTER_TBL_SIZE; i += VFTA_BLOCK_SIZE)
  3631. igb_scrub_vfta(adapter, i);
  3632. }
  3633. /**
  3634. * igb_set_rx_mode - Secondary Unicast, Multicast and Promiscuous mode set
  3635. * @netdev: network interface device structure
  3636. *
  3637. * The set_rx_mode entry point is called whenever the unicast or multicast
  3638. * address lists or the network interface flags are updated. This routine is
  3639. * responsible for configuring the hardware for proper unicast, multicast,
  3640. * promiscuous mode, and all-multi behavior.
  3641. **/
  3642. static void igb_set_rx_mode(struct net_device *netdev)
  3643. {
  3644. struct igb_adapter *adapter = netdev_priv(netdev);
  3645. struct e1000_hw *hw = &adapter->hw;
  3646. unsigned int vfn = adapter->vfs_allocated_count;
  3647. u32 rctl = 0, vmolr = 0, rlpml = MAX_JUMBO_FRAME_SIZE;
  3648. int count;
  3649. /* Check for Promiscuous and All Multicast modes */
  3650. if (netdev->flags & IFF_PROMISC) {
  3651. rctl |= E1000_RCTL_UPE | E1000_RCTL_MPE;
  3652. vmolr |= E1000_VMOLR_MPME;
  3653. /* enable use of UTA filter to force packets to default pool */
  3654. if (hw->mac.type == e1000_82576)
  3655. vmolr |= E1000_VMOLR_ROPE;
  3656. } else {
  3657. if (netdev->flags & IFF_ALLMULTI) {
  3658. rctl |= E1000_RCTL_MPE;
  3659. vmolr |= E1000_VMOLR_MPME;
  3660. } else {
  3661. /* Write addresses to the MTA, if the attempt fails
  3662. * then we should just turn on promiscuous mode so
  3663. * that we can at least receive multicast traffic
  3664. */
  3665. count = igb_write_mc_addr_list(netdev);
  3666. if (count < 0) {
  3667. rctl |= E1000_RCTL_MPE;
  3668. vmolr |= E1000_VMOLR_MPME;
  3669. } else if (count) {
  3670. vmolr |= E1000_VMOLR_ROMPE;
  3671. }
  3672. }
  3673. }
  3674. /* Write addresses to available RAR registers, if there is not
  3675. * sufficient space to store all the addresses then enable
  3676. * unicast promiscuous mode
  3677. */
  3678. count = igb_write_uc_addr_list(netdev);
  3679. if (count < 0) {
  3680. rctl |= E1000_RCTL_UPE;
  3681. vmolr |= E1000_VMOLR_ROPE;
  3682. }
  3683. /* enable VLAN filtering by default */
  3684. rctl |= E1000_RCTL_VFE;
  3685. /* disable VLAN filtering for modes that require it */
  3686. if ((netdev->flags & IFF_PROMISC) ||
  3687. (netdev->features & NETIF_F_RXALL)) {
  3688. /* if we fail to set all rules then just clear VFE */
  3689. if (igb_vlan_promisc_enable(adapter))
  3690. rctl &= ~E1000_RCTL_VFE;
  3691. } else {
  3692. igb_vlan_promisc_disable(adapter);
  3693. }
  3694. /* update state of unicast, multicast, and VLAN filtering modes */
  3695. rctl |= rd32(E1000_RCTL) & ~(E1000_RCTL_UPE | E1000_RCTL_MPE |
  3696. E1000_RCTL_VFE);
  3697. wr32(E1000_RCTL, rctl);
  3698. #if (PAGE_SIZE < 8192)
  3699. if (!adapter->vfs_allocated_count) {
  3700. if (adapter->max_frame_size <= IGB_MAX_FRAME_BUILD_SKB)
  3701. rlpml = IGB_MAX_FRAME_BUILD_SKB;
  3702. }
  3703. #endif
  3704. wr32(E1000_RLPML, rlpml);
  3705. /* In order to support SR-IOV and eventually VMDq it is necessary to set
  3706. * the VMOLR to enable the appropriate modes. Without this workaround
  3707. * we will have issues with VLAN tag stripping not being done for frames
  3708. * that are only arriving because we are the default pool
  3709. */
  3710. if ((hw->mac.type < e1000_82576) || (hw->mac.type > e1000_i350))
  3711. return;
  3712. /* set UTA to appropriate mode */
  3713. igb_set_uta(adapter, !!(vmolr & E1000_VMOLR_ROPE));
  3714. vmolr |= rd32(E1000_VMOLR(vfn)) &
  3715. ~(E1000_VMOLR_ROPE | E1000_VMOLR_MPME | E1000_VMOLR_ROMPE);
  3716. /* enable Rx jumbo frames, restrict as needed to support build_skb */
  3717. vmolr &= ~E1000_VMOLR_RLPML_MASK;
  3718. #if (PAGE_SIZE < 8192)
  3719. if (adapter->max_frame_size <= IGB_MAX_FRAME_BUILD_SKB)
  3720. vmolr |= IGB_MAX_FRAME_BUILD_SKB;
  3721. else
  3722. #endif
  3723. vmolr |= MAX_JUMBO_FRAME_SIZE;
  3724. vmolr |= E1000_VMOLR_LPE;
  3725. wr32(E1000_VMOLR(vfn), vmolr);
  3726. igb_restore_vf_multicasts(adapter);
  3727. }
  3728. static void igb_check_wvbr(struct igb_adapter *adapter)
  3729. {
  3730. struct e1000_hw *hw = &adapter->hw;
  3731. u32 wvbr = 0;
  3732. switch (hw->mac.type) {
  3733. case e1000_82576:
  3734. case e1000_i350:
  3735. wvbr = rd32(E1000_WVBR);
  3736. if (!wvbr)
  3737. return;
  3738. break;
  3739. default:
  3740. break;
  3741. }
  3742. adapter->wvbr |= wvbr;
  3743. }
  3744. #define IGB_STAGGERED_QUEUE_OFFSET 8
  3745. static void igb_spoof_check(struct igb_adapter *adapter)
  3746. {
  3747. int j;
  3748. if (!adapter->wvbr)
  3749. return;
  3750. for (j = 0; j < adapter->vfs_allocated_count; j++) {
  3751. if (adapter->wvbr & BIT(j) ||
  3752. adapter->wvbr & BIT(j + IGB_STAGGERED_QUEUE_OFFSET)) {
  3753. dev_warn(&adapter->pdev->dev,
  3754. "Spoof event(s) detected on VF %d\n", j);
  3755. adapter->wvbr &=
  3756. ~(BIT(j) |
  3757. BIT(j + IGB_STAGGERED_QUEUE_OFFSET));
  3758. }
  3759. }
  3760. }
  3761. /* Need to wait a few seconds after link up to get diagnostic information from
  3762. * the phy
  3763. */
  3764. static void igb_update_phy_info(unsigned long data)
  3765. {
  3766. struct igb_adapter *adapter = (struct igb_adapter *) data;
  3767. igb_get_phy_info(&adapter->hw);
  3768. }
  3769. /**
  3770. * igb_has_link - check shared code for link and determine up/down
  3771. * @adapter: pointer to driver private info
  3772. **/
  3773. bool igb_has_link(struct igb_adapter *adapter)
  3774. {
  3775. struct e1000_hw *hw = &adapter->hw;
  3776. bool link_active = false;
  3777. /* get_link_status is set on LSC (link status) interrupt or
  3778. * rx sequence error interrupt. get_link_status will stay
  3779. * false until the e1000_check_for_link establishes link
  3780. * for copper adapters ONLY
  3781. */
  3782. switch (hw->phy.media_type) {
  3783. case e1000_media_type_copper:
  3784. if (!hw->mac.get_link_status)
  3785. return true;
  3786. case e1000_media_type_internal_serdes:
  3787. hw->mac.ops.check_for_link(hw);
  3788. link_active = !hw->mac.get_link_status;
  3789. break;
  3790. default:
  3791. case e1000_media_type_unknown:
  3792. break;
  3793. }
  3794. if (((hw->mac.type == e1000_i210) ||
  3795. (hw->mac.type == e1000_i211)) &&
  3796. (hw->phy.id == I210_I_PHY_ID)) {
  3797. if (!netif_carrier_ok(adapter->netdev)) {
  3798. adapter->flags &= ~IGB_FLAG_NEED_LINK_UPDATE;
  3799. } else if (!(adapter->flags & IGB_FLAG_NEED_LINK_UPDATE)) {
  3800. adapter->flags |= IGB_FLAG_NEED_LINK_UPDATE;
  3801. adapter->link_check_timeout = jiffies;
  3802. }
  3803. }
  3804. return link_active;
  3805. }
  3806. static bool igb_thermal_sensor_event(struct e1000_hw *hw, u32 event)
  3807. {
  3808. bool ret = false;
  3809. u32 ctrl_ext, thstat;
  3810. /* check for thermal sensor event on i350 copper only */
  3811. if (hw->mac.type == e1000_i350) {
  3812. thstat = rd32(E1000_THSTAT);
  3813. ctrl_ext = rd32(E1000_CTRL_EXT);
  3814. if ((hw->phy.media_type == e1000_media_type_copper) &&
  3815. !(ctrl_ext & E1000_CTRL_EXT_LINK_MODE_SGMII))
  3816. ret = !!(thstat & event);
  3817. }
  3818. return ret;
  3819. }
  3820. /**
  3821. * igb_check_lvmmc - check for malformed packets received
  3822. * and indicated in LVMMC register
  3823. * @adapter: pointer to adapter
  3824. **/
  3825. static void igb_check_lvmmc(struct igb_adapter *adapter)
  3826. {
  3827. struct e1000_hw *hw = &adapter->hw;
  3828. u32 lvmmc;
  3829. lvmmc = rd32(E1000_LVMMC);
  3830. if (lvmmc) {
  3831. if (unlikely(net_ratelimit())) {
  3832. netdev_warn(adapter->netdev,
  3833. "malformed Tx packet detected and dropped, LVMMC:0x%08x\n",
  3834. lvmmc);
  3835. }
  3836. }
  3837. }
  3838. /**
  3839. * igb_watchdog - Timer Call-back
  3840. * @data: pointer to adapter cast into an unsigned long
  3841. **/
  3842. static void igb_watchdog(unsigned long data)
  3843. {
  3844. struct igb_adapter *adapter = (struct igb_adapter *)data;
  3845. /* Do the rest outside of interrupt context */
  3846. schedule_work(&adapter->watchdog_task);
  3847. }
  3848. static void igb_watchdog_task(struct work_struct *work)
  3849. {
  3850. struct igb_adapter *adapter = container_of(work,
  3851. struct igb_adapter,
  3852. watchdog_task);
  3853. struct e1000_hw *hw = &adapter->hw;
  3854. struct e1000_phy_info *phy = &hw->phy;
  3855. struct net_device *netdev = adapter->netdev;
  3856. u32 link;
  3857. int i;
  3858. u32 connsw;
  3859. u16 phy_data, retry_count = 20;
  3860. link = igb_has_link(adapter);
  3861. if (adapter->flags & IGB_FLAG_NEED_LINK_UPDATE) {
  3862. if (time_after(jiffies, (adapter->link_check_timeout + HZ)))
  3863. adapter->flags &= ~IGB_FLAG_NEED_LINK_UPDATE;
  3864. else
  3865. link = false;
  3866. }
  3867. /* Force link down if we have fiber to swap to */
  3868. if (adapter->flags & IGB_FLAG_MAS_ENABLE) {
  3869. if (hw->phy.media_type == e1000_media_type_copper) {
  3870. connsw = rd32(E1000_CONNSW);
  3871. if (!(connsw & E1000_CONNSW_AUTOSENSE_EN))
  3872. link = 0;
  3873. }
  3874. }
  3875. if (link) {
  3876. /* Perform a reset if the media type changed. */
  3877. if (hw->dev_spec._82575.media_changed) {
  3878. hw->dev_spec._82575.media_changed = false;
  3879. adapter->flags |= IGB_FLAG_MEDIA_RESET;
  3880. igb_reset(adapter);
  3881. }
  3882. /* Cancel scheduled suspend requests. */
  3883. pm_runtime_resume(netdev->dev.parent);
  3884. if (!netif_carrier_ok(netdev)) {
  3885. u32 ctrl;
  3886. hw->mac.ops.get_speed_and_duplex(hw,
  3887. &adapter->link_speed,
  3888. &adapter->link_duplex);
  3889. ctrl = rd32(E1000_CTRL);
  3890. /* Links status message must follow this format */
  3891. netdev_info(netdev,
  3892. "igb: %s NIC Link is Up %d Mbps %s Duplex, Flow Control: %s\n",
  3893. netdev->name,
  3894. adapter->link_speed,
  3895. adapter->link_duplex == FULL_DUPLEX ?
  3896. "Full" : "Half",
  3897. (ctrl & E1000_CTRL_TFCE) &&
  3898. (ctrl & E1000_CTRL_RFCE) ? "RX/TX" :
  3899. (ctrl & E1000_CTRL_RFCE) ? "RX" :
  3900. (ctrl & E1000_CTRL_TFCE) ? "TX" : "None");
  3901. /* disable EEE if enabled */
  3902. if ((adapter->flags & IGB_FLAG_EEE) &&
  3903. (adapter->link_duplex == HALF_DUPLEX)) {
  3904. dev_info(&adapter->pdev->dev,
  3905. "EEE Disabled: unsupported at half duplex. Re-enable using ethtool when at full duplex.\n");
  3906. adapter->hw.dev_spec._82575.eee_disable = true;
  3907. adapter->flags &= ~IGB_FLAG_EEE;
  3908. }
  3909. /* check if SmartSpeed worked */
  3910. igb_check_downshift(hw);
  3911. if (phy->speed_downgraded)
  3912. netdev_warn(netdev, "Link Speed was downgraded by SmartSpeed\n");
  3913. /* check for thermal sensor event */
  3914. if (igb_thermal_sensor_event(hw,
  3915. E1000_THSTAT_LINK_THROTTLE))
  3916. netdev_info(netdev, "The network adapter link speed was downshifted because it overheated\n");
  3917. /* adjust timeout factor according to speed/duplex */
  3918. adapter->tx_timeout_factor = 1;
  3919. switch (adapter->link_speed) {
  3920. case SPEED_10:
  3921. adapter->tx_timeout_factor = 14;
  3922. break;
  3923. case SPEED_100:
  3924. /* maybe add some timeout factor ? */
  3925. break;
  3926. }
  3927. if (adapter->link_speed != SPEED_1000)
  3928. goto no_wait;
  3929. /* wait for Remote receiver status OK */
  3930. retry_read_status:
  3931. if (!igb_read_phy_reg(hw, PHY_1000T_STATUS,
  3932. &phy_data)) {
  3933. if (!(phy_data & SR_1000T_REMOTE_RX_STATUS) &&
  3934. retry_count) {
  3935. msleep(100);
  3936. retry_count--;
  3937. goto retry_read_status;
  3938. } else if (!retry_count) {
  3939. dev_err(&adapter->pdev->dev, "exceed max 2 second\n");
  3940. }
  3941. } else {
  3942. dev_err(&adapter->pdev->dev, "read 1000Base-T Status Reg\n");
  3943. }
  3944. no_wait:
  3945. netif_carrier_on(netdev);
  3946. igb_ping_all_vfs(adapter);
  3947. igb_check_vf_rate_limit(adapter);
  3948. /* link state has changed, schedule phy info update */
  3949. if (!test_bit(__IGB_DOWN, &adapter->state))
  3950. mod_timer(&adapter->phy_info_timer,
  3951. round_jiffies(jiffies + 2 * HZ));
  3952. }
  3953. } else {
  3954. if (netif_carrier_ok(netdev)) {
  3955. adapter->link_speed = 0;
  3956. adapter->link_duplex = 0;
  3957. /* check for thermal sensor event */
  3958. if (igb_thermal_sensor_event(hw,
  3959. E1000_THSTAT_PWR_DOWN)) {
  3960. netdev_err(netdev, "The network adapter was stopped because it overheated\n");
  3961. }
  3962. /* Links status message must follow this format */
  3963. netdev_info(netdev, "igb: %s NIC Link is Down\n",
  3964. netdev->name);
  3965. netif_carrier_off(netdev);
  3966. igb_ping_all_vfs(adapter);
  3967. /* link state has changed, schedule phy info update */
  3968. if (!test_bit(__IGB_DOWN, &adapter->state))
  3969. mod_timer(&adapter->phy_info_timer,
  3970. round_jiffies(jiffies + 2 * HZ));
  3971. /* link is down, time to check for alternate media */
  3972. if (adapter->flags & IGB_FLAG_MAS_ENABLE) {
  3973. igb_check_swap_media(adapter);
  3974. if (adapter->flags & IGB_FLAG_MEDIA_RESET) {
  3975. schedule_work(&adapter->reset_task);
  3976. /* return immediately */
  3977. return;
  3978. }
  3979. }
  3980. pm_schedule_suspend(netdev->dev.parent,
  3981. MSEC_PER_SEC * 5);
  3982. /* also check for alternate media here */
  3983. } else if (!netif_carrier_ok(netdev) &&
  3984. (adapter->flags & IGB_FLAG_MAS_ENABLE)) {
  3985. igb_check_swap_media(adapter);
  3986. if (adapter->flags & IGB_FLAG_MEDIA_RESET) {
  3987. schedule_work(&adapter->reset_task);
  3988. /* return immediately */
  3989. return;
  3990. }
  3991. }
  3992. }
  3993. spin_lock(&adapter->stats64_lock);
  3994. igb_update_stats(adapter, &adapter->stats64);
  3995. spin_unlock(&adapter->stats64_lock);
  3996. for (i = 0; i < adapter->num_tx_queues; i++) {
  3997. struct igb_ring *tx_ring = adapter->tx_ring[i];
  3998. if (!netif_carrier_ok(netdev)) {
  3999. /* We've lost link, so the controller stops DMA,
  4000. * but we've got queued Tx work that's never going
  4001. * to get done, so reset controller to flush Tx.
  4002. * (Do the reset outside of interrupt context).
  4003. */
  4004. if (igb_desc_unused(tx_ring) + 1 < tx_ring->count) {
  4005. adapter->tx_timeout_count++;
  4006. schedule_work(&adapter->reset_task);
  4007. /* return immediately since reset is imminent */
  4008. return;
  4009. }
  4010. }
  4011. /* Force detection of hung controller every watchdog period */
  4012. set_bit(IGB_RING_FLAG_TX_DETECT_HANG, &tx_ring->flags);
  4013. }
  4014. /* Cause software interrupt to ensure Rx ring is cleaned */
  4015. if (adapter->flags & IGB_FLAG_HAS_MSIX) {
  4016. u32 eics = 0;
  4017. for (i = 0; i < adapter->num_q_vectors; i++)
  4018. eics |= adapter->q_vector[i]->eims_value;
  4019. wr32(E1000_EICS, eics);
  4020. } else {
  4021. wr32(E1000_ICS, E1000_ICS_RXDMT0);
  4022. }
  4023. igb_spoof_check(adapter);
  4024. igb_ptp_rx_hang(adapter);
  4025. /* Check LVMMC register on i350/i354 only */
  4026. if ((adapter->hw.mac.type == e1000_i350) ||
  4027. (adapter->hw.mac.type == e1000_i354))
  4028. igb_check_lvmmc(adapter);
  4029. /* Reset the timer */
  4030. if (!test_bit(__IGB_DOWN, &adapter->state)) {
  4031. if (adapter->flags & IGB_FLAG_NEED_LINK_UPDATE)
  4032. mod_timer(&adapter->watchdog_timer,
  4033. round_jiffies(jiffies + HZ));
  4034. else
  4035. mod_timer(&adapter->watchdog_timer,
  4036. round_jiffies(jiffies + 2 * HZ));
  4037. }
  4038. }
  4039. enum latency_range {
  4040. lowest_latency = 0,
  4041. low_latency = 1,
  4042. bulk_latency = 2,
  4043. latency_invalid = 255
  4044. };
  4045. /**
  4046. * igb_update_ring_itr - update the dynamic ITR value based on packet size
  4047. * @q_vector: pointer to q_vector
  4048. *
  4049. * Stores a new ITR value based on strictly on packet size. This
  4050. * algorithm is less sophisticated than that used in igb_update_itr,
  4051. * due to the difficulty of synchronizing statistics across multiple
  4052. * receive rings. The divisors and thresholds used by this function
  4053. * were determined based on theoretical maximum wire speed and testing
  4054. * data, in order to minimize response time while increasing bulk
  4055. * throughput.
  4056. * This functionality is controlled by ethtool's coalescing settings.
  4057. * NOTE: This function is called only when operating in a multiqueue
  4058. * receive environment.
  4059. **/
  4060. static void igb_update_ring_itr(struct igb_q_vector *q_vector)
  4061. {
  4062. int new_val = q_vector->itr_val;
  4063. int avg_wire_size = 0;
  4064. struct igb_adapter *adapter = q_vector->adapter;
  4065. unsigned int packets;
  4066. /* For non-gigabit speeds, just fix the interrupt rate at 4000
  4067. * ints/sec - ITR timer value of 120 ticks.
  4068. */
  4069. if (adapter->link_speed != SPEED_1000) {
  4070. new_val = IGB_4K_ITR;
  4071. goto set_itr_val;
  4072. }
  4073. packets = q_vector->rx.total_packets;
  4074. if (packets)
  4075. avg_wire_size = q_vector->rx.total_bytes / packets;
  4076. packets = q_vector->tx.total_packets;
  4077. if (packets)
  4078. avg_wire_size = max_t(u32, avg_wire_size,
  4079. q_vector->tx.total_bytes / packets);
  4080. /* if avg_wire_size isn't set no work was done */
  4081. if (!avg_wire_size)
  4082. goto clear_counts;
  4083. /* Add 24 bytes to size to account for CRC, preamble, and gap */
  4084. avg_wire_size += 24;
  4085. /* Don't starve jumbo frames */
  4086. avg_wire_size = min(avg_wire_size, 3000);
  4087. /* Give a little boost to mid-size frames */
  4088. if ((avg_wire_size > 300) && (avg_wire_size < 1200))
  4089. new_val = avg_wire_size / 3;
  4090. else
  4091. new_val = avg_wire_size / 2;
  4092. /* conservative mode (itr 3) eliminates the lowest_latency setting */
  4093. if (new_val < IGB_20K_ITR &&
  4094. ((q_vector->rx.ring && adapter->rx_itr_setting == 3) ||
  4095. (!q_vector->rx.ring && adapter->tx_itr_setting == 3)))
  4096. new_val = IGB_20K_ITR;
  4097. set_itr_val:
  4098. if (new_val != q_vector->itr_val) {
  4099. q_vector->itr_val = new_val;
  4100. q_vector->set_itr = 1;
  4101. }
  4102. clear_counts:
  4103. q_vector->rx.total_bytes = 0;
  4104. q_vector->rx.total_packets = 0;
  4105. q_vector->tx.total_bytes = 0;
  4106. q_vector->tx.total_packets = 0;
  4107. }
  4108. /**
  4109. * igb_update_itr - update the dynamic ITR value based on statistics
  4110. * @q_vector: pointer to q_vector
  4111. * @ring_container: ring info to update the itr for
  4112. *
  4113. * Stores a new ITR value based on packets and byte
  4114. * counts during the last interrupt. The advantage of per interrupt
  4115. * computation is faster updates and more accurate ITR for the current
  4116. * traffic pattern. Constants in this function were computed
  4117. * based on theoretical maximum wire speed and thresholds were set based
  4118. * on testing data as well as attempting to minimize response time
  4119. * while increasing bulk throughput.
  4120. * This functionality is controlled by ethtool's coalescing settings.
  4121. * NOTE: These calculations are only valid when operating in a single-
  4122. * queue environment.
  4123. **/
  4124. static void igb_update_itr(struct igb_q_vector *q_vector,
  4125. struct igb_ring_container *ring_container)
  4126. {
  4127. unsigned int packets = ring_container->total_packets;
  4128. unsigned int bytes = ring_container->total_bytes;
  4129. u8 itrval = ring_container->itr;
  4130. /* no packets, exit with status unchanged */
  4131. if (packets == 0)
  4132. return;
  4133. switch (itrval) {
  4134. case lowest_latency:
  4135. /* handle TSO and jumbo frames */
  4136. if (bytes/packets > 8000)
  4137. itrval = bulk_latency;
  4138. else if ((packets < 5) && (bytes > 512))
  4139. itrval = low_latency;
  4140. break;
  4141. case low_latency: /* 50 usec aka 20000 ints/s */
  4142. if (bytes > 10000) {
  4143. /* this if handles the TSO accounting */
  4144. if (bytes/packets > 8000)
  4145. itrval = bulk_latency;
  4146. else if ((packets < 10) || ((bytes/packets) > 1200))
  4147. itrval = bulk_latency;
  4148. else if ((packets > 35))
  4149. itrval = lowest_latency;
  4150. } else if (bytes/packets > 2000) {
  4151. itrval = bulk_latency;
  4152. } else if (packets <= 2 && bytes < 512) {
  4153. itrval = lowest_latency;
  4154. }
  4155. break;
  4156. case bulk_latency: /* 250 usec aka 4000 ints/s */
  4157. if (bytes > 25000) {
  4158. if (packets > 35)
  4159. itrval = low_latency;
  4160. } else if (bytes < 1500) {
  4161. itrval = low_latency;
  4162. }
  4163. break;
  4164. }
  4165. /* clear work counters since we have the values we need */
  4166. ring_container->total_bytes = 0;
  4167. ring_container->total_packets = 0;
  4168. /* write updated itr to ring container */
  4169. ring_container->itr = itrval;
  4170. }
  4171. static void igb_set_itr(struct igb_q_vector *q_vector)
  4172. {
  4173. struct igb_adapter *adapter = q_vector->adapter;
  4174. u32 new_itr = q_vector->itr_val;
  4175. u8 current_itr = 0;
  4176. /* for non-gigabit speeds, just fix the interrupt rate at 4000 */
  4177. if (adapter->link_speed != SPEED_1000) {
  4178. current_itr = 0;
  4179. new_itr = IGB_4K_ITR;
  4180. goto set_itr_now;
  4181. }
  4182. igb_update_itr(q_vector, &q_vector->tx);
  4183. igb_update_itr(q_vector, &q_vector->rx);
  4184. current_itr = max(q_vector->rx.itr, q_vector->tx.itr);
  4185. /* conservative mode (itr 3) eliminates the lowest_latency setting */
  4186. if (current_itr == lowest_latency &&
  4187. ((q_vector->rx.ring && adapter->rx_itr_setting == 3) ||
  4188. (!q_vector->rx.ring && adapter->tx_itr_setting == 3)))
  4189. current_itr = low_latency;
  4190. switch (current_itr) {
  4191. /* counts and packets in update_itr are dependent on these numbers */
  4192. case lowest_latency:
  4193. new_itr = IGB_70K_ITR; /* 70,000 ints/sec */
  4194. break;
  4195. case low_latency:
  4196. new_itr = IGB_20K_ITR; /* 20,000 ints/sec */
  4197. break;
  4198. case bulk_latency:
  4199. new_itr = IGB_4K_ITR; /* 4,000 ints/sec */
  4200. break;
  4201. default:
  4202. break;
  4203. }
  4204. set_itr_now:
  4205. if (new_itr != q_vector->itr_val) {
  4206. /* this attempts to bias the interrupt rate towards Bulk
  4207. * by adding intermediate steps when interrupt rate is
  4208. * increasing
  4209. */
  4210. new_itr = new_itr > q_vector->itr_val ?
  4211. max((new_itr * q_vector->itr_val) /
  4212. (new_itr + (q_vector->itr_val >> 2)),
  4213. new_itr) : new_itr;
  4214. /* Don't write the value here; it resets the adapter's
  4215. * internal timer, and causes us to delay far longer than
  4216. * we should between interrupts. Instead, we write the ITR
  4217. * value at the beginning of the next interrupt so the timing
  4218. * ends up being correct.
  4219. */
  4220. q_vector->itr_val = new_itr;
  4221. q_vector->set_itr = 1;
  4222. }
  4223. }
  4224. static void igb_tx_ctxtdesc(struct igb_ring *tx_ring, u32 vlan_macip_lens,
  4225. u32 type_tucmd, u32 mss_l4len_idx)
  4226. {
  4227. struct e1000_adv_tx_context_desc *context_desc;
  4228. u16 i = tx_ring->next_to_use;
  4229. context_desc = IGB_TX_CTXTDESC(tx_ring, i);
  4230. i++;
  4231. tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
  4232. /* set bits to identify this as an advanced context descriptor */
  4233. type_tucmd |= E1000_TXD_CMD_DEXT | E1000_ADVTXD_DTYP_CTXT;
  4234. /* For 82575, context index must be unique per ring. */
  4235. if (test_bit(IGB_RING_FLAG_TX_CTX_IDX, &tx_ring->flags))
  4236. mss_l4len_idx |= tx_ring->reg_idx << 4;
  4237. context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
  4238. context_desc->seqnum_seed = 0;
  4239. context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd);
  4240. context_desc->mss_l4len_idx = cpu_to_le32(mss_l4len_idx);
  4241. }
  4242. static int igb_tso(struct igb_ring *tx_ring,
  4243. struct igb_tx_buffer *first,
  4244. u8 *hdr_len)
  4245. {
  4246. u32 vlan_macip_lens, type_tucmd, mss_l4len_idx;
  4247. struct sk_buff *skb = first->skb;
  4248. union {
  4249. struct iphdr *v4;
  4250. struct ipv6hdr *v6;
  4251. unsigned char *hdr;
  4252. } ip;
  4253. union {
  4254. struct tcphdr *tcp;
  4255. unsigned char *hdr;
  4256. } l4;
  4257. u32 paylen, l4_offset;
  4258. int err;
  4259. if (skb->ip_summed != CHECKSUM_PARTIAL)
  4260. return 0;
  4261. if (!skb_is_gso(skb))
  4262. return 0;
  4263. err = skb_cow_head(skb, 0);
  4264. if (err < 0)
  4265. return err;
  4266. ip.hdr = skb_network_header(skb);
  4267. l4.hdr = skb_checksum_start(skb);
  4268. /* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
  4269. type_tucmd = E1000_ADVTXD_TUCMD_L4T_TCP;
  4270. /* initialize outer IP header fields */
  4271. if (ip.v4->version == 4) {
  4272. unsigned char *csum_start = skb_checksum_start(skb);
  4273. unsigned char *trans_start = ip.hdr + (ip.v4->ihl * 4);
  4274. /* IP header will have to cancel out any data that
  4275. * is not a part of the outer IP header
  4276. */
  4277. ip.v4->check = csum_fold(csum_partial(trans_start,
  4278. csum_start - trans_start,
  4279. 0));
  4280. type_tucmd |= E1000_ADVTXD_TUCMD_IPV4;
  4281. ip.v4->tot_len = 0;
  4282. first->tx_flags |= IGB_TX_FLAGS_TSO |
  4283. IGB_TX_FLAGS_CSUM |
  4284. IGB_TX_FLAGS_IPV4;
  4285. } else {
  4286. ip.v6->payload_len = 0;
  4287. first->tx_flags |= IGB_TX_FLAGS_TSO |
  4288. IGB_TX_FLAGS_CSUM;
  4289. }
  4290. /* determine offset of inner transport header */
  4291. l4_offset = l4.hdr - skb->data;
  4292. /* compute length of segmentation header */
  4293. *hdr_len = (l4.tcp->doff * 4) + l4_offset;
  4294. /* remove payload length from inner checksum */
  4295. paylen = skb->len - l4_offset;
  4296. csum_replace_by_diff(&l4.tcp->check, htonl(paylen));
  4297. /* update gso size and bytecount with header size */
  4298. first->gso_segs = skb_shinfo(skb)->gso_segs;
  4299. first->bytecount += (first->gso_segs - 1) * *hdr_len;
  4300. /* MSS L4LEN IDX */
  4301. mss_l4len_idx = (*hdr_len - l4_offset) << E1000_ADVTXD_L4LEN_SHIFT;
  4302. mss_l4len_idx |= skb_shinfo(skb)->gso_size << E1000_ADVTXD_MSS_SHIFT;
  4303. /* VLAN MACLEN IPLEN */
  4304. vlan_macip_lens = l4.hdr - ip.hdr;
  4305. vlan_macip_lens |= (ip.hdr - skb->data) << E1000_ADVTXD_MACLEN_SHIFT;
  4306. vlan_macip_lens |= first->tx_flags & IGB_TX_FLAGS_VLAN_MASK;
  4307. igb_tx_ctxtdesc(tx_ring, vlan_macip_lens, type_tucmd, mss_l4len_idx);
  4308. return 1;
  4309. }
  4310. static inline bool igb_ipv6_csum_is_sctp(struct sk_buff *skb)
  4311. {
  4312. unsigned int offset = 0;
  4313. ipv6_find_hdr(skb, &offset, IPPROTO_SCTP, NULL, NULL);
  4314. return offset == skb_checksum_start_offset(skb);
  4315. }
  4316. static void igb_tx_csum(struct igb_ring *tx_ring, struct igb_tx_buffer *first)
  4317. {
  4318. struct sk_buff *skb = first->skb;
  4319. u32 vlan_macip_lens = 0;
  4320. u32 type_tucmd = 0;
  4321. if (skb->ip_summed != CHECKSUM_PARTIAL) {
  4322. csum_failed:
  4323. if (!(first->tx_flags & IGB_TX_FLAGS_VLAN))
  4324. return;
  4325. goto no_csum;
  4326. }
  4327. switch (skb->csum_offset) {
  4328. case offsetof(struct tcphdr, check):
  4329. type_tucmd = E1000_ADVTXD_TUCMD_L4T_TCP;
  4330. /* fall through */
  4331. case offsetof(struct udphdr, check):
  4332. break;
  4333. case offsetof(struct sctphdr, checksum):
  4334. /* validate that this is actually an SCTP request */
  4335. if (((first->protocol == htons(ETH_P_IP)) &&
  4336. (ip_hdr(skb)->protocol == IPPROTO_SCTP)) ||
  4337. ((first->protocol == htons(ETH_P_IPV6)) &&
  4338. igb_ipv6_csum_is_sctp(skb))) {
  4339. type_tucmd = E1000_ADVTXD_TUCMD_L4T_SCTP;
  4340. break;
  4341. }
  4342. default:
  4343. skb_checksum_help(skb);
  4344. goto csum_failed;
  4345. }
  4346. /* update TX checksum flag */
  4347. first->tx_flags |= IGB_TX_FLAGS_CSUM;
  4348. vlan_macip_lens = skb_checksum_start_offset(skb) -
  4349. skb_network_offset(skb);
  4350. no_csum:
  4351. vlan_macip_lens |= skb_network_offset(skb) << E1000_ADVTXD_MACLEN_SHIFT;
  4352. vlan_macip_lens |= first->tx_flags & IGB_TX_FLAGS_VLAN_MASK;
  4353. igb_tx_ctxtdesc(tx_ring, vlan_macip_lens, type_tucmd, 0);
  4354. }
  4355. #define IGB_SET_FLAG(_input, _flag, _result) \
  4356. ((_flag <= _result) ? \
  4357. ((u32)(_input & _flag) * (_result / _flag)) : \
  4358. ((u32)(_input & _flag) / (_flag / _result)))
  4359. static u32 igb_tx_cmd_type(struct sk_buff *skb, u32 tx_flags)
  4360. {
  4361. /* set type for advanced descriptor with frame checksum insertion */
  4362. u32 cmd_type = E1000_ADVTXD_DTYP_DATA |
  4363. E1000_ADVTXD_DCMD_DEXT |
  4364. E1000_ADVTXD_DCMD_IFCS;
  4365. /* set HW vlan bit if vlan is present */
  4366. cmd_type |= IGB_SET_FLAG(tx_flags, IGB_TX_FLAGS_VLAN,
  4367. (E1000_ADVTXD_DCMD_VLE));
  4368. /* set segmentation bits for TSO */
  4369. cmd_type |= IGB_SET_FLAG(tx_flags, IGB_TX_FLAGS_TSO,
  4370. (E1000_ADVTXD_DCMD_TSE));
  4371. /* set timestamp bit if present */
  4372. cmd_type |= IGB_SET_FLAG(tx_flags, IGB_TX_FLAGS_TSTAMP,
  4373. (E1000_ADVTXD_MAC_TSTAMP));
  4374. /* insert frame checksum */
  4375. cmd_type ^= IGB_SET_FLAG(skb->no_fcs, 1, E1000_ADVTXD_DCMD_IFCS);
  4376. return cmd_type;
  4377. }
  4378. static void igb_tx_olinfo_status(struct igb_ring *tx_ring,
  4379. union e1000_adv_tx_desc *tx_desc,
  4380. u32 tx_flags, unsigned int paylen)
  4381. {
  4382. u32 olinfo_status = paylen << E1000_ADVTXD_PAYLEN_SHIFT;
  4383. /* 82575 requires a unique index per ring */
  4384. if (test_bit(IGB_RING_FLAG_TX_CTX_IDX, &tx_ring->flags))
  4385. olinfo_status |= tx_ring->reg_idx << 4;
  4386. /* insert L4 checksum */
  4387. olinfo_status |= IGB_SET_FLAG(tx_flags,
  4388. IGB_TX_FLAGS_CSUM,
  4389. (E1000_TXD_POPTS_TXSM << 8));
  4390. /* insert IPv4 checksum */
  4391. olinfo_status |= IGB_SET_FLAG(tx_flags,
  4392. IGB_TX_FLAGS_IPV4,
  4393. (E1000_TXD_POPTS_IXSM << 8));
  4394. tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
  4395. }
  4396. static int __igb_maybe_stop_tx(struct igb_ring *tx_ring, const u16 size)
  4397. {
  4398. struct net_device *netdev = tx_ring->netdev;
  4399. netif_stop_subqueue(netdev, tx_ring->queue_index);
  4400. /* Herbert's original patch had:
  4401. * smp_mb__after_netif_stop_queue();
  4402. * but since that doesn't exist yet, just open code it.
  4403. */
  4404. smp_mb();
  4405. /* We need to check again in a case another CPU has just
  4406. * made room available.
  4407. */
  4408. if (igb_desc_unused(tx_ring) < size)
  4409. return -EBUSY;
  4410. /* A reprieve! */
  4411. netif_wake_subqueue(netdev, tx_ring->queue_index);
  4412. u64_stats_update_begin(&tx_ring->tx_syncp2);
  4413. tx_ring->tx_stats.restart_queue2++;
  4414. u64_stats_update_end(&tx_ring->tx_syncp2);
  4415. return 0;
  4416. }
  4417. static inline int igb_maybe_stop_tx(struct igb_ring *tx_ring, const u16 size)
  4418. {
  4419. if (igb_desc_unused(tx_ring) >= size)
  4420. return 0;
  4421. return __igb_maybe_stop_tx(tx_ring, size);
  4422. }
  4423. static void igb_tx_map(struct igb_ring *tx_ring,
  4424. struct igb_tx_buffer *first,
  4425. const u8 hdr_len)
  4426. {
  4427. struct sk_buff *skb = first->skb;
  4428. struct igb_tx_buffer *tx_buffer;
  4429. union e1000_adv_tx_desc *tx_desc;
  4430. struct skb_frag_struct *frag;
  4431. dma_addr_t dma;
  4432. unsigned int data_len, size;
  4433. u32 tx_flags = first->tx_flags;
  4434. u32 cmd_type = igb_tx_cmd_type(skb, tx_flags);
  4435. u16 i = tx_ring->next_to_use;
  4436. tx_desc = IGB_TX_DESC(tx_ring, i);
  4437. igb_tx_olinfo_status(tx_ring, tx_desc, tx_flags, skb->len - hdr_len);
  4438. size = skb_headlen(skb);
  4439. data_len = skb->data_len;
  4440. dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
  4441. tx_buffer = first;
  4442. for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
  4443. if (dma_mapping_error(tx_ring->dev, dma))
  4444. goto dma_error;
  4445. /* record length, and DMA address */
  4446. dma_unmap_len_set(tx_buffer, len, size);
  4447. dma_unmap_addr_set(tx_buffer, dma, dma);
  4448. tx_desc->read.buffer_addr = cpu_to_le64(dma);
  4449. while (unlikely(size > IGB_MAX_DATA_PER_TXD)) {
  4450. tx_desc->read.cmd_type_len =
  4451. cpu_to_le32(cmd_type ^ IGB_MAX_DATA_PER_TXD);
  4452. i++;
  4453. tx_desc++;
  4454. if (i == tx_ring->count) {
  4455. tx_desc = IGB_TX_DESC(tx_ring, 0);
  4456. i = 0;
  4457. }
  4458. tx_desc->read.olinfo_status = 0;
  4459. dma += IGB_MAX_DATA_PER_TXD;
  4460. size -= IGB_MAX_DATA_PER_TXD;
  4461. tx_desc->read.buffer_addr = cpu_to_le64(dma);
  4462. }
  4463. if (likely(!data_len))
  4464. break;
  4465. tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type ^ size);
  4466. i++;
  4467. tx_desc++;
  4468. if (i == tx_ring->count) {
  4469. tx_desc = IGB_TX_DESC(tx_ring, 0);
  4470. i = 0;
  4471. }
  4472. tx_desc->read.olinfo_status = 0;
  4473. size = skb_frag_size(frag);
  4474. data_len -= size;
  4475. dma = skb_frag_dma_map(tx_ring->dev, frag, 0,
  4476. size, DMA_TO_DEVICE);
  4477. tx_buffer = &tx_ring->tx_buffer_info[i];
  4478. }
  4479. /* write last descriptor with RS and EOP bits */
  4480. cmd_type |= size | IGB_TXD_DCMD;
  4481. tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type);
  4482. netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
  4483. /* set the timestamp */
  4484. first->time_stamp = jiffies;
  4485. /* Force memory writes to complete before letting h/w know there
  4486. * are new descriptors to fetch. (Only applicable for weak-ordered
  4487. * memory model archs, such as IA-64).
  4488. *
  4489. * We also need this memory barrier to make certain all of the
  4490. * status bits have been updated before next_to_watch is written.
  4491. */
  4492. wmb();
  4493. /* set next_to_watch value indicating a packet is present */
  4494. first->next_to_watch = tx_desc;
  4495. i++;
  4496. if (i == tx_ring->count)
  4497. i = 0;
  4498. tx_ring->next_to_use = i;
  4499. /* Make sure there is space in the ring for the next send. */
  4500. igb_maybe_stop_tx(tx_ring, DESC_NEEDED);
  4501. if (netif_xmit_stopped(txring_txq(tx_ring)) || !skb->xmit_more) {
  4502. writel(i, tx_ring->tail);
  4503. /* we need this if more than one processor can write to our tail
  4504. * at a time, it synchronizes IO on IA64/Altix systems
  4505. */
  4506. mmiowb();
  4507. }
  4508. return;
  4509. dma_error:
  4510. dev_err(tx_ring->dev, "TX DMA map failed\n");
  4511. tx_buffer = &tx_ring->tx_buffer_info[i];
  4512. /* clear dma mappings for failed tx_buffer_info map */
  4513. while (tx_buffer != first) {
  4514. if (dma_unmap_len(tx_buffer, len))
  4515. dma_unmap_page(tx_ring->dev,
  4516. dma_unmap_addr(tx_buffer, dma),
  4517. dma_unmap_len(tx_buffer, len),
  4518. DMA_TO_DEVICE);
  4519. dma_unmap_len_set(tx_buffer, len, 0);
  4520. if (i--)
  4521. i += tx_ring->count;
  4522. tx_buffer = &tx_ring->tx_buffer_info[i];
  4523. }
  4524. if (dma_unmap_len(tx_buffer, len))
  4525. dma_unmap_single(tx_ring->dev,
  4526. dma_unmap_addr(tx_buffer, dma),
  4527. dma_unmap_len(tx_buffer, len),
  4528. DMA_TO_DEVICE);
  4529. dma_unmap_len_set(tx_buffer, len, 0);
  4530. dev_kfree_skb_any(tx_buffer->skb);
  4531. tx_buffer->skb = NULL;
  4532. tx_ring->next_to_use = i;
  4533. }
  4534. netdev_tx_t igb_xmit_frame_ring(struct sk_buff *skb,
  4535. struct igb_ring *tx_ring)
  4536. {
  4537. struct igb_tx_buffer *first;
  4538. int tso;
  4539. u32 tx_flags = 0;
  4540. unsigned short f;
  4541. u16 count = TXD_USE_COUNT(skb_headlen(skb));
  4542. __be16 protocol = vlan_get_protocol(skb);
  4543. u8 hdr_len = 0;
  4544. /* need: 1 descriptor per page * PAGE_SIZE/IGB_MAX_DATA_PER_TXD,
  4545. * + 1 desc for skb_headlen/IGB_MAX_DATA_PER_TXD,
  4546. * + 2 desc gap to keep tail from touching head,
  4547. * + 1 desc for context descriptor,
  4548. * otherwise try next time
  4549. */
  4550. for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
  4551. count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
  4552. if (igb_maybe_stop_tx(tx_ring, count + 3)) {
  4553. /* this is a hard error */
  4554. return NETDEV_TX_BUSY;
  4555. }
  4556. /* record the location of the first descriptor for this packet */
  4557. first = &tx_ring->tx_buffer_info[tx_ring->next_to_use];
  4558. first->skb = skb;
  4559. first->bytecount = skb->len;
  4560. first->gso_segs = 1;
  4561. if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) {
  4562. struct igb_adapter *adapter = netdev_priv(tx_ring->netdev);
  4563. if (!test_and_set_bit_lock(__IGB_PTP_TX_IN_PROGRESS,
  4564. &adapter->state)) {
  4565. skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
  4566. tx_flags |= IGB_TX_FLAGS_TSTAMP;
  4567. adapter->ptp_tx_skb = skb_get(skb);
  4568. adapter->ptp_tx_start = jiffies;
  4569. if (adapter->hw.mac.type == e1000_82576)
  4570. schedule_work(&adapter->ptp_tx_work);
  4571. }
  4572. }
  4573. skb_tx_timestamp(skb);
  4574. if (skb_vlan_tag_present(skb)) {
  4575. tx_flags |= IGB_TX_FLAGS_VLAN;
  4576. tx_flags |= (skb_vlan_tag_get(skb) << IGB_TX_FLAGS_VLAN_SHIFT);
  4577. }
  4578. /* record initial flags and protocol */
  4579. first->tx_flags = tx_flags;
  4580. first->protocol = protocol;
  4581. tso = igb_tso(tx_ring, first, &hdr_len);
  4582. if (tso < 0)
  4583. goto out_drop;
  4584. else if (!tso)
  4585. igb_tx_csum(tx_ring, first);
  4586. igb_tx_map(tx_ring, first, hdr_len);
  4587. return NETDEV_TX_OK;
  4588. out_drop:
  4589. dev_kfree_skb_any(first->skb);
  4590. first->skb = NULL;
  4591. return NETDEV_TX_OK;
  4592. }
  4593. static inline struct igb_ring *igb_tx_queue_mapping(struct igb_adapter *adapter,
  4594. struct sk_buff *skb)
  4595. {
  4596. unsigned int r_idx = skb->queue_mapping;
  4597. if (r_idx >= adapter->num_tx_queues)
  4598. r_idx = r_idx % adapter->num_tx_queues;
  4599. return adapter->tx_ring[r_idx];
  4600. }
  4601. static netdev_tx_t igb_xmit_frame(struct sk_buff *skb,
  4602. struct net_device *netdev)
  4603. {
  4604. struct igb_adapter *adapter = netdev_priv(netdev);
  4605. /* The minimum packet size with TCTL.PSP set is 17 so pad the skb
  4606. * in order to meet this minimum size requirement.
  4607. */
  4608. if (skb_put_padto(skb, 17))
  4609. return NETDEV_TX_OK;
  4610. return igb_xmit_frame_ring(skb, igb_tx_queue_mapping(adapter, skb));
  4611. }
  4612. /**
  4613. * igb_tx_timeout - Respond to a Tx Hang
  4614. * @netdev: network interface device structure
  4615. **/
  4616. static void igb_tx_timeout(struct net_device *netdev)
  4617. {
  4618. struct igb_adapter *adapter = netdev_priv(netdev);
  4619. struct e1000_hw *hw = &adapter->hw;
  4620. /* Do the reset outside of interrupt context */
  4621. adapter->tx_timeout_count++;
  4622. if (hw->mac.type >= e1000_82580)
  4623. hw->dev_spec._82575.global_device_reset = true;
  4624. schedule_work(&adapter->reset_task);
  4625. wr32(E1000_EICS,
  4626. (adapter->eims_enable_mask & ~adapter->eims_other));
  4627. }
  4628. static void igb_reset_task(struct work_struct *work)
  4629. {
  4630. struct igb_adapter *adapter;
  4631. adapter = container_of(work, struct igb_adapter, reset_task);
  4632. igb_dump(adapter);
  4633. netdev_err(adapter->netdev, "Reset adapter\n");
  4634. igb_reinit_locked(adapter);
  4635. }
  4636. /**
  4637. * igb_get_stats64 - Get System Network Statistics
  4638. * @netdev: network interface device structure
  4639. * @stats: rtnl_link_stats64 pointer
  4640. **/
  4641. static void igb_get_stats64(struct net_device *netdev,
  4642. struct rtnl_link_stats64 *stats)
  4643. {
  4644. struct igb_adapter *adapter = netdev_priv(netdev);
  4645. spin_lock(&adapter->stats64_lock);
  4646. igb_update_stats(adapter, &adapter->stats64);
  4647. memcpy(stats, &adapter->stats64, sizeof(*stats));
  4648. spin_unlock(&adapter->stats64_lock);
  4649. }
  4650. /**
  4651. * igb_change_mtu - Change the Maximum Transfer Unit
  4652. * @netdev: network interface device structure
  4653. * @new_mtu: new value for maximum frame size
  4654. *
  4655. * Returns 0 on success, negative on failure
  4656. **/
  4657. static int igb_change_mtu(struct net_device *netdev, int new_mtu)
  4658. {
  4659. struct igb_adapter *adapter = netdev_priv(netdev);
  4660. struct pci_dev *pdev = adapter->pdev;
  4661. int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN;
  4662. /* adjust max frame to be at least the size of a standard frame */
  4663. if (max_frame < (ETH_FRAME_LEN + ETH_FCS_LEN))
  4664. max_frame = ETH_FRAME_LEN + ETH_FCS_LEN;
  4665. while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
  4666. usleep_range(1000, 2000);
  4667. /* igb_down has a dependency on max_frame_size */
  4668. adapter->max_frame_size = max_frame;
  4669. if (netif_running(netdev))
  4670. igb_down(adapter);
  4671. dev_info(&pdev->dev, "changing MTU from %d to %d\n",
  4672. netdev->mtu, new_mtu);
  4673. netdev->mtu = new_mtu;
  4674. if (netif_running(netdev))
  4675. igb_up(adapter);
  4676. else
  4677. igb_reset(adapter);
  4678. clear_bit(__IGB_RESETTING, &adapter->state);
  4679. return 0;
  4680. }
  4681. /**
  4682. * igb_update_stats - Update the board statistics counters
  4683. * @adapter: board private structure
  4684. **/
  4685. void igb_update_stats(struct igb_adapter *adapter,
  4686. struct rtnl_link_stats64 *net_stats)
  4687. {
  4688. struct e1000_hw *hw = &adapter->hw;
  4689. struct pci_dev *pdev = adapter->pdev;
  4690. u32 reg, mpc;
  4691. int i;
  4692. u64 bytes, packets;
  4693. unsigned int start;
  4694. u64 _bytes, _packets;
  4695. /* Prevent stats update while adapter is being reset, or if the pci
  4696. * connection is down.
  4697. */
  4698. if (adapter->link_speed == 0)
  4699. return;
  4700. if (pci_channel_offline(pdev))
  4701. return;
  4702. bytes = 0;
  4703. packets = 0;
  4704. rcu_read_lock();
  4705. for (i = 0; i < adapter->num_rx_queues; i++) {
  4706. struct igb_ring *ring = adapter->rx_ring[i];
  4707. u32 rqdpc = rd32(E1000_RQDPC(i));
  4708. if (hw->mac.type >= e1000_i210)
  4709. wr32(E1000_RQDPC(i), 0);
  4710. if (rqdpc) {
  4711. ring->rx_stats.drops += rqdpc;
  4712. net_stats->rx_fifo_errors += rqdpc;
  4713. }
  4714. do {
  4715. start = u64_stats_fetch_begin_irq(&ring->rx_syncp);
  4716. _bytes = ring->rx_stats.bytes;
  4717. _packets = ring->rx_stats.packets;
  4718. } while (u64_stats_fetch_retry_irq(&ring->rx_syncp, start));
  4719. bytes += _bytes;
  4720. packets += _packets;
  4721. }
  4722. net_stats->rx_bytes = bytes;
  4723. net_stats->rx_packets = packets;
  4724. bytes = 0;
  4725. packets = 0;
  4726. for (i = 0; i < adapter->num_tx_queues; i++) {
  4727. struct igb_ring *ring = adapter->tx_ring[i];
  4728. do {
  4729. start = u64_stats_fetch_begin_irq(&ring->tx_syncp);
  4730. _bytes = ring->tx_stats.bytes;
  4731. _packets = ring->tx_stats.packets;
  4732. } while (u64_stats_fetch_retry_irq(&ring->tx_syncp, start));
  4733. bytes += _bytes;
  4734. packets += _packets;
  4735. }
  4736. net_stats->tx_bytes = bytes;
  4737. net_stats->tx_packets = packets;
  4738. rcu_read_unlock();
  4739. /* read stats registers */
  4740. adapter->stats.crcerrs += rd32(E1000_CRCERRS);
  4741. adapter->stats.gprc += rd32(E1000_GPRC);
  4742. adapter->stats.gorc += rd32(E1000_GORCL);
  4743. rd32(E1000_GORCH); /* clear GORCL */
  4744. adapter->stats.bprc += rd32(E1000_BPRC);
  4745. adapter->stats.mprc += rd32(E1000_MPRC);
  4746. adapter->stats.roc += rd32(E1000_ROC);
  4747. adapter->stats.prc64 += rd32(E1000_PRC64);
  4748. adapter->stats.prc127 += rd32(E1000_PRC127);
  4749. adapter->stats.prc255 += rd32(E1000_PRC255);
  4750. adapter->stats.prc511 += rd32(E1000_PRC511);
  4751. adapter->stats.prc1023 += rd32(E1000_PRC1023);
  4752. adapter->stats.prc1522 += rd32(E1000_PRC1522);
  4753. adapter->stats.symerrs += rd32(E1000_SYMERRS);
  4754. adapter->stats.sec += rd32(E1000_SEC);
  4755. mpc = rd32(E1000_MPC);
  4756. adapter->stats.mpc += mpc;
  4757. net_stats->rx_fifo_errors += mpc;
  4758. adapter->stats.scc += rd32(E1000_SCC);
  4759. adapter->stats.ecol += rd32(E1000_ECOL);
  4760. adapter->stats.mcc += rd32(E1000_MCC);
  4761. adapter->stats.latecol += rd32(E1000_LATECOL);
  4762. adapter->stats.dc += rd32(E1000_DC);
  4763. adapter->stats.rlec += rd32(E1000_RLEC);
  4764. adapter->stats.xonrxc += rd32(E1000_XONRXC);
  4765. adapter->stats.xontxc += rd32(E1000_XONTXC);
  4766. adapter->stats.xoffrxc += rd32(E1000_XOFFRXC);
  4767. adapter->stats.xofftxc += rd32(E1000_XOFFTXC);
  4768. adapter->stats.fcruc += rd32(E1000_FCRUC);
  4769. adapter->stats.gptc += rd32(E1000_GPTC);
  4770. adapter->stats.gotc += rd32(E1000_GOTCL);
  4771. rd32(E1000_GOTCH); /* clear GOTCL */
  4772. adapter->stats.rnbc += rd32(E1000_RNBC);
  4773. adapter->stats.ruc += rd32(E1000_RUC);
  4774. adapter->stats.rfc += rd32(E1000_RFC);
  4775. adapter->stats.rjc += rd32(E1000_RJC);
  4776. adapter->stats.tor += rd32(E1000_TORH);
  4777. adapter->stats.tot += rd32(E1000_TOTH);
  4778. adapter->stats.tpr += rd32(E1000_TPR);
  4779. adapter->stats.ptc64 += rd32(E1000_PTC64);
  4780. adapter->stats.ptc127 += rd32(E1000_PTC127);
  4781. adapter->stats.ptc255 += rd32(E1000_PTC255);
  4782. adapter->stats.ptc511 += rd32(E1000_PTC511);
  4783. adapter->stats.ptc1023 += rd32(E1000_PTC1023);
  4784. adapter->stats.ptc1522 += rd32(E1000_PTC1522);
  4785. adapter->stats.mptc += rd32(E1000_MPTC);
  4786. adapter->stats.bptc += rd32(E1000_BPTC);
  4787. adapter->stats.tpt += rd32(E1000_TPT);
  4788. adapter->stats.colc += rd32(E1000_COLC);
  4789. adapter->stats.algnerrc += rd32(E1000_ALGNERRC);
  4790. /* read internal phy specific stats */
  4791. reg = rd32(E1000_CTRL_EXT);
  4792. if (!(reg & E1000_CTRL_EXT_LINK_MODE_MASK)) {
  4793. adapter->stats.rxerrc += rd32(E1000_RXERRC);
  4794. /* this stat has invalid values on i210/i211 */
  4795. if ((hw->mac.type != e1000_i210) &&
  4796. (hw->mac.type != e1000_i211))
  4797. adapter->stats.tncrs += rd32(E1000_TNCRS);
  4798. }
  4799. adapter->stats.tsctc += rd32(E1000_TSCTC);
  4800. adapter->stats.tsctfc += rd32(E1000_TSCTFC);
  4801. adapter->stats.iac += rd32(E1000_IAC);
  4802. adapter->stats.icrxoc += rd32(E1000_ICRXOC);
  4803. adapter->stats.icrxptc += rd32(E1000_ICRXPTC);
  4804. adapter->stats.icrxatc += rd32(E1000_ICRXATC);
  4805. adapter->stats.ictxptc += rd32(E1000_ICTXPTC);
  4806. adapter->stats.ictxatc += rd32(E1000_ICTXATC);
  4807. adapter->stats.ictxqec += rd32(E1000_ICTXQEC);
  4808. adapter->stats.ictxqmtc += rd32(E1000_ICTXQMTC);
  4809. adapter->stats.icrxdmtc += rd32(E1000_ICRXDMTC);
  4810. /* Fill out the OS statistics structure */
  4811. net_stats->multicast = adapter->stats.mprc;
  4812. net_stats->collisions = adapter->stats.colc;
  4813. /* Rx Errors */
  4814. /* RLEC on some newer hardware can be incorrect so build
  4815. * our own version based on RUC and ROC
  4816. */
  4817. net_stats->rx_errors = adapter->stats.rxerrc +
  4818. adapter->stats.crcerrs + adapter->stats.algnerrc +
  4819. adapter->stats.ruc + adapter->stats.roc +
  4820. adapter->stats.cexterr;
  4821. net_stats->rx_length_errors = adapter->stats.ruc +
  4822. adapter->stats.roc;
  4823. net_stats->rx_crc_errors = adapter->stats.crcerrs;
  4824. net_stats->rx_frame_errors = adapter->stats.algnerrc;
  4825. net_stats->rx_missed_errors = adapter->stats.mpc;
  4826. /* Tx Errors */
  4827. net_stats->tx_errors = adapter->stats.ecol +
  4828. adapter->stats.latecol;
  4829. net_stats->tx_aborted_errors = adapter->stats.ecol;
  4830. net_stats->tx_window_errors = adapter->stats.latecol;
  4831. net_stats->tx_carrier_errors = adapter->stats.tncrs;
  4832. /* Tx Dropped needs to be maintained elsewhere */
  4833. /* Management Stats */
  4834. adapter->stats.mgptc += rd32(E1000_MGTPTC);
  4835. adapter->stats.mgprc += rd32(E1000_MGTPRC);
  4836. adapter->stats.mgpdc += rd32(E1000_MGTPDC);
  4837. /* OS2BMC Stats */
  4838. reg = rd32(E1000_MANC);
  4839. if (reg & E1000_MANC_EN_BMC2OS) {
  4840. adapter->stats.o2bgptc += rd32(E1000_O2BGPTC);
  4841. adapter->stats.o2bspc += rd32(E1000_O2BSPC);
  4842. adapter->stats.b2ospc += rd32(E1000_B2OSPC);
  4843. adapter->stats.b2ogprc += rd32(E1000_B2OGPRC);
  4844. }
  4845. }
  4846. static void igb_tsync_interrupt(struct igb_adapter *adapter)
  4847. {
  4848. struct e1000_hw *hw = &adapter->hw;
  4849. struct ptp_clock_event event;
  4850. struct timespec64 ts;
  4851. u32 ack = 0, tsauxc, sec, nsec, tsicr = rd32(E1000_TSICR);
  4852. if (tsicr & TSINTR_SYS_WRAP) {
  4853. event.type = PTP_CLOCK_PPS;
  4854. if (adapter->ptp_caps.pps)
  4855. ptp_clock_event(adapter->ptp_clock, &event);
  4856. else
  4857. dev_err(&adapter->pdev->dev, "unexpected SYS WRAP");
  4858. ack |= TSINTR_SYS_WRAP;
  4859. }
  4860. if (tsicr & E1000_TSICR_TXTS) {
  4861. /* retrieve hardware timestamp */
  4862. schedule_work(&adapter->ptp_tx_work);
  4863. ack |= E1000_TSICR_TXTS;
  4864. }
  4865. if (tsicr & TSINTR_TT0) {
  4866. spin_lock(&adapter->tmreg_lock);
  4867. ts = timespec64_add(adapter->perout[0].start,
  4868. adapter->perout[0].period);
  4869. /* u32 conversion of tv_sec is safe until y2106 */
  4870. wr32(E1000_TRGTTIML0, ts.tv_nsec);
  4871. wr32(E1000_TRGTTIMH0, (u32)ts.tv_sec);
  4872. tsauxc = rd32(E1000_TSAUXC);
  4873. tsauxc |= TSAUXC_EN_TT0;
  4874. wr32(E1000_TSAUXC, tsauxc);
  4875. adapter->perout[0].start = ts;
  4876. spin_unlock(&adapter->tmreg_lock);
  4877. ack |= TSINTR_TT0;
  4878. }
  4879. if (tsicr & TSINTR_TT1) {
  4880. spin_lock(&adapter->tmreg_lock);
  4881. ts = timespec64_add(adapter->perout[1].start,
  4882. adapter->perout[1].period);
  4883. wr32(E1000_TRGTTIML1, ts.tv_nsec);
  4884. wr32(E1000_TRGTTIMH1, (u32)ts.tv_sec);
  4885. tsauxc = rd32(E1000_TSAUXC);
  4886. tsauxc |= TSAUXC_EN_TT1;
  4887. wr32(E1000_TSAUXC, tsauxc);
  4888. adapter->perout[1].start = ts;
  4889. spin_unlock(&adapter->tmreg_lock);
  4890. ack |= TSINTR_TT1;
  4891. }
  4892. if (tsicr & TSINTR_AUTT0) {
  4893. nsec = rd32(E1000_AUXSTMPL0);
  4894. sec = rd32(E1000_AUXSTMPH0);
  4895. event.type = PTP_CLOCK_EXTTS;
  4896. event.index = 0;
  4897. event.timestamp = sec * 1000000000ULL + nsec;
  4898. ptp_clock_event(adapter->ptp_clock, &event);
  4899. ack |= TSINTR_AUTT0;
  4900. }
  4901. if (tsicr & TSINTR_AUTT1) {
  4902. nsec = rd32(E1000_AUXSTMPL1);
  4903. sec = rd32(E1000_AUXSTMPH1);
  4904. event.type = PTP_CLOCK_EXTTS;
  4905. event.index = 1;
  4906. event.timestamp = sec * 1000000000ULL + nsec;
  4907. ptp_clock_event(adapter->ptp_clock, &event);
  4908. ack |= TSINTR_AUTT1;
  4909. }
  4910. /* acknowledge the interrupts */
  4911. wr32(E1000_TSICR, ack);
  4912. }
  4913. static irqreturn_t igb_msix_other(int irq, void *data)
  4914. {
  4915. struct igb_adapter *adapter = data;
  4916. struct e1000_hw *hw = &adapter->hw;
  4917. u32 icr = rd32(E1000_ICR);
  4918. /* reading ICR causes bit 31 of EICR to be cleared */
  4919. if (icr & E1000_ICR_DRSTA)
  4920. schedule_work(&adapter->reset_task);
  4921. if (icr & E1000_ICR_DOUTSYNC) {
  4922. /* HW is reporting DMA is out of sync */
  4923. adapter->stats.doosync++;
  4924. /* The DMA Out of Sync is also indication of a spoof event
  4925. * in IOV mode. Check the Wrong VM Behavior register to
  4926. * see if it is really a spoof event.
  4927. */
  4928. igb_check_wvbr(adapter);
  4929. }
  4930. /* Check for a mailbox event */
  4931. if (icr & E1000_ICR_VMMB)
  4932. igb_msg_task(adapter);
  4933. if (icr & E1000_ICR_LSC) {
  4934. hw->mac.get_link_status = 1;
  4935. /* guard against interrupt when we're going down */
  4936. if (!test_bit(__IGB_DOWN, &adapter->state))
  4937. mod_timer(&adapter->watchdog_timer, jiffies + 1);
  4938. }
  4939. if (icr & E1000_ICR_TS)
  4940. igb_tsync_interrupt(adapter);
  4941. wr32(E1000_EIMS, adapter->eims_other);
  4942. return IRQ_HANDLED;
  4943. }
  4944. static void igb_write_itr(struct igb_q_vector *q_vector)
  4945. {
  4946. struct igb_adapter *adapter = q_vector->adapter;
  4947. u32 itr_val = q_vector->itr_val & 0x7FFC;
  4948. if (!q_vector->set_itr)
  4949. return;
  4950. if (!itr_val)
  4951. itr_val = 0x4;
  4952. if (adapter->hw.mac.type == e1000_82575)
  4953. itr_val |= itr_val << 16;
  4954. else
  4955. itr_val |= E1000_EITR_CNT_IGNR;
  4956. writel(itr_val, q_vector->itr_register);
  4957. q_vector->set_itr = 0;
  4958. }
  4959. static irqreturn_t igb_msix_ring(int irq, void *data)
  4960. {
  4961. struct igb_q_vector *q_vector = data;
  4962. /* Write the ITR value calculated from the previous interrupt. */
  4963. igb_write_itr(q_vector);
  4964. napi_schedule(&q_vector->napi);
  4965. return IRQ_HANDLED;
  4966. }
  4967. #ifdef CONFIG_IGB_DCA
  4968. static void igb_update_tx_dca(struct igb_adapter *adapter,
  4969. struct igb_ring *tx_ring,
  4970. int cpu)
  4971. {
  4972. struct e1000_hw *hw = &adapter->hw;
  4973. u32 txctrl = dca3_get_tag(tx_ring->dev, cpu);
  4974. if (hw->mac.type != e1000_82575)
  4975. txctrl <<= E1000_DCA_TXCTRL_CPUID_SHIFT;
  4976. /* We can enable relaxed ordering for reads, but not writes when
  4977. * DCA is enabled. This is due to a known issue in some chipsets
  4978. * which will cause the DCA tag to be cleared.
  4979. */
  4980. txctrl |= E1000_DCA_TXCTRL_DESC_RRO_EN |
  4981. E1000_DCA_TXCTRL_DATA_RRO_EN |
  4982. E1000_DCA_TXCTRL_DESC_DCA_EN;
  4983. wr32(E1000_DCA_TXCTRL(tx_ring->reg_idx), txctrl);
  4984. }
  4985. static void igb_update_rx_dca(struct igb_adapter *adapter,
  4986. struct igb_ring *rx_ring,
  4987. int cpu)
  4988. {
  4989. struct e1000_hw *hw = &adapter->hw;
  4990. u32 rxctrl = dca3_get_tag(&adapter->pdev->dev, cpu);
  4991. if (hw->mac.type != e1000_82575)
  4992. rxctrl <<= E1000_DCA_RXCTRL_CPUID_SHIFT;
  4993. /* We can enable relaxed ordering for reads, but not writes when
  4994. * DCA is enabled. This is due to a known issue in some chipsets
  4995. * which will cause the DCA tag to be cleared.
  4996. */
  4997. rxctrl |= E1000_DCA_RXCTRL_DESC_RRO_EN |
  4998. E1000_DCA_RXCTRL_DESC_DCA_EN;
  4999. wr32(E1000_DCA_RXCTRL(rx_ring->reg_idx), rxctrl);
  5000. }
  5001. static void igb_update_dca(struct igb_q_vector *q_vector)
  5002. {
  5003. struct igb_adapter *adapter = q_vector->adapter;
  5004. int cpu = get_cpu();
  5005. if (q_vector->cpu == cpu)
  5006. goto out_no_update;
  5007. if (q_vector->tx.ring)
  5008. igb_update_tx_dca(adapter, q_vector->tx.ring, cpu);
  5009. if (q_vector->rx.ring)
  5010. igb_update_rx_dca(adapter, q_vector->rx.ring, cpu);
  5011. q_vector->cpu = cpu;
  5012. out_no_update:
  5013. put_cpu();
  5014. }
  5015. static void igb_setup_dca(struct igb_adapter *adapter)
  5016. {
  5017. struct e1000_hw *hw = &adapter->hw;
  5018. int i;
  5019. if (!(adapter->flags & IGB_FLAG_DCA_ENABLED))
  5020. return;
  5021. /* Always use CB2 mode, difference is masked in the CB driver. */
  5022. wr32(E1000_DCA_CTRL, E1000_DCA_CTRL_DCA_MODE_CB2);
  5023. for (i = 0; i < adapter->num_q_vectors; i++) {
  5024. adapter->q_vector[i]->cpu = -1;
  5025. igb_update_dca(adapter->q_vector[i]);
  5026. }
  5027. }
  5028. static int __igb_notify_dca(struct device *dev, void *data)
  5029. {
  5030. struct net_device *netdev = dev_get_drvdata(dev);
  5031. struct igb_adapter *adapter = netdev_priv(netdev);
  5032. struct pci_dev *pdev = adapter->pdev;
  5033. struct e1000_hw *hw = &adapter->hw;
  5034. unsigned long event = *(unsigned long *)data;
  5035. switch (event) {
  5036. case DCA_PROVIDER_ADD:
  5037. /* if already enabled, don't do it again */
  5038. if (adapter->flags & IGB_FLAG_DCA_ENABLED)
  5039. break;
  5040. if (dca_add_requester(dev) == 0) {
  5041. adapter->flags |= IGB_FLAG_DCA_ENABLED;
  5042. dev_info(&pdev->dev, "DCA enabled\n");
  5043. igb_setup_dca(adapter);
  5044. break;
  5045. }
  5046. /* Fall Through since DCA is disabled. */
  5047. case DCA_PROVIDER_REMOVE:
  5048. if (adapter->flags & IGB_FLAG_DCA_ENABLED) {
  5049. /* without this a class_device is left
  5050. * hanging around in the sysfs model
  5051. */
  5052. dca_remove_requester(dev);
  5053. dev_info(&pdev->dev, "DCA disabled\n");
  5054. adapter->flags &= ~IGB_FLAG_DCA_ENABLED;
  5055. wr32(E1000_DCA_CTRL, E1000_DCA_CTRL_DCA_MODE_DISABLE);
  5056. }
  5057. break;
  5058. }
  5059. return 0;
  5060. }
  5061. static int igb_notify_dca(struct notifier_block *nb, unsigned long event,
  5062. void *p)
  5063. {
  5064. int ret_val;
  5065. ret_val = driver_for_each_device(&igb_driver.driver, NULL, &event,
  5066. __igb_notify_dca);
  5067. return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
  5068. }
  5069. #endif /* CONFIG_IGB_DCA */
  5070. #ifdef CONFIG_PCI_IOV
  5071. static int igb_vf_configure(struct igb_adapter *adapter, int vf)
  5072. {
  5073. unsigned char mac_addr[ETH_ALEN];
  5074. eth_zero_addr(mac_addr);
  5075. igb_set_vf_mac(adapter, vf, mac_addr);
  5076. /* By default spoof check is enabled for all VFs */
  5077. adapter->vf_data[vf].spoofchk_enabled = true;
  5078. return 0;
  5079. }
  5080. #endif
  5081. static void igb_ping_all_vfs(struct igb_adapter *adapter)
  5082. {
  5083. struct e1000_hw *hw = &adapter->hw;
  5084. u32 ping;
  5085. int i;
  5086. for (i = 0 ; i < adapter->vfs_allocated_count; i++) {
  5087. ping = E1000_PF_CONTROL_MSG;
  5088. if (adapter->vf_data[i].flags & IGB_VF_FLAG_CTS)
  5089. ping |= E1000_VT_MSGTYPE_CTS;
  5090. igb_write_mbx(hw, &ping, 1, i);
  5091. }
  5092. }
  5093. static int igb_set_vf_promisc(struct igb_adapter *adapter, u32 *msgbuf, u32 vf)
  5094. {
  5095. struct e1000_hw *hw = &adapter->hw;
  5096. u32 vmolr = rd32(E1000_VMOLR(vf));
  5097. struct vf_data_storage *vf_data = &adapter->vf_data[vf];
  5098. vf_data->flags &= ~(IGB_VF_FLAG_UNI_PROMISC |
  5099. IGB_VF_FLAG_MULTI_PROMISC);
  5100. vmolr &= ~(E1000_VMOLR_ROPE | E1000_VMOLR_ROMPE | E1000_VMOLR_MPME);
  5101. if (*msgbuf & E1000_VF_SET_PROMISC_MULTICAST) {
  5102. vmolr |= E1000_VMOLR_MPME;
  5103. vf_data->flags |= IGB_VF_FLAG_MULTI_PROMISC;
  5104. *msgbuf &= ~E1000_VF_SET_PROMISC_MULTICAST;
  5105. } else {
  5106. /* if we have hashes and we are clearing a multicast promisc
  5107. * flag we need to write the hashes to the MTA as this step
  5108. * was previously skipped
  5109. */
  5110. if (vf_data->num_vf_mc_hashes > 30) {
  5111. vmolr |= E1000_VMOLR_MPME;
  5112. } else if (vf_data->num_vf_mc_hashes) {
  5113. int j;
  5114. vmolr |= E1000_VMOLR_ROMPE;
  5115. for (j = 0; j < vf_data->num_vf_mc_hashes; j++)
  5116. igb_mta_set(hw, vf_data->vf_mc_hashes[j]);
  5117. }
  5118. }
  5119. wr32(E1000_VMOLR(vf), vmolr);
  5120. /* there are flags left unprocessed, likely not supported */
  5121. if (*msgbuf & E1000_VT_MSGINFO_MASK)
  5122. return -EINVAL;
  5123. return 0;
  5124. }
  5125. static int igb_set_vf_multicasts(struct igb_adapter *adapter,
  5126. u32 *msgbuf, u32 vf)
  5127. {
  5128. int n = (msgbuf[0] & E1000_VT_MSGINFO_MASK) >> E1000_VT_MSGINFO_SHIFT;
  5129. u16 *hash_list = (u16 *)&msgbuf[1];
  5130. struct vf_data_storage *vf_data = &adapter->vf_data[vf];
  5131. int i;
  5132. /* salt away the number of multicast addresses assigned
  5133. * to this VF for later use to restore when the PF multi cast
  5134. * list changes
  5135. */
  5136. vf_data->num_vf_mc_hashes = n;
  5137. /* only up to 30 hash values supported */
  5138. if (n > 30)
  5139. n = 30;
  5140. /* store the hashes for later use */
  5141. for (i = 0; i < n; i++)
  5142. vf_data->vf_mc_hashes[i] = hash_list[i];
  5143. /* Flush and reset the mta with the new values */
  5144. igb_set_rx_mode(adapter->netdev);
  5145. return 0;
  5146. }
  5147. static void igb_restore_vf_multicasts(struct igb_adapter *adapter)
  5148. {
  5149. struct e1000_hw *hw = &adapter->hw;
  5150. struct vf_data_storage *vf_data;
  5151. int i, j;
  5152. for (i = 0; i < adapter->vfs_allocated_count; i++) {
  5153. u32 vmolr = rd32(E1000_VMOLR(i));
  5154. vmolr &= ~(E1000_VMOLR_ROMPE | E1000_VMOLR_MPME);
  5155. vf_data = &adapter->vf_data[i];
  5156. if ((vf_data->num_vf_mc_hashes > 30) ||
  5157. (vf_data->flags & IGB_VF_FLAG_MULTI_PROMISC)) {
  5158. vmolr |= E1000_VMOLR_MPME;
  5159. } else if (vf_data->num_vf_mc_hashes) {
  5160. vmolr |= E1000_VMOLR_ROMPE;
  5161. for (j = 0; j < vf_data->num_vf_mc_hashes; j++)
  5162. igb_mta_set(hw, vf_data->vf_mc_hashes[j]);
  5163. }
  5164. wr32(E1000_VMOLR(i), vmolr);
  5165. }
  5166. }
  5167. static void igb_clear_vf_vfta(struct igb_adapter *adapter, u32 vf)
  5168. {
  5169. struct e1000_hw *hw = &adapter->hw;
  5170. u32 pool_mask, vlvf_mask, i;
  5171. /* create mask for VF and other pools */
  5172. pool_mask = E1000_VLVF_POOLSEL_MASK;
  5173. vlvf_mask = BIT(E1000_VLVF_POOLSEL_SHIFT + vf);
  5174. /* drop PF from pool bits */
  5175. pool_mask &= ~BIT(E1000_VLVF_POOLSEL_SHIFT +
  5176. adapter->vfs_allocated_count);
  5177. /* Find the vlan filter for this id */
  5178. for (i = E1000_VLVF_ARRAY_SIZE; i--;) {
  5179. u32 vlvf = rd32(E1000_VLVF(i));
  5180. u32 vfta_mask, vid, vfta;
  5181. /* remove the vf from the pool */
  5182. if (!(vlvf & vlvf_mask))
  5183. continue;
  5184. /* clear out bit from VLVF */
  5185. vlvf ^= vlvf_mask;
  5186. /* if other pools are present, just remove ourselves */
  5187. if (vlvf & pool_mask)
  5188. goto update_vlvfb;
  5189. /* if PF is present, leave VFTA */
  5190. if (vlvf & E1000_VLVF_POOLSEL_MASK)
  5191. goto update_vlvf;
  5192. vid = vlvf & E1000_VLVF_VLANID_MASK;
  5193. vfta_mask = BIT(vid % 32);
  5194. /* clear bit from VFTA */
  5195. vfta = adapter->shadow_vfta[vid / 32];
  5196. if (vfta & vfta_mask)
  5197. hw->mac.ops.write_vfta(hw, vid / 32, vfta ^ vfta_mask);
  5198. update_vlvf:
  5199. /* clear pool selection enable */
  5200. if (adapter->flags & IGB_FLAG_VLAN_PROMISC)
  5201. vlvf &= E1000_VLVF_POOLSEL_MASK;
  5202. else
  5203. vlvf = 0;
  5204. update_vlvfb:
  5205. /* clear pool bits */
  5206. wr32(E1000_VLVF(i), vlvf);
  5207. }
  5208. }
  5209. static int igb_find_vlvf_entry(struct e1000_hw *hw, u32 vlan)
  5210. {
  5211. u32 vlvf;
  5212. int idx;
  5213. /* short cut the special case */
  5214. if (vlan == 0)
  5215. return 0;
  5216. /* Search for the VLAN id in the VLVF entries */
  5217. for (idx = E1000_VLVF_ARRAY_SIZE; --idx;) {
  5218. vlvf = rd32(E1000_VLVF(idx));
  5219. if ((vlvf & VLAN_VID_MASK) == vlan)
  5220. break;
  5221. }
  5222. return idx;
  5223. }
  5224. static void igb_update_pf_vlvf(struct igb_adapter *adapter, u32 vid)
  5225. {
  5226. struct e1000_hw *hw = &adapter->hw;
  5227. u32 bits, pf_id;
  5228. int idx;
  5229. idx = igb_find_vlvf_entry(hw, vid);
  5230. if (!idx)
  5231. return;
  5232. /* See if any other pools are set for this VLAN filter
  5233. * entry other than the PF.
  5234. */
  5235. pf_id = adapter->vfs_allocated_count + E1000_VLVF_POOLSEL_SHIFT;
  5236. bits = ~BIT(pf_id) & E1000_VLVF_POOLSEL_MASK;
  5237. bits &= rd32(E1000_VLVF(idx));
  5238. /* Disable the filter so this falls into the default pool. */
  5239. if (!bits) {
  5240. if (adapter->flags & IGB_FLAG_VLAN_PROMISC)
  5241. wr32(E1000_VLVF(idx), BIT(pf_id));
  5242. else
  5243. wr32(E1000_VLVF(idx), 0);
  5244. }
  5245. }
  5246. static s32 igb_set_vf_vlan(struct igb_adapter *adapter, u32 vid,
  5247. bool add, u32 vf)
  5248. {
  5249. int pf_id = adapter->vfs_allocated_count;
  5250. struct e1000_hw *hw = &adapter->hw;
  5251. int err;
  5252. /* If VLAN overlaps with one the PF is currently monitoring make
  5253. * sure that we are able to allocate a VLVF entry. This may be
  5254. * redundant but it guarantees PF will maintain visibility to
  5255. * the VLAN.
  5256. */
  5257. if (add && test_bit(vid, adapter->active_vlans)) {
  5258. err = igb_vfta_set(hw, vid, pf_id, true, false);
  5259. if (err)
  5260. return err;
  5261. }
  5262. err = igb_vfta_set(hw, vid, vf, add, false);
  5263. if (add && !err)
  5264. return err;
  5265. /* If we failed to add the VF VLAN or we are removing the VF VLAN
  5266. * we may need to drop the PF pool bit in order to allow us to free
  5267. * up the VLVF resources.
  5268. */
  5269. if (test_bit(vid, adapter->active_vlans) ||
  5270. (adapter->flags & IGB_FLAG_VLAN_PROMISC))
  5271. igb_update_pf_vlvf(adapter, vid);
  5272. return err;
  5273. }
  5274. static void igb_set_vmvir(struct igb_adapter *adapter, u32 vid, u32 vf)
  5275. {
  5276. struct e1000_hw *hw = &adapter->hw;
  5277. if (vid)
  5278. wr32(E1000_VMVIR(vf), (vid | E1000_VMVIR_VLANA_DEFAULT));
  5279. else
  5280. wr32(E1000_VMVIR(vf), 0);
  5281. }
  5282. static int igb_enable_port_vlan(struct igb_adapter *adapter, int vf,
  5283. u16 vlan, u8 qos)
  5284. {
  5285. int err;
  5286. err = igb_set_vf_vlan(adapter, vlan, true, vf);
  5287. if (err)
  5288. return err;
  5289. igb_set_vmvir(adapter, vlan | (qos << VLAN_PRIO_SHIFT), vf);
  5290. igb_set_vmolr(adapter, vf, !vlan);
  5291. /* revoke access to previous VLAN */
  5292. if (vlan != adapter->vf_data[vf].pf_vlan)
  5293. igb_set_vf_vlan(adapter, adapter->vf_data[vf].pf_vlan,
  5294. false, vf);
  5295. adapter->vf_data[vf].pf_vlan = vlan;
  5296. adapter->vf_data[vf].pf_qos = qos;
  5297. igb_set_vf_vlan_strip(adapter, vf, true);
  5298. dev_info(&adapter->pdev->dev,
  5299. "Setting VLAN %d, QOS 0x%x on VF %d\n", vlan, qos, vf);
  5300. if (test_bit(__IGB_DOWN, &adapter->state)) {
  5301. dev_warn(&adapter->pdev->dev,
  5302. "The VF VLAN has been set, but the PF device is not up.\n");
  5303. dev_warn(&adapter->pdev->dev,
  5304. "Bring the PF device up before attempting to use the VF device.\n");
  5305. }
  5306. return err;
  5307. }
  5308. static int igb_disable_port_vlan(struct igb_adapter *adapter, int vf)
  5309. {
  5310. /* Restore tagless access via VLAN 0 */
  5311. igb_set_vf_vlan(adapter, 0, true, vf);
  5312. igb_set_vmvir(adapter, 0, vf);
  5313. igb_set_vmolr(adapter, vf, true);
  5314. /* Remove any PF assigned VLAN */
  5315. if (adapter->vf_data[vf].pf_vlan)
  5316. igb_set_vf_vlan(adapter, adapter->vf_data[vf].pf_vlan,
  5317. false, vf);
  5318. adapter->vf_data[vf].pf_vlan = 0;
  5319. adapter->vf_data[vf].pf_qos = 0;
  5320. igb_set_vf_vlan_strip(adapter, vf, false);
  5321. return 0;
  5322. }
  5323. static int igb_ndo_set_vf_vlan(struct net_device *netdev, int vf,
  5324. u16 vlan, u8 qos, __be16 vlan_proto)
  5325. {
  5326. struct igb_adapter *adapter = netdev_priv(netdev);
  5327. if ((vf >= adapter->vfs_allocated_count) || (vlan > 4095) || (qos > 7))
  5328. return -EINVAL;
  5329. if (vlan_proto != htons(ETH_P_8021Q))
  5330. return -EPROTONOSUPPORT;
  5331. return (vlan || qos) ? igb_enable_port_vlan(adapter, vf, vlan, qos) :
  5332. igb_disable_port_vlan(adapter, vf);
  5333. }
  5334. static int igb_set_vf_vlan_msg(struct igb_adapter *adapter, u32 *msgbuf, u32 vf)
  5335. {
  5336. int add = (msgbuf[0] & E1000_VT_MSGINFO_MASK) >> E1000_VT_MSGINFO_SHIFT;
  5337. int vid = (msgbuf[1] & E1000_VLVF_VLANID_MASK);
  5338. int ret;
  5339. if (adapter->vf_data[vf].pf_vlan)
  5340. return -1;
  5341. /* VLAN 0 is a special case, don't allow it to be removed */
  5342. if (!vid && !add)
  5343. return 0;
  5344. ret = igb_set_vf_vlan(adapter, vid, !!add, vf);
  5345. if (!ret)
  5346. igb_set_vf_vlan_strip(adapter, vf, !!vid);
  5347. return ret;
  5348. }
  5349. static inline void igb_vf_reset(struct igb_adapter *adapter, u32 vf)
  5350. {
  5351. struct vf_data_storage *vf_data = &adapter->vf_data[vf];
  5352. /* clear flags - except flag that indicates PF has set the MAC */
  5353. vf_data->flags &= IGB_VF_FLAG_PF_SET_MAC;
  5354. vf_data->last_nack = jiffies;
  5355. /* reset vlans for device */
  5356. igb_clear_vf_vfta(adapter, vf);
  5357. igb_set_vf_vlan(adapter, vf_data->pf_vlan, true, vf);
  5358. igb_set_vmvir(adapter, vf_data->pf_vlan |
  5359. (vf_data->pf_qos << VLAN_PRIO_SHIFT), vf);
  5360. igb_set_vmolr(adapter, vf, !vf_data->pf_vlan);
  5361. igb_set_vf_vlan_strip(adapter, vf, !!(vf_data->pf_vlan));
  5362. /* reset multicast table array for vf */
  5363. adapter->vf_data[vf].num_vf_mc_hashes = 0;
  5364. /* Flush and reset the mta with the new values */
  5365. igb_set_rx_mode(adapter->netdev);
  5366. }
  5367. static void igb_vf_reset_event(struct igb_adapter *adapter, u32 vf)
  5368. {
  5369. unsigned char *vf_mac = adapter->vf_data[vf].vf_mac_addresses;
  5370. /* clear mac address as we were hotplug removed/added */
  5371. if (!(adapter->vf_data[vf].flags & IGB_VF_FLAG_PF_SET_MAC))
  5372. eth_zero_addr(vf_mac);
  5373. /* process remaining reset events */
  5374. igb_vf_reset(adapter, vf);
  5375. }
  5376. static void igb_vf_reset_msg(struct igb_adapter *adapter, u32 vf)
  5377. {
  5378. struct e1000_hw *hw = &adapter->hw;
  5379. unsigned char *vf_mac = adapter->vf_data[vf].vf_mac_addresses;
  5380. int rar_entry = hw->mac.rar_entry_count - (vf + 1);
  5381. u32 reg, msgbuf[3];
  5382. u8 *addr = (u8 *)(&msgbuf[1]);
  5383. /* process all the same items cleared in a function level reset */
  5384. igb_vf_reset(adapter, vf);
  5385. /* set vf mac address */
  5386. igb_rar_set_qsel(adapter, vf_mac, rar_entry, vf);
  5387. /* enable transmit and receive for vf */
  5388. reg = rd32(E1000_VFTE);
  5389. wr32(E1000_VFTE, reg | BIT(vf));
  5390. reg = rd32(E1000_VFRE);
  5391. wr32(E1000_VFRE, reg | BIT(vf));
  5392. adapter->vf_data[vf].flags |= IGB_VF_FLAG_CTS;
  5393. /* reply to reset with ack and vf mac address */
  5394. if (!is_zero_ether_addr(vf_mac)) {
  5395. msgbuf[0] = E1000_VF_RESET | E1000_VT_MSGTYPE_ACK;
  5396. memcpy(addr, vf_mac, ETH_ALEN);
  5397. } else {
  5398. msgbuf[0] = E1000_VF_RESET | E1000_VT_MSGTYPE_NACK;
  5399. }
  5400. igb_write_mbx(hw, msgbuf, 3, vf);
  5401. }
  5402. static int igb_set_vf_mac_addr(struct igb_adapter *adapter, u32 *msg, int vf)
  5403. {
  5404. /* The VF MAC Address is stored in a packed array of bytes
  5405. * starting at the second 32 bit word of the msg array
  5406. */
  5407. unsigned char *addr = (char *)&msg[1];
  5408. int err = -1;
  5409. if (is_valid_ether_addr(addr))
  5410. err = igb_set_vf_mac(adapter, vf, addr);
  5411. return err;
  5412. }
  5413. static void igb_rcv_ack_from_vf(struct igb_adapter *adapter, u32 vf)
  5414. {
  5415. struct e1000_hw *hw = &adapter->hw;
  5416. struct vf_data_storage *vf_data = &adapter->vf_data[vf];
  5417. u32 msg = E1000_VT_MSGTYPE_NACK;
  5418. /* if device isn't clear to send it shouldn't be reading either */
  5419. if (!(vf_data->flags & IGB_VF_FLAG_CTS) &&
  5420. time_after(jiffies, vf_data->last_nack + (2 * HZ))) {
  5421. igb_write_mbx(hw, &msg, 1, vf);
  5422. vf_data->last_nack = jiffies;
  5423. }
  5424. }
  5425. static void igb_rcv_msg_from_vf(struct igb_adapter *adapter, u32 vf)
  5426. {
  5427. struct pci_dev *pdev = adapter->pdev;
  5428. u32 msgbuf[E1000_VFMAILBOX_SIZE];
  5429. struct e1000_hw *hw = &adapter->hw;
  5430. struct vf_data_storage *vf_data = &adapter->vf_data[vf];
  5431. s32 retval;
  5432. retval = igb_read_mbx(hw, msgbuf, E1000_VFMAILBOX_SIZE, vf);
  5433. if (retval) {
  5434. /* if receive failed revoke VF CTS stats and restart init */
  5435. dev_err(&pdev->dev, "Error receiving message from VF\n");
  5436. vf_data->flags &= ~IGB_VF_FLAG_CTS;
  5437. if (!time_after(jiffies, vf_data->last_nack + (2 * HZ)))
  5438. return;
  5439. goto out;
  5440. }
  5441. /* this is a message we already processed, do nothing */
  5442. if (msgbuf[0] & (E1000_VT_MSGTYPE_ACK | E1000_VT_MSGTYPE_NACK))
  5443. return;
  5444. /* until the vf completes a reset it should not be
  5445. * allowed to start any configuration.
  5446. */
  5447. if (msgbuf[0] == E1000_VF_RESET) {
  5448. igb_vf_reset_msg(adapter, vf);
  5449. return;
  5450. }
  5451. if (!(vf_data->flags & IGB_VF_FLAG_CTS)) {
  5452. if (!time_after(jiffies, vf_data->last_nack + (2 * HZ)))
  5453. return;
  5454. retval = -1;
  5455. goto out;
  5456. }
  5457. switch ((msgbuf[0] & 0xFFFF)) {
  5458. case E1000_VF_SET_MAC_ADDR:
  5459. retval = -EINVAL;
  5460. if (!(vf_data->flags & IGB_VF_FLAG_PF_SET_MAC))
  5461. retval = igb_set_vf_mac_addr(adapter, msgbuf, vf);
  5462. else
  5463. dev_warn(&pdev->dev,
  5464. "VF %d attempted to override administratively set MAC address\nReload the VF driver to resume operations\n",
  5465. vf);
  5466. break;
  5467. case E1000_VF_SET_PROMISC:
  5468. retval = igb_set_vf_promisc(adapter, msgbuf, vf);
  5469. break;
  5470. case E1000_VF_SET_MULTICAST:
  5471. retval = igb_set_vf_multicasts(adapter, msgbuf, vf);
  5472. break;
  5473. case E1000_VF_SET_LPE:
  5474. retval = igb_set_vf_rlpml(adapter, msgbuf[1], vf);
  5475. break;
  5476. case E1000_VF_SET_VLAN:
  5477. retval = -1;
  5478. if (vf_data->pf_vlan)
  5479. dev_warn(&pdev->dev,
  5480. "VF %d attempted to override administratively set VLAN tag\nReload the VF driver to resume operations\n",
  5481. vf);
  5482. else
  5483. retval = igb_set_vf_vlan_msg(adapter, msgbuf, vf);
  5484. break;
  5485. default:
  5486. dev_err(&pdev->dev, "Unhandled Msg %08x\n", msgbuf[0]);
  5487. retval = -1;
  5488. break;
  5489. }
  5490. msgbuf[0] |= E1000_VT_MSGTYPE_CTS;
  5491. out:
  5492. /* notify the VF of the results of what it sent us */
  5493. if (retval)
  5494. msgbuf[0] |= E1000_VT_MSGTYPE_NACK;
  5495. else
  5496. msgbuf[0] |= E1000_VT_MSGTYPE_ACK;
  5497. igb_write_mbx(hw, msgbuf, 1, vf);
  5498. }
  5499. static void igb_msg_task(struct igb_adapter *adapter)
  5500. {
  5501. struct e1000_hw *hw = &adapter->hw;
  5502. u32 vf;
  5503. for (vf = 0; vf < adapter->vfs_allocated_count; vf++) {
  5504. /* process any reset requests */
  5505. if (!igb_check_for_rst(hw, vf))
  5506. igb_vf_reset_event(adapter, vf);
  5507. /* process any messages pending */
  5508. if (!igb_check_for_msg(hw, vf))
  5509. igb_rcv_msg_from_vf(adapter, vf);
  5510. /* process any acks */
  5511. if (!igb_check_for_ack(hw, vf))
  5512. igb_rcv_ack_from_vf(adapter, vf);
  5513. }
  5514. }
  5515. /**
  5516. * igb_set_uta - Set unicast filter table address
  5517. * @adapter: board private structure
  5518. * @set: boolean indicating if we are setting or clearing bits
  5519. *
  5520. * The unicast table address is a register array of 32-bit registers.
  5521. * The table is meant to be used in a way similar to how the MTA is used
  5522. * however due to certain limitations in the hardware it is necessary to
  5523. * set all the hash bits to 1 and use the VMOLR ROPE bit as a promiscuous
  5524. * enable bit to allow vlan tag stripping when promiscuous mode is enabled
  5525. **/
  5526. static void igb_set_uta(struct igb_adapter *adapter, bool set)
  5527. {
  5528. struct e1000_hw *hw = &adapter->hw;
  5529. u32 uta = set ? ~0 : 0;
  5530. int i;
  5531. /* we only need to do this if VMDq is enabled */
  5532. if (!adapter->vfs_allocated_count)
  5533. return;
  5534. for (i = hw->mac.uta_reg_count; i--;)
  5535. array_wr32(E1000_UTA, i, uta);
  5536. }
  5537. /**
  5538. * igb_intr_msi - Interrupt Handler
  5539. * @irq: interrupt number
  5540. * @data: pointer to a network interface device structure
  5541. **/
  5542. static irqreturn_t igb_intr_msi(int irq, void *data)
  5543. {
  5544. struct igb_adapter *adapter = data;
  5545. struct igb_q_vector *q_vector = adapter->q_vector[0];
  5546. struct e1000_hw *hw = &adapter->hw;
  5547. /* read ICR disables interrupts using IAM */
  5548. u32 icr = rd32(E1000_ICR);
  5549. igb_write_itr(q_vector);
  5550. if (icr & E1000_ICR_DRSTA)
  5551. schedule_work(&adapter->reset_task);
  5552. if (icr & E1000_ICR_DOUTSYNC) {
  5553. /* HW is reporting DMA is out of sync */
  5554. adapter->stats.doosync++;
  5555. }
  5556. if (icr & (E1000_ICR_RXSEQ | E1000_ICR_LSC)) {
  5557. hw->mac.get_link_status = 1;
  5558. if (!test_bit(__IGB_DOWN, &adapter->state))
  5559. mod_timer(&adapter->watchdog_timer, jiffies + 1);
  5560. }
  5561. if (icr & E1000_ICR_TS)
  5562. igb_tsync_interrupt(adapter);
  5563. napi_schedule(&q_vector->napi);
  5564. return IRQ_HANDLED;
  5565. }
  5566. /**
  5567. * igb_intr - Legacy Interrupt Handler
  5568. * @irq: interrupt number
  5569. * @data: pointer to a network interface device structure
  5570. **/
  5571. static irqreturn_t igb_intr(int irq, void *data)
  5572. {
  5573. struct igb_adapter *adapter = data;
  5574. struct igb_q_vector *q_vector = adapter->q_vector[0];
  5575. struct e1000_hw *hw = &adapter->hw;
  5576. /* Interrupt Auto-Mask...upon reading ICR, interrupts are masked. No
  5577. * need for the IMC write
  5578. */
  5579. u32 icr = rd32(E1000_ICR);
  5580. /* IMS will not auto-mask if INT_ASSERTED is not set, and if it is
  5581. * not set, then the adapter didn't send an interrupt
  5582. */
  5583. if (!(icr & E1000_ICR_INT_ASSERTED))
  5584. return IRQ_NONE;
  5585. igb_write_itr(q_vector);
  5586. if (icr & E1000_ICR_DRSTA)
  5587. schedule_work(&adapter->reset_task);
  5588. if (icr & E1000_ICR_DOUTSYNC) {
  5589. /* HW is reporting DMA is out of sync */
  5590. adapter->stats.doosync++;
  5591. }
  5592. if (icr & (E1000_ICR_RXSEQ | E1000_ICR_LSC)) {
  5593. hw->mac.get_link_status = 1;
  5594. /* guard against interrupt when we're going down */
  5595. if (!test_bit(__IGB_DOWN, &adapter->state))
  5596. mod_timer(&adapter->watchdog_timer, jiffies + 1);
  5597. }
  5598. if (icr & E1000_ICR_TS)
  5599. igb_tsync_interrupt(adapter);
  5600. napi_schedule(&q_vector->napi);
  5601. return IRQ_HANDLED;
  5602. }
  5603. static void igb_ring_irq_enable(struct igb_q_vector *q_vector)
  5604. {
  5605. struct igb_adapter *adapter = q_vector->adapter;
  5606. struct e1000_hw *hw = &adapter->hw;
  5607. if ((q_vector->rx.ring && (adapter->rx_itr_setting & 3)) ||
  5608. (!q_vector->rx.ring && (adapter->tx_itr_setting & 3))) {
  5609. if ((adapter->num_q_vectors == 1) && !adapter->vf_data)
  5610. igb_set_itr(q_vector);
  5611. else
  5612. igb_update_ring_itr(q_vector);
  5613. }
  5614. if (!test_bit(__IGB_DOWN, &adapter->state)) {
  5615. if (adapter->flags & IGB_FLAG_HAS_MSIX)
  5616. wr32(E1000_EIMS, q_vector->eims_value);
  5617. else
  5618. igb_irq_enable(adapter);
  5619. }
  5620. }
  5621. /**
  5622. * igb_poll - NAPI Rx polling callback
  5623. * @napi: napi polling structure
  5624. * @budget: count of how many packets we should handle
  5625. **/
  5626. static int igb_poll(struct napi_struct *napi, int budget)
  5627. {
  5628. struct igb_q_vector *q_vector = container_of(napi,
  5629. struct igb_q_vector,
  5630. napi);
  5631. bool clean_complete = true;
  5632. int work_done = 0;
  5633. #ifdef CONFIG_IGB_DCA
  5634. if (q_vector->adapter->flags & IGB_FLAG_DCA_ENABLED)
  5635. igb_update_dca(q_vector);
  5636. #endif
  5637. if (q_vector->tx.ring)
  5638. clean_complete = igb_clean_tx_irq(q_vector, budget);
  5639. if (q_vector->rx.ring) {
  5640. int cleaned = igb_clean_rx_irq(q_vector, budget);
  5641. work_done += cleaned;
  5642. if (cleaned >= budget)
  5643. clean_complete = false;
  5644. }
  5645. /* If all work not completed, return budget and keep polling */
  5646. if (!clean_complete)
  5647. return budget;
  5648. /* If not enough Rx work done, exit the polling mode */
  5649. napi_complete_done(napi, work_done);
  5650. igb_ring_irq_enable(q_vector);
  5651. return 0;
  5652. }
  5653. /**
  5654. * igb_clean_tx_irq - Reclaim resources after transmit completes
  5655. * @q_vector: pointer to q_vector containing needed info
  5656. * @napi_budget: Used to determine if we are in netpoll
  5657. *
  5658. * returns true if ring is completely cleaned
  5659. **/
  5660. static bool igb_clean_tx_irq(struct igb_q_vector *q_vector, int napi_budget)
  5661. {
  5662. struct igb_adapter *adapter = q_vector->adapter;
  5663. struct igb_ring *tx_ring = q_vector->tx.ring;
  5664. struct igb_tx_buffer *tx_buffer;
  5665. union e1000_adv_tx_desc *tx_desc;
  5666. unsigned int total_bytes = 0, total_packets = 0;
  5667. unsigned int budget = q_vector->tx.work_limit;
  5668. unsigned int i = tx_ring->next_to_clean;
  5669. if (test_bit(__IGB_DOWN, &adapter->state))
  5670. return true;
  5671. tx_buffer = &tx_ring->tx_buffer_info[i];
  5672. tx_desc = IGB_TX_DESC(tx_ring, i);
  5673. i -= tx_ring->count;
  5674. do {
  5675. union e1000_adv_tx_desc *eop_desc = tx_buffer->next_to_watch;
  5676. /* if next_to_watch is not set then there is no work pending */
  5677. if (!eop_desc)
  5678. break;
  5679. /* prevent any other reads prior to eop_desc */
  5680. read_barrier_depends();
  5681. /* if DD is not set pending work has not been completed */
  5682. if (!(eop_desc->wb.status & cpu_to_le32(E1000_TXD_STAT_DD)))
  5683. break;
  5684. /* clear next_to_watch to prevent false hangs */
  5685. tx_buffer->next_to_watch = NULL;
  5686. /* update the statistics for this packet */
  5687. total_bytes += tx_buffer->bytecount;
  5688. total_packets += tx_buffer->gso_segs;
  5689. /* free the skb */
  5690. napi_consume_skb(tx_buffer->skb, napi_budget);
  5691. /* unmap skb header data */
  5692. dma_unmap_single(tx_ring->dev,
  5693. dma_unmap_addr(tx_buffer, dma),
  5694. dma_unmap_len(tx_buffer, len),
  5695. DMA_TO_DEVICE);
  5696. /* clear tx_buffer data */
  5697. dma_unmap_len_set(tx_buffer, len, 0);
  5698. /* clear last DMA location and unmap remaining buffers */
  5699. while (tx_desc != eop_desc) {
  5700. tx_buffer++;
  5701. tx_desc++;
  5702. i++;
  5703. if (unlikely(!i)) {
  5704. i -= tx_ring->count;
  5705. tx_buffer = tx_ring->tx_buffer_info;
  5706. tx_desc = IGB_TX_DESC(tx_ring, 0);
  5707. }
  5708. /* unmap any remaining paged data */
  5709. if (dma_unmap_len(tx_buffer, len)) {
  5710. dma_unmap_page(tx_ring->dev,
  5711. dma_unmap_addr(tx_buffer, dma),
  5712. dma_unmap_len(tx_buffer, len),
  5713. DMA_TO_DEVICE);
  5714. dma_unmap_len_set(tx_buffer, len, 0);
  5715. }
  5716. }
  5717. /* move us one more past the eop_desc for start of next pkt */
  5718. tx_buffer++;
  5719. tx_desc++;
  5720. i++;
  5721. if (unlikely(!i)) {
  5722. i -= tx_ring->count;
  5723. tx_buffer = tx_ring->tx_buffer_info;
  5724. tx_desc = IGB_TX_DESC(tx_ring, 0);
  5725. }
  5726. /* issue prefetch for next Tx descriptor */
  5727. prefetch(tx_desc);
  5728. /* update budget accounting */
  5729. budget--;
  5730. } while (likely(budget));
  5731. netdev_tx_completed_queue(txring_txq(tx_ring),
  5732. total_packets, total_bytes);
  5733. i += tx_ring->count;
  5734. tx_ring->next_to_clean = i;
  5735. u64_stats_update_begin(&tx_ring->tx_syncp);
  5736. tx_ring->tx_stats.bytes += total_bytes;
  5737. tx_ring->tx_stats.packets += total_packets;
  5738. u64_stats_update_end(&tx_ring->tx_syncp);
  5739. q_vector->tx.total_bytes += total_bytes;
  5740. q_vector->tx.total_packets += total_packets;
  5741. if (test_bit(IGB_RING_FLAG_TX_DETECT_HANG, &tx_ring->flags)) {
  5742. struct e1000_hw *hw = &adapter->hw;
  5743. /* Detect a transmit hang in hardware, this serializes the
  5744. * check with the clearing of time_stamp and movement of i
  5745. */
  5746. clear_bit(IGB_RING_FLAG_TX_DETECT_HANG, &tx_ring->flags);
  5747. if (tx_buffer->next_to_watch &&
  5748. time_after(jiffies, tx_buffer->time_stamp +
  5749. (adapter->tx_timeout_factor * HZ)) &&
  5750. !(rd32(E1000_STATUS) & E1000_STATUS_TXOFF)) {
  5751. /* detected Tx unit hang */
  5752. dev_err(tx_ring->dev,
  5753. "Detected Tx Unit Hang\n"
  5754. " Tx Queue <%d>\n"
  5755. " TDH <%x>\n"
  5756. " TDT <%x>\n"
  5757. " next_to_use <%x>\n"
  5758. " next_to_clean <%x>\n"
  5759. "buffer_info[next_to_clean]\n"
  5760. " time_stamp <%lx>\n"
  5761. " next_to_watch <%p>\n"
  5762. " jiffies <%lx>\n"
  5763. " desc.status <%x>\n",
  5764. tx_ring->queue_index,
  5765. rd32(E1000_TDH(tx_ring->reg_idx)),
  5766. readl(tx_ring->tail),
  5767. tx_ring->next_to_use,
  5768. tx_ring->next_to_clean,
  5769. tx_buffer->time_stamp,
  5770. tx_buffer->next_to_watch,
  5771. jiffies,
  5772. tx_buffer->next_to_watch->wb.status);
  5773. netif_stop_subqueue(tx_ring->netdev,
  5774. tx_ring->queue_index);
  5775. /* we are about to reset, no point in enabling stuff */
  5776. return true;
  5777. }
  5778. }
  5779. #define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
  5780. if (unlikely(total_packets &&
  5781. netif_carrier_ok(tx_ring->netdev) &&
  5782. igb_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD)) {
  5783. /* Make sure that anybody stopping the queue after this
  5784. * sees the new next_to_clean.
  5785. */
  5786. smp_mb();
  5787. if (__netif_subqueue_stopped(tx_ring->netdev,
  5788. tx_ring->queue_index) &&
  5789. !(test_bit(__IGB_DOWN, &adapter->state))) {
  5790. netif_wake_subqueue(tx_ring->netdev,
  5791. tx_ring->queue_index);
  5792. u64_stats_update_begin(&tx_ring->tx_syncp);
  5793. tx_ring->tx_stats.restart_queue++;
  5794. u64_stats_update_end(&tx_ring->tx_syncp);
  5795. }
  5796. }
  5797. return !!budget;
  5798. }
  5799. /**
  5800. * igb_reuse_rx_page - page flip buffer and store it back on the ring
  5801. * @rx_ring: rx descriptor ring to store buffers on
  5802. * @old_buff: donor buffer to have page reused
  5803. *
  5804. * Synchronizes page for reuse by the adapter
  5805. **/
  5806. static void igb_reuse_rx_page(struct igb_ring *rx_ring,
  5807. struct igb_rx_buffer *old_buff)
  5808. {
  5809. struct igb_rx_buffer *new_buff;
  5810. u16 nta = rx_ring->next_to_alloc;
  5811. new_buff = &rx_ring->rx_buffer_info[nta];
  5812. /* update, and store next to alloc */
  5813. nta++;
  5814. rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;
  5815. /* Transfer page from old buffer to new buffer.
  5816. * Move each member individually to avoid possible store
  5817. * forwarding stalls.
  5818. */
  5819. new_buff->dma = old_buff->dma;
  5820. new_buff->page = old_buff->page;
  5821. new_buff->page_offset = old_buff->page_offset;
  5822. new_buff->pagecnt_bias = old_buff->pagecnt_bias;
  5823. }
  5824. static inline bool igb_page_is_reserved(struct page *page)
  5825. {
  5826. return (page_to_nid(page) != numa_mem_id()) || page_is_pfmemalloc(page);
  5827. }
  5828. static bool igb_can_reuse_rx_page(struct igb_rx_buffer *rx_buffer)
  5829. {
  5830. unsigned int pagecnt_bias = rx_buffer->pagecnt_bias;
  5831. struct page *page = rx_buffer->page;
  5832. /* avoid re-using remote pages */
  5833. if (unlikely(igb_page_is_reserved(page)))
  5834. return false;
  5835. #if (PAGE_SIZE < 8192)
  5836. /* if we are only owner of page we can reuse it */
  5837. if (unlikely((page_ref_count(page) - pagecnt_bias) > 1))
  5838. return false;
  5839. #else
  5840. #define IGB_LAST_OFFSET \
  5841. (SKB_WITH_OVERHEAD(PAGE_SIZE) - IGB_RXBUFFER_2048)
  5842. if (rx_buffer->page_offset > IGB_LAST_OFFSET)
  5843. return false;
  5844. #endif
  5845. /* If we have drained the page fragment pool we need to update
  5846. * the pagecnt_bias and page count so that we fully restock the
  5847. * number of references the driver holds.
  5848. */
  5849. if (unlikely(!pagecnt_bias)) {
  5850. page_ref_add(page, USHRT_MAX);
  5851. rx_buffer->pagecnt_bias = USHRT_MAX;
  5852. }
  5853. return true;
  5854. }
  5855. /**
  5856. * igb_add_rx_frag - Add contents of Rx buffer to sk_buff
  5857. * @rx_ring: rx descriptor ring to transact packets on
  5858. * @rx_buffer: buffer containing page to add
  5859. * @skb: sk_buff to place the data into
  5860. * @size: size of buffer to be added
  5861. *
  5862. * This function will add the data contained in rx_buffer->page to the skb.
  5863. **/
  5864. static void igb_add_rx_frag(struct igb_ring *rx_ring,
  5865. struct igb_rx_buffer *rx_buffer,
  5866. struct sk_buff *skb,
  5867. unsigned int size)
  5868. {
  5869. #if (PAGE_SIZE < 8192)
  5870. unsigned int truesize = igb_rx_pg_size(rx_ring) / 2;
  5871. #else
  5872. unsigned int truesize = ring_uses_build_skb(rx_ring) ?
  5873. SKB_DATA_ALIGN(IGB_SKB_PAD + size) :
  5874. SKB_DATA_ALIGN(size);
  5875. #endif
  5876. skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, rx_buffer->page,
  5877. rx_buffer->page_offset, size, truesize);
  5878. #if (PAGE_SIZE < 8192)
  5879. rx_buffer->page_offset ^= truesize;
  5880. #else
  5881. rx_buffer->page_offset += truesize;
  5882. #endif
  5883. }
  5884. static struct sk_buff *igb_construct_skb(struct igb_ring *rx_ring,
  5885. struct igb_rx_buffer *rx_buffer,
  5886. union e1000_adv_rx_desc *rx_desc,
  5887. unsigned int size)
  5888. {
  5889. void *va = page_address(rx_buffer->page) + rx_buffer->page_offset;
  5890. #if (PAGE_SIZE < 8192)
  5891. unsigned int truesize = igb_rx_pg_size(rx_ring) / 2;
  5892. #else
  5893. unsigned int truesize = SKB_DATA_ALIGN(size);
  5894. #endif
  5895. unsigned int headlen;
  5896. struct sk_buff *skb;
  5897. /* prefetch first cache line of first page */
  5898. prefetch(va);
  5899. #if L1_CACHE_BYTES < 128
  5900. prefetch(va + L1_CACHE_BYTES);
  5901. #endif
  5902. /* allocate a skb to store the frags */
  5903. skb = napi_alloc_skb(&rx_ring->q_vector->napi, IGB_RX_HDR_LEN);
  5904. if (unlikely(!skb))
  5905. return NULL;
  5906. if (unlikely(igb_test_staterr(rx_desc, E1000_RXDADV_STAT_TSIP))) {
  5907. igb_ptp_rx_pktstamp(rx_ring->q_vector, va, skb);
  5908. va += IGB_TS_HDR_LEN;
  5909. size -= IGB_TS_HDR_LEN;
  5910. }
  5911. /* Determine available headroom for copy */
  5912. headlen = size;
  5913. if (headlen > IGB_RX_HDR_LEN)
  5914. headlen = eth_get_headlen(va, IGB_RX_HDR_LEN);
  5915. /* align pull length to size of long to optimize memcpy performance */
  5916. memcpy(__skb_put(skb, headlen), va, ALIGN(headlen, sizeof(long)));
  5917. /* update all of the pointers */
  5918. size -= headlen;
  5919. if (size) {
  5920. skb_add_rx_frag(skb, 0, rx_buffer->page,
  5921. (va + headlen) - page_address(rx_buffer->page),
  5922. size, truesize);
  5923. #if (PAGE_SIZE < 8192)
  5924. rx_buffer->page_offset ^= truesize;
  5925. #else
  5926. rx_buffer->page_offset += truesize;
  5927. #endif
  5928. } else {
  5929. rx_buffer->pagecnt_bias++;
  5930. }
  5931. return skb;
  5932. }
  5933. static struct sk_buff *igb_build_skb(struct igb_ring *rx_ring,
  5934. struct igb_rx_buffer *rx_buffer,
  5935. union e1000_adv_rx_desc *rx_desc,
  5936. unsigned int size)
  5937. {
  5938. void *va = page_address(rx_buffer->page) + rx_buffer->page_offset;
  5939. #if (PAGE_SIZE < 8192)
  5940. unsigned int truesize = igb_rx_pg_size(rx_ring) / 2;
  5941. #else
  5942. unsigned int truesize = SKB_DATA_ALIGN(sizeof(struct skb_shared_info)) +
  5943. SKB_DATA_ALIGN(IGB_SKB_PAD + size);
  5944. #endif
  5945. struct sk_buff *skb;
  5946. /* prefetch first cache line of first page */
  5947. prefetch(va);
  5948. #if L1_CACHE_BYTES < 128
  5949. prefetch(va + L1_CACHE_BYTES);
  5950. #endif
  5951. /* build an skb around the page buffer */
  5952. skb = build_skb(va - IGB_SKB_PAD, truesize);
  5953. if (unlikely(!skb))
  5954. return NULL;
  5955. /* update pointers within the skb to store the data */
  5956. skb_reserve(skb, IGB_SKB_PAD);
  5957. __skb_put(skb, size);
  5958. /* pull timestamp out of packet data */
  5959. if (igb_test_staterr(rx_desc, E1000_RXDADV_STAT_TSIP)) {
  5960. igb_ptp_rx_pktstamp(rx_ring->q_vector, skb->data, skb);
  5961. __skb_pull(skb, IGB_TS_HDR_LEN);
  5962. }
  5963. /* update buffer offset */
  5964. #if (PAGE_SIZE < 8192)
  5965. rx_buffer->page_offset ^= truesize;
  5966. #else
  5967. rx_buffer->page_offset += truesize;
  5968. #endif
  5969. return skb;
  5970. }
  5971. static inline void igb_rx_checksum(struct igb_ring *ring,
  5972. union e1000_adv_rx_desc *rx_desc,
  5973. struct sk_buff *skb)
  5974. {
  5975. skb_checksum_none_assert(skb);
  5976. /* Ignore Checksum bit is set */
  5977. if (igb_test_staterr(rx_desc, E1000_RXD_STAT_IXSM))
  5978. return;
  5979. /* Rx checksum disabled via ethtool */
  5980. if (!(ring->netdev->features & NETIF_F_RXCSUM))
  5981. return;
  5982. /* TCP/UDP checksum error bit is set */
  5983. if (igb_test_staterr(rx_desc,
  5984. E1000_RXDEXT_STATERR_TCPE |
  5985. E1000_RXDEXT_STATERR_IPE)) {
  5986. /* work around errata with sctp packets where the TCPE aka
  5987. * L4E bit is set incorrectly on 64 byte (60 byte w/o crc)
  5988. * packets, (aka let the stack check the crc32c)
  5989. */
  5990. if (!((skb->len == 60) &&
  5991. test_bit(IGB_RING_FLAG_RX_SCTP_CSUM, &ring->flags))) {
  5992. u64_stats_update_begin(&ring->rx_syncp);
  5993. ring->rx_stats.csum_err++;
  5994. u64_stats_update_end(&ring->rx_syncp);
  5995. }
  5996. /* let the stack verify checksum errors */
  5997. return;
  5998. }
  5999. /* It must be a TCP or UDP packet with a valid checksum */
  6000. if (igb_test_staterr(rx_desc, E1000_RXD_STAT_TCPCS |
  6001. E1000_RXD_STAT_UDPCS))
  6002. skb->ip_summed = CHECKSUM_UNNECESSARY;
  6003. dev_dbg(ring->dev, "cksum success: bits %08X\n",
  6004. le32_to_cpu(rx_desc->wb.upper.status_error));
  6005. }
  6006. static inline void igb_rx_hash(struct igb_ring *ring,
  6007. union e1000_adv_rx_desc *rx_desc,
  6008. struct sk_buff *skb)
  6009. {
  6010. if (ring->netdev->features & NETIF_F_RXHASH)
  6011. skb_set_hash(skb,
  6012. le32_to_cpu(rx_desc->wb.lower.hi_dword.rss),
  6013. PKT_HASH_TYPE_L3);
  6014. }
  6015. /**
  6016. * igb_is_non_eop - process handling of non-EOP buffers
  6017. * @rx_ring: Rx ring being processed
  6018. * @rx_desc: Rx descriptor for current buffer
  6019. * @skb: current socket buffer containing buffer in progress
  6020. *
  6021. * This function updates next to clean. If the buffer is an EOP buffer
  6022. * this function exits returning false, otherwise it will place the
  6023. * sk_buff in the next buffer to be chained and return true indicating
  6024. * that this is in fact a non-EOP buffer.
  6025. **/
  6026. static bool igb_is_non_eop(struct igb_ring *rx_ring,
  6027. union e1000_adv_rx_desc *rx_desc)
  6028. {
  6029. u32 ntc = rx_ring->next_to_clean + 1;
  6030. /* fetch, update, and store next to clean */
  6031. ntc = (ntc < rx_ring->count) ? ntc : 0;
  6032. rx_ring->next_to_clean = ntc;
  6033. prefetch(IGB_RX_DESC(rx_ring, ntc));
  6034. if (likely(igb_test_staterr(rx_desc, E1000_RXD_STAT_EOP)))
  6035. return false;
  6036. return true;
  6037. }
  6038. /**
  6039. * igb_cleanup_headers - Correct corrupted or empty headers
  6040. * @rx_ring: rx descriptor ring packet is being transacted on
  6041. * @rx_desc: pointer to the EOP Rx descriptor
  6042. * @skb: pointer to current skb being fixed
  6043. *
  6044. * Address the case where we are pulling data in on pages only
  6045. * and as such no data is present in the skb header.
  6046. *
  6047. * In addition if skb is not at least 60 bytes we need to pad it so that
  6048. * it is large enough to qualify as a valid Ethernet frame.
  6049. *
  6050. * Returns true if an error was encountered and skb was freed.
  6051. **/
  6052. static bool igb_cleanup_headers(struct igb_ring *rx_ring,
  6053. union e1000_adv_rx_desc *rx_desc,
  6054. struct sk_buff *skb)
  6055. {
  6056. if (unlikely((igb_test_staterr(rx_desc,
  6057. E1000_RXDEXT_ERR_FRAME_ERR_MASK)))) {
  6058. struct net_device *netdev = rx_ring->netdev;
  6059. if (!(netdev->features & NETIF_F_RXALL)) {
  6060. dev_kfree_skb_any(skb);
  6061. return true;
  6062. }
  6063. }
  6064. /* if eth_skb_pad returns an error the skb was freed */
  6065. if (eth_skb_pad(skb))
  6066. return true;
  6067. return false;
  6068. }
  6069. /**
  6070. * igb_process_skb_fields - Populate skb header fields from Rx descriptor
  6071. * @rx_ring: rx descriptor ring packet is being transacted on
  6072. * @rx_desc: pointer to the EOP Rx descriptor
  6073. * @skb: pointer to current skb being populated
  6074. *
  6075. * This function checks the ring, descriptor, and packet information in
  6076. * order to populate the hash, checksum, VLAN, timestamp, protocol, and
  6077. * other fields within the skb.
  6078. **/
  6079. static void igb_process_skb_fields(struct igb_ring *rx_ring,
  6080. union e1000_adv_rx_desc *rx_desc,
  6081. struct sk_buff *skb)
  6082. {
  6083. struct net_device *dev = rx_ring->netdev;
  6084. igb_rx_hash(rx_ring, rx_desc, skb);
  6085. igb_rx_checksum(rx_ring, rx_desc, skb);
  6086. if (igb_test_staterr(rx_desc, E1000_RXDADV_STAT_TS) &&
  6087. !igb_test_staterr(rx_desc, E1000_RXDADV_STAT_TSIP))
  6088. igb_ptp_rx_rgtstamp(rx_ring->q_vector, skb);
  6089. if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
  6090. igb_test_staterr(rx_desc, E1000_RXD_STAT_VP)) {
  6091. u16 vid;
  6092. if (igb_test_staterr(rx_desc, E1000_RXDEXT_STATERR_LB) &&
  6093. test_bit(IGB_RING_FLAG_RX_LB_VLAN_BSWAP, &rx_ring->flags))
  6094. vid = be16_to_cpu(rx_desc->wb.upper.vlan);
  6095. else
  6096. vid = le16_to_cpu(rx_desc->wb.upper.vlan);
  6097. __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vid);
  6098. }
  6099. skb_record_rx_queue(skb, rx_ring->queue_index);
  6100. skb->protocol = eth_type_trans(skb, rx_ring->netdev);
  6101. }
  6102. static struct igb_rx_buffer *igb_get_rx_buffer(struct igb_ring *rx_ring,
  6103. const unsigned int size)
  6104. {
  6105. struct igb_rx_buffer *rx_buffer;
  6106. rx_buffer = &rx_ring->rx_buffer_info[rx_ring->next_to_clean];
  6107. prefetchw(rx_buffer->page);
  6108. /* we are reusing so sync this buffer for CPU use */
  6109. dma_sync_single_range_for_cpu(rx_ring->dev,
  6110. rx_buffer->dma,
  6111. rx_buffer->page_offset,
  6112. size,
  6113. DMA_FROM_DEVICE);
  6114. rx_buffer->pagecnt_bias--;
  6115. return rx_buffer;
  6116. }
  6117. static void igb_put_rx_buffer(struct igb_ring *rx_ring,
  6118. struct igb_rx_buffer *rx_buffer)
  6119. {
  6120. if (igb_can_reuse_rx_page(rx_buffer)) {
  6121. /* hand second half of page back to the ring */
  6122. igb_reuse_rx_page(rx_ring, rx_buffer);
  6123. } else {
  6124. /* We are not reusing the buffer so unmap it and free
  6125. * any references we are holding to it
  6126. */
  6127. dma_unmap_page_attrs(rx_ring->dev, rx_buffer->dma,
  6128. igb_rx_pg_size(rx_ring), DMA_FROM_DEVICE,
  6129. IGB_RX_DMA_ATTR);
  6130. __page_frag_cache_drain(rx_buffer->page,
  6131. rx_buffer->pagecnt_bias);
  6132. }
  6133. /* clear contents of rx_buffer */
  6134. rx_buffer->page = NULL;
  6135. }
  6136. static int igb_clean_rx_irq(struct igb_q_vector *q_vector, const int budget)
  6137. {
  6138. struct igb_ring *rx_ring = q_vector->rx.ring;
  6139. struct sk_buff *skb = rx_ring->skb;
  6140. unsigned int total_bytes = 0, total_packets = 0;
  6141. u16 cleaned_count = igb_desc_unused(rx_ring);
  6142. while (likely(total_packets < budget)) {
  6143. union e1000_adv_rx_desc *rx_desc;
  6144. struct igb_rx_buffer *rx_buffer;
  6145. unsigned int size;
  6146. /* return some buffers to hardware, one at a time is too slow */
  6147. if (cleaned_count >= IGB_RX_BUFFER_WRITE) {
  6148. igb_alloc_rx_buffers(rx_ring, cleaned_count);
  6149. cleaned_count = 0;
  6150. }
  6151. rx_desc = IGB_RX_DESC(rx_ring, rx_ring->next_to_clean);
  6152. size = le16_to_cpu(rx_desc->wb.upper.length);
  6153. if (!size)
  6154. break;
  6155. /* This memory barrier is needed to keep us from reading
  6156. * any other fields out of the rx_desc until we know the
  6157. * descriptor has been written back
  6158. */
  6159. dma_rmb();
  6160. rx_buffer = igb_get_rx_buffer(rx_ring, size);
  6161. /* retrieve a buffer from the ring */
  6162. if (skb)
  6163. igb_add_rx_frag(rx_ring, rx_buffer, skb, size);
  6164. else if (ring_uses_build_skb(rx_ring))
  6165. skb = igb_build_skb(rx_ring, rx_buffer, rx_desc, size);
  6166. else
  6167. skb = igb_construct_skb(rx_ring, rx_buffer,
  6168. rx_desc, size);
  6169. /* exit if we failed to retrieve a buffer */
  6170. if (!skb) {
  6171. rx_ring->rx_stats.alloc_failed++;
  6172. rx_buffer->pagecnt_bias++;
  6173. break;
  6174. }
  6175. igb_put_rx_buffer(rx_ring, rx_buffer);
  6176. cleaned_count++;
  6177. /* fetch next buffer in frame if non-eop */
  6178. if (igb_is_non_eop(rx_ring, rx_desc))
  6179. continue;
  6180. /* verify the packet layout is correct */
  6181. if (igb_cleanup_headers(rx_ring, rx_desc, skb)) {
  6182. skb = NULL;
  6183. continue;
  6184. }
  6185. /* probably a little skewed due to removing CRC */
  6186. total_bytes += skb->len;
  6187. /* populate checksum, timestamp, VLAN, and protocol */
  6188. igb_process_skb_fields(rx_ring, rx_desc, skb);
  6189. napi_gro_receive(&q_vector->napi, skb);
  6190. /* reset skb pointer */
  6191. skb = NULL;
  6192. /* update budget accounting */
  6193. total_packets++;
  6194. }
  6195. /* place incomplete frames back on ring for completion */
  6196. rx_ring->skb = skb;
  6197. u64_stats_update_begin(&rx_ring->rx_syncp);
  6198. rx_ring->rx_stats.packets += total_packets;
  6199. rx_ring->rx_stats.bytes += total_bytes;
  6200. u64_stats_update_end(&rx_ring->rx_syncp);
  6201. q_vector->rx.total_packets += total_packets;
  6202. q_vector->rx.total_bytes += total_bytes;
  6203. if (cleaned_count)
  6204. igb_alloc_rx_buffers(rx_ring, cleaned_count);
  6205. return total_packets;
  6206. }
  6207. static inline unsigned int igb_rx_offset(struct igb_ring *rx_ring)
  6208. {
  6209. return ring_uses_build_skb(rx_ring) ? IGB_SKB_PAD : 0;
  6210. }
  6211. static bool igb_alloc_mapped_page(struct igb_ring *rx_ring,
  6212. struct igb_rx_buffer *bi)
  6213. {
  6214. struct page *page = bi->page;
  6215. dma_addr_t dma;
  6216. /* since we are recycling buffers we should seldom need to alloc */
  6217. if (likely(page))
  6218. return true;
  6219. /* alloc new page for storage */
  6220. page = dev_alloc_pages(igb_rx_pg_order(rx_ring));
  6221. if (unlikely(!page)) {
  6222. rx_ring->rx_stats.alloc_failed++;
  6223. return false;
  6224. }
  6225. /* map page for use */
  6226. dma = dma_map_page_attrs(rx_ring->dev, page, 0,
  6227. igb_rx_pg_size(rx_ring),
  6228. DMA_FROM_DEVICE,
  6229. IGB_RX_DMA_ATTR);
  6230. /* if mapping failed free memory back to system since
  6231. * there isn't much point in holding memory we can't use
  6232. */
  6233. if (dma_mapping_error(rx_ring->dev, dma)) {
  6234. __free_pages(page, igb_rx_pg_order(rx_ring));
  6235. rx_ring->rx_stats.alloc_failed++;
  6236. return false;
  6237. }
  6238. bi->dma = dma;
  6239. bi->page = page;
  6240. bi->page_offset = igb_rx_offset(rx_ring);
  6241. bi->pagecnt_bias = 1;
  6242. return true;
  6243. }
  6244. /**
  6245. * igb_alloc_rx_buffers - Replace used receive buffers; packet split
  6246. * @adapter: address of board private structure
  6247. **/
  6248. void igb_alloc_rx_buffers(struct igb_ring *rx_ring, u16 cleaned_count)
  6249. {
  6250. union e1000_adv_rx_desc *rx_desc;
  6251. struct igb_rx_buffer *bi;
  6252. u16 i = rx_ring->next_to_use;
  6253. u16 bufsz;
  6254. /* nothing to do */
  6255. if (!cleaned_count)
  6256. return;
  6257. rx_desc = IGB_RX_DESC(rx_ring, i);
  6258. bi = &rx_ring->rx_buffer_info[i];
  6259. i -= rx_ring->count;
  6260. bufsz = igb_rx_bufsz(rx_ring);
  6261. do {
  6262. if (!igb_alloc_mapped_page(rx_ring, bi))
  6263. break;
  6264. /* sync the buffer for use by the device */
  6265. dma_sync_single_range_for_device(rx_ring->dev, bi->dma,
  6266. bi->page_offset, bufsz,
  6267. DMA_FROM_DEVICE);
  6268. /* Refresh the desc even if buffer_addrs didn't change
  6269. * because each write-back erases this info.
  6270. */
  6271. rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
  6272. rx_desc++;
  6273. bi++;
  6274. i++;
  6275. if (unlikely(!i)) {
  6276. rx_desc = IGB_RX_DESC(rx_ring, 0);
  6277. bi = rx_ring->rx_buffer_info;
  6278. i -= rx_ring->count;
  6279. }
  6280. /* clear the length for the next_to_use descriptor */
  6281. rx_desc->wb.upper.length = 0;
  6282. cleaned_count--;
  6283. } while (cleaned_count);
  6284. i += rx_ring->count;
  6285. if (rx_ring->next_to_use != i) {
  6286. /* record the next descriptor to use */
  6287. rx_ring->next_to_use = i;
  6288. /* update next to alloc since we have filled the ring */
  6289. rx_ring->next_to_alloc = i;
  6290. /* Force memory writes to complete before letting h/w
  6291. * know there are new descriptors to fetch. (Only
  6292. * applicable for weak-ordered memory model archs,
  6293. * such as IA-64).
  6294. */
  6295. wmb();
  6296. writel(i, rx_ring->tail);
  6297. }
  6298. }
  6299. /**
  6300. * igb_mii_ioctl -
  6301. * @netdev:
  6302. * @ifreq:
  6303. * @cmd:
  6304. **/
  6305. static int igb_mii_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  6306. {
  6307. struct igb_adapter *adapter = netdev_priv(netdev);
  6308. struct mii_ioctl_data *data = if_mii(ifr);
  6309. if (adapter->hw.phy.media_type != e1000_media_type_copper)
  6310. return -EOPNOTSUPP;
  6311. switch (cmd) {
  6312. case SIOCGMIIPHY:
  6313. data->phy_id = adapter->hw.phy.addr;
  6314. break;
  6315. case SIOCGMIIREG:
  6316. if (igb_read_phy_reg(&adapter->hw, data->reg_num & 0x1F,
  6317. &data->val_out))
  6318. return -EIO;
  6319. break;
  6320. case SIOCSMIIREG:
  6321. default:
  6322. return -EOPNOTSUPP;
  6323. }
  6324. return 0;
  6325. }
  6326. /**
  6327. * igb_ioctl -
  6328. * @netdev:
  6329. * @ifreq:
  6330. * @cmd:
  6331. **/
  6332. static int igb_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  6333. {
  6334. switch (cmd) {
  6335. case SIOCGMIIPHY:
  6336. case SIOCGMIIREG:
  6337. case SIOCSMIIREG:
  6338. return igb_mii_ioctl(netdev, ifr, cmd);
  6339. case SIOCGHWTSTAMP:
  6340. return igb_ptp_get_ts_config(netdev, ifr);
  6341. case SIOCSHWTSTAMP:
  6342. return igb_ptp_set_ts_config(netdev, ifr);
  6343. default:
  6344. return -EOPNOTSUPP;
  6345. }
  6346. }
  6347. void igb_read_pci_cfg(struct e1000_hw *hw, u32 reg, u16 *value)
  6348. {
  6349. struct igb_adapter *adapter = hw->back;
  6350. pci_read_config_word(adapter->pdev, reg, value);
  6351. }
  6352. void igb_write_pci_cfg(struct e1000_hw *hw, u32 reg, u16 *value)
  6353. {
  6354. struct igb_adapter *adapter = hw->back;
  6355. pci_write_config_word(adapter->pdev, reg, *value);
  6356. }
  6357. s32 igb_read_pcie_cap_reg(struct e1000_hw *hw, u32 reg, u16 *value)
  6358. {
  6359. struct igb_adapter *adapter = hw->back;
  6360. if (pcie_capability_read_word(adapter->pdev, reg, value))
  6361. return -E1000_ERR_CONFIG;
  6362. return 0;
  6363. }
  6364. s32 igb_write_pcie_cap_reg(struct e1000_hw *hw, u32 reg, u16 *value)
  6365. {
  6366. struct igb_adapter *adapter = hw->back;
  6367. if (pcie_capability_write_word(adapter->pdev, reg, *value))
  6368. return -E1000_ERR_CONFIG;
  6369. return 0;
  6370. }
  6371. static void igb_vlan_mode(struct net_device *netdev, netdev_features_t features)
  6372. {
  6373. struct igb_adapter *adapter = netdev_priv(netdev);
  6374. struct e1000_hw *hw = &adapter->hw;
  6375. u32 ctrl, rctl;
  6376. bool enable = !!(features & NETIF_F_HW_VLAN_CTAG_RX);
  6377. if (enable) {
  6378. /* enable VLAN tag insert/strip */
  6379. ctrl = rd32(E1000_CTRL);
  6380. ctrl |= E1000_CTRL_VME;
  6381. wr32(E1000_CTRL, ctrl);
  6382. /* Disable CFI check */
  6383. rctl = rd32(E1000_RCTL);
  6384. rctl &= ~E1000_RCTL_CFIEN;
  6385. wr32(E1000_RCTL, rctl);
  6386. } else {
  6387. /* disable VLAN tag insert/strip */
  6388. ctrl = rd32(E1000_CTRL);
  6389. ctrl &= ~E1000_CTRL_VME;
  6390. wr32(E1000_CTRL, ctrl);
  6391. }
  6392. igb_set_vf_vlan_strip(adapter, adapter->vfs_allocated_count, enable);
  6393. }
  6394. static int igb_vlan_rx_add_vid(struct net_device *netdev,
  6395. __be16 proto, u16 vid)
  6396. {
  6397. struct igb_adapter *adapter = netdev_priv(netdev);
  6398. struct e1000_hw *hw = &adapter->hw;
  6399. int pf_id = adapter->vfs_allocated_count;
  6400. /* add the filter since PF can receive vlans w/o entry in vlvf */
  6401. if (!vid || !(adapter->flags & IGB_FLAG_VLAN_PROMISC))
  6402. igb_vfta_set(hw, vid, pf_id, true, !!vid);
  6403. set_bit(vid, adapter->active_vlans);
  6404. return 0;
  6405. }
  6406. static int igb_vlan_rx_kill_vid(struct net_device *netdev,
  6407. __be16 proto, u16 vid)
  6408. {
  6409. struct igb_adapter *adapter = netdev_priv(netdev);
  6410. int pf_id = adapter->vfs_allocated_count;
  6411. struct e1000_hw *hw = &adapter->hw;
  6412. /* remove VID from filter table */
  6413. if (vid && !(adapter->flags & IGB_FLAG_VLAN_PROMISC))
  6414. igb_vfta_set(hw, vid, pf_id, false, true);
  6415. clear_bit(vid, adapter->active_vlans);
  6416. return 0;
  6417. }
  6418. static void igb_restore_vlan(struct igb_adapter *adapter)
  6419. {
  6420. u16 vid = 1;
  6421. igb_vlan_mode(adapter->netdev, adapter->netdev->features);
  6422. igb_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), 0);
  6423. for_each_set_bit_from(vid, adapter->active_vlans, VLAN_N_VID)
  6424. igb_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), vid);
  6425. }
  6426. int igb_set_spd_dplx(struct igb_adapter *adapter, u32 spd, u8 dplx)
  6427. {
  6428. struct pci_dev *pdev = adapter->pdev;
  6429. struct e1000_mac_info *mac = &adapter->hw.mac;
  6430. mac->autoneg = 0;
  6431. /* Make sure dplx is at most 1 bit and lsb of speed is not set
  6432. * for the switch() below to work
  6433. */
  6434. if ((spd & 1) || (dplx & ~1))
  6435. goto err_inval;
  6436. /* Fiber NIC's only allow 1000 gbps Full duplex
  6437. * and 100Mbps Full duplex for 100baseFx sfp
  6438. */
  6439. if (adapter->hw.phy.media_type == e1000_media_type_internal_serdes) {
  6440. switch (spd + dplx) {
  6441. case SPEED_10 + DUPLEX_HALF:
  6442. case SPEED_10 + DUPLEX_FULL:
  6443. case SPEED_100 + DUPLEX_HALF:
  6444. goto err_inval;
  6445. default:
  6446. break;
  6447. }
  6448. }
  6449. switch (spd + dplx) {
  6450. case SPEED_10 + DUPLEX_HALF:
  6451. mac->forced_speed_duplex = ADVERTISE_10_HALF;
  6452. break;
  6453. case SPEED_10 + DUPLEX_FULL:
  6454. mac->forced_speed_duplex = ADVERTISE_10_FULL;
  6455. break;
  6456. case SPEED_100 + DUPLEX_HALF:
  6457. mac->forced_speed_duplex = ADVERTISE_100_HALF;
  6458. break;
  6459. case SPEED_100 + DUPLEX_FULL:
  6460. mac->forced_speed_duplex = ADVERTISE_100_FULL;
  6461. break;
  6462. case SPEED_1000 + DUPLEX_FULL:
  6463. mac->autoneg = 1;
  6464. adapter->hw.phy.autoneg_advertised = ADVERTISE_1000_FULL;
  6465. break;
  6466. case SPEED_1000 + DUPLEX_HALF: /* not supported */
  6467. default:
  6468. goto err_inval;
  6469. }
  6470. /* clear MDI, MDI(-X) override is only allowed when autoneg enabled */
  6471. adapter->hw.phy.mdix = AUTO_ALL_MODES;
  6472. return 0;
  6473. err_inval:
  6474. dev_err(&pdev->dev, "Unsupported Speed/Duplex configuration\n");
  6475. return -EINVAL;
  6476. }
  6477. static int __igb_shutdown(struct pci_dev *pdev, bool *enable_wake,
  6478. bool runtime)
  6479. {
  6480. struct net_device *netdev = pci_get_drvdata(pdev);
  6481. struct igb_adapter *adapter = netdev_priv(netdev);
  6482. struct e1000_hw *hw = &adapter->hw;
  6483. u32 ctrl, rctl, status;
  6484. u32 wufc = runtime ? E1000_WUFC_LNKC : adapter->wol;
  6485. #ifdef CONFIG_PM
  6486. int retval = 0;
  6487. #endif
  6488. rtnl_lock();
  6489. netif_device_detach(netdev);
  6490. if (netif_running(netdev))
  6491. __igb_close(netdev, true);
  6492. igb_ptp_suspend(adapter);
  6493. igb_clear_interrupt_scheme(adapter);
  6494. rtnl_unlock();
  6495. #ifdef CONFIG_PM
  6496. retval = pci_save_state(pdev);
  6497. if (retval)
  6498. return retval;
  6499. #endif
  6500. status = rd32(E1000_STATUS);
  6501. if (status & E1000_STATUS_LU)
  6502. wufc &= ~E1000_WUFC_LNKC;
  6503. if (wufc) {
  6504. igb_setup_rctl(adapter);
  6505. igb_set_rx_mode(netdev);
  6506. /* turn on all-multi mode if wake on multicast is enabled */
  6507. if (wufc & E1000_WUFC_MC) {
  6508. rctl = rd32(E1000_RCTL);
  6509. rctl |= E1000_RCTL_MPE;
  6510. wr32(E1000_RCTL, rctl);
  6511. }
  6512. ctrl = rd32(E1000_CTRL);
  6513. /* advertise wake from D3Cold */
  6514. #define E1000_CTRL_ADVD3WUC 0x00100000
  6515. /* phy power management enable */
  6516. #define E1000_CTRL_EN_PHY_PWR_MGMT 0x00200000
  6517. ctrl |= E1000_CTRL_ADVD3WUC;
  6518. wr32(E1000_CTRL, ctrl);
  6519. /* Allow time for pending master requests to run */
  6520. igb_disable_pcie_master(hw);
  6521. wr32(E1000_WUC, E1000_WUC_PME_EN);
  6522. wr32(E1000_WUFC, wufc);
  6523. } else {
  6524. wr32(E1000_WUC, 0);
  6525. wr32(E1000_WUFC, 0);
  6526. }
  6527. *enable_wake = wufc || adapter->en_mng_pt;
  6528. if (!*enable_wake)
  6529. igb_power_down_link(adapter);
  6530. else
  6531. igb_power_up_link(adapter);
  6532. /* Release control of h/w to f/w. If f/w is AMT enabled, this
  6533. * would have already happened in close and is redundant.
  6534. */
  6535. igb_release_hw_control(adapter);
  6536. pci_disable_device(pdev);
  6537. return 0;
  6538. }
  6539. #ifdef CONFIG_PM
  6540. #ifdef CONFIG_PM_SLEEP
  6541. static int igb_suspend(struct device *dev)
  6542. {
  6543. int retval;
  6544. bool wake;
  6545. struct pci_dev *pdev = to_pci_dev(dev);
  6546. retval = __igb_shutdown(pdev, &wake, 0);
  6547. if (retval)
  6548. return retval;
  6549. if (wake) {
  6550. pci_prepare_to_sleep(pdev);
  6551. } else {
  6552. pci_wake_from_d3(pdev, false);
  6553. pci_set_power_state(pdev, PCI_D3hot);
  6554. }
  6555. return 0;
  6556. }
  6557. #endif /* CONFIG_PM_SLEEP */
  6558. static int igb_resume(struct device *dev)
  6559. {
  6560. struct pci_dev *pdev = to_pci_dev(dev);
  6561. struct net_device *netdev = pci_get_drvdata(pdev);
  6562. struct igb_adapter *adapter = netdev_priv(netdev);
  6563. struct e1000_hw *hw = &adapter->hw;
  6564. u32 err;
  6565. pci_set_power_state(pdev, PCI_D0);
  6566. pci_restore_state(pdev);
  6567. pci_save_state(pdev);
  6568. if (!pci_device_is_present(pdev))
  6569. return -ENODEV;
  6570. err = pci_enable_device_mem(pdev);
  6571. if (err) {
  6572. dev_err(&pdev->dev,
  6573. "igb: Cannot enable PCI device from suspend\n");
  6574. return err;
  6575. }
  6576. pci_set_master(pdev);
  6577. pci_enable_wake(pdev, PCI_D3hot, 0);
  6578. pci_enable_wake(pdev, PCI_D3cold, 0);
  6579. if (igb_init_interrupt_scheme(adapter, true)) {
  6580. dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
  6581. return -ENOMEM;
  6582. }
  6583. igb_reset(adapter);
  6584. /* let the f/w know that the h/w is now under the control of the
  6585. * driver.
  6586. */
  6587. igb_get_hw_control(adapter);
  6588. wr32(E1000_WUS, ~0);
  6589. rtnl_lock();
  6590. if (!err && netif_running(netdev))
  6591. err = __igb_open(netdev, true);
  6592. if (!err)
  6593. netif_device_attach(netdev);
  6594. rtnl_unlock();
  6595. return err;
  6596. }
  6597. static int igb_runtime_idle(struct device *dev)
  6598. {
  6599. struct pci_dev *pdev = to_pci_dev(dev);
  6600. struct net_device *netdev = pci_get_drvdata(pdev);
  6601. struct igb_adapter *adapter = netdev_priv(netdev);
  6602. if (!igb_has_link(adapter))
  6603. pm_schedule_suspend(dev, MSEC_PER_SEC * 5);
  6604. return -EBUSY;
  6605. }
  6606. static int igb_runtime_suspend(struct device *dev)
  6607. {
  6608. struct pci_dev *pdev = to_pci_dev(dev);
  6609. int retval;
  6610. bool wake;
  6611. retval = __igb_shutdown(pdev, &wake, 1);
  6612. if (retval)
  6613. return retval;
  6614. if (wake) {
  6615. pci_prepare_to_sleep(pdev);
  6616. } else {
  6617. pci_wake_from_d3(pdev, false);
  6618. pci_set_power_state(pdev, PCI_D3hot);
  6619. }
  6620. return 0;
  6621. }
  6622. static int igb_runtime_resume(struct device *dev)
  6623. {
  6624. return igb_resume(dev);
  6625. }
  6626. #endif /* CONFIG_PM */
  6627. static void igb_shutdown(struct pci_dev *pdev)
  6628. {
  6629. bool wake;
  6630. __igb_shutdown(pdev, &wake, 0);
  6631. if (system_state == SYSTEM_POWER_OFF) {
  6632. pci_wake_from_d3(pdev, wake);
  6633. pci_set_power_state(pdev, PCI_D3hot);
  6634. }
  6635. }
  6636. #ifdef CONFIG_PCI_IOV
  6637. static int igb_sriov_reinit(struct pci_dev *dev)
  6638. {
  6639. struct net_device *netdev = pci_get_drvdata(dev);
  6640. struct igb_adapter *adapter = netdev_priv(netdev);
  6641. struct pci_dev *pdev = adapter->pdev;
  6642. rtnl_lock();
  6643. if (netif_running(netdev))
  6644. igb_close(netdev);
  6645. else
  6646. igb_reset(adapter);
  6647. igb_clear_interrupt_scheme(adapter);
  6648. igb_init_queue_configuration(adapter);
  6649. if (igb_init_interrupt_scheme(adapter, true)) {
  6650. rtnl_unlock();
  6651. dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
  6652. return -ENOMEM;
  6653. }
  6654. if (netif_running(netdev))
  6655. igb_open(netdev);
  6656. rtnl_unlock();
  6657. return 0;
  6658. }
  6659. static int igb_pci_disable_sriov(struct pci_dev *dev)
  6660. {
  6661. int err = igb_disable_sriov(dev);
  6662. if (!err)
  6663. err = igb_sriov_reinit(dev);
  6664. return err;
  6665. }
  6666. static int igb_pci_enable_sriov(struct pci_dev *dev, int num_vfs)
  6667. {
  6668. int err = igb_enable_sriov(dev, num_vfs);
  6669. if (err)
  6670. goto out;
  6671. err = igb_sriov_reinit(dev);
  6672. if (!err)
  6673. return num_vfs;
  6674. out:
  6675. return err;
  6676. }
  6677. #endif
  6678. static int igb_pci_sriov_configure(struct pci_dev *dev, int num_vfs)
  6679. {
  6680. #ifdef CONFIG_PCI_IOV
  6681. if (num_vfs == 0)
  6682. return igb_pci_disable_sriov(dev);
  6683. else
  6684. return igb_pci_enable_sriov(dev, num_vfs);
  6685. #endif
  6686. return 0;
  6687. }
  6688. #ifdef CONFIG_NET_POLL_CONTROLLER
  6689. /* Polling 'interrupt' - used by things like netconsole to send skbs
  6690. * without having to re-enable interrupts. It's not called while
  6691. * the interrupt routine is executing.
  6692. */
  6693. static void igb_netpoll(struct net_device *netdev)
  6694. {
  6695. struct igb_adapter *adapter = netdev_priv(netdev);
  6696. struct e1000_hw *hw = &adapter->hw;
  6697. struct igb_q_vector *q_vector;
  6698. int i;
  6699. for (i = 0; i < adapter->num_q_vectors; i++) {
  6700. q_vector = adapter->q_vector[i];
  6701. if (adapter->flags & IGB_FLAG_HAS_MSIX)
  6702. wr32(E1000_EIMC, q_vector->eims_value);
  6703. else
  6704. igb_irq_disable(adapter);
  6705. napi_schedule(&q_vector->napi);
  6706. }
  6707. }
  6708. #endif /* CONFIG_NET_POLL_CONTROLLER */
  6709. /**
  6710. * igb_io_error_detected - called when PCI error is detected
  6711. * @pdev: Pointer to PCI device
  6712. * @state: The current pci connection state
  6713. *
  6714. * This function is called after a PCI bus error affecting
  6715. * this device has been detected.
  6716. **/
  6717. static pci_ers_result_t igb_io_error_detected(struct pci_dev *pdev,
  6718. pci_channel_state_t state)
  6719. {
  6720. struct net_device *netdev = pci_get_drvdata(pdev);
  6721. struct igb_adapter *adapter = netdev_priv(netdev);
  6722. netif_device_detach(netdev);
  6723. if (state == pci_channel_io_perm_failure)
  6724. return PCI_ERS_RESULT_DISCONNECT;
  6725. if (netif_running(netdev))
  6726. igb_down(adapter);
  6727. pci_disable_device(pdev);
  6728. /* Request a slot slot reset. */
  6729. return PCI_ERS_RESULT_NEED_RESET;
  6730. }
  6731. /**
  6732. * igb_io_slot_reset - called after the pci bus has been reset.
  6733. * @pdev: Pointer to PCI device
  6734. *
  6735. * Restart the card from scratch, as if from a cold-boot. Implementation
  6736. * resembles the first-half of the igb_resume routine.
  6737. **/
  6738. static pci_ers_result_t igb_io_slot_reset(struct pci_dev *pdev)
  6739. {
  6740. struct net_device *netdev = pci_get_drvdata(pdev);
  6741. struct igb_adapter *adapter = netdev_priv(netdev);
  6742. struct e1000_hw *hw = &adapter->hw;
  6743. pci_ers_result_t result;
  6744. int err;
  6745. if (pci_enable_device_mem(pdev)) {
  6746. dev_err(&pdev->dev,
  6747. "Cannot re-enable PCI device after reset.\n");
  6748. result = PCI_ERS_RESULT_DISCONNECT;
  6749. } else {
  6750. pci_set_master(pdev);
  6751. pci_restore_state(pdev);
  6752. pci_save_state(pdev);
  6753. pci_enable_wake(pdev, PCI_D3hot, 0);
  6754. pci_enable_wake(pdev, PCI_D3cold, 0);
  6755. /* In case of PCI error, adapter lose its HW address
  6756. * so we should re-assign it here.
  6757. */
  6758. hw->hw_addr = adapter->io_addr;
  6759. igb_reset(adapter);
  6760. wr32(E1000_WUS, ~0);
  6761. result = PCI_ERS_RESULT_RECOVERED;
  6762. }
  6763. err = pci_cleanup_aer_uncorrect_error_status(pdev);
  6764. if (err) {
  6765. dev_err(&pdev->dev,
  6766. "pci_cleanup_aer_uncorrect_error_status failed 0x%0x\n",
  6767. err);
  6768. /* non-fatal, continue */
  6769. }
  6770. return result;
  6771. }
  6772. /**
  6773. * igb_io_resume - called when traffic can start flowing again.
  6774. * @pdev: Pointer to PCI device
  6775. *
  6776. * This callback is called when the error recovery driver tells us that
  6777. * its OK to resume normal operation. Implementation resembles the
  6778. * second-half of the igb_resume routine.
  6779. */
  6780. static void igb_io_resume(struct pci_dev *pdev)
  6781. {
  6782. struct net_device *netdev = pci_get_drvdata(pdev);
  6783. struct igb_adapter *adapter = netdev_priv(netdev);
  6784. if (netif_running(netdev)) {
  6785. if (igb_up(adapter)) {
  6786. dev_err(&pdev->dev, "igb_up failed after reset\n");
  6787. return;
  6788. }
  6789. }
  6790. netif_device_attach(netdev);
  6791. /* let the f/w know that the h/w is now under the control of the
  6792. * driver.
  6793. */
  6794. igb_get_hw_control(adapter);
  6795. }
  6796. static void igb_rar_set_qsel(struct igb_adapter *adapter, u8 *addr, u32 index,
  6797. u8 qsel)
  6798. {
  6799. struct e1000_hw *hw = &adapter->hw;
  6800. u32 rar_low, rar_high;
  6801. /* HW expects these to be in network order when they are plugged
  6802. * into the registers which are little endian. In order to guarantee
  6803. * that ordering we need to do an leXX_to_cpup here in order to be
  6804. * ready for the byteswap that occurs with writel
  6805. */
  6806. rar_low = le32_to_cpup((__le32 *)(addr));
  6807. rar_high = le16_to_cpup((__le16 *)(addr + 4));
  6808. /* Indicate to hardware the Address is Valid. */
  6809. rar_high |= E1000_RAH_AV;
  6810. if (hw->mac.type == e1000_82575)
  6811. rar_high |= E1000_RAH_POOL_1 * qsel;
  6812. else
  6813. rar_high |= E1000_RAH_POOL_1 << qsel;
  6814. wr32(E1000_RAL(index), rar_low);
  6815. wrfl();
  6816. wr32(E1000_RAH(index), rar_high);
  6817. wrfl();
  6818. }
  6819. static int igb_set_vf_mac(struct igb_adapter *adapter,
  6820. int vf, unsigned char *mac_addr)
  6821. {
  6822. struct e1000_hw *hw = &adapter->hw;
  6823. /* VF MAC addresses start at end of receive addresses and moves
  6824. * towards the first, as a result a collision should not be possible
  6825. */
  6826. int rar_entry = hw->mac.rar_entry_count - (vf + 1);
  6827. memcpy(adapter->vf_data[vf].vf_mac_addresses, mac_addr, ETH_ALEN);
  6828. igb_rar_set_qsel(adapter, mac_addr, rar_entry, vf);
  6829. return 0;
  6830. }
  6831. static int igb_ndo_set_vf_mac(struct net_device *netdev, int vf, u8 *mac)
  6832. {
  6833. struct igb_adapter *adapter = netdev_priv(netdev);
  6834. if (!is_valid_ether_addr(mac) || (vf >= adapter->vfs_allocated_count))
  6835. return -EINVAL;
  6836. adapter->vf_data[vf].flags |= IGB_VF_FLAG_PF_SET_MAC;
  6837. dev_info(&adapter->pdev->dev, "setting MAC %pM on VF %d\n", mac, vf);
  6838. dev_info(&adapter->pdev->dev,
  6839. "Reload the VF driver to make this change effective.");
  6840. if (test_bit(__IGB_DOWN, &adapter->state)) {
  6841. dev_warn(&adapter->pdev->dev,
  6842. "The VF MAC address has been set, but the PF device is not up.\n");
  6843. dev_warn(&adapter->pdev->dev,
  6844. "Bring the PF device up before attempting to use the VF device.\n");
  6845. }
  6846. return igb_set_vf_mac(adapter, vf, mac);
  6847. }
  6848. static int igb_link_mbps(int internal_link_speed)
  6849. {
  6850. switch (internal_link_speed) {
  6851. case SPEED_100:
  6852. return 100;
  6853. case SPEED_1000:
  6854. return 1000;
  6855. default:
  6856. return 0;
  6857. }
  6858. }
  6859. static void igb_set_vf_rate_limit(struct e1000_hw *hw, int vf, int tx_rate,
  6860. int link_speed)
  6861. {
  6862. int rf_dec, rf_int;
  6863. u32 bcnrc_val;
  6864. if (tx_rate != 0) {
  6865. /* Calculate the rate factor values to set */
  6866. rf_int = link_speed / tx_rate;
  6867. rf_dec = (link_speed - (rf_int * tx_rate));
  6868. rf_dec = (rf_dec * BIT(E1000_RTTBCNRC_RF_INT_SHIFT)) /
  6869. tx_rate;
  6870. bcnrc_val = E1000_RTTBCNRC_RS_ENA;
  6871. bcnrc_val |= ((rf_int << E1000_RTTBCNRC_RF_INT_SHIFT) &
  6872. E1000_RTTBCNRC_RF_INT_MASK);
  6873. bcnrc_val |= (rf_dec & E1000_RTTBCNRC_RF_DEC_MASK);
  6874. } else {
  6875. bcnrc_val = 0;
  6876. }
  6877. wr32(E1000_RTTDQSEL, vf); /* vf X uses queue X */
  6878. /* Set global transmit compensation time to the MMW_SIZE in RTTBCNRM
  6879. * register. MMW_SIZE=0x014 if 9728-byte jumbo is supported.
  6880. */
  6881. wr32(E1000_RTTBCNRM, 0x14);
  6882. wr32(E1000_RTTBCNRC, bcnrc_val);
  6883. }
  6884. static void igb_check_vf_rate_limit(struct igb_adapter *adapter)
  6885. {
  6886. int actual_link_speed, i;
  6887. bool reset_rate = false;
  6888. /* VF TX rate limit was not set or not supported */
  6889. if ((adapter->vf_rate_link_speed == 0) ||
  6890. (adapter->hw.mac.type != e1000_82576))
  6891. return;
  6892. actual_link_speed = igb_link_mbps(adapter->link_speed);
  6893. if (actual_link_speed != adapter->vf_rate_link_speed) {
  6894. reset_rate = true;
  6895. adapter->vf_rate_link_speed = 0;
  6896. dev_info(&adapter->pdev->dev,
  6897. "Link speed has been changed. VF Transmit rate is disabled\n");
  6898. }
  6899. for (i = 0; i < adapter->vfs_allocated_count; i++) {
  6900. if (reset_rate)
  6901. adapter->vf_data[i].tx_rate = 0;
  6902. igb_set_vf_rate_limit(&adapter->hw, i,
  6903. adapter->vf_data[i].tx_rate,
  6904. actual_link_speed);
  6905. }
  6906. }
  6907. static int igb_ndo_set_vf_bw(struct net_device *netdev, int vf,
  6908. int min_tx_rate, int max_tx_rate)
  6909. {
  6910. struct igb_adapter *adapter = netdev_priv(netdev);
  6911. struct e1000_hw *hw = &adapter->hw;
  6912. int actual_link_speed;
  6913. if (hw->mac.type != e1000_82576)
  6914. return -EOPNOTSUPP;
  6915. if (min_tx_rate)
  6916. return -EINVAL;
  6917. actual_link_speed = igb_link_mbps(adapter->link_speed);
  6918. if ((vf >= adapter->vfs_allocated_count) ||
  6919. (!(rd32(E1000_STATUS) & E1000_STATUS_LU)) ||
  6920. (max_tx_rate < 0) ||
  6921. (max_tx_rate > actual_link_speed))
  6922. return -EINVAL;
  6923. adapter->vf_rate_link_speed = actual_link_speed;
  6924. adapter->vf_data[vf].tx_rate = (u16)max_tx_rate;
  6925. igb_set_vf_rate_limit(hw, vf, max_tx_rate, actual_link_speed);
  6926. return 0;
  6927. }
  6928. static int igb_ndo_set_vf_spoofchk(struct net_device *netdev, int vf,
  6929. bool setting)
  6930. {
  6931. struct igb_adapter *adapter = netdev_priv(netdev);
  6932. struct e1000_hw *hw = &adapter->hw;
  6933. u32 reg_val, reg_offset;
  6934. if (!adapter->vfs_allocated_count)
  6935. return -EOPNOTSUPP;
  6936. if (vf >= adapter->vfs_allocated_count)
  6937. return -EINVAL;
  6938. reg_offset = (hw->mac.type == e1000_82576) ? E1000_DTXSWC : E1000_TXSWC;
  6939. reg_val = rd32(reg_offset);
  6940. if (setting)
  6941. reg_val |= (BIT(vf) |
  6942. BIT(vf + E1000_DTXSWC_VLAN_SPOOF_SHIFT));
  6943. else
  6944. reg_val &= ~(BIT(vf) |
  6945. BIT(vf + E1000_DTXSWC_VLAN_SPOOF_SHIFT));
  6946. wr32(reg_offset, reg_val);
  6947. adapter->vf_data[vf].spoofchk_enabled = setting;
  6948. return 0;
  6949. }
  6950. static int igb_ndo_get_vf_config(struct net_device *netdev,
  6951. int vf, struct ifla_vf_info *ivi)
  6952. {
  6953. struct igb_adapter *adapter = netdev_priv(netdev);
  6954. if (vf >= adapter->vfs_allocated_count)
  6955. return -EINVAL;
  6956. ivi->vf = vf;
  6957. memcpy(&ivi->mac, adapter->vf_data[vf].vf_mac_addresses, ETH_ALEN);
  6958. ivi->max_tx_rate = adapter->vf_data[vf].tx_rate;
  6959. ivi->min_tx_rate = 0;
  6960. ivi->vlan = adapter->vf_data[vf].pf_vlan;
  6961. ivi->qos = adapter->vf_data[vf].pf_qos;
  6962. ivi->spoofchk = adapter->vf_data[vf].spoofchk_enabled;
  6963. return 0;
  6964. }
  6965. static void igb_vmm_control(struct igb_adapter *adapter)
  6966. {
  6967. struct e1000_hw *hw = &adapter->hw;
  6968. u32 reg;
  6969. switch (hw->mac.type) {
  6970. case e1000_82575:
  6971. case e1000_i210:
  6972. case e1000_i211:
  6973. case e1000_i354:
  6974. default:
  6975. /* replication is not supported for 82575 */
  6976. return;
  6977. case e1000_82576:
  6978. /* notify HW that the MAC is adding vlan tags */
  6979. reg = rd32(E1000_DTXCTL);
  6980. reg |= E1000_DTXCTL_VLAN_ADDED;
  6981. wr32(E1000_DTXCTL, reg);
  6982. /* Fall through */
  6983. case e1000_82580:
  6984. /* enable replication vlan tag stripping */
  6985. reg = rd32(E1000_RPLOLR);
  6986. reg |= E1000_RPLOLR_STRVLAN;
  6987. wr32(E1000_RPLOLR, reg);
  6988. /* Fall through */
  6989. case e1000_i350:
  6990. /* none of the above registers are supported by i350 */
  6991. break;
  6992. }
  6993. if (adapter->vfs_allocated_count) {
  6994. igb_vmdq_set_loopback_pf(hw, true);
  6995. igb_vmdq_set_replication_pf(hw, true);
  6996. igb_vmdq_set_anti_spoofing_pf(hw, true,
  6997. adapter->vfs_allocated_count);
  6998. } else {
  6999. igb_vmdq_set_loopback_pf(hw, false);
  7000. igb_vmdq_set_replication_pf(hw, false);
  7001. }
  7002. }
  7003. static void igb_init_dmac(struct igb_adapter *adapter, u32 pba)
  7004. {
  7005. struct e1000_hw *hw = &adapter->hw;
  7006. u32 dmac_thr;
  7007. u16 hwm;
  7008. if (hw->mac.type > e1000_82580) {
  7009. if (adapter->flags & IGB_FLAG_DMAC) {
  7010. u32 reg;
  7011. /* force threshold to 0. */
  7012. wr32(E1000_DMCTXTH, 0);
  7013. /* DMA Coalescing high water mark needs to be greater
  7014. * than the Rx threshold. Set hwm to PBA - max frame
  7015. * size in 16B units, capping it at PBA - 6KB.
  7016. */
  7017. hwm = 64 * (pba - 6);
  7018. reg = rd32(E1000_FCRTC);
  7019. reg &= ~E1000_FCRTC_RTH_COAL_MASK;
  7020. reg |= ((hwm << E1000_FCRTC_RTH_COAL_SHIFT)
  7021. & E1000_FCRTC_RTH_COAL_MASK);
  7022. wr32(E1000_FCRTC, reg);
  7023. /* Set the DMA Coalescing Rx threshold to PBA - 2 * max
  7024. * frame size, capping it at PBA - 10KB.
  7025. */
  7026. dmac_thr = pba - 10;
  7027. reg = rd32(E1000_DMACR);
  7028. reg &= ~E1000_DMACR_DMACTHR_MASK;
  7029. reg |= ((dmac_thr << E1000_DMACR_DMACTHR_SHIFT)
  7030. & E1000_DMACR_DMACTHR_MASK);
  7031. /* transition to L0x or L1 if available..*/
  7032. reg |= (E1000_DMACR_DMAC_EN | E1000_DMACR_DMAC_LX_MASK);
  7033. /* watchdog timer= +-1000 usec in 32usec intervals */
  7034. reg |= (1000 >> 5);
  7035. /* Disable BMC-to-OS Watchdog Enable */
  7036. if (hw->mac.type != e1000_i354)
  7037. reg &= ~E1000_DMACR_DC_BMC2OSW_EN;
  7038. wr32(E1000_DMACR, reg);
  7039. /* no lower threshold to disable
  7040. * coalescing(smart fifb)-UTRESH=0
  7041. */
  7042. wr32(E1000_DMCRTRH, 0);
  7043. reg = (IGB_DMCTLX_DCFLUSH_DIS | 0x4);
  7044. wr32(E1000_DMCTLX, reg);
  7045. /* free space in tx packet buffer to wake from
  7046. * DMA coal
  7047. */
  7048. wr32(E1000_DMCTXTH, (IGB_MIN_TXPBSIZE -
  7049. (IGB_TX_BUF_4096 + adapter->max_frame_size)) >> 6);
  7050. /* make low power state decision controlled
  7051. * by DMA coal
  7052. */
  7053. reg = rd32(E1000_PCIEMISC);
  7054. reg &= ~E1000_PCIEMISC_LX_DECISION;
  7055. wr32(E1000_PCIEMISC, reg);
  7056. } /* endif adapter->dmac is not disabled */
  7057. } else if (hw->mac.type == e1000_82580) {
  7058. u32 reg = rd32(E1000_PCIEMISC);
  7059. wr32(E1000_PCIEMISC, reg & ~E1000_PCIEMISC_LX_DECISION);
  7060. wr32(E1000_DMACR, 0);
  7061. }
  7062. }
  7063. /**
  7064. * igb_read_i2c_byte - Reads 8 bit word over I2C
  7065. * @hw: pointer to hardware structure
  7066. * @byte_offset: byte offset to read
  7067. * @dev_addr: device address
  7068. * @data: value read
  7069. *
  7070. * Performs byte read operation over I2C interface at
  7071. * a specified device address.
  7072. **/
  7073. s32 igb_read_i2c_byte(struct e1000_hw *hw, u8 byte_offset,
  7074. u8 dev_addr, u8 *data)
  7075. {
  7076. struct igb_adapter *adapter = container_of(hw, struct igb_adapter, hw);
  7077. struct i2c_client *this_client = adapter->i2c_client;
  7078. s32 status;
  7079. u16 swfw_mask = 0;
  7080. if (!this_client)
  7081. return E1000_ERR_I2C;
  7082. swfw_mask = E1000_SWFW_PHY0_SM;
  7083. if (hw->mac.ops.acquire_swfw_sync(hw, swfw_mask))
  7084. return E1000_ERR_SWFW_SYNC;
  7085. status = i2c_smbus_read_byte_data(this_client, byte_offset);
  7086. hw->mac.ops.release_swfw_sync(hw, swfw_mask);
  7087. if (status < 0)
  7088. return E1000_ERR_I2C;
  7089. else {
  7090. *data = status;
  7091. return 0;
  7092. }
  7093. }
  7094. /**
  7095. * igb_write_i2c_byte - Writes 8 bit word over I2C
  7096. * @hw: pointer to hardware structure
  7097. * @byte_offset: byte offset to write
  7098. * @dev_addr: device address
  7099. * @data: value to write
  7100. *
  7101. * Performs byte write operation over I2C interface at
  7102. * a specified device address.
  7103. **/
  7104. s32 igb_write_i2c_byte(struct e1000_hw *hw, u8 byte_offset,
  7105. u8 dev_addr, u8 data)
  7106. {
  7107. struct igb_adapter *adapter = container_of(hw, struct igb_adapter, hw);
  7108. struct i2c_client *this_client = adapter->i2c_client;
  7109. s32 status;
  7110. u16 swfw_mask = E1000_SWFW_PHY0_SM;
  7111. if (!this_client)
  7112. return E1000_ERR_I2C;
  7113. if (hw->mac.ops.acquire_swfw_sync(hw, swfw_mask))
  7114. return E1000_ERR_SWFW_SYNC;
  7115. status = i2c_smbus_write_byte_data(this_client, byte_offset, data);
  7116. hw->mac.ops.release_swfw_sync(hw, swfw_mask);
  7117. if (status)
  7118. return E1000_ERR_I2C;
  7119. else
  7120. return 0;
  7121. }
  7122. int igb_reinit_queues(struct igb_adapter *adapter)
  7123. {
  7124. struct net_device *netdev = adapter->netdev;
  7125. struct pci_dev *pdev = adapter->pdev;
  7126. int err = 0;
  7127. if (netif_running(netdev))
  7128. igb_close(netdev);
  7129. igb_reset_interrupt_capability(adapter);
  7130. if (igb_init_interrupt_scheme(adapter, true)) {
  7131. dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
  7132. return -ENOMEM;
  7133. }
  7134. if (netif_running(netdev))
  7135. err = igb_open(netdev);
  7136. return err;
  7137. }
  7138. static void igb_nfc_filter_exit(struct igb_adapter *adapter)
  7139. {
  7140. struct igb_nfc_filter *rule;
  7141. spin_lock(&adapter->nfc_lock);
  7142. hlist_for_each_entry(rule, &adapter->nfc_filter_list, nfc_node)
  7143. igb_erase_filter(adapter, rule);
  7144. spin_unlock(&adapter->nfc_lock);
  7145. }
  7146. static void igb_nfc_filter_restore(struct igb_adapter *adapter)
  7147. {
  7148. struct igb_nfc_filter *rule;
  7149. spin_lock(&adapter->nfc_lock);
  7150. hlist_for_each_entry(rule, &adapter->nfc_filter_list, nfc_node)
  7151. igb_add_filter(adapter, rule);
  7152. spin_unlock(&adapter->nfc_lock);
  7153. }
  7154. /* igb_main.c */