dce_virtual.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "drmP.h"
  24. #include "amdgpu.h"
  25. #include "amdgpu_pm.h"
  26. #include "amdgpu_i2c.h"
  27. #include "atom.h"
  28. #include "amdgpu_pll.h"
  29. #include "amdgpu_connectors.h"
  30. #ifdef CONFIG_DRM_AMDGPU_CIK
  31. #include "dce_v8_0.h"
  32. #endif
  33. #include "dce_v10_0.h"
  34. #include "dce_v11_0.h"
  35. #include "dce_virtual.h"
  36. static void dce_virtual_set_display_funcs(struct amdgpu_device *adev);
  37. static void dce_virtual_set_irq_funcs(struct amdgpu_device *adev);
  38. static int dce_virtual_pageflip_irq(struct amdgpu_device *adev,
  39. struct amdgpu_irq_src *source,
  40. struct amdgpu_iv_entry *entry);
  41. /**
  42. * dce_virtual_vblank_wait - vblank wait asic callback.
  43. *
  44. * @adev: amdgpu_device pointer
  45. * @crtc: crtc to wait for vblank on
  46. *
  47. * Wait for vblank on the requested crtc (evergreen+).
  48. */
  49. static void dce_virtual_vblank_wait(struct amdgpu_device *adev, int crtc)
  50. {
  51. return;
  52. }
  53. static u32 dce_virtual_vblank_get_counter(struct amdgpu_device *adev, int crtc)
  54. {
  55. if (crtc >= adev->mode_info.num_crtc)
  56. return 0;
  57. else
  58. return adev->ddev->vblank[crtc].count;
  59. }
  60. static void dce_virtual_page_flip(struct amdgpu_device *adev,
  61. int crtc_id, u64 crtc_base, bool async)
  62. {
  63. return;
  64. }
  65. static int dce_virtual_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
  66. u32 *vbl, u32 *position)
  67. {
  68. if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
  69. return -EINVAL;
  70. *vbl = 0;
  71. *position = 0;
  72. return 0;
  73. }
  74. static bool dce_virtual_hpd_sense(struct amdgpu_device *adev,
  75. enum amdgpu_hpd_id hpd)
  76. {
  77. return true;
  78. }
  79. static void dce_virtual_hpd_set_polarity(struct amdgpu_device *adev,
  80. enum amdgpu_hpd_id hpd)
  81. {
  82. return;
  83. }
  84. static u32 dce_virtual_hpd_get_gpio_reg(struct amdgpu_device *adev)
  85. {
  86. return 0;
  87. }
  88. static bool dce_virtual_is_display_hung(struct amdgpu_device *adev)
  89. {
  90. return false;
  91. }
  92. void dce_virtual_stop_mc_access(struct amdgpu_device *adev,
  93. struct amdgpu_mode_mc_save *save)
  94. {
  95. switch (adev->asic_type) {
  96. case CHIP_BONAIRE:
  97. case CHIP_HAWAII:
  98. case CHIP_KAVERI:
  99. case CHIP_KABINI:
  100. case CHIP_MULLINS:
  101. #ifdef CONFIG_DRM_AMDGPU_CIK
  102. dce_v8_0_disable_dce(adev);
  103. #endif
  104. break;
  105. case CHIP_FIJI:
  106. case CHIP_TONGA:
  107. dce_v10_0_disable_dce(adev);
  108. break;
  109. case CHIP_CARRIZO:
  110. case CHIP_STONEY:
  111. case CHIP_POLARIS11:
  112. case CHIP_POLARIS10:
  113. dce_v11_0_disable_dce(adev);
  114. break;
  115. default:
  116. DRM_ERROR("Usupported ASIC type: 0x%X\n", adev->asic_type);
  117. }
  118. return;
  119. }
  120. void dce_virtual_resume_mc_access(struct amdgpu_device *adev,
  121. struct amdgpu_mode_mc_save *save)
  122. {
  123. return;
  124. }
  125. void dce_virtual_set_vga_render_state(struct amdgpu_device *adev,
  126. bool render)
  127. {
  128. return;
  129. }
  130. /**
  131. * dce_virtual_bandwidth_update - program display watermarks
  132. *
  133. * @adev: amdgpu_device pointer
  134. *
  135. * Calculate and program the display watermarks and line
  136. * buffer allocation (CIK).
  137. */
  138. static void dce_virtual_bandwidth_update(struct amdgpu_device *adev)
  139. {
  140. return;
  141. }
  142. static int dce_virtual_crtc_gamma_set(struct drm_crtc *crtc, u16 *red,
  143. u16 *green, u16 *blue, uint32_t size)
  144. {
  145. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  146. int i;
  147. /* userspace palettes are always correct as is */
  148. for (i = 0; i < size; i++) {
  149. amdgpu_crtc->lut_r[i] = red[i] >> 6;
  150. amdgpu_crtc->lut_g[i] = green[i] >> 6;
  151. amdgpu_crtc->lut_b[i] = blue[i] >> 6;
  152. }
  153. return 0;
  154. }
  155. static void dce_virtual_crtc_destroy(struct drm_crtc *crtc)
  156. {
  157. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  158. drm_crtc_cleanup(crtc);
  159. kfree(amdgpu_crtc);
  160. }
  161. static const struct drm_crtc_funcs dce_virtual_crtc_funcs = {
  162. .cursor_set2 = NULL,
  163. .cursor_move = NULL,
  164. .gamma_set = dce_virtual_crtc_gamma_set,
  165. .set_config = amdgpu_crtc_set_config,
  166. .destroy = dce_virtual_crtc_destroy,
  167. .page_flip = amdgpu_crtc_page_flip,
  168. };
  169. static void dce_virtual_crtc_dpms(struct drm_crtc *crtc, int mode)
  170. {
  171. struct drm_device *dev = crtc->dev;
  172. struct amdgpu_device *adev = dev->dev_private;
  173. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  174. unsigned type;
  175. switch (mode) {
  176. case DRM_MODE_DPMS_ON:
  177. amdgpu_crtc->enabled = true;
  178. /* Make sure VBLANK and PFLIP interrupts are still enabled */
  179. type = amdgpu_crtc_idx_to_irq_type(adev, amdgpu_crtc->crtc_id);
  180. amdgpu_irq_update(adev, &adev->crtc_irq, type);
  181. amdgpu_irq_update(adev, &adev->pageflip_irq, type);
  182. drm_vblank_on(dev, amdgpu_crtc->crtc_id);
  183. break;
  184. case DRM_MODE_DPMS_STANDBY:
  185. case DRM_MODE_DPMS_SUSPEND:
  186. case DRM_MODE_DPMS_OFF:
  187. drm_vblank_off(dev, amdgpu_crtc->crtc_id);
  188. amdgpu_crtc->enabled = false;
  189. break;
  190. }
  191. }
  192. static void dce_virtual_crtc_prepare(struct drm_crtc *crtc)
  193. {
  194. dce_virtual_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  195. }
  196. static void dce_virtual_crtc_commit(struct drm_crtc *crtc)
  197. {
  198. dce_virtual_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  199. }
  200. static void dce_virtual_crtc_disable(struct drm_crtc *crtc)
  201. {
  202. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  203. dce_virtual_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  204. if (crtc->primary->fb) {
  205. int r;
  206. struct amdgpu_framebuffer *amdgpu_fb;
  207. struct amdgpu_bo *rbo;
  208. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  209. rbo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  210. r = amdgpu_bo_reserve(rbo, false);
  211. if (unlikely(r))
  212. DRM_ERROR("failed to reserve rbo before unpin\n");
  213. else {
  214. amdgpu_bo_unpin(rbo);
  215. amdgpu_bo_unreserve(rbo);
  216. }
  217. }
  218. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  219. amdgpu_crtc->encoder = NULL;
  220. amdgpu_crtc->connector = NULL;
  221. }
  222. static int dce_virtual_crtc_mode_set(struct drm_crtc *crtc,
  223. struct drm_display_mode *mode,
  224. struct drm_display_mode *adjusted_mode,
  225. int x, int y, struct drm_framebuffer *old_fb)
  226. {
  227. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  228. /* update the hw version fpr dpm */
  229. amdgpu_crtc->hw_mode = *adjusted_mode;
  230. return 0;
  231. }
  232. static bool dce_virtual_crtc_mode_fixup(struct drm_crtc *crtc,
  233. const struct drm_display_mode *mode,
  234. struct drm_display_mode *adjusted_mode)
  235. {
  236. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  237. struct drm_device *dev = crtc->dev;
  238. struct drm_encoder *encoder;
  239. /* assign the encoder to the amdgpu crtc to avoid repeated lookups later */
  240. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  241. if (encoder->crtc == crtc) {
  242. amdgpu_crtc->encoder = encoder;
  243. amdgpu_crtc->connector = amdgpu_get_connector_for_encoder(encoder);
  244. break;
  245. }
  246. }
  247. if ((amdgpu_crtc->encoder == NULL) || (amdgpu_crtc->connector == NULL)) {
  248. amdgpu_crtc->encoder = NULL;
  249. amdgpu_crtc->connector = NULL;
  250. return false;
  251. }
  252. return true;
  253. }
  254. static int dce_virtual_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  255. struct drm_framebuffer *old_fb)
  256. {
  257. return 0;
  258. }
  259. static void dce_virtual_crtc_load_lut(struct drm_crtc *crtc)
  260. {
  261. return;
  262. }
  263. static int dce_virtual_crtc_set_base_atomic(struct drm_crtc *crtc,
  264. struct drm_framebuffer *fb,
  265. int x, int y, enum mode_set_atomic state)
  266. {
  267. return 0;
  268. }
  269. static const struct drm_crtc_helper_funcs dce_virtual_crtc_helper_funcs = {
  270. .dpms = dce_virtual_crtc_dpms,
  271. .mode_fixup = dce_virtual_crtc_mode_fixup,
  272. .mode_set = dce_virtual_crtc_mode_set,
  273. .mode_set_base = dce_virtual_crtc_set_base,
  274. .mode_set_base_atomic = dce_virtual_crtc_set_base_atomic,
  275. .prepare = dce_virtual_crtc_prepare,
  276. .commit = dce_virtual_crtc_commit,
  277. .load_lut = dce_virtual_crtc_load_lut,
  278. .disable = dce_virtual_crtc_disable,
  279. };
  280. static int dce_virtual_crtc_init(struct amdgpu_device *adev, int index)
  281. {
  282. struct amdgpu_crtc *amdgpu_crtc;
  283. int i;
  284. amdgpu_crtc = kzalloc(sizeof(struct amdgpu_crtc) +
  285. (AMDGPUFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  286. if (amdgpu_crtc == NULL)
  287. return -ENOMEM;
  288. drm_crtc_init(adev->ddev, &amdgpu_crtc->base, &dce_virtual_crtc_funcs);
  289. drm_mode_crtc_set_gamma_size(&amdgpu_crtc->base, 256);
  290. amdgpu_crtc->crtc_id = index;
  291. adev->mode_info.crtcs[index] = amdgpu_crtc;
  292. for (i = 0; i < 256; i++) {
  293. amdgpu_crtc->lut_r[i] = i << 2;
  294. amdgpu_crtc->lut_g[i] = i << 2;
  295. amdgpu_crtc->lut_b[i] = i << 2;
  296. }
  297. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  298. amdgpu_crtc->encoder = NULL;
  299. amdgpu_crtc->connector = NULL;
  300. drm_crtc_helper_add(&amdgpu_crtc->base, &dce_virtual_crtc_helper_funcs);
  301. return 0;
  302. }
  303. static int dce_virtual_early_init(void *handle)
  304. {
  305. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  306. adev->mode_info.vsync_timer_enabled = AMDGPU_IRQ_STATE_DISABLE;
  307. dce_virtual_set_display_funcs(adev);
  308. dce_virtual_set_irq_funcs(adev);
  309. adev->mode_info.num_crtc = 1;
  310. adev->mode_info.num_hpd = 1;
  311. adev->mode_info.num_dig = 1;
  312. return 0;
  313. }
  314. static bool dce_virtual_get_connector_info(struct amdgpu_device *adev)
  315. {
  316. struct amdgpu_i2c_bus_rec ddc_bus;
  317. struct amdgpu_router router;
  318. struct amdgpu_hpd hpd;
  319. /* look up gpio for ddc, hpd */
  320. ddc_bus.valid = false;
  321. hpd.hpd = AMDGPU_HPD_NONE;
  322. /* needed for aux chan transactions */
  323. ddc_bus.hpd = hpd.hpd;
  324. memset(&router, 0, sizeof(router));
  325. router.ddc_valid = false;
  326. router.cd_valid = false;
  327. amdgpu_display_add_connector(adev,
  328. 0,
  329. ATOM_DEVICE_CRT1_SUPPORT,
  330. DRM_MODE_CONNECTOR_VIRTUAL, &ddc_bus,
  331. CONNECTOR_OBJECT_ID_VIRTUAL,
  332. &hpd,
  333. &router);
  334. amdgpu_display_add_encoder(adev, ENCODER_VIRTUAL_ENUM_VIRTUAL,
  335. ATOM_DEVICE_CRT1_SUPPORT,
  336. 0);
  337. amdgpu_link_encoder_connector(adev->ddev);
  338. return true;
  339. }
  340. static int dce_virtual_sw_init(void *handle)
  341. {
  342. int r, i;
  343. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  344. r = amdgpu_irq_add_id(adev, 229, &adev->crtc_irq);
  345. if (r)
  346. return r;
  347. adev->ddev->mode_config.funcs = &amdgpu_mode_funcs;
  348. adev->ddev->mode_config.max_width = 16384;
  349. adev->ddev->mode_config.max_height = 16384;
  350. adev->ddev->mode_config.preferred_depth = 24;
  351. adev->ddev->mode_config.prefer_shadow = 1;
  352. adev->ddev->mode_config.fb_base = adev->mc.aper_base;
  353. r = amdgpu_modeset_create_props(adev);
  354. if (r)
  355. return r;
  356. adev->ddev->mode_config.max_width = 16384;
  357. adev->ddev->mode_config.max_height = 16384;
  358. /* allocate crtcs */
  359. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  360. r = dce_virtual_crtc_init(adev, i);
  361. if (r)
  362. return r;
  363. }
  364. dce_virtual_get_connector_info(adev);
  365. amdgpu_print_display_setup(adev->ddev);
  366. drm_kms_helper_poll_init(adev->ddev);
  367. adev->mode_info.mode_config_initialized = true;
  368. return 0;
  369. }
  370. static int dce_virtual_sw_fini(void *handle)
  371. {
  372. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  373. kfree(adev->mode_info.bios_hardcoded_edid);
  374. drm_kms_helper_poll_fini(adev->ddev);
  375. drm_mode_config_cleanup(adev->ddev);
  376. adev->mode_info.mode_config_initialized = false;
  377. return 0;
  378. }
  379. static int dce_virtual_hw_init(void *handle)
  380. {
  381. return 0;
  382. }
  383. static int dce_virtual_hw_fini(void *handle)
  384. {
  385. return 0;
  386. }
  387. static int dce_virtual_suspend(void *handle)
  388. {
  389. return dce_virtual_hw_fini(handle);
  390. }
  391. static int dce_virtual_resume(void *handle)
  392. {
  393. int ret;
  394. ret = dce_virtual_hw_init(handle);
  395. return ret;
  396. }
  397. static bool dce_virtual_is_idle(void *handle)
  398. {
  399. return true;
  400. }
  401. static int dce_virtual_wait_for_idle(void *handle)
  402. {
  403. return 0;
  404. }
  405. static int dce_virtual_soft_reset(void *handle)
  406. {
  407. return 0;
  408. }
  409. static int dce_virtual_set_clockgating_state(void *handle,
  410. enum amd_clockgating_state state)
  411. {
  412. return 0;
  413. }
  414. static int dce_virtual_set_powergating_state(void *handle,
  415. enum amd_powergating_state state)
  416. {
  417. return 0;
  418. }
  419. const struct amd_ip_funcs dce_virtual_ip_funcs = {
  420. .name = "dce_virtual",
  421. .early_init = dce_virtual_early_init,
  422. .late_init = NULL,
  423. .sw_init = dce_virtual_sw_init,
  424. .sw_fini = dce_virtual_sw_fini,
  425. .hw_init = dce_virtual_hw_init,
  426. .hw_fini = dce_virtual_hw_fini,
  427. .suspend = dce_virtual_suspend,
  428. .resume = dce_virtual_resume,
  429. .is_idle = dce_virtual_is_idle,
  430. .wait_for_idle = dce_virtual_wait_for_idle,
  431. .soft_reset = dce_virtual_soft_reset,
  432. .set_clockgating_state = dce_virtual_set_clockgating_state,
  433. .set_powergating_state = dce_virtual_set_powergating_state,
  434. };
  435. /* these are handled by the primary encoders */
  436. static void dce_virtual_encoder_prepare(struct drm_encoder *encoder)
  437. {
  438. return;
  439. }
  440. static void dce_virtual_encoder_commit(struct drm_encoder *encoder)
  441. {
  442. return;
  443. }
  444. static void
  445. dce_virtual_encoder_mode_set(struct drm_encoder *encoder,
  446. struct drm_display_mode *mode,
  447. struct drm_display_mode *adjusted_mode)
  448. {
  449. return;
  450. }
  451. static void dce_virtual_encoder_disable(struct drm_encoder *encoder)
  452. {
  453. return;
  454. }
  455. static void
  456. dce_virtual_encoder_dpms(struct drm_encoder *encoder, int mode)
  457. {
  458. return;
  459. }
  460. static bool dce_virtual_encoder_mode_fixup(struct drm_encoder *encoder,
  461. const struct drm_display_mode *mode,
  462. struct drm_display_mode *adjusted_mode)
  463. {
  464. /* set the active encoder to connector routing */
  465. amdgpu_encoder_set_active_device(encoder);
  466. return true;
  467. }
  468. static const struct drm_encoder_helper_funcs dce_virtual_encoder_helper_funcs = {
  469. .dpms = dce_virtual_encoder_dpms,
  470. .mode_fixup = dce_virtual_encoder_mode_fixup,
  471. .prepare = dce_virtual_encoder_prepare,
  472. .mode_set = dce_virtual_encoder_mode_set,
  473. .commit = dce_virtual_encoder_commit,
  474. .disable = dce_virtual_encoder_disable,
  475. };
  476. static void dce_virtual_encoder_destroy(struct drm_encoder *encoder)
  477. {
  478. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  479. kfree(amdgpu_encoder->enc_priv);
  480. drm_encoder_cleanup(encoder);
  481. kfree(amdgpu_encoder);
  482. }
  483. static const struct drm_encoder_funcs dce_virtual_encoder_funcs = {
  484. .destroy = dce_virtual_encoder_destroy,
  485. };
  486. static void dce_virtual_encoder_add(struct amdgpu_device *adev,
  487. uint32_t encoder_enum,
  488. uint32_t supported_device,
  489. u16 caps)
  490. {
  491. struct drm_device *dev = adev->ddev;
  492. struct drm_encoder *encoder;
  493. struct amdgpu_encoder *amdgpu_encoder;
  494. /* see if we already added it */
  495. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  496. amdgpu_encoder = to_amdgpu_encoder(encoder);
  497. if (amdgpu_encoder->encoder_enum == encoder_enum) {
  498. amdgpu_encoder->devices |= supported_device;
  499. return;
  500. }
  501. }
  502. /* add a new one */
  503. amdgpu_encoder = kzalloc(sizeof(struct amdgpu_encoder), GFP_KERNEL);
  504. if (!amdgpu_encoder)
  505. return;
  506. encoder = &amdgpu_encoder->base;
  507. encoder->possible_crtcs = 0x1;
  508. amdgpu_encoder->enc_priv = NULL;
  509. amdgpu_encoder->encoder_enum = encoder_enum;
  510. amdgpu_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  511. amdgpu_encoder->devices = supported_device;
  512. amdgpu_encoder->rmx_type = RMX_OFF;
  513. amdgpu_encoder->underscan_type = UNDERSCAN_OFF;
  514. amdgpu_encoder->is_ext_encoder = false;
  515. amdgpu_encoder->caps = caps;
  516. drm_encoder_init(dev, encoder, &dce_virtual_encoder_funcs,
  517. DRM_MODE_ENCODER_VIRTUAL, NULL);
  518. drm_encoder_helper_add(encoder, &dce_virtual_encoder_helper_funcs);
  519. DRM_INFO("[FM]encoder: %d is VIRTUAL\n", amdgpu_encoder->encoder_id);
  520. }
  521. static const struct amdgpu_display_funcs dce_virtual_display_funcs = {
  522. .set_vga_render_state = &dce_virtual_set_vga_render_state,
  523. .bandwidth_update = &dce_virtual_bandwidth_update,
  524. .vblank_get_counter = &dce_virtual_vblank_get_counter,
  525. .vblank_wait = &dce_virtual_vblank_wait,
  526. .is_display_hung = &dce_virtual_is_display_hung,
  527. .backlight_set_level = NULL,
  528. .backlight_get_level = NULL,
  529. .hpd_sense = &dce_virtual_hpd_sense,
  530. .hpd_set_polarity = &dce_virtual_hpd_set_polarity,
  531. .hpd_get_gpio_reg = &dce_virtual_hpd_get_gpio_reg,
  532. .page_flip = &dce_virtual_page_flip,
  533. .page_flip_get_scanoutpos = &dce_virtual_crtc_get_scanoutpos,
  534. .add_encoder = &dce_virtual_encoder_add,
  535. .add_connector = &amdgpu_connector_add,
  536. .stop_mc_access = &dce_virtual_stop_mc_access,
  537. .resume_mc_access = &dce_virtual_resume_mc_access,
  538. };
  539. static void dce_virtual_set_display_funcs(struct amdgpu_device *adev)
  540. {
  541. if (adev->mode_info.funcs == NULL)
  542. adev->mode_info.funcs = &dce_virtual_display_funcs;
  543. }
  544. static enum hrtimer_restart dce_virtual_vblank_timer_handle(struct hrtimer *vblank_timer)
  545. {
  546. struct amdgpu_mode_info *mode_info = container_of(vblank_timer, struct amdgpu_mode_info ,vblank_timer);
  547. struct amdgpu_device *adev = container_of(mode_info, struct amdgpu_device ,mode_info);
  548. unsigned crtc = 0;
  549. adev->ddev->vblank[0].count++;
  550. drm_handle_vblank(adev->ddev, crtc);
  551. dce_virtual_pageflip_irq(adev, NULL, NULL);
  552. hrtimer_start(vblank_timer, ktime_set(0, DCE_VIRTUAL_VBLANK_PERIOD), HRTIMER_MODE_REL);
  553. return HRTIMER_NORESTART;
  554. }
  555. static void dce_virtual_set_crtc_vblank_interrupt_state(struct amdgpu_device *adev,
  556. int crtc,
  557. enum amdgpu_interrupt_state state)
  558. {
  559. if (crtc >= adev->mode_info.num_crtc) {
  560. DRM_DEBUG("invalid crtc %d\n", crtc);
  561. return;
  562. }
  563. if (state && !adev->mode_info.vsync_timer_enabled) {
  564. DRM_DEBUG("Enable software vsync timer\n");
  565. hrtimer_init(&adev->mode_info.vblank_timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
  566. hrtimer_set_expires(&adev->mode_info.vblank_timer, ktime_set(0, DCE_VIRTUAL_VBLANK_PERIOD));
  567. adev->mode_info.vblank_timer.function = dce_virtual_vblank_timer_handle;
  568. hrtimer_start(&adev->mode_info.vblank_timer, ktime_set(0, DCE_VIRTUAL_VBLANK_PERIOD), HRTIMER_MODE_REL);
  569. } else if (!state && adev->mode_info.vsync_timer_enabled) {
  570. DRM_DEBUG("Disable software vsync timer\n");
  571. hrtimer_cancel(&adev->mode_info.vblank_timer);
  572. }
  573. if (!state || (state && !adev->mode_info.vsync_timer_enabled))
  574. adev->ddev->vblank[0].count = 0;
  575. adev->mode_info.vsync_timer_enabled = state;
  576. DRM_DEBUG("[FM]set crtc %d vblank interrupt state %d\n", crtc, state);
  577. }
  578. static int dce_virtual_set_crtc_irq_state(struct amdgpu_device *adev,
  579. struct amdgpu_irq_src *source,
  580. unsigned type,
  581. enum amdgpu_interrupt_state state)
  582. {
  583. switch (type) {
  584. case AMDGPU_CRTC_IRQ_VBLANK1:
  585. dce_virtual_set_crtc_vblank_interrupt_state(adev, 0, state);
  586. break;
  587. default:
  588. break;
  589. }
  590. return 0;
  591. }
  592. static void dce_virtual_crtc_vblank_int_ack(struct amdgpu_device *adev,
  593. int crtc)
  594. {
  595. if (crtc >= adev->mode_info.num_crtc) {
  596. DRM_DEBUG("invalid crtc %d\n", crtc);
  597. return;
  598. }
  599. }
  600. static int dce_virtual_crtc_irq(struct amdgpu_device *adev,
  601. struct amdgpu_irq_src *source,
  602. struct amdgpu_iv_entry *entry)
  603. {
  604. unsigned crtc = 0;
  605. unsigned irq_type = AMDGPU_CRTC_IRQ_VBLANK1;
  606. adev->ddev->vblank[crtc].count++;
  607. dce_virtual_crtc_vblank_int_ack(adev, crtc);
  608. if (amdgpu_irq_enabled(adev, source, irq_type)) {
  609. drm_handle_vblank(adev->ddev, crtc);
  610. }
  611. dce_virtual_pageflip_irq(adev, NULL, NULL);
  612. DRM_DEBUG("IH: D%d vblank\n", crtc + 1);
  613. return 0;
  614. }
  615. static int dce_virtual_set_pageflip_irq_state(struct amdgpu_device *adev,
  616. struct amdgpu_irq_src *src,
  617. unsigned type,
  618. enum amdgpu_interrupt_state state)
  619. {
  620. if (type >= adev->mode_info.num_crtc) {
  621. DRM_ERROR("invalid pageflip crtc %d\n", type);
  622. return -EINVAL;
  623. }
  624. DRM_DEBUG("[FM]set pageflip irq type %d state %d\n", type, state);
  625. return 0;
  626. }
  627. static int dce_virtual_pageflip_irq(struct amdgpu_device *adev,
  628. struct amdgpu_irq_src *source,
  629. struct amdgpu_iv_entry *entry)
  630. {
  631. unsigned long flags;
  632. unsigned crtc_id = 0;
  633. struct amdgpu_crtc *amdgpu_crtc;
  634. struct amdgpu_flip_work *works;
  635. crtc_id = 0;
  636. amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  637. if (crtc_id >= adev->mode_info.num_crtc) {
  638. DRM_ERROR("invalid pageflip crtc %d\n", crtc_id);
  639. return -EINVAL;
  640. }
  641. /* IRQ could occur when in initial stage */
  642. if (amdgpu_crtc == NULL)
  643. return 0;
  644. spin_lock_irqsave(&adev->ddev->event_lock, flags);
  645. works = amdgpu_crtc->pflip_works;
  646. if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED) {
  647. DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d != "
  648. "AMDGPU_FLIP_SUBMITTED(%d)\n",
  649. amdgpu_crtc->pflip_status,
  650. AMDGPU_FLIP_SUBMITTED);
  651. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  652. return 0;
  653. }
  654. /* page flip completed. clean up */
  655. amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
  656. amdgpu_crtc->pflip_works = NULL;
  657. /* wakeup usersapce */
  658. if (works->event)
  659. drm_crtc_send_vblank_event(&amdgpu_crtc->base, works->event);
  660. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  661. drm_crtc_vblank_put(&amdgpu_crtc->base);
  662. schedule_work(&works->unpin_work);
  663. return 0;
  664. }
  665. static const struct amdgpu_irq_src_funcs dce_virtual_crtc_irq_funcs = {
  666. .set = dce_virtual_set_crtc_irq_state,
  667. .process = dce_virtual_crtc_irq,
  668. };
  669. static const struct amdgpu_irq_src_funcs dce_virtual_pageflip_irq_funcs = {
  670. .set = dce_virtual_set_pageflip_irq_state,
  671. .process = dce_virtual_pageflip_irq,
  672. };
  673. static void dce_virtual_set_irq_funcs(struct amdgpu_device *adev)
  674. {
  675. adev->crtc_irq.num_types = AMDGPU_CRTC_IRQ_LAST;
  676. adev->crtc_irq.funcs = &dce_virtual_crtc_irq_funcs;
  677. adev->pageflip_irq.num_types = AMDGPU_PAGEFLIP_IRQ_LAST;
  678. adev->pageflip_irq.funcs = &dce_virtual_pageflip_irq_funcs;
  679. }