dce_v8_0.c 112 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "drmP.h"
  24. #include "amdgpu.h"
  25. #include "amdgpu_pm.h"
  26. #include "amdgpu_i2c.h"
  27. #include "cikd.h"
  28. #include "atom.h"
  29. #include "amdgpu_atombios.h"
  30. #include "atombios_crtc.h"
  31. #include "atombios_encoders.h"
  32. #include "amdgpu_pll.h"
  33. #include "amdgpu_connectors.h"
  34. #include "dce/dce_8_0_d.h"
  35. #include "dce/dce_8_0_sh_mask.h"
  36. #include "gca/gfx_7_2_enum.h"
  37. #include "gmc/gmc_7_1_d.h"
  38. #include "gmc/gmc_7_1_sh_mask.h"
  39. #include "oss/oss_2_0_d.h"
  40. #include "oss/oss_2_0_sh_mask.h"
  41. static void dce_v8_0_set_display_funcs(struct amdgpu_device *adev);
  42. static void dce_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  43. static const u32 crtc_offsets[6] =
  44. {
  45. CRTC0_REGISTER_OFFSET,
  46. CRTC1_REGISTER_OFFSET,
  47. CRTC2_REGISTER_OFFSET,
  48. CRTC3_REGISTER_OFFSET,
  49. CRTC4_REGISTER_OFFSET,
  50. CRTC5_REGISTER_OFFSET
  51. };
  52. static const uint32_t dig_offsets[] = {
  53. CRTC0_REGISTER_OFFSET,
  54. CRTC1_REGISTER_OFFSET,
  55. CRTC2_REGISTER_OFFSET,
  56. CRTC3_REGISTER_OFFSET,
  57. CRTC4_REGISTER_OFFSET,
  58. CRTC5_REGISTER_OFFSET,
  59. (0x13830 - 0x7030) >> 2,
  60. };
  61. static const struct {
  62. uint32_t reg;
  63. uint32_t vblank;
  64. uint32_t vline;
  65. uint32_t hpd;
  66. } interrupt_status_offsets[6] = { {
  67. .reg = mmDISP_INTERRUPT_STATUS,
  68. .vblank = DISP_INTERRUPT_STATUS__LB_D1_VBLANK_INTERRUPT_MASK,
  69. .vline = DISP_INTERRUPT_STATUS__LB_D1_VLINE_INTERRUPT_MASK,
  70. .hpd = DISP_INTERRUPT_STATUS__DC_HPD1_INTERRUPT_MASK
  71. }, {
  72. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE,
  73. .vblank = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VBLANK_INTERRUPT_MASK,
  74. .vline = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VLINE_INTERRUPT_MASK,
  75. .hpd = DISP_INTERRUPT_STATUS_CONTINUE__DC_HPD2_INTERRUPT_MASK
  76. }, {
  77. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE2,
  78. .vblank = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VBLANK_INTERRUPT_MASK,
  79. .vline = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VLINE_INTERRUPT_MASK,
  80. .hpd = DISP_INTERRUPT_STATUS_CONTINUE2__DC_HPD3_INTERRUPT_MASK
  81. }, {
  82. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE3,
  83. .vblank = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VBLANK_INTERRUPT_MASK,
  84. .vline = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VLINE_INTERRUPT_MASK,
  85. .hpd = DISP_INTERRUPT_STATUS_CONTINUE3__DC_HPD4_INTERRUPT_MASK
  86. }, {
  87. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE4,
  88. .vblank = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VBLANK_INTERRUPT_MASK,
  89. .vline = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VLINE_INTERRUPT_MASK,
  90. .hpd = DISP_INTERRUPT_STATUS_CONTINUE4__DC_HPD5_INTERRUPT_MASK
  91. }, {
  92. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE5,
  93. .vblank = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VBLANK_INTERRUPT_MASK,
  94. .vline = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VLINE_INTERRUPT_MASK,
  95. .hpd = DISP_INTERRUPT_STATUS_CONTINUE5__DC_HPD6_INTERRUPT_MASK
  96. } };
  97. static const uint32_t hpd_int_control_offsets[6] = {
  98. mmDC_HPD1_INT_CONTROL,
  99. mmDC_HPD2_INT_CONTROL,
  100. mmDC_HPD3_INT_CONTROL,
  101. mmDC_HPD4_INT_CONTROL,
  102. mmDC_HPD5_INT_CONTROL,
  103. mmDC_HPD6_INT_CONTROL,
  104. };
  105. static u32 dce_v8_0_audio_endpt_rreg(struct amdgpu_device *adev,
  106. u32 block_offset, u32 reg)
  107. {
  108. unsigned long flags;
  109. u32 r;
  110. spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
  111. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  112. r = RREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset);
  113. spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
  114. return r;
  115. }
  116. static void dce_v8_0_audio_endpt_wreg(struct amdgpu_device *adev,
  117. u32 block_offset, u32 reg, u32 v)
  118. {
  119. unsigned long flags;
  120. spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
  121. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  122. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset, v);
  123. spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
  124. }
  125. static bool dce_v8_0_is_in_vblank(struct amdgpu_device *adev, int crtc)
  126. {
  127. if (RREG32(mmCRTC_STATUS + crtc_offsets[crtc]) &
  128. CRTC_V_BLANK_START_END__CRTC_V_BLANK_START_MASK)
  129. return true;
  130. else
  131. return false;
  132. }
  133. static bool dce_v8_0_is_counter_moving(struct amdgpu_device *adev, int crtc)
  134. {
  135. u32 pos1, pos2;
  136. pos1 = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  137. pos2 = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  138. if (pos1 != pos2)
  139. return true;
  140. else
  141. return false;
  142. }
  143. /**
  144. * dce_v8_0_vblank_wait - vblank wait asic callback.
  145. *
  146. * @adev: amdgpu_device pointer
  147. * @crtc: crtc to wait for vblank on
  148. *
  149. * Wait for vblank on the requested crtc (evergreen+).
  150. */
  151. static void dce_v8_0_vblank_wait(struct amdgpu_device *adev, int crtc)
  152. {
  153. unsigned i = 0;
  154. if (crtc >= adev->mode_info.num_crtc)
  155. return;
  156. if (!(RREG32(mmCRTC_CONTROL + crtc_offsets[crtc]) & CRTC_CONTROL__CRTC_MASTER_EN_MASK))
  157. return;
  158. /* depending on when we hit vblank, we may be close to active; if so,
  159. * wait for another frame.
  160. */
  161. while (dce_v8_0_is_in_vblank(adev, crtc)) {
  162. if (i++ % 100 == 0) {
  163. if (!dce_v8_0_is_counter_moving(adev, crtc))
  164. break;
  165. }
  166. }
  167. while (!dce_v8_0_is_in_vblank(adev, crtc)) {
  168. if (i++ % 100 == 0) {
  169. if (!dce_v8_0_is_counter_moving(adev, crtc))
  170. break;
  171. }
  172. }
  173. }
  174. static u32 dce_v8_0_vblank_get_counter(struct amdgpu_device *adev, int crtc)
  175. {
  176. if (crtc >= adev->mode_info.num_crtc)
  177. return 0;
  178. else
  179. return RREG32(mmCRTC_STATUS_FRAME_COUNT + crtc_offsets[crtc]);
  180. }
  181. static void dce_v8_0_pageflip_interrupt_init(struct amdgpu_device *adev)
  182. {
  183. unsigned i;
  184. /* Enable pflip interrupts */
  185. for (i = 0; i < adev->mode_info.num_crtc; i++)
  186. amdgpu_irq_get(adev, &adev->pageflip_irq, i);
  187. }
  188. static void dce_v8_0_pageflip_interrupt_fini(struct amdgpu_device *adev)
  189. {
  190. unsigned i;
  191. /* Disable pflip interrupts */
  192. for (i = 0; i < adev->mode_info.num_crtc; i++)
  193. amdgpu_irq_put(adev, &adev->pageflip_irq, i);
  194. }
  195. /**
  196. * dce_v8_0_page_flip - pageflip callback.
  197. *
  198. * @adev: amdgpu_device pointer
  199. * @crtc_id: crtc to cleanup pageflip on
  200. * @crtc_base: new address of the crtc (GPU MC address)
  201. *
  202. * Triggers the actual pageflip by updating the primary
  203. * surface base address.
  204. */
  205. static void dce_v8_0_page_flip(struct amdgpu_device *adev,
  206. int crtc_id, u64 crtc_base, bool async)
  207. {
  208. struct amdgpu_crtc *amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  209. /* flip at hsync for async, default is vsync */
  210. WREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset, async ?
  211. GRPH_FLIP_CONTROL__GRPH_SURFACE_UPDATE_H_RETRACE_EN_MASK : 0);
  212. /* update the primary scanout addresses */
  213. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  214. upper_32_bits(crtc_base));
  215. /* writing to the low address triggers the update */
  216. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  217. lower_32_bits(crtc_base));
  218. /* post the write */
  219. RREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset);
  220. }
  221. static int dce_v8_0_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
  222. u32 *vbl, u32 *position)
  223. {
  224. if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
  225. return -EINVAL;
  226. *vbl = RREG32(mmCRTC_V_BLANK_START_END + crtc_offsets[crtc]);
  227. *position = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  228. return 0;
  229. }
  230. /**
  231. * dce_v8_0_hpd_sense - hpd sense callback.
  232. *
  233. * @adev: amdgpu_device pointer
  234. * @hpd: hpd (hotplug detect) pin
  235. *
  236. * Checks if a digital monitor is connected (evergreen+).
  237. * Returns true if connected, false if not connected.
  238. */
  239. static bool dce_v8_0_hpd_sense(struct amdgpu_device *adev,
  240. enum amdgpu_hpd_id hpd)
  241. {
  242. bool connected = false;
  243. switch (hpd) {
  244. case AMDGPU_HPD_1:
  245. if (RREG32(mmDC_HPD1_INT_STATUS) & DC_HPD1_INT_STATUS__DC_HPD1_SENSE_MASK)
  246. connected = true;
  247. break;
  248. case AMDGPU_HPD_2:
  249. if (RREG32(mmDC_HPD2_INT_STATUS) & DC_HPD2_INT_STATUS__DC_HPD2_SENSE_MASK)
  250. connected = true;
  251. break;
  252. case AMDGPU_HPD_3:
  253. if (RREG32(mmDC_HPD3_INT_STATUS) & DC_HPD3_INT_STATUS__DC_HPD3_SENSE_MASK)
  254. connected = true;
  255. break;
  256. case AMDGPU_HPD_4:
  257. if (RREG32(mmDC_HPD4_INT_STATUS) & DC_HPD4_INT_STATUS__DC_HPD4_SENSE_MASK)
  258. connected = true;
  259. break;
  260. case AMDGPU_HPD_5:
  261. if (RREG32(mmDC_HPD5_INT_STATUS) & DC_HPD5_INT_STATUS__DC_HPD5_SENSE_MASK)
  262. connected = true;
  263. break;
  264. case AMDGPU_HPD_6:
  265. if (RREG32(mmDC_HPD6_INT_STATUS) & DC_HPD6_INT_STATUS__DC_HPD6_SENSE_MASK)
  266. connected = true;
  267. break;
  268. default:
  269. break;
  270. }
  271. return connected;
  272. }
  273. /**
  274. * dce_v8_0_hpd_set_polarity - hpd set polarity callback.
  275. *
  276. * @adev: amdgpu_device pointer
  277. * @hpd: hpd (hotplug detect) pin
  278. *
  279. * Set the polarity of the hpd pin (evergreen+).
  280. */
  281. static void dce_v8_0_hpd_set_polarity(struct amdgpu_device *adev,
  282. enum amdgpu_hpd_id hpd)
  283. {
  284. u32 tmp;
  285. bool connected = dce_v8_0_hpd_sense(adev, hpd);
  286. switch (hpd) {
  287. case AMDGPU_HPD_1:
  288. tmp = RREG32(mmDC_HPD1_INT_CONTROL);
  289. if (connected)
  290. tmp &= ~DC_HPD1_INT_CONTROL__DC_HPD1_INT_POLARITY_MASK;
  291. else
  292. tmp |= DC_HPD1_INT_CONTROL__DC_HPD1_INT_POLARITY_MASK;
  293. WREG32(mmDC_HPD1_INT_CONTROL, tmp);
  294. break;
  295. case AMDGPU_HPD_2:
  296. tmp = RREG32(mmDC_HPD2_INT_CONTROL);
  297. if (connected)
  298. tmp &= ~DC_HPD2_INT_CONTROL__DC_HPD2_INT_POLARITY_MASK;
  299. else
  300. tmp |= DC_HPD2_INT_CONTROL__DC_HPD2_INT_POLARITY_MASK;
  301. WREG32(mmDC_HPD2_INT_CONTROL, tmp);
  302. break;
  303. case AMDGPU_HPD_3:
  304. tmp = RREG32(mmDC_HPD3_INT_CONTROL);
  305. if (connected)
  306. tmp &= ~DC_HPD3_INT_CONTROL__DC_HPD3_INT_POLARITY_MASK;
  307. else
  308. tmp |= DC_HPD3_INT_CONTROL__DC_HPD3_INT_POLARITY_MASK;
  309. WREG32(mmDC_HPD3_INT_CONTROL, tmp);
  310. break;
  311. case AMDGPU_HPD_4:
  312. tmp = RREG32(mmDC_HPD4_INT_CONTROL);
  313. if (connected)
  314. tmp &= ~DC_HPD4_INT_CONTROL__DC_HPD4_INT_POLARITY_MASK;
  315. else
  316. tmp |= DC_HPD4_INT_CONTROL__DC_HPD4_INT_POLARITY_MASK;
  317. WREG32(mmDC_HPD4_INT_CONTROL, tmp);
  318. break;
  319. case AMDGPU_HPD_5:
  320. tmp = RREG32(mmDC_HPD5_INT_CONTROL);
  321. if (connected)
  322. tmp &= ~DC_HPD5_INT_CONTROL__DC_HPD5_INT_POLARITY_MASK;
  323. else
  324. tmp |= DC_HPD5_INT_CONTROL__DC_HPD5_INT_POLARITY_MASK;
  325. WREG32(mmDC_HPD5_INT_CONTROL, tmp);
  326. break;
  327. case AMDGPU_HPD_6:
  328. tmp = RREG32(mmDC_HPD6_INT_CONTROL);
  329. if (connected)
  330. tmp &= ~DC_HPD6_INT_CONTROL__DC_HPD6_INT_POLARITY_MASK;
  331. else
  332. tmp |= DC_HPD6_INT_CONTROL__DC_HPD6_INT_POLARITY_MASK;
  333. WREG32(mmDC_HPD6_INT_CONTROL, tmp);
  334. break;
  335. default:
  336. break;
  337. }
  338. }
  339. /**
  340. * dce_v8_0_hpd_init - hpd setup callback.
  341. *
  342. * @adev: amdgpu_device pointer
  343. *
  344. * Setup the hpd pins used by the card (evergreen+).
  345. * Enable the pin, set the polarity, and enable the hpd interrupts.
  346. */
  347. static void dce_v8_0_hpd_init(struct amdgpu_device *adev)
  348. {
  349. struct drm_device *dev = adev->ddev;
  350. struct drm_connector *connector;
  351. u32 tmp = (0x9c4 << DC_HPD1_CONTROL__DC_HPD1_CONNECTION_TIMER__SHIFT) |
  352. (0xfa << DC_HPD1_CONTROL__DC_HPD1_RX_INT_TIMER__SHIFT) |
  353. DC_HPD1_CONTROL__DC_HPD1_EN_MASK;
  354. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  355. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  356. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
  357. connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
  358. /* don't try to enable hpd on eDP or LVDS avoid breaking the
  359. * aux dp channel on imac and help (but not completely fix)
  360. * https://bugzilla.redhat.com/show_bug.cgi?id=726143
  361. * also avoid interrupt storms during dpms.
  362. */
  363. continue;
  364. }
  365. switch (amdgpu_connector->hpd.hpd) {
  366. case AMDGPU_HPD_1:
  367. WREG32(mmDC_HPD1_CONTROL, tmp);
  368. break;
  369. case AMDGPU_HPD_2:
  370. WREG32(mmDC_HPD2_CONTROL, tmp);
  371. break;
  372. case AMDGPU_HPD_3:
  373. WREG32(mmDC_HPD3_CONTROL, tmp);
  374. break;
  375. case AMDGPU_HPD_4:
  376. WREG32(mmDC_HPD4_CONTROL, tmp);
  377. break;
  378. case AMDGPU_HPD_5:
  379. WREG32(mmDC_HPD5_CONTROL, tmp);
  380. break;
  381. case AMDGPU_HPD_6:
  382. WREG32(mmDC_HPD6_CONTROL, tmp);
  383. break;
  384. default:
  385. break;
  386. }
  387. dce_v8_0_hpd_set_polarity(adev, amdgpu_connector->hpd.hpd);
  388. amdgpu_irq_get(adev, &adev->hpd_irq, amdgpu_connector->hpd.hpd);
  389. }
  390. }
  391. /**
  392. * dce_v8_0_hpd_fini - hpd tear down callback.
  393. *
  394. * @adev: amdgpu_device pointer
  395. *
  396. * Tear down the hpd pins used by the card (evergreen+).
  397. * Disable the hpd interrupts.
  398. */
  399. static void dce_v8_0_hpd_fini(struct amdgpu_device *adev)
  400. {
  401. struct drm_device *dev = adev->ddev;
  402. struct drm_connector *connector;
  403. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  404. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  405. switch (amdgpu_connector->hpd.hpd) {
  406. case AMDGPU_HPD_1:
  407. WREG32(mmDC_HPD1_CONTROL, 0);
  408. break;
  409. case AMDGPU_HPD_2:
  410. WREG32(mmDC_HPD2_CONTROL, 0);
  411. break;
  412. case AMDGPU_HPD_3:
  413. WREG32(mmDC_HPD3_CONTROL, 0);
  414. break;
  415. case AMDGPU_HPD_4:
  416. WREG32(mmDC_HPD4_CONTROL, 0);
  417. break;
  418. case AMDGPU_HPD_5:
  419. WREG32(mmDC_HPD5_CONTROL, 0);
  420. break;
  421. case AMDGPU_HPD_6:
  422. WREG32(mmDC_HPD6_CONTROL, 0);
  423. break;
  424. default:
  425. break;
  426. }
  427. amdgpu_irq_put(adev, &adev->hpd_irq, amdgpu_connector->hpd.hpd);
  428. }
  429. }
  430. static u32 dce_v8_0_hpd_get_gpio_reg(struct amdgpu_device *adev)
  431. {
  432. return mmDC_GPIO_HPD_A;
  433. }
  434. static bool dce_v8_0_is_display_hung(struct amdgpu_device *adev)
  435. {
  436. u32 crtc_hung = 0;
  437. u32 crtc_status[6];
  438. u32 i, j, tmp;
  439. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  440. if (RREG32(mmCRTC_CONTROL + crtc_offsets[i]) & CRTC_CONTROL__CRTC_MASTER_EN_MASK) {
  441. crtc_status[i] = RREG32(mmCRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  442. crtc_hung |= (1 << i);
  443. }
  444. }
  445. for (j = 0; j < 10; j++) {
  446. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  447. if (crtc_hung & (1 << i)) {
  448. tmp = RREG32(mmCRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  449. if (tmp != crtc_status[i])
  450. crtc_hung &= ~(1 << i);
  451. }
  452. }
  453. if (crtc_hung == 0)
  454. return false;
  455. udelay(100);
  456. }
  457. return true;
  458. }
  459. static void dce_v8_0_stop_mc_access(struct amdgpu_device *adev,
  460. struct amdgpu_mode_mc_save *save)
  461. {
  462. u32 crtc_enabled, tmp;
  463. int i;
  464. save->vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
  465. save->vga_hdp_control = RREG32(mmVGA_HDP_CONTROL);
  466. /* disable VGA render */
  467. tmp = RREG32(mmVGA_RENDER_CONTROL);
  468. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  469. WREG32(mmVGA_RENDER_CONTROL, tmp);
  470. /* blank the display controllers */
  471. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  472. crtc_enabled = REG_GET_FIELD(RREG32(mmCRTC_CONTROL + crtc_offsets[i]),
  473. CRTC_CONTROL, CRTC_MASTER_EN);
  474. if (crtc_enabled) {
  475. #if 1
  476. save->crtc_enabled[i] = true;
  477. tmp = RREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i]);
  478. if (REG_GET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN) == 0) {
  479. /*it is correct only for RGB ; black is 0*/
  480. WREG32(mmCRTC_BLANK_DATA_COLOR + crtc_offsets[i], 0);
  481. tmp = REG_SET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN, 1);
  482. WREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
  483. }
  484. mdelay(20);
  485. #else
  486. /* XXX this is a hack to avoid strange behavior with EFI on certain systems */
  487. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  488. tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
  489. tmp = REG_SET_FIELD(tmp, CRTC_CONTROL, CRTC_MASTER_EN, 0);
  490. WREG32(mmCRTC_CONTROL + crtc_offsets[i], tmp);
  491. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  492. save->crtc_enabled[i] = false;
  493. /* ***** */
  494. #endif
  495. } else {
  496. save->crtc_enabled[i] = false;
  497. }
  498. }
  499. }
  500. static void dce_v8_0_resume_mc_access(struct amdgpu_device *adev,
  501. struct amdgpu_mode_mc_save *save)
  502. {
  503. u32 tmp;
  504. int i;
  505. /* update crtc base addresses */
  506. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  507. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
  508. upper_32_bits(adev->mc.vram_start));
  509. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + crtc_offsets[i],
  510. (u32)adev->mc.vram_start);
  511. if (save->crtc_enabled[i]) {
  512. tmp = RREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i]);
  513. tmp = REG_SET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN, 0);
  514. WREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
  515. }
  516. mdelay(20);
  517. }
  518. WREG32(mmVGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(adev->mc.vram_start));
  519. WREG32(mmVGA_MEMORY_BASE_ADDRESS, lower_32_bits(adev->mc.vram_start));
  520. /* Unlock vga access */
  521. WREG32(mmVGA_HDP_CONTROL, save->vga_hdp_control);
  522. mdelay(1);
  523. WREG32(mmVGA_RENDER_CONTROL, save->vga_render_control);
  524. }
  525. static void dce_v8_0_set_vga_render_state(struct amdgpu_device *adev,
  526. bool render)
  527. {
  528. u32 tmp;
  529. /* Lockout access through VGA aperture*/
  530. tmp = RREG32(mmVGA_HDP_CONTROL);
  531. if (render)
  532. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 0);
  533. else
  534. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 1);
  535. WREG32(mmVGA_HDP_CONTROL, tmp);
  536. /* disable VGA render */
  537. tmp = RREG32(mmVGA_RENDER_CONTROL);
  538. if (render)
  539. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 1);
  540. else
  541. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  542. WREG32(mmVGA_RENDER_CONTROL, tmp);
  543. }
  544. static int dce_v8_0_get_num_crtc(struct amdgpu_device *adev)
  545. {
  546. int num_crtc = 0;
  547. switch (adev->asic_type) {
  548. case CHIP_BONAIRE:
  549. case CHIP_HAWAII:
  550. num_crtc = 6;
  551. break;
  552. case CHIP_KAVERI:
  553. num_crtc = 4;
  554. break;
  555. case CHIP_KABINI:
  556. case CHIP_MULLINS:
  557. num_crtc = 2;
  558. break;
  559. default:
  560. num_crtc = 0;
  561. }
  562. return num_crtc;
  563. }
  564. void dce_v8_0_disable_dce(struct amdgpu_device *adev)
  565. {
  566. /*Disable VGA render and enabled crtc, if has DCE engine*/
  567. if (amdgpu_atombios_has_dce_engine_info(adev)) {
  568. u32 tmp;
  569. int crtc_enabled, i;
  570. dce_v8_0_set_vga_render_state(adev, false);
  571. /*Disable crtc*/
  572. for (i = 0; i < dce_v8_0_get_num_crtc(adev); i++) {
  573. crtc_enabled = REG_GET_FIELD(RREG32(mmCRTC_CONTROL + crtc_offsets[i]),
  574. CRTC_CONTROL, CRTC_MASTER_EN);
  575. if (crtc_enabled) {
  576. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  577. tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
  578. tmp = REG_SET_FIELD(tmp, CRTC_CONTROL, CRTC_MASTER_EN, 0);
  579. WREG32(mmCRTC_CONTROL + crtc_offsets[i], tmp);
  580. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  581. }
  582. }
  583. }
  584. }
  585. static void dce_v8_0_program_fmt(struct drm_encoder *encoder)
  586. {
  587. struct drm_device *dev = encoder->dev;
  588. struct amdgpu_device *adev = dev->dev_private;
  589. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  590. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  591. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  592. int bpc = 0;
  593. u32 tmp = 0;
  594. enum amdgpu_connector_dither dither = AMDGPU_FMT_DITHER_DISABLE;
  595. if (connector) {
  596. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  597. bpc = amdgpu_connector_get_monitor_bpc(connector);
  598. dither = amdgpu_connector->dither;
  599. }
  600. /* LVDS/eDP FMT is set up by atom */
  601. if (amdgpu_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  602. return;
  603. /* not needed for analog */
  604. if ((amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1) ||
  605. (amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2))
  606. return;
  607. if (bpc == 0)
  608. return;
  609. switch (bpc) {
  610. case 6:
  611. if (dither == AMDGPU_FMT_DITHER_ENABLE)
  612. /* XXX sort out optimal dither settings */
  613. tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_FRAME_RANDOM_ENABLE_MASK |
  614. FMT_BIT_DEPTH_CONTROL__FMT_HIGHPASS_RANDOM_ENABLE_MASK |
  615. FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_EN_MASK |
  616. (0 << FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_DEPTH__SHIFT));
  617. else
  618. tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_EN_MASK |
  619. (0 << FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_DEPTH__SHIFT));
  620. break;
  621. case 8:
  622. if (dither == AMDGPU_FMT_DITHER_ENABLE)
  623. /* XXX sort out optimal dither settings */
  624. tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_FRAME_RANDOM_ENABLE_MASK |
  625. FMT_BIT_DEPTH_CONTROL__FMT_HIGHPASS_RANDOM_ENABLE_MASK |
  626. FMT_BIT_DEPTH_CONTROL__FMT_RGB_RANDOM_ENABLE_MASK |
  627. FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_EN_MASK |
  628. (1 << FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_DEPTH__SHIFT));
  629. else
  630. tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_EN_MASK |
  631. (1 << FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_DEPTH__SHIFT));
  632. break;
  633. case 10:
  634. if (dither == AMDGPU_FMT_DITHER_ENABLE)
  635. /* XXX sort out optimal dither settings */
  636. tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_FRAME_RANDOM_ENABLE_MASK |
  637. FMT_BIT_DEPTH_CONTROL__FMT_HIGHPASS_RANDOM_ENABLE_MASK |
  638. FMT_BIT_DEPTH_CONTROL__FMT_RGB_RANDOM_ENABLE_MASK |
  639. FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_EN_MASK |
  640. (2 << FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_DEPTH__SHIFT));
  641. else
  642. tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_EN_MASK |
  643. (2 << FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_DEPTH__SHIFT));
  644. break;
  645. default:
  646. /* not needed */
  647. break;
  648. }
  649. WREG32(mmFMT_BIT_DEPTH_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  650. }
  651. /* display watermark setup */
  652. /**
  653. * dce_v8_0_line_buffer_adjust - Set up the line buffer
  654. *
  655. * @adev: amdgpu_device pointer
  656. * @amdgpu_crtc: the selected display controller
  657. * @mode: the current display mode on the selected display
  658. * controller
  659. *
  660. * Setup up the line buffer allocation for
  661. * the selected display controller (CIK).
  662. * Returns the line buffer size in pixels.
  663. */
  664. static u32 dce_v8_0_line_buffer_adjust(struct amdgpu_device *adev,
  665. struct amdgpu_crtc *amdgpu_crtc,
  666. struct drm_display_mode *mode)
  667. {
  668. u32 tmp, buffer_alloc, i;
  669. u32 pipe_offset = amdgpu_crtc->crtc_id * 0x8;
  670. /*
  671. * Line Buffer Setup
  672. * There are 6 line buffers, one for each display controllers.
  673. * There are 3 partitions per LB. Select the number of partitions
  674. * to enable based on the display width. For display widths larger
  675. * than 4096, you need use to use 2 display controllers and combine
  676. * them using the stereo blender.
  677. */
  678. if (amdgpu_crtc->base.enabled && mode) {
  679. if (mode->crtc_hdisplay < 1920) {
  680. tmp = 1;
  681. buffer_alloc = 2;
  682. } else if (mode->crtc_hdisplay < 2560) {
  683. tmp = 2;
  684. buffer_alloc = 2;
  685. } else if (mode->crtc_hdisplay < 4096) {
  686. tmp = 0;
  687. buffer_alloc = (adev->flags & AMD_IS_APU) ? 2 : 4;
  688. } else {
  689. DRM_DEBUG_KMS("Mode too big for LB!\n");
  690. tmp = 0;
  691. buffer_alloc = (adev->flags & AMD_IS_APU) ? 2 : 4;
  692. }
  693. } else {
  694. tmp = 1;
  695. buffer_alloc = 0;
  696. }
  697. WREG32(mmLB_MEMORY_CTRL + amdgpu_crtc->crtc_offset,
  698. (tmp << LB_MEMORY_CTRL__LB_MEMORY_CONFIG__SHIFT) |
  699. (0x6B0 << LB_MEMORY_CTRL__LB_MEMORY_SIZE__SHIFT));
  700. WREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset,
  701. (buffer_alloc << PIPE0_DMIF_BUFFER_CONTROL__DMIF_BUFFERS_ALLOCATED__SHIFT));
  702. for (i = 0; i < adev->usec_timeout; i++) {
  703. if (RREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset) &
  704. PIPE0_DMIF_BUFFER_CONTROL__DMIF_BUFFERS_ALLOCATION_COMPLETED_MASK)
  705. break;
  706. udelay(1);
  707. }
  708. if (amdgpu_crtc->base.enabled && mode) {
  709. switch (tmp) {
  710. case 0:
  711. default:
  712. return 4096 * 2;
  713. case 1:
  714. return 1920 * 2;
  715. case 2:
  716. return 2560 * 2;
  717. }
  718. }
  719. /* controller not enabled, so no lb used */
  720. return 0;
  721. }
  722. /**
  723. * cik_get_number_of_dram_channels - get the number of dram channels
  724. *
  725. * @adev: amdgpu_device pointer
  726. *
  727. * Look up the number of video ram channels (CIK).
  728. * Used for display watermark bandwidth calculations
  729. * Returns the number of dram channels
  730. */
  731. static u32 cik_get_number_of_dram_channels(struct amdgpu_device *adev)
  732. {
  733. u32 tmp = RREG32(mmMC_SHARED_CHMAP);
  734. switch ((tmp & MC_SHARED_CHMAP__NOOFCHAN_MASK) >> MC_SHARED_CHMAP__NOOFCHAN__SHIFT) {
  735. case 0:
  736. default:
  737. return 1;
  738. case 1:
  739. return 2;
  740. case 2:
  741. return 4;
  742. case 3:
  743. return 8;
  744. case 4:
  745. return 3;
  746. case 5:
  747. return 6;
  748. case 6:
  749. return 10;
  750. case 7:
  751. return 12;
  752. case 8:
  753. return 16;
  754. }
  755. }
  756. struct dce8_wm_params {
  757. u32 dram_channels; /* number of dram channels */
  758. u32 yclk; /* bandwidth per dram data pin in kHz */
  759. u32 sclk; /* engine clock in kHz */
  760. u32 disp_clk; /* display clock in kHz */
  761. u32 src_width; /* viewport width */
  762. u32 active_time; /* active display time in ns */
  763. u32 blank_time; /* blank time in ns */
  764. bool interlaced; /* mode is interlaced */
  765. fixed20_12 vsc; /* vertical scale ratio */
  766. u32 num_heads; /* number of active crtcs */
  767. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  768. u32 lb_size; /* line buffer allocated to pipe */
  769. u32 vtaps; /* vertical scaler taps */
  770. };
  771. /**
  772. * dce_v8_0_dram_bandwidth - get the dram bandwidth
  773. *
  774. * @wm: watermark calculation data
  775. *
  776. * Calculate the raw dram bandwidth (CIK).
  777. * Used for display watermark bandwidth calculations
  778. * Returns the dram bandwidth in MBytes/s
  779. */
  780. static u32 dce_v8_0_dram_bandwidth(struct dce8_wm_params *wm)
  781. {
  782. /* Calculate raw DRAM Bandwidth */
  783. fixed20_12 dram_efficiency; /* 0.7 */
  784. fixed20_12 yclk, dram_channels, bandwidth;
  785. fixed20_12 a;
  786. a.full = dfixed_const(1000);
  787. yclk.full = dfixed_const(wm->yclk);
  788. yclk.full = dfixed_div(yclk, a);
  789. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  790. a.full = dfixed_const(10);
  791. dram_efficiency.full = dfixed_const(7);
  792. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  793. bandwidth.full = dfixed_mul(dram_channels, yclk);
  794. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  795. return dfixed_trunc(bandwidth);
  796. }
  797. /**
  798. * dce_v8_0_dram_bandwidth_for_display - get the dram bandwidth for display
  799. *
  800. * @wm: watermark calculation data
  801. *
  802. * Calculate the dram bandwidth used for display (CIK).
  803. * Used for display watermark bandwidth calculations
  804. * Returns the dram bandwidth for display in MBytes/s
  805. */
  806. static u32 dce_v8_0_dram_bandwidth_for_display(struct dce8_wm_params *wm)
  807. {
  808. /* Calculate DRAM Bandwidth and the part allocated to display. */
  809. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  810. fixed20_12 yclk, dram_channels, bandwidth;
  811. fixed20_12 a;
  812. a.full = dfixed_const(1000);
  813. yclk.full = dfixed_const(wm->yclk);
  814. yclk.full = dfixed_div(yclk, a);
  815. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  816. a.full = dfixed_const(10);
  817. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  818. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  819. bandwidth.full = dfixed_mul(dram_channels, yclk);
  820. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  821. return dfixed_trunc(bandwidth);
  822. }
  823. /**
  824. * dce_v8_0_data_return_bandwidth - get the data return bandwidth
  825. *
  826. * @wm: watermark calculation data
  827. *
  828. * Calculate the data return bandwidth used for display (CIK).
  829. * Used for display watermark bandwidth calculations
  830. * Returns the data return bandwidth in MBytes/s
  831. */
  832. static u32 dce_v8_0_data_return_bandwidth(struct dce8_wm_params *wm)
  833. {
  834. /* Calculate the display Data return Bandwidth */
  835. fixed20_12 return_efficiency; /* 0.8 */
  836. fixed20_12 sclk, bandwidth;
  837. fixed20_12 a;
  838. a.full = dfixed_const(1000);
  839. sclk.full = dfixed_const(wm->sclk);
  840. sclk.full = dfixed_div(sclk, a);
  841. a.full = dfixed_const(10);
  842. return_efficiency.full = dfixed_const(8);
  843. return_efficiency.full = dfixed_div(return_efficiency, a);
  844. a.full = dfixed_const(32);
  845. bandwidth.full = dfixed_mul(a, sclk);
  846. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  847. return dfixed_trunc(bandwidth);
  848. }
  849. /**
  850. * dce_v8_0_dmif_request_bandwidth - get the dmif bandwidth
  851. *
  852. * @wm: watermark calculation data
  853. *
  854. * Calculate the dmif bandwidth used for display (CIK).
  855. * Used for display watermark bandwidth calculations
  856. * Returns the dmif bandwidth in MBytes/s
  857. */
  858. static u32 dce_v8_0_dmif_request_bandwidth(struct dce8_wm_params *wm)
  859. {
  860. /* Calculate the DMIF Request Bandwidth */
  861. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  862. fixed20_12 disp_clk, bandwidth;
  863. fixed20_12 a, b;
  864. a.full = dfixed_const(1000);
  865. disp_clk.full = dfixed_const(wm->disp_clk);
  866. disp_clk.full = dfixed_div(disp_clk, a);
  867. a.full = dfixed_const(32);
  868. b.full = dfixed_mul(a, disp_clk);
  869. a.full = dfixed_const(10);
  870. disp_clk_request_efficiency.full = dfixed_const(8);
  871. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  872. bandwidth.full = dfixed_mul(b, disp_clk_request_efficiency);
  873. return dfixed_trunc(bandwidth);
  874. }
  875. /**
  876. * dce_v8_0_available_bandwidth - get the min available bandwidth
  877. *
  878. * @wm: watermark calculation data
  879. *
  880. * Calculate the min available bandwidth used for display (CIK).
  881. * Used for display watermark bandwidth calculations
  882. * Returns the min available bandwidth in MBytes/s
  883. */
  884. static u32 dce_v8_0_available_bandwidth(struct dce8_wm_params *wm)
  885. {
  886. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  887. u32 dram_bandwidth = dce_v8_0_dram_bandwidth(wm);
  888. u32 data_return_bandwidth = dce_v8_0_data_return_bandwidth(wm);
  889. u32 dmif_req_bandwidth = dce_v8_0_dmif_request_bandwidth(wm);
  890. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  891. }
  892. /**
  893. * dce_v8_0_average_bandwidth - get the average available bandwidth
  894. *
  895. * @wm: watermark calculation data
  896. *
  897. * Calculate the average available bandwidth used for display (CIK).
  898. * Used for display watermark bandwidth calculations
  899. * Returns the average available bandwidth in MBytes/s
  900. */
  901. static u32 dce_v8_0_average_bandwidth(struct dce8_wm_params *wm)
  902. {
  903. /* Calculate the display mode Average Bandwidth
  904. * DisplayMode should contain the source and destination dimensions,
  905. * timing, etc.
  906. */
  907. fixed20_12 bpp;
  908. fixed20_12 line_time;
  909. fixed20_12 src_width;
  910. fixed20_12 bandwidth;
  911. fixed20_12 a;
  912. a.full = dfixed_const(1000);
  913. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  914. line_time.full = dfixed_div(line_time, a);
  915. bpp.full = dfixed_const(wm->bytes_per_pixel);
  916. src_width.full = dfixed_const(wm->src_width);
  917. bandwidth.full = dfixed_mul(src_width, bpp);
  918. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  919. bandwidth.full = dfixed_div(bandwidth, line_time);
  920. return dfixed_trunc(bandwidth);
  921. }
  922. /**
  923. * dce_v8_0_latency_watermark - get the latency watermark
  924. *
  925. * @wm: watermark calculation data
  926. *
  927. * Calculate the latency watermark (CIK).
  928. * Used for display watermark bandwidth calculations
  929. * Returns the latency watermark in ns
  930. */
  931. static u32 dce_v8_0_latency_watermark(struct dce8_wm_params *wm)
  932. {
  933. /* First calculate the latency in ns */
  934. u32 mc_latency = 2000; /* 2000 ns. */
  935. u32 available_bandwidth = dce_v8_0_available_bandwidth(wm);
  936. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  937. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  938. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  939. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  940. (wm->num_heads * cursor_line_pair_return_time);
  941. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  942. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  943. u32 tmp, dmif_size = 12288;
  944. fixed20_12 a, b, c;
  945. if (wm->num_heads == 0)
  946. return 0;
  947. a.full = dfixed_const(2);
  948. b.full = dfixed_const(1);
  949. if ((wm->vsc.full > a.full) ||
  950. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  951. (wm->vtaps >= 5) ||
  952. ((wm->vsc.full >= a.full) && wm->interlaced))
  953. max_src_lines_per_dst_line = 4;
  954. else
  955. max_src_lines_per_dst_line = 2;
  956. a.full = dfixed_const(available_bandwidth);
  957. b.full = dfixed_const(wm->num_heads);
  958. a.full = dfixed_div(a, b);
  959. b.full = dfixed_const(mc_latency + 512);
  960. c.full = dfixed_const(wm->disp_clk);
  961. b.full = dfixed_div(b, c);
  962. c.full = dfixed_const(dmif_size);
  963. b.full = dfixed_div(c, b);
  964. tmp = min(dfixed_trunc(a), dfixed_trunc(b));
  965. b.full = dfixed_const(1000);
  966. c.full = dfixed_const(wm->disp_clk);
  967. b.full = dfixed_div(c, b);
  968. c.full = dfixed_const(wm->bytes_per_pixel);
  969. b.full = dfixed_mul(b, c);
  970. lb_fill_bw = min(tmp, dfixed_trunc(b));
  971. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  972. b.full = dfixed_const(1000);
  973. c.full = dfixed_const(lb_fill_bw);
  974. b.full = dfixed_div(c, b);
  975. a.full = dfixed_div(a, b);
  976. line_fill_time = dfixed_trunc(a);
  977. if (line_fill_time < wm->active_time)
  978. return latency;
  979. else
  980. return latency + (line_fill_time - wm->active_time);
  981. }
  982. /**
  983. * dce_v8_0_average_bandwidth_vs_dram_bandwidth_for_display - check
  984. * average and available dram bandwidth
  985. *
  986. * @wm: watermark calculation data
  987. *
  988. * Check if the display average bandwidth fits in the display
  989. * dram bandwidth (CIK).
  990. * Used for display watermark bandwidth calculations
  991. * Returns true if the display fits, false if not.
  992. */
  993. static bool dce_v8_0_average_bandwidth_vs_dram_bandwidth_for_display(struct dce8_wm_params *wm)
  994. {
  995. if (dce_v8_0_average_bandwidth(wm) <=
  996. (dce_v8_0_dram_bandwidth_for_display(wm) / wm->num_heads))
  997. return true;
  998. else
  999. return false;
  1000. }
  1001. /**
  1002. * dce_v8_0_average_bandwidth_vs_available_bandwidth - check
  1003. * average and available bandwidth
  1004. *
  1005. * @wm: watermark calculation data
  1006. *
  1007. * Check if the display average bandwidth fits in the display
  1008. * available bandwidth (CIK).
  1009. * Used for display watermark bandwidth calculations
  1010. * Returns true if the display fits, false if not.
  1011. */
  1012. static bool dce_v8_0_average_bandwidth_vs_available_bandwidth(struct dce8_wm_params *wm)
  1013. {
  1014. if (dce_v8_0_average_bandwidth(wm) <=
  1015. (dce_v8_0_available_bandwidth(wm) / wm->num_heads))
  1016. return true;
  1017. else
  1018. return false;
  1019. }
  1020. /**
  1021. * dce_v8_0_check_latency_hiding - check latency hiding
  1022. *
  1023. * @wm: watermark calculation data
  1024. *
  1025. * Check latency hiding (CIK).
  1026. * Used for display watermark bandwidth calculations
  1027. * Returns true if the display fits, false if not.
  1028. */
  1029. static bool dce_v8_0_check_latency_hiding(struct dce8_wm_params *wm)
  1030. {
  1031. u32 lb_partitions = wm->lb_size / wm->src_width;
  1032. u32 line_time = wm->active_time + wm->blank_time;
  1033. u32 latency_tolerant_lines;
  1034. u32 latency_hiding;
  1035. fixed20_12 a;
  1036. a.full = dfixed_const(1);
  1037. if (wm->vsc.full > a.full)
  1038. latency_tolerant_lines = 1;
  1039. else {
  1040. if (lb_partitions <= (wm->vtaps + 1))
  1041. latency_tolerant_lines = 1;
  1042. else
  1043. latency_tolerant_lines = 2;
  1044. }
  1045. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  1046. if (dce_v8_0_latency_watermark(wm) <= latency_hiding)
  1047. return true;
  1048. else
  1049. return false;
  1050. }
  1051. /**
  1052. * dce_v8_0_program_watermarks - program display watermarks
  1053. *
  1054. * @adev: amdgpu_device pointer
  1055. * @amdgpu_crtc: the selected display controller
  1056. * @lb_size: line buffer size
  1057. * @num_heads: number of display controllers in use
  1058. *
  1059. * Calculate and program the display watermarks for the
  1060. * selected display controller (CIK).
  1061. */
  1062. static void dce_v8_0_program_watermarks(struct amdgpu_device *adev,
  1063. struct amdgpu_crtc *amdgpu_crtc,
  1064. u32 lb_size, u32 num_heads)
  1065. {
  1066. struct drm_display_mode *mode = &amdgpu_crtc->base.mode;
  1067. struct dce8_wm_params wm_low, wm_high;
  1068. u32 pixel_period;
  1069. u32 line_time = 0;
  1070. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  1071. u32 tmp, wm_mask, lb_vblank_lead_lines = 0;
  1072. if (amdgpu_crtc->base.enabled && num_heads && mode) {
  1073. pixel_period = 1000000 / (u32)mode->clock;
  1074. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  1075. /* watermark for high clocks */
  1076. if (adev->pm.dpm_enabled) {
  1077. wm_high.yclk =
  1078. amdgpu_dpm_get_mclk(adev, false) * 10;
  1079. wm_high.sclk =
  1080. amdgpu_dpm_get_sclk(adev, false) * 10;
  1081. } else {
  1082. wm_high.yclk = adev->pm.current_mclk * 10;
  1083. wm_high.sclk = adev->pm.current_sclk * 10;
  1084. }
  1085. wm_high.disp_clk = mode->clock;
  1086. wm_high.src_width = mode->crtc_hdisplay;
  1087. wm_high.active_time = mode->crtc_hdisplay * pixel_period;
  1088. wm_high.blank_time = line_time - wm_high.active_time;
  1089. wm_high.interlaced = false;
  1090. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1091. wm_high.interlaced = true;
  1092. wm_high.vsc = amdgpu_crtc->vsc;
  1093. wm_high.vtaps = 1;
  1094. if (amdgpu_crtc->rmx_type != RMX_OFF)
  1095. wm_high.vtaps = 2;
  1096. wm_high.bytes_per_pixel = 4; /* XXX: get this from fb config */
  1097. wm_high.lb_size = lb_size;
  1098. wm_high.dram_channels = cik_get_number_of_dram_channels(adev);
  1099. wm_high.num_heads = num_heads;
  1100. /* set for high clocks */
  1101. latency_watermark_a = min(dce_v8_0_latency_watermark(&wm_high), (u32)65535);
  1102. /* possibly force display priority to high */
  1103. /* should really do this at mode validation time... */
  1104. if (!dce_v8_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_high) ||
  1105. !dce_v8_0_average_bandwidth_vs_available_bandwidth(&wm_high) ||
  1106. !dce_v8_0_check_latency_hiding(&wm_high) ||
  1107. (adev->mode_info.disp_priority == 2)) {
  1108. DRM_DEBUG_KMS("force priority to high\n");
  1109. }
  1110. /* watermark for low clocks */
  1111. if (adev->pm.dpm_enabled) {
  1112. wm_low.yclk =
  1113. amdgpu_dpm_get_mclk(adev, true) * 10;
  1114. wm_low.sclk =
  1115. amdgpu_dpm_get_sclk(adev, true) * 10;
  1116. } else {
  1117. wm_low.yclk = adev->pm.current_mclk * 10;
  1118. wm_low.sclk = adev->pm.current_sclk * 10;
  1119. }
  1120. wm_low.disp_clk = mode->clock;
  1121. wm_low.src_width = mode->crtc_hdisplay;
  1122. wm_low.active_time = mode->crtc_hdisplay * pixel_period;
  1123. wm_low.blank_time = line_time - wm_low.active_time;
  1124. wm_low.interlaced = false;
  1125. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1126. wm_low.interlaced = true;
  1127. wm_low.vsc = amdgpu_crtc->vsc;
  1128. wm_low.vtaps = 1;
  1129. if (amdgpu_crtc->rmx_type != RMX_OFF)
  1130. wm_low.vtaps = 2;
  1131. wm_low.bytes_per_pixel = 4; /* XXX: get this from fb config */
  1132. wm_low.lb_size = lb_size;
  1133. wm_low.dram_channels = cik_get_number_of_dram_channels(adev);
  1134. wm_low.num_heads = num_heads;
  1135. /* set for low clocks */
  1136. latency_watermark_b = min(dce_v8_0_latency_watermark(&wm_low), (u32)65535);
  1137. /* possibly force display priority to high */
  1138. /* should really do this at mode validation time... */
  1139. if (!dce_v8_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_low) ||
  1140. !dce_v8_0_average_bandwidth_vs_available_bandwidth(&wm_low) ||
  1141. !dce_v8_0_check_latency_hiding(&wm_low) ||
  1142. (adev->mode_info.disp_priority == 2)) {
  1143. DRM_DEBUG_KMS("force priority to high\n");
  1144. }
  1145. lb_vblank_lead_lines = DIV_ROUND_UP(lb_size, mode->crtc_hdisplay);
  1146. }
  1147. /* select wm A */
  1148. wm_mask = RREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset);
  1149. tmp = wm_mask;
  1150. tmp &= ~(3 << DPG_WATERMARK_MASK_CONTROL__URGENCY_WATERMARK_MASK__SHIFT);
  1151. tmp |= (1 << DPG_WATERMARK_MASK_CONTROL__URGENCY_WATERMARK_MASK__SHIFT);
  1152. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1153. WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset,
  1154. ((latency_watermark_a << DPG_PIPE_URGENCY_CONTROL__URGENCY_LOW_WATERMARK__SHIFT) |
  1155. (line_time << DPG_PIPE_URGENCY_CONTROL__URGENCY_HIGH_WATERMARK__SHIFT)));
  1156. /* select wm B */
  1157. tmp = RREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset);
  1158. tmp &= ~(3 << DPG_WATERMARK_MASK_CONTROL__URGENCY_WATERMARK_MASK__SHIFT);
  1159. tmp |= (2 << DPG_WATERMARK_MASK_CONTROL__URGENCY_WATERMARK_MASK__SHIFT);
  1160. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1161. WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset,
  1162. ((latency_watermark_b << DPG_PIPE_URGENCY_CONTROL__URGENCY_LOW_WATERMARK__SHIFT) |
  1163. (line_time << DPG_PIPE_URGENCY_CONTROL__URGENCY_HIGH_WATERMARK__SHIFT)));
  1164. /* restore original selection */
  1165. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, wm_mask);
  1166. /* save values for DPM */
  1167. amdgpu_crtc->line_time = line_time;
  1168. amdgpu_crtc->wm_high = latency_watermark_a;
  1169. amdgpu_crtc->wm_low = latency_watermark_b;
  1170. /* Save number of lines the linebuffer leads before the scanout */
  1171. amdgpu_crtc->lb_vblank_lead_lines = lb_vblank_lead_lines;
  1172. }
  1173. /**
  1174. * dce_v8_0_bandwidth_update - program display watermarks
  1175. *
  1176. * @adev: amdgpu_device pointer
  1177. *
  1178. * Calculate and program the display watermarks and line
  1179. * buffer allocation (CIK).
  1180. */
  1181. static void dce_v8_0_bandwidth_update(struct amdgpu_device *adev)
  1182. {
  1183. struct drm_display_mode *mode = NULL;
  1184. u32 num_heads = 0, lb_size;
  1185. int i;
  1186. amdgpu_update_display_priority(adev);
  1187. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  1188. if (adev->mode_info.crtcs[i]->base.enabled)
  1189. num_heads++;
  1190. }
  1191. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  1192. mode = &adev->mode_info.crtcs[i]->base.mode;
  1193. lb_size = dce_v8_0_line_buffer_adjust(adev, adev->mode_info.crtcs[i], mode);
  1194. dce_v8_0_program_watermarks(adev, adev->mode_info.crtcs[i],
  1195. lb_size, num_heads);
  1196. }
  1197. }
  1198. static void dce_v8_0_audio_get_connected_pins(struct amdgpu_device *adev)
  1199. {
  1200. int i;
  1201. u32 offset, tmp;
  1202. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1203. offset = adev->mode_info.audio.pin[i].offset;
  1204. tmp = RREG32_AUDIO_ENDPT(offset,
  1205. ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT);
  1206. if (((tmp &
  1207. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY_MASK) >>
  1208. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY__SHIFT) == 1)
  1209. adev->mode_info.audio.pin[i].connected = false;
  1210. else
  1211. adev->mode_info.audio.pin[i].connected = true;
  1212. }
  1213. }
  1214. static struct amdgpu_audio_pin *dce_v8_0_audio_get_pin(struct amdgpu_device *adev)
  1215. {
  1216. int i;
  1217. dce_v8_0_audio_get_connected_pins(adev);
  1218. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1219. if (adev->mode_info.audio.pin[i].connected)
  1220. return &adev->mode_info.audio.pin[i];
  1221. }
  1222. DRM_ERROR("No connected audio pins found!\n");
  1223. return NULL;
  1224. }
  1225. static void dce_v8_0_afmt_audio_select_pin(struct drm_encoder *encoder)
  1226. {
  1227. struct amdgpu_device *adev = encoder->dev->dev_private;
  1228. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1229. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1230. u32 offset;
  1231. if (!dig || !dig->afmt || !dig->afmt->pin)
  1232. return;
  1233. offset = dig->afmt->offset;
  1234. WREG32(mmAFMT_AUDIO_SRC_CONTROL + offset,
  1235. (dig->afmt->pin->id << AFMT_AUDIO_SRC_CONTROL__AFMT_AUDIO_SRC_SELECT__SHIFT));
  1236. }
  1237. static void dce_v8_0_audio_write_latency_fields(struct drm_encoder *encoder,
  1238. struct drm_display_mode *mode)
  1239. {
  1240. struct amdgpu_device *adev = encoder->dev->dev_private;
  1241. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1242. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1243. struct drm_connector *connector;
  1244. struct amdgpu_connector *amdgpu_connector = NULL;
  1245. u32 tmp = 0, offset;
  1246. if (!dig || !dig->afmt || !dig->afmt->pin)
  1247. return;
  1248. offset = dig->afmt->pin->offset;
  1249. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1250. if (connector->encoder == encoder) {
  1251. amdgpu_connector = to_amdgpu_connector(connector);
  1252. break;
  1253. }
  1254. }
  1255. if (!amdgpu_connector) {
  1256. DRM_ERROR("Couldn't find encoder's connector\n");
  1257. return;
  1258. }
  1259. if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
  1260. if (connector->latency_present[1])
  1261. tmp =
  1262. (connector->video_latency[1] <<
  1263. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__VIDEO_LIPSYNC__SHIFT) |
  1264. (connector->audio_latency[1] <<
  1265. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__AUDIO_LIPSYNC__SHIFT);
  1266. else
  1267. tmp =
  1268. (0 <<
  1269. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__VIDEO_LIPSYNC__SHIFT) |
  1270. (0 <<
  1271. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__AUDIO_LIPSYNC__SHIFT);
  1272. } else {
  1273. if (connector->latency_present[0])
  1274. tmp =
  1275. (connector->video_latency[0] <<
  1276. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__VIDEO_LIPSYNC__SHIFT) |
  1277. (connector->audio_latency[0] <<
  1278. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__AUDIO_LIPSYNC__SHIFT);
  1279. else
  1280. tmp =
  1281. (0 <<
  1282. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__VIDEO_LIPSYNC__SHIFT) |
  1283. (0 <<
  1284. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__AUDIO_LIPSYNC__SHIFT);
  1285. }
  1286. WREG32_AUDIO_ENDPT(offset, ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC, tmp);
  1287. }
  1288. static void dce_v8_0_audio_write_speaker_allocation(struct drm_encoder *encoder)
  1289. {
  1290. struct amdgpu_device *adev = encoder->dev->dev_private;
  1291. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1292. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1293. struct drm_connector *connector;
  1294. struct amdgpu_connector *amdgpu_connector = NULL;
  1295. u32 offset, tmp;
  1296. u8 *sadb = NULL;
  1297. int sad_count;
  1298. if (!dig || !dig->afmt || !dig->afmt->pin)
  1299. return;
  1300. offset = dig->afmt->pin->offset;
  1301. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1302. if (connector->encoder == encoder) {
  1303. amdgpu_connector = to_amdgpu_connector(connector);
  1304. break;
  1305. }
  1306. }
  1307. if (!amdgpu_connector) {
  1308. DRM_ERROR("Couldn't find encoder's connector\n");
  1309. return;
  1310. }
  1311. sad_count = drm_edid_to_speaker_allocation(amdgpu_connector_edid(connector), &sadb);
  1312. if (sad_count < 0) {
  1313. DRM_ERROR("Couldn't read Speaker Allocation Data Block: %d\n", sad_count);
  1314. sad_count = 0;
  1315. }
  1316. /* program the speaker allocation */
  1317. tmp = RREG32_AUDIO_ENDPT(offset, ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER);
  1318. tmp &= ~(AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__DP_CONNECTION_MASK |
  1319. AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__SPEAKER_ALLOCATION_MASK);
  1320. /* set HDMI mode */
  1321. tmp |= AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__HDMI_CONNECTION_MASK;
  1322. if (sad_count)
  1323. tmp |= (sadb[0] << AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__SPEAKER_ALLOCATION__SHIFT);
  1324. else
  1325. tmp |= (5 << AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__SPEAKER_ALLOCATION__SHIFT); /* stereo */
  1326. WREG32_AUDIO_ENDPT(offset, ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER, tmp);
  1327. kfree(sadb);
  1328. }
  1329. static void dce_v8_0_audio_write_sad_regs(struct drm_encoder *encoder)
  1330. {
  1331. struct amdgpu_device *adev = encoder->dev->dev_private;
  1332. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1333. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1334. u32 offset;
  1335. struct drm_connector *connector;
  1336. struct amdgpu_connector *amdgpu_connector = NULL;
  1337. struct cea_sad *sads;
  1338. int i, sad_count;
  1339. static const u16 eld_reg_to_type[][2] = {
  1340. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM },
  1341. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 },
  1342. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 },
  1343. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 },
  1344. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 },
  1345. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC },
  1346. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS },
  1347. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC },
  1348. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 },
  1349. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD },
  1350. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP },
  1351. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO },
  1352. };
  1353. if (!dig || !dig->afmt || !dig->afmt->pin)
  1354. return;
  1355. offset = dig->afmt->pin->offset;
  1356. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1357. if (connector->encoder == encoder) {
  1358. amdgpu_connector = to_amdgpu_connector(connector);
  1359. break;
  1360. }
  1361. }
  1362. if (!amdgpu_connector) {
  1363. DRM_ERROR("Couldn't find encoder's connector\n");
  1364. return;
  1365. }
  1366. sad_count = drm_edid_to_sad(amdgpu_connector_edid(connector), &sads);
  1367. if (sad_count <= 0) {
  1368. DRM_ERROR("Couldn't read SADs: %d\n", sad_count);
  1369. return;
  1370. }
  1371. BUG_ON(!sads);
  1372. for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) {
  1373. u32 value = 0;
  1374. u8 stereo_freqs = 0;
  1375. int max_channels = -1;
  1376. int j;
  1377. for (j = 0; j < sad_count; j++) {
  1378. struct cea_sad *sad = &sads[j];
  1379. if (sad->format == eld_reg_to_type[i][1]) {
  1380. if (sad->channels > max_channels) {
  1381. value = (sad->channels <<
  1382. AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0__MAX_CHANNELS__SHIFT) |
  1383. (sad->byte2 <<
  1384. AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0__DESCRIPTOR_BYTE_2__SHIFT) |
  1385. (sad->freq <<
  1386. AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0__SUPPORTED_FREQUENCIES__SHIFT);
  1387. max_channels = sad->channels;
  1388. }
  1389. if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM)
  1390. stereo_freqs |= sad->freq;
  1391. else
  1392. break;
  1393. }
  1394. }
  1395. value |= (stereo_freqs <<
  1396. AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0__SUPPORTED_FREQUENCIES_STEREO__SHIFT);
  1397. WREG32_AUDIO_ENDPT(offset, eld_reg_to_type[i][0], value);
  1398. }
  1399. kfree(sads);
  1400. }
  1401. static void dce_v8_0_audio_enable(struct amdgpu_device *adev,
  1402. struct amdgpu_audio_pin *pin,
  1403. bool enable)
  1404. {
  1405. if (!pin)
  1406. return;
  1407. WREG32_AUDIO_ENDPT(pin->offset, ixAZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL,
  1408. enable ? AZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL__AUDIO_ENABLED_MASK : 0);
  1409. }
  1410. static const u32 pin_offsets[7] =
  1411. {
  1412. (0x1780 - 0x1780),
  1413. (0x1786 - 0x1780),
  1414. (0x178c - 0x1780),
  1415. (0x1792 - 0x1780),
  1416. (0x1798 - 0x1780),
  1417. (0x179d - 0x1780),
  1418. (0x17a4 - 0x1780),
  1419. };
  1420. static int dce_v8_0_audio_init(struct amdgpu_device *adev)
  1421. {
  1422. int i;
  1423. if (!amdgpu_audio)
  1424. return 0;
  1425. adev->mode_info.audio.enabled = true;
  1426. if (adev->asic_type == CHIP_KAVERI) /* KV: 4 streams, 7 endpoints */
  1427. adev->mode_info.audio.num_pins = 7;
  1428. else if ((adev->asic_type == CHIP_KABINI) ||
  1429. (adev->asic_type == CHIP_MULLINS)) /* KB/ML: 2 streams, 3 endpoints */
  1430. adev->mode_info.audio.num_pins = 3;
  1431. else if ((adev->asic_type == CHIP_BONAIRE) ||
  1432. (adev->asic_type == CHIP_HAWAII))/* BN/HW: 6 streams, 7 endpoints */
  1433. adev->mode_info.audio.num_pins = 7;
  1434. else
  1435. adev->mode_info.audio.num_pins = 3;
  1436. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1437. adev->mode_info.audio.pin[i].channels = -1;
  1438. adev->mode_info.audio.pin[i].rate = -1;
  1439. adev->mode_info.audio.pin[i].bits_per_sample = -1;
  1440. adev->mode_info.audio.pin[i].status_bits = 0;
  1441. adev->mode_info.audio.pin[i].category_code = 0;
  1442. adev->mode_info.audio.pin[i].connected = false;
  1443. adev->mode_info.audio.pin[i].offset = pin_offsets[i];
  1444. adev->mode_info.audio.pin[i].id = i;
  1445. /* disable audio. it will be set up later */
  1446. /* XXX remove once we switch to ip funcs */
  1447. dce_v8_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  1448. }
  1449. return 0;
  1450. }
  1451. static void dce_v8_0_audio_fini(struct amdgpu_device *adev)
  1452. {
  1453. int i;
  1454. if (!amdgpu_audio)
  1455. return;
  1456. if (!adev->mode_info.audio.enabled)
  1457. return;
  1458. for (i = 0; i < adev->mode_info.audio.num_pins; i++)
  1459. dce_v8_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  1460. adev->mode_info.audio.enabled = false;
  1461. }
  1462. /*
  1463. * update the N and CTS parameters for a given pixel clock rate
  1464. */
  1465. static void dce_v8_0_afmt_update_ACR(struct drm_encoder *encoder, uint32_t clock)
  1466. {
  1467. struct drm_device *dev = encoder->dev;
  1468. struct amdgpu_device *adev = dev->dev_private;
  1469. struct amdgpu_afmt_acr acr = amdgpu_afmt_acr(clock);
  1470. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1471. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1472. uint32_t offset = dig->afmt->offset;
  1473. WREG32(mmHDMI_ACR_32_0 + offset, (acr.cts_32khz << HDMI_ACR_44_0__HDMI_ACR_CTS_44__SHIFT));
  1474. WREG32(mmHDMI_ACR_32_1 + offset, acr.n_32khz);
  1475. WREG32(mmHDMI_ACR_44_0 + offset, (acr.cts_44_1khz << HDMI_ACR_44_0__HDMI_ACR_CTS_44__SHIFT));
  1476. WREG32(mmHDMI_ACR_44_1 + offset, acr.n_44_1khz);
  1477. WREG32(mmHDMI_ACR_48_0 + offset, (acr.cts_48khz << HDMI_ACR_48_0__HDMI_ACR_CTS_48__SHIFT));
  1478. WREG32(mmHDMI_ACR_48_1 + offset, acr.n_48khz);
  1479. }
  1480. /*
  1481. * build a HDMI Video Info Frame
  1482. */
  1483. static void dce_v8_0_afmt_update_avi_infoframe(struct drm_encoder *encoder,
  1484. void *buffer, size_t size)
  1485. {
  1486. struct drm_device *dev = encoder->dev;
  1487. struct amdgpu_device *adev = dev->dev_private;
  1488. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1489. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1490. uint32_t offset = dig->afmt->offset;
  1491. uint8_t *frame = buffer + 3;
  1492. uint8_t *header = buffer;
  1493. WREG32(mmAFMT_AVI_INFO0 + offset,
  1494. frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
  1495. WREG32(mmAFMT_AVI_INFO1 + offset,
  1496. frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x7] << 24));
  1497. WREG32(mmAFMT_AVI_INFO2 + offset,
  1498. frame[0x8] | (frame[0x9] << 8) | (frame[0xA] << 16) | (frame[0xB] << 24));
  1499. WREG32(mmAFMT_AVI_INFO3 + offset,
  1500. frame[0xC] | (frame[0xD] << 8) | (header[1] << 24));
  1501. }
  1502. static void dce_v8_0_audio_set_dto(struct drm_encoder *encoder, u32 clock)
  1503. {
  1504. struct drm_device *dev = encoder->dev;
  1505. struct amdgpu_device *adev = dev->dev_private;
  1506. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1507. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1508. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  1509. u32 dto_phase = 24 * 1000;
  1510. u32 dto_modulo = clock;
  1511. if (!dig || !dig->afmt)
  1512. return;
  1513. /* XXX two dtos; generally use dto0 for hdmi */
  1514. /* Express [24MHz / target pixel clock] as an exact rational
  1515. * number (coefficient of two integer numbers. DCCG_AUDIO_DTOx_PHASE
  1516. * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
  1517. */
  1518. WREG32(mmDCCG_AUDIO_DTO_SOURCE, (amdgpu_crtc->crtc_id << DCCG_AUDIO_DTO_SOURCE__DCCG_AUDIO_DTO0_SOURCE_SEL__SHIFT));
  1519. WREG32(mmDCCG_AUDIO_DTO0_PHASE, dto_phase);
  1520. WREG32(mmDCCG_AUDIO_DTO0_MODULE, dto_modulo);
  1521. }
  1522. /*
  1523. * update the info frames with the data from the current display mode
  1524. */
  1525. static void dce_v8_0_afmt_setmode(struct drm_encoder *encoder,
  1526. struct drm_display_mode *mode)
  1527. {
  1528. struct drm_device *dev = encoder->dev;
  1529. struct amdgpu_device *adev = dev->dev_private;
  1530. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1531. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1532. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  1533. u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
  1534. struct hdmi_avi_infoframe frame;
  1535. uint32_t offset, val;
  1536. ssize_t err;
  1537. int bpc = 8;
  1538. if (!dig || !dig->afmt)
  1539. return;
  1540. /* Silent, r600_hdmi_enable will raise WARN for us */
  1541. if (!dig->afmt->enabled)
  1542. return;
  1543. offset = dig->afmt->offset;
  1544. /* hdmi deep color mode general control packets setup, if bpc > 8 */
  1545. if (encoder->crtc) {
  1546. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  1547. bpc = amdgpu_crtc->bpc;
  1548. }
  1549. /* disable audio prior to setting up hw */
  1550. dig->afmt->pin = dce_v8_0_audio_get_pin(adev);
  1551. dce_v8_0_audio_enable(adev, dig->afmt->pin, false);
  1552. dce_v8_0_audio_set_dto(encoder, mode->clock);
  1553. WREG32(mmHDMI_VBI_PACKET_CONTROL + offset,
  1554. HDMI_VBI_PACKET_CONTROL__HDMI_NULL_SEND_MASK); /* send null packets when required */
  1555. WREG32(mmAFMT_AUDIO_CRC_CONTROL + offset, 0x1000);
  1556. val = RREG32(mmHDMI_CONTROL + offset);
  1557. val &= ~HDMI_CONTROL__HDMI_DEEP_COLOR_ENABLE_MASK;
  1558. val &= ~HDMI_CONTROL__HDMI_DEEP_COLOR_DEPTH_MASK;
  1559. switch (bpc) {
  1560. case 0:
  1561. case 6:
  1562. case 8:
  1563. case 16:
  1564. default:
  1565. DRM_DEBUG("%s: Disabling hdmi deep color for %d bpc.\n",
  1566. connector->name, bpc);
  1567. break;
  1568. case 10:
  1569. val |= HDMI_CONTROL__HDMI_DEEP_COLOR_ENABLE_MASK;
  1570. val |= 1 << HDMI_CONTROL__HDMI_DEEP_COLOR_DEPTH__SHIFT;
  1571. DRM_DEBUG("%s: Enabling hdmi deep color 30 for 10 bpc.\n",
  1572. connector->name);
  1573. break;
  1574. case 12:
  1575. val |= HDMI_CONTROL__HDMI_DEEP_COLOR_ENABLE_MASK;
  1576. val |= 2 << HDMI_CONTROL__HDMI_DEEP_COLOR_DEPTH__SHIFT;
  1577. DRM_DEBUG("%s: Enabling hdmi deep color 36 for 12 bpc.\n",
  1578. connector->name);
  1579. break;
  1580. }
  1581. WREG32(mmHDMI_CONTROL + offset, val);
  1582. WREG32(mmHDMI_VBI_PACKET_CONTROL + offset,
  1583. HDMI_VBI_PACKET_CONTROL__HDMI_NULL_SEND_MASK | /* send null packets when required */
  1584. HDMI_VBI_PACKET_CONTROL__HDMI_GC_SEND_MASK | /* send general control packets */
  1585. HDMI_VBI_PACKET_CONTROL__HDMI_GC_CONT_MASK); /* send general control packets every frame */
  1586. WREG32(mmHDMI_INFOFRAME_CONTROL0 + offset,
  1587. HDMI_INFOFRAME_CONTROL0__HDMI_AUDIO_INFO_SEND_MASK | /* enable audio info frames (frames won't be set until audio is enabled) */
  1588. HDMI_INFOFRAME_CONTROL0__HDMI_AUDIO_INFO_CONT_MASK); /* required for audio info values to be updated */
  1589. WREG32(mmAFMT_INFOFRAME_CONTROL0 + offset,
  1590. AFMT_INFOFRAME_CONTROL0__AFMT_AUDIO_INFO_UPDATE_MASK); /* required for audio info values to be updated */
  1591. WREG32(mmHDMI_INFOFRAME_CONTROL1 + offset,
  1592. (2 << HDMI_INFOFRAME_CONTROL1__HDMI_AUDIO_INFO_LINE__SHIFT)); /* anything other than 0 */
  1593. WREG32(mmHDMI_GC + offset, 0); /* unset HDMI_GC_AVMUTE */
  1594. WREG32(mmHDMI_AUDIO_PACKET_CONTROL + offset,
  1595. (1 << HDMI_AUDIO_PACKET_CONTROL__HDMI_AUDIO_DELAY_EN__SHIFT) | /* set the default audio delay */
  1596. (3 << HDMI_AUDIO_PACKET_CONTROL__HDMI_AUDIO_PACKETS_PER_LINE__SHIFT)); /* should be suffient for all audio modes and small enough for all hblanks */
  1597. WREG32(mmAFMT_AUDIO_PACKET_CONTROL + offset,
  1598. AFMT_AUDIO_PACKET_CONTROL__AFMT_60958_CS_UPDATE_MASK); /* allow 60958 channel status fields to be updated */
  1599. /* fglrx clears sth in AFMT_AUDIO_PACKET_CONTROL2 here */
  1600. if (bpc > 8)
  1601. WREG32(mmHDMI_ACR_PACKET_CONTROL + offset,
  1602. HDMI_ACR_PACKET_CONTROL__HDMI_ACR_AUTO_SEND_MASK); /* allow hw to sent ACR packets when required */
  1603. else
  1604. WREG32(mmHDMI_ACR_PACKET_CONTROL + offset,
  1605. HDMI_ACR_PACKET_CONTROL__HDMI_ACR_SOURCE_MASK | /* select SW CTS value */
  1606. HDMI_ACR_PACKET_CONTROL__HDMI_ACR_AUTO_SEND_MASK); /* allow hw to sent ACR packets when required */
  1607. dce_v8_0_afmt_update_ACR(encoder, mode->clock);
  1608. WREG32(mmAFMT_60958_0 + offset,
  1609. (1 << AFMT_60958_0__AFMT_60958_CS_CHANNEL_NUMBER_L__SHIFT));
  1610. WREG32(mmAFMT_60958_1 + offset,
  1611. (2 << AFMT_60958_1__AFMT_60958_CS_CHANNEL_NUMBER_R__SHIFT));
  1612. WREG32(mmAFMT_60958_2 + offset,
  1613. (3 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_2__SHIFT) |
  1614. (4 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_3__SHIFT) |
  1615. (5 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_4__SHIFT) |
  1616. (6 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_5__SHIFT) |
  1617. (7 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_6__SHIFT) |
  1618. (8 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_7__SHIFT));
  1619. dce_v8_0_audio_write_speaker_allocation(encoder);
  1620. WREG32(mmAFMT_AUDIO_PACKET_CONTROL2 + offset,
  1621. (0xff << AFMT_AUDIO_PACKET_CONTROL2__AFMT_AUDIO_CHANNEL_ENABLE__SHIFT));
  1622. dce_v8_0_afmt_audio_select_pin(encoder);
  1623. dce_v8_0_audio_write_sad_regs(encoder);
  1624. dce_v8_0_audio_write_latency_fields(encoder, mode);
  1625. err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
  1626. if (err < 0) {
  1627. DRM_ERROR("failed to setup AVI infoframe: %zd\n", err);
  1628. return;
  1629. }
  1630. err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
  1631. if (err < 0) {
  1632. DRM_ERROR("failed to pack AVI infoframe: %zd\n", err);
  1633. return;
  1634. }
  1635. dce_v8_0_afmt_update_avi_infoframe(encoder, buffer, sizeof(buffer));
  1636. WREG32_OR(mmHDMI_INFOFRAME_CONTROL0 + offset,
  1637. HDMI_INFOFRAME_CONTROL0__HDMI_AVI_INFO_SEND_MASK | /* enable AVI info frames */
  1638. HDMI_INFOFRAME_CONTROL0__HDMI_AVI_INFO_SEND_MASK); /* required for audio info values to be updated */
  1639. WREG32_P(mmHDMI_INFOFRAME_CONTROL1 + offset,
  1640. (2 << HDMI_INFOFRAME_CONTROL1__HDMI_AVI_INFO_LINE__SHIFT), /* anything other than 0 */
  1641. ~HDMI_INFOFRAME_CONTROL1__HDMI_AVI_INFO_LINE_MASK);
  1642. WREG32_OR(mmAFMT_AUDIO_PACKET_CONTROL + offset,
  1643. AFMT_AUDIO_PACKET_CONTROL__AFMT_AUDIO_SAMPLE_SEND_MASK); /* send audio packets */
  1644. /* it's unknown what these bits do excatly, but it's indeed quite useful for debugging */
  1645. WREG32(mmAFMT_RAMP_CONTROL0 + offset, 0x00FFFFFF);
  1646. WREG32(mmAFMT_RAMP_CONTROL1 + offset, 0x007FFFFF);
  1647. WREG32(mmAFMT_RAMP_CONTROL2 + offset, 0x00000001);
  1648. WREG32(mmAFMT_RAMP_CONTROL3 + offset, 0x00000001);
  1649. /* enable audio after to setting up hw */
  1650. dce_v8_0_audio_enable(adev, dig->afmt->pin, true);
  1651. }
  1652. static void dce_v8_0_afmt_enable(struct drm_encoder *encoder, bool enable)
  1653. {
  1654. struct drm_device *dev = encoder->dev;
  1655. struct amdgpu_device *adev = dev->dev_private;
  1656. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1657. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1658. if (!dig || !dig->afmt)
  1659. return;
  1660. /* Silent, r600_hdmi_enable will raise WARN for us */
  1661. if (enable && dig->afmt->enabled)
  1662. return;
  1663. if (!enable && !dig->afmt->enabled)
  1664. return;
  1665. if (!enable && dig->afmt->pin) {
  1666. dce_v8_0_audio_enable(adev, dig->afmt->pin, false);
  1667. dig->afmt->pin = NULL;
  1668. }
  1669. dig->afmt->enabled = enable;
  1670. DRM_DEBUG("%sabling AFMT interface @ 0x%04X for encoder 0x%x\n",
  1671. enable ? "En" : "Dis", dig->afmt->offset, amdgpu_encoder->encoder_id);
  1672. }
  1673. static int dce_v8_0_afmt_init(struct amdgpu_device *adev)
  1674. {
  1675. int i;
  1676. for (i = 0; i < adev->mode_info.num_dig; i++)
  1677. adev->mode_info.afmt[i] = NULL;
  1678. /* DCE8 has audio blocks tied to DIG encoders */
  1679. for (i = 0; i < adev->mode_info.num_dig; i++) {
  1680. adev->mode_info.afmt[i] = kzalloc(sizeof(struct amdgpu_afmt), GFP_KERNEL);
  1681. if (adev->mode_info.afmt[i]) {
  1682. adev->mode_info.afmt[i]->offset = dig_offsets[i];
  1683. adev->mode_info.afmt[i]->id = i;
  1684. } else {
  1685. int j;
  1686. for (j = 0; j < i; j++) {
  1687. kfree(adev->mode_info.afmt[j]);
  1688. adev->mode_info.afmt[j] = NULL;
  1689. }
  1690. return -ENOMEM;
  1691. }
  1692. }
  1693. return 0;
  1694. }
  1695. static void dce_v8_0_afmt_fini(struct amdgpu_device *adev)
  1696. {
  1697. int i;
  1698. for (i = 0; i < adev->mode_info.num_dig; i++) {
  1699. kfree(adev->mode_info.afmt[i]);
  1700. adev->mode_info.afmt[i] = NULL;
  1701. }
  1702. }
  1703. static const u32 vga_control_regs[6] =
  1704. {
  1705. mmD1VGA_CONTROL,
  1706. mmD2VGA_CONTROL,
  1707. mmD3VGA_CONTROL,
  1708. mmD4VGA_CONTROL,
  1709. mmD5VGA_CONTROL,
  1710. mmD6VGA_CONTROL,
  1711. };
  1712. static void dce_v8_0_vga_enable(struct drm_crtc *crtc, bool enable)
  1713. {
  1714. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1715. struct drm_device *dev = crtc->dev;
  1716. struct amdgpu_device *adev = dev->dev_private;
  1717. u32 vga_control;
  1718. vga_control = RREG32(vga_control_regs[amdgpu_crtc->crtc_id]) & ~1;
  1719. if (enable)
  1720. WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control | 1);
  1721. else
  1722. WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control);
  1723. }
  1724. static void dce_v8_0_grph_enable(struct drm_crtc *crtc, bool enable)
  1725. {
  1726. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1727. struct drm_device *dev = crtc->dev;
  1728. struct amdgpu_device *adev = dev->dev_private;
  1729. if (enable)
  1730. WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, 1);
  1731. else
  1732. WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, 0);
  1733. }
  1734. static int dce_v8_0_crtc_do_set_base(struct drm_crtc *crtc,
  1735. struct drm_framebuffer *fb,
  1736. int x, int y, int atomic)
  1737. {
  1738. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1739. struct drm_device *dev = crtc->dev;
  1740. struct amdgpu_device *adev = dev->dev_private;
  1741. struct amdgpu_framebuffer *amdgpu_fb;
  1742. struct drm_framebuffer *target_fb;
  1743. struct drm_gem_object *obj;
  1744. struct amdgpu_bo *rbo;
  1745. uint64_t fb_location, tiling_flags;
  1746. uint32_t fb_format, fb_pitch_pixels;
  1747. u32 fb_swap = (GRPH_ENDIAN_NONE << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1748. u32 pipe_config;
  1749. u32 viewport_w, viewport_h;
  1750. int r;
  1751. bool bypass_lut = false;
  1752. /* no fb bound */
  1753. if (!atomic && !crtc->primary->fb) {
  1754. DRM_DEBUG_KMS("No FB bound\n");
  1755. return 0;
  1756. }
  1757. if (atomic) {
  1758. amdgpu_fb = to_amdgpu_framebuffer(fb);
  1759. target_fb = fb;
  1760. } else {
  1761. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  1762. target_fb = crtc->primary->fb;
  1763. }
  1764. /* If atomic, assume fb object is pinned & idle & fenced and
  1765. * just update base pointers
  1766. */
  1767. obj = amdgpu_fb->obj;
  1768. rbo = gem_to_amdgpu_bo(obj);
  1769. r = amdgpu_bo_reserve(rbo, false);
  1770. if (unlikely(r != 0))
  1771. return r;
  1772. if (atomic) {
  1773. fb_location = amdgpu_bo_gpu_offset(rbo);
  1774. } else {
  1775. r = amdgpu_bo_pin(rbo, AMDGPU_GEM_DOMAIN_VRAM, &fb_location);
  1776. if (unlikely(r != 0)) {
  1777. amdgpu_bo_unreserve(rbo);
  1778. return -EINVAL;
  1779. }
  1780. }
  1781. amdgpu_bo_get_tiling_flags(rbo, &tiling_flags);
  1782. amdgpu_bo_unreserve(rbo);
  1783. pipe_config = AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG);
  1784. switch (target_fb->pixel_format) {
  1785. case DRM_FORMAT_C8:
  1786. fb_format = ((GRPH_DEPTH_8BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1787. (GRPH_FORMAT_INDEXED << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1788. break;
  1789. case DRM_FORMAT_XRGB4444:
  1790. case DRM_FORMAT_ARGB4444:
  1791. fb_format = ((GRPH_DEPTH_16BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1792. (GRPH_FORMAT_ARGB1555 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1793. #ifdef __BIG_ENDIAN
  1794. fb_swap = (GRPH_ENDIAN_8IN16 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1795. #endif
  1796. break;
  1797. case DRM_FORMAT_XRGB1555:
  1798. case DRM_FORMAT_ARGB1555:
  1799. fb_format = ((GRPH_DEPTH_16BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1800. (GRPH_FORMAT_ARGB1555 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1801. #ifdef __BIG_ENDIAN
  1802. fb_swap = (GRPH_ENDIAN_8IN16 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1803. #endif
  1804. break;
  1805. case DRM_FORMAT_BGRX5551:
  1806. case DRM_FORMAT_BGRA5551:
  1807. fb_format = ((GRPH_DEPTH_16BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1808. (GRPH_FORMAT_BGRA5551 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1809. #ifdef __BIG_ENDIAN
  1810. fb_swap = (GRPH_ENDIAN_8IN16 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1811. #endif
  1812. break;
  1813. case DRM_FORMAT_RGB565:
  1814. fb_format = ((GRPH_DEPTH_16BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1815. (GRPH_FORMAT_ARGB565 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1816. #ifdef __BIG_ENDIAN
  1817. fb_swap = (GRPH_ENDIAN_8IN16 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1818. #endif
  1819. break;
  1820. case DRM_FORMAT_XRGB8888:
  1821. case DRM_FORMAT_ARGB8888:
  1822. fb_format = ((GRPH_DEPTH_32BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1823. (GRPH_FORMAT_ARGB8888 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1824. #ifdef __BIG_ENDIAN
  1825. fb_swap = (GRPH_ENDIAN_8IN32 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1826. #endif
  1827. break;
  1828. case DRM_FORMAT_XRGB2101010:
  1829. case DRM_FORMAT_ARGB2101010:
  1830. fb_format = ((GRPH_DEPTH_32BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1831. (GRPH_FORMAT_ARGB2101010 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1832. #ifdef __BIG_ENDIAN
  1833. fb_swap = (GRPH_ENDIAN_8IN32 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1834. #endif
  1835. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1836. bypass_lut = true;
  1837. break;
  1838. case DRM_FORMAT_BGRX1010102:
  1839. case DRM_FORMAT_BGRA1010102:
  1840. fb_format = ((GRPH_DEPTH_32BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1841. (GRPH_FORMAT_BGRA1010102 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1842. #ifdef __BIG_ENDIAN
  1843. fb_swap = (GRPH_ENDIAN_8IN32 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1844. #endif
  1845. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1846. bypass_lut = true;
  1847. break;
  1848. default:
  1849. DRM_ERROR("Unsupported screen format %s\n",
  1850. drm_get_format_name(target_fb->pixel_format));
  1851. return -EINVAL;
  1852. }
  1853. if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_2D_TILED_THIN1) {
  1854. unsigned bankw, bankh, mtaspect, tile_split, num_banks;
  1855. bankw = AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH);
  1856. bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT);
  1857. mtaspect = AMDGPU_TILING_GET(tiling_flags, MACRO_TILE_ASPECT);
  1858. tile_split = AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT);
  1859. num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS);
  1860. fb_format |= (num_banks << GRPH_CONTROL__GRPH_NUM_BANKS__SHIFT);
  1861. fb_format |= (GRPH_ARRAY_2D_TILED_THIN1 << GRPH_CONTROL__GRPH_ARRAY_MODE__SHIFT);
  1862. fb_format |= (tile_split << GRPH_CONTROL__GRPH_TILE_SPLIT__SHIFT);
  1863. fb_format |= (bankw << GRPH_CONTROL__GRPH_BANK_WIDTH__SHIFT);
  1864. fb_format |= (bankh << GRPH_CONTROL__GRPH_BANK_HEIGHT__SHIFT);
  1865. fb_format |= (mtaspect << GRPH_CONTROL__GRPH_MACRO_TILE_ASPECT__SHIFT);
  1866. fb_format |= (DISPLAY_MICRO_TILING << GRPH_CONTROL__GRPH_MICRO_TILE_MODE__SHIFT);
  1867. } else if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_1D_TILED_THIN1) {
  1868. fb_format |= (GRPH_ARRAY_1D_TILED_THIN1 << GRPH_CONTROL__GRPH_ARRAY_MODE__SHIFT);
  1869. }
  1870. fb_format |= (pipe_config << GRPH_CONTROL__GRPH_PIPE_CONFIG__SHIFT);
  1871. dce_v8_0_vga_enable(crtc, false);
  1872. /* Make sure surface address is updated at vertical blank rather than
  1873. * horizontal blank
  1874. */
  1875. WREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset, 0);
  1876. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  1877. upper_32_bits(fb_location));
  1878. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  1879. upper_32_bits(fb_location));
  1880. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  1881. (u32)fb_location & GRPH_PRIMARY_SURFACE_ADDRESS__GRPH_PRIMARY_SURFACE_ADDRESS_MASK);
  1882. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  1883. (u32) fb_location & GRPH_SECONDARY_SURFACE_ADDRESS__GRPH_SECONDARY_SURFACE_ADDRESS_MASK);
  1884. WREG32(mmGRPH_CONTROL + amdgpu_crtc->crtc_offset, fb_format);
  1885. WREG32(mmGRPH_SWAP_CNTL + amdgpu_crtc->crtc_offset, fb_swap);
  1886. /*
  1887. * The LUT only has 256 slots for indexing by a 8 bpc fb. Bypass the LUT
  1888. * for > 8 bpc scanout to avoid truncation of fb indices to 8 msb's, to
  1889. * retain the full precision throughout the pipeline.
  1890. */
  1891. WREG32_P(mmGRPH_LUT_10BIT_BYPASS_CONTROL + amdgpu_crtc->crtc_offset,
  1892. (bypass_lut ? LUT_10BIT_BYPASS_EN : 0),
  1893. ~LUT_10BIT_BYPASS_EN);
  1894. if (bypass_lut)
  1895. DRM_DEBUG_KMS("Bypassing hardware LUT due to 10 bit fb scanout.\n");
  1896. WREG32(mmGRPH_SURFACE_OFFSET_X + amdgpu_crtc->crtc_offset, 0);
  1897. WREG32(mmGRPH_SURFACE_OFFSET_Y + amdgpu_crtc->crtc_offset, 0);
  1898. WREG32(mmGRPH_X_START + amdgpu_crtc->crtc_offset, 0);
  1899. WREG32(mmGRPH_Y_START + amdgpu_crtc->crtc_offset, 0);
  1900. WREG32(mmGRPH_X_END + amdgpu_crtc->crtc_offset, target_fb->width);
  1901. WREG32(mmGRPH_Y_END + amdgpu_crtc->crtc_offset, target_fb->height);
  1902. fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
  1903. WREG32(mmGRPH_PITCH + amdgpu_crtc->crtc_offset, fb_pitch_pixels);
  1904. dce_v8_0_grph_enable(crtc, true);
  1905. WREG32(mmLB_DESKTOP_HEIGHT + amdgpu_crtc->crtc_offset,
  1906. target_fb->height);
  1907. x &= ~3;
  1908. y &= ~1;
  1909. WREG32(mmVIEWPORT_START + amdgpu_crtc->crtc_offset,
  1910. (x << 16) | y);
  1911. viewport_w = crtc->mode.hdisplay;
  1912. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  1913. WREG32(mmVIEWPORT_SIZE + amdgpu_crtc->crtc_offset,
  1914. (viewport_w << 16) | viewport_h);
  1915. /* set pageflip to happen only at start of vblank interval (front porch) */
  1916. WREG32(mmMASTER_UPDATE_MODE + amdgpu_crtc->crtc_offset, 3);
  1917. if (!atomic && fb && fb != crtc->primary->fb) {
  1918. amdgpu_fb = to_amdgpu_framebuffer(fb);
  1919. rbo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  1920. r = amdgpu_bo_reserve(rbo, false);
  1921. if (unlikely(r != 0))
  1922. return r;
  1923. amdgpu_bo_unpin(rbo);
  1924. amdgpu_bo_unreserve(rbo);
  1925. }
  1926. /* Bytes per pixel may have changed */
  1927. dce_v8_0_bandwidth_update(adev);
  1928. return 0;
  1929. }
  1930. static void dce_v8_0_set_interleave(struct drm_crtc *crtc,
  1931. struct drm_display_mode *mode)
  1932. {
  1933. struct drm_device *dev = crtc->dev;
  1934. struct amdgpu_device *adev = dev->dev_private;
  1935. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1936. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1937. WREG32(mmLB_DATA_FORMAT + amdgpu_crtc->crtc_offset,
  1938. LB_DATA_FORMAT__INTERLEAVE_EN__SHIFT);
  1939. else
  1940. WREG32(mmLB_DATA_FORMAT + amdgpu_crtc->crtc_offset, 0);
  1941. }
  1942. static void dce_v8_0_crtc_load_lut(struct drm_crtc *crtc)
  1943. {
  1944. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1945. struct drm_device *dev = crtc->dev;
  1946. struct amdgpu_device *adev = dev->dev_private;
  1947. int i;
  1948. DRM_DEBUG_KMS("%d\n", amdgpu_crtc->crtc_id);
  1949. WREG32(mmINPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset,
  1950. ((INPUT_CSC_BYPASS << INPUT_CSC_CONTROL__INPUT_CSC_GRPH_MODE__SHIFT) |
  1951. (INPUT_CSC_BYPASS << INPUT_CSC_CONTROL__INPUT_CSC_OVL_MODE__SHIFT)));
  1952. WREG32(mmPRESCALE_GRPH_CONTROL + amdgpu_crtc->crtc_offset,
  1953. PRESCALE_GRPH_CONTROL__GRPH_PRESCALE_BYPASS_MASK);
  1954. WREG32(mmPRESCALE_OVL_CONTROL + amdgpu_crtc->crtc_offset,
  1955. PRESCALE_OVL_CONTROL__OVL_PRESCALE_BYPASS_MASK);
  1956. WREG32(mmINPUT_GAMMA_CONTROL + amdgpu_crtc->crtc_offset,
  1957. ((INPUT_GAMMA_USE_LUT << INPUT_GAMMA_CONTROL__GRPH_INPUT_GAMMA_MODE__SHIFT) |
  1958. (INPUT_GAMMA_USE_LUT << INPUT_GAMMA_CONTROL__OVL_INPUT_GAMMA_MODE__SHIFT)));
  1959. WREG32(mmDC_LUT_CONTROL + amdgpu_crtc->crtc_offset, 0);
  1960. WREG32(mmDC_LUT_BLACK_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0);
  1961. WREG32(mmDC_LUT_BLACK_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0);
  1962. WREG32(mmDC_LUT_BLACK_OFFSET_RED + amdgpu_crtc->crtc_offset, 0);
  1963. WREG32(mmDC_LUT_WHITE_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0xffff);
  1964. WREG32(mmDC_LUT_WHITE_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0xffff);
  1965. WREG32(mmDC_LUT_WHITE_OFFSET_RED + amdgpu_crtc->crtc_offset, 0xffff);
  1966. WREG32(mmDC_LUT_RW_MODE + amdgpu_crtc->crtc_offset, 0);
  1967. WREG32(mmDC_LUT_WRITE_EN_MASK + amdgpu_crtc->crtc_offset, 0x00000007);
  1968. WREG32(mmDC_LUT_RW_INDEX + amdgpu_crtc->crtc_offset, 0);
  1969. for (i = 0; i < 256; i++) {
  1970. WREG32(mmDC_LUT_30_COLOR + amdgpu_crtc->crtc_offset,
  1971. (amdgpu_crtc->lut_r[i] << 20) |
  1972. (amdgpu_crtc->lut_g[i] << 10) |
  1973. (amdgpu_crtc->lut_b[i] << 0));
  1974. }
  1975. WREG32(mmDEGAMMA_CONTROL + amdgpu_crtc->crtc_offset,
  1976. ((DEGAMMA_BYPASS << DEGAMMA_CONTROL__GRPH_DEGAMMA_MODE__SHIFT) |
  1977. (DEGAMMA_BYPASS << DEGAMMA_CONTROL__OVL_DEGAMMA_MODE__SHIFT) |
  1978. (DEGAMMA_BYPASS << DEGAMMA_CONTROL__CURSOR_DEGAMMA_MODE__SHIFT)));
  1979. WREG32(mmGAMUT_REMAP_CONTROL + amdgpu_crtc->crtc_offset,
  1980. ((GAMUT_REMAP_BYPASS << GAMUT_REMAP_CONTROL__GRPH_GAMUT_REMAP_MODE__SHIFT) |
  1981. (GAMUT_REMAP_BYPASS << GAMUT_REMAP_CONTROL__OVL_GAMUT_REMAP_MODE__SHIFT)));
  1982. WREG32(mmREGAMMA_CONTROL + amdgpu_crtc->crtc_offset,
  1983. ((REGAMMA_BYPASS << REGAMMA_CONTROL__GRPH_REGAMMA_MODE__SHIFT) |
  1984. (REGAMMA_BYPASS << REGAMMA_CONTROL__OVL_REGAMMA_MODE__SHIFT)));
  1985. WREG32(mmOUTPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset,
  1986. ((OUTPUT_CSC_BYPASS << OUTPUT_CSC_CONTROL__OUTPUT_CSC_GRPH_MODE__SHIFT) |
  1987. (OUTPUT_CSC_BYPASS << OUTPUT_CSC_CONTROL__OUTPUT_CSC_OVL_MODE__SHIFT)));
  1988. /* XXX match this to the depth of the crtc fmt block, move to modeset? */
  1989. WREG32(0x1a50 + amdgpu_crtc->crtc_offset, 0);
  1990. /* XXX this only needs to be programmed once per crtc at startup,
  1991. * not sure where the best place for it is
  1992. */
  1993. WREG32(mmALPHA_CONTROL + amdgpu_crtc->crtc_offset,
  1994. ALPHA_CONTROL__CURSOR_ALPHA_BLND_ENA_MASK);
  1995. }
  1996. static int dce_v8_0_pick_dig_encoder(struct drm_encoder *encoder)
  1997. {
  1998. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1999. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  2000. switch (amdgpu_encoder->encoder_id) {
  2001. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2002. if (dig->linkb)
  2003. return 1;
  2004. else
  2005. return 0;
  2006. break;
  2007. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2008. if (dig->linkb)
  2009. return 3;
  2010. else
  2011. return 2;
  2012. break;
  2013. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2014. if (dig->linkb)
  2015. return 5;
  2016. else
  2017. return 4;
  2018. break;
  2019. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  2020. return 6;
  2021. break;
  2022. default:
  2023. DRM_ERROR("invalid encoder_id: 0x%x\n", amdgpu_encoder->encoder_id);
  2024. return 0;
  2025. }
  2026. }
  2027. /**
  2028. * dce_v8_0_pick_pll - Allocate a PPLL for use by the crtc.
  2029. *
  2030. * @crtc: drm crtc
  2031. *
  2032. * Returns the PPLL (Pixel PLL) to be used by the crtc. For DP monitors
  2033. * a single PPLL can be used for all DP crtcs/encoders. For non-DP
  2034. * monitors a dedicated PPLL must be used. If a particular board has
  2035. * an external DP PLL, return ATOM_PPLL_INVALID to skip PLL programming
  2036. * as there is no need to program the PLL itself. If we are not able to
  2037. * allocate a PLL, return ATOM_PPLL_INVALID to skip PLL programming to
  2038. * avoid messing up an existing monitor.
  2039. *
  2040. * Asic specific PLL information
  2041. *
  2042. * DCE 8.x
  2043. * KB/KV
  2044. * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP)
  2045. * CI
  2046. * - PPLL0, PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
  2047. *
  2048. */
  2049. static u32 dce_v8_0_pick_pll(struct drm_crtc *crtc)
  2050. {
  2051. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2052. struct drm_device *dev = crtc->dev;
  2053. struct amdgpu_device *adev = dev->dev_private;
  2054. u32 pll_in_use;
  2055. int pll;
  2056. if (ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder))) {
  2057. if (adev->clock.dp_extclk)
  2058. /* skip PPLL programming if using ext clock */
  2059. return ATOM_PPLL_INVALID;
  2060. else {
  2061. /* use the same PPLL for all DP monitors */
  2062. pll = amdgpu_pll_get_shared_dp_ppll(crtc);
  2063. if (pll != ATOM_PPLL_INVALID)
  2064. return pll;
  2065. }
  2066. } else {
  2067. /* use the same PPLL for all monitors with the same clock */
  2068. pll = amdgpu_pll_get_shared_nondp_ppll(crtc);
  2069. if (pll != ATOM_PPLL_INVALID)
  2070. return pll;
  2071. }
  2072. /* otherwise, pick one of the plls */
  2073. if ((adev->asic_type == CHIP_KABINI) ||
  2074. (adev->asic_type == CHIP_MULLINS)) {
  2075. /* KB/ML has PPLL1 and PPLL2 */
  2076. pll_in_use = amdgpu_pll_get_use_mask(crtc);
  2077. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  2078. return ATOM_PPLL2;
  2079. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  2080. return ATOM_PPLL1;
  2081. DRM_ERROR("unable to allocate a PPLL\n");
  2082. return ATOM_PPLL_INVALID;
  2083. } else {
  2084. /* CI/KV has PPLL0, PPLL1, and PPLL2 */
  2085. pll_in_use = amdgpu_pll_get_use_mask(crtc);
  2086. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  2087. return ATOM_PPLL2;
  2088. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  2089. return ATOM_PPLL1;
  2090. if (!(pll_in_use & (1 << ATOM_PPLL0)))
  2091. return ATOM_PPLL0;
  2092. DRM_ERROR("unable to allocate a PPLL\n");
  2093. return ATOM_PPLL_INVALID;
  2094. }
  2095. return ATOM_PPLL_INVALID;
  2096. }
  2097. static void dce_v8_0_lock_cursor(struct drm_crtc *crtc, bool lock)
  2098. {
  2099. struct amdgpu_device *adev = crtc->dev->dev_private;
  2100. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2101. uint32_t cur_lock;
  2102. cur_lock = RREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset);
  2103. if (lock)
  2104. cur_lock |= CUR_UPDATE__CURSOR_UPDATE_LOCK_MASK;
  2105. else
  2106. cur_lock &= ~CUR_UPDATE__CURSOR_UPDATE_LOCK_MASK;
  2107. WREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset, cur_lock);
  2108. }
  2109. static void dce_v8_0_hide_cursor(struct drm_crtc *crtc)
  2110. {
  2111. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2112. struct amdgpu_device *adev = crtc->dev->dev_private;
  2113. WREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset,
  2114. (CURSOR_24_8_PRE_MULT << CUR_CONTROL__CURSOR_MODE__SHIFT) |
  2115. (CURSOR_URGENT_1_2 << CUR_CONTROL__CURSOR_URGENT_CONTROL__SHIFT));
  2116. }
  2117. static void dce_v8_0_show_cursor(struct drm_crtc *crtc)
  2118. {
  2119. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2120. struct amdgpu_device *adev = crtc->dev->dev_private;
  2121. WREG32(mmCUR_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  2122. upper_32_bits(amdgpu_crtc->cursor_addr));
  2123. WREG32(mmCUR_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  2124. lower_32_bits(amdgpu_crtc->cursor_addr));
  2125. WREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset,
  2126. CUR_CONTROL__CURSOR_EN_MASK |
  2127. (CURSOR_24_8_PRE_MULT << CUR_CONTROL__CURSOR_MODE__SHIFT) |
  2128. (CURSOR_URGENT_1_2 << CUR_CONTROL__CURSOR_URGENT_CONTROL__SHIFT));
  2129. }
  2130. static int dce_v8_0_cursor_move_locked(struct drm_crtc *crtc,
  2131. int x, int y)
  2132. {
  2133. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2134. struct amdgpu_device *adev = crtc->dev->dev_private;
  2135. int xorigin = 0, yorigin = 0;
  2136. /* avivo cursor are offset into the total surface */
  2137. x += crtc->x;
  2138. y += crtc->y;
  2139. DRM_DEBUG("x %d y %d c->x %d c->y %d\n", x, y, crtc->x, crtc->y);
  2140. if (x < 0) {
  2141. xorigin = min(-x, amdgpu_crtc->max_cursor_width - 1);
  2142. x = 0;
  2143. }
  2144. if (y < 0) {
  2145. yorigin = min(-y, amdgpu_crtc->max_cursor_height - 1);
  2146. y = 0;
  2147. }
  2148. WREG32(mmCUR_POSITION + amdgpu_crtc->crtc_offset, (x << 16) | y);
  2149. WREG32(mmCUR_HOT_SPOT + amdgpu_crtc->crtc_offset, (xorigin << 16) | yorigin);
  2150. WREG32(mmCUR_SIZE + amdgpu_crtc->crtc_offset,
  2151. ((amdgpu_crtc->cursor_width - 1) << 16) | (amdgpu_crtc->cursor_height - 1));
  2152. amdgpu_crtc->cursor_x = x;
  2153. amdgpu_crtc->cursor_y = y;
  2154. return 0;
  2155. }
  2156. static int dce_v8_0_crtc_cursor_move(struct drm_crtc *crtc,
  2157. int x, int y)
  2158. {
  2159. int ret;
  2160. dce_v8_0_lock_cursor(crtc, true);
  2161. ret = dce_v8_0_cursor_move_locked(crtc, x, y);
  2162. dce_v8_0_lock_cursor(crtc, false);
  2163. return ret;
  2164. }
  2165. static int dce_v8_0_crtc_cursor_set2(struct drm_crtc *crtc,
  2166. struct drm_file *file_priv,
  2167. uint32_t handle,
  2168. uint32_t width,
  2169. uint32_t height,
  2170. int32_t hot_x,
  2171. int32_t hot_y)
  2172. {
  2173. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2174. struct drm_gem_object *obj;
  2175. struct amdgpu_bo *aobj;
  2176. int ret;
  2177. if (!handle) {
  2178. /* turn off cursor */
  2179. dce_v8_0_hide_cursor(crtc);
  2180. obj = NULL;
  2181. goto unpin;
  2182. }
  2183. if ((width > amdgpu_crtc->max_cursor_width) ||
  2184. (height > amdgpu_crtc->max_cursor_height)) {
  2185. DRM_ERROR("bad cursor width or height %d x %d\n", width, height);
  2186. return -EINVAL;
  2187. }
  2188. obj = drm_gem_object_lookup(file_priv, handle);
  2189. if (!obj) {
  2190. DRM_ERROR("Cannot find cursor object %x for crtc %d\n", handle, amdgpu_crtc->crtc_id);
  2191. return -ENOENT;
  2192. }
  2193. aobj = gem_to_amdgpu_bo(obj);
  2194. ret = amdgpu_bo_reserve(aobj, false);
  2195. if (ret != 0) {
  2196. drm_gem_object_unreference_unlocked(obj);
  2197. return ret;
  2198. }
  2199. ret = amdgpu_bo_pin(aobj, AMDGPU_GEM_DOMAIN_VRAM, &amdgpu_crtc->cursor_addr);
  2200. amdgpu_bo_unreserve(aobj);
  2201. if (ret) {
  2202. DRM_ERROR("Failed to pin new cursor BO (%d)\n", ret);
  2203. drm_gem_object_unreference_unlocked(obj);
  2204. return ret;
  2205. }
  2206. amdgpu_crtc->cursor_width = width;
  2207. amdgpu_crtc->cursor_height = height;
  2208. dce_v8_0_lock_cursor(crtc, true);
  2209. if (hot_x != amdgpu_crtc->cursor_hot_x ||
  2210. hot_y != amdgpu_crtc->cursor_hot_y) {
  2211. int x, y;
  2212. x = amdgpu_crtc->cursor_x + amdgpu_crtc->cursor_hot_x - hot_x;
  2213. y = amdgpu_crtc->cursor_y + amdgpu_crtc->cursor_hot_y - hot_y;
  2214. dce_v8_0_cursor_move_locked(crtc, x, y);
  2215. amdgpu_crtc->cursor_hot_x = hot_x;
  2216. amdgpu_crtc->cursor_hot_y = hot_y;
  2217. }
  2218. dce_v8_0_show_cursor(crtc);
  2219. dce_v8_0_lock_cursor(crtc, false);
  2220. unpin:
  2221. if (amdgpu_crtc->cursor_bo) {
  2222. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2223. ret = amdgpu_bo_reserve(aobj, false);
  2224. if (likely(ret == 0)) {
  2225. amdgpu_bo_unpin(aobj);
  2226. amdgpu_bo_unreserve(aobj);
  2227. }
  2228. drm_gem_object_unreference_unlocked(amdgpu_crtc->cursor_bo);
  2229. }
  2230. amdgpu_crtc->cursor_bo = obj;
  2231. return 0;
  2232. }
  2233. static void dce_v8_0_cursor_reset(struct drm_crtc *crtc)
  2234. {
  2235. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2236. if (amdgpu_crtc->cursor_bo) {
  2237. dce_v8_0_lock_cursor(crtc, true);
  2238. dce_v8_0_cursor_move_locked(crtc, amdgpu_crtc->cursor_x,
  2239. amdgpu_crtc->cursor_y);
  2240. dce_v8_0_show_cursor(crtc);
  2241. dce_v8_0_lock_cursor(crtc, false);
  2242. }
  2243. }
  2244. static int dce_v8_0_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  2245. u16 *blue, uint32_t size)
  2246. {
  2247. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2248. int i;
  2249. /* userspace palettes are always correct as is */
  2250. for (i = 0; i < size; i++) {
  2251. amdgpu_crtc->lut_r[i] = red[i] >> 6;
  2252. amdgpu_crtc->lut_g[i] = green[i] >> 6;
  2253. amdgpu_crtc->lut_b[i] = blue[i] >> 6;
  2254. }
  2255. dce_v8_0_crtc_load_lut(crtc);
  2256. return 0;
  2257. }
  2258. static void dce_v8_0_crtc_destroy(struct drm_crtc *crtc)
  2259. {
  2260. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2261. drm_crtc_cleanup(crtc);
  2262. kfree(amdgpu_crtc);
  2263. }
  2264. static const struct drm_crtc_funcs dce_v8_0_crtc_funcs = {
  2265. .cursor_set2 = dce_v8_0_crtc_cursor_set2,
  2266. .cursor_move = dce_v8_0_crtc_cursor_move,
  2267. .gamma_set = dce_v8_0_crtc_gamma_set,
  2268. .set_config = amdgpu_crtc_set_config,
  2269. .destroy = dce_v8_0_crtc_destroy,
  2270. .page_flip = amdgpu_crtc_page_flip,
  2271. };
  2272. static void dce_v8_0_crtc_dpms(struct drm_crtc *crtc, int mode)
  2273. {
  2274. struct drm_device *dev = crtc->dev;
  2275. struct amdgpu_device *adev = dev->dev_private;
  2276. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2277. unsigned type;
  2278. switch (mode) {
  2279. case DRM_MODE_DPMS_ON:
  2280. amdgpu_crtc->enabled = true;
  2281. amdgpu_atombios_crtc_enable(crtc, ATOM_ENABLE);
  2282. dce_v8_0_vga_enable(crtc, true);
  2283. amdgpu_atombios_crtc_blank(crtc, ATOM_DISABLE);
  2284. dce_v8_0_vga_enable(crtc, false);
  2285. /* Make sure VBLANK and PFLIP interrupts are still enabled */
  2286. type = amdgpu_crtc_idx_to_irq_type(adev, amdgpu_crtc->crtc_id);
  2287. amdgpu_irq_update(adev, &adev->crtc_irq, type);
  2288. amdgpu_irq_update(adev, &adev->pageflip_irq, type);
  2289. drm_crtc_vblank_on(crtc);
  2290. dce_v8_0_crtc_load_lut(crtc);
  2291. break;
  2292. case DRM_MODE_DPMS_STANDBY:
  2293. case DRM_MODE_DPMS_SUSPEND:
  2294. case DRM_MODE_DPMS_OFF:
  2295. drm_crtc_vblank_off(crtc);
  2296. if (amdgpu_crtc->enabled) {
  2297. dce_v8_0_vga_enable(crtc, true);
  2298. amdgpu_atombios_crtc_blank(crtc, ATOM_ENABLE);
  2299. dce_v8_0_vga_enable(crtc, false);
  2300. }
  2301. amdgpu_atombios_crtc_enable(crtc, ATOM_DISABLE);
  2302. amdgpu_crtc->enabled = false;
  2303. break;
  2304. }
  2305. /* adjust pm to dpms */
  2306. amdgpu_pm_compute_clocks(adev);
  2307. }
  2308. static void dce_v8_0_crtc_prepare(struct drm_crtc *crtc)
  2309. {
  2310. /* disable crtc pair power gating before programming */
  2311. amdgpu_atombios_crtc_powergate(crtc, ATOM_DISABLE);
  2312. amdgpu_atombios_crtc_lock(crtc, ATOM_ENABLE);
  2313. dce_v8_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  2314. }
  2315. static void dce_v8_0_crtc_commit(struct drm_crtc *crtc)
  2316. {
  2317. dce_v8_0_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  2318. amdgpu_atombios_crtc_lock(crtc, ATOM_DISABLE);
  2319. }
  2320. static void dce_v8_0_crtc_disable(struct drm_crtc *crtc)
  2321. {
  2322. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2323. struct drm_device *dev = crtc->dev;
  2324. struct amdgpu_device *adev = dev->dev_private;
  2325. struct amdgpu_atom_ss ss;
  2326. int i;
  2327. dce_v8_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  2328. if (crtc->primary->fb) {
  2329. int r;
  2330. struct amdgpu_framebuffer *amdgpu_fb;
  2331. struct amdgpu_bo *rbo;
  2332. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  2333. rbo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  2334. r = amdgpu_bo_reserve(rbo, false);
  2335. if (unlikely(r))
  2336. DRM_ERROR("failed to reserve rbo before unpin\n");
  2337. else {
  2338. amdgpu_bo_unpin(rbo);
  2339. amdgpu_bo_unreserve(rbo);
  2340. }
  2341. }
  2342. /* disable the GRPH */
  2343. dce_v8_0_grph_enable(crtc, false);
  2344. amdgpu_atombios_crtc_powergate(crtc, ATOM_ENABLE);
  2345. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2346. if (adev->mode_info.crtcs[i] &&
  2347. adev->mode_info.crtcs[i]->enabled &&
  2348. i != amdgpu_crtc->crtc_id &&
  2349. amdgpu_crtc->pll_id == adev->mode_info.crtcs[i]->pll_id) {
  2350. /* one other crtc is using this pll don't turn
  2351. * off the pll
  2352. */
  2353. goto done;
  2354. }
  2355. }
  2356. switch (amdgpu_crtc->pll_id) {
  2357. case ATOM_PPLL1:
  2358. case ATOM_PPLL2:
  2359. /* disable the ppll */
  2360. amdgpu_atombios_crtc_program_pll(crtc, amdgpu_crtc->crtc_id, amdgpu_crtc->pll_id,
  2361. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  2362. break;
  2363. case ATOM_PPLL0:
  2364. /* disable the ppll */
  2365. if ((adev->asic_type == CHIP_KAVERI) ||
  2366. (adev->asic_type == CHIP_BONAIRE) ||
  2367. (adev->asic_type == CHIP_HAWAII))
  2368. amdgpu_atombios_crtc_program_pll(crtc, amdgpu_crtc->crtc_id, amdgpu_crtc->pll_id,
  2369. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  2370. break;
  2371. default:
  2372. break;
  2373. }
  2374. done:
  2375. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  2376. amdgpu_crtc->adjusted_clock = 0;
  2377. amdgpu_crtc->encoder = NULL;
  2378. amdgpu_crtc->connector = NULL;
  2379. }
  2380. static int dce_v8_0_crtc_mode_set(struct drm_crtc *crtc,
  2381. struct drm_display_mode *mode,
  2382. struct drm_display_mode *adjusted_mode,
  2383. int x, int y, struct drm_framebuffer *old_fb)
  2384. {
  2385. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2386. if (!amdgpu_crtc->adjusted_clock)
  2387. return -EINVAL;
  2388. amdgpu_atombios_crtc_set_pll(crtc, adjusted_mode);
  2389. amdgpu_atombios_crtc_set_dtd_timing(crtc, adjusted_mode);
  2390. dce_v8_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
  2391. amdgpu_atombios_crtc_overscan_setup(crtc, mode, adjusted_mode);
  2392. amdgpu_atombios_crtc_scaler_setup(crtc);
  2393. dce_v8_0_cursor_reset(crtc);
  2394. /* update the hw version fpr dpm */
  2395. amdgpu_crtc->hw_mode = *adjusted_mode;
  2396. return 0;
  2397. }
  2398. static bool dce_v8_0_crtc_mode_fixup(struct drm_crtc *crtc,
  2399. const struct drm_display_mode *mode,
  2400. struct drm_display_mode *adjusted_mode)
  2401. {
  2402. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2403. struct drm_device *dev = crtc->dev;
  2404. struct drm_encoder *encoder;
  2405. /* assign the encoder to the amdgpu crtc to avoid repeated lookups later */
  2406. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2407. if (encoder->crtc == crtc) {
  2408. amdgpu_crtc->encoder = encoder;
  2409. amdgpu_crtc->connector = amdgpu_get_connector_for_encoder(encoder);
  2410. break;
  2411. }
  2412. }
  2413. if ((amdgpu_crtc->encoder == NULL) || (amdgpu_crtc->connector == NULL)) {
  2414. amdgpu_crtc->encoder = NULL;
  2415. amdgpu_crtc->connector = NULL;
  2416. return false;
  2417. }
  2418. if (!amdgpu_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  2419. return false;
  2420. if (amdgpu_atombios_crtc_prepare_pll(crtc, adjusted_mode))
  2421. return false;
  2422. /* pick pll */
  2423. amdgpu_crtc->pll_id = dce_v8_0_pick_pll(crtc);
  2424. /* if we can't get a PPLL for a non-DP encoder, fail */
  2425. if ((amdgpu_crtc->pll_id == ATOM_PPLL_INVALID) &&
  2426. !ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder)))
  2427. return false;
  2428. return true;
  2429. }
  2430. static int dce_v8_0_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  2431. struct drm_framebuffer *old_fb)
  2432. {
  2433. return dce_v8_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
  2434. }
  2435. static int dce_v8_0_crtc_set_base_atomic(struct drm_crtc *crtc,
  2436. struct drm_framebuffer *fb,
  2437. int x, int y, enum mode_set_atomic state)
  2438. {
  2439. return dce_v8_0_crtc_do_set_base(crtc, fb, x, y, 1);
  2440. }
  2441. static const struct drm_crtc_helper_funcs dce_v8_0_crtc_helper_funcs = {
  2442. .dpms = dce_v8_0_crtc_dpms,
  2443. .mode_fixup = dce_v8_0_crtc_mode_fixup,
  2444. .mode_set = dce_v8_0_crtc_mode_set,
  2445. .mode_set_base = dce_v8_0_crtc_set_base,
  2446. .mode_set_base_atomic = dce_v8_0_crtc_set_base_atomic,
  2447. .prepare = dce_v8_0_crtc_prepare,
  2448. .commit = dce_v8_0_crtc_commit,
  2449. .load_lut = dce_v8_0_crtc_load_lut,
  2450. .disable = dce_v8_0_crtc_disable,
  2451. };
  2452. static int dce_v8_0_crtc_init(struct amdgpu_device *adev, int index)
  2453. {
  2454. struct amdgpu_crtc *amdgpu_crtc;
  2455. int i;
  2456. amdgpu_crtc = kzalloc(sizeof(struct amdgpu_crtc) +
  2457. (AMDGPUFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  2458. if (amdgpu_crtc == NULL)
  2459. return -ENOMEM;
  2460. drm_crtc_init(adev->ddev, &amdgpu_crtc->base, &dce_v8_0_crtc_funcs);
  2461. drm_mode_crtc_set_gamma_size(&amdgpu_crtc->base, 256);
  2462. amdgpu_crtc->crtc_id = index;
  2463. adev->mode_info.crtcs[index] = amdgpu_crtc;
  2464. amdgpu_crtc->max_cursor_width = CIK_CURSOR_WIDTH;
  2465. amdgpu_crtc->max_cursor_height = CIK_CURSOR_HEIGHT;
  2466. adev->ddev->mode_config.cursor_width = amdgpu_crtc->max_cursor_width;
  2467. adev->ddev->mode_config.cursor_height = amdgpu_crtc->max_cursor_height;
  2468. for (i = 0; i < 256; i++) {
  2469. amdgpu_crtc->lut_r[i] = i << 2;
  2470. amdgpu_crtc->lut_g[i] = i << 2;
  2471. amdgpu_crtc->lut_b[i] = i << 2;
  2472. }
  2473. amdgpu_crtc->crtc_offset = crtc_offsets[amdgpu_crtc->crtc_id];
  2474. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  2475. amdgpu_crtc->adjusted_clock = 0;
  2476. amdgpu_crtc->encoder = NULL;
  2477. amdgpu_crtc->connector = NULL;
  2478. drm_crtc_helper_add(&amdgpu_crtc->base, &dce_v8_0_crtc_helper_funcs);
  2479. return 0;
  2480. }
  2481. static int dce_v8_0_early_init(void *handle)
  2482. {
  2483. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2484. adev->audio_endpt_rreg = &dce_v8_0_audio_endpt_rreg;
  2485. adev->audio_endpt_wreg = &dce_v8_0_audio_endpt_wreg;
  2486. dce_v8_0_set_display_funcs(adev);
  2487. dce_v8_0_set_irq_funcs(adev);
  2488. adev->mode_info.num_crtc = dce_v8_0_get_num_crtc(adev);
  2489. switch (adev->asic_type) {
  2490. case CHIP_BONAIRE:
  2491. case CHIP_HAWAII:
  2492. adev->mode_info.num_hpd = 6;
  2493. adev->mode_info.num_dig = 6;
  2494. break;
  2495. case CHIP_KAVERI:
  2496. adev->mode_info.num_hpd = 6;
  2497. adev->mode_info.num_dig = 7;
  2498. break;
  2499. case CHIP_KABINI:
  2500. case CHIP_MULLINS:
  2501. adev->mode_info.num_hpd = 6;
  2502. adev->mode_info.num_dig = 6; /* ? */
  2503. break;
  2504. default:
  2505. /* FIXME: not supported yet */
  2506. return -EINVAL;
  2507. }
  2508. return 0;
  2509. }
  2510. static int dce_v8_0_sw_init(void *handle)
  2511. {
  2512. int r, i;
  2513. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2514. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2515. r = amdgpu_irq_add_id(adev, i + 1, &adev->crtc_irq);
  2516. if (r)
  2517. return r;
  2518. }
  2519. for (i = 8; i < 20; i += 2) {
  2520. r = amdgpu_irq_add_id(adev, i, &adev->pageflip_irq);
  2521. if (r)
  2522. return r;
  2523. }
  2524. /* HPD hotplug */
  2525. r = amdgpu_irq_add_id(adev, 42, &adev->hpd_irq);
  2526. if (r)
  2527. return r;
  2528. adev->ddev->mode_config.funcs = &amdgpu_mode_funcs;
  2529. adev->ddev->mode_config.async_page_flip = true;
  2530. adev->ddev->mode_config.max_width = 16384;
  2531. adev->ddev->mode_config.max_height = 16384;
  2532. adev->ddev->mode_config.preferred_depth = 24;
  2533. adev->ddev->mode_config.prefer_shadow = 1;
  2534. adev->ddev->mode_config.fb_base = adev->mc.aper_base;
  2535. r = amdgpu_modeset_create_props(adev);
  2536. if (r)
  2537. return r;
  2538. adev->ddev->mode_config.max_width = 16384;
  2539. adev->ddev->mode_config.max_height = 16384;
  2540. /* allocate crtcs */
  2541. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2542. r = dce_v8_0_crtc_init(adev, i);
  2543. if (r)
  2544. return r;
  2545. }
  2546. if (amdgpu_atombios_get_connector_info_from_object_table(adev))
  2547. amdgpu_print_display_setup(adev->ddev);
  2548. else
  2549. return -EINVAL;
  2550. /* setup afmt */
  2551. r = dce_v8_0_afmt_init(adev);
  2552. if (r)
  2553. return r;
  2554. r = dce_v8_0_audio_init(adev);
  2555. if (r)
  2556. return r;
  2557. drm_kms_helper_poll_init(adev->ddev);
  2558. adev->mode_info.mode_config_initialized = true;
  2559. return 0;
  2560. }
  2561. static int dce_v8_0_sw_fini(void *handle)
  2562. {
  2563. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2564. kfree(adev->mode_info.bios_hardcoded_edid);
  2565. drm_kms_helper_poll_fini(adev->ddev);
  2566. dce_v8_0_audio_fini(adev);
  2567. dce_v8_0_afmt_fini(adev);
  2568. drm_mode_config_cleanup(adev->ddev);
  2569. adev->mode_info.mode_config_initialized = false;
  2570. return 0;
  2571. }
  2572. static int dce_v8_0_hw_init(void *handle)
  2573. {
  2574. int i;
  2575. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2576. /* init dig PHYs, disp eng pll */
  2577. amdgpu_atombios_encoder_init_dig(adev);
  2578. amdgpu_atombios_crtc_set_disp_eng_pll(adev, adev->clock.default_dispclk);
  2579. /* initialize hpd */
  2580. dce_v8_0_hpd_init(adev);
  2581. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  2582. dce_v8_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  2583. }
  2584. dce_v8_0_pageflip_interrupt_init(adev);
  2585. return 0;
  2586. }
  2587. static int dce_v8_0_hw_fini(void *handle)
  2588. {
  2589. int i;
  2590. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2591. dce_v8_0_hpd_fini(adev);
  2592. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  2593. dce_v8_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  2594. }
  2595. dce_v8_0_pageflip_interrupt_fini(adev);
  2596. return 0;
  2597. }
  2598. static int dce_v8_0_suspend(void *handle)
  2599. {
  2600. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2601. amdgpu_atombios_scratch_regs_save(adev);
  2602. return dce_v8_0_hw_fini(handle);
  2603. }
  2604. static int dce_v8_0_resume(void *handle)
  2605. {
  2606. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2607. int ret;
  2608. ret = dce_v8_0_hw_init(handle);
  2609. amdgpu_atombios_scratch_regs_restore(adev);
  2610. /* turn on the BL */
  2611. if (adev->mode_info.bl_encoder) {
  2612. u8 bl_level = amdgpu_display_backlight_get_level(adev,
  2613. adev->mode_info.bl_encoder);
  2614. amdgpu_display_backlight_set_level(adev, adev->mode_info.bl_encoder,
  2615. bl_level);
  2616. }
  2617. return ret;
  2618. }
  2619. static bool dce_v8_0_is_idle(void *handle)
  2620. {
  2621. return true;
  2622. }
  2623. static int dce_v8_0_wait_for_idle(void *handle)
  2624. {
  2625. return 0;
  2626. }
  2627. static int dce_v8_0_soft_reset(void *handle)
  2628. {
  2629. u32 srbm_soft_reset = 0, tmp;
  2630. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2631. if (dce_v8_0_is_display_hung(adev))
  2632. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_DC_MASK;
  2633. if (srbm_soft_reset) {
  2634. tmp = RREG32(mmSRBM_SOFT_RESET);
  2635. tmp |= srbm_soft_reset;
  2636. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  2637. WREG32(mmSRBM_SOFT_RESET, tmp);
  2638. tmp = RREG32(mmSRBM_SOFT_RESET);
  2639. udelay(50);
  2640. tmp &= ~srbm_soft_reset;
  2641. WREG32(mmSRBM_SOFT_RESET, tmp);
  2642. tmp = RREG32(mmSRBM_SOFT_RESET);
  2643. /* Wait a little for things to settle down */
  2644. udelay(50);
  2645. }
  2646. return 0;
  2647. }
  2648. static void dce_v8_0_set_crtc_vblank_interrupt_state(struct amdgpu_device *adev,
  2649. int crtc,
  2650. enum amdgpu_interrupt_state state)
  2651. {
  2652. u32 reg_block, lb_interrupt_mask;
  2653. if (crtc >= adev->mode_info.num_crtc) {
  2654. DRM_DEBUG("invalid crtc %d\n", crtc);
  2655. return;
  2656. }
  2657. switch (crtc) {
  2658. case 0:
  2659. reg_block = CRTC0_REGISTER_OFFSET;
  2660. break;
  2661. case 1:
  2662. reg_block = CRTC1_REGISTER_OFFSET;
  2663. break;
  2664. case 2:
  2665. reg_block = CRTC2_REGISTER_OFFSET;
  2666. break;
  2667. case 3:
  2668. reg_block = CRTC3_REGISTER_OFFSET;
  2669. break;
  2670. case 4:
  2671. reg_block = CRTC4_REGISTER_OFFSET;
  2672. break;
  2673. case 5:
  2674. reg_block = CRTC5_REGISTER_OFFSET;
  2675. break;
  2676. default:
  2677. DRM_DEBUG("invalid crtc %d\n", crtc);
  2678. return;
  2679. }
  2680. switch (state) {
  2681. case AMDGPU_IRQ_STATE_DISABLE:
  2682. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + reg_block);
  2683. lb_interrupt_mask &= ~LB_INTERRUPT_MASK__VBLANK_INTERRUPT_MASK_MASK;
  2684. WREG32(mmLB_INTERRUPT_MASK + reg_block, lb_interrupt_mask);
  2685. break;
  2686. case AMDGPU_IRQ_STATE_ENABLE:
  2687. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + reg_block);
  2688. lb_interrupt_mask |= LB_INTERRUPT_MASK__VBLANK_INTERRUPT_MASK_MASK;
  2689. WREG32(mmLB_INTERRUPT_MASK + reg_block, lb_interrupt_mask);
  2690. break;
  2691. default:
  2692. break;
  2693. }
  2694. }
  2695. static void dce_v8_0_set_crtc_vline_interrupt_state(struct amdgpu_device *adev,
  2696. int crtc,
  2697. enum amdgpu_interrupt_state state)
  2698. {
  2699. u32 reg_block, lb_interrupt_mask;
  2700. if (crtc >= adev->mode_info.num_crtc) {
  2701. DRM_DEBUG("invalid crtc %d\n", crtc);
  2702. return;
  2703. }
  2704. switch (crtc) {
  2705. case 0:
  2706. reg_block = CRTC0_REGISTER_OFFSET;
  2707. break;
  2708. case 1:
  2709. reg_block = CRTC1_REGISTER_OFFSET;
  2710. break;
  2711. case 2:
  2712. reg_block = CRTC2_REGISTER_OFFSET;
  2713. break;
  2714. case 3:
  2715. reg_block = CRTC3_REGISTER_OFFSET;
  2716. break;
  2717. case 4:
  2718. reg_block = CRTC4_REGISTER_OFFSET;
  2719. break;
  2720. case 5:
  2721. reg_block = CRTC5_REGISTER_OFFSET;
  2722. break;
  2723. default:
  2724. DRM_DEBUG("invalid crtc %d\n", crtc);
  2725. return;
  2726. }
  2727. switch (state) {
  2728. case AMDGPU_IRQ_STATE_DISABLE:
  2729. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + reg_block);
  2730. lb_interrupt_mask &= ~LB_INTERRUPT_MASK__VLINE_INTERRUPT_MASK_MASK;
  2731. WREG32(mmLB_INTERRUPT_MASK + reg_block, lb_interrupt_mask);
  2732. break;
  2733. case AMDGPU_IRQ_STATE_ENABLE:
  2734. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + reg_block);
  2735. lb_interrupt_mask |= LB_INTERRUPT_MASK__VLINE_INTERRUPT_MASK_MASK;
  2736. WREG32(mmLB_INTERRUPT_MASK + reg_block, lb_interrupt_mask);
  2737. break;
  2738. default:
  2739. break;
  2740. }
  2741. }
  2742. static int dce_v8_0_set_hpd_interrupt_state(struct amdgpu_device *adev,
  2743. struct amdgpu_irq_src *src,
  2744. unsigned type,
  2745. enum amdgpu_interrupt_state state)
  2746. {
  2747. u32 dc_hpd_int_cntl_reg, dc_hpd_int_cntl;
  2748. switch (type) {
  2749. case AMDGPU_HPD_1:
  2750. dc_hpd_int_cntl_reg = mmDC_HPD1_INT_CONTROL;
  2751. break;
  2752. case AMDGPU_HPD_2:
  2753. dc_hpd_int_cntl_reg = mmDC_HPD2_INT_CONTROL;
  2754. break;
  2755. case AMDGPU_HPD_3:
  2756. dc_hpd_int_cntl_reg = mmDC_HPD3_INT_CONTROL;
  2757. break;
  2758. case AMDGPU_HPD_4:
  2759. dc_hpd_int_cntl_reg = mmDC_HPD4_INT_CONTROL;
  2760. break;
  2761. case AMDGPU_HPD_5:
  2762. dc_hpd_int_cntl_reg = mmDC_HPD5_INT_CONTROL;
  2763. break;
  2764. case AMDGPU_HPD_6:
  2765. dc_hpd_int_cntl_reg = mmDC_HPD6_INT_CONTROL;
  2766. break;
  2767. default:
  2768. DRM_DEBUG("invalid hdp %d\n", type);
  2769. return 0;
  2770. }
  2771. switch (state) {
  2772. case AMDGPU_IRQ_STATE_DISABLE:
  2773. dc_hpd_int_cntl = RREG32(dc_hpd_int_cntl_reg);
  2774. dc_hpd_int_cntl &= ~DC_HPD1_INT_CONTROL__DC_HPD1_INT_EN_MASK;
  2775. WREG32(dc_hpd_int_cntl_reg, dc_hpd_int_cntl);
  2776. break;
  2777. case AMDGPU_IRQ_STATE_ENABLE:
  2778. dc_hpd_int_cntl = RREG32(dc_hpd_int_cntl_reg);
  2779. dc_hpd_int_cntl |= DC_HPD1_INT_CONTROL__DC_HPD1_INT_EN_MASK;
  2780. WREG32(dc_hpd_int_cntl_reg, dc_hpd_int_cntl);
  2781. break;
  2782. default:
  2783. break;
  2784. }
  2785. return 0;
  2786. }
  2787. static int dce_v8_0_set_crtc_interrupt_state(struct amdgpu_device *adev,
  2788. struct amdgpu_irq_src *src,
  2789. unsigned type,
  2790. enum amdgpu_interrupt_state state)
  2791. {
  2792. switch (type) {
  2793. case AMDGPU_CRTC_IRQ_VBLANK1:
  2794. dce_v8_0_set_crtc_vblank_interrupt_state(adev, 0, state);
  2795. break;
  2796. case AMDGPU_CRTC_IRQ_VBLANK2:
  2797. dce_v8_0_set_crtc_vblank_interrupt_state(adev, 1, state);
  2798. break;
  2799. case AMDGPU_CRTC_IRQ_VBLANK3:
  2800. dce_v8_0_set_crtc_vblank_interrupt_state(adev, 2, state);
  2801. break;
  2802. case AMDGPU_CRTC_IRQ_VBLANK4:
  2803. dce_v8_0_set_crtc_vblank_interrupt_state(adev, 3, state);
  2804. break;
  2805. case AMDGPU_CRTC_IRQ_VBLANK5:
  2806. dce_v8_0_set_crtc_vblank_interrupt_state(adev, 4, state);
  2807. break;
  2808. case AMDGPU_CRTC_IRQ_VBLANK6:
  2809. dce_v8_0_set_crtc_vblank_interrupt_state(adev, 5, state);
  2810. break;
  2811. case AMDGPU_CRTC_IRQ_VLINE1:
  2812. dce_v8_0_set_crtc_vline_interrupt_state(adev, 0, state);
  2813. break;
  2814. case AMDGPU_CRTC_IRQ_VLINE2:
  2815. dce_v8_0_set_crtc_vline_interrupt_state(adev, 1, state);
  2816. break;
  2817. case AMDGPU_CRTC_IRQ_VLINE3:
  2818. dce_v8_0_set_crtc_vline_interrupt_state(adev, 2, state);
  2819. break;
  2820. case AMDGPU_CRTC_IRQ_VLINE4:
  2821. dce_v8_0_set_crtc_vline_interrupt_state(adev, 3, state);
  2822. break;
  2823. case AMDGPU_CRTC_IRQ_VLINE5:
  2824. dce_v8_0_set_crtc_vline_interrupt_state(adev, 4, state);
  2825. break;
  2826. case AMDGPU_CRTC_IRQ_VLINE6:
  2827. dce_v8_0_set_crtc_vline_interrupt_state(adev, 5, state);
  2828. break;
  2829. default:
  2830. break;
  2831. }
  2832. return 0;
  2833. }
  2834. static int dce_v8_0_crtc_irq(struct amdgpu_device *adev,
  2835. struct amdgpu_irq_src *source,
  2836. struct amdgpu_iv_entry *entry)
  2837. {
  2838. unsigned crtc = entry->src_id - 1;
  2839. uint32_t disp_int = RREG32(interrupt_status_offsets[crtc].reg);
  2840. unsigned irq_type = amdgpu_crtc_idx_to_irq_type(adev, crtc);
  2841. switch (entry->src_data) {
  2842. case 0: /* vblank */
  2843. if (disp_int & interrupt_status_offsets[crtc].vblank)
  2844. WREG32(mmLB_VBLANK_STATUS + crtc_offsets[crtc], LB_VBLANK_STATUS__VBLANK_ACK_MASK);
  2845. else
  2846. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  2847. if (amdgpu_irq_enabled(adev, source, irq_type)) {
  2848. drm_handle_vblank(adev->ddev, crtc);
  2849. }
  2850. DRM_DEBUG("IH: D%d vblank\n", crtc + 1);
  2851. break;
  2852. case 1: /* vline */
  2853. if (disp_int & interrupt_status_offsets[crtc].vline)
  2854. WREG32(mmLB_VLINE_STATUS + crtc_offsets[crtc], LB_VLINE_STATUS__VLINE_ACK_MASK);
  2855. else
  2856. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  2857. DRM_DEBUG("IH: D%d vline\n", crtc + 1);
  2858. break;
  2859. default:
  2860. DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data);
  2861. break;
  2862. }
  2863. return 0;
  2864. }
  2865. static int dce_v8_0_set_pageflip_interrupt_state(struct amdgpu_device *adev,
  2866. struct amdgpu_irq_src *src,
  2867. unsigned type,
  2868. enum amdgpu_interrupt_state state)
  2869. {
  2870. u32 reg;
  2871. if (type >= adev->mode_info.num_crtc) {
  2872. DRM_ERROR("invalid pageflip crtc %d\n", type);
  2873. return -EINVAL;
  2874. }
  2875. reg = RREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type]);
  2876. if (state == AMDGPU_IRQ_STATE_DISABLE)
  2877. WREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type],
  2878. reg & ~GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
  2879. else
  2880. WREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type],
  2881. reg | GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
  2882. return 0;
  2883. }
  2884. static int dce_v8_0_pageflip_irq(struct amdgpu_device *adev,
  2885. struct amdgpu_irq_src *source,
  2886. struct amdgpu_iv_entry *entry)
  2887. {
  2888. unsigned long flags;
  2889. unsigned crtc_id;
  2890. struct amdgpu_crtc *amdgpu_crtc;
  2891. struct amdgpu_flip_work *works;
  2892. crtc_id = (entry->src_id - 8) >> 1;
  2893. amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  2894. if (crtc_id >= adev->mode_info.num_crtc) {
  2895. DRM_ERROR("invalid pageflip crtc %d\n", crtc_id);
  2896. return -EINVAL;
  2897. }
  2898. if (RREG32(mmGRPH_INTERRUPT_STATUS + crtc_offsets[crtc_id]) &
  2899. GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_OCCURRED_MASK)
  2900. WREG32(mmGRPH_INTERRUPT_STATUS + crtc_offsets[crtc_id],
  2901. GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_CLEAR_MASK);
  2902. /* IRQ could occur when in initial stage */
  2903. if (amdgpu_crtc == NULL)
  2904. return 0;
  2905. spin_lock_irqsave(&adev->ddev->event_lock, flags);
  2906. works = amdgpu_crtc->pflip_works;
  2907. if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED){
  2908. DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d != "
  2909. "AMDGPU_FLIP_SUBMITTED(%d)\n",
  2910. amdgpu_crtc->pflip_status,
  2911. AMDGPU_FLIP_SUBMITTED);
  2912. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  2913. return 0;
  2914. }
  2915. /* page flip completed. clean up */
  2916. amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
  2917. amdgpu_crtc->pflip_works = NULL;
  2918. /* wakeup usersapce */
  2919. if (works->event)
  2920. drm_crtc_send_vblank_event(&amdgpu_crtc->base, works->event);
  2921. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  2922. drm_crtc_vblank_put(&amdgpu_crtc->base);
  2923. schedule_work(&works->unpin_work);
  2924. return 0;
  2925. }
  2926. static int dce_v8_0_hpd_irq(struct amdgpu_device *adev,
  2927. struct amdgpu_irq_src *source,
  2928. struct amdgpu_iv_entry *entry)
  2929. {
  2930. uint32_t disp_int, mask, int_control, tmp;
  2931. unsigned hpd;
  2932. if (entry->src_data >= adev->mode_info.num_hpd) {
  2933. DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data);
  2934. return 0;
  2935. }
  2936. hpd = entry->src_data;
  2937. disp_int = RREG32(interrupt_status_offsets[hpd].reg);
  2938. mask = interrupt_status_offsets[hpd].hpd;
  2939. int_control = hpd_int_control_offsets[hpd];
  2940. if (disp_int & mask) {
  2941. tmp = RREG32(int_control);
  2942. tmp |= DC_HPD1_INT_CONTROL__DC_HPD1_INT_ACK_MASK;
  2943. WREG32(int_control, tmp);
  2944. schedule_work(&adev->hotplug_work);
  2945. DRM_DEBUG("IH: HPD%d\n", hpd + 1);
  2946. }
  2947. return 0;
  2948. }
  2949. static int dce_v8_0_set_clockgating_state(void *handle,
  2950. enum amd_clockgating_state state)
  2951. {
  2952. return 0;
  2953. }
  2954. static int dce_v8_0_set_powergating_state(void *handle,
  2955. enum amd_powergating_state state)
  2956. {
  2957. return 0;
  2958. }
  2959. const struct amd_ip_funcs dce_v8_0_ip_funcs = {
  2960. .name = "dce_v8_0",
  2961. .early_init = dce_v8_0_early_init,
  2962. .late_init = NULL,
  2963. .sw_init = dce_v8_0_sw_init,
  2964. .sw_fini = dce_v8_0_sw_fini,
  2965. .hw_init = dce_v8_0_hw_init,
  2966. .hw_fini = dce_v8_0_hw_fini,
  2967. .suspend = dce_v8_0_suspend,
  2968. .resume = dce_v8_0_resume,
  2969. .is_idle = dce_v8_0_is_idle,
  2970. .wait_for_idle = dce_v8_0_wait_for_idle,
  2971. .soft_reset = dce_v8_0_soft_reset,
  2972. .set_clockgating_state = dce_v8_0_set_clockgating_state,
  2973. .set_powergating_state = dce_v8_0_set_powergating_state,
  2974. };
  2975. static void
  2976. dce_v8_0_encoder_mode_set(struct drm_encoder *encoder,
  2977. struct drm_display_mode *mode,
  2978. struct drm_display_mode *adjusted_mode)
  2979. {
  2980. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2981. amdgpu_encoder->pixel_clock = adjusted_mode->clock;
  2982. /* need to call this here rather than in prepare() since we need some crtc info */
  2983. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  2984. /* set scaler clears this on some chips */
  2985. dce_v8_0_set_interleave(encoder->crtc, mode);
  2986. if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  2987. dce_v8_0_afmt_enable(encoder, true);
  2988. dce_v8_0_afmt_setmode(encoder, adjusted_mode);
  2989. }
  2990. }
  2991. static void dce_v8_0_encoder_prepare(struct drm_encoder *encoder)
  2992. {
  2993. struct amdgpu_device *adev = encoder->dev->dev_private;
  2994. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2995. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  2996. if ((amdgpu_encoder->active_device &
  2997. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  2998. (amdgpu_encoder_get_dp_bridge_encoder_id(encoder) !=
  2999. ENCODER_OBJECT_ID_NONE)) {
  3000. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  3001. if (dig) {
  3002. dig->dig_encoder = dce_v8_0_pick_dig_encoder(encoder);
  3003. if (amdgpu_encoder->active_device & ATOM_DEVICE_DFP_SUPPORT)
  3004. dig->afmt = adev->mode_info.afmt[dig->dig_encoder];
  3005. }
  3006. }
  3007. amdgpu_atombios_scratch_regs_lock(adev, true);
  3008. if (connector) {
  3009. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  3010. /* select the clock/data port if it uses a router */
  3011. if (amdgpu_connector->router.cd_valid)
  3012. amdgpu_i2c_router_select_cd_port(amdgpu_connector);
  3013. /* turn eDP panel on for mode set */
  3014. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  3015. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  3016. ATOM_TRANSMITTER_ACTION_POWER_ON);
  3017. }
  3018. /* this is needed for the pll/ss setup to work correctly in some cases */
  3019. amdgpu_atombios_encoder_set_crtc_source(encoder);
  3020. /* set up the FMT blocks */
  3021. dce_v8_0_program_fmt(encoder);
  3022. }
  3023. static void dce_v8_0_encoder_commit(struct drm_encoder *encoder)
  3024. {
  3025. struct drm_device *dev = encoder->dev;
  3026. struct amdgpu_device *adev = dev->dev_private;
  3027. /* need to call this here as we need the crtc set up */
  3028. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  3029. amdgpu_atombios_scratch_regs_lock(adev, false);
  3030. }
  3031. static void dce_v8_0_encoder_disable(struct drm_encoder *encoder)
  3032. {
  3033. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3034. struct amdgpu_encoder_atom_dig *dig;
  3035. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  3036. if (amdgpu_atombios_encoder_is_digital(encoder)) {
  3037. if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  3038. dce_v8_0_afmt_enable(encoder, false);
  3039. dig = amdgpu_encoder->enc_priv;
  3040. dig->dig_encoder = -1;
  3041. }
  3042. amdgpu_encoder->active_device = 0;
  3043. }
  3044. /* these are handled by the primary encoders */
  3045. static void dce_v8_0_ext_prepare(struct drm_encoder *encoder)
  3046. {
  3047. }
  3048. static void dce_v8_0_ext_commit(struct drm_encoder *encoder)
  3049. {
  3050. }
  3051. static void
  3052. dce_v8_0_ext_mode_set(struct drm_encoder *encoder,
  3053. struct drm_display_mode *mode,
  3054. struct drm_display_mode *adjusted_mode)
  3055. {
  3056. }
  3057. static void dce_v8_0_ext_disable(struct drm_encoder *encoder)
  3058. {
  3059. }
  3060. static void
  3061. dce_v8_0_ext_dpms(struct drm_encoder *encoder, int mode)
  3062. {
  3063. }
  3064. static const struct drm_encoder_helper_funcs dce_v8_0_ext_helper_funcs = {
  3065. .dpms = dce_v8_0_ext_dpms,
  3066. .prepare = dce_v8_0_ext_prepare,
  3067. .mode_set = dce_v8_0_ext_mode_set,
  3068. .commit = dce_v8_0_ext_commit,
  3069. .disable = dce_v8_0_ext_disable,
  3070. /* no detect for TMDS/LVDS yet */
  3071. };
  3072. static const struct drm_encoder_helper_funcs dce_v8_0_dig_helper_funcs = {
  3073. .dpms = amdgpu_atombios_encoder_dpms,
  3074. .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
  3075. .prepare = dce_v8_0_encoder_prepare,
  3076. .mode_set = dce_v8_0_encoder_mode_set,
  3077. .commit = dce_v8_0_encoder_commit,
  3078. .disable = dce_v8_0_encoder_disable,
  3079. .detect = amdgpu_atombios_encoder_dig_detect,
  3080. };
  3081. static const struct drm_encoder_helper_funcs dce_v8_0_dac_helper_funcs = {
  3082. .dpms = amdgpu_atombios_encoder_dpms,
  3083. .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
  3084. .prepare = dce_v8_0_encoder_prepare,
  3085. .mode_set = dce_v8_0_encoder_mode_set,
  3086. .commit = dce_v8_0_encoder_commit,
  3087. .detect = amdgpu_atombios_encoder_dac_detect,
  3088. };
  3089. static void dce_v8_0_encoder_destroy(struct drm_encoder *encoder)
  3090. {
  3091. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3092. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  3093. amdgpu_atombios_encoder_fini_backlight(amdgpu_encoder);
  3094. kfree(amdgpu_encoder->enc_priv);
  3095. drm_encoder_cleanup(encoder);
  3096. kfree(amdgpu_encoder);
  3097. }
  3098. static const struct drm_encoder_funcs dce_v8_0_encoder_funcs = {
  3099. .destroy = dce_v8_0_encoder_destroy,
  3100. };
  3101. static void dce_v8_0_encoder_add(struct amdgpu_device *adev,
  3102. uint32_t encoder_enum,
  3103. uint32_t supported_device,
  3104. u16 caps)
  3105. {
  3106. struct drm_device *dev = adev->ddev;
  3107. struct drm_encoder *encoder;
  3108. struct amdgpu_encoder *amdgpu_encoder;
  3109. /* see if we already added it */
  3110. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3111. amdgpu_encoder = to_amdgpu_encoder(encoder);
  3112. if (amdgpu_encoder->encoder_enum == encoder_enum) {
  3113. amdgpu_encoder->devices |= supported_device;
  3114. return;
  3115. }
  3116. }
  3117. /* add a new one */
  3118. amdgpu_encoder = kzalloc(sizeof(struct amdgpu_encoder), GFP_KERNEL);
  3119. if (!amdgpu_encoder)
  3120. return;
  3121. encoder = &amdgpu_encoder->base;
  3122. switch (adev->mode_info.num_crtc) {
  3123. case 1:
  3124. encoder->possible_crtcs = 0x1;
  3125. break;
  3126. case 2:
  3127. default:
  3128. encoder->possible_crtcs = 0x3;
  3129. break;
  3130. case 4:
  3131. encoder->possible_crtcs = 0xf;
  3132. break;
  3133. case 6:
  3134. encoder->possible_crtcs = 0x3f;
  3135. break;
  3136. }
  3137. amdgpu_encoder->enc_priv = NULL;
  3138. amdgpu_encoder->encoder_enum = encoder_enum;
  3139. amdgpu_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  3140. amdgpu_encoder->devices = supported_device;
  3141. amdgpu_encoder->rmx_type = RMX_OFF;
  3142. amdgpu_encoder->underscan_type = UNDERSCAN_OFF;
  3143. amdgpu_encoder->is_ext_encoder = false;
  3144. amdgpu_encoder->caps = caps;
  3145. switch (amdgpu_encoder->encoder_id) {
  3146. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  3147. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  3148. drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
  3149. DRM_MODE_ENCODER_DAC, NULL);
  3150. drm_encoder_helper_add(encoder, &dce_v8_0_dac_helper_funcs);
  3151. break;
  3152. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  3153. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  3154. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  3155. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  3156. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  3157. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  3158. amdgpu_encoder->rmx_type = RMX_FULL;
  3159. drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
  3160. DRM_MODE_ENCODER_LVDS, NULL);
  3161. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_lcd_info(amdgpu_encoder);
  3162. } else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  3163. drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
  3164. DRM_MODE_ENCODER_DAC, NULL);
  3165. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
  3166. } else {
  3167. drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
  3168. DRM_MODE_ENCODER_TMDS, NULL);
  3169. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
  3170. }
  3171. drm_encoder_helper_add(encoder, &dce_v8_0_dig_helper_funcs);
  3172. break;
  3173. case ENCODER_OBJECT_ID_SI170B:
  3174. case ENCODER_OBJECT_ID_CH7303:
  3175. case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
  3176. case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
  3177. case ENCODER_OBJECT_ID_TITFP513:
  3178. case ENCODER_OBJECT_ID_VT1623:
  3179. case ENCODER_OBJECT_ID_HDMI_SI1930:
  3180. case ENCODER_OBJECT_ID_TRAVIS:
  3181. case ENCODER_OBJECT_ID_NUTMEG:
  3182. /* these are handled by the primary encoders */
  3183. amdgpu_encoder->is_ext_encoder = true;
  3184. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  3185. drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
  3186. DRM_MODE_ENCODER_LVDS, NULL);
  3187. else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  3188. drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
  3189. DRM_MODE_ENCODER_DAC, NULL);
  3190. else
  3191. drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
  3192. DRM_MODE_ENCODER_TMDS, NULL);
  3193. drm_encoder_helper_add(encoder, &dce_v8_0_ext_helper_funcs);
  3194. break;
  3195. }
  3196. }
  3197. static const struct amdgpu_display_funcs dce_v8_0_display_funcs = {
  3198. .set_vga_render_state = &dce_v8_0_set_vga_render_state,
  3199. .bandwidth_update = &dce_v8_0_bandwidth_update,
  3200. .vblank_get_counter = &dce_v8_0_vblank_get_counter,
  3201. .vblank_wait = &dce_v8_0_vblank_wait,
  3202. .is_display_hung = &dce_v8_0_is_display_hung,
  3203. .backlight_set_level = &amdgpu_atombios_encoder_set_backlight_level,
  3204. .backlight_get_level = &amdgpu_atombios_encoder_get_backlight_level,
  3205. .hpd_sense = &dce_v8_0_hpd_sense,
  3206. .hpd_set_polarity = &dce_v8_0_hpd_set_polarity,
  3207. .hpd_get_gpio_reg = &dce_v8_0_hpd_get_gpio_reg,
  3208. .page_flip = &dce_v8_0_page_flip,
  3209. .page_flip_get_scanoutpos = &dce_v8_0_crtc_get_scanoutpos,
  3210. .add_encoder = &dce_v8_0_encoder_add,
  3211. .add_connector = &amdgpu_connector_add,
  3212. .stop_mc_access = &dce_v8_0_stop_mc_access,
  3213. .resume_mc_access = &dce_v8_0_resume_mc_access,
  3214. };
  3215. static void dce_v8_0_set_display_funcs(struct amdgpu_device *adev)
  3216. {
  3217. if (adev->mode_info.funcs == NULL)
  3218. adev->mode_info.funcs = &dce_v8_0_display_funcs;
  3219. }
  3220. static const struct amdgpu_irq_src_funcs dce_v8_0_crtc_irq_funcs = {
  3221. .set = dce_v8_0_set_crtc_interrupt_state,
  3222. .process = dce_v8_0_crtc_irq,
  3223. };
  3224. static const struct amdgpu_irq_src_funcs dce_v8_0_pageflip_irq_funcs = {
  3225. .set = dce_v8_0_set_pageflip_interrupt_state,
  3226. .process = dce_v8_0_pageflip_irq,
  3227. };
  3228. static const struct amdgpu_irq_src_funcs dce_v8_0_hpd_irq_funcs = {
  3229. .set = dce_v8_0_set_hpd_interrupt_state,
  3230. .process = dce_v8_0_hpd_irq,
  3231. };
  3232. static void dce_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  3233. {
  3234. adev->crtc_irq.num_types = AMDGPU_CRTC_IRQ_LAST;
  3235. adev->crtc_irq.funcs = &dce_v8_0_crtc_irq_funcs;
  3236. adev->pageflip_irq.num_types = AMDGPU_PAGEFLIP_IRQ_LAST;
  3237. adev->pageflip_irq.funcs = &dce_v8_0_pageflip_irq_funcs;
  3238. adev->hpd_irq.num_types = AMDGPU_HPD_LAST;
  3239. adev->hpd_irq.funcs = &dce_v8_0_hpd_irq_funcs;
  3240. }