cz_dpm.c 59 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <linux/seq_file.h>
  25. #include "drmP.h"
  26. #include "amdgpu.h"
  27. #include "amdgpu_pm.h"
  28. #include "amdgpu_atombios.h"
  29. #include "vid.h"
  30. #include "vi_dpm.h"
  31. #include "amdgpu_dpm.h"
  32. #include "cz_dpm.h"
  33. #include "cz_ppsmc.h"
  34. #include "atom.h"
  35. #include "smu/smu_8_0_d.h"
  36. #include "smu/smu_8_0_sh_mask.h"
  37. #include "gca/gfx_8_0_d.h"
  38. #include "gca/gfx_8_0_sh_mask.h"
  39. #include "gmc/gmc_8_1_d.h"
  40. #include "bif/bif_5_1_d.h"
  41. #include "gfx_v8_0.h"
  42. static void cz_dpm_powergate_uvd(struct amdgpu_device *adev, bool gate);
  43. static void cz_dpm_powergate_vce(struct amdgpu_device *adev, bool gate);
  44. static struct cz_ps *cz_get_ps(struct amdgpu_ps *rps)
  45. {
  46. struct cz_ps *ps = rps->ps_priv;
  47. return ps;
  48. }
  49. static struct cz_power_info *cz_get_pi(struct amdgpu_device *adev)
  50. {
  51. struct cz_power_info *pi = adev->pm.dpm.priv;
  52. return pi;
  53. }
  54. static uint16_t cz_convert_8bit_index_to_voltage(struct amdgpu_device *adev,
  55. uint16_t voltage)
  56. {
  57. uint16_t tmp = 6200 - voltage * 25;
  58. return tmp;
  59. }
  60. static void cz_construct_max_power_limits_table(struct amdgpu_device *adev,
  61. struct amdgpu_clock_and_voltage_limits *table)
  62. {
  63. struct cz_power_info *pi = cz_get_pi(adev);
  64. struct amdgpu_clock_voltage_dependency_table *dep_table =
  65. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  66. if (dep_table->count > 0) {
  67. table->sclk = dep_table->entries[dep_table->count - 1].clk;
  68. table->vddc = cz_convert_8bit_index_to_voltage(adev,
  69. dep_table->entries[dep_table->count - 1].v);
  70. }
  71. table->mclk = pi->sys_info.nbp_memory_clock[0];
  72. }
  73. union igp_info {
  74. struct _ATOM_INTEGRATED_SYSTEM_INFO info;
  75. struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_7 info_7;
  76. struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_8 info_8;
  77. struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_9 info_9;
  78. };
  79. static int cz_parse_sys_info_table(struct amdgpu_device *adev)
  80. {
  81. struct cz_power_info *pi = cz_get_pi(adev);
  82. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  83. int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
  84. union igp_info *igp_info;
  85. u8 frev, crev;
  86. u16 data_offset;
  87. int i = 0;
  88. if (amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
  89. &frev, &crev, &data_offset)) {
  90. igp_info = (union igp_info *)(mode_info->atom_context->bios +
  91. data_offset);
  92. if (crev != 9) {
  93. DRM_ERROR("Unsupported IGP table: %d %d\n", frev, crev);
  94. return -EINVAL;
  95. }
  96. pi->sys_info.bootup_sclk =
  97. le32_to_cpu(igp_info->info_9.ulBootUpEngineClock);
  98. pi->sys_info.bootup_uma_clk =
  99. le32_to_cpu(igp_info->info_9.ulBootUpUMAClock);
  100. pi->sys_info.dentist_vco_freq =
  101. le32_to_cpu(igp_info->info_9.ulDentistVCOFreq);
  102. pi->sys_info.bootup_nb_voltage_index =
  103. le16_to_cpu(igp_info->info_9.usBootUpNBVoltage);
  104. if (igp_info->info_9.ucHtcTmpLmt == 0)
  105. pi->sys_info.htc_tmp_lmt = 203;
  106. else
  107. pi->sys_info.htc_tmp_lmt = igp_info->info_9.ucHtcTmpLmt;
  108. if (igp_info->info_9.ucHtcHystLmt == 0)
  109. pi->sys_info.htc_hyst_lmt = 5;
  110. else
  111. pi->sys_info.htc_hyst_lmt = igp_info->info_9.ucHtcHystLmt;
  112. if (pi->sys_info.htc_tmp_lmt <= pi->sys_info.htc_hyst_lmt) {
  113. DRM_ERROR("The htcTmpLmt should be larger than htcHystLmt.\n");
  114. return -EINVAL;
  115. }
  116. if (le32_to_cpu(igp_info->info_9.ulSystemConfig) & (1 << 3) &&
  117. pi->enable_nb_ps_policy)
  118. pi->sys_info.nb_dpm_enable = true;
  119. else
  120. pi->sys_info.nb_dpm_enable = false;
  121. for (i = 0; i < CZ_NUM_NBPSTATES; i++) {
  122. if (i < CZ_NUM_NBPMEMORY_CLOCK)
  123. pi->sys_info.nbp_memory_clock[i] =
  124. le32_to_cpu(igp_info->info_9.ulNbpStateMemclkFreq[i]);
  125. pi->sys_info.nbp_n_clock[i] =
  126. le32_to_cpu(igp_info->info_9.ulNbpStateNClkFreq[i]);
  127. }
  128. for (i = 0; i < CZ_MAX_DISPLAY_CLOCK_LEVEL; i++)
  129. pi->sys_info.display_clock[i] =
  130. le32_to_cpu(igp_info->info_9.sDispClkVoltageMapping[i].ulMaximumSupportedCLK);
  131. for (i = 0; i < CZ_NUM_NBPSTATES; i++)
  132. pi->sys_info.nbp_voltage_index[i] =
  133. le32_to_cpu(igp_info->info_9.usNBPStateVoltage[i]);
  134. if (le32_to_cpu(igp_info->info_9.ulGPUCapInfo) &
  135. SYS_INFO_GPUCAPS__ENABEL_DFS_BYPASS)
  136. pi->caps_enable_dfs_bypass = true;
  137. pi->sys_info.uma_channel_number =
  138. igp_info->info_9.ucUMAChannelNumber;
  139. cz_construct_max_power_limits_table(adev,
  140. &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac);
  141. }
  142. return 0;
  143. }
  144. static void cz_patch_voltage_values(struct amdgpu_device *adev)
  145. {
  146. int i;
  147. struct amdgpu_uvd_clock_voltage_dependency_table *uvd_table =
  148. &adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
  149. struct amdgpu_vce_clock_voltage_dependency_table *vce_table =
  150. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  151. struct amdgpu_clock_voltage_dependency_table *acp_table =
  152. &adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table;
  153. if (uvd_table->count) {
  154. for (i = 0; i < uvd_table->count; i++)
  155. uvd_table->entries[i].v =
  156. cz_convert_8bit_index_to_voltage(adev,
  157. uvd_table->entries[i].v);
  158. }
  159. if (vce_table->count) {
  160. for (i = 0; i < vce_table->count; i++)
  161. vce_table->entries[i].v =
  162. cz_convert_8bit_index_to_voltage(adev,
  163. vce_table->entries[i].v);
  164. }
  165. if (acp_table->count) {
  166. for (i = 0; i < acp_table->count; i++)
  167. acp_table->entries[i].v =
  168. cz_convert_8bit_index_to_voltage(adev,
  169. acp_table->entries[i].v);
  170. }
  171. }
  172. static void cz_construct_boot_state(struct amdgpu_device *adev)
  173. {
  174. struct cz_power_info *pi = cz_get_pi(adev);
  175. pi->boot_pl.sclk = pi->sys_info.bootup_sclk;
  176. pi->boot_pl.vddc_index = pi->sys_info.bootup_nb_voltage_index;
  177. pi->boot_pl.ds_divider_index = 0;
  178. pi->boot_pl.ss_divider_index = 0;
  179. pi->boot_pl.allow_gnb_slow = 1;
  180. pi->boot_pl.force_nbp_state = 0;
  181. pi->boot_pl.display_wm = 0;
  182. pi->boot_pl.vce_wm = 0;
  183. }
  184. static void cz_patch_boot_state(struct amdgpu_device *adev,
  185. struct cz_ps *ps)
  186. {
  187. struct cz_power_info *pi = cz_get_pi(adev);
  188. ps->num_levels = 1;
  189. ps->levels[0] = pi->boot_pl;
  190. }
  191. union pplib_clock_info {
  192. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  193. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  194. struct _ATOM_PPLIB_CZ_CLOCK_INFO carrizo;
  195. };
  196. static void cz_parse_pplib_clock_info(struct amdgpu_device *adev,
  197. struct amdgpu_ps *rps, int index,
  198. union pplib_clock_info *clock_info)
  199. {
  200. struct cz_power_info *pi = cz_get_pi(adev);
  201. struct cz_ps *ps = cz_get_ps(rps);
  202. struct cz_pl *pl = &ps->levels[index];
  203. struct amdgpu_clock_voltage_dependency_table *table =
  204. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  205. pl->sclk = table->entries[clock_info->carrizo.index].clk;
  206. pl->vddc_index = table->entries[clock_info->carrizo.index].v;
  207. ps->num_levels = index + 1;
  208. if (pi->caps_sclk_ds) {
  209. pl->ds_divider_index = 5;
  210. pl->ss_divider_index = 5;
  211. }
  212. }
  213. static void cz_parse_pplib_non_clock_info(struct amdgpu_device *adev,
  214. struct amdgpu_ps *rps,
  215. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
  216. u8 table_rev)
  217. {
  218. struct cz_ps *ps = cz_get_ps(rps);
  219. rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  220. rps->class = le16_to_cpu(non_clock_info->usClassification);
  221. rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
  222. if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
  223. rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
  224. rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
  225. } else {
  226. rps->vclk = 0;
  227. rps->dclk = 0;
  228. }
  229. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  230. adev->pm.dpm.boot_ps = rps;
  231. cz_patch_boot_state(adev, ps);
  232. }
  233. if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  234. adev->pm.dpm.uvd_ps = rps;
  235. }
  236. union power_info {
  237. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  238. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  239. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  240. struct _ATOM_PPLIB_POWERPLAYTABLE4 pplib4;
  241. struct _ATOM_PPLIB_POWERPLAYTABLE5 pplib5;
  242. };
  243. union pplib_power_state {
  244. struct _ATOM_PPLIB_STATE v1;
  245. struct _ATOM_PPLIB_STATE_V2 v2;
  246. };
  247. static int cz_parse_power_table(struct amdgpu_device *adev)
  248. {
  249. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  250. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  251. union pplib_power_state *power_state;
  252. int i, j, k, non_clock_array_index, clock_array_index;
  253. union pplib_clock_info *clock_info;
  254. struct _StateArray *state_array;
  255. struct _ClockInfoArray *clock_info_array;
  256. struct _NonClockInfoArray *non_clock_info_array;
  257. union power_info *power_info;
  258. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  259. u16 data_offset;
  260. u8 frev, crev;
  261. u8 *power_state_offset;
  262. struct cz_ps *ps;
  263. if (!amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
  264. &frev, &crev, &data_offset))
  265. return -EINVAL;
  266. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  267. state_array = (struct _StateArray *)
  268. (mode_info->atom_context->bios + data_offset +
  269. le16_to_cpu(power_info->pplib.usStateArrayOffset));
  270. clock_info_array = (struct _ClockInfoArray *)
  271. (mode_info->atom_context->bios + data_offset +
  272. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
  273. non_clock_info_array = (struct _NonClockInfoArray *)
  274. (mode_info->atom_context->bios + data_offset +
  275. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
  276. adev->pm.dpm.ps = kzalloc(sizeof(struct amdgpu_ps) *
  277. state_array->ucNumEntries, GFP_KERNEL);
  278. if (!adev->pm.dpm.ps)
  279. return -ENOMEM;
  280. power_state_offset = (u8 *)state_array->states;
  281. adev->pm.dpm.platform_caps =
  282. le32_to_cpu(power_info->pplib.ulPlatformCaps);
  283. adev->pm.dpm.backbias_response_time =
  284. le16_to_cpu(power_info->pplib.usBackbiasTime);
  285. adev->pm.dpm.voltage_response_time =
  286. le16_to_cpu(power_info->pplib.usVoltageTime);
  287. for (i = 0; i < state_array->ucNumEntries; i++) {
  288. power_state = (union pplib_power_state *)power_state_offset;
  289. non_clock_array_index = power_state->v2.nonClockInfoIndex;
  290. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  291. &non_clock_info_array->nonClockInfo[non_clock_array_index];
  292. ps = kzalloc(sizeof(struct cz_ps), GFP_KERNEL);
  293. if (ps == NULL) {
  294. kfree(adev->pm.dpm.ps);
  295. return -ENOMEM;
  296. }
  297. adev->pm.dpm.ps[i].ps_priv = ps;
  298. k = 0;
  299. for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
  300. clock_array_index = power_state->v2.clockInfoIndex[j];
  301. if (clock_array_index >= clock_info_array->ucNumEntries)
  302. continue;
  303. if (k >= CZ_MAX_HARDWARE_POWERLEVELS)
  304. break;
  305. clock_info = (union pplib_clock_info *)
  306. &clock_info_array->clockInfo[clock_array_index *
  307. clock_info_array->ucEntrySize];
  308. cz_parse_pplib_clock_info(adev, &adev->pm.dpm.ps[i],
  309. k, clock_info);
  310. k++;
  311. }
  312. cz_parse_pplib_non_clock_info(adev, &adev->pm.dpm.ps[i],
  313. non_clock_info,
  314. non_clock_info_array->ucEntrySize);
  315. power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
  316. }
  317. adev->pm.dpm.num_ps = state_array->ucNumEntries;
  318. return 0;
  319. }
  320. static int cz_process_firmware_header(struct amdgpu_device *adev)
  321. {
  322. struct cz_power_info *pi = cz_get_pi(adev);
  323. u32 tmp;
  324. int ret;
  325. ret = cz_read_smc_sram_dword(adev, SMU8_FIRMWARE_HEADER_LOCATION +
  326. offsetof(struct SMU8_Firmware_Header,
  327. DpmTable),
  328. &tmp, pi->sram_end);
  329. if (ret == 0)
  330. pi->dpm_table_start = tmp;
  331. return ret;
  332. }
  333. static int cz_dpm_init(struct amdgpu_device *adev)
  334. {
  335. struct cz_power_info *pi;
  336. int ret, i;
  337. pi = kzalloc(sizeof(struct cz_power_info), GFP_KERNEL);
  338. if (NULL == pi)
  339. return -ENOMEM;
  340. adev->pm.dpm.priv = pi;
  341. ret = amdgpu_get_platform_caps(adev);
  342. if (ret)
  343. return ret;
  344. ret = amdgpu_parse_extended_power_table(adev);
  345. if (ret)
  346. return ret;
  347. pi->sram_end = SMC_RAM_END;
  348. /* set up DPM defaults */
  349. for (i = 0; i < CZ_MAX_HARDWARE_POWERLEVELS; i++)
  350. pi->active_target[i] = CZ_AT_DFLT;
  351. pi->mgcg_cgtt_local0 = 0x0;
  352. pi->mgcg_cgtt_local1 = 0x0;
  353. pi->clock_slow_down_step = 25000;
  354. pi->skip_clock_slow_down = 1;
  355. pi->enable_nb_ps_policy = false;
  356. pi->caps_power_containment = true;
  357. pi->caps_cac = true;
  358. pi->didt_enabled = false;
  359. if (pi->didt_enabled) {
  360. pi->caps_sq_ramping = true;
  361. pi->caps_db_ramping = true;
  362. pi->caps_td_ramping = true;
  363. pi->caps_tcp_ramping = true;
  364. }
  365. if (amdgpu_sclk_deep_sleep_en)
  366. pi->caps_sclk_ds = true;
  367. else
  368. pi->caps_sclk_ds = false;
  369. pi->voting_clients = 0x00c00033;
  370. pi->auto_thermal_throttling_enabled = true;
  371. pi->bapm_enabled = false;
  372. pi->disable_nb_ps3_in_battery = false;
  373. pi->voltage_drop_threshold = 0;
  374. pi->caps_sclk_throttle_low_notification = false;
  375. pi->gfx_pg_threshold = 500;
  376. pi->caps_fps = true;
  377. /* uvd */
  378. pi->caps_uvd_pg = (adev->pg_flags & AMD_PG_SUPPORT_UVD) ? true : false;
  379. pi->caps_uvd_dpm = true;
  380. /* vce */
  381. pi->caps_vce_pg = (adev->pg_flags & AMD_PG_SUPPORT_VCE) ? true : false;
  382. pi->caps_vce_dpm = true;
  383. /* acp */
  384. pi->caps_acp_pg = (adev->pg_flags & AMD_PG_SUPPORT_ACP) ? true : false;
  385. pi->caps_acp_dpm = true;
  386. pi->caps_stable_power_state = false;
  387. pi->nb_dpm_enabled_by_driver = true;
  388. pi->nb_dpm_enabled = false;
  389. pi->caps_voltage_island = false;
  390. /* flags which indicate need to upload pptable */
  391. pi->need_pptable_upload = true;
  392. ret = cz_parse_sys_info_table(adev);
  393. if (ret)
  394. return ret;
  395. cz_patch_voltage_values(adev);
  396. cz_construct_boot_state(adev);
  397. ret = cz_parse_power_table(adev);
  398. if (ret)
  399. return ret;
  400. ret = cz_process_firmware_header(adev);
  401. if (ret)
  402. return ret;
  403. pi->dpm_enabled = true;
  404. pi->uvd_dynamic_pg = false;
  405. return 0;
  406. }
  407. static void cz_dpm_fini(struct amdgpu_device *adev)
  408. {
  409. int i;
  410. for (i = 0; i < adev->pm.dpm.num_ps; i++)
  411. kfree(adev->pm.dpm.ps[i].ps_priv);
  412. kfree(adev->pm.dpm.ps);
  413. kfree(adev->pm.dpm.priv);
  414. amdgpu_free_extended_power_table(adev);
  415. }
  416. #define ixSMUSVI_NB_CURRENTVID 0xD8230044
  417. #define CURRENT_NB_VID_MASK 0xff000000
  418. #define CURRENT_NB_VID__SHIFT 24
  419. #define ixSMUSVI_GFX_CURRENTVID 0xD8230048
  420. #define CURRENT_GFX_VID_MASK 0xff000000
  421. #define CURRENT_GFX_VID__SHIFT 24
  422. static void
  423. cz_dpm_debugfs_print_current_performance_level(struct amdgpu_device *adev,
  424. struct seq_file *m)
  425. {
  426. struct cz_power_info *pi = cz_get_pi(adev);
  427. struct amdgpu_clock_voltage_dependency_table *table =
  428. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  429. struct amdgpu_uvd_clock_voltage_dependency_table *uvd_table =
  430. &adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
  431. struct amdgpu_vce_clock_voltage_dependency_table *vce_table =
  432. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  433. u32 sclk_index = REG_GET_FIELD(RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX),
  434. TARGET_AND_CURRENT_PROFILE_INDEX, CURR_SCLK_INDEX);
  435. u32 uvd_index = REG_GET_FIELD(RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX_2),
  436. TARGET_AND_CURRENT_PROFILE_INDEX_2, CURR_UVD_INDEX);
  437. u32 vce_index = REG_GET_FIELD(RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX_2),
  438. TARGET_AND_CURRENT_PROFILE_INDEX_2, CURR_VCE_INDEX);
  439. u32 sclk, vclk, dclk, ecclk, tmp;
  440. u16 vddnb, vddgfx;
  441. if (sclk_index >= NUM_SCLK_LEVELS) {
  442. seq_printf(m, "invalid sclk dpm profile %d\n", sclk_index);
  443. } else {
  444. sclk = table->entries[sclk_index].clk;
  445. seq_printf(m, "%u sclk: %u\n", sclk_index, sclk);
  446. }
  447. tmp = (RREG32_SMC(ixSMUSVI_NB_CURRENTVID) &
  448. CURRENT_NB_VID_MASK) >> CURRENT_NB_VID__SHIFT;
  449. vddnb = cz_convert_8bit_index_to_voltage(adev, (u16)tmp);
  450. tmp = (RREG32_SMC(ixSMUSVI_GFX_CURRENTVID) &
  451. CURRENT_GFX_VID_MASK) >> CURRENT_GFX_VID__SHIFT;
  452. vddgfx = cz_convert_8bit_index_to_voltage(adev, (u16)tmp);
  453. seq_printf(m, "vddnb: %u vddgfx: %u\n", vddnb, vddgfx);
  454. seq_printf(m, "uvd %sabled\n", pi->uvd_power_gated ? "dis" : "en");
  455. if (!pi->uvd_power_gated) {
  456. if (uvd_index >= CZ_MAX_HARDWARE_POWERLEVELS) {
  457. seq_printf(m, "invalid uvd dpm level %d\n", uvd_index);
  458. } else {
  459. vclk = uvd_table->entries[uvd_index].vclk;
  460. dclk = uvd_table->entries[uvd_index].dclk;
  461. seq_printf(m, "%u uvd vclk: %u dclk: %u\n", uvd_index, vclk, dclk);
  462. }
  463. }
  464. seq_printf(m, "vce %sabled\n", pi->vce_power_gated ? "dis" : "en");
  465. if (!pi->vce_power_gated) {
  466. if (vce_index >= CZ_MAX_HARDWARE_POWERLEVELS) {
  467. seq_printf(m, "invalid vce dpm level %d\n", vce_index);
  468. } else {
  469. ecclk = vce_table->entries[vce_index].ecclk;
  470. seq_printf(m, "%u vce ecclk: %u\n", vce_index, ecclk);
  471. }
  472. }
  473. }
  474. static void cz_dpm_print_power_state(struct amdgpu_device *adev,
  475. struct amdgpu_ps *rps)
  476. {
  477. int i;
  478. struct cz_ps *ps = cz_get_ps(rps);
  479. amdgpu_dpm_print_class_info(rps->class, rps->class2);
  480. amdgpu_dpm_print_cap_info(rps->caps);
  481. DRM_INFO("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  482. for (i = 0; i < ps->num_levels; i++) {
  483. struct cz_pl *pl = &ps->levels[i];
  484. DRM_INFO("\t\tpower level %d sclk: %u vddc: %u\n",
  485. i, pl->sclk,
  486. cz_convert_8bit_index_to_voltage(adev, pl->vddc_index));
  487. }
  488. amdgpu_dpm_print_ps_status(adev, rps);
  489. }
  490. static void cz_dpm_set_funcs(struct amdgpu_device *adev);
  491. static int cz_dpm_early_init(void *handle)
  492. {
  493. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  494. cz_dpm_set_funcs(adev);
  495. return 0;
  496. }
  497. static int cz_dpm_late_init(void *handle)
  498. {
  499. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  500. if (amdgpu_dpm) {
  501. int ret;
  502. /* init the sysfs and debugfs files late */
  503. ret = amdgpu_pm_sysfs_init(adev);
  504. if (ret)
  505. return ret;
  506. /* powerdown unused blocks for now */
  507. cz_dpm_powergate_uvd(adev, true);
  508. cz_dpm_powergate_vce(adev, true);
  509. }
  510. return 0;
  511. }
  512. static int cz_dpm_sw_init(void *handle)
  513. {
  514. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  515. int ret = 0;
  516. /* fix me to add thermal support TODO */
  517. /* default to balanced state */
  518. adev->pm.dpm.state = POWER_STATE_TYPE_BALANCED;
  519. adev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
  520. adev->pm.dpm.forced_level = AMDGPU_DPM_FORCED_LEVEL_AUTO;
  521. adev->pm.default_sclk = adev->clock.default_sclk;
  522. adev->pm.default_mclk = adev->clock.default_mclk;
  523. adev->pm.current_sclk = adev->clock.default_sclk;
  524. adev->pm.current_mclk = adev->clock.default_mclk;
  525. adev->pm.int_thermal_type = THERMAL_TYPE_NONE;
  526. if (amdgpu_dpm == 0)
  527. return 0;
  528. mutex_lock(&adev->pm.mutex);
  529. ret = cz_dpm_init(adev);
  530. if (ret)
  531. goto dpm_init_failed;
  532. adev->pm.dpm.current_ps = adev->pm.dpm.requested_ps = adev->pm.dpm.boot_ps;
  533. if (amdgpu_dpm == 1)
  534. amdgpu_pm_print_power_states(adev);
  535. mutex_unlock(&adev->pm.mutex);
  536. DRM_INFO("amdgpu: dpm initialized\n");
  537. return 0;
  538. dpm_init_failed:
  539. cz_dpm_fini(adev);
  540. mutex_unlock(&adev->pm.mutex);
  541. DRM_ERROR("amdgpu: dpm initialization failed\n");
  542. return ret;
  543. }
  544. static int cz_dpm_sw_fini(void *handle)
  545. {
  546. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  547. mutex_lock(&adev->pm.mutex);
  548. amdgpu_pm_sysfs_fini(adev);
  549. cz_dpm_fini(adev);
  550. mutex_unlock(&adev->pm.mutex);
  551. return 0;
  552. }
  553. static void cz_reset_ap_mask(struct amdgpu_device *adev)
  554. {
  555. struct cz_power_info *pi = cz_get_pi(adev);
  556. pi->active_process_mask = 0;
  557. }
  558. static int cz_dpm_download_pptable_from_smu(struct amdgpu_device *adev,
  559. void **table)
  560. {
  561. int ret = 0;
  562. ret = cz_smu_download_pptable(adev, table);
  563. return ret;
  564. }
  565. static int cz_dpm_upload_pptable_to_smu(struct amdgpu_device *adev)
  566. {
  567. struct cz_power_info *pi = cz_get_pi(adev);
  568. struct SMU8_Fusion_ClkTable *clock_table;
  569. struct atom_clock_dividers dividers;
  570. void *table = NULL;
  571. uint8_t i = 0;
  572. int ret = 0;
  573. struct amdgpu_clock_voltage_dependency_table *vddc_table =
  574. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  575. struct amdgpu_clock_voltage_dependency_table *vddgfx_table =
  576. &adev->pm.dpm.dyn_state.vddgfx_dependency_on_sclk;
  577. struct amdgpu_uvd_clock_voltage_dependency_table *uvd_table =
  578. &adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
  579. struct amdgpu_vce_clock_voltage_dependency_table *vce_table =
  580. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  581. struct amdgpu_clock_voltage_dependency_table *acp_table =
  582. &adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table;
  583. if (!pi->need_pptable_upload)
  584. return 0;
  585. ret = cz_dpm_download_pptable_from_smu(adev, &table);
  586. if (ret) {
  587. DRM_ERROR("amdgpu: Failed to get power play table from SMU!\n");
  588. return -EINVAL;
  589. }
  590. clock_table = (struct SMU8_Fusion_ClkTable *)table;
  591. /* patch clock table */
  592. if (vddc_table->count > CZ_MAX_HARDWARE_POWERLEVELS ||
  593. vddgfx_table->count > CZ_MAX_HARDWARE_POWERLEVELS ||
  594. uvd_table->count > CZ_MAX_HARDWARE_POWERLEVELS ||
  595. vce_table->count > CZ_MAX_HARDWARE_POWERLEVELS ||
  596. acp_table->count > CZ_MAX_HARDWARE_POWERLEVELS) {
  597. DRM_ERROR("amdgpu: Invalid Clock Voltage Dependency Table!\n");
  598. return -EINVAL;
  599. }
  600. for (i = 0; i < CZ_MAX_HARDWARE_POWERLEVELS; i++) {
  601. /* vddc sclk */
  602. clock_table->SclkBreakdownTable.ClkLevel[i].GnbVid =
  603. (i < vddc_table->count) ? (uint8_t)vddc_table->entries[i].v : 0;
  604. clock_table->SclkBreakdownTable.ClkLevel[i].Frequency =
  605. (i < vddc_table->count) ? vddc_table->entries[i].clk : 0;
  606. ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  607. clock_table->SclkBreakdownTable.ClkLevel[i].Frequency,
  608. false, &dividers);
  609. if (ret)
  610. return ret;
  611. clock_table->SclkBreakdownTable.ClkLevel[i].DfsDid =
  612. (uint8_t)dividers.post_divider;
  613. /* vddgfx sclk */
  614. clock_table->SclkBreakdownTable.ClkLevel[i].GfxVid =
  615. (i < vddgfx_table->count) ? (uint8_t)vddgfx_table->entries[i].v : 0;
  616. /* acp breakdown */
  617. clock_table->AclkBreakdownTable.ClkLevel[i].GfxVid =
  618. (i < acp_table->count) ? (uint8_t)acp_table->entries[i].v : 0;
  619. clock_table->AclkBreakdownTable.ClkLevel[i].Frequency =
  620. (i < acp_table->count) ? acp_table->entries[i].clk : 0;
  621. ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  622. clock_table->SclkBreakdownTable.ClkLevel[i].Frequency,
  623. false, &dividers);
  624. if (ret)
  625. return ret;
  626. clock_table->AclkBreakdownTable.ClkLevel[i].DfsDid =
  627. (uint8_t)dividers.post_divider;
  628. /* uvd breakdown */
  629. clock_table->VclkBreakdownTable.ClkLevel[i].GfxVid =
  630. (i < uvd_table->count) ? (uint8_t)uvd_table->entries[i].v : 0;
  631. clock_table->VclkBreakdownTable.ClkLevel[i].Frequency =
  632. (i < uvd_table->count) ? uvd_table->entries[i].vclk : 0;
  633. ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  634. clock_table->VclkBreakdownTable.ClkLevel[i].Frequency,
  635. false, &dividers);
  636. if (ret)
  637. return ret;
  638. clock_table->VclkBreakdownTable.ClkLevel[i].DfsDid =
  639. (uint8_t)dividers.post_divider;
  640. clock_table->DclkBreakdownTable.ClkLevel[i].GfxVid =
  641. (i < uvd_table->count) ? (uint8_t)uvd_table->entries[i].v : 0;
  642. clock_table->DclkBreakdownTable.ClkLevel[i].Frequency =
  643. (i < uvd_table->count) ? uvd_table->entries[i].dclk : 0;
  644. ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  645. clock_table->DclkBreakdownTable.ClkLevel[i].Frequency,
  646. false, &dividers);
  647. if (ret)
  648. return ret;
  649. clock_table->DclkBreakdownTable.ClkLevel[i].DfsDid =
  650. (uint8_t)dividers.post_divider;
  651. /* vce breakdown */
  652. clock_table->EclkBreakdownTable.ClkLevel[i].GfxVid =
  653. (i < vce_table->count) ? (uint8_t)vce_table->entries[i].v : 0;
  654. clock_table->EclkBreakdownTable.ClkLevel[i].Frequency =
  655. (i < vce_table->count) ? vce_table->entries[i].ecclk : 0;
  656. ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  657. clock_table->EclkBreakdownTable.ClkLevel[i].Frequency,
  658. false, &dividers);
  659. if (ret)
  660. return ret;
  661. clock_table->EclkBreakdownTable.ClkLevel[i].DfsDid =
  662. (uint8_t)dividers.post_divider;
  663. }
  664. /* its time to upload to SMU */
  665. ret = cz_smu_upload_pptable(adev);
  666. if (ret) {
  667. DRM_ERROR("amdgpu: Failed to put power play table to SMU!\n");
  668. return ret;
  669. }
  670. return 0;
  671. }
  672. static void cz_init_sclk_limit(struct amdgpu_device *adev)
  673. {
  674. struct cz_power_info *pi = cz_get_pi(adev);
  675. struct amdgpu_clock_voltage_dependency_table *table =
  676. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  677. uint32_t clock = 0, level;
  678. if (!table || !table->count) {
  679. DRM_ERROR("Invalid Voltage Dependency table.\n");
  680. return;
  681. }
  682. pi->sclk_dpm.soft_min_clk = 0;
  683. pi->sclk_dpm.hard_min_clk = 0;
  684. cz_send_msg_to_smc(adev, PPSMC_MSG_GetMaxSclkLevel);
  685. level = cz_get_argument(adev);
  686. if (level < table->count)
  687. clock = table->entries[level].clk;
  688. else {
  689. DRM_ERROR("Invalid SLCK Voltage Dependency table entry.\n");
  690. clock = table->entries[table->count - 1].clk;
  691. }
  692. pi->sclk_dpm.soft_max_clk = clock;
  693. pi->sclk_dpm.hard_max_clk = clock;
  694. }
  695. static void cz_init_uvd_limit(struct amdgpu_device *adev)
  696. {
  697. struct cz_power_info *pi = cz_get_pi(adev);
  698. struct amdgpu_uvd_clock_voltage_dependency_table *table =
  699. &adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
  700. uint32_t clock = 0, level;
  701. if (!table || !table->count) {
  702. DRM_ERROR("Invalid Voltage Dependency table.\n");
  703. return;
  704. }
  705. pi->uvd_dpm.soft_min_clk = 0;
  706. pi->uvd_dpm.hard_min_clk = 0;
  707. cz_send_msg_to_smc(adev, PPSMC_MSG_GetMaxUvdLevel);
  708. level = cz_get_argument(adev);
  709. if (level < table->count)
  710. clock = table->entries[level].vclk;
  711. else {
  712. DRM_ERROR("Invalid UVD Voltage Dependency table entry.\n");
  713. clock = table->entries[table->count - 1].vclk;
  714. }
  715. pi->uvd_dpm.soft_max_clk = clock;
  716. pi->uvd_dpm.hard_max_clk = clock;
  717. }
  718. static void cz_init_vce_limit(struct amdgpu_device *adev)
  719. {
  720. struct cz_power_info *pi = cz_get_pi(adev);
  721. struct amdgpu_vce_clock_voltage_dependency_table *table =
  722. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  723. uint32_t clock = 0, level;
  724. if (!table || !table->count) {
  725. DRM_ERROR("Invalid Voltage Dependency table.\n");
  726. return;
  727. }
  728. pi->vce_dpm.soft_min_clk = table->entries[0].ecclk;
  729. pi->vce_dpm.hard_min_clk = table->entries[0].ecclk;
  730. cz_send_msg_to_smc(adev, PPSMC_MSG_GetMaxEclkLevel);
  731. level = cz_get_argument(adev);
  732. if (level < table->count)
  733. clock = table->entries[level].ecclk;
  734. else {
  735. /* future BIOS would fix this error */
  736. DRM_ERROR("Invalid VCE Voltage Dependency table entry.\n");
  737. clock = table->entries[table->count - 1].ecclk;
  738. }
  739. pi->vce_dpm.soft_max_clk = clock;
  740. pi->vce_dpm.hard_max_clk = clock;
  741. }
  742. static void cz_init_acp_limit(struct amdgpu_device *adev)
  743. {
  744. struct cz_power_info *pi = cz_get_pi(adev);
  745. struct amdgpu_clock_voltage_dependency_table *table =
  746. &adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table;
  747. uint32_t clock = 0, level;
  748. if (!table || !table->count) {
  749. DRM_ERROR("Invalid Voltage Dependency table.\n");
  750. return;
  751. }
  752. pi->acp_dpm.soft_min_clk = 0;
  753. pi->acp_dpm.hard_min_clk = 0;
  754. cz_send_msg_to_smc(adev, PPSMC_MSG_GetMaxAclkLevel);
  755. level = cz_get_argument(adev);
  756. if (level < table->count)
  757. clock = table->entries[level].clk;
  758. else {
  759. DRM_ERROR("Invalid ACP Voltage Dependency table entry.\n");
  760. clock = table->entries[table->count - 1].clk;
  761. }
  762. pi->acp_dpm.soft_max_clk = clock;
  763. pi->acp_dpm.hard_max_clk = clock;
  764. }
  765. static void cz_init_pg_state(struct amdgpu_device *adev)
  766. {
  767. struct cz_power_info *pi = cz_get_pi(adev);
  768. pi->uvd_power_gated = false;
  769. pi->vce_power_gated = false;
  770. pi->acp_power_gated = false;
  771. }
  772. static void cz_init_sclk_threshold(struct amdgpu_device *adev)
  773. {
  774. struct cz_power_info *pi = cz_get_pi(adev);
  775. pi->low_sclk_interrupt_threshold = 0;
  776. }
  777. static void cz_dpm_setup_asic(struct amdgpu_device *adev)
  778. {
  779. cz_reset_ap_mask(adev);
  780. cz_dpm_upload_pptable_to_smu(adev);
  781. cz_init_sclk_limit(adev);
  782. cz_init_uvd_limit(adev);
  783. cz_init_vce_limit(adev);
  784. cz_init_acp_limit(adev);
  785. cz_init_pg_state(adev);
  786. cz_init_sclk_threshold(adev);
  787. }
  788. static bool cz_check_smu_feature(struct amdgpu_device *adev,
  789. uint32_t feature)
  790. {
  791. uint32_t smu_feature = 0;
  792. int ret;
  793. ret = cz_send_msg_to_smc_with_parameter(adev,
  794. PPSMC_MSG_GetFeatureStatus, 0);
  795. if (ret) {
  796. DRM_ERROR("Failed to get SMU features from SMC.\n");
  797. return false;
  798. } else {
  799. smu_feature = cz_get_argument(adev);
  800. if (feature & smu_feature)
  801. return true;
  802. }
  803. return false;
  804. }
  805. static bool cz_check_for_dpm_enabled(struct amdgpu_device *adev)
  806. {
  807. if (cz_check_smu_feature(adev,
  808. SMU_EnabledFeatureScoreboard_SclkDpmOn))
  809. return true;
  810. return false;
  811. }
  812. static void cz_program_voting_clients(struct amdgpu_device *adev)
  813. {
  814. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_0, PPCZ_VOTINGRIGHTSCLIENTS_DFLT0);
  815. }
  816. static void cz_clear_voting_clients(struct amdgpu_device *adev)
  817. {
  818. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_0, 0);
  819. }
  820. static int cz_start_dpm(struct amdgpu_device *adev)
  821. {
  822. int ret = 0;
  823. if (amdgpu_dpm) {
  824. ret = cz_send_msg_to_smc_with_parameter(adev,
  825. PPSMC_MSG_EnableAllSmuFeatures, SCLK_DPM_MASK);
  826. if (ret) {
  827. DRM_ERROR("SMU feature: SCLK_DPM enable failed\n");
  828. return -EINVAL;
  829. }
  830. }
  831. return 0;
  832. }
  833. static int cz_stop_dpm(struct amdgpu_device *adev)
  834. {
  835. int ret = 0;
  836. if (amdgpu_dpm && adev->pm.dpm_enabled) {
  837. ret = cz_send_msg_to_smc_with_parameter(adev,
  838. PPSMC_MSG_DisableAllSmuFeatures, SCLK_DPM_MASK);
  839. if (ret) {
  840. DRM_ERROR("SMU feature: SCLK_DPM disable failed\n");
  841. return -EINVAL;
  842. }
  843. }
  844. return 0;
  845. }
  846. static uint32_t cz_get_sclk_level(struct amdgpu_device *adev,
  847. uint32_t clock, uint16_t msg)
  848. {
  849. int i = 0;
  850. struct amdgpu_clock_voltage_dependency_table *table =
  851. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  852. switch (msg) {
  853. case PPSMC_MSG_SetSclkSoftMin:
  854. case PPSMC_MSG_SetSclkHardMin:
  855. for (i = 0; i < table->count; i++)
  856. if (clock <= table->entries[i].clk)
  857. break;
  858. if (i == table->count)
  859. i = table->count - 1;
  860. break;
  861. case PPSMC_MSG_SetSclkSoftMax:
  862. case PPSMC_MSG_SetSclkHardMax:
  863. for (i = table->count - 1; i >= 0; i--)
  864. if (clock >= table->entries[i].clk)
  865. break;
  866. if (i < 0)
  867. i = 0;
  868. break;
  869. default:
  870. break;
  871. }
  872. return i;
  873. }
  874. static uint32_t cz_get_eclk_level(struct amdgpu_device *adev,
  875. uint32_t clock, uint16_t msg)
  876. {
  877. int i = 0;
  878. struct amdgpu_vce_clock_voltage_dependency_table *table =
  879. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  880. if (table->count == 0)
  881. return 0;
  882. switch (msg) {
  883. case PPSMC_MSG_SetEclkSoftMin:
  884. case PPSMC_MSG_SetEclkHardMin:
  885. for (i = 0; i < table->count-1; i++)
  886. if (clock <= table->entries[i].ecclk)
  887. break;
  888. break;
  889. case PPSMC_MSG_SetEclkSoftMax:
  890. case PPSMC_MSG_SetEclkHardMax:
  891. for (i = table->count - 1; i > 0; i--)
  892. if (clock >= table->entries[i].ecclk)
  893. break;
  894. break;
  895. default:
  896. break;
  897. }
  898. return i;
  899. }
  900. static uint32_t cz_get_uvd_level(struct amdgpu_device *adev,
  901. uint32_t clock, uint16_t msg)
  902. {
  903. int i = 0;
  904. struct amdgpu_uvd_clock_voltage_dependency_table *table =
  905. &adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
  906. switch (msg) {
  907. case PPSMC_MSG_SetUvdSoftMin:
  908. case PPSMC_MSG_SetUvdHardMin:
  909. for (i = 0; i < table->count; i++)
  910. if (clock <= table->entries[i].vclk)
  911. break;
  912. if (i == table->count)
  913. i = table->count - 1;
  914. break;
  915. case PPSMC_MSG_SetUvdSoftMax:
  916. case PPSMC_MSG_SetUvdHardMax:
  917. for (i = table->count - 1; i >= 0; i--)
  918. if (clock >= table->entries[i].vclk)
  919. break;
  920. if (i < 0)
  921. i = 0;
  922. break;
  923. default:
  924. break;
  925. }
  926. return i;
  927. }
  928. static int cz_program_bootup_state(struct amdgpu_device *adev)
  929. {
  930. struct cz_power_info *pi = cz_get_pi(adev);
  931. uint32_t soft_min_clk = 0;
  932. uint32_t soft_max_clk = 0;
  933. int ret = 0;
  934. pi->sclk_dpm.soft_min_clk = pi->sys_info.bootup_sclk;
  935. pi->sclk_dpm.soft_max_clk = pi->sys_info.bootup_sclk;
  936. soft_min_clk = cz_get_sclk_level(adev,
  937. pi->sclk_dpm.soft_min_clk,
  938. PPSMC_MSG_SetSclkSoftMin);
  939. soft_max_clk = cz_get_sclk_level(adev,
  940. pi->sclk_dpm.soft_max_clk,
  941. PPSMC_MSG_SetSclkSoftMax);
  942. ret = cz_send_msg_to_smc_with_parameter(adev,
  943. PPSMC_MSG_SetSclkSoftMin, soft_min_clk);
  944. if (ret)
  945. return -EINVAL;
  946. ret = cz_send_msg_to_smc_with_parameter(adev,
  947. PPSMC_MSG_SetSclkSoftMax, soft_max_clk);
  948. if (ret)
  949. return -EINVAL;
  950. return 0;
  951. }
  952. /* TODO */
  953. static int cz_disable_cgpg(struct amdgpu_device *adev)
  954. {
  955. return 0;
  956. }
  957. /* TODO */
  958. static int cz_enable_cgpg(struct amdgpu_device *adev)
  959. {
  960. return 0;
  961. }
  962. /* TODO */
  963. static int cz_program_pt_config_registers(struct amdgpu_device *adev)
  964. {
  965. return 0;
  966. }
  967. static void cz_do_enable_didt(struct amdgpu_device *adev, bool enable)
  968. {
  969. struct cz_power_info *pi = cz_get_pi(adev);
  970. uint32_t reg = 0;
  971. if (pi->caps_sq_ramping) {
  972. reg = RREG32_DIDT(ixDIDT_SQ_CTRL0);
  973. if (enable)
  974. reg = REG_SET_FIELD(reg, DIDT_SQ_CTRL0, DIDT_CTRL_EN, 1);
  975. else
  976. reg = REG_SET_FIELD(reg, DIDT_SQ_CTRL0, DIDT_CTRL_EN, 0);
  977. WREG32_DIDT(ixDIDT_SQ_CTRL0, reg);
  978. }
  979. if (pi->caps_db_ramping) {
  980. reg = RREG32_DIDT(ixDIDT_DB_CTRL0);
  981. if (enable)
  982. reg = REG_SET_FIELD(reg, DIDT_DB_CTRL0, DIDT_CTRL_EN, 1);
  983. else
  984. reg = REG_SET_FIELD(reg, DIDT_DB_CTRL0, DIDT_CTRL_EN, 0);
  985. WREG32_DIDT(ixDIDT_DB_CTRL0, reg);
  986. }
  987. if (pi->caps_td_ramping) {
  988. reg = RREG32_DIDT(ixDIDT_TD_CTRL0);
  989. if (enable)
  990. reg = REG_SET_FIELD(reg, DIDT_TD_CTRL0, DIDT_CTRL_EN, 1);
  991. else
  992. reg = REG_SET_FIELD(reg, DIDT_TD_CTRL0, DIDT_CTRL_EN, 0);
  993. WREG32_DIDT(ixDIDT_TD_CTRL0, reg);
  994. }
  995. if (pi->caps_tcp_ramping) {
  996. reg = RREG32_DIDT(ixDIDT_TCP_CTRL0);
  997. if (enable)
  998. reg = REG_SET_FIELD(reg, DIDT_SQ_CTRL0, DIDT_CTRL_EN, 1);
  999. else
  1000. reg = REG_SET_FIELD(reg, DIDT_SQ_CTRL0, DIDT_CTRL_EN, 0);
  1001. WREG32_DIDT(ixDIDT_TCP_CTRL0, reg);
  1002. }
  1003. }
  1004. static int cz_enable_didt(struct amdgpu_device *adev, bool enable)
  1005. {
  1006. struct cz_power_info *pi = cz_get_pi(adev);
  1007. int ret;
  1008. if (pi->caps_sq_ramping || pi->caps_db_ramping ||
  1009. pi->caps_td_ramping || pi->caps_tcp_ramping) {
  1010. if (adev->gfx.gfx_current_status != AMDGPU_GFX_SAFE_MODE) {
  1011. ret = cz_disable_cgpg(adev);
  1012. if (ret) {
  1013. DRM_ERROR("Pre Di/Dt disable cg/pg failed\n");
  1014. return -EINVAL;
  1015. }
  1016. adev->gfx.gfx_current_status = AMDGPU_GFX_SAFE_MODE;
  1017. }
  1018. ret = cz_program_pt_config_registers(adev);
  1019. if (ret) {
  1020. DRM_ERROR("Di/Dt config failed\n");
  1021. return -EINVAL;
  1022. }
  1023. cz_do_enable_didt(adev, enable);
  1024. if (adev->gfx.gfx_current_status == AMDGPU_GFX_SAFE_MODE) {
  1025. ret = cz_enable_cgpg(adev);
  1026. if (ret) {
  1027. DRM_ERROR("Post Di/Dt enable cg/pg failed\n");
  1028. return -EINVAL;
  1029. }
  1030. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1031. }
  1032. }
  1033. return 0;
  1034. }
  1035. /* TODO */
  1036. static void cz_reset_acp_boot_level(struct amdgpu_device *adev)
  1037. {
  1038. }
  1039. static void cz_update_current_ps(struct amdgpu_device *adev,
  1040. struct amdgpu_ps *rps)
  1041. {
  1042. struct cz_power_info *pi = cz_get_pi(adev);
  1043. struct cz_ps *ps = cz_get_ps(rps);
  1044. pi->current_ps = *ps;
  1045. pi->current_rps = *rps;
  1046. pi->current_rps.ps_priv = ps;
  1047. }
  1048. static void cz_update_requested_ps(struct amdgpu_device *adev,
  1049. struct amdgpu_ps *rps)
  1050. {
  1051. struct cz_power_info *pi = cz_get_pi(adev);
  1052. struct cz_ps *ps = cz_get_ps(rps);
  1053. pi->requested_ps = *ps;
  1054. pi->requested_rps = *rps;
  1055. pi->requested_rps.ps_priv = ps;
  1056. }
  1057. /* PP arbiter support needed TODO */
  1058. static void cz_apply_state_adjust_rules(struct amdgpu_device *adev,
  1059. struct amdgpu_ps *new_rps,
  1060. struct amdgpu_ps *old_rps)
  1061. {
  1062. struct cz_ps *ps = cz_get_ps(new_rps);
  1063. struct cz_power_info *pi = cz_get_pi(adev);
  1064. struct amdgpu_clock_and_voltage_limits *limits =
  1065. &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  1066. /* 10kHz memory clock */
  1067. uint32_t mclk = 0;
  1068. ps->force_high = false;
  1069. ps->need_dfs_bypass = true;
  1070. pi->video_start = new_rps->dclk || new_rps->vclk ||
  1071. new_rps->evclk || new_rps->ecclk;
  1072. if ((new_rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) ==
  1073. ATOM_PPLIB_CLASSIFICATION_UI_BATTERY)
  1074. pi->battery_state = true;
  1075. else
  1076. pi->battery_state = false;
  1077. if (pi->caps_stable_power_state)
  1078. mclk = limits->mclk;
  1079. if (mclk > pi->sys_info.nbp_memory_clock[CZ_NUM_NBPMEMORY_CLOCK - 1])
  1080. ps->force_high = true;
  1081. }
  1082. static int cz_dpm_enable(struct amdgpu_device *adev)
  1083. {
  1084. const char *chip_name;
  1085. int ret = 0;
  1086. /* renable will hang up SMU, so check first */
  1087. if (cz_check_for_dpm_enabled(adev))
  1088. return -EINVAL;
  1089. cz_program_voting_clients(adev);
  1090. switch (adev->asic_type) {
  1091. case CHIP_CARRIZO:
  1092. chip_name = "carrizo";
  1093. break;
  1094. case CHIP_STONEY:
  1095. chip_name = "stoney";
  1096. break;
  1097. default:
  1098. BUG();
  1099. }
  1100. ret = cz_start_dpm(adev);
  1101. if (ret) {
  1102. DRM_ERROR("%s DPM enable failed\n", chip_name);
  1103. return -EINVAL;
  1104. }
  1105. ret = cz_program_bootup_state(adev);
  1106. if (ret) {
  1107. DRM_ERROR("%s bootup state program failed\n", chip_name);
  1108. return -EINVAL;
  1109. }
  1110. ret = cz_enable_didt(adev, true);
  1111. if (ret) {
  1112. DRM_ERROR("%s enable di/dt failed\n", chip_name);
  1113. return -EINVAL;
  1114. }
  1115. cz_reset_acp_boot_level(adev);
  1116. cz_update_current_ps(adev, adev->pm.dpm.boot_ps);
  1117. return 0;
  1118. }
  1119. static int cz_dpm_hw_init(void *handle)
  1120. {
  1121. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1122. int ret = 0;
  1123. mutex_lock(&adev->pm.mutex);
  1124. /* smu init only needs to be called at startup, not resume.
  1125. * It should be in sw_init, but requires the fw info gathered
  1126. * in sw_init from other IP modules.
  1127. */
  1128. ret = cz_smu_init(adev);
  1129. if (ret) {
  1130. DRM_ERROR("amdgpu: smc initialization failed\n");
  1131. mutex_unlock(&adev->pm.mutex);
  1132. return ret;
  1133. }
  1134. /* do the actual fw loading */
  1135. ret = cz_smu_start(adev);
  1136. if (ret) {
  1137. DRM_ERROR("amdgpu: smc start failed\n");
  1138. mutex_unlock(&adev->pm.mutex);
  1139. return ret;
  1140. }
  1141. if (!amdgpu_dpm) {
  1142. adev->pm.dpm_enabled = false;
  1143. mutex_unlock(&adev->pm.mutex);
  1144. return ret;
  1145. }
  1146. /* cz dpm setup asic */
  1147. cz_dpm_setup_asic(adev);
  1148. /* cz dpm enable */
  1149. ret = cz_dpm_enable(adev);
  1150. if (ret)
  1151. adev->pm.dpm_enabled = false;
  1152. else
  1153. adev->pm.dpm_enabled = true;
  1154. mutex_unlock(&adev->pm.mutex);
  1155. return 0;
  1156. }
  1157. static int cz_dpm_disable(struct amdgpu_device *adev)
  1158. {
  1159. int ret = 0;
  1160. if (!cz_check_for_dpm_enabled(adev))
  1161. return -EINVAL;
  1162. ret = cz_enable_didt(adev, false);
  1163. if (ret) {
  1164. DRM_ERROR("disable di/dt failed\n");
  1165. return -EINVAL;
  1166. }
  1167. /* powerup blocks */
  1168. cz_dpm_powergate_uvd(adev, false);
  1169. cz_dpm_powergate_vce(adev, false);
  1170. cz_clear_voting_clients(adev);
  1171. cz_stop_dpm(adev);
  1172. cz_update_current_ps(adev, adev->pm.dpm.boot_ps);
  1173. return 0;
  1174. }
  1175. static int cz_dpm_hw_fini(void *handle)
  1176. {
  1177. int ret = 0;
  1178. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1179. mutex_lock(&adev->pm.mutex);
  1180. /* smu fini only needs to be called at teardown, not suspend.
  1181. * It should be in sw_fini, but we put it here for symmetry
  1182. * with smu init.
  1183. */
  1184. cz_smu_fini(adev);
  1185. if (adev->pm.dpm_enabled) {
  1186. ret = cz_dpm_disable(adev);
  1187. adev->pm.dpm.current_ps =
  1188. adev->pm.dpm.requested_ps =
  1189. adev->pm.dpm.boot_ps;
  1190. }
  1191. adev->pm.dpm_enabled = false;
  1192. mutex_unlock(&adev->pm.mutex);
  1193. return ret;
  1194. }
  1195. static int cz_dpm_suspend(void *handle)
  1196. {
  1197. int ret = 0;
  1198. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1199. if (adev->pm.dpm_enabled) {
  1200. mutex_lock(&adev->pm.mutex);
  1201. ret = cz_dpm_disable(adev);
  1202. adev->pm.dpm.current_ps =
  1203. adev->pm.dpm.requested_ps =
  1204. adev->pm.dpm.boot_ps;
  1205. mutex_unlock(&adev->pm.mutex);
  1206. }
  1207. return ret;
  1208. }
  1209. static int cz_dpm_resume(void *handle)
  1210. {
  1211. int ret = 0;
  1212. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1213. mutex_lock(&adev->pm.mutex);
  1214. /* do the actual fw loading */
  1215. ret = cz_smu_start(adev);
  1216. if (ret) {
  1217. DRM_ERROR("amdgpu: smc start failed\n");
  1218. mutex_unlock(&adev->pm.mutex);
  1219. return ret;
  1220. }
  1221. if (!amdgpu_dpm) {
  1222. adev->pm.dpm_enabled = false;
  1223. mutex_unlock(&adev->pm.mutex);
  1224. return ret;
  1225. }
  1226. /* cz dpm setup asic */
  1227. cz_dpm_setup_asic(adev);
  1228. /* cz dpm enable */
  1229. ret = cz_dpm_enable(adev);
  1230. if (ret)
  1231. adev->pm.dpm_enabled = false;
  1232. else
  1233. adev->pm.dpm_enabled = true;
  1234. mutex_unlock(&adev->pm.mutex);
  1235. /* upon resume, re-compute the clocks */
  1236. if (adev->pm.dpm_enabled)
  1237. amdgpu_pm_compute_clocks(adev);
  1238. return 0;
  1239. }
  1240. static int cz_dpm_set_clockgating_state(void *handle,
  1241. enum amd_clockgating_state state)
  1242. {
  1243. return 0;
  1244. }
  1245. static int cz_dpm_set_powergating_state(void *handle,
  1246. enum amd_powergating_state state)
  1247. {
  1248. return 0;
  1249. }
  1250. /* borrowed from KV, need future unify */
  1251. static int cz_dpm_get_temperature(struct amdgpu_device *adev)
  1252. {
  1253. int actual_temp = 0;
  1254. uint32_t temp = RREG32_SMC(0xC0300E0C);
  1255. if (temp)
  1256. actual_temp = 1000 * ((temp / 8) - 49);
  1257. return actual_temp;
  1258. }
  1259. static int cz_dpm_pre_set_power_state(struct amdgpu_device *adev)
  1260. {
  1261. struct cz_power_info *pi = cz_get_pi(adev);
  1262. struct amdgpu_ps requested_ps = *adev->pm.dpm.requested_ps;
  1263. struct amdgpu_ps *new_ps = &requested_ps;
  1264. cz_update_requested_ps(adev, new_ps);
  1265. cz_apply_state_adjust_rules(adev, &pi->requested_rps,
  1266. &pi->current_rps);
  1267. return 0;
  1268. }
  1269. static int cz_dpm_update_sclk_limit(struct amdgpu_device *adev)
  1270. {
  1271. struct cz_power_info *pi = cz_get_pi(adev);
  1272. struct amdgpu_clock_and_voltage_limits *limits =
  1273. &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  1274. uint32_t clock, stable_ps_clock = 0;
  1275. clock = pi->sclk_dpm.soft_min_clk;
  1276. if (pi->caps_stable_power_state) {
  1277. stable_ps_clock = limits->sclk * 75 / 100;
  1278. if (clock < stable_ps_clock)
  1279. clock = stable_ps_clock;
  1280. }
  1281. if (clock != pi->sclk_dpm.soft_min_clk) {
  1282. pi->sclk_dpm.soft_min_clk = clock;
  1283. cz_send_msg_to_smc_with_parameter(adev,
  1284. PPSMC_MSG_SetSclkSoftMin,
  1285. cz_get_sclk_level(adev, clock,
  1286. PPSMC_MSG_SetSclkSoftMin));
  1287. }
  1288. if (pi->caps_stable_power_state &&
  1289. pi->sclk_dpm.soft_max_clk != clock) {
  1290. pi->sclk_dpm.soft_max_clk = clock;
  1291. cz_send_msg_to_smc_with_parameter(adev,
  1292. PPSMC_MSG_SetSclkSoftMax,
  1293. cz_get_sclk_level(adev, clock,
  1294. PPSMC_MSG_SetSclkSoftMax));
  1295. } else {
  1296. cz_send_msg_to_smc_with_parameter(adev,
  1297. PPSMC_MSG_SetSclkSoftMax,
  1298. cz_get_sclk_level(adev,
  1299. pi->sclk_dpm.soft_max_clk,
  1300. PPSMC_MSG_SetSclkSoftMax));
  1301. }
  1302. return 0;
  1303. }
  1304. static int cz_dpm_set_deep_sleep_sclk_threshold(struct amdgpu_device *adev)
  1305. {
  1306. struct cz_power_info *pi = cz_get_pi(adev);
  1307. if (pi->caps_sclk_ds) {
  1308. cz_send_msg_to_smc_with_parameter(adev,
  1309. PPSMC_MSG_SetMinDeepSleepSclk,
  1310. CZ_MIN_DEEP_SLEEP_SCLK);
  1311. }
  1312. return 0;
  1313. }
  1314. /* ?? without dal support, is this still needed in setpowerstate list*/
  1315. static int cz_dpm_set_watermark_threshold(struct amdgpu_device *adev)
  1316. {
  1317. struct cz_power_info *pi = cz_get_pi(adev);
  1318. cz_send_msg_to_smc_with_parameter(adev,
  1319. PPSMC_MSG_SetWatermarkFrequency,
  1320. pi->sclk_dpm.soft_max_clk);
  1321. return 0;
  1322. }
  1323. static int cz_dpm_enable_nbdpm(struct amdgpu_device *adev)
  1324. {
  1325. int ret = 0;
  1326. struct cz_power_info *pi = cz_get_pi(adev);
  1327. /* also depend on dal NBPStateDisableRequired */
  1328. if (pi->nb_dpm_enabled_by_driver && !pi->nb_dpm_enabled) {
  1329. ret = cz_send_msg_to_smc_with_parameter(adev,
  1330. PPSMC_MSG_EnableAllSmuFeatures,
  1331. NB_DPM_MASK);
  1332. if (ret) {
  1333. DRM_ERROR("amdgpu: nb dpm enable failed\n");
  1334. return ret;
  1335. }
  1336. pi->nb_dpm_enabled = true;
  1337. }
  1338. return ret;
  1339. }
  1340. static void cz_dpm_nbdpm_lm_pstate_enable(struct amdgpu_device *adev,
  1341. bool enable)
  1342. {
  1343. if (enable)
  1344. cz_send_msg_to_smc(adev, PPSMC_MSG_EnableLowMemoryPstate);
  1345. else
  1346. cz_send_msg_to_smc(adev, PPSMC_MSG_DisableLowMemoryPstate);
  1347. }
  1348. static int cz_dpm_update_low_memory_pstate(struct amdgpu_device *adev)
  1349. {
  1350. struct cz_power_info *pi = cz_get_pi(adev);
  1351. struct cz_ps *ps = &pi->requested_ps;
  1352. if (pi->sys_info.nb_dpm_enable) {
  1353. if (ps->force_high)
  1354. cz_dpm_nbdpm_lm_pstate_enable(adev, false);
  1355. else
  1356. cz_dpm_nbdpm_lm_pstate_enable(adev, true);
  1357. }
  1358. return 0;
  1359. }
  1360. /* with dpm enabled */
  1361. static int cz_dpm_set_power_state(struct amdgpu_device *adev)
  1362. {
  1363. cz_dpm_update_sclk_limit(adev);
  1364. cz_dpm_set_deep_sleep_sclk_threshold(adev);
  1365. cz_dpm_set_watermark_threshold(adev);
  1366. cz_dpm_enable_nbdpm(adev);
  1367. cz_dpm_update_low_memory_pstate(adev);
  1368. return 0;
  1369. }
  1370. static void cz_dpm_post_set_power_state(struct amdgpu_device *adev)
  1371. {
  1372. struct cz_power_info *pi = cz_get_pi(adev);
  1373. struct amdgpu_ps *ps = &pi->requested_rps;
  1374. cz_update_current_ps(adev, ps);
  1375. }
  1376. static int cz_dpm_force_highest(struct amdgpu_device *adev)
  1377. {
  1378. struct cz_power_info *pi = cz_get_pi(adev);
  1379. int ret = 0;
  1380. if (pi->sclk_dpm.soft_min_clk != pi->sclk_dpm.soft_max_clk) {
  1381. pi->sclk_dpm.soft_min_clk =
  1382. pi->sclk_dpm.soft_max_clk;
  1383. ret = cz_send_msg_to_smc_with_parameter(adev,
  1384. PPSMC_MSG_SetSclkSoftMin,
  1385. cz_get_sclk_level(adev,
  1386. pi->sclk_dpm.soft_min_clk,
  1387. PPSMC_MSG_SetSclkSoftMin));
  1388. if (ret)
  1389. return ret;
  1390. }
  1391. return ret;
  1392. }
  1393. static int cz_dpm_force_lowest(struct amdgpu_device *adev)
  1394. {
  1395. struct cz_power_info *pi = cz_get_pi(adev);
  1396. int ret = 0;
  1397. if (pi->sclk_dpm.soft_max_clk != pi->sclk_dpm.soft_min_clk) {
  1398. pi->sclk_dpm.soft_max_clk = pi->sclk_dpm.soft_min_clk;
  1399. ret = cz_send_msg_to_smc_with_parameter(adev,
  1400. PPSMC_MSG_SetSclkSoftMax,
  1401. cz_get_sclk_level(adev,
  1402. pi->sclk_dpm.soft_max_clk,
  1403. PPSMC_MSG_SetSclkSoftMax));
  1404. if (ret)
  1405. return ret;
  1406. }
  1407. return ret;
  1408. }
  1409. static uint32_t cz_dpm_get_max_sclk_level(struct amdgpu_device *adev)
  1410. {
  1411. struct cz_power_info *pi = cz_get_pi(adev);
  1412. if (!pi->max_sclk_level) {
  1413. cz_send_msg_to_smc(adev, PPSMC_MSG_GetMaxSclkLevel);
  1414. pi->max_sclk_level = cz_get_argument(adev) + 1;
  1415. }
  1416. if (pi->max_sclk_level > CZ_MAX_HARDWARE_POWERLEVELS) {
  1417. DRM_ERROR("Invalid max sclk level!\n");
  1418. return -EINVAL;
  1419. }
  1420. return pi->max_sclk_level;
  1421. }
  1422. static int cz_dpm_unforce_dpm_levels(struct amdgpu_device *adev)
  1423. {
  1424. struct cz_power_info *pi = cz_get_pi(adev);
  1425. struct amdgpu_clock_voltage_dependency_table *dep_table =
  1426. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  1427. uint32_t level = 0;
  1428. int ret = 0;
  1429. pi->sclk_dpm.soft_min_clk = dep_table->entries[0].clk;
  1430. level = cz_dpm_get_max_sclk_level(adev) - 1;
  1431. if (level < dep_table->count)
  1432. pi->sclk_dpm.soft_max_clk = dep_table->entries[level].clk;
  1433. else
  1434. pi->sclk_dpm.soft_max_clk =
  1435. dep_table->entries[dep_table->count - 1].clk;
  1436. /* get min/max sclk soft value
  1437. * notify SMU to execute */
  1438. ret = cz_send_msg_to_smc_with_parameter(adev,
  1439. PPSMC_MSG_SetSclkSoftMin,
  1440. cz_get_sclk_level(adev,
  1441. pi->sclk_dpm.soft_min_clk,
  1442. PPSMC_MSG_SetSclkSoftMin));
  1443. if (ret)
  1444. return ret;
  1445. ret = cz_send_msg_to_smc_with_parameter(adev,
  1446. PPSMC_MSG_SetSclkSoftMax,
  1447. cz_get_sclk_level(adev,
  1448. pi->sclk_dpm.soft_max_clk,
  1449. PPSMC_MSG_SetSclkSoftMax));
  1450. if (ret)
  1451. return ret;
  1452. DRM_DEBUG("DPM unforce state min=%d, max=%d.\n",
  1453. pi->sclk_dpm.soft_min_clk,
  1454. pi->sclk_dpm.soft_max_clk);
  1455. return 0;
  1456. }
  1457. static int cz_dpm_uvd_force_highest(struct amdgpu_device *adev)
  1458. {
  1459. struct cz_power_info *pi = cz_get_pi(adev);
  1460. int ret = 0;
  1461. if (pi->uvd_dpm.soft_min_clk != pi->uvd_dpm.soft_max_clk) {
  1462. pi->uvd_dpm.soft_min_clk =
  1463. pi->uvd_dpm.soft_max_clk;
  1464. ret = cz_send_msg_to_smc_with_parameter(adev,
  1465. PPSMC_MSG_SetUvdSoftMin,
  1466. cz_get_uvd_level(adev,
  1467. pi->uvd_dpm.soft_min_clk,
  1468. PPSMC_MSG_SetUvdSoftMin));
  1469. if (ret)
  1470. return ret;
  1471. }
  1472. return ret;
  1473. }
  1474. static int cz_dpm_uvd_force_lowest(struct amdgpu_device *adev)
  1475. {
  1476. struct cz_power_info *pi = cz_get_pi(adev);
  1477. int ret = 0;
  1478. if (pi->uvd_dpm.soft_max_clk != pi->uvd_dpm.soft_min_clk) {
  1479. pi->uvd_dpm.soft_max_clk = pi->uvd_dpm.soft_min_clk;
  1480. ret = cz_send_msg_to_smc_with_parameter(adev,
  1481. PPSMC_MSG_SetUvdSoftMax,
  1482. cz_get_uvd_level(adev,
  1483. pi->uvd_dpm.soft_max_clk,
  1484. PPSMC_MSG_SetUvdSoftMax));
  1485. if (ret)
  1486. return ret;
  1487. }
  1488. return ret;
  1489. }
  1490. static uint32_t cz_dpm_get_max_uvd_level(struct amdgpu_device *adev)
  1491. {
  1492. struct cz_power_info *pi = cz_get_pi(adev);
  1493. if (!pi->max_uvd_level) {
  1494. cz_send_msg_to_smc(adev, PPSMC_MSG_GetMaxUvdLevel);
  1495. pi->max_uvd_level = cz_get_argument(adev) + 1;
  1496. }
  1497. if (pi->max_uvd_level > CZ_MAX_HARDWARE_POWERLEVELS) {
  1498. DRM_ERROR("Invalid max uvd level!\n");
  1499. return -EINVAL;
  1500. }
  1501. return pi->max_uvd_level;
  1502. }
  1503. static int cz_dpm_unforce_uvd_dpm_levels(struct amdgpu_device *adev)
  1504. {
  1505. struct cz_power_info *pi = cz_get_pi(adev);
  1506. struct amdgpu_uvd_clock_voltage_dependency_table *dep_table =
  1507. &adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
  1508. uint32_t level = 0;
  1509. int ret = 0;
  1510. pi->uvd_dpm.soft_min_clk = dep_table->entries[0].vclk;
  1511. level = cz_dpm_get_max_uvd_level(adev) - 1;
  1512. if (level < dep_table->count)
  1513. pi->uvd_dpm.soft_max_clk = dep_table->entries[level].vclk;
  1514. else
  1515. pi->uvd_dpm.soft_max_clk =
  1516. dep_table->entries[dep_table->count - 1].vclk;
  1517. /* get min/max sclk soft value
  1518. * notify SMU to execute */
  1519. ret = cz_send_msg_to_smc_with_parameter(adev,
  1520. PPSMC_MSG_SetUvdSoftMin,
  1521. cz_get_uvd_level(adev,
  1522. pi->uvd_dpm.soft_min_clk,
  1523. PPSMC_MSG_SetUvdSoftMin));
  1524. if (ret)
  1525. return ret;
  1526. ret = cz_send_msg_to_smc_with_parameter(adev,
  1527. PPSMC_MSG_SetUvdSoftMax,
  1528. cz_get_uvd_level(adev,
  1529. pi->uvd_dpm.soft_max_clk,
  1530. PPSMC_MSG_SetUvdSoftMax));
  1531. if (ret)
  1532. return ret;
  1533. DRM_DEBUG("DPM uvd unforce state min=%d, max=%d.\n",
  1534. pi->uvd_dpm.soft_min_clk,
  1535. pi->uvd_dpm.soft_max_clk);
  1536. return 0;
  1537. }
  1538. static int cz_dpm_vce_force_highest(struct amdgpu_device *adev)
  1539. {
  1540. struct cz_power_info *pi = cz_get_pi(adev);
  1541. int ret = 0;
  1542. if (pi->vce_dpm.soft_min_clk != pi->vce_dpm.soft_max_clk) {
  1543. pi->vce_dpm.soft_min_clk =
  1544. pi->vce_dpm.soft_max_clk;
  1545. ret = cz_send_msg_to_smc_with_parameter(adev,
  1546. PPSMC_MSG_SetEclkSoftMin,
  1547. cz_get_eclk_level(adev,
  1548. pi->vce_dpm.soft_min_clk,
  1549. PPSMC_MSG_SetEclkSoftMin));
  1550. if (ret)
  1551. return ret;
  1552. }
  1553. return ret;
  1554. }
  1555. static int cz_dpm_vce_force_lowest(struct amdgpu_device *adev)
  1556. {
  1557. struct cz_power_info *pi = cz_get_pi(adev);
  1558. int ret = 0;
  1559. if (pi->vce_dpm.soft_max_clk != pi->vce_dpm.soft_min_clk) {
  1560. pi->vce_dpm.soft_max_clk = pi->vce_dpm.soft_min_clk;
  1561. ret = cz_send_msg_to_smc_with_parameter(adev,
  1562. PPSMC_MSG_SetEclkSoftMax,
  1563. cz_get_uvd_level(adev,
  1564. pi->vce_dpm.soft_max_clk,
  1565. PPSMC_MSG_SetEclkSoftMax));
  1566. if (ret)
  1567. return ret;
  1568. }
  1569. return ret;
  1570. }
  1571. static uint32_t cz_dpm_get_max_vce_level(struct amdgpu_device *adev)
  1572. {
  1573. struct cz_power_info *pi = cz_get_pi(adev);
  1574. if (!pi->max_vce_level) {
  1575. cz_send_msg_to_smc(adev, PPSMC_MSG_GetMaxEclkLevel);
  1576. pi->max_vce_level = cz_get_argument(adev) + 1;
  1577. }
  1578. if (pi->max_vce_level > CZ_MAX_HARDWARE_POWERLEVELS) {
  1579. DRM_ERROR("Invalid max vce level!\n");
  1580. return -EINVAL;
  1581. }
  1582. return pi->max_vce_level;
  1583. }
  1584. static int cz_dpm_unforce_vce_dpm_levels(struct amdgpu_device *adev)
  1585. {
  1586. struct cz_power_info *pi = cz_get_pi(adev);
  1587. struct amdgpu_vce_clock_voltage_dependency_table *dep_table =
  1588. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  1589. uint32_t level = 0;
  1590. int ret = 0;
  1591. pi->vce_dpm.soft_min_clk = dep_table->entries[0].ecclk;
  1592. level = cz_dpm_get_max_vce_level(adev) - 1;
  1593. if (level < dep_table->count)
  1594. pi->vce_dpm.soft_max_clk = dep_table->entries[level].ecclk;
  1595. else
  1596. pi->vce_dpm.soft_max_clk =
  1597. dep_table->entries[dep_table->count - 1].ecclk;
  1598. /* get min/max sclk soft value
  1599. * notify SMU to execute */
  1600. ret = cz_send_msg_to_smc_with_parameter(adev,
  1601. PPSMC_MSG_SetEclkSoftMin,
  1602. cz_get_eclk_level(adev,
  1603. pi->vce_dpm.soft_min_clk,
  1604. PPSMC_MSG_SetEclkSoftMin));
  1605. if (ret)
  1606. return ret;
  1607. ret = cz_send_msg_to_smc_with_parameter(adev,
  1608. PPSMC_MSG_SetEclkSoftMax,
  1609. cz_get_eclk_level(adev,
  1610. pi->vce_dpm.soft_max_clk,
  1611. PPSMC_MSG_SetEclkSoftMax));
  1612. if (ret)
  1613. return ret;
  1614. DRM_DEBUG("DPM vce unforce state min=%d, max=%d.\n",
  1615. pi->vce_dpm.soft_min_clk,
  1616. pi->vce_dpm.soft_max_clk);
  1617. return 0;
  1618. }
  1619. static int cz_dpm_force_dpm_level(struct amdgpu_device *adev,
  1620. enum amdgpu_dpm_forced_level level)
  1621. {
  1622. int ret = 0;
  1623. switch (level) {
  1624. case AMDGPU_DPM_FORCED_LEVEL_HIGH:
  1625. /* sclk */
  1626. ret = cz_dpm_unforce_dpm_levels(adev);
  1627. if (ret)
  1628. return ret;
  1629. ret = cz_dpm_force_highest(adev);
  1630. if (ret)
  1631. return ret;
  1632. /* uvd */
  1633. ret = cz_dpm_unforce_uvd_dpm_levels(adev);
  1634. if (ret)
  1635. return ret;
  1636. ret = cz_dpm_uvd_force_highest(adev);
  1637. if (ret)
  1638. return ret;
  1639. /* vce */
  1640. ret = cz_dpm_unforce_vce_dpm_levels(adev);
  1641. if (ret)
  1642. return ret;
  1643. ret = cz_dpm_vce_force_highest(adev);
  1644. if (ret)
  1645. return ret;
  1646. break;
  1647. case AMDGPU_DPM_FORCED_LEVEL_LOW:
  1648. /* sclk */
  1649. ret = cz_dpm_unforce_dpm_levels(adev);
  1650. if (ret)
  1651. return ret;
  1652. ret = cz_dpm_force_lowest(adev);
  1653. if (ret)
  1654. return ret;
  1655. /* uvd */
  1656. ret = cz_dpm_unforce_uvd_dpm_levels(adev);
  1657. if (ret)
  1658. return ret;
  1659. ret = cz_dpm_uvd_force_lowest(adev);
  1660. if (ret)
  1661. return ret;
  1662. /* vce */
  1663. ret = cz_dpm_unforce_vce_dpm_levels(adev);
  1664. if (ret)
  1665. return ret;
  1666. ret = cz_dpm_vce_force_lowest(adev);
  1667. if (ret)
  1668. return ret;
  1669. break;
  1670. case AMDGPU_DPM_FORCED_LEVEL_AUTO:
  1671. /* sclk */
  1672. ret = cz_dpm_unforce_dpm_levels(adev);
  1673. if (ret)
  1674. return ret;
  1675. /* uvd */
  1676. ret = cz_dpm_unforce_uvd_dpm_levels(adev);
  1677. if (ret)
  1678. return ret;
  1679. /* vce */
  1680. ret = cz_dpm_unforce_vce_dpm_levels(adev);
  1681. if (ret)
  1682. return ret;
  1683. break;
  1684. default:
  1685. break;
  1686. }
  1687. adev->pm.dpm.forced_level = level;
  1688. return ret;
  1689. }
  1690. /* fix me, display configuration change lists here
  1691. * mostly dal related*/
  1692. static void cz_dpm_display_configuration_changed(struct amdgpu_device *adev)
  1693. {
  1694. }
  1695. static uint32_t cz_dpm_get_sclk(struct amdgpu_device *adev, bool low)
  1696. {
  1697. struct cz_power_info *pi = cz_get_pi(adev);
  1698. struct cz_ps *requested_state = cz_get_ps(&pi->requested_rps);
  1699. if (low)
  1700. return requested_state->levels[0].sclk;
  1701. else
  1702. return requested_state->levels[requested_state->num_levels - 1].sclk;
  1703. }
  1704. static uint32_t cz_dpm_get_mclk(struct amdgpu_device *adev, bool low)
  1705. {
  1706. struct cz_power_info *pi = cz_get_pi(adev);
  1707. return pi->sys_info.bootup_uma_clk;
  1708. }
  1709. static int cz_enable_uvd_dpm(struct amdgpu_device *adev, bool enable)
  1710. {
  1711. struct cz_power_info *pi = cz_get_pi(adev);
  1712. int ret = 0;
  1713. if (enable && pi->caps_uvd_dpm ) {
  1714. pi->dpm_flags |= DPMFlags_UVD_Enabled;
  1715. DRM_DEBUG("UVD DPM Enabled.\n");
  1716. ret = cz_send_msg_to_smc_with_parameter(adev,
  1717. PPSMC_MSG_EnableAllSmuFeatures, UVD_DPM_MASK);
  1718. } else {
  1719. pi->dpm_flags &= ~DPMFlags_UVD_Enabled;
  1720. DRM_DEBUG("UVD DPM Stopped\n");
  1721. ret = cz_send_msg_to_smc_with_parameter(adev,
  1722. PPSMC_MSG_DisableAllSmuFeatures, UVD_DPM_MASK);
  1723. }
  1724. return ret;
  1725. }
  1726. static int cz_update_uvd_dpm(struct amdgpu_device *adev, bool gate)
  1727. {
  1728. return cz_enable_uvd_dpm(adev, !gate);
  1729. }
  1730. static void cz_dpm_powergate_uvd(struct amdgpu_device *adev, bool gate)
  1731. {
  1732. struct cz_power_info *pi = cz_get_pi(adev);
  1733. int ret;
  1734. if (pi->uvd_power_gated == gate)
  1735. return;
  1736. pi->uvd_power_gated = gate;
  1737. if (gate) {
  1738. if (pi->caps_uvd_pg) {
  1739. /* disable clockgating so we can properly shut down the block */
  1740. ret = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
  1741. AMD_CG_STATE_UNGATE);
  1742. if (ret) {
  1743. DRM_ERROR("UVD DPM Power Gating failed to set clockgating state\n");
  1744. return;
  1745. }
  1746. /* shutdown the UVD block */
  1747. ret = amdgpu_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
  1748. AMD_PG_STATE_GATE);
  1749. if (ret) {
  1750. DRM_ERROR("UVD DPM Power Gating failed to set powergating state\n");
  1751. return;
  1752. }
  1753. }
  1754. cz_update_uvd_dpm(adev, gate);
  1755. if (pi->caps_uvd_pg) {
  1756. /* power off the UVD block */
  1757. ret = cz_send_msg_to_smc(adev, PPSMC_MSG_UVDPowerOFF);
  1758. if (ret) {
  1759. DRM_ERROR("UVD DPM Power Gating failed to send SMU PowerOFF message\n");
  1760. return;
  1761. }
  1762. }
  1763. } else {
  1764. if (pi->caps_uvd_pg) {
  1765. /* power on the UVD block */
  1766. if (pi->uvd_dynamic_pg)
  1767. ret = cz_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_UVDPowerON, 1);
  1768. else
  1769. ret = cz_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_UVDPowerON, 0);
  1770. if (ret) {
  1771. DRM_ERROR("UVD DPM Power Gating Failed to send SMU PowerON message\n");
  1772. return;
  1773. }
  1774. /* re-init the UVD block */
  1775. ret = amdgpu_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
  1776. AMD_PG_STATE_UNGATE);
  1777. if (ret) {
  1778. DRM_ERROR("UVD DPM Power Gating Failed to set powergating state\n");
  1779. return;
  1780. }
  1781. /* enable clockgating. hw will dynamically gate/ungate clocks on the fly */
  1782. ret = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
  1783. AMD_CG_STATE_GATE);
  1784. if (ret) {
  1785. DRM_ERROR("UVD DPM Power Gating Failed to set clockgating state\n");
  1786. return;
  1787. }
  1788. }
  1789. cz_update_uvd_dpm(adev, gate);
  1790. }
  1791. }
  1792. static int cz_enable_vce_dpm(struct amdgpu_device *adev, bool enable)
  1793. {
  1794. struct cz_power_info *pi = cz_get_pi(adev);
  1795. int ret = 0;
  1796. if (enable && pi->caps_vce_dpm) {
  1797. pi->dpm_flags |= DPMFlags_VCE_Enabled;
  1798. DRM_DEBUG("VCE DPM Enabled.\n");
  1799. ret = cz_send_msg_to_smc_with_parameter(adev,
  1800. PPSMC_MSG_EnableAllSmuFeatures, VCE_DPM_MASK);
  1801. } else {
  1802. pi->dpm_flags &= ~DPMFlags_VCE_Enabled;
  1803. DRM_DEBUG("VCE DPM Stopped\n");
  1804. ret = cz_send_msg_to_smc_with_parameter(adev,
  1805. PPSMC_MSG_DisableAllSmuFeatures, VCE_DPM_MASK);
  1806. }
  1807. return ret;
  1808. }
  1809. static int cz_update_vce_dpm(struct amdgpu_device *adev)
  1810. {
  1811. struct cz_power_info *pi = cz_get_pi(adev);
  1812. struct amdgpu_vce_clock_voltage_dependency_table *table =
  1813. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  1814. /* Stable Pstate is enabled and we need to set the VCE DPM to highest level */
  1815. if (pi->caps_stable_power_state) {
  1816. pi->vce_dpm.hard_min_clk = table->entries[table->count-1].ecclk;
  1817. } else { /* non-stable p-state cases. without vce.Arbiter.EcclkHardMin */
  1818. /* leave it as set by user */
  1819. /*pi->vce_dpm.hard_min_clk = table->entries[0].ecclk;*/
  1820. }
  1821. cz_send_msg_to_smc_with_parameter(adev,
  1822. PPSMC_MSG_SetEclkHardMin,
  1823. cz_get_eclk_level(adev,
  1824. pi->vce_dpm.hard_min_clk,
  1825. PPSMC_MSG_SetEclkHardMin));
  1826. return 0;
  1827. }
  1828. static void cz_dpm_powergate_vce(struct amdgpu_device *adev, bool gate)
  1829. {
  1830. struct cz_power_info *pi = cz_get_pi(adev);
  1831. if (pi->caps_vce_pg) {
  1832. if (pi->vce_power_gated != gate) {
  1833. if (gate) {
  1834. /* disable clockgating so we can properly shut down the block */
  1835. amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
  1836. AMD_CG_STATE_UNGATE);
  1837. /* shutdown the VCE block */
  1838. amdgpu_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
  1839. AMD_PG_STATE_GATE);
  1840. cz_enable_vce_dpm(adev, false);
  1841. cz_send_msg_to_smc(adev, PPSMC_MSG_VCEPowerOFF);
  1842. pi->vce_power_gated = true;
  1843. } else {
  1844. cz_send_msg_to_smc(adev, PPSMC_MSG_VCEPowerON);
  1845. pi->vce_power_gated = false;
  1846. /* re-init the VCE block */
  1847. amdgpu_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
  1848. AMD_PG_STATE_UNGATE);
  1849. /* enable clockgating. hw will dynamically gate/ungate clocks on the fly */
  1850. amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
  1851. AMD_CG_STATE_GATE);
  1852. cz_update_vce_dpm(adev);
  1853. cz_enable_vce_dpm(adev, true);
  1854. }
  1855. } else {
  1856. if (! pi->vce_power_gated) {
  1857. cz_update_vce_dpm(adev);
  1858. }
  1859. }
  1860. } else { /*pi->caps_vce_pg*/
  1861. pi->vce_power_gated = gate;
  1862. cz_update_vce_dpm(adev);
  1863. cz_enable_vce_dpm(adev, !gate);
  1864. }
  1865. }
  1866. const struct amd_ip_funcs cz_dpm_ip_funcs = {
  1867. .name = "cz_dpm",
  1868. .early_init = cz_dpm_early_init,
  1869. .late_init = cz_dpm_late_init,
  1870. .sw_init = cz_dpm_sw_init,
  1871. .sw_fini = cz_dpm_sw_fini,
  1872. .hw_init = cz_dpm_hw_init,
  1873. .hw_fini = cz_dpm_hw_fini,
  1874. .suspend = cz_dpm_suspend,
  1875. .resume = cz_dpm_resume,
  1876. .is_idle = NULL,
  1877. .wait_for_idle = NULL,
  1878. .soft_reset = NULL,
  1879. .set_clockgating_state = cz_dpm_set_clockgating_state,
  1880. .set_powergating_state = cz_dpm_set_powergating_state,
  1881. };
  1882. static const struct amdgpu_dpm_funcs cz_dpm_funcs = {
  1883. .get_temperature = cz_dpm_get_temperature,
  1884. .pre_set_power_state = cz_dpm_pre_set_power_state,
  1885. .set_power_state = cz_dpm_set_power_state,
  1886. .post_set_power_state = cz_dpm_post_set_power_state,
  1887. .display_configuration_changed = cz_dpm_display_configuration_changed,
  1888. .get_sclk = cz_dpm_get_sclk,
  1889. .get_mclk = cz_dpm_get_mclk,
  1890. .print_power_state = cz_dpm_print_power_state,
  1891. .debugfs_print_current_performance_level =
  1892. cz_dpm_debugfs_print_current_performance_level,
  1893. .force_performance_level = cz_dpm_force_dpm_level,
  1894. .vblank_too_short = NULL,
  1895. .powergate_uvd = cz_dpm_powergate_uvd,
  1896. .powergate_vce = cz_dpm_powergate_vce,
  1897. };
  1898. static void cz_dpm_set_funcs(struct amdgpu_device *adev)
  1899. {
  1900. if (NULL == adev->pm.funcs)
  1901. adev->pm.funcs = &cz_dpm_funcs;
  1902. }