amdgpu_ttm.c 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <ttm/ttm_bo_api.h>
  33. #include <ttm/ttm_bo_driver.h>
  34. #include <ttm/ttm_placement.h>
  35. #include <ttm/ttm_module.h>
  36. #include <ttm/ttm_page_alloc.h>
  37. #include <ttm/ttm_memory.h>
  38. #include <drm/drmP.h>
  39. #include <drm/amdgpu_drm.h>
  40. #include <linux/seq_file.h>
  41. #include <linux/slab.h>
  42. #include <linux/swiotlb.h>
  43. #include <linux/swap.h>
  44. #include <linux/pagemap.h>
  45. #include <linux/debugfs.h>
  46. #include "amdgpu.h"
  47. #include "bif/bif_4_1_d.h"
  48. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  49. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev);
  50. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev);
  51. static struct amdgpu_device *amdgpu_get_adev(struct ttm_bo_device *bdev)
  52. {
  53. struct amdgpu_mman *mman;
  54. struct amdgpu_device *adev;
  55. mman = container_of(bdev, struct amdgpu_mman, bdev);
  56. adev = container_of(mman, struct amdgpu_device, mman);
  57. return adev;
  58. }
  59. /*
  60. * Global memory.
  61. */
  62. static int amdgpu_ttm_mem_global_init(struct drm_global_reference *ref)
  63. {
  64. return ttm_mem_global_init(ref->object);
  65. }
  66. static void amdgpu_ttm_mem_global_release(struct drm_global_reference *ref)
  67. {
  68. ttm_mem_global_release(ref->object);
  69. }
  70. int amdgpu_ttm_global_init(struct amdgpu_device *adev)
  71. {
  72. struct drm_global_reference *global_ref;
  73. struct amdgpu_ring *ring;
  74. struct amd_sched_rq *rq;
  75. int r;
  76. adev->mman.mem_global_referenced = false;
  77. global_ref = &adev->mman.mem_global_ref;
  78. global_ref->global_type = DRM_GLOBAL_TTM_MEM;
  79. global_ref->size = sizeof(struct ttm_mem_global);
  80. global_ref->init = &amdgpu_ttm_mem_global_init;
  81. global_ref->release = &amdgpu_ttm_mem_global_release;
  82. r = drm_global_item_ref(global_ref);
  83. if (r != 0) {
  84. DRM_ERROR("Failed setting up TTM memory accounting "
  85. "subsystem.\n");
  86. return r;
  87. }
  88. adev->mman.bo_global_ref.mem_glob =
  89. adev->mman.mem_global_ref.object;
  90. global_ref = &adev->mman.bo_global_ref.ref;
  91. global_ref->global_type = DRM_GLOBAL_TTM_BO;
  92. global_ref->size = sizeof(struct ttm_bo_global);
  93. global_ref->init = &ttm_bo_global_init;
  94. global_ref->release = &ttm_bo_global_release;
  95. r = drm_global_item_ref(global_ref);
  96. if (r != 0) {
  97. DRM_ERROR("Failed setting up TTM BO subsystem.\n");
  98. drm_global_item_unref(&adev->mman.mem_global_ref);
  99. return r;
  100. }
  101. ring = adev->mman.buffer_funcs_ring;
  102. rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
  103. r = amd_sched_entity_init(&ring->sched, &adev->mman.entity,
  104. rq, amdgpu_sched_jobs);
  105. if (r != 0) {
  106. DRM_ERROR("Failed setting up TTM BO move run queue.\n");
  107. drm_global_item_unref(&adev->mman.mem_global_ref);
  108. drm_global_item_unref(&adev->mman.bo_global_ref.ref);
  109. return r;
  110. }
  111. adev->mman.mem_global_referenced = true;
  112. return 0;
  113. }
  114. static void amdgpu_ttm_global_fini(struct amdgpu_device *adev)
  115. {
  116. if (adev->mman.mem_global_referenced) {
  117. amd_sched_entity_fini(adev->mman.entity.sched,
  118. &adev->mman.entity);
  119. drm_global_item_unref(&adev->mman.bo_global_ref.ref);
  120. drm_global_item_unref(&adev->mman.mem_global_ref);
  121. adev->mman.mem_global_referenced = false;
  122. }
  123. }
  124. static int amdgpu_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
  125. {
  126. return 0;
  127. }
  128. static int amdgpu_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
  129. struct ttm_mem_type_manager *man)
  130. {
  131. struct amdgpu_device *adev;
  132. adev = amdgpu_get_adev(bdev);
  133. switch (type) {
  134. case TTM_PL_SYSTEM:
  135. /* System memory */
  136. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
  137. man->available_caching = TTM_PL_MASK_CACHING;
  138. man->default_caching = TTM_PL_FLAG_CACHED;
  139. break;
  140. case TTM_PL_TT:
  141. man->func = &ttm_bo_manager_func;
  142. man->gpu_offset = adev->mc.gtt_start;
  143. man->available_caching = TTM_PL_MASK_CACHING;
  144. man->default_caching = TTM_PL_FLAG_CACHED;
  145. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
  146. break;
  147. case TTM_PL_VRAM:
  148. /* "On-card" video ram */
  149. man->func = &ttm_bo_manager_func;
  150. man->gpu_offset = adev->mc.vram_start;
  151. man->flags = TTM_MEMTYPE_FLAG_FIXED |
  152. TTM_MEMTYPE_FLAG_MAPPABLE;
  153. man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
  154. man->default_caching = TTM_PL_FLAG_WC;
  155. break;
  156. case AMDGPU_PL_GDS:
  157. case AMDGPU_PL_GWS:
  158. case AMDGPU_PL_OA:
  159. /* On-chip GDS memory*/
  160. man->func = &ttm_bo_manager_func;
  161. man->gpu_offset = 0;
  162. man->flags = TTM_MEMTYPE_FLAG_FIXED | TTM_MEMTYPE_FLAG_CMA;
  163. man->available_caching = TTM_PL_FLAG_UNCACHED;
  164. man->default_caching = TTM_PL_FLAG_UNCACHED;
  165. break;
  166. default:
  167. DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
  168. return -EINVAL;
  169. }
  170. return 0;
  171. }
  172. static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
  173. struct ttm_placement *placement)
  174. {
  175. struct amdgpu_bo *rbo;
  176. static struct ttm_place placements = {
  177. .fpfn = 0,
  178. .lpfn = 0,
  179. .flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
  180. };
  181. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo)) {
  182. placement->placement = &placements;
  183. placement->busy_placement = &placements;
  184. placement->num_placement = 1;
  185. placement->num_busy_placement = 1;
  186. return;
  187. }
  188. rbo = container_of(bo, struct amdgpu_bo, tbo);
  189. switch (bo->mem.mem_type) {
  190. case TTM_PL_VRAM:
  191. if (rbo->adev->mman.buffer_funcs_ring->ready == false)
  192. amdgpu_ttm_placement_from_domain(rbo, AMDGPU_GEM_DOMAIN_CPU);
  193. else
  194. amdgpu_ttm_placement_from_domain(rbo, AMDGPU_GEM_DOMAIN_GTT);
  195. break;
  196. case TTM_PL_TT:
  197. default:
  198. amdgpu_ttm_placement_from_domain(rbo, AMDGPU_GEM_DOMAIN_CPU);
  199. }
  200. *placement = rbo->placement;
  201. }
  202. static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
  203. {
  204. struct amdgpu_bo *rbo = container_of(bo, struct amdgpu_bo, tbo);
  205. if (amdgpu_ttm_tt_get_usermm(bo->ttm))
  206. return -EPERM;
  207. return drm_vma_node_verify_access(&rbo->gem_base.vma_node, filp);
  208. }
  209. static void amdgpu_move_null(struct ttm_buffer_object *bo,
  210. struct ttm_mem_reg *new_mem)
  211. {
  212. struct ttm_mem_reg *old_mem = &bo->mem;
  213. BUG_ON(old_mem->mm_node != NULL);
  214. *old_mem = *new_mem;
  215. new_mem->mm_node = NULL;
  216. }
  217. static int amdgpu_move_blit(struct ttm_buffer_object *bo,
  218. bool evict, bool no_wait_gpu,
  219. struct ttm_mem_reg *new_mem,
  220. struct ttm_mem_reg *old_mem)
  221. {
  222. struct amdgpu_device *adev;
  223. struct amdgpu_ring *ring;
  224. uint64_t old_start, new_start;
  225. struct fence *fence;
  226. int r;
  227. adev = amdgpu_get_adev(bo->bdev);
  228. ring = adev->mman.buffer_funcs_ring;
  229. old_start = old_mem->start << PAGE_SHIFT;
  230. new_start = new_mem->start << PAGE_SHIFT;
  231. switch (old_mem->mem_type) {
  232. case TTM_PL_VRAM:
  233. old_start += adev->mc.vram_start;
  234. break;
  235. case TTM_PL_TT:
  236. old_start += adev->mc.gtt_start;
  237. break;
  238. default:
  239. DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
  240. return -EINVAL;
  241. }
  242. switch (new_mem->mem_type) {
  243. case TTM_PL_VRAM:
  244. new_start += adev->mc.vram_start;
  245. break;
  246. case TTM_PL_TT:
  247. new_start += adev->mc.gtt_start;
  248. break;
  249. default:
  250. DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
  251. return -EINVAL;
  252. }
  253. if (!ring->ready) {
  254. DRM_ERROR("Trying to move memory with ring turned off.\n");
  255. return -EINVAL;
  256. }
  257. BUILD_BUG_ON((PAGE_SIZE % AMDGPU_GPU_PAGE_SIZE) != 0);
  258. r = amdgpu_copy_buffer(ring, old_start, new_start,
  259. new_mem->num_pages * PAGE_SIZE, /* bytes */
  260. bo->resv, &fence);
  261. if (r)
  262. return r;
  263. r = ttm_bo_pipeline_move(bo, fence, evict, new_mem);
  264. fence_put(fence);
  265. return r;
  266. }
  267. static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo,
  268. bool evict, bool interruptible,
  269. bool no_wait_gpu,
  270. struct ttm_mem_reg *new_mem)
  271. {
  272. struct amdgpu_device *adev;
  273. struct ttm_mem_reg *old_mem = &bo->mem;
  274. struct ttm_mem_reg tmp_mem;
  275. struct ttm_place placements;
  276. struct ttm_placement placement;
  277. int r;
  278. adev = amdgpu_get_adev(bo->bdev);
  279. tmp_mem = *new_mem;
  280. tmp_mem.mm_node = NULL;
  281. placement.num_placement = 1;
  282. placement.placement = &placements;
  283. placement.num_busy_placement = 1;
  284. placement.busy_placement = &placements;
  285. placements.fpfn = 0;
  286. placements.lpfn = 0;
  287. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  288. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  289. interruptible, no_wait_gpu);
  290. if (unlikely(r)) {
  291. return r;
  292. }
  293. r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
  294. if (unlikely(r)) {
  295. goto out_cleanup;
  296. }
  297. r = ttm_tt_bind(bo->ttm, &tmp_mem);
  298. if (unlikely(r)) {
  299. goto out_cleanup;
  300. }
  301. r = amdgpu_move_blit(bo, true, no_wait_gpu, &tmp_mem, old_mem);
  302. if (unlikely(r)) {
  303. goto out_cleanup;
  304. }
  305. r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, new_mem);
  306. out_cleanup:
  307. ttm_bo_mem_put(bo, &tmp_mem);
  308. return r;
  309. }
  310. static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo,
  311. bool evict, bool interruptible,
  312. bool no_wait_gpu,
  313. struct ttm_mem_reg *new_mem)
  314. {
  315. struct amdgpu_device *adev;
  316. struct ttm_mem_reg *old_mem = &bo->mem;
  317. struct ttm_mem_reg tmp_mem;
  318. struct ttm_placement placement;
  319. struct ttm_place placements;
  320. int r;
  321. adev = amdgpu_get_adev(bo->bdev);
  322. tmp_mem = *new_mem;
  323. tmp_mem.mm_node = NULL;
  324. placement.num_placement = 1;
  325. placement.placement = &placements;
  326. placement.num_busy_placement = 1;
  327. placement.busy_placement = &placements;
  328. placements.fpfn = 0;
  329. placements.lpfn = 0;
  330. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  331. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  332. interruptible, no_wait_gpu);
  333. if (unlikely(r)) {
  334. return r;
  335. }
  336. r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, &tmp_mem);
  337. if (unlikely(r)) {
  338. goto out_cleanup;
  339. }
  340. r = amdgpu_move_blit(bo, true, no_wait_gpu, new_mem, old_mem);
  341. if (unlikely(r)) {
  342. goto out_cleanup;
  343. }
  344. out_cleanup:
  345. ttm_bo_mem_put(bo, &tmp_mem);
  346. return r;
  347. }
  348. static int amdgpu_bo_move(struct ttm_buffer_object *bo,
  349. bool evict, bool interruptible,
  350. bool no_wait_gpu,
  351. struct ttm_mem_reg *new_mem)
  352. {
  353. struct amdgpu_device *adev;
  354. struct amdgpu_bo *abo;
  355. struct ttm_mem_reg *old_mem = &bo->mem;
  356. int r;
  357. /* Can't move a pinned BO */
  358. abo = container_of(bo, struct amdgpu_bo, tbo);
  359. if (WARN_ON_ONCE(abo->pin_count > 0))
  360. return -EINVAL;
  361. adev = amdgpu_get_adev(bo->bdev);
  362. /* remember the eviction */
  363. if (evict)
  364. atomic64_inc(&adev->num_evictions);
  365. if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
  366. amdgpu_move_null(bo, new_mem);
  367. return 0;
  368. }
  369. if ((old_mem->mem_type == TTM_PL_TT &&
  370. new_mem->mem_type == TTM_PL_SYSTEM) ||
  371. (old_mem->mem_type == TTM_PL_SYSTEM &&
  372. new_mem->mem_type == TTM_PL_TT)) {
  373. /* bind is enough */
  374. amdgpu_move_null(bo, new_mem);
  375. return 0;
  376. }
  377. if (adev->mman.buffer_funcs == NULL ||
  378. adev->mman.buffer_funcs_ring == NULL ||
  379. !adev->mman.buffer_funcs_ring->ready) {
  380. /* use memcpy */
  381. goto memcpy;
  382. }
  383. if (old_mem->mem_type == TTM_PL_VRAM &&
  384. new_mem->mem_type == TTM_PL_SYSTEM) {
  385. r = amdgpu_move_vram_ram(bo, evict, interruptible,
  386. no_wait_gpu, new_mem);
  387. } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
  388. new_mem->mem_type == TTM_PL_VRAM) {
  389. r = amdgpu_move_ram_vram(bo, evict, interruptible,
  390. no_wait_gpu, new_mem);
  391. } else {
  392. r = amdgpu_move_blit(bo, evict, no_wait_gpu, new_mem, old_mem);
  393. }
  394. if (r) {
  395. memcpy:
  396. r = ttm_bo_move_memcpy(bo, interruptible, no_wait_gpu, new_mem);
  397. if (r) {
  398. return r;
  399. }
  400. }
  401. /* update statistics */
  402. atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved);
  403. return 0;
  404. }
  405. static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  406. {
  407. struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
  408. struct amdgpu_device *adev = amdgpu_get_adev(bdev);
  409. mem->bus.addr = NULL;
  410. mem->bus.offset = 0;
  411. mem->bus.size = mem->num_pages << PAGE_SHIFT;
  412. mem->bus.base = 0;
  413. mem->bus.is_iomem = false;
  414. if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
  415. return -EINVAL;
  416. switch (mem->mem_type) {
  417. case TTM_PL_SYSTEM:
  418. /* system memory */
  419. return 0;
  420. case TTM_PL_TT:
  421. break;
  422. case TTM_PL_VRAM:
  423. mem->bus.offset = mem->start << PAGE_SHIFT;
  424. /* check if it's visible */
  425. if ((mem->bus.offset + mem->bus.size) > adev->mc.visible_vram_size)
  426. return -EINVAL;
  427. mem->bus.base = adev->mc.aper_base;
  428. mem->bus.is_iomem = true;
  429. #ifdef __alpha__
  430. /*
  431. * Alpha: use bus.addr to hold the ioremap() return,
  432. * so we can modify bus.base below.
  433. */
  434. if (mem->placement & TTM_PL_FLAG_WC)
  435. mem->bus.addr =
  436. ioremap_wc(mem->bus.base + mem->bus.offset,
  437. mem->bus.size);
  438. else
  439. mem->bus.addr =
  440. ioremap_nocache(mem->bus.base + mem->bus.offset,
  441. mem->bus.size);
  442. /*
  443. * Alpha: Use just the bus offset plus
  444. * the hose/domain memory base for bus.base.
  445. * It then can be used to build PTEs for VRAM
  446. * access, as done in ttm_bo_vm_fault().
  447. */
  448. mem->bus.base = (mem->bus.base & 0x0ffffffffUL) +
  449. adev->ddev->hose->dense_mem_base;
  450. #endif
  451. break;
  452. default:
  453. return -EINVAL;
  454. }
  455. return 0;
  456. }
  457. static void amdgpu_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  458. {
  459. }
  460. /*
  461. * TTM backend functions.
  462. */
  463. struct amdgpu_ttm_gup_task_list {
  464. struct list_head list;
  465. struct task_struct *task;
  466. };
  467. struct amdgpu_ttm_tt {
  468. struct ttm_dma_tt ttm;
  469. struct amdgpu_device *adev;
  470. u64 offset;
  471. uint64_t userptr;
  472. struct mm_struct *usermm;
  473. uint32_t userflags;
  474. spinlock_t guptasklock;
  475. struct list_head guptasks;
  476. atomic_t mmu_invalidations;
  477. };
  478. int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages)
  479. {
  480. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  481. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  482. unsigned pinned = 0;
  483. int r;
  484. if (gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) {
  485. /* check that we only use anonymous memory
  486. to prevent problems with writeback */
  487. unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE;
  488. struct vm_area_struct *vma;
  489. vma = find_vma(gtt->usermm, gtt->userptr);
  490. if (!vma || vma->vm_file || vma->vm_end < end)
  491. return -EPERM;
  492. }
  493. do {
  494. unsigned num_pages = ttm->num_pages - pinned;
  495. uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE;
  496. struct page **p = pages + pinned;
  497. struct amdgpu_ttm_gup_task_list guptask;
  498. guptask.task = current;
  499. spin_lock(&gtt->guptasklock);
  500. list_add(&guptask.list, &gtt->guptasks);
  501. spin_unlock(&gtt->guptasklock);
  502. r = get_user_pages(userptr, num_pages, write, 0, p, NULL);
  503. spin_lock(&gtt->guptasklock);
  504. list_del(&guptask.list);
  505. spin_unlock(&gtt->guptasklock);
  506. if (r < 0)
  507. goto release_pages;
  508. pinned += r;
  509. } while (pinned < ttm->num_pages);
  510. return 0;
  511. release_pages:
  512. release_pages(pages, pinned, 0);
  513. return r;
  514. }
  515. /* prepare the sg table with the user pages */
  516. static int amdgpu_ttm_tt_pin_userptr(struct ttm_tt *ttm)
  517. {
  518. struct amdgpu_device *adev = amdgpu_get_adev(ttm->bdev);
  519. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  520. unsigned nents;
  521. int r;
  522. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  523. enum dma_data_direction direction = write ?
  524. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  525. r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
  526. ttm->num_pages << PAGE_SHIFT,
  527. GFP_KERNEL);
  528. if (r)
  529. goto release_sg;
  530. r = -ENOMEM;
  531. nents = dma_map_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  532. if (nents != ttm->sg->nents)
  533. goto release_sg;
  534. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  535. gtt->ttm.dma_address, ttm->num_pages);
  536. return 0;
  537. release_sg:
  538. kfree(ttm->sg);
  539. return r;
  540. }
  541. static void amdgpu_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
  542. {
  543. struct amdgpu_device *adev = amdgpu_get_adev(ttm->bdev);
  544. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  545. struct sg_page_iter sg_iter;
  546. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  547. enum dma_data_direction direction = write ?
  548. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  549. /* double check that we don't free the table twice */
  550. if (!ttm->sg->sgl)
  551. return;
  552. /* free the sg table and pages again */
  553. dma_unmap_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  554. for_each_sg_page(ttm->sg->sgl, &sg_iter, ttm->sg->nents, 0) {
  555. struct page *page = sg_page_iter_page(&sg_iter);
  556. if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
  557. set_page_dirty(page);
  558. mark_page_accessed(page);
  559. put_page(page);
  560. }
  561. sg_free_table(ttm->sg);
  562. }
  563. static int amdgpu_ttm_backend_bind(struct ttm_tt *ttm,
  564. struct ttm_mem_reg *bo_mem)
  565. {
  566. struct amdgpu_ttm_tt *gtt = (void*)ttm;
  567. uint32_t flags = amdgpu_ttm_tt_pte_flags(gtt->adev, ttm, bo_mem);
  568. int r;
  569. if (gtt->userptr) {
  570. r = amdgpu_ttm_tt_pin_userptr(ttm);
  571. if (r) {
  572. DRM_ERROR("failed to pin userptr\n");
  573. return r;
  574. }
  575. }
  576. gtt->offset = (unsigned long)(bo_mem->start << PAGE_SHIFT);
  577. if (!ttm->num_pages) {
  578. WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
  579. ttm->num_pages, bo_mem, ttm);
  580. }
  581. if (bo_mem->mem_type == AMDGPU_PL_GDS ||
  582. bo_mem->mem_type == AMDGPU_PL_GWS ||
  583. bo_mem->mem_type == AMDGPU_PL_OA)
  584. return -EINVAL;
  585. r = amdgpu_gart_bind(gtt->adev, gtt->offset, ttm->num_pages,
  586. ttm->pages, gtt->ttm.dma_address, flags);
  587. if (r) {
  588. DRM_ERROR("failed to bind %lu pages at 0x%08X\n",
  589. ttm->num_pages, (unsigned)gtt->offset);
  590. return r;
  591. }
  592. return 0;
  593. }
  594. static int amdgpu_ttm_backend_unbind(struct ttm_tt *ttm)
  595. {
  596. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  597. /* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
  598. if (gtt->adev->gart.ready)
  599. amdgpu_gart_unbind(gtt->adev, gtt->offset, ttm->num_pages);
  600. if (gtt->userptr)
  601. amdgpu_ttm_tt_unpin_userptr(ttm);
  602. return 0;
  603. }
  604. static void amdgpu_ttm_backend_destroy(struct ttm_tt *ttm)
  605. {
  606. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  607. ttm_dma_tt_fini(&gtt->ttm);
  608. kfree(gtt);
  609. }
  610. static struct ttm_backend_func amdgpu_backend_func = {
  611. .bind = &amdgpu_ttm_backend_bind,
  612. .unbind = &amdgpu_ttm_backend_unbind,
  613. .destroy = &amdgpu_ttm_backend_destroy,
  614. };
  615. static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_bo_device *bdev,
  616. unsigned long size, uint32_t page_flags,
  617. struct page *dummy_read_page)
  618. {
  619. struct amdgpu_device *adev;
  620. struct amdgpu_ttm_tt *gtt;
  621. adev = amdgpu_get_adev(bdev);
  622. gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
  623. if (gtt == NULL) {
  624. return NULL;
  625. }
  626. gtt->ttm.ttm.func = &amdgpu_backend_func;
  627. gtt->adev = adev;
  628. if (ttm_dma_tt_init(&gtt->ttm, bdev, size, page_flags, dummy_read_page)) {
  629. kfree(gtt);
  630. return NULL;
  631. }
  632. return &gtt->ttm.ttm;
  633. }
  634. static int amdgpu_ttm_tt_populate(struct ttm_tt *ttm)
  635. {
  636. struct amdgpu_device *adev;
  637. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  638. unsigned i;
  639. int r;
  640. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  641. if (ttm->state != tt_unpopulated)
  642. return 0;
  643. if (gtt && gtt->userptr) {
  644. ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
  645. if (!ttm->sg)
  646. return -ENOMEM;
  647. ttm->page_flags |= TTM_PAGE_FLAG_SG;
  648. ttm->state = tt_unbound;
  649. return 0;
  650. }
  651. if (slave && ttm->sg) {
  652. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  653. gtt->ttm.dma_address, ttm->num_pages);
  654. ttm->state = tt_unbound;
  655. return 0;
  656. }
  657. adev = amdgpu_get_adev(ttm->bdev);
  658. #ifdef CONFIG_SWIOTLB
  659. if (swiotlb_nr_tbl()) {
  660. return ttm_dma_populate(&gtt->ttm, adev->dev);
  661. }
  662. #endif
  663. r = ttm_pool_populate(ttm);
  664. if (r) {
  665. return r;
  666. }
  667. for (i = 0; i < ttm->num_pages; i++) {
  668. gtt->ttm.dma_address[i] = pci_map_page(adev->pdev, ttm->pages[i],
  669. 0, PAGE_SIZE,
  670. PCI_DMA_BIDIRECTIONAL);
  671. if (pci_dma_mapping_error(adev->pdev, gtt->ttm.dma_address[i])) {
  672. while (i--) {
  673. pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
  674. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  675. gtt->ttm.dma_address[i] = 0;
  676. }
  677. ttm_pool_unpopulate(ttm);
  678. return -EFAULT;
  679. }
  680. }
  681. return 0;
  682. }
  683. static void amdgpu_ttm_tt_unpopulate(struct ttm_tt *ttm)
  684. {
  685. struct amdgpu_device *adev;
  686. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  687. unsigned i;
  688. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  689. if (gtt && gtt->userptr) {
  690. kfree(ttm->sg);
  691. ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
  692. return;
  693. }
  694. if (slave)
  695. return;
  696. adev = amdgpu_get_adev(ttm->bdev);
  697. #ifdef CONFIG_SWIOTLB
  698. if (swiotlb_nr_tbl()) {
  699. ttm_dma_unpopulate(&gtt->ttm, adev->dev);
  700. return;
  701. }
  702. #endif
  703. for (i = 0; i < ttm->num_pages; i++) {
  704. if (gtt->ttm.dma_address[i]) {
  705. pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
  706. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  707. }
  708. }
  709. ttm_pool_unpopulate(ttm);
  710. }
  711. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  712. uint32_t flags)
  713. {
  714. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  715. if (gtt == NULL)
  716. return -EINVAL;
  717. gtt->userptr = addr;
  718. gtt->usermm = current->mm;
  719. gtt->userflags = flags;
  720. spin_lock_init(&gtt->guptasklock);
  721. INIT_LIST_HEAD(&gtt->guptasks);
  722. atomic_set(&gtt->mmu_invalidations, 0);
  723. return 0;
  724. }
  725. struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
  726. {
  727. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  728. if (gtt == NULL)
  729. return NULL;
  730. return gtt->usermm;
  731. }
  732. bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
  733. unsigned long end)
  734. {
  735. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  736. struct amdgpu_ttm_gup_task_list *entry;
  737. unsigned long size;
  738. if (gtt == NULL || !gtt->userptr)
  739. return false;
  740. size = (unsigned long)gtt->ttm.ttm.num_pages * PAGE_SIZE;
  741. if (gtt->userptr > end || gtt->userptr + size <= start)
  742. return false;
  743. spin_lock(&gtt->guptasklock);
  744. list_for_each_entry(entry, &gtt->guptasks, list) {
  745. if (entry->task == current) {
  746. spin_unlock(&gtt->guptasklock);
  747. return false;
  748. }
  749. }
  750. spin_unlock(&gtt->guptasklock);
  751. atomic_inc(&gtt->mmu_invalidations);
  752. return true;
  753. }
  754. bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
  755. int *last_invalidated)
  756. {
  757. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  758. int prev_invalidated = *last_invalidated;
  759. *last_invalidated = atomic_read(&gtt->mmu_invalidations);
  760. return prev_invalidated != *last_invalidated;
  761. }
  762. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
  763. {
  764. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  765. if (gtt == NULL)
  766. return false;
  767. return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  768. }
  769. uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  770. struct ttm_mem_reg *mem)
  771. {
  772. uint32_t flags = 0;
  773. if (mem && mem->mem_type != TTM_PL_SYSTEM)
  774. flags |= AMDGPU_PTE_VALID;
  775. if (mem && mem->mem_type == TTM_PL_TT) {
  776. flags |= AMDGPU_PTE_SYSTEM;
  777. if (ttm->caching_state == tt_cached)
  778. flags |= AMDGPU_PTE_SNOOPED;
  779. }
  780. if (adev->asic_type >= CHIP_TONGA)
  781. flags |= AMDGPU_PTE_EXECUTABLE;
  782. flags |= AMDGPU_PTE_READABLE;
  783. if (!amdgpu_ttm_tt_is_readonly(ttm))
  784. flags |= AMDGPU_PTE_WRITEABLE;
  785. return flags;
  786. }
  787. static void amdgpu_ttm_lru_removal(struct ttm_buffer_object *tbo)
  788. {
  789. struct amdgpu_device *adev = amdgpu_get_adev(tbo->bdev);
  790. unsigned i, j;
  791. for (i = 0; i < AMDGPU_TTM_LRU_SIZE; ++i) {
  792. struct amdgpu_mman_lru *lru = &adev->mman.log2_size[i];
  793. for (j = 0; j < TTM_NUM_MEM_TYPES; ++j)
  794. if (&tbo->lru == lru->lru[j])
  795. lru->lru[j] = tbo->lru.prev;
  796. if (&tbo->swap == lru->swap_lru)
  797. lru->swap_lru = tbo->swap.prev;
  798. }
  799. }
  800. static struct amdgpu_mman_lru *amdgpu_ttm_lru(struct ttm_buffer_object *tbo)
  801. {
  802. struct amdgpu_device *adev = amdgpu_get_adev(tbo->bdev);
  803. unsigned log2_size = min(ilog2(tbo->num_pages),
  804. AMDGPU_TTM_LRU_SIZE - 1);
  805. return &adev->mman.log2_size[log2_size];
  806. }
  807. static struct list_head *amdgpu_ttm_lru_tail(struct ttm_buffer_object *tbo)
  808. {
  809. struct amdgpu_mman_lru *lru = amdgpu_ttm_lru(tbo);
  810. struct list_head *res = lru->lru[tbo->mem.mem_type];
  811. lru->lru[tbo->mem.mem_type] = &tbo->lru;
  812. return res;
  813. }
  814. static struct list_head *amdgpu_ttm_swap_lru_tail(struct ttm_buffer_object *tbo)
  815. {
  816. struct amdgpu_mman_lru *lru = amdgpu_ttm_lru(tbo);
  817. struct list_head *res = lru->swap_lru;
  818. lru->swap_lru = &tbo->swap;
  819. return res;
  820. }
  821. static struct ttm_bo_driver amdgpu_bo_driver = {
  822. .ttm_tt_create = &amdgpu_ttm_tt_create,
  823. .ttm_tt_populate = &amdgpu_ttm_tt_populate,
  824. .ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
  825. .invalidate_caches = &amdgpu_invalidate_caches,
  826. .init_mem_type = &amdgpu_init_mem_type,
  827. .evict_flags = &amdgpu_evict_flags,
  828. .move = &amdgpu_bo_move,
  829. .verify_access = &amdgpu_verify_access,
  830. .move_notify = &amdgpu_bo_move_notify,
  831. .fault_reserve_notify = &amdgpu_bo_fault_reserve_notify,
  832. .io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
  833. .io_mem_free = &amdgpu_ttm_io_mem_free,
  834. .lru_removal = &amdgpu_ttm_lru_removal,
  835. .lru_tail = &amdgpu_ttm_lru_tail,
  836. .swap_lru_tail = &amdgpu_ttm_swap_lru_tail,
  837. };
  838. int amdgpu_ttm_init(struct amdgpu_device *adev)
  839. {
  840. unsigned i, j;
  841. int r;
  842. /* No others user of address space so set it to 0 */
  843. r = ttm_bo_device_init(&adev->mman.bdev,
  844. adev->mman.bo_global_ref.ref.object,
  845. &amdgpu_bo_driver,
  846. adev->ddev->anon_inode->i_mapping,
  847. DRM_FILE_PAGE_OFFSET,
  848. adev->need_dma32);
  849. if (r) {
  850. DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
  851. return r;
  852. }
  853. for (i = 0; i < AMDGPU_TTM_LRU_SIZE; ++i) {
  854. struct amdgpu_mman_lru *lru = &adev->mman.log2_size[i];
  855. for (j = 0; j < TTM_NUM_MEM_TYPES; ++j)
  856. lru->lru[j] = &adev->mman.bdev.man[j].lru;
  857. lru->swap_lru = &adev->mman.bdev.glob->swap_lru;
  858. }
  859. adev->mman.initialized = true;
  860. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_VRAM,
  861. adev->mc.real_vram_size >> PAGE_SHIFT);
  862. if (r) {
  863. DRM_ERROR("Failed initializing VRAM heap.\n");
  864. return r;
  865. }
  866. /* Change the size here instead of the init above so only lpfn is affected */
  867. amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
  868. r = amdgpu_bo_create(adev, 256 * 1024, PAGE_SIZE, true,
  869. AMDGPU_GEM_DOMAIN_VRAM,
  870. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  871. NULL, NULL, &adev->stollen_vga_memory);
  872. if (r) {
  873. return r;
  874. }
  875. r = amdgpu_bo_reserve(adev->stollen_vga_memory, false);
  876. if (r)
  877. return r;
  878. r = amdgpu_bo_pin(adev->stollen_vga_memory, AMDGPU_GEM_DOMAIN_VRAM, NULL);
  879. amdgpu_bo_unreserve(adev->stollen_vga_memory);
  880. if (r) {
  881. amdgpu_bo_unref(&adev->stollen_vga_memory);
  882. return r;
  883. }
  884. DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
  885. (unsigned) (adev->mc.real_vram_size / (1024 * 1024)));
  886. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_TT,
  887. adev->mc.gtt_size >> PAGE_SHIFT);
  888. if (r) {
  889. DRM_ERROR("Failed initializing GTT heap.\n");
  890. return r;
  891. }
  892. DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
  893. (unsigned)(adev->mc.gtt_size / (1024 * 1024)));
  894. adev->gds.mem.total_size = adev->gds.mem.total_size << AMDGPU_GDS_SHIFT;
  895. adev->gds.mem.gfx_partition_size = adev->gds.mem.gfx_partition_size << AMDGPU_GDS_SHIFT;
  896. adev->gds.mem.cs_partition_size = adev->gds.mem.cs_partition_size << AMDGPU_GDS_SHIFT;
  897. adev->gds.gws.total_size = adev->gds.gws.total_size << AMDGPU_GWS_SHIFT;
  898. adev->gds.gws.gfx_partition_size = adev->gds.gws.gfx_partition_size << AMDGPU_GWS_SHIFT;
  899. adev->gds.gws.cs_partition_size = adev->gds.gws.cs_partition_size << AMDGPU_GWS_SHIFT;
  900. adev->gds.oa.total_size = adev->gds.oa.total_size << AMDGPU_OA_SHIFT;
  901. adev->gds.oa.gfx_partition_size = adev->gds.oa.gfx_partition_size << AMDGPU_OA_SHIFT;
  902. adev->gds.oa.cs_partition_size = adev->gds.oa.cs_partition_size << AMDGPU_OA_SHIFT;
  903. /* GDS Memory */
  904. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GDS,
  905. adev->gds.mem.total_size >> PAGE_SHIFT);
  906. if (r) {
  907. DRM_ERROR("Failed initializing GDS heap.\n");
  908. return r;
  909. }
  910. /* GWS */
  911. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GWS,
  912. adev->gds.gws.total_size >> PAGE_SHIFT);
  913. if (r) {
  914. DRM_ERROR("Failed initializing gws heap.\n");
  915. return r;
  916. }
  917. /* OA */
  918. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_OA,
  919. adev->gds.oa.total_size >> PAGE_SHIFT);
  920. if (r) {
  921. DRM_ERROR("Failed initializing oa heap.\n");
  922. return r;
  923. }
  924. r = amdgpu_ttm_debugfs_init(adev);
  925. if (r) {
  926. DRM_ERROR("Failed to init debugfs\n");
  927. return r;
  928. }
  929. return 0;
  930. }
  931. void amdgpu_ttm_fini(struct amdgpu_device *adev)
  932. {
  933. int r;
  934. if (!adev->mman.initialized)
  935. return;
  936. amdgpu_ttm_debugfs_fini(adev);
  937. if (adev->stollen_vga_memory) {
  938. r = amdgpu_bo_reserve(adev->stollen_vga_memory, false);
  939. if (r == 0) {
  940. amdgpu_bo_unpin(adev->stollen_vga_memory);
  941. amdgpu_bo_unreserve(adev->stollen_vga_memory);
  942. }
  943. amdgpu_bo_unref(&adev->stollen_vga_memory);
  944. }
  945. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_VRAM);
  946. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_TT);
  947. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GDS);
  948. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GWS);
  949. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_OA);
  950. ttm_bo_device_release(&adev->mman.bdev);
  951. amdgpu_gart_fini(adev);
  952. amdgpu_ttm_global_fini(adev);
  953. adev->mman.initialized = false;
  954. DRM_INFO("amdgpu: ttm finalized\n");
  955. }
  956. /* this should only be called at bootup or when userspace
  957. * isn't running */
  958. void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size)
  959. {
  960. struct ttm_mem_type_manager *man;
  961. if (!adev->mman.initialized)
  962. return;
  963. man = &adev->mman.bdev.man[TTM_PL_VRAM];
  964. /* this just adjusts TTM size idea, which sets lpfn to the correct value */
  965. man->size = size >> PAGE_SHIFT;
  966. }
  967. int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
  968. {
  969. struct drm_file *file_priv;
  970. struct amdgpu_device *adev;
  971. if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET))
  972. return -EINVAL;
  973. file_priv = filp->private_data;
  974. adev = file_priv->minor->dev->dev_private;
  975. if (adev == NULL)
  976. return -EINVAL;
  977. return ttm_bo_mmap(filp, vma, &adev->mman.bdev);
  978. }
  979. int amdgpu_copy_buffer(struct amdgpu_ring *ring,
  980. uint64_t src_offset,
  981. uint64_t dst_offset,
  982. uint32_t byte_count,
  983. struct reservation_object *resv,
  984. struct fence **fence)
  985. {
  986. struct amdgpu_device *adev = ring->adev;
  987. struct amdgpu_job *job;
  988. uint32_t max_bytes;
  989. unsigned num_loops, num_dw;
  990. unsigned i;
  991. int r;
  992. max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
  993. num_loops = DIV_ROUND_UP(byte_count, max_bytes);
  994. num_dw = num_loops * adev->mman.buffer_funcs->copy_num_dw;
  995. /* for IB padding */
  996. while (num_dw & 0x7)
  997. num_dw++;
  998. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
  999. if (r)
  1000. return r;
  1001. if (resv) {
  1002. r = amdgpu_sync_resv(adev, &job->sync, resv,
  1003. AMDGPU_FENCE_OWNER_UNDEFINED);
  1004. if (r) {
  1005. DRM_ERROR("sync failed (%d).\n", r);
  1006. goto error_free;
  1007. }
  1008. }
  1009. for (i = 0; i < num_loops; i++) {
  1010. uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
  1011. amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
  1012. dst_offset, cur_size_in_bytes);
  1013. src_offset += cur_size_in_bytes;
  1014. dst_offset += cur_size_in_bytes;
  1015. byte_count -= cur_size_in_bytes;
  1016. }
  1017. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1018. WARN_ON(job->ibs[0].length_dw > num_dw);
  1019. r = amdgpu_job_submit(job, ring, &adev->mman.entity,
  1020. AMDGPU_FENCE_OWNER_UNDEFINED, fence);
  1021. if (r)
  1022. goto error_free;
  1023. return 0;
  1024. error_free:
  1025. amdgpu_job_free(job);
  1026. return r;
  1027. }
  1028. int amdgpu_fill_buffer(struct amdgpu_bo *bo,
  1029. uint32_t src_data,
  1030. struct reservation_object *resv,
  1031. struct fence **fence)
  1032. {
  1033. struct amdgpu_device *adev = bo->adev;
  1034. struct amdgpu_job *job;
  1035. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  1036. uint32_t max_bytes, byte_count;
  1037. uint64_t dst_offset;
  1038. unsigned int num_loops, num_dw;
  1039. unsigned int i;
  1040. int r;
  1041. byte_count = bo->tbo.num_pages << PAGE_SHIFT;
  1042. max_bytes = adev->mman.buffer_funcs->fill_max_bytes;
  1043. num_loops = DIV_ROUND_UP(byte_count, max_bytes);
  1044. num_dw = num_loops * adev->mman.buffer_funcs->fill_num_dw;
  1045. /* for IB padding */
  1046. while (num_dw & 0x7)
  1047. num_dw++;
  1048. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
  1049. if (r)
  1050. return r;
  1051. if (resv) {
  1052. r = amdgpu_sync_resv(adev, &job->sync, resv,
  1053. AMDGPU_FENCE_OWNER_UNDEFINED);
  1054. if (r) {
  1055. DRM_ERROR("sync failed (%d).\n", r);
  1056. goto error_free;
  1057. }
  1058. }
  1059. dst_offset = bo->tbo.mem.start << PAGE_SHIFT;
  1060. for (i = 0; i < num_loops; i++) {
  1061. uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
  1062. amdgpu_emit_fill_buffer(adev, &job->ibs[0], src_data,
  1063. dst_offset, cur_size_in_bytes);
  1064. dst_offset += cur_size_in_bytes;
  1065. byte_count -= cur_size_in_bytes;
  1066. }
  1067. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1068. WARN_ON(job->ibs[0].length_dw > num_dw);
  1069. r = amdgpu_job_submit(job, ring, &adev->mman.entity,
  1070. AMDGPU_FENCE_OWNER_UNDEFINED, fence);
  1071. if (r)
  1072. goto error_free;
  1073. return 0;
  1074. error_free:
  1075. amdgpu_job_free(job);
  1076. return r;
  1077. }
  1078. #if defined(CONFIG_DEBUG_FS)
  1079. static int amdgpu_mm_dump_table(struct seq_file *m, void *data)
  1080. {
  1081. struct drm_info_node *node = (struct drm_info_node *)m->private;
  1082. unsigned ttm_pl = *(int *)node->info_ent->data;
  1083. struct drm_device *dev = node->minor->dev;
  1084. struct amdgpu_device *adev = dev->dev_private;
  1085. struct drm_mm *mm = (struct drm_mm *)adev->mman.bdev.man[ttm_pl].priv;
  1086. int ret;
  1087. struct ttm_bo_global *glob = adev->mman.bdev.glob;
  1088. spin_lock(&glob->lru_lock);
  1089. ret = drm_mm_dump_table(m, mm);
  1090. spin_unlock(&glob->lru_lock);
  1091. if (ttm_pl == TTM_PL_VRAM)
  1092. seq_printf(m, "man size:%llu pages, ram usage:%lluMB, vis usage:%lluMB\n",
  1093. adev->mman.bdev.man[ttm_pl].size,
  1094. (u64)atomic64_read(&adev->vram_usage) >> 20,
  1095. (u64)atomic64_read(&adev->vram_vis_usage) >> 20);
  1096. return ret;
  1097. }
  1098. static int ttm_pl_vram = TTM_PL_VRAM;
  1099. static int ttm_pl_tt = TTM_PL_TT;
  1100. static const struct drm_info_list amdgpu_ttm_debugfs_list[] = {
  1101. {"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, &ttm_pl_vram},
  1102. {"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, &ttm_pl_tt},
  1103. {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
  1104. #ifdef CONFIG_SWIOTLB
  1105. {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
  1106. #endif
  1107. };
  1108. static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
  1109. size_t size, loff_t *pos)
  1110. {
  1111. struct amdgpu_device *adev = f->f_inode->i_private;
  1112. ssize_t result = 0;
  1113. int r;
  1114. if (size & 0x3 || *pos & 0x3)
  1115. return -EINVAL;
  1116. while (size) {
  1117. unsigned long flags;
  1118. uint32_t value;
  1119. if (*pos >= adev->mc.mc_vram_size)
  1120. return result;
  1121. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  1122. WREG32(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
  1123. WREG32(mmMM_INDEX_HI, *pos >> 31);
  1124. value = RREG32(mmMM_DATA);
  1125. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  1126. r = put_user(value, (uint32_t *)buf);
  1127. if (r)
  1128. return r;
  1129. result += 4;
  1130. buf += 4;
  1131. *pos += 4;
  1132. size -= 4;
  1133. }
  1134. return result;
  1135. }
  1136. static const struct file_operations amdgpu_ttm_vram_fops = {
  1137. .owner = THIS_MODULE,
  1138. .read = amdgpu_ttm_vram_read,
  1139. .llseek = default_llseek
  1140. };
  1141. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1142. static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf,
  1143. size_t size, loff_t *pos)
  1144. {
  1145. struct amdgpu_device *adev = f->f_inode->i_private;
  1146. ssize_t result = 0;
  1147. int r;
  1148. while (size) {
  1149. loff_t p = *pos / PAGE_SIZE;
  1150. unsigned off = *pos & ~PAGE_MASK;
  1151. size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
  1152. struct page *page;
  1153. void *ptr;
  1154. if (p >= adev->gart.num_cpu_pages)
  1155. return result;
  1156. page = adev->gart.pages[p];
  1157. if (page) {
  1158. ptr = kmap(page);
  1159. ptr += off;
  1160. r = copy_to_user(buf, ptr, cur_size);
  1161. kunmap(adev->gart.pages[p]);
  1162. } else
  1163. r = clear_user(buf, cur_size);
  1164. if (r)
  1165. return -EFAULT;
  1166. result += cur_size;
  1167. buf += cur_size;
  1168. *pos += cur_size;
  1169. size -= cur_size;
  1170. }
  1171. return result;
  1172. }
  1173. static const struct file_operations amdgpu_ttm_gtt_fops = {
  1174. .owner = THIS_MODULE,
  1175. .read = amdgpu_ttm_gtt_read,
  1176. .llseek = default_llseek
  1177. };
  1178. #endif
  1179. #endif
  1180. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
  1181. {
  1182. #if defined(CONFIG_DEBUG_FS)
  1183. unsigned count;
  1184. struct drm_minor *minor = adev->ddev->primary;
  1185. struct dentry *ent, *root = minor->debugfs_root;
  1186. ent = debugfs_create_file("amdgpu_vram", S_IFREG | S_IRUGO, root,
  1187. adev, &amdgpu_ttm_vram_fops);
  1188. if (IS_ERR(ent))
  1189. return PTR_ERR(ent);
  1190. i_size_write(ent->d_inode, adev->mc.mc_vram_size);
  1191. adev->mman.vram = ent;
  1192. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1193. ent = debugfs_create_file("amdgpu_gtt", S_IFREG | S_IRUGO, root,
  1194. adev, &amdgpu_ttm_gtt_fops);
  1195. if (IS_ERR(ent))
  1196. return PTR_ERR(ent);
  1197. i_size_write(ent->d_inode, adev->mc.gtt_size);
  1198. adev->mman.gtt = ent;
  1199. #endif
  1200. count = ARRAY_SIZE(amdgpu_ttm_debugfs_list);
  1201. #ifdef CONFIG_SWIOTLB
  1202. if (!swiotlb_nr_tbl())
  1203. --count;
  1204. #endif
  1205. return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count);
  1206. #else
  1207. return 0;
  1208. #endif
  1209. }
  1210. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev)
  1211. {
  1212. #if defined(CONFIG_DEBUG_FS)
  1213. debugfs_remove(adev->mman.vram);
  1214. adev->mman.vram = NULL;
  1215. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1216. debugfs_remove(adev->mman.gtt);
  1217. adev->mman.gtt = NULL;
  1218. #endif
  1219. #endif
  1220. }
  1221. u64 amdgpu_ttm_get_gtt_mem_size(struct amdgpu_device *adev)
  1222. {
  1223. return ttm_get_kernel_zone_memory_size(adev->mman.mem_global_ref.object);
  1224. }