amdgpu_object.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <linux/list.h>
  33. #include <linux/slab.h>
  34. #include <drm/drmP.h>
  35. #include <drm/amdgpu_drm.h>
  36. #include <drm/drm_cache.h>
  37. #include "amdgpu.h"
  38. #include "amdgpu_trace.h"
  39. int amdgpu_ttm_init(struct amdgpu_device *adev);
  40. void amdgpu_ttm_fini(struct amdgpu_device *adev);
  41. static u64 amdgpu_get_vis_part_size(struct amdgpu_device *adev,
  42. struct ttm_mem_reg *mem)
  43. {
  44. u64 ret = 0;
  45. if (mem->start << PAGE_SHIFT < adev->mc.visible_vram_size) {
  46. ret = (u64)((mem->start << PAGE_SHIFT) + mem->size) >
  47. adev->mc.visible_vram_size ?
  48. adev->mc.visible_vram_size - (mem->start << PAGE_SHIFT) :
  49. mem->size;
  50. }
  51. return ret;
  52. }
  53. static void amdgpu_update_memory_usage(struct amdgpu_device *adev,
  54. struct ttm_mem_reg *old_mem,
  55. struct ttm_mem_reg *new_mem)
  56. {
  57. u64 vis_size;
  58. if (!adev)
  59. return;
  60. if (new_mem) {
  61. switch (new_mem->mem_type) {
  62. case TTM_PL_TT:
  63. atomic64_add(new_mem->size, &adev->gtt_usage);
  64. break;
  65. case TTM_PL_VRAM:
  66. atomic64_add(new_mem->size, &adev->vram_usage);
  67. vis_size = amdgpu_get_vis_part_size(adev, new_mem);
  68. atomic64_add(vis_size, &adev->vram_vis_usage);
  69. break;
  70. }
  71. }
  72. if (old_mem) {
  73. switch (old_mem->mem_type) {
  74. case TTM_PL_TT:
  75. atomic64_sub(old_mem->size, &adev->gtt_usage);
  76. break;
  77. case TTM_PL_VRAM:
  78. atomic64_sub(old_mem->size, &adev->vram_usage);
  79. vis_size = amdgpu_get_vis_part_size(adev, old_mem);
  80. atomic64_sub(vis_size, &adev->vram_vis_usage);
  81. break;
  82. }
  83. }
  84. }
  85. static void amdgpu_ttm_bo_destroy(struct ttm_buffer_object *tbo)
  86. {
  87. struct amdgpu_bo *bo;
  88. bo = container_of(tbo, struct amdgpu_bo, tbo);
  89. amdgpu_update_memory_usage(bo->adev, &bo->tbo.mem, NULL);
  90. drm_gem_object_release(&bo->gem_base);
  91. amdgpu_bo_unref(&bo->parent);
  92. kfree(bo->metadata);
  93. kfree(bo);
  94. }
  95. bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo)
  96. {
  97. if (bo->destroy == &amdgpu_ttm_bo_destroy)
  98. return true;
  99. return false;
  100. }
  101. static void amdgpu_ttm_placement_init(struct amdgpu_device *adev,
  102. struct ttm_placement *placement,
  103. struct ttm_place *placements,
  104. u32 domain, u64 flags)
  105. {
  106. u32 c = 0, i;
  107. placement->placement = placements;
  108. placement->busy_placement = placements;
  109. if (domain & AMDGPU_GEM_DOMAIN_VRAM) {
  110. if (flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS &&
  111. adev->mc.visible_vram_size < adev->mc.real_vram_size) {
  112. placements[c].fpfn =
  113. adev->mc.visible_vram_size >> PAGE_SHIFT;
  114. placements[c++].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
  115. TTM_PL_FLAG_VRAM | TTM_PL_FLAG_TOPDOWN;
  116. }
  117. placements[c].fpfn = 0;
  118. placements[c++].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
  119. TTM_PL_FLAG_VRAM;
  120. if (!(flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED))
  121. placements[c - 1].flags |= TTM_PL_FLAG_TOPDOWN;
  122. }
  123. if (domain & AMDGPU_GEM_DOMAIN_GTT) {
  124. if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC) {
  125. placements[c].fpfn = 0;
  126. placements[c++].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_TT |
  127. TTM_PL_FLAG_UNCACHED;
  128. } else {
  129. placements[c].fpfn = 0;
  130. placements[c++].flags = TTM_PL_FLAG_CACHED | TTM_PL_FLAG_TT;
  131. }
  132. }
  133. if (domain & AMDGPU_GEM_DOMAIN_CPU) {
  134. if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC) {
  135. placements[c].fpfn = 0;
  136. placements[c++].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_SYSTEM |
  137. TTM_PL_FLAG_UNCACHED;
  138. } else {
  139. placements[c].fpfn = 0;
  140. placements[c++].flags = TTM_PL_FLAG_CACHED | TTM_PL_FLAG_SYSTEM;
  141. }
  142. }
  143. if (domain & AMDGPU_GEM_DOMAIN_GDS) {
  144. placements[c].fpfn = 0;
  145. placements[c++].flags = TTM_PL_FLAG_UNCACHED |
  146. AMDGPU_PL_FLAG_GDS;
  147. }
  148. if (domain & AMDGPU_GEM_DOMAIN_GWS) {
  149. placements[c].fpfn = 0;
  150. placements[c++].flags = TTM_PL_FLAG_UNCACHED |
  151. AMDGPU_PL_FLAG_GWS;
  152. }
  153. if (domain & AMDGPU_GEM_DOMAIN_OA) {
  154. placements[c].fpfn = 0;
  155. placements[c++].flags = TTM_PL_FLAG_UNCACHED |
  156. AMDGPU_PL_FLAG_OA;
  157. }
  158. if (!c) {
  159. placements[c].fpfn = 0;
  160. placements[c++].flags = TTM_PL_MASK_CACHING |
  161. TTM_PL_FLAG_SYSTEM;
  162. }
  163. placement->num_placement = c;
  164. placement->num_busy_placement = c;
  165. for (i = 0; i < c; i++) {
  166. if ((flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) &&
  167. (placements[i].flags & TTM_PL_FLAG_VRAM) &&
  168. !placements[i].fpfn)
  169. placements[i].lpfn =
  170. adev->mc.visible_vram_size >> PAGE_SHIFT;
  171. else
  172. placements[i].lpfn = 0;
  173. }
  174. }
  175. void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *rbo, u32 domain)
  176. {
  177. amdgpu_ttm_placement_init(rbo->adev, &rbo->placement,
  178. rbo->placements, domain, rbo->flags);
  179. }
  180. static void amdgpu_fill_placement_to_bo(struct amdgpu_bo *bo,
  181. struct ttm_placement *placement)
  182. {
  183. BUG_ON(placement->num_placement > (AMDGPU_GEM_DOMAIN_MAX + 1));
  184. memcpy(bo->placements, placement->placement,
  185. placement->num_placement * sizeof(struct ttm_place));
  186. bo->placement.num_placement = placement->num_placement;
  187. bo->placement.num_busy_placement = placement->num_busy_placement;
  188. bo->placement.placement = bo->placements;
  189. bo->placement.busy_placement = bo->placements;
  190. }
  191. /**
  192. * amdgpu_bo_create_kernel - create BO for kernel use
  193. *
  194. * @adev: amdgpu device object
  195. * @size: size for the new BO
  196. * @align: alignment for the new BO
  197. * @domain: where to place it
  198. * @bo_ptr: resulting BO
  199. * @gpu_addr: GPU addr of the pinned BO
  200. * @cpu_addr: optional CPU address mapping
  201. *
  202. * Allocates and pins a BO for kernel internal use.
  203. *
  204. * Returns 0 on success, negative error code otherwise.
  205. */
  206. int amdgpu_bo_create_kernel(struct amdgpu_device *adev,
  207. unsigned long size, int align,
  208. u32 domain, struct amdgpu_bo **bo_ptr,
  209. u64 *gpu_addr, void **cpu_addr)
  210. {
  211. int r;
  212. r = amdgpu_bo_create(adev, size, align, true, domain,
  213. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  214. NULL, NULL, bo_ptr);
  215. if (r) {
  216. dev_err(adev->dev, "(%d) failed to allocate kernel bo\n", r);
  217. return r;
  218. }
  219. r = amdgpu_bo_reserve(*bo_ptr, false);
  220. if (r) {
  221. dev_err(adev->dev, "(%d) failed to reserve kernel bo\n", r);
  222. goto error_free;
  223. }
  224. r = amdgpu_bo_pin(*bo_ptr, domain, gpu_addr);
  225. if (r) {
  226. dev_err(adev->dev, "(%d) kernel bo pin failed\n", r);
  227. goto error_unreserve;
  228. }
  229. if (cpu_addr) {
  230. r = amdgpu_bo_kmap(*bo_ptr, cpu_addr);
  231. if (r) {
  232. dev_err(adev->dev, "(%d) kernel bo map failed\n", r);
  233. goto error_unreserve;
  234. }
  235. }
  236. amdgpu_bo_unreserve(*bo_ptr);
  237. return 0;
  238. error_unreserve:
  239. amdgpu_bo_unreserve(*bo_ptr);
  240. error_free:
  241. amdgpu_bo_unref(bo_ptr);
  242. return r;
  243. }
  244. int amdgpu_bo_create_restricted(struct amdgpu_device *adev,
  245. unsigned long size, int byte_align,
  246. bool kernel, u32 domain, u64 flags,
  247. struct sg_table *sg,
  248. struct ttm_placement *placement,
  249. struct reservation_object *resv,
  250. struct amdgpu_bo **bo_ptr)
  251. {
  252. struct amdgpu_bo *bo;
  253. enum ttm_bo_type type;
  254. unsigned long page_align;
  255. size_t acc_size;
  256. int r;
  257. page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
  258. size = ALIGN(size, PAGE_SIZE);
  259. if (kernel) {
  260. type = ttm_bo_type_kernel;
  261. } else if (sg) {
  262. type = ttm_bo_type_sg;
  263. } else {
  264. type = ttm_bo_type_device;
  265. }
  266. *bo_ptr = NULL;
  267. acc_size = ttm_bo_dma_acc_size(&adev->mman.bdev, size,
  268. sizeof(struct amdgpu_bo));
  269. bo = kzalloc(sizeof(struct amdgpu_bo), GFP_KERNEL);
  270. if (bo == NULL)
  271. return -ENOMEM;
  272. r = drm_gem_object_init(adev->ddev, &bo->gem_base, size);
  273. if (unlikely(r)) {
  274. kfree(bo);
  275. return r;
  276. }
  277. bo->adev = adev;
  278. INIT_LIST_HEAD(&bo->list);
  279. INIT_LIST_HEAD(&bo->va);
  280. bo->prefered_domains = domain & (AMDGPU_GEM_DOMAIN_VRAM |
  281. AMDGPU_GEM_DOMAIN_GTT |
  282. AMDGPU_GEM_DOMAIN_CPU |
  283. AMDGPU_GEM_DOMAIN_GDS |
  284. AMDGPU_GEM_DOMAIN_GWS |
  285. AMDGPU_GEM_DOMAIN_OA);
  286. bo->allowed_domains = bo->prefered_domains;
  287. if (!kernel && bo->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
  288. bo->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
  289. bo->flags = flags;
  290. /* For architectures that don't support WC memory,
  291. * mask out the WC flag from the BO
  292. */
  293. if (!drm_arch_can_wc_memory())
  294. bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
  295. amdgpu_fill_placement_to_bo(bo, placement);
  296. /* Kernel allocation are uninterruptible */
  297. r = ttm_bo_init(&adev->mman.bdev, &bo->tbo, size, type,
  298. &bo->placement, page_align, !kernel, NULL,
  299. acc_size, sg, resv, &amdgpu_ttm_bo_destroy);
  300. if (unlikely(r != 0)) {
  301. return r;
  302. }
  303. if (flags & AMDGPU_GEM_CREATE_VRAM_CLEARED &&
  304. bo->tbo.mem.placement & TTM_PL_FLAG_VRAM) {
  305. struct fence *fence;
  306. if (adev->mman.buffer_funcs_ring == NULL ||
  307. !adev->mman.buffer_funcs_ring->ready) {
  308. r = -EBUSY;
  309. goto fail_free;
  310. }
  311. r = amdgpu_bo_reserve(bo, false);
  312. if (unlikely(r != 0))
  313. goto fail_free;
  314. amdgpu_ttm_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_VRAM);
  315. r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
  316. if (unlikely(r != 0))
  317. goto fail_unreserve;
  318. amdgpu_fill_buffer(bo, 0, bo->tbo.resv, &fence);
  319. amdgpu_bo_fence(bo, fence, false);
  320. amdgpu_bo_unreserve(bo);
  321. fence_put(bo->tbo.moving);
  322. bo->tbo.moving = fence_get(fence);
  323. fence_put(fence);
  324. }
  325. *bo_ptr = bo;
  326. trace_amdgpu_bo_create(bo);
  327. return 0;
  328. fail_unreserve:
  329. amdgpu_bo_unreserve(bo);
  330. fail_free:
  331. amdgpu_bo_unref(&bo);
  332. return r;
  333. }
  334. int amdgpu_bo_create(struct amdgpu_device *adev,
  335. unsigned long size, int byte_align,
  336. bool kernel, u32 domain, u64 flags,
  337. struct sg_table *sg,
  338. struct reservation_object *resv,
  339. struct amdgpu_bo **bo_ptr)
  340. {
  341. struct ttm_placement placement = {0};
  342. struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
  343. memset(&placements, 0,
  344. (AMDGPU_GEM_DOMAIN_MAX + 1) * sizeof(struct ttm_place));
  345. amdgpu_ttm_placement_init(adev, &placement,
  346. placements, domain, flags);
  347. return amdgpu_bo_create_restricted(adev, size, byte_align, kernel,
  348. domain, flags, sg, &placement,
  349. resv, bo_ptr);
  350. }
  351. int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr)
  352. {
  353. bool is_iomem;
  354. long r;
  355. if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
  356. return -EPERM;
  357. if (bo->kptr) {
  358. if (ptr) {
  359. *ptr = bo->kptr;
  360. }
  361. return 0;
  362. }
  363. r = reservation_object_wait_timeout_rcu(bo->tbo.resv, false, false,
  364. MAX_SCHEDULE_TIMEOUT);
  365. if (r < 0)
  366. return r;
  367. r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
  368. if (r)
  369. return r;
  370. bo->kptr = ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
  371. if (ptr)
  372. *ptr = bo->kptr;
  373. return 0;
  374. }
  375. void amdgpu_bo_kunmap(struct amdgpu_bo *bo)
  376. {
  377. if (bo->kptr == NULL)
  378. return;
  379. bo->kptr = NULL;
  380. ttm_bo_kunmap(&bo->kmap);
  381. }
  382. struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo)
  383. {
  384. if (bo == NULL)
  385. return NULL;
  386. ttm_bo_reference(&bo->tbo);
  387. return bo;
  388. }
  389. void amdgpu_bo_unref(struct amdgpu_bo **bo)
  390. {
  391. struct ttm_buffer_object *tbo;
  392. if ((*bo) == NULL)
  393. return;
  394. tbo = &((*bo)->tbo);
  395. ttm_bo_unref(&tbo);
  396. if (tbo == NULL)
  397. *bo = NULL;
  398. }
  399. int amdgpu_bo_pin_restricted(struct amdgpu_bo *bo, u32 domain,
  400. u64 min_offset, u64 max_offset,
  401. u64 *gpu_addr)
  402. {
  403. int r, i;
  404. unsigned fpfn, lpfn;
  405. if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm))
  406. return -EPERM;
  407. if (WARN_ON_ONCE(min_offset > max_offset))
  408. return -EINVAL;
  409. if (bo->pin_count) {
  410. bo->pin_count++;
  411. if (gpu_addr)
  412. *gpu_addr = amdgpu_bo_gpu_offset(bo);
  413. if (max_offset != 0) {
  414. u64 domain_start;
  415. if (domain == AMDGPU_GEM_DOMAIN_VRAM)
  416. domain_start = bo->adev->mc.vram_start;
  417. else
  418. domain_start = bo->adev->mc.gtt_start;
  419. WARN_ON_ONCE(max_offset <
  420. (amdgpu_bo_gpu_offset(bo) - domain_start));
  421. }
  422. return 0;
  423. }
  424. amdgpu_ttm_placement_from_domain(bo, domain);
  425. for (i = 0; i < bo->placement.num_placement; i++) {
  426. /* force to pin into visible video ram */
  427. if ((bo->placements[i].flags & TTM_PL_FLAG_VRAM) &&
  428. !(bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS) &&
  429. (!max_offset || max_offset > bo->adev->mc.visible_vram_size)) {
  430. if (WARN_ON_ONCE(min_offset >
  431. bo->adev->mc.visible_vram_size))
  432. return -EINVAL;
  433. fpfn = min_offset >> PAGE_SHIFT;
  434. lpfn = bo->adev->mc.visible_vram_size >> PAGE_SHIFT;
  435. } else {
  436. fpfn = min_offset >> PAGE_SHIFT;
  437. lpfn = max_offset >> PAGE_SHIFT;
  438. }
  439. if (fpfn > bo->placements[i].fpfn)
  440. bo->placements[i].fpfn = fpfn;
  441. if (!bo->placements[i].lpfn ||
  442. (lpfn && lpfn < bo->placements[i].lpfn))
  443. bo->placements[i].lpfn = lpfn;
  444. bo->placements[i].flags |= TTM_PL_FLAG_NO_EVICT;
  445. }
  446. r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
  447. if (likely(r == 0)) {
  448. bo->pin_count = 1;
  449. if (gpu_addr != NULL)
  450. *gpu_addr = amdgpu_bo_gpu_offset(bo);
  451. if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
  452. bo->adev->vram_pin_size += amdgpu_bo_size(bo);
  453. if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
  454. bo->adev->invisible_pin_size += amdgpu_bo_size(bo);
  455. } else
  456. bo->adev->gart_pin_size += amdgpu_bo_size(bo);
  457. } else {
  458. dev_err(bo->adev->dev, "%p pin failed\n", bo);
  459. }
  460. return r;
  461. }
  462. int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain, u64 *gpu_addr)
  463. {
  464. return amdgpu_bo_pin_restricted(bo, domain, 0, 0, gpu_addr);
  465. }
  466. int amdgpu_bo_unpin(struct amdgpu_bo *bo)
  467. {
  468. int r, i;
  469. if (!bo->pin_count) {
  470. dev_warn(bo->adev->dev, "%p unpin not necessary\n", bo);
  471. return 0;
  472. }
  473. bo->pin_count--;
  474. if (bo->pin_count)
  475. return 0;
  476. for (i = 0; i < bo->placement.num_placement; i++) {
  477. bo->placements[i].lpfn = 0;
  478. bo->placements[i].flags &= ~TTM_PL_FLAG_NO_EVICT;
  479. }
  480. r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
  481. if (likely(r == 0)) {
  482. if (bo->tbo.mem.mem_type == TTM_PL_VRAM) {
  483. bo->adev->vram_pin_size -= amdgpu_bo_size(bo);
  484. if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
  485. bo->adev->invisible_pin_size -= amdgpu_bo_size(bo);
  486. } else
  487. bo->adev->gart_pin_size -= amdgpu_bo_size(bo);
  488. } else {
  489. dev_err(bo->adev->dev, "%p validate failed for unpin\n", bo);
  490. }
  491. return r;
  492. }
  493. int amdgpu_bo_evict_vram(struct amdgpu_device *adev)
  494. {
  495. /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
  496. if (0 && (adev->flags & AMD_IS_APU)) {
  497. /* Useless to evict on IGP chips */
  498. return 0;
  499. }
  500. return ttm_bo_evict_mm(&adev->mman.bdev, TTM_PL_VRAM);
  501. }
  502. static const char *amdgpu_vram_names[] = {
  503. "UNKNOWN",
  504. "GDDR1",
  505. "DDR2",
  506. "GDDR3",
  507. "GDDR4",
  508. "GDDR5",
  509. "HBM",
  510. "DDR3"
  511. };
  512. int amdgpu_bo_init(struct amdgpu_device *adev)
  513. {
  514. /* Add an MTRR for the VRAM */
  515. adev->mc.vram_mtrr = arch_phys_wc_add(adev->mc.aper_base,
  516. adev->mc.aper_size);
  517. DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
  518. adev->mc.mc_vram_size >> 20,
  519. (unsigned long long)adev->mc.aper_size >> 20);
  520. DRM_INFO("RAM width %dbits %s\n",
  521. adev->mc.vram_width, amdgpu_vram_names[adev->mc.vram_type]);
  522. return amdgpu_ttm_init(adev);
  523. }
  524. void amdgpu_bo_fini(struct amdgpu_device *adev)
  525. {
  526. amdgpu_ttm_fini(adev);
  527. arch_phys_wc_del(adev->mc.vram_mtrr);
  528. }
  529. int amdgpu_bo_fbdev_mmap(struct amdgpu_bo *bo,
  530. struct vm_area_struct *vma)
  531. {
  532. return ttm_fbdev_mmap(vma, &bo->tbo);
  533. }
  534. int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags)
  535. {
  536. if (AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT) > 6)
  537. return -EINVAL;
  538. bo->tiling_flags = tiling_flags;
  539. return 0;
  540. }
  541. void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags)
  542. {
  543. lockdep_assert_held(&bo->tbo.resv->lock.base);
  544. if (tiling_flags)
  545. *tiling_flags = bo->tiling_flags;
  546. }
  547. int amdgpu_bo_set_metadata (struct amdgpu_bo *bo, void *metadata,
  548. uint32_t metadata_size, uint64_t flags)
  549. {
  550. void *buffer;
  551. if (!metadata_size) {
  552. if (bo->metadata_size) {
  553. kfree(bo->metadata);
  554. bo->metadata = NULL;
  555. bo->metadata_size = 0;
  556. }
  557. return 0;
  558. }
  559. if (metadata == NULL)
  560. return -EINVAL;
  561. buffer = kmemdup(metadata, metadata_size, GFP_KERNEL);
  562. if (buffer == NULL)
  563. return -ENOMEM;
  564. kfree(bo->metadata);
  565. bo->metadata_flags = flags;
  566. bo->metadata = buffer;
  567. bo->metadata_size = metadata_size;
  568. return 0;
  569. }
  570. int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer,
  571. size_t buffer_size, uint32_t *metadata_size,
  572. uint64_t *flags)
  573. {
  574. if (!buffer && !metadata_size)
  575. return -EINVAL;
  576. if (buffer) {
  577. if (buffer_size < bo->metadata_size)
  578. return -EINVAL;
  579. if (bo->metadata_size)
  580. memcpy(buffer, bo->metadata, bo->metadata_size);
  581. }
  582. if (metadata_size)
  583. *metadata_size = bo->metadata_size;
  584. if (flags)
  585. *flags = bo->metadata_flags;
  586. return 0;
  587. }
  588. void amdgpu_bo_move_notify(struct ttm_buffer_object *bo,
  589. struct ttm_mem_reg *new_mem)
  590. {
  591. struct amdgpu_bo *rbo;
  592. struct ttm_mem_reg *old_mem = &bo->mem;
  593. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
  594. return;
  595. rbo = container_of(bo, struct amdgpu_bo, tbo);
  596. amdgpu_vm_bo_invalidate(rbo->adev, rbo);
  597. /* update statistics */
  598. if (!new_mem)
  599. return;
  600. /* move_notify is called before move happens */
  601. amdgpu_update_memory_usage(rbo->adev, &bo->mem, new_mem);
  602. trace_amdgpu_ttm_bo_move(rbo, new_mem->mem_type, old_mem->mem_type);
  603. }
  604. int amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
  605. {
  606. struct amdgpu_device *adev;
  607. struct amdgpu_bo *abo;
  608. unsigned long offset, size, lpfn;
  609. int i, r;
  610. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
  611. return 0;
  612. abo = container_of(bo, struct amdgpu_bo, tbo);
  613. adev = abo->adev;
  614. if (bo->mem.mem_type != TTM_PL_VRAM)
  615. return 0;
  616. size = bo->mem.num_pages << PAGE_SHIFT;
  617. offset = bo->mem.start << PAGE_SHIFT;
  618. if ((offset + size) <= adev->mc.visible_vram_size)
  619. return 0;
  620. /* Can't move a pinned BO to visible VRAM */
  621. if (abo->pin_count > 0)
  622. return -EINVAL;
  623. /* hurrah the memory is not visible ! */
  624. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM);
  625. lpfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
  626. for (i = 0; i < abo->placement.num_placement; i++) {
  627. /* Force into visible VRAM */
  628. if ((abo->placements[i].flags & TTM_PL_FLAG_VRAM) &&
  629. (!abo->placements[i].lpfn || abo->placements[i].lpfn > lpfn))
  630. abo->placements[i].lpfn = lpfn;
  631. }
  632. r = ttm_bo_validate(bo, &abo->placement, false, false);
  633. if (unlikely(r == -ENOMEM)) {
  634. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
  635. return ttm_bo_validate(bo, &abo->placement, false, false);
  636. } else if (unlikely(r != 0)) {
  637. return r;
  638. }
  639. offset = bo->mem.start << PAGE_SHIFT;
  640. /* this should never happen */
  641. if ((offset + size) > adev->mc.visible_vram_size)
  642. return -EINVAL;
  643. return 0;
  644. }
  645. /**
  646. * amdgpu_bo_fence - add fence to buffer object
  647. *
  648. * @bo: buffer object in question
  649. * @fence: fence to add
  650. * @shared: true if fence should be added shared
  651. *
  652. */
  653. void amdgpu_bo_fence(struct amdgpu_bo *bo, struct fence *fence,
  654. bool shared)
  655. {
  656. struct reservation_object *resv = bo->tbo.resv;
  657. if (shared)
  658. reservation_object_add_shared_fence(resv, fence);
  659. else
  660. reservation_object_add_excl_fence(resv, fence);
  661. }
  662. /**
  663. * amdgpu_bo_gpu_offset - return GPU offset of bo
  664. * @bo: amdgpu object for which we query the offset
  665. *
  666. * Returns current GPU offset of the object.
  667. *
  668. * Note: object should either be pinned or reserved when calling this
  669. * function, it might be useful to add check for this for debugging.
  670. */
  671. u64 amdgpu_bo_gpu_offset(struct amdgpu_bo *bo)
  672. {
  673. WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_SYSTEM);
  674. WARN_ON_ONCE(!ww_mutex_is_locked(&bo->tbo.resv->lock) &&
  675. !bo->pin_count);
  676. return bo->tbo.offset;
  677. }