amdgpu_atombios.c 50 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/amdgpu_drm.h>
  28. #include "amdgpu.h"
  29. #include "amdgpu_atombios.h"
  30. #include "amdgpu_i2c.h"
  31. #include "atom.h"
  32. #include "atom-bits.h"
  33. #include "atombios_encoders.h"
  34. #include "bif/bif_4_1_d.h"
  35. static void amdgpu_atombios_lookup_i2c_gpio_quirks(struct amdgpu_device *adev,
  36. ATOM_GPIO_I2C_ASSIGMENT *gpio,
  37. u8 index)
  38. {
  39. }
  40. static struct amdgpu_i2c_bus_rec amdgpu_atombios_get_bus_rec_for_i2c_gpio(ATOM_GPIO_I2C_ASSIGMENT *gpio)
  41. {
  42. struct amdgpu_i2c_bus_rec i2c;
  43. memset(&i2c, 0, sizeof(struct amdgpu_i2c_bus_rec));
  44. i2c.mask_clk_reg = le16_to_cpu(gpio->usClkMaskRegisterIndex);
  45. i2c.mask_data_reg = le16_to_cpu(gpio->usDataMaskRegisterIndex);
  46. i2c.en_clk_reg = le16_to_cpu(gpio->usClkEnRegisterIndex);
  47. i2c.en_data_reg = le16_to_cpu(gpio->usDataEnRegisterIndex);
  48. i2c.y_clk_reg = le16_to_cpu(gpio->usClkY_RegisterIndex);
  49. i2c.y_data_reg = le16_to_cpu(gpio->usDataY_RegisterIndex);
  50. i2c.a_clk_reg = le16_to_cpu(gpio->usClkA_RegisterIndex);
  51. i2c.a_data_reg = le16_to_cpu(gpio->usDataA_RegisterIndex);
  52. i2c.mask_clk_mask = (1 << gpio->ucClkMaskShift);
  53. i2c.mask_data_mask = (1 << gpio->ucDataMaskShift);
  54. i2c.en_clk_mask = (1 << gpio->ucClkEnShift);
  55. i2c.en_data_mask = (1 << gpio->ucDataEnShift);
  56. i2c.y_clk_mask = (1 << gpio->ucClkY_Shift);
  57. i2c.y_data_mask = (1 << gpio->ucDataY_Shift);
  58. i2c.a_clk_mask = (1 << gpio->ucClkA_Shift);
  59. i2c.a_data_mask = (1 << gpio->ucDataA_Shift);
  60. if (gpio->sucI2cId.sbfAccess.bfHW_Capable)
  61. i2c.hw_capable = true;
  62. else
  63. i2c.hw_capable = false;
  64. if (gpio->sucI2cId.ucAccess == 0xa0)
  65. i2c.mm_i2c = true;
  66. else
  67. i2c.mm_i2c = false;
  68. i2c.i2c_id = gpio->sucI2cId.ucAccess;
  69. if (i2c.mask_clk_reg)
  70. i2c.valid = true;
  71. else
  72. i2c.valid = false;
  73. return i2c;
  74. }
  75. struct amdgpu_i2c_bus_rec amdgpu_atombios_lookup_i2c_gpio(struct amdgpu_device *adev,
  76. uint8_t id)
  77. {
  78. struct atom_context *ctx = adev->mode_info.atom_context;
  79. ATOM_GPIO_I2C_ASSIGMENT *gpio;
  80. struct amdgpu_i2c_bus_rec i2c;
  81. int index = GetIndexIntoMasterTable(DATA, GPIO_I2C_Info);
  82. struct _ATOM_GPIO_I2C_INFO *i2c_info;
  83. uint16_t data_offset, size;
  84. int i, num_indices;
  85. memset(&i2c, 0, sizeof(struct amdgpu_i2c_bus_rec));
  86. i2c.valid = false;
  87. if (amdgpu_atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
  88. i2c_info = (struct _ATOM_GPIO_I2C_INFO *)(ctx->bios + data_offset);
  89. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  90. sizeof(ATOM_GPIO_I2C_ASSIGMENT);
  91. gpio = &i2c_info->asGPIO_Info[0];
  92. for (i = 0; i < num_indices; i++) {
  93. amdgpu_atombios_lookup_i2c_gpio_quirks(adev, gpio, i);
  94. if (gpio->sucI2cId.ucAccess == id) {
  95. i2c = amdgpu_atombios_get_bus_rec_for_i2c_gpio(gpio);
  96. break;
  97. }
  98. gpio = (ATOM_GPIO_I2C_ASSIGMENT *)
  99. ((u8 *)gpio + sizeof(ATOM_GPIO_I2C_ASSIGMENT));
  100. }
  101. }
  102. return i2c;
  103. }
  104. void amdgpu_atombios_i2c_init(struct amdgpu_device *adev)
  105. {
  106. struct atom_context *ctx = adev->mode_info.atom_context;
  107. ATOM_GPIO_I2C_ASSIGMENT *gpio;
  108. struct amdgpu_i2c_bus_rec i2c;
  109. int index = GetIndexIntoMasterTable(DATA, GPIO_I2C_Info);
  110. struct _ATOM_GPIO_I2C_INFO *i2c_info;
  111. uint16_t data_offset, size;
  112. int i, num_indices;
  113. char stmp[32];
  114. if (amdgpu_atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
  115. i2c_info = (struct _ATOM_GPIO_I2C_INFO *)(ctx->bios + data_offset);
  116. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  117. sizeof(ATOM_GPIO_I2C_ASSIGMENT);
  118. gpio = &i2c_info->asGPIO_Info[0];
  119. for (i = 0; i < num_indices; i++) {
  120. amdgpu_atombios_lookup_i2c_gpio_quirks(adev, gpio, i);
  121. i2c = amdgpu_atombios_get_bus_rec_for_i2c_gpio(gpio);
  122. if (i2c.valid) {
  123. sprintf(stmp, "0x%x", i2c.i2c_id);
  124. adev->i2c_bus[i] = amdgpu_i2c_create(adev->ddev, &i2c, stmp);
  125. }
  126. gpio = (ATOM_GPIO_I2C_ASSIGMENT *)
  127. ((u8 *)gpio + sizeof(ATOM_GPIO_I2C_ASSIGMENT));
  128. }
  129. }
  130. }
  131. struct amdgpu_gpio_rec
  132. amdgpu_atombios_lookup_gpio(struct amdgpu_device *adev,
  133. u8 id)
  134. {
  135. struct atom_context *ctx = adev->mode_info.atom_context;
  136. struct amdgpu_gpio_rec gpio;
  137. int index = GetIndexIntoMasterTable(DATA, GPIO_Pin_LUT);
  138. struct _ATOM_GPIO_PIN_LUT *gpio_info;
  139. ATOM_GPIO_PIN_ASSIGNMENT *pin;
  140. u16 data_offset, size;
  141. int i, num_indices;
  142. memset(&gpio, 0, sizeof(struct amdgpu_gpio_rec));
  143. gpio.valid = false;
  144. if (amdgpu_atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
  145. gpio_info = (struct _ATOM_GPIO_PIN_LUT *)(ctx->bios + data_offset);
  146. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  147. sizeof(ATOM_GPIO_PIN_ASSIGNMENT);
  148. pin = gpio_info->asGPIO_Pin;
  149. for (i = 0; i < num_indices; i++) {
  150. if (id == pin->ucGPIO_ID) {
  151. gpio.id = pin->ucGPIO_ID;
  152. gpio.reg = le16_to_cpu(pin->usGpioPin_AIndex);
  153. gpio.shift = pin->ucGpioPinBitShift;
  154. gpio.mask = (1 << pin->ucGpioPinBitShift);
  155. gpio.valid = true;
  156. break;
  157. }
  158. pin = (ATOM_GPIO_PIN_ASSIGNMENT *)
  159. ((u8 *)pin + sizeof(ATOM_GPIO_PIN_ASSIGNMENT));
  160. }
  161. }
  162. return gpio;
  163. }
  164. static struct amdgpu_hpd
  165. amdgpu_atombios_get_hpd_info_from_gpio(struct amdgpu_device *adev,
  166. struct amdgpu_gpio_rec *gpio)
  167. {
  168. struct amdgpu_hpd hpd;
  169. u32 reg;
  170. memset(&hpd, 0, sizeof(struct amdgpu_hpd));
  171. reg = amdgpu_display_hpd_get_gpio_reg(adev);
  172. hpd.gpio = *gpio;
  173. if (gpio->reg == reg) {
  174. switch(gpio->mask) {
  175. case (1 << 0):
  176. hpd.hpd = AMDGPU_HPD_1;
  177. break;
  178. case (1 << 8):
  179. hpd.hpd = AMDGPU_HPD_2;
  180. break;
  181. case (1 << 16):
  182. hpd.hpd = AMDGPU_HPD_3;
  183. break;
  184. case (1 << 24):
  185. hpd.hpd = AMDGPU_HPD_4;
  186. break;
  187. case (1 << 26):
  188. hpd.hpd = AMDGPU_HPD_5;
  189. break;
  190. case (1 << 28):
  191. hpd.hpd = AMDGPU_HPD_6;
  192. break;
  193. default:
  194. hpd.hpd = AMDGPU_HPD_NONE;
  195. break;
  196. }
  197. } else
  198. hpd.hpd = AMDGPU_HPD_NONE;
  199. return hpd;
  200. }
  201. static const int object_connector_convert[] = {
  202. DRM_MODE_CONNECTOR_Unknown,
  203. DRM_MODE_CONNECTOR_DVII,
  204. DRM_MODE_CONNECTOR_DVII,
  205. DRM_MODE_CONNECTOR_DVID,
  206. DRM_MODE_CONNECTOR_DVID,
  207. DRM_MODE_CONNECTOR_VGA,
  208. DRM_MODE_CONNECTOR_Composite,
  209. DRM_MODE_CONNECTOR_SVIDEO,
  210. DRM_MODE_CONNECTOR_Unknown,
  211. DRM_MODE_CONNECTOR_Unknown,
  212. DRM_MODE_CONNECTOR_9PinDIN,
  213. DRM_MODE_CONNECTOR_Unknown,
  214. DRM_MODE_CONNECTOR_HDMIA,
  215. DRM_MODE_CONNECTOR_HDMIB,
  216. DRM_MODE_CONNECTOR_LVDS,
  217. DRM_MODE_CONNECTOR_9PinDIN,
  218. DRM_MODE_CONNECTOR_Unknown,
  219. DRM_MODE_CONNECTOR_Unknown,
  220. DRM_MODE_CONNECTOR_Unknown,
  221. DRM_MODE_CONNECTOR_DisplayPort,
  222. DRM_MODE_CONNECTOR_eDP,
  223. DRM_MODE_CONNECTOR_Unknown
  224. };
  225. bool amdgpu_atombios_has_dce_engine_info(struct amdgpu_device *adev)
  226. {
  227. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  228. struct atom_context *ctx = mode_info->atom_context;
  229. int index = GetIndexIntoMasterTable(DATA, Object_Header);
  230. u16 size, data_offset;
  231. u8 frev, crev;
  232. ATOM_DISPLAY_OBJECT_PATH_TABLE *path_obj;
  233. ATOM_OBJECT_HEADER *obj_header;
  234. if (!amdgpu_atom_parse_data_header(ctx, index, &size, &frev, &crev, &data_offset))
  235. return false;
  236. if (crev < 2)
  237. return false;
  238. obj_header = (ATOM_OBJECT_HEADER *) (ctx->bios + data_offset);
  239. path_obj = (ATOM_DISPLAY_OBJECT_PATH_TABLE *)
  240. (ctx->bios + data_offset +
  241. le16_to_cpu(obj_header->usDisplayPathTableOffset));
  242. if (path_obj->ucNumOfDispPath)
  243. return true;
  244. else
  245. return false;
  246. }
  247. bool amdgpu_atombios_get_connector_info_from_object_table(struct amdgpu_device *adev)
  248. {
  249. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  250. struct atom_context *ctx = mode_info->atom_context;
  251. int index = GetIndexIntoMasterTable(DATA, Object_Header);
  252. u16 size, data_offset;
  253. u8 frev, crev;
  254. ATOM_CONNECTOR_OBJECT_TABLE *con_obj;
  255. ATOM_ENCODER_OBJECT_TABLE *enc_obj;
  256. ATOM_OBJECT_TABLE *router_obj;
  257. ATOM_DISPLAY_OBJECT_PATH_TABLE *path_obj;
  258. ATOM_OBJECT_HEADER *obj_header;
  259. int i, j, k, path_size, device_support;
  260. int connector_type;
  261. u16 conn_id, connector_object_id;
  262. struct amdgpu_i2c_bus_rec ddc_bus;
  263. struct amdgpu_router router;
  264. struct amdgpu_gpio_rec gpio;
  265. struct amdgpu_hpd hpd;
  266. if (!amdgpu_atom_parse_data_header(ctx, index, &size, &frev, &crev, &data_offset))
  267. return false;
  268. if (crev < 2)
  269. return false;
  270. obj_header = (ATOM_OBJECT_HEADER *) (ctx->bios + data_offset);
  271. path_obj = (ATOM_DISPLAY_OBJECT_PATH_TABLE *)
  272. (ctx->bios + data_offset +
  273. le16_to_cpu(obj_header->usDisplayPathTableOffset));
  274. con_obj = (ATOM_CONNECTOR_OBJECT_TABLE *)
  275. (ctx->bios + data_offset +
  276. le16_to_cpu(obj_header->usConnectorObjectTableOffset));
  277. enc_obj = (ATOM_ENCODER_OBJECT_TABLE *)
  278. (ctx->bios + data_offset +
  279. le16_to_cpu(obj_header->usEncoderObjectTableOffset));
  280. router_obj = (ATOM_OBJECT_TABLE *)
  281. (ctx->bios + data_offset +
  282. le16_to_cpu(obj_header->usRouterObjectTableOffset));
  283. device_support = le16_to_cpu(obj_header->usDeviceSupport);
  284. path_size = 0;
  285. for (i = 0; i < path_obj->ucNumOfDispPath; i++) {
  286. uint8_t *addr = (uint8_t *) path_obj->asDispPath;
  287. ATOM_DISPLAY_OBJECT_PATH *path;
  288. addr += path_size;
  289. path = (ATOM_DISPLAY_OBJECT_PATH *) addr;
  290. path_size += le16_to_cpu(path->usSize);
  291. if (device_support & le16_to_cpu(path->usDeviceTag)) {
  292. uint8_t con_obj_id, con_obj_num, con_obj_type;
  293. con_obj_id =
  294. (le16_to_cpu(path->usConnObjectId) & OBJECT_ID_MASK)
  295. >> OBJECT_ID_SHIFT;
  296. con_obj_num =
  297. (le16_to_cpu(path->usConnObjectId) & ENUM_ID_MASK)
  298. >> ENUM_ID_SHIFT;
  299. con_obj_type =
  300. (le16_to_cpu(path->usConnObjectId) &
  301. OBJECT_TYPE_MASK) >> OBJECT_TYPE_SHIFT;
  302. connector_type =
  303. object_connector_convert[con_obj_id];
  304. connector_object_id = con_obj_id;
  305. if (connector_type == DRM_MODE_CONNECTOR_Unknown)
  306. continue;
  307. router.ddc_valid = false;
  308. router.cd_valid = false;
  309. for (j = 0; j < ((le16_to_cpu(path->usSize) - 8) / 2); j++) {
  310. uint8_t grph_obj_id, grph_obj_num, grph_obj_type;
  311. grph_obj_id =
  312. (le16_to_cpu(path->usGraphicObjIds[j]) &
  313. OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  314. grph_obj_num =
  315. (le16_to_cpu(path->usGraphicObjIds[j]) &
  316. ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  317. grph_obj_type =
  318. (le16_to_cpu(path->usGraphicObjIds[j]) &
  319. OBJECT_TYPE_MASK) >> OBJECT_TYPE_SHIFT;
  320. if (grph_obj_type == GRAPH_OBJECT_TYPE_ENCODER) {
  321. for (k = 0; k < enc_obj->ucNumberOfObjects; k++) {
  322. u16 encoder_obj = le16_to_cpu(enc_obj->asObjects[k].usObjectID);
  323. if (le16_to_cpu(path->usGraphicObjIds[j]) == encoder_obj) {
  324. ATOM_COMMON_RECORD_HEADER *record = (ATOM_COMMON_RECORD_HEADER *)
  325. (ctx->bios + data_offset +
  326. le16_to_cpu(enc_obj->asObjects[k].usRecordOffset));
  327. ATOM_ENCODER_CAP_RECORD *cap_record;
  328. u16 caps = 0;
  329. while (record->ucRecordSize > 0 &&
  330. record->ucRecordType > 0 &&
  331. record->ucRecordType <= ATOM_MAX_OBJECT_RECORD_NUMBER) {
  332. switch (record->ucRecordType) {
  333. case ATOM_ENCODER_CAP_RECORD_TYPE:
  334. cap_record =(ATOM_ENCODER_CAP_RECORD *)
  335. record;
  336. caps = le16_to_cpu(cap_record->usEncoderCap);
  337. break;
  338. }
  339. record = (ATOM_COMMON_RECORD_HEADER *)
  340. ((char *)record + record->ucRecordSize);
  341. }
  342. amdgpu_display_add_encoder(adev, encoder_obj,
  343. le16_to_cpu(path->usDeviceTag),
  344. caps);
  345. }
  346. }
  347. } else if (grph_obj_type == GRAPH_OBJECT_TYPE_ROUTER) {
  348. for (k = 0; k < router_obj->ucNumberOfObjects; k++) {
  349. u16 router_obj_id = le16_to_cpu(router_obj->asObjects[k].usObjectID);
  350. if (le16_to_cpu(path->usGraphicObjIds[j]) == router_obj_id) {
  351. ATOM_COMMON_RECORD_HEADER *record = (ATOM_COMMON_RECORD_HEADER *)
  352. (ctx->bios + data_offset +
  353. le16_to_cpu(router_obj->asObjects[k].usRecordOffset));
  354. ATOM_I2C_RECORD *i2c_record;
  355. ATOM_I2C_ID_CONFIG_ACCESS *i2c_config;
  356. ATOM_ROUTER_DDC_PATH_SELECT_RECORD *ddc_path;
  357. ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD *cd_path;
  358. ATOM_SRC_DST_TABLE_FOR_ONE_OBJECT *router_src_dst_table =
  359. (ATOM_SRC_DST_TABLE_FOR_ONE_OBJECT *)
  360. (ctx->bios + data_offset +
  361. le16_to_cpu(router_obj->asObjects[k].usSrcDstTableOffset));
  362. u8 *num_dst_objs = (u8 *)
  363. ((u8 *)router_src_dst_table + 1 +
  364. (router_src_dst_table->ucNumberOfSrc * 2));
  365. u16 *dst_objs = (u16 *)(num_dst_objs + 1);
  366. int enum_id;
  367. router.router_id = router_obj_id;
  368. for (enum_id = 0; enum_id < (*num_dst_objs); enum_id++) {
  369. if (le16_to_cpu(path->usConnObjectId) ==
  370. le16_to_cpu(dst_objs[enum_id]))
  371. break;
  372. }
  373. while (record->ucRecordSize > 0 &&
  374. record->ucRecordType > 0 &&
  375. record->ucRecordType <= ATOM_MAX_OBJECT_RECORD_NUMBER) {
  376. switch (record->ucRecordType) {
  377. case ATOM_I2C_RECORD_TYPE:
  378. i2c_record =
  379. (ATOM_I2C_RECORD *)
  380. record;
  381. i2c_config =
  382. (ATOM_I2C_ID_CONFIG_ACCESS *)
  383. &i2c_record->sucI2cId;
  384. router.i2c_info =
  385. amdgpu_atombios_lookup_i2c_gpio(adev,
  386. i2c_config->
  387. ucAccess);
  388. router.i2c_addr = i2c_record->ucI2CAddr >> 1;
  389. break;
  390. case ATOM_ROUTER_DDC_PATH_SELECT_RECORD_TYPE:
  391. ddc_path = (ATOM_ROUTER_DDC_PATH_SELECT_RECORD *)
  392. record;
  393. router.ddc_valid = true;
  394. router.ddc_mux_type = ddc_path->ucMuxType;
  395. router.ddc_mux_control_pin = ddc_path->ucMuxControlPin;
  396. router.ddc_mux_state = ddc_path->ucMuxState[enum_id];
  397. break;
  398. case ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD_TYPE:
  399. cd_path = (ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD *)
  400. record;
  401. router.cd_valid = true;
  402. router.cd_mux_type = cd_path->ucMuxType;
  403. router.cd_mux_control_pin = cd_path->ucMuxControlPin;
  404. router.cd_mux_state = cd_path->ucMuxState[enum_id];
  405. break;
  406. }
  407. record = (ATOM_COMMON_RECORD_HEADER *)
  408. ((char *)record + record->ucRecordSize);
  409. }
  410. }
  411. }
  412. }
  413. }
  414. /* look up gpio for ddc, hpd */
  415. ddc_bus.valid = false;
  416. hpd.hpd = AMDGPU_HPD_NONE;
  417. if ((le16_to_cpu(path->usDeviceTag) &
  418. (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) == 0) {
  419. for (j = 0; j < con_obj->ucNumberOfObjects; j++) {
  420. if (le16_to_cpu(path->usConnObjectId) ==
  421. le16_to_cpu(con_obj->asObjects[j].
  422. usObjectID)) {
  423. ATOM_COMMON_RECORD_HEADER
  424. *record =
  425. (ATOM_COMMON_RECORD_HEADER
  426. *)
  427. (ctx->bios + data_offset +
  428. le16_to_cpu(con_obj->
  429. asObjects[j].
  430. usRecordOffset));
  431. ATOM_I2C_RECORD *i2c_record;
  432. ATOM_HPD_INT_RECORD *hpd_record;
  433. ATOM_I2C_ID_CONFIG_ACCESS *i2c_config;
  434. while (record->ucRecordSize > 0 &&
  435. record->ucRecordType > 0 &&
  436. record->ucRecordType <= ATOM_MAX_OBJECT_RECORD_NUMBER) {
  437. switch (record->ucRecordType) {
  438. case ATOM_I2C_RECORD_TYPE:
  439. i2c_record =
  440. (ATOM_I2C_RECORD *)
  441. record;
  442. i2c_config =
  443. (ATOM_I2C_ID_CONFIG_ACCESS *)
  444. &i2c_record->sucI2cId;
  445. ddc_bus = amdgpu_atombios_lookup_i2c_gpio(adev,
  446. i2c_config->
  447. ucAccess);
  448. break;
  449. case ATOM_HPD_INT_RECORD_TYPE:
  450. hpd_record =
  451. (ATOM_HPD_INT_RECORD *)
  452. record;
  453. gpio = amdgpu_atombios_lookup_gpio(adev,
  454. hpd_record->ucHPDIntGPIOID);
  455. hpd = amdgpu_atombios_get_hpd_info_from_gpio(adev, &gpio);
  456. hpd.plugged_state = hpd_record->ucPlugged_PinState;
  457. break;
  458. }
  459. record =
  460. (ATOM_COMMON_RECORD_HEADER
  461. *) ((char *)record
  462. +
  463. record->
  464. ucRecordSize);
  465. }
  466. break;
  467. }
  468. }
  469. }
  470. /* needed for aux chan transactions */
  471. ddc_bus.hpd = hpd.hpd;
  472. conn_id = le16_to_cpu(path->usConnObjectId);
  473. amdgpu_display_add_connector(adev,
  474. conn_id,
  475. le16_to_cpu(path->usDeviceTag),
  476. connector_type, &ddc_bus,
  477. connector_object_id,
  478. &hpd,
  479. &router);
  480. }
  481. }
  482. amdgpu_link_encoder_connector(adev->ddev);
  483. return true;
  484. }
  485. union firmware_info {
  486. ATOM_FIRMWARE_INFO info;
  487. ATOM_FIRMWARE_INFO_V1_2 info_12;
  488. ATOM_FIRMWARE_INFO_V1_3 info_13;
  489. ATOM_FIRMWARE_INFO_V1_4 info_14;
  490. ATOM_FIRMWARE_INFO_V2_1 info_21;
  491. ATOM_FIRMWARE_INFO_V2_2 info_22;
  492. };
  493. int amdgpu_atombios_get_clock_info(struct amdgpu_device *adev)
  494. {
  495. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  496. int index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
  497. uint8_t frev, crev;
  498. uint16_t data_offset;
  499. int ret = -EINVAL;
  500. if (amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
  501. &frev, &crev, &data_offset)) {
  502. int i;
  503. struct amdgpu_pll *ppll = &adev->clock.ppll[0];
  504. struct amdgpu_pll *spll = &adev->clock.spll;
  505. struct amdgpu_pll *mpll = &adev->clock.mpll;
  506. union firmware_info *firmware_info =
  507. (union firmware_info *)(mode_info->atom_context->bios +
  508. data_offset);
  509. /* pixel clocks */
  510. ppll->reference_freq =
  511. le16_to_cpu(firmware_info->info.usReferenceClock);
  512. ppll->reference_div = 0;
  513. ppll->pll_out_min =
  514. le32_to_cpu(firmware_info->info_12.ulMinPixelClockPLL_Output);
  515. ppll->pll_out_max =
  516. le32_to_cpu(firmware_info->info.ulMaxPixelClockPLL_Output);
  517. ppll->lcd_pll_out_min =
  518. le16_to_cpu(firmware_info->info_14.usLcdMinPixelClockPLL_Output) * 100;
  519. if (ppll->lcd_pll_out_min == 0)
  520. ppll->lcd_pll_out_min = ppll->pll_out_min;
  521. ppll->lcd_pll_out_max =
  522. le16_to_cpu(firmware_info->info_14.usLcdMaxPixelClockPLL_Output) * 100;
  523. if (ppll->lcd_pll_out_max == 0)
  524. ppll->lcd_pll_out_max = ppll->pll_out_max;
  525. if (ppll->pll_out_min == 0)
  526. ppll->pll_out_min = 64800;
  527. ppll->pll_in_min =
  528. le16_to_cpu(firmware_info->info.usMinPixelClockPLL_Input);
  529. ppll->pll_in_max =
  530. le16_to_cpu(firmware_info->info.usMaxPixelClockPLL_Input);
  531. ppll->min_post_div = 2;
  532. ppll->max_post_div = 0x7f;
  533. ppll->min_frac_feedback_div = 0;
  534. ppll->max_frac_feedback_div = 9;
  535. ppll->min_ref_div = 2;
  536. ppll->max_ref_div = 0x3ff;
  537. ppll->min_feedback_div = 4;
  538. ppll->max_feedback_div = 0xfff;
  539. ppll->best_vco = 0;
  540. for (i = 1; i < AMDGPU_MAX_PPLL; i++)
  541. adev->clock.ppll[i] = *ppll;
  542. /* system clock */
  543. spll->reference_freq =
  544. le16_to_cpu(firmware_info->info_21.usCoreReferenceClock);
  545. spll->reference_div = 0;
  546. spll->pll_out_min =
  547. le16_to_cpu(firmware_info->info.usMinEngineClockPLL_Output);
  548. spll->pll_out_max =
  549. le32_to_cpu(firmware_info->info.ulMaxEngineClockPLL_Output);
  550. /* ??? */
  551. if (spll->pll_out_min == 0)
  552. spll->pll_out_min = 64800;
  553. spll->pll_in_min =
  554. le16_to_cpu(firmware_info->info.usMinEngineClockPLL_Input);
  555. spll->pll_in_max =
  556. le16_to_cpu(firmware_info->info.usMaxEngineClockPLL_Input);
  557. spll->min_post_div = 1;
  558. spll->max_post_div = 1;
  559. spll->min_ref_div = 2;
  560. spll->max_ref_div = 0xff;
  561. spll->min_feedback_div = 4;
  562. spll->max_feedback_div = 0xff;
  563. spll->best_vco = 0;
  564. /* memory clock */
  565. mpll->reference_freq =
  566. le16_to_cpu(firmware_info->info_21.usMemoryReferenceClock);
  567. mpll->reference_div = 0;
  568. mpll->pll_out_min =
  569. le16_to_cpu(firmware_info->info.usMinMemoryClockPLL_Output);
  570. mpll->pll_out_max =
  571. le32_to_cpu(firmware_info->info.ulMaxMemoryClockPLL_Output);
  572. /* ??? */
  573. if (mpll->pll_out_min == 0)
  574. mpll->pll_out_min = 64800;
  575. mpll->pll_in_min =
  576. le16_to_cpu(firmware_info->info.usMinMemoryClockPLL_Input);
  577. mpll->pll_in_max =
  578. le16_to_cpu(firmware_info->info.usMaxMemoryClockPLL_Input);
  579. adev->clock.default_sclk =
  580. le32_to_cpu(firmware_info->info.ulDefaultEngineClock);
  581. adev->clock.default_mclk =
  582. le32_to_cpu(firmware_info->info.ulDefaultMemoryClock);
  583. mpll->min_post_div = 1;
  584. mpll->max_post_div = 1;
  585. mpll->min_ref_div = 2;
  586. mpll->max_ref_div = 0xff;
  587. mpll->min_feedback_div = 4;
  588. mpll->max_feedback_div = 0xff;
  589. mpll->best_vco = 0;
  590. /* disp clock */
  591. adev->clock.default_dispclk =
  592. le32_to_cpu(firmware_info->info_21.ulDefaultDispEngineClkFreq);
  593. /* set a reasonable default for DP */
  594. if (adev->clock.default_dispclk < 53900) {
  595. DRM_INFO("Changing default dispclk from %dMhz to 600Mhz\n",
  596. adev->clock.default_dispclk / 100);
  597. adev->clock.default_dispclk = 60000;
  598. }
  599. adev->clock.dp_extclk =
  600. le16_to_cpu(firmware_info->info_21.usUniphyDPModeExtClkFreq);
  601. adev->clock.current_dispclk = adev->clock.default_dispclk;
  602. adev->clock.max_pixel_clock = le16_to_cpu(firmware_info->info.usMaxPixelClock);
  603. if (adev->clock.max_pixel_clock == 0)
  604. adev->clock.max_pixel_clock = 40000;
  605. /* not technically a clock, but... */
  606. adev->mode_info.firmware_flags =
  607. le16_to_cpu(firmware_info->info.usFirmwareCapability.susAccess);
  608. ret = 0;
  609. }
  610. adev->pm.current_sclk = adev->clock.default_sclk;
  611. adev->pm.current_mclk = adev->clock.default_mclk;
  612. return ret;
  613. }
  614. union gfx_info {
  615. ATOM_GFX_INFO_V2_1 info;
  616. };
  617. int amdgpu_atombios_get_gfx_info(struct amdgpu_device *adev)
  618. {
  619. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  620. int index = GetIndexIntoMasterTable(DATA, GFX_Info);
  621. uint8_t frev, crev;
  622. uint16_t data_offset;
  623. int ret = -EINVAL;
  624. if (amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
  625. &frev, &crev, &data_offset)) {
  626. union gfx_info *gfx_info = (union gfx_info *)
  627. (mode_info->atom_context->bios + data_offset);
  628. adev->gfx.config.max_shader_engines = gfx_info->info.max_shader_engines;
  629. adev->gfx.config.max_tile_pipes = gfx_info->info.max_tile_pipes;
  630. adev->gfx.config.max_cu_per_sh = gfx_info->info.max_cu_per_sh;
  631. adev->gfx.config.max_sh_per_se = gfx_info->info.max_sh_per_se;
  632. adev->gfx.config.max_backends_per_se = gfx_info->info.max_backends_per_se;
  633. adev->gfx.config.max_texture_channel_caches =
  634. gfx_info->info.max_texture_channel_caches;
  635. ret = 0;
  636. }
  637. return ret;
  638. }
  639. union igp_info {
  640. struct _ATOM_INTEGRATED_SYSTEM_INFO info;
  641. struct _ATOM_INTEGRATED_SYSTEM_INFO_V2 info_2;
  642. struct _ATOM_INTEGRATED_SYSTEM_INFO_V6 info_6;
  643. struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_7 info_7;
  644. struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_8 info_8;
  645. struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_9 info_9;
  646. };
  647. static void amdgpu_atombios_get_igp_ss_overrides(struct amdgpu_device *adev,
  648. struct amdgpu_atom_ss *ss,
  649. int id)
  650. {
  651. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  652. int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
  653. u16 data_offset, size;
  654. union igp_info *igp_info;
  655. u8 frev, crev;
  656. u16 percentage = 0, rate = 0;
  657. /* get any igp specific overrides */
  658. if (amdgpu_atom_parse_data_header(mode_info->atom_context, index, &size,
  659. &frev, &crev, &data_offset)) {
  660. igp_info = (union igp_info *)
  661. (mode_info->atom_context->bios + data_offset);
  662. switch (crev) {
  663. case 6:
  664. switch (id) {
  665. case ASIC_INTERNAL_SS_ON_TMDS:
  666. percentage = le16_to_cpu(igp_info->info_6.usDVISSPercentage);
  667. rate = le16_to_cpu(igp_info->info_6.usDVISSpreadRateIn10Hz);
  668. break;
  669. case ASIC_INTERNAL_SS_ON_HDMI:
  670. percentage = le16_to_cpu(igp_info->info_6.usHDMISSPercentage);
  671. rate = le16_to_cpu(igp_info->info_6.usHDMISSpreadRateIn10Hz);
  672. break;
  673. case ASIC_INTERNAL_SS_ON_LVDS:
  674. percentage = le16_to_cpu(igp_info->info_6.usLvdsSSPercentage);
  675. rate = le16_to_cpu(igp_info->info_6.usLvdsSSpreadRateIn10Hz);
  676. break;
  677. }
  678. break;
  679. case 7:
  680. switch (id) {
  681. case ASIC_INTERNAL_SS_ON_TMDS:
  682. percentage = le16_to_cpu(igp_info->info_7.usDVISSPercentage);
  683. rate = le16_to_cpu(igp_info->info_7.usDVISSpreadRateIn10Hz);
  684. break;
  685. case ASIC_INTERNAL_SS_ON_HDMI:
  686. percentage = le16_to_cpu(igp_info->info_7.usHDMISSPercentage);
  687. rate = le16_to_cpu(igp_info->info_7.usHDMISSpreadRateIn10Hz);
  688. break;
  689. case ASIC_INTERNAL_SS_ON_LVDS:
  690. percentage = le16_to_cpu(igp_info->info_7.usLvdsSSPercentage);
  691. rate = le16_to_cpu(igp_info->info_7.usLvdsSSpreadRateIn10Hz);
  692. break;
  693. }
  694. break;
  695. case 8:
  696. switch (id) {
  697. case ASIC_INTERNAL_SS_ON_TMDS:
  698. percentage = le16_to_cpu(igp_info->info_8.usDVISSPercentage);
  699. rate = le16_to_cpu(igp_info->info_8.usDVISSpreadRateIn10Hz);
  700. break;
  701. case ASIC_INTERNAL_SS_ON_HDMI:
  702. percentage = le16_to_cpu(igp_info->info_8.usHDMISSPercentage);
  703. rate = le16_to_cpu(igp_info->info_8.usHDMISSpreadRateIn10Hz);
  704. break;
  705. case ASIC_INTERNAL_SS_ON_LVDS:
  706. percentage = le16_to_cpu(igp_info->info_8.usLvdsSSPercentage);
  707. rate = le16_to_cpu(igp_info->info_8.usLvdsSSpreadRateIn10Hz);
  708. break;
  709. }
  710. break;
  711. case 9:
  712. switch (id) {
  713. case ASIC_INTERNAL_SS_ON_TMDS:
  714. percentage = le16_to_cpu(igp_info->info_9.usDVISSPercentage);
  715. rate = le16_to_cpu(igp_info->info_9.usDVISSpreadRateIn10Hz);
  716. break;
  717. case ASIC_INTERNAL_SS_ON_HDMI:
  718. percentage = le16_to_cpu(igp_info->info_9.usHDMISSPercentage);
  719. rate = le16_to_cpu(igp_info->info_9.usHDMISSpreadRateIn10Hz);
  720. break;
  721. case ASIC_INTERNAL_SS_ON_LVDS:
  722. percentage = le16_to_cpu(igp_info->info_9.usLvdsSSPercentage);
  723. rate = le16_to_cpu(igp_info->info_9.usLvdsSSpreadRateIn10Hz);
  724. break;
  725. }
  726. break;
  727. default:
  728. DRM_ERROR("Unsupported IGP table: %d %d\n", frev, crev);
  729. break;
  730. }
  731. if (percentage)
  732. ss->percentage = percentage;
  733. if (rate)
  734. ss->rate = rate;
  735. }
  736. }
  737. union asic_ss_info {
  738. struct _ATOM_ASIC_INTERNAL_SS_INFO info;
  739. struct _ATOM_ASIC_INTERNAL_SS_INFO_V2 info_2;
  740. struct _ATOM_ASIC_INTERNAL_SS_INFO_V3 info_3;
  741. };
  742. union asic_ss_assignment {
  743. struct _ATOM_ASIC_SS_ASSIGNMENT v1;
  744. struct _ATOM_ASIC_SS_ASSIGNMENT_V2 v2;
  745. struct _ATOM_ASIC_SS_ASSIGNMENT_V3 v3;
  746. };
  747. bool amdgpu_atombios_get_asic_ss_info(struct amdgpu_device *adev,
  748. struct amdgpu_atom_ss *ss,
  749. int id, u32 clock)
  750. {
  751. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  752. int index = GetIndexIntoMasterTable(DATA, ASIC_InternalSS_Info);
  753. uint16_t data_offset, size;
  754. union asic_ss_info *ss_info;
  755. union asic_ss_assignment *ss_assign;
  756. uint8_t frev, crev;
  757. int i, num_indices;
  758. if (id == ASIC_INTERNAL_MEMORY_SS) {
  759. if (!(adev->mode_info.firmware_flags & ATOM_BIOS_INFO_MEMORY_CLOCK_SS_SUPPORT))
  760. return false;
  761. }
  762. if (id == ASIC_INTERNAL_ENGINE_SS) {
  763. if (!(adev->mode_info.firmware_flags & ATOM_BIOS_INFO_ENGINE_CLOCK_SS_SUPPORT))
  764. return false;
  765. }
  766. memset(ss, 0, sizeof(struct amdgpu_atom_ss));
  767. if (amdgpu_atom_parse_data_header(mode_info->atom_context, index, &size,
  768. &frev, &crev, &data_offset)) {
  769. ss_info =
  770. (union asic_ss_info *)(mode_info->atom_context->bios + data_offset);
  771. switch (frev) {
  772. case 1:
  773. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  774. sizeof(ATOM_ASIC_SS_ASSIGNMENT);
  775. ss_assign = (union asic_ss_assignment *)((u8 *)&ss_info->info.asSpreadSpectrum[0]);
  776. for (i = 0; i < num_indices; i++) {
  777. if ((ss_assign->v1.ucClockIndication == id) &&
  778. (clock <= le32_to_cpu(ss_assign->v1.ulTargetClockRange))) {
  779. ss->percentage =
  780. le16_to_cpu(ss_assign->v1.usSpreadSpectrumPercentage);
  781. ss->type = ss_assign->v1.ucSpreadSpectrumMode;
  782. ss->rate = le16_to_cpu(ss_assign->v1.usSpreadRateInKhz);
  783. ss->percentage_divider = 100;
  784. return true;
  785. }
  786. ss_assign = (union asic_ss_assignment *)
  787. ((u8 *)ss_assign + sizeof(ATOM_ASIC_SS_ASSIGNMENT));
  788. }
  789. break;
  790. case 2:
  791. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  792. sizeof(ATOM_ASIC_SS_ASSIGNMENT_V2);
  793. ss_assign = (union asic_ss_assignment *)((u8 *)&ss_info->info_2.asSpreadSpectrum[0]);
  794. for (i = 0; i < num_indices; i++) {
  795. if ((ss_assign->v2.ucClockIndication == id) &&
  796. (clock <= le32_to_cpu(ss_assign->v2.ulTargetClockRange))) {
  797. ss->percentage =
  798. le16_to_cpu(ss_assign->v2.usSpreadSpectrumPercentage);
  799. ss->type = ss_assign->v2.ucSpreadSpectrumMode;
  800. ss->rate = le16_to_cpu(ss_assign->v2.usSpreadRateIn10Hz);
  801. ss->percentage_divider = 100;
  802. if ((crev == 2) &&
  803. ((id == ASIC_INTERNAL_ENGINE_SS) ||
  804. (id == ASIC_INTERNAL_MEMORY_SS)))
  805. ss->rate /= 100;
  806. return true;
  807. }
  808. ss_assign = (union asic_ss_assignment *)
  809. ((u8 *)ss_assign + sizeof(ATOM_ASIC_SS_ASSIGNMENT_V2));
  810. }
  811. break;
  812. case 3:
  813. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  814. sizeof(ATOM_ASIC_SS_ASSIGNMENT_V3);
  815. ss_assign = (union asic_ss_assignment *)((u8 *)&ss_info->info_3.asSpreadSpectrum[0]);
  816. for (i = 0; i < num_indices; i++) {
  817. if ((ss_assign->v3.ucClockIndication == id) &&
  818. (clock <= le32_to_cpu(ss_assign->v3.ulTargetClockRange))) {
  819. ss->percentage =
  820. le16_to_cpu(ss_assign->v3.usSpreadSpectrumPercentage);
  821. ss->type = ss_assign->v3.ucSpreadSpectrumMode;
  822. ss->rate = le16_to_cpu(ss_assign->v3.usSpreadRateIn10Hz);
  823. if (ss_assign->v3.ucSpreadSpectrumMode &
  824. SS_MODE_V3_PERCENTAGE_DIV_BY_1000_MASK)
  825. ss->percentage_divider = 1000;
  826. else
  827. ss->percentage_divider = 100;
  828. if ((id == ASIC_INTERNAL_ENGINE_SS) ||
  829. (id == ASIC_INTERNAL_MEMORY_SS))
  830. ss->rate /= 100;
  831. if (adev->flags & AMD_IS_APU)
  832. amdgpu_atombios_get_igp_ss_overrides(adev, ss, id);
  833. return true;
  834. }
  835. ss_assign = (union asic_ss_assignment *)
  836. ((u8 *)ss_assign + sizeof(ATOM_ASIC_SS_ASSIGNMENT_V3));
  837. }
  838. break;
  839. default:
  840. DRM_ERROR("Unsupported ASIC_InternalSS_Info table: %d %d\n", frev, crev);
  841. break;
  842. }
  843. }
  844. return false;
  845. }
  846. union get_clock_dividers {
  847. struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS v1;
  848. struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V2 v2;
  849. struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V3 v3;
  850. struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V4 v4;
  851. struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V5 v5;
  852. struct _COMPUTE_GPU_CLOCK_INPUT_PARAMETERS_V1_6 v6_in;
  853. struct _COMPUTE_GPU_CLOCK_OUTPUT_PARAMETERS_V1_6 v6_out;
  854. };
  855. int amdgpu_atombios_get_clock_dividers(struct amdgpu_device *adev,
  856. u8 clock_type,
  857. u32 clock,
  858. bool strobe_mode,
  859. struct atom_clock_dividers *dividers)
  860. {
  861. union get_clock_dividers args;
  862. int index = GetIndexIntoMasterTable(COMMAND, ComputeMemoryEnginePLL);
  863. u8 frev, crev;
  864. memset(&args, 0, sizeof(args));
  865. memset(dividers, 0, sizeof(struct atom_clock_dividers));
  866. if (!amdgpu_atom_parse_cmd_header(adev->mode_info.atom_context, index, &frev, &crev))
  867. return -EINVAL;
  868. switch (crev) {
  869. case 4:
  870. /* fusion */
  871. args.v4.ulClock = cpu_to_le32(clock); /* 10 khz */
  872. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  873. dividers->post_divider = dividers->post_div = args.v4.ucPostDiv;
  874. dividers->real_clock = le32_to_cpu(args.v4.ulClock);
  875. break;
  876. case 6:
  877. /* CI */
  878. /* COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK, COMPUTE_GPUCLK_INPUT_FLAG_SCLK */
  879. args.v6_in.ulClock.ulComputeClockFlag = clock_type;
  880. args.v6_in.ulClock.ulClockFreq = cpu_to_le32(clock); /* 10 khz */
  881. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  882. dividers->whole_fb_div = le16_to_cpu(args.v6_out.ulFbDiv.usFbDiv);
  883. dividers->frac_fb_div = le16_to_cpu(args.v6_out.ulFbDiv.usFbDivFrac);
  884. dividers->ref_div = args.v6_out.ucPllRefDiv;
  885. dividers->post_div = args.v6_out.ucPllPostDiv;
  886. dividers->flags = args.v6_out.ucPllCntlFlag;
  887. dividers->real_clock = le32_to_cpu(args.v6_out.ulClock.ulClock);
  888. dividers->post_divider = args.v6_out.ulClock.ucPostDiv;
  889. break;
  890. default:
  891. return -EINVAL;
  892. }
  893. return 0;
  894. }
  895. int amdgpu_atombios_get_memory_pll_dividers(struct amdgpu_device *adev,
  896. u32 clock,
  897. bool strobe_mode,
  898. struct atom_mpll_param *mpll_param)
  899. {
  900. COMPUTE_MEMORY_CLOCK_PARAM_PARAMETERS_V2_1 args;
  901. int index = GetIndexIntoMasterTable(COMMAND, ComputeMemoryClockParam);
  902. u8 frev, crev;
  903. memset(&args, 0, sizeof(args));
  904. memset(mpll_param, 0, sizeof(struct atom_mpll_param));
  905. if (!amdgpu_atom_parse_cmd_header(adev->mode_info.atom_context, index, &frev, &crev))
  906. return -EINVAL;
  907. switch (frev) {
  908. case 2:
  909. switch (crev) {
  910. case 1:
  911. /* SI */
  912. args.ulClock = cpu_to_le32(clock); /* 10 khz */
  913. args.ucInputFlag = 0;
  914. if (strobe_mode)
  915. args.ucInputFlag |= MPLL_INPUT_FLAG_STROBE_MODE_EN;
  916. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  917. mpll_param->clkfrac = le16_to_cpu(args.ulFbDiv.usFbDivFrac);
  918. mpll_param->clkf = le16_to_cpu(args.ulFbDiv.usFbDiv);
  919. mpll_param->post_div = args.ucPostDiv;
  920. mpll_param->dll_speed = args.ucDllSpeed;
  921. mpll_param->bwcntl = args.ucBWCntl;
  922. mpll_param->vco_mode =
  923. (args.ucPllCntlFlag & MPLL_CNTL_FLAG_VCO_MODE_MASK);
  924. mpll_param->yclk_sel =
  925. (args.ucPllCntlFlag & MPLL_CNTL_FLAG_BYPASS_DQ_PLL) ? 1 : 0;
  926. mpll_param->qdr =
  927. (args.ucPllCntlFlag & MPLL_CNTL_FLAG_QDR_ENABLE) ? 1 : 0;
  928. mpll_param->half_rate =
  929. (args.ucPllCntlFlag & MPLL_CNTL_FLAG_AD_HALF_RATE) ? 1 : 0;
  930. break;
  931. default:
  932. return -EINVAL;
  933. }
  934. break;
  935. default:
  936. return -EINVAL;
  937. }
  938. return 0;
  939. }
  940. uint32_t amdgpu_atombios_get_engine_clock(struct amdgpu_device *adev)
  941. {
  942. GET_ENGINE_CLOCK_PS_ALLOCATION args;
  943. int index = GetIndexIntoMasterTable(COMMAND, GetEngineClock);
  944. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  945. return le32_to_cpu(args.ulReturnEngineClock);
  946. }
  947. uint32_t amdgpu_atombios_get_memory_clock(struct amdgpu_device *adev)
  948. {
  949. GET_MEMORY_CLOCK_PS_ALLOCATION args;
  950. int index = GetIndexIntoMasterTable(COMMAND, GetMemoryClock);
  951. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  952. return le32_to_cpu(args.ulReturnMemoryClock);
  953. }
  954. void amdgpu_atombios_set_engine_clock(struct amdgpu_device *adev,
  955. uint32_t eng_clock)
  956. {
  957. SET_ENGINE_CLOCK_PS_ALLOCATION args;
  958. int index = GetIndexIntoMasterTable(COMMAND, SetEngineClock);
  959. args.ulTargetEngineClock = cpu_to_le32(eng_clock); /* 10 khz */
  960. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  961. }
  962. void amdgpu_atombios_set_memory_clock(struct amdgpu_device *adev,
  963. uint32_t mem_clock)
  964. {
  965. SET_MEMORY_CLOCK_PS_ALLOCATION args;
  966. int index = GetIndexIntoMasterTable(COMMAND, SetMemoryClock);
  967. if (adev->flags & AMD_IS_APU)
  968. return;
  969. args.ulTargetMemoryClock = cpu_to_le32(mem_clock); /* 10 khz */
  970. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  971. }
  972. void amdgpu_atombios_set_engine_dram_timings(struct amdgpu_device *adev,
  973. u32 eng_clock, u32 mem_clock)
  974. {
  975. SET_ENGINE_CLOCK_PS_ALLOCATION args;
  976. int index = GetIndexIntoMasterTable(COMMAND, DynamicMemorySettings);
  977. u32 tmp;
  978. memset(&args, 0, sizeof(args));
  979. tmp = eng_clock & SET_CLOCK_FREQ_MASK;
  980. tmp |= (COMPUTE_ENGINE_PLL_PARAM << 24);
  981. args.ulTargetEngineClock = cpu_to_le32(tmp);
  982. if (mem_clock)
  983. args.sReserved.ulClock = cpu_to_le32(mem_clock & SET_CLOCK_FREQ_MASK);
  984. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  985. }
  986. union set_voltage {
  987. struct _SET_VOLTAGE_PS_ALLOCATION alloc;
  988. struct _SET_VOLTAGE_PARAMETERS v1;
  989. struct _SET_VOLTAGE_PARAMETERS_V2 v2;
  990. struct _SET_VOLTAGE_PARAMETERS_V1_3 v3;
  991. };
  992. void amdgpu_atombios_set_voltage(struct amdgpu_device *adev,
  993. u16 voltage_level,
  994. u8 voltage_type)
  995. {
  996. union set_voltage args;
  997. int index = GetIndexIntoMasterTable(COMMAND, SetVoltage);
  998. u8 frev, crev, volt_index = voltage_level;
  999. if (!amdgpu_atom_parse_cmd_header(adev->mode_info.atom_context, index, &frev, &crev))
  1000. return;
  1001. /* 0xff01 is a flag rather then an actual voltage */
  1002. if (voltage_level == 0xff01)
  1003. return;
  1004. switch (crev) {
  1005. case 1:
  1006. args.v1.ucVoltageType = voltage_type;
  1007. args.v1.ucVoltageMode = SET_ASIC_VOLTAGE_MODE_ALL_SOURCE;
  1008. args.v1.ucVoltageIndex = volt_index;
  1009. break;
  1010. case 2:
  1011. args.v2.ucVoltageType = voltage_type;
  1012. args.v2.ucVoltageMode = SET_ASIC_VOLTAGE_MODE_SET_VOLTAGE;
  1013. args.v2.usVoltageLevel = cpu_to_le16(voltage_level);
  1014. break;
  1015. case 3:
  1016. args.v3.ucVoltageType = voltage_type;
  1017. args.v3.ucVoltageMode = ATOM_SET_VOLTAGE;
  1018. args.v3.usVoltageLevel = cpu_to_le16(voltage_level);
  1019. break;
  1020. default:
  1021. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1022. return;
  1023. }
  1024. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  1025. }
  1026. int amdgpu_atombios_get_leakage_id_from_vbios(struct amdgpu_device *adev,
  1027. u16 *leakage_id)
  1028. {
  1029. union set_voltage args;
  1030. int index = GetIndexIntoMasterTable(COMMAND, SetVoltage);
  1031. u8 frev, crev;
  1032. if (!amdgpu_atom_parse_cmd_header(adev->mode_info.atom_context, index, &frev, &crev))
  1033. return -EINVAL;
  1034. switch (crev) {
  1035. case 3:
  1036. case 4:
  1037. args.v3.ucVoltageType = 0;
  1038. args.v3.ucVoltageMode = ATOM_GET_LEAKAGE_ID;
  1039. args.v3.usVoltageLevel = 0;
  1040. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  1041. *leakage_id = le16_to_cpu(args.v3.usVoltageLevel);
  1042. break;
  1043. default:
  1044. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1045. return -EINVAL;
  1046. }
  1047. return 0;
  1048. }
  1049. int amdgpu_atombios_get_leakage_vddc_based_on_leakage_params(struct amdgpu_device *adev,
  1050. u16 *vddc, u16 *vddci,
  1051. u16 virtual_voltage_id,
  1052. u16 vbios_voltage_id)
  1053. {
  1054. int index = GetIndexIntoMasterTable(DATA, ASIC_ProfilingInfo);
  1055. u8 frev, crev;
  1056. u16 data_offset, size;
  1057. int i, j;
  1058. ATOM_ASIC_PROFILING_INFO_V2_1 *profile;
  1059. u16 *leakage_bin, *vddc_id_buf, *vddc_buf, *vddci_id_buf, *vddci_buf;
  1060. *vddc = 0;
  1061. *vddci = 0;
  1062. if (!amdgpu_atom_parse_data_header(adev->mode_info.atom_context, index, &size,
  1063. &frev, &crev, &data_offset))
  1064. return -EINVAL;
  1065. profile = (ATOM_ASIC_PROFILING_INFO_V2_1 *)
  1066. (adev->mode_info.atom_context->bios + data_offset);
  1067. switch (frev) {
  1068. case 1:
  1069. return -EINVAL;
  1070. case 2:
  1071. switch (crev) {
  1072. case 1:
  1073. if (size < sizeof(ATOM_ASIC_PROFILING_INFO_V2_1))
  1074. return -EINVAL;
  1075. leakage_bin = (u16 *)
  1076. (adev->mode_info.atom_context->bios + data_offset +
  1077. le16_to_cpu(profile->usLeakageBinArrayOffset));
  1078. vddc_id_buf = (u16 *)
  1079. (adev->mode_info.atom_context->bios + data_offset +
  1080. le16_to_cpu(profile->usElbVDDC_IdArrayOffset));
  1081. vddc_buf = (u16 *)
  1082. (adev->mode_info.atom_context->bios + data_offset +
  1083. le16_to_cpu(profile->usElbVDDC_LevelArrayOffset));
  1084. vddci_id_buf = (u16 *)
  1085. (adev->mode_info.atom_context->bios + data_offset +
  1086. le16_to_cpu(profile->usElbVDDCI_IdArrayOffset));
  1087. vddci_buf = (u16 *)
  1088. (adev->mode_info.atom_context->bios + data_offset +
  1089. le16_to_cpu(profile->usElbVDDCI_LevelArrayOffset));
  1090. if (profile->ucElbVDDC_Num > 0) {
  1091. for (i = 0; i < profile->ucElbVDDC_Num; i++) {
  1092. if (vddc_id_buf[i] == virtual_voltage_id) {
  1093. for (j = 0; j < profile->ucLeakageBinNum; j++) {
  1094. if (vbios_voltage_id <= leakage_bin[j]) {
  1095. *vddc = vddc_buf[j * profile->ucElbVDDC_Num + i];
  1096. break;
  1097. }
  1098. }
  1099. break;
  1100. }
  1101. }
  1102. }
  1103. if (profile->ucElbVDDCI_Num > 0) {
  1104. for (i = 0; i < profile->ucElbVDDCI_Num; i++) {
  1105. if (vddci_id_buf[i] == virtual_voltage_id) {
  1106. for (j = 0; j < profile->ucLeakageBinNum; j++) {
  1107. if (vbios_voltage_id <= leakage_bin[j]) {
  1108. *vddci = vddci_buf[j * profile->ucElbVDDCI_Num + i];
  1109. break;
  1110. }
  1111. }
  1112. break;
  1113. }
  1114. }
  1115. }
  1116. break;
  1117. default:
  1118. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1119. return -EINVAL;
  1120. }
  1121. break;
  1122. default:
  1123. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1124. return -EINVAL;
  1125. }
  1126. return 0;
  1127. }
  1128. union get_voltage_info {
  1129. struct _GET_VOLTAGE_INFO_INPUT_PARAMETER_V1_2 in;
  1130. struct _GET_EVV_VOLTAGE_INFO_OUTPUT_PARAMETER_V1_2 evv_out;
  1131. };
  1132. int amdgpu_atombios_get_voltage_evv(struct amdgpu_device *adev,
  1133. u16 virtual_voltage_id,
  1134. u16 *voltage)
  1135. {
  1136. int index = GetIndexIntoMasterTable(COMMAND, GetVoltageInfo);
  1137. u32 entry_id;
  1138. u32 count = adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count;
  1139. union get_voltage_info args;
  1140. for (entry_id = 0; entry_id < count; entry_id++) {
  1141. if (adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[entry_id].v ==
  1142. virtual_voltage_id)
  1143. break;
  1144. }
  1145. if (entry_id >= count)
  1146. return -EINVAL;
  1147. args.in.ucVoltageType = VOLTAGE_TYPE_VDDC;
  1148. args.in.ucVoltageMode = ATOM_GET_VOLTAGE_EVV_VOLTAGE;
  1149. args.in.usVoltageLevel = cpu_to_le16(virtual_voltage_id);
  1150. args.in.ulSCLKFreq =
  1151. cpu_to_le32(adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[entry_id].clk);
  1152. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  1153. *voltage = le16_to_cpu(args.evv_out.usVoltageLevel);
  1154. return 0;
  1155. }
  1156. union voltage_object_info {
  1157. struct _ATOM_VOLTAGE_OBJECT_INFO v1;
  1158. struct _ATOM_VOLTAGE_OBJECT_INFO_V2 v2;
  1159. struct _ATOM_VOLTAGE_OBJECT_INFO_V3_1 v3;
  1160. };
  1161. union voltage_object {
  1162. struct _ATOM_VOLTAGE_OBJECT v1;
  1163. struct _ATOM_VOLTAGE_OBJECT_V2 v2;
  1164. union _ATOM_VOLTAGE_OBJECT_V3 v3;
  1165. };
  1166. static ATOM_VOLTAGE_OBJECT_V3 *amdgpu_atombios_lookup_voltage_object_v3(ATOM_VOLTAGE_OBJECT_INFO_V3_1 *v3,
  1167. u8 voltage_type, u8 voltage_mode)
  1168. {
  1169. u32 size = le16_to_cpu(v3->sHeader.usStructureSize);
  1170. u32 offset = offsetof(ATOM_VOLTAGE_OBJECT_INFO_V3_1, asVoltageObj[0]);
  1171. u8 *start = (u8*)v3;
  1172. while (offset < size) {
  1173. ATOM_VOLTAGE_OBJECT_V3 *vo = (ATOM_VOLTAGE_OBJECT_V3 *)(start + offset);
  1174. if ((vo->asGpioVoltageObj.sHeader.ucVoltageType == voltage_type) &&
  1175. (vo->asGpioVoltageObj.sHeader.ucVoltageMode == voltage_mode))
  1176. return vo;
  1177. offset += le16_to_cpu(vo->asGpioVoltageObj.sHeader.usSize);
  1178. }
  1179. return NULL;
  1180. }
  1181. bool
  1182. amdgpu_atombios_is_voltage_gpio(struct amdgpu_device *adev,
  1183. u8 voltage_type, u8 voltage_mode)
  1184. {
  1185. int index = GetIndexIntoMasterTable(DATA, VoltageObjectInfo);
  1186. u8 frev, crev;
  1187. u16 data_offset, size;
  1188. union voltage_object_info *voltage_info;
  1189. if (amdgpu_atom_parse_data_header(adev->mode_info.atom_context, index, &size,
  1190. &frev, &crev, &data_offset)) {
  1191. voltage_info = (union voltage_object_info *)
  1192. (adev->mode_info.atom_context->bios + data_offset);
  1193. switch (frev) {
  1194. case 3:
  1195. switch (crev) {
  1196. case 1:
  1197. if (amdgpu_atombios_lookup_voltage_object_v3(&voltage_info->v3,
  1198. voltage_type, voltage_mode))
  1199. return true;
  1200. break;
  1201. default:
  1202. DRM_ERROR("unknown voltage object table\n");
  1203. return false;
  1204. }
  1205. break;
  1206. default:
  1207. DRM_ERROR("unknown voltage object table\n");
  1208. return false;
  1209. }
  1210. }
  1211. return false;
  1212. }
  1213. int amdgpu_atombios_get_voltage_table(struct amdgpu_device *adev,
  1214. u8 voltage_type, u8 voltage_mode,
  1215. struct atom_voltage_table *voltage_table)
  1216. {
  1217. int index = GetIndexIntoMasterTable(DATA, VoltageObjectInfo);
  1218. u8 frev, crev;
  1219. u16 data_offset, size;
  1220. int i;
  1221. union voltage_object_info *voltage_info;
  1222. union voltage_object *voltage_object = NULL;
  1223. if (amdgpu_atom_parse_data_header(adev->mode_info.atom_context, index, &size,
  1224. &frev, &crev, &data_offset)) {
  1225. voltage_info = (union voltage_object_info *)
  1226. (adev->mode_info.atom_context->bios + data_offset);
  1227. switch (frev) {
  1228. case 3:
  1229. switch (crev) {
  1230. case 1:
  1231. voltage_object = (union voltage_object *)
  1232. amdgpu_atombios_lookup_voltage_object_v3(&voltage_info->v3,
  1233. voltage_type, voltage_mode);
  1234. if (voltage_object) {
  1235. ATOM_GPIO_VOLTAGE_OBJECT_V3 *gpio =
  1236. &voltage_object->v3.asGpioVoltageObj;
  1237. VOLTAGE_LUT_ENTRY_V2 *lut;
  1238. if (gpio->ucGpioEntryNum > MAX_VOLTAGE_ENTRIES)
  1239. return -EINVAL;
  1240. lut = &gpio->asVolGpioLut[0];
  1241. for (i = 0; i < gpio->ucGpioEntryNum; i++) {
  1242. voltage_table->entries[i].value =
  1243. le16_to_cpu(lut->usVoltageValue);
  1244. voltage_table->entries[i].smio_low =
  1245. le32_to_cpu(lut->ulVoltageId);
  1246. lut = (VOLTAGE_LUT_ENTRY_V2 *)
  1247. ((u8 *)lut + sizeof(VOLTAGE_LUT_ENTRY_V2));
  1248. }
  1249. voltage_table->mask_low = le32_to_cpu(gpio->ulGpioMaskVal);
  1250. voltage_table->count = gpio->ucGpioEntryNum;
  1251. voltage_table->phase_delay = gpio->ucPhaseDelay;
  1252. return 0;
  1253. }
  1254. break;
  1255. default:
  1256. DRM_ERROR("unknown voltage object table\n");
  1257. return -EINVAL;
  1258. }
  1259. break;
  1260. default:
  1261. DRM_ERROR("unknown voltage object table\n");
  1262. return -EINVAL;
  1263. }
  1264. }
  1265. return -EINVAL;
  1266. }
  1267. union vram_info {
  1268. struct _ATOM_VRAM_INFO_V3 v1_3;
  1269. struct _ATOM_VRAM_INFO_V4 v1_4;
  1270. struct _ATOM_VRAM_INFO_HEADER_V2_1 v2_1;
  1271. };
  1272. #define MEM_ID_MASK 0xff000000
  1273. #define MEM_ID_SHIFT 24
  1274. #define CLOCK_RANGE_MASK 0x00ffffff
  1275. #define CLOCK_RANGE_SHIFT 0
  1276. #define LOW_NIBBLE_MASK 0xf
  1277. #define DATA_EQU_PREV 0
  1278. #define DATA_FROM_TABLE 4
  1279. int amdgpu_atombios_init_mc_reg_table(struct amdgpu_device *adev,
  1280. u8 module_index,
  1281. struct atom_mc_reg_table *reg_table)
  1282. {
  1283. int index = GetIndexIntoMasterTable(DATA, VRAM_Info);
  1284. u8 frev, crev, num_entries, t_mem_id, num_ranges = 0;
  1285. u32 i = 0, j;
  1286. u16 data_offset, size;
  1287. union vram_info *vram_info;
  1288. memset(reg_table, 0, sizeof(struct atom_mc_reg_table));
  1289. if (amdgpu_atom_parse_data_header(adev->mode_info.atom_context, index, &size,
  1290. &frev, &crev, &data_offset)) {
  1291. vram_info = (union vram_info *)
  1292. (adev->mode_info.atom_context->bios + data_offset);
  1293. switch (frev) {
  1294. case 1:
  1295. DRM_ERROR("old table version %d, %d\n", frev, crev);
  1296. return -EINVAL;
  1297. case 2:
  1298. switch (crev) {
  1299. case 1:
  1300. if (module_index < vram_info->v2_1.ucNumOfVRAMModule) {
  1301. ATOM_INIT_REG_BLOCK *reg_block =
  1302. (ATOM_INIT_REG_BLOCK *)
  1303. ((u8 *)vram_info + le16_to_cpu(vram_info->v2_1.usMemClkPatchTblOffset));
  1304. ATOM_MEMORY_SETTING_DATA_BLOCK *reg_data =
  1305. (ATOM_MEMORY_SETTING_DATA_BLOCK *)
  1306. ((u8 *)reg_block + (2 * sizeof(u16)) +
  1307. le16_to_cpu(reg_block->usRegIndexTblSize));
  1308. ATOM_INIT_REG_INDEX_FORMAT *format = &reg_block->asRegIndexBuf[0];
  1309. num_entries = (u8)((le16_to_cpu(reg_block->usRegIndexTblSize)) /
  1310. sizeof(ATOM_INIT_REG_INDEX_FORMAT)) - 1;
  1311. if (num_entries > VBIOS_MC_REGISTER_ARRAY_SIZE)
  1312. return -EINVAL;
  1313. while (i < num_entries) {
  1314. if (format->ucPreRegDataLength & ACCESS_PLACEHOLDER)
  1315. break;
  1316. reg_table->mc_reg_address[i].s1 =
  1317. (u16)(le16_to_cpu(format->usRegIndex));
  1318. reg_table->mc_reg_address[i].pre_reg_data =
  1319. (u8)(format->ucPreRegDataLength);
  1320. i++;
  1321. format = (ATOM_INIT_REG_INDEX_FORMAT *)
  1322. ((u8 *)format + sizeof(ATOM_INIT_REG_INDEX_FORMAT));
  1323. }
  1324. reg_table->last = i;
  1325. while ((le32_to_cpu(*(u32 *)reg_data) != END_OF_REG_DATA_BLOCK) &&
  1326. (num_ranges < VBIOS_MAX_AC_TIMING_ENTRIES)) {
  1327. t_mem_id = (u8)((le32_to_cpu(*(u32 *)reg_data) & MEM_ID_MASK)
  1328. >> MEM_ID_SHIFT);
  1329. if (module_index == t_mem_id) {
  1330. reg_table->mc_reg_table_entry[num_ranges].mclk_max =
  1331. (u32)((le32_to_cpu(*(u32 *)reg_data) & CLOCK_RANGE_MASK)
  1332. >> CLOCK_RANGE_SHIFT);
  1333. for (i = 0, j = 1; i < reg_table->last; i++) {
  1334. if ((reg_table->mc_reg_address[i].pre_reg_data & LOW_NIBBLE_MASK) == DATA_FROM_TABLE) {
  1335. reg_table->mc_reg_table_entry[num_ranges].mc_data[i] =
  1336. (u32)le32_to_cpu(*((u32 *)reg_data + j));
  1337. j++;
  1338. } else if ((reg_table->mc_reg_address[i].pre_reg_data & LOW_NIBBLE_MASK) == DATA_EQU_PREV) {
  1339. reg_table->mc_reg_table_entry[num_ranges].mc_data[i] =
  1340. reg_table->mc_reg_table_entry[num_ranges].mc_data[i - 1];
  1341. }
  1342. }
  1343. num_ranges++;
  1344. }
  1345. reg_data = (ATOM_MEMORY_SETTING_DATA_BLOCK *)
  1346. ((u8 *)reg_data + le16_to_cpu(reg_block->usRegDataBlkSize));
  1347. }
  1348. if (le32_to_cpu(*(u32 *)reg_data) != END_OF_REG_DATA_BLOCK)
  1349. return -EINVAL;
  1350. reg_table->num_entries = num_ranges;
  1351. } else
  1352. return -EINVAL;
  1353. break;
  1354. default:
  1355. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1356. return -EINVAL;
  1357. }
  1358. break;
  1359. default:
  1360. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1361. return -EINVAL;
  1362. }
  1363. return 0;
  1364. }
  1365. return -EINVAL;
  1366. }
  1367. bool amdgpu_atombios_has_gpu_virtualization_table(struct amdgpu_device *adev)
  1368. {
  1369. int index = GetIndexIntoMasterTable(DATA, GPUVirtualizationInfo);
  1370. u8 frev, crev;
  1371. u16 data_offset, size;
  1372. if (amdgpu_atom_parse_data_header(adev->mode_info.atom_context, index, &size,
  1373. &frev, &crev, &data_offset))
  1374. return true;
  1375. return false;
  1376. }
  1377. void amdgpu_atombios_scratch_regs_lock(struct amdgpu_device *adev, bool lock)
  1378. {
  1379. uint32_t bios_6_scratch;
  1380. bios_6_scratch = RREG32(mmBIOS_SCRATCH_6);
  1381. if (lock) {
  1382. bios_6_scratch |= ATOM_S6_CRITICAL_STATE;
  1383. bios_6_scratch &= ~ATOM_S6_ACC_MODE;
  1384. } else {
  1385. bios_6_scratch &= ~ATOM_S6_CRITICAL_STATE;
  1386. bios_6_scratch |= ATOM_S6_ACC_MODE;
  1387. }
  1388. WREG32(mmBIOS_SCRATCH_6, bios_6_scratch);
  1389. }
  1390. void amdgpu_atombios_scratch_regs_init(struct amdgpu_device *adev)
  1391. {
  1392. uint32_t bios_2_scratch, bios_6_scratch;
  1393. bios_2_scratch = RREG32(mmBIOS_SCRATCH_2);
  1394. bios_6_scratch = RREG32(mmBIOS_SCRATCH_6);
  1395. /* let the bios control the backlight */
  1396. bios_2_scratch &= ~ATOM_S2_VRI_BRIGHT_ENABLE;
  1397. /* tell the bios not to handle mode switching */
  1398. bios_6_scratch |= ATOM_S6_ACC_BLOCK_DISPLAY_SWITCH;
  1399. /* clear the vbios dpms state */
  1400. bios_2_scratch &= ~ATOM_S2_DEVICE_DPMS_STATE;
  1401. WREG32(mmBIOS_SCRATCH_2, bios_2_scratch);
  1402. WREG32(mmBIOS_SCRATCH_6, bios_6_scratch);
  1403. }
  1404. void amdgpu_atombios_scratch_regs_save(struct amdgpu_device *adev)
  1405. {
  1406. int i;
  1407. for (i = 0; i < AMDGPU_BIOS_NUM_SCRATCH; i++)
  1408. adev->bios_scratch[i] = RREG32(mmBIOS_SCRATCH_0 + i);
  1409. }
  1410. void amdgpu_atombios_scratch_regs_restore(struct amdgpu_device *adev)
  1411. {
  1412. int i;
  1413. for (i = 0; i < AMDGPU_BIOS_NUM_SCRATCH; i++)
  1414. WREG32(mmBIOS_SCRATCH_0 + i, adev->bios_scratch[i]);
  1415. }
  1416. /* Atom needs data in little endian format
  1417. * so swap as appropriate when copying data to
  1418. * or from atom. Note that atom operates on
  1419. * dw units.
  1420. */
  1421. void amdgpu_atombios_copy_swap(u8 *dst, u8 *src, u8 num_bytes, bool to_le)
  1422. {
  1423. #ifdef __BIG_ENDIAN
  1424. u8 src_tmp[20], dst_tmp[20]; /* used for byteswapping */
  1425. u32 *dst32, *src32;
  1426. int i;
  1427. memcpy(src_tmp, src, num_bytes);
  1428. src32 = (u32 *)src_tmp;
  1429. dst32 = (u32 *)dst_tmp;
  1430. if (to_le) {
  1431. for (i = 0; i < ((num_bytes + 3) / 4); i++)
  1432. dst32[i] = cpu_to_le32(src32[i]);
  1433. memcpy(dst, dst_tmp, num_bytes);
  1434. } else {
  1435. u8 dws = num_bytes & ~3;
  1436. for (i = 0; i < ((num_bytes + 3) / 4); i++)
  1437. dst32[i] = le32_to_cpu(src32[i]);
  1438. memcpy(dst, dst_tmp, dws);
  1439. if (num_bytes % 4) {
  1440. for (i = 0; i < (num_bytes % 4); i++)
  1441. dst[dws+i] = dst_tmp[dws+i];
  1442. }
  1443. }
  1444. #else
  1445. memcpy(dst, src, num_bytes);
  1446. #endif
  1447. }