atomfirmware.h 101 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758
  1. /****************************************************************************\
  2. *
  3. * File Name atomfirmware.h
  4. * Project This is an interface header file between atombios and OS GPU drivers for SoC15 products
  5. *
  6. * Description header file of general definitions for OS nd pre-OS video drivers
  7. *
  8. * Copyright 2014 Advanced Micro Devices, Inc.
  9. *
  10. * Permission is hereby granted, free of charge, to any person obtaining a copy of this software
  11. * and associated documentation files (the "Software"), to deal in the Software without restriction,
  12. * including without limitation the rights to use, copy, modify, merge, publish, distribute, sublicense,
  13. * and/or sell copies of the Software, and to permit persons to whom the Software is furnished to do so,
  14. * subject to the following conditions:
  15. *
  16. * The above copyright notice and this permission notice shall be included in all copies or substantial
  17. * portions of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  20. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  21. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  22. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  23. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  24. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  25. * OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. \****************************************************************************/
  28. /*IMPORTANT NOTES
  29. * If a change in VBIOS/Driver/Tool's interface is only needed for SoC15 and forward products, then the change is only needed in this atomfirmware.h header file.
  30. * If a change in VBIOS/Driver/Tool's interface is only needed for pre-SoC15 products, then the change is only needed in atombios.h header file.
  31. * If a change is needed for both pre and post SoC15 products, then the change has to be made separately and might be differently in both atomfirmware.h and atombios.h.
  32. */
  33. #ifndef _ATOMFIRMWARE_H_
  34. #define _ATOMFIRMWARE_H_
  35. enum atom_bios_header_version_def{
  36. ATOM_MAJOR_VERSION =0x0003,
  37. ATOM_MINOR_VERSION =0x0003,
  38. };
  39. #ifdef _H2INC
  40. #ifndef uint32_t
  41. typedef unsigned long uint32_t;
  42. #endif
  43. #ifndef uint16_t
  44. typedef unsigned short uint16_t;
  45. #endif
  46. #ifndef uint8_t
  47. typedef unsigned char uint8_t;
  48. #endif
  49. #endif
  50. enum atom_crtc_def{
  51. ATOM_CRTC1 =0,
  52. ATOM_CRTC2 =1,
  53. ATOM_CRTC3 =2,
  54. ATOM_CRTC4 =3,
  55. ATOM_CRTC5 =4,
  56. ATOM_CRTC6 =5,
  57. ATOM_CRTC_INVALID =0xff,
  58. };
  59. enum atom_ppll_def{
  60. ATOM_PPLL0 =2,
  61. ATOM_GCK_DFS =8,
  62. ATOM_FCH_CLK =9,
  63. ATOM_DP_DTO =11,
  64. ATOM_COMBOPHY_PLL0 =20,
  65. ATOM_COMBOPHY_PLL1 =21,
  66. ATOM_COMBOPHY_PLL2 =22,
  67. ATOM_COMBOPHY_PLL3 =23,
  68. ATOM_COMBOPHY_PLL4 =24,
  69. ATOM_COMBOPHY_PLL5 =25,
  70. ATOM_PPLL_INVALID =0xff,
  71. };
  72. // define ASIC internal encoder id ( bit vector ), used for CRTC_SourceSel
  73. enum atom_dig_def{
  74. ASIC_INT_DIG1_ENCODER_ID =0x03,
  75. ASIC_INT_DIG2_ENCODER_ID =0x09,
  76. ASIC_INT_DIG3_ENCODER_ID =0x0a,
  77. ASIC_INT_DIG4_ENCODER_ID =0x0b,
  78. ASIC_INT_DIG5_ENCODER_ID =0x0c,
  79. ASIC_INT_DIG6_ENCODER_ID =0x0d,
  80. ASIC_INT_DIG7_ENCODER_ID =0x0e,
  81. };
  82. //ucEncoderMode
  83. enum atom_encode_mode_def
  84. {
  85. ATOM_ENCODER_MODE_DP =0,
  86. ATOM_ENCODER_MODE_DP_SST =0,
  87. ATOM_ENCODER_MODE_LVDS =1,
  88. ATOM_ENCODER_MODE_DVI =2,
  89. ATOM_ENCODER_MODE_HDMI =3,
  90. ATOM_ENCODER_MODE_DP_AUDIO =5,
  91. ATOM_ENCODER_MODE_DP_MST =5,
  92. ATOM_ENCODER_MODE_CRT =15,
  93. ATOM_ENCODER_MODE_DVO =16,
  94. };
  95. enum atom_encoder_refclk_src_def{
  96. ENCODER_REFCLK_SRC_P1PLL =0,
  97. ENCODER_REFCLK_SRC_P2PLL =1,
  98. ENCODER_REFCLK_SRC_P3PLL =2,
  99. ENCODER_REFCLK_SRC_EXTCLK =3,
  100. ENCODER_REFCLK_SRC_INVALID =0xff,
  101. };
  102. enum atom_scaler_def{
  103. ATOM_SCALER_DISABLE =0, /*scaler bypass mode, auto-center & no replication*/
  104. ATOM_SCALER_CENTER =1, //For Fudo, it's bypass and auto-center & auto replication
  105. ATOM_SCALER_EXPANSION =2, /*scaler expansion by 2 tap alpha blending mode*/
  106. };
  107. enum atom_operation_def{
  108. ATOM_DISABLE = 0,
  109. ATOM_ENABLE = 1,
  110. ATOM_INIT = 7,
  111. ATOM_GET_STATUS = 8,
  112. };
  113. enum atom_embedded_display_op_def{
  114. ATOM_LCD_BL_OFF = 2,
  115. ATOM_LCD_BL_OM = 3,
  116. ATOM_LCD_BL_BRIGHTNESS_CONTROL = 4,
  117. ATOM_LCD_SELFTEST_START = 5,
  118. ATOM_LCD_SELFTEST_STOP = 6,
  119. };
  120. enum atom_spread_spectrum_mode{
  121. ATOM_SS_CENTER_OR_DOWN_MODE_MASK = 0x01,
  122. ATOM_SS_DOWN_SPREAD_MODE = 0x00,
  123. ATOM_SS_CENTRE_SPREAD_MODE = 0x01,
  124. ATOM_INT_OR_EXT_SS_MASK = 0x02,
  125. ATOM_INTERNAL_SS_MASK = 0x00,
  126. ATOM_EXTERNAL_SS_MASK = 0x02,
  127. };
  128. /* define panel bit per color */
  129. enum atom_panel_bit_per_color{
  130. PANEL_BPC_UNDEFINE =0x00,
  131. PANEL_6BIT_PER_COLOR =0x01,
  132. PANEL_8BIT_PER_COLOR =0x02,
  133. PANEL_10BIT_PER_COLOR =0x03,
  134. PANEL_12BIT_PER_COLOR =0x04,
  135. PANEL_16BIT_PER_COLOR =0x05,
  136. };
  137. //ucVoltageType
  138. enum atom_voltage_type
  139. {
  140. VOLTAGE_TYPE_VDDC = 1,
  141. VOLTAGE_TYPE_MVDDC = 2,
  142. VOLTAGE_TYPE_MVDDQ = 3,
  143. VOLTAGE_TYPE_VDDCI = 4,
  144. VOLTAGE_TYPE_VDDGFX = 5,
  145. VOLTAGE_TYPE_PCC = 6,
  146. VOLTAGE_TYPE_MVPP = 7,
  147. VOLTAGE_TYPE_LEDDPM = 8,
  148. VOLTAGE_TYPE_PCC_MVDD = 9,
  149. VOLTAGE_TYPE_PCIE_VDDC = 10,
  150. VOLTAGE_TYPE_PCIE_VDDR = 11,
  151. VOLTAGE_TYPE_GENERIC_I2C_1 = 0x11,
  152. VOLTAGE_TYPE_GENERIC_I2C_2 = 0x12,
  153. VOLTAGE_TYPE_GENERIC_I2C_3 = 0x13,
  154. VOLTAGE_TYPE_GENERIC_I2C_4 = 0x14,
  155. VOLTAGE_TYPE_GENERIC_I2C_5 = 0x15,
  156. VOLTAGE_TYPE_GENERIC_I2C_6 = 0x16,
  157. VOLTAGE_TYPE_GENERIC_I2C_7 = 0x17,
  158. VOLTAGE_TYPE_GENERIC_I2C_8 = 0x18,
  159. VOLTAGE_TYPE_GENERIC_I2C_9 = 0x19,
  160. VOLTAGE_TYPE_GENERIC_I2C_10 = 0x1A,
  161. };
  162. enum atom_dgpu_vram_type{
  163. ATOM_DGPU_VRAM_TYPE_GDDR5 = 0x50,
  164. ATOM_DGPU_VRAM_TYPE_HBM = 0x60,
  165. };
  166. enum atom_dp_vs_preemph_def{
  167. DP_VS_LEVEL0_PREEMPH_LEVEL0 = 0x00,
  168. DP_VS_LEVEL1_PREEMPH_LEVEL0 = 0x01,
  169. DP_VS_LEVEL2_PREEMPH_LEVEL0 = 0x02,
  170. DP_VS_LEVEL3_PREEMPH_LEVEL0 = 0x03,
  171. DP_VS_LEVEL0_PREEMPH_LEVEL1 = 0x08,
  172. DP_VS_LEVEL1_PREEMPH_LEVEL1 = 0x09,
  173. DP_VS_LEVEL2_PREEMPH_LEVEL1 = 0x0a,
  174. DP_VS_LEVEL0_PREEMPH_LEVEL2 = 0x10,
  175. DP_VS_LEVEL1_PREEMPH_LEVEL2 = 0x11,
  176. DP_VS_LEVEL0_PREEMPH_LEVEL3 = 0x18,
  177. };
  178. /*
  179. enum atom_string_def{
  180. asic_bus_type_pcie_string = "PCI_EXPRESS",
  181. atom_fire_gl_string = "FGL",
  182. atom_bios_string = "ATOM"
  183. };
  184. */
  185. #pragma pack(1) /* BIOS data must use byte aligment*/
  186. enum atombios_image_offset{
  187. OFFSET_TO_ATOM_ROM_HEADER_POINTER =0x00000048,
  188. OFFSET_TO_ATOM_ROM_IMAGE_SIZE =0x00000002,
  189. OFFSET_TO_ATOMBIOS_ASIC_BUS_MEM_TYPE =0x94,
  190. MAXSIZE_OF_ATOMBIOS_ASIC_BUS_MEM_TYPE =20, /*including the terminator 0x0!*/
  191. OFFSET_TO_GET_ATOMBIOS_NUMBER_OF_STRINGS =0x2f,
  192. OFFSET_TO_GET_ATOMBIOS_STRING_START =0x6e,
  193. };
  194. /****************************************************************************
  195. * Common header for all tables (Data table, Command function).
  196. * Every table pointed in _ATOM_MASTER_DATA_TABLE has this common header.
  197. * And the pointer actually points to this header.
  198. ****************************************************************************/
  199. struct atom_common_table_header
  200. {
  201. uint16_t structuresize;
  202. uint8_t format_revision; //mainly used for a hw function, when the parser is not backward compatible
  203. uint8_t content_revision; //change it when a data table has a structure change, or a hw function has a input/output parameter change
  204. };
  205. /****************************************************************************
  206. * Structure stores the ROM header.
  207. ****************************************************************************/
  208. struct atom_rom_header_v2_2
  209. {
  210. struct atom_common_table_header table_header;
  211. uint8_t atom_bios_string[4]; //enum atom_string_def atom_bios_string; //Signature to distinguish between Atombios and non-atombios,
  212. uint16_t bios_segment_address;
  213. uint16_t protectedmodeoffset;
  214. uint16_t configfilenameoffset;
  215. uint16_t crc_block_offset;
  216. uint16_t vbios_bootupmessageoffset;
  217. uint16_t int10_offset;
  218. uint16_t pcibusdevinitcode;
  219. uint16_t iobaseaddress;
  220. uint16_t subsystem_vendor_id;
  221. uint16_t subsystem_id;
  222. uint16_t pci_info_offset;
  223. uint16_t masterhwfunction_offset; //Offest for SW to get all command function offsets, Don't change the position
  224. uint16_t masterdatatable_offset; //Offest for SW to get all data table offsets, Don't change the position
  225. uint16_t reserved;
  226. uint32_t pspdirtableoffset;
  227. };
  228. /*==============================hw function portion======================================================================*/
  229. /****************************************************************************
  230. * Structures used in Command.mtb, each function name is not given here since those function could change from time to time
  231. * The real functionality of each function is associated with the parameter structure version when defined
  232. * For all internal cmd function definitions, please reference to atomstruct.h
  233. ****************************************************************************/
  234. struct atom_master_list_of_command_functions_v2_1{
  235. uint16_t asic_init; //Function
  236. uint16_t cmd_function1; //used as an internal one
  237. uint16_t cmd_function2; //used as an internal one
  238. uint16_t cmd_function3; //used as an internal one
  239. uint16_t digxencodercontrol; //Function
  240. uint16_t cmd_function5; //used as an internal one
  241. uint16_t cmd_function6; //used as an internal one
  242. uint16_t cmd_function7; //used as an internal one
  243. uint16_t cmd_function8; //used as an internal one
  244. uint16_t cmd_function9; //used as an internal one
  245. uint16_t setengineclock; //Function
  246. uint16_t setmemoryclock; //Function
  247. uint16_t setpixelclock; //Function
  248. uint16_t enabledisppowergating; //Function
  249. uint16_t cmd_function14; //used as an internal one
  250. uint16_t cmd_function15; //used as an internal one
  251. uint16_t cmd_function16; //used as an internal one
  252. uint16_t cmd_function17; //used as an internal one
  253. uint16_t cmd_function18; //used as an internal one
  254. uint16_t cmd_function19; //used as an internal one
  255. uint16_t cmd_function20; //used as an internal one
  256. uint16_t cmd_function21; //used as an internal one
  257. uint16_t cmd_function22; //used as an internal one
  258. uint16_t cmd_function23; //used as an internal one
  259. uint16_t cmd_function24; //used as an internal one
  260. uint16_t cmd_function25; //used as an internal one
  261. uint16_t cmd_function26; //used as an internal one
  262. uint16_t cmd_function27; //used as an internal one
  263. uint16_t cmd_function28; //used as an internal one
  264. uint16_t cmd_function29; //used as an internal one
  265. uint16_t cmd_function30; //used as an internal one
  266. uint16_t cmd_function31; //used as an internal one
  267. uint16_t cmd_function32; //used as an internal one
  268. uint16_t cmd_function33; //used as an internal one
  269. uint16_t blankcrtc; //Function
  270. uint16_t enablecrtc; //Function
  271. uint16_t cmd_function36; //used as an internal one
  272. uint16_t cmd_function37; //used as an internal one
  273. uint16_t cmd_function38; //used as an internal one
  274. uint16_t cmd_function39; //used as an internal one
  275. uint16_t cmd_function40; //used as an internal one
  276. uint16_t getsmuclockinfo; //Function
  277. uint16_t selectcrtc_source; //Function
  278. uint16_t cmd_function43; //used as an internal one
  279. uint16_t cmd_function44; //used as an internal one
  280. uint16_t cmd_function45; //used as an internal one
  281. uint16_t setdceclock; //Function
  282. uint16_t getmemoryclock; //Function
  283. uint16_t getengineclock; //Function
  284. uint16_t setcrtc_usingdtdtiming; //Function
  285. uint16_t externalencodercontrol; //Function
  286. uint16_t cmd_function51; //used as an internal one
  287. uint16_t cmd_function52; //used as an internal one
  288. uint16_t cmd_function53; //used as an internal one
  289. uint16_t processi2cchanneltransaction;//Function
  290. uint16_t cmd_function55; //used as an internal one
  291. uint16_t cmd_function56; //used as an internal one
  292. uint16_t cmd_function57; //used as an internal one
  293. uint16_t cmd_function58; //used as an internal one
  294. uint16_t cmd_function59; //used as an internal one
  295. uint16_t computegpuclockparam; //Function
  296. uint16_t cmd_function61; //used as an internal one
  297. uint16_t cmd_function62; //used as an internal one
  298. uint16_t dynamicmemorysettings; //Function function
  299. uint16_t memorytraining; //Function function
  300. uint16_t cmd_function65; //used as an internal one
  301. uint16_t cmd_function66; //used as an internal one
  302. uint16_t setvoltage; //Function
  303. uint16_t cmd_function68; //used as an internal one
  304. uint16_t readefusevalue; //Function
  305. uint16_t cmd_function70; //used as an internal one
  306. uint16_t cmd_function71; //used as an internal one
  307. uint16_t cmd_function72; //used as an internal one
  308. uint16_t cmd_function73; //used as an internal one
  309. uint16_t cmd_function74; //used as an internal one
  310. uint16_t cmd_function75; //used as an internal one
  311. uint16_t dig1transmittercontrol; //Function
  312. uint16_t cmd_function77; //used as an internal one
  313. uint16_t processauxchanneltransaction;//Function
  314. uint16_t cmd_function79; //used as an internal one
  315. uint16_t getvoltageinfo; //Function
  316. };
  317. struct atom_master_command_function_v2_1
  318. {
  319. struct atom_common_table_header table_header;
  320. struct atom_master_list_of_command_functions_v2_1 listofcmdfunctions;
  321. };
  322. /****************************************************************************
  323. * Structures used in every command function
  324. ****************************************************************************/
  325. struct atom_function_attribute
  326. {
  327. uint16_t ws_in_bytes:8; //[7:0]=Size of workspace in Bytes (in multiple of a dword),
  328. uint16_t ps_in_bytes:7; //[14:8]=Size of parameter space in Bytes (multiple of a dword),
  329. uint16_t updated_by_util:1; //[15]=flag to indicate the function is updated by util
  330. };
  331. /****************************************************************************
  332. * Common header for all hw functions.
  333. * Every function pointed by _master_list_of_hw_function has this common header.
  334. * And the pointer actually points to this header.
  335. ****************************************************************************/
  336. struct atom_rom_hw_function_header
  337. {
  338. struct atom_common_table_header func_header;
  339. struct atom_function_attribute func_attrib;
  340. };
  341. /*==============================sw data table portion======================================================================*/
  342. /****************************************************************************
  343. * Structures used in data.mtb, each data table name is not given here since those data table could change from time to time
  344. * The real name of each table is given when its data structure version is defined
  345. ****************************************************************************/
  346. struct atom_master_list_of_data_tables_v2_1{
  347. uint16_t utilitypipeline; /* Offest for the utility to get parser info,Don't change this position!*/
  348. uint16_t multimedia_info;
  349. uint16_t smc_dpm_info;
  350. uint16_t sw_datatable3;
  351. uint16_t firmwareinfo; /* Shared by various SW components */
  352. uint16_t sw_datatable5;
  353. uint16_t lcd_info; /* Shared by various SW components */
  354. uint16_t sw_datatable7;
  355. uint16_t smu_info;
  356. uint16_t sw_datatable9;
  357. uint16_t sw_datatable10;
  358. uint16_t vram_usagebyfirmware; /* Shared by various SW components */
  359. uint16_t gpio_pin_lut; /* Shared by various SW components */
  360. uint16_t sw_datatable13;
  361. uint16_t gfx_info;
  362. uint16_t powerplayinfo; /* Shared by various SW components */
  363. uint16_t sw_datatable16;
  364. uint16_t sw_datatable17;
  365. uint16_t sw_datatable18;
  366. uint16_t sw_datatable19;
  367. uint16_t sw_datatable20;
  368. uint16_t sw_datatable21;
  369. uint16_t displayobjectinfo; /* Shared by various SW components */
  370. uint16_t indirectioaccess; /* used as an internal one */
  371. uint16_t umc_info; /* Shared by various SW components */
  372. uint16_t sw_datatable25;
  373. uint16_t sw_datatable26;
  374. uint16_t dce_info; /* Shared by various SW components */
  375. uint16_t vram_info; /* Shared by various SW components */
  376. uint16_t sw_datatable29;
  377. uint16_t integratedsysteminfo; /* Shared by various SW components */
  378. uint16_t asic_profiling_info; /* Shared by various SW components */
  379. uint16_t voltageobject_info; /* shared by various SW components */
  380. uint16_t sw_datatable33;
  381. uint16_t sw_datatable34;
  382. };
  383. struct atom_master_data_table_v2_1
  384. {
  385. struct atom_common_table_header table_header;
  386. struct atom_master_list_of_data_tables_v2_1 listOfdatatables;
  387. };
  388. struct atom_dtd_format
  389. {
  390. uint16_t pixclk;
  391. uint16_t h_active;
  392. uint16_t h_blanking_time;
  393. uint16_t v_active;
  394. uint16_t v_blanking_time;
  395. uint16_t h_sync_offset;
  396. uint16_t h_sync_width;
  397. uint16_t v_sync_offset;
  398. uint16_t v_syncwidth;
  399. uint16_t reserved;
  400. uint16_t reserved0;
  401. uint8_t h_border;
  402. uint8_t v_border;
  403. uint16_t miscinfo;
  404. uint8_t atom_mode_id;
  405. uint8_t refreshrate;
  406. };
  407. /* atom_dtd_format.modemiscinfo defintion */
  408. enum atom_dtd_format_modemiscinfo{
  409. ATOM_HSYNC_POLARITY = 0x0002,
  410. ATOM_VSYNC_POLARITY = 0x0004,
  411. ATOM_H_REPLICATIONBY2 = 0x0010,
  412. ATOM_V_REPLICATIONBY2 = 0x0020,
  413. ATOM_INTERLACE = 0x0080,
  414. ATOM_COMPOSITESYNC = 0x0040,
  415. };
  416. /* utilitypipeline
  417. * when format_revision==1 && content_revision==1, then this an info table for atomworks to use during debug session, no structure is associated with it.
  418. * the location of it can't change
  419. */
  420. /*
  421. ***************************************************************************
  422. Data Table firmwareinfo structure
  423. ***************************************************************************
  424. */
  425. struct atom_firmware_info_v3_1
  426. {
  427. struct atom_common_table_header table_header;
  428. uint32_t firmware_revision;
  429. uint32_t bootup_sclk_in10khz;
  430. uint32_t bootup_mclk_in10khz;
  431. uint32_t firmware_capability; // enum atombios_firmware_capability
  432. uint32_t main_call_parser_entry; /* direct address of main parser call in VBIOS binary. */
  433. uint32_t bios_scratch_reg_startaddr; // 1st bios scratch register dword address
  434. uint16_t bootup_vddc_mv;
  435. uint16_t bootup_vddci_mv;
  436. uint16_t bootup_mvddc_mv;
  437. uint16_t bootup_vddgfx_mv;
  438. uint8_t mem_module_id;
  439. uint8_t coolingsolution_id; /*0: Air cooling; 1: Liquid cooling ... */
  440. uint8_t reserved1[2];
  441. uint32_t mc_baseaddr_high;
  442. uint32_t mc_baseaddr_low;
  443. uint32_t reserved2[6];
  444. };
  445. /* Total 32bit cap indication */
  446. enum atombios_firmware_capability
  447. {
  448. ATOM_FIRMWARE_CAP_FIRMWARE_POSTED = 0x00000001,
  449. ATOM_FIRMWARE_CAP_GPU_VIRTUALIZATION = 0x00000002,
  450. ATOM_FIRMWARE_CAP_WMI_SUPPORT = 0x00000040,
  451. };
  452. enum atom_cooling_solution_id{
  453. AIR_COOLING = 0x00,
  454. LIQUID_COOLING = 0x01
  455. };
  456. struct atom_firmware_info_v3_2 {
  457. struct atom_common_table_header table_header;
  458. uint32_t firmware_revision;
  459. uint32_t bootup_sclk_in10khz;
  460. uint32_t bootup_mclk_in10khz;
  461. uint32_t firmware_capability; // enum atombios_firmware_capability
  462. uint32_t main_call_parser_entry; /* direct address of main parser call in VBIOS binary. */
  463. uint32_t bios_scratch_reg_startaddr; // 1st bios scratch register dword address
  464. uint16_t bootup_vddc_mv;
  465. uint16_t bootup_vddci_mv;
  466. uint16_t bootup_mvddc_mv;
  467. uint16_t bootup_vddgfx_mv;
  468. uint8_t mem_module_id;
  469. uint8_t coolingsolution_id; /*0: Air cooling; 1: Liquid cooling ... */
  470. uint8_t reserved1[2];
  471. uint32_t mc_baseaddr_high;
  472. uint32_t mc_baseaddr_low;
  473. uint8_t board_i2c_feature_id; // enum of atom_board_i2c_feature_id_def
  474. uint8_t board_i2c_feature_gpio_id; // i2c id find in gpio_lut data table gpio_id
  475. uint8_t board_i2c_feature_slave_addr;
  476. uint8_t reserved3;
  477. uint16_t bootup_mvddq_mv;
  478. uint16_t bootup_mvpp_mv;
  479. uint32_t zfbstartaddrin16mb;
  480. uint32_t reserved2[3];
  481. };
  482. /*
  483. ***************************************************************************
  484. Data Table lcd_info structure
  485. ***************************************************************************
  486. */
  487. struct lcd_info_v2_1
  488. {
  489. struct atom_common_table_header table_header;
  490. struct atom_dtd_format lcd_timing;
  491. uint16_t backlight_pwm;
  492. uint16_t special_handle_cap;
  493. uint16_t panel_misc;
  494. uint16_t lvds_max_slink_pclk;
  495. uint16_t lvds_ss_percentage;
  496. uint16_t lvds_ss_rate_10hz;
  497. uint8_t pwr_on_digon_to_de; /*all pwr sequence numbers below are in uint of 4ms*/
  498. uint8_t pwr_on_de_to_vary_bl;
  499. uint8_t pwr_down_vary_bloff_to_de;
  500. uint8_t pwr_down_de_to_digoff;
  501. uint8_t pwr_off_delay;
  502. uint8_t pwr_on_vary_bl_to_blon;
  503. uint8_t pwr_down_bloff_to_vary_bloff;
  504. uint8_t panel_bpc;
  505. uint8_t dpcd_edp_config_cap;
  506. uint8_t dpcd_max_link_rate;
  507. uint8_t dpcd_max_lane_count;
  508. uint8_t dpcd_max_downspread;
  509. uint8_t min_allowed_bl_level;
  510. uint8_t max_allowed_bl_level;
  511. uint8_t bootup_bl_level;
  512. uint8_t dplvdsrxid;
  513. uint32_t reserved1[8];
  514. };
  515. /* lcd_info_v2_1.panel_misc defintion */
  516. enum atom_lcd_info_panel_misc{
  517. ATOM_PANEL_MISC_FPDI =0x0002,
  518. };
  519. //uceDPToLVDSRxId
  520. enum atom_lcd_info_dptolvds_rx_id
  521. {
  522. eDP_TO_LVDS_RX_DISABLE = 0x00, // no eDP->LVDS translator chip
  523. eDP_TO_LVDS_COMMON_ID = 0x01, // common eDP->LVDS translator chip without AMD SW init
  524. eDP_TO_LVDS_REALTEK_ID = 0x02, // Realtek tansaltor which require AMD SW init
  525. };
  526. /*
  527. ***************************************************************************
  528. Data Table gpio_pin_lut structure
  529. ***************************************************************************
  530. */
  531. struct atom_gpio_pin_assignment
  532. {
  533. uint32_t data_a_reg_index;
  534. uint8_t gpio_bitshift;
  535. uint8_t gpio_mask_bitshift;
  536. uint8_t gpio_id;
  537. uint8_t reserved;
  538. };
  539. /* atom_gpio_pin_assignment.gpio_id definition */
  540. enum atom_gpio_pin_assignment_gpio_id {
  541. I2C_HW_LANE_MUX =0x0f, /* only valid when bit7=1 */
  542. I2C_HW_ENGINE_ID_MASK =0x70, /* only valid when bit7=1 */
  543. I2C_HW_CAP =0x80, /*only when the I2C_HW_CAP is set, the pin ID is assigned to an I2C pin pair, otherwise, it's an generic GPIO pin */
  544. /* gpio_id pre-define id for multiple usage */
  545. /* GPIO use to control PCIE_VDDC in certain SLT board */
  546. PCIE_VDDC_CONTROL_GPIO_PINID = 56,
  547. /* if PP_AC_DC_SWITCH_GPIO_PINID in Gpio_Pin_LutTable, AC/DC swithing feature is enable */
  548. PP_AC_DC_SWITCH_GPIO_PINID = 60,
  549. /* VDDC_REGULATOR_VRHOT_GPIO_PINID in Gpio_Pin_LutTable, VRHot feature is enable */
  550. VDDC_VRHOT_GPIO_PINID = 61,
  551. /*if VDDC_PCC_GPIO_PINID in GPIO_LUTable, Peak Current Control feature is enabled */
  552. VDDC_PCC_GPIO_PINID = 62,
  553. /* Only used on certain SLT/PA board to allow utility to cut Efuse. */
  554. EFUSE_CUT_ENABLE_GPIO_PINID = 63,
  555. /* ucGPIO=DRAM_SELF_REFRESH_GPIO_PIND uses for memory self refresh (ucGPIO=0, DRAM self-refresh; ucGPIO= */
  556. DRAM_SELF_REFRESH_GPIO_PINID = 64,
  557. /* Thermal interrupt output->system thermal chip GPIO pin */
  558. THERMAL_INT_OUTPUT_GPIO_PINID =65,
  559. };
  560. struct atom_gpio_pin_lut_v2_1
  561. {
  562. struct atom_common_table_header table_header;
  563. /*the real number of this included in the structure is calcualted by using the (whole structure size - the header size)/size of atom_gpio_pin_lut */
  564. struct atom_gpio_pin_assignment gpio_pin[8];
  565. };
  566. /*
  567. ***************************************************************************
  568. Data Table vram_usagebyfirmware structure
  569. ***************************************************************************
  570. */
  571. struct vram_usagebyfirmware_v2_1
  572. {
  573. struct atom_common_table_header table_header;
  574. uint32_t start_address_in_kb;
  575. uint16_t used_by_firmware_in_kb;
  576. uint16_t used_by_driver_in_kb;
  577. };
  578. /*
  579. ***************************************************************************
  580. Data Table displayobjectinfo structure
  581. ***************************************************************************
  582. */
  583. enum atom_object_record_type_id
  584. {
  585. ATOM_I2C_RECORD_TYPE =1,
  586. ATOM_HPD_INT_RECORD_TYPE =2,
  587. ATOM_OBJECT_GPIO_CNTL_RECORD_TYPE =9,
  588. ATOM_CONNECTOR_HPDPIN_LUT_RECORD_TYPE =16,
  589. ATOM_CONNECTOR_AUXDDC_LUT_RECORD_TYPE =17,
  590. ATOM_ENCODER_CAP_RECORD_TYPE=20,
  591. ATOM_BRACKET_LAYOUT_RECORD_TYPE=21,
  592. ATOM_CONNECTOR_FORCED_TMDS_CAP_RECORD_TYPE=22,
  593. ATOM_RECORD_END_TYPE =0xFF,
  594. };
  595. struct atom_common_record_header
  596. {
  597. uint8_t record_type; //An emun to indicate the record type
  598. uint8_t record_size; //The size of the whole record in byte
  599. };
  600. struct atom_i2c_record
  601. {
  602. struct atom_common_record_header record_header; //record_type = ATOM_I2C_RECORD_TYPE
  603. uint8_t i2c_id;
  604. uint8_t i2c_slave_addr; //The slave address, it's 0 when the record is attached to connector for DDC
  605. };
  606. struct atom_hpd_int_record
  607. {
  608. struct atom_common_record_header record_header; //record_type = ATOM_HPD_INT_RECORD_TYPE
  609. uint8_t pin_id; //Corresponding block in GPIO_PIN_INFO table gives the pin info
  610. uint8_t plugin_pin_state;
  611. };
  612. // Bit maps for ATOM_ENCODER_CAP_RECORD.usEncoderCap
  613. enum atom_encoder_caps_def
  614. {
  615. ATOM_ENCODER_CAP_RECORD_HBR2 =0x01, // DP1.2 HBR2 is supported by HW encoder, it is retired in NI. the real meaning from SI is MST_EN
  616. ATOM_ENCODER_CAP_RECORD_MST_EN =0x01, // from SI, this bit means DP MST is enable or not.
  617. ATOM_ENCODER_CAP_RECORD_HBR2_EN =0x02, // DP1.2 HBR2 setting is qualified and HBR2 can be enabled
  618. ATOM_ENCODER_CAP_RECORD_HDMI6Gbps_EN =0x04, // HDMI2.0 6Gbps enable or not.
  619. ATOM_ENCODER_CAP_RECORD_HBR3_EN =0x08, // DP1.3 HBR3 is supported by board.
  620. };
  621. struct atom_encoder_caps_record
  622. {
  623. struct atom_common_record_header record_header; //record_type = ATOM_ENCODER_CAP_RECORD_TYPE
  624. uint32_t encodercaps;
  625. };
  626. enum atom_connector_caps_def
  627. {
  628. ATOM_CONNECTOR_CAP_INTERNAL_DISPLAY = 0x01, //a cap bit to indicate that this non-embedded display connector is an internal display
  629. ATOM_CONNECTOR_CAP_INTERNAL_DISPLAY_BL = 0x02, //a cap bit to indicate that this internal display requires BL control from GPU, refers to lcd_info for BL PWM freq
  630. };
  631. struct atom_disp_connector_caps_record
  632. {
  633. struct atom_common_record_header record_header;
  634. uint32_t connectcaps;
  635. };
  636. //The following generic object gpio pin control record type will replace JTAG_RECORD/FPGA_CONTROL_RECORD/DVI_EXT_INPUT_RECORD above gradually
  637. struct atom_gpio_pin_control_pair
  638. {
  639. uint8_t gpio_id; // GPIO_ID, find the corresponding ID in GPIO_LUT table
  640. uint8_t gpio_pinstate; // Pin state showing how to set-up the pin
  641. };
  642. struct atom_object_gpio_cntl_record
  643. {
  644. struct atom_common_record_header record_header;
  645. uint8_t flag; // Future expnadibility
  646. uint8_t number_of_pins; // Number of GPIO pins used to control the object
  647. struct atom_gpio_pin_control_pair gpio[1]; // the real gpio pin pair determined by number of pins ucNumberOfPins
  648. };
  649. //Definitions for GPIO pin state
  650. enum atom_gpio_pin_control_pinstate_def
  651. {
  652. GPIO_PIN_TYPE_INPUT = 0x00,
  653. GPIO_PIN_TYPE_OUTPUT = 0x10,
  654. GPIO_PIN_TYPE_HW_CONTROL = 0x20,
  655. //For GPIO_PIN_TYPE_OUTPUT the following is defined
  656. GPIO_PIN_OUTPUT_STATE_MASK = 0x01,
  657. GPIO_PIN_OUTPUT_STATE_SHIFT = 0,
  658. GPIO_PIN_STATE_ACTIVE_LOW = 0x0,
  659. GPIO_PIN_STATE_ACTIVE_HIGH = 0x1,
  660. };
  661. // Indexes to GPIO array in GLSync record
  662. // GLSync record is for Frame Lock/Gen Lock feature.
  663. enum atom_glsync_record_gpio_index_def
  664. {
  665. ATOM_GPIO_INDEX_GLSYNC_REFCLK = 0,
  666. ATOM_GPIO_INDEX_GLSYNC_HSYNC = 1,
  667. ATOM_GPIO_INDEX_GLSYNC_VSYNC = 2,
  668. ATOM_GPIO_INDEX_GLSYNC_SWAP_REQ = 3,
  669. ATOM_GPIO_INDEX_GLSYNC_SWAP_GNT = 4,
  670. ATOM_GPIO_INDEX_GLSYNC_INTERRUPT = 5,
  671. ATOM_GPIO_INDEX_GLSYNC_V_RESET = 6,
  672. ATOM_GPIO_INDEX_GLSYNC_SWAP_CNTL = 7,
  673. ATOM_GPIO_INDEX_GLSYNC_SWAP_SEL = 8,
  674. ATOM_GPIO_INDEX_GLSYNC_MAX = 9,
  675. };
  676. struct atom_connector_hpdpin_lut_record //record for ATOM_CONNECTOR_HPDPIN_LUT_RECORD_TYPE
  677. {
  678. struct atom_common_record_header record_header;
  679. uint8_t hpd_pin_map[8];
  680. };
  681. struct atom_connector_auxddc_lut_record //record for ATOM_CONNECTOR_AUXDDC_LUT_RECORD_TYPE
  682. {
  683. struct atom_common_record_header record_header;
  684. uint8_t aux_ddc_map[8];
  685. };
  686. struct atom_connector_forced_tmds_cap_record
  687. {
  688. struct atom_common_record_header record_header;
  689. // override TMDS capability on this connector when it operate in TMDS mode. usMaxTmdsClkRate = max TMDS Clock in Mhz/2.5
  690. uint8_t maxtmdsclkrate_in2_5mhz;
  691. uint8_t reserved;
  692. };
  693. struct atom_connector_layout_info
  694. {
  695. uint16_t connectorobjid;
  696. uint8_t connector_type;
  697. uint8_t position;
  698. };
  699. // define ATOM_CONNECTOR_LAYOUT_INFO.ucConnectorType to describe the display connector size
  700. enum atom_connector_layout_info_connector_type_def
  701. {
  702. CONNECTOR_TYPE_DVI_D = 1,
  703. CONNECTOR_TYPE_HDMI = 4,
  704. CONNECTOR_TYPE_DISPLAY_PORT = 5,
  705. CONNECTOR_TYPE_MINI_DISPLAY_PORT = 6,
  706. };
  707. struct atom_bracket_layout_record
  708. {
  709. struct atom_common_record_header record_header;
  710. uint8_t bracketlen;
  711. uint8_t bracketwidth;
  712. uint8_t conn_num;
  713. uint8_t reserved;
  714. struct atom_connector_layout_info conn_info[1];
  715. };
  716. enum atom_display_device_tag_def{
  717. ATOM_DISPLAY_LCD1_SUPPORT = 0x0002, //an embedded display is either an LVDS or eDP signal type of display
  718. ATOM_DISPLAY_DFP1_SUPPORT = 0x0008,
  719. ATOM_DISPLAY_DFP2_SUPPORT = 0x0080,
  720. ATOM_DISPLAY_DFP3_SUPPORT = 0x0200,
  721. ATOM_DISPLAY_DFP4_SUPPORT = 0x0400,
  722. ATOM_DISPLAY_DFP5_SUPPORT = 0x0800,
  723. ATOM_DISPLAY_DFP6_SUPPORT = 0x0040,
  724. ATOM_DISPLAY_DFPx_SUPPORT = 0x0ec8,
  725. };
  726. struct atom_display_object_path_v2
  727. {
  728. uint16_t display_objid; //Connector Object ID or Misc Object ID
  729. uint16_t disp_recordoffset;
  730. uint16_t encoderobjid; //first encoder closer to the connector, could be either an external or intenal encoder
  731. uint16_t extencoderobjid; //2nd encoder after the first encoder, from the connector point of view;
  732. uint16_t encoder_recordoffset;
  733. uint16_t extencoder_recordoffset;
  734. uint16_t device_tag; //a supported device vector, each display path starts with this.the paths are enumerated in the way of priority, a path appears first
  735. uint8_t priority_id;
  736. uint8_t reserved;
  737. };
  738. struct display_object_info_table_v1_4
  739. {
  740. struct atom_common_table_header table_header;
  741. uint16_t supporteddevices;
  742. uint8_t number_of_path;
  743. uint8_t reserved;
  744. struct atom_display_object_path_v2 display_path[8]; //the real number of this included in the structure is calculated by using the (whole structure size - the header size- number_of_path)/size of atom_display_object_path
  745. };
  746. /*
  747. ***************************************************************************
  748. Data Table dce_info structure
  749. ***************************************************************************
  750. */
  751. struct atom_display_controller_info_v4_1
  752. {
  753. struct atom_common_table_header table_header;
  754. uint32_t display_caps;
  755. uint32_t bootup_dispclk_10khz;
  756. uint16_t dce_refclk_10khz;
  757. uint16_t i2c_engine_refclk_10khz;
  758. uint16_t dvi_ss_percentage; // in unit of 0.001%
  759. uint16_t dvi_ss_rate_10hz;
  760. uint16_t hdmi_ss_percentage; // in unit of 0.001%
  761. uint16_t hdmi_ss_rate_10hz;
  762. uint16_t dp_ss_percentage; // in unit of 0.001%
  763. uint16_t dp_ss_rate_10hz;
  764. uint8_t dvi_ss_mode; // enum of atom_spread_spectrum_mode
  765. uint8_t hdmi_ss_mode; // enum of atom_spread_spectrum_mode
  766. uint8_t dp_ss_mode; // enum of atom_spread_spectrum_mode
  767. uint8_t ss_reserved;
  768. uint8_t hardcode_mode_num; // a hardcode mode number defined in StandardVESA_TimingTable when a CRT or DFP EDID is not available
  769. uint8_t reserved1[3];
  770. uint16_t dpphy_refclk_10khz;
  771. uint16_t reserved2;
  772. uint8_t dceip_min_ver;
  773. uint8_t dceip_max_ver;
  774. uint8_t max_disp_pipe_num;
  775. uint8_t max_vbios_active_disp_pipe_num;
  776. uint8_t max_ppll_num;
  777. uint8_t max_disp_phy_num;
  778. uint8_t max_aux_pairs;
  779. uint8_t remotedisplayconfig;
  780. uint8_t reserved3[8];
  781. };
  782. struct atom_display_controller_info_v4_2
  783. {
  784. struct atom_common_table_header table_header;
  785. uint32_t display_caps;
  786. uint32_t bootup_dispclk_10khz;
  787. uint16_t dce_refclk_10khz;
  788. uint16_t i2c_engine_refclk_10khz;
  789. uint16_t dvi_ss_percentage; // in unit of 0.001%
  790. uint16_t dvi_ss_rate_10hz;
  791. uint16_t hdmi_ss_percentage; // in unit of 0.001%
  792. uint16_t hdmi_ss_rate_10hz;
  793. uint16_t dp_ss_percentage; // in unit of 0.001%
  794. uint16_t dp_ss_rate_10hz;
  795. uint8_t dvi_ss_mode; // enum of atom_spread_spectrum_mode
  796. uint8_t hdmi_ss_mode; // enum of atom_spread_spectrum_mode
  797. uint8_t dp_ss_mode; // enum of atom_spread_spectrum_mode
  798. uint8_t ss_reserved;
  799. uint8_t dfp_hardcode_mode_num; // DFP hardcode mode number defined in StandardVESA_TimingTable when EDID is not available
  800. uint8_t dfp_hardcode_refreshrate;// DFP hardcode mode refreshrate defined in StandardVESA_TimingTable when EDID is not available
  801. uint8_t vga_hardcode_mode_num; // VGA hardcode mode number defined in StandardVESA_TimingTable when EDID is not avablable
  802. uint8_t vga_hardcode_refreshrate;// VGA hardcode mode number defined in StandardVESA_TimingTable when EDID is not avablable
  803. uint16_t dpphy_refclk_10khz;
  804. uint16_t reserved2;
  805. uint8_t dcnip_min_ver;
  806. uint8_t dcnip_max_ver;
  807. uint8_t max_disp_pipe_num;
  808. uint8_t max_vbios_active_disp_pipe_num;
  809. uint8_t max_ppll_num;
  810. uint8_t max_disp_phy_num;
  811. uint8_t max_aux_pairs;
  812. uint8_t remotedisplayconfig;
  813. uint8_t reserved3[8];
  814. };
  815. enum dce_info_caps_def
  816. {
  817. // only for VBIOS
  818. DCE_INFO_CAPS_FORCE_DISPDEV_CONNECTED =0x02,
  819. // only for VBIOS
  820. DCE_INFO_CAPS_DISABLE_DFP_DP_HBR2 =0x04,
  821. // only for VBIOS
  822. DCE_INFO_CAPS_ENABLE_INTERLAC_TIMING =0x08,
  823. };
  824. /*
  825. ***************************************************************************
  826. Data Table ATOM_EXTERNAL_DISPLAY_CONNECTION_INFO structure
  827. ***************************************************************************
  828. */
  829. struct atom_ext_display_path
  830. {
  831. uint16_t device_tag; //A bit vector to show what devices are supported
  832. uint16_t device_acpi_enum; //16bit device ACPI id.
  833. uint16_t connectorobjid; //A physical connector for displays to plug in, using object connector definitions
  834. uint8_t auxddclut_index; //An index into external AUX/DDC channel LUT
  835. uint8_t hpdlut_index; //An index into external HPD pin LUT
  836. uint16_t ext_encoder_objid; //external encoder object id
  837. uint8_t channelmapping; // if ucChannelMapping=0, using default one to one mapping
  838. uint8_t chpninvert; // bit vector for up to 8 lanes, =0: P and N is not invert, =1 P and N is inverted
  839. uint16_t caps;
  840. uint16_t reserved;
  841. };
  842. //usCaps
  843. enum ext_display_path_cap_def
  844. {
  845. EXT_DISPLAY_PATH_CAPS__HBR2_DISABLE =0x0001,
  846. EXT_DISPLAY_PATH_CAPS__DP_FIXED_VS_EN =0x0002,
  847. EXT_DISPLAY_PATH_CAPS__EXT_CHIP_MASK =0x007C,
  848. };
  849. struct atom_external_display_connection_info
  850. {
  851. struct atom_common_table_header table_header;
  852. uint8_t guid[16]; // a GUID is a 16 byte long string
  853. struct atom_ext_display_path path[7]; // total of fixed 7 entries.
  854. uint8_t checksum; // a simple Checksum of the sum of whole structure equal to 0x0.
  855. uint8_t stereopinid; // use for eDP panel
  856. uint8_t remotedisplayconfig;
  857. uint8_t edptolvdsrxid;
  858. uint8_t fixdpvoltageswing; // usCaps[1]=1, this indicate DP_LANE_SET value
  859. uint8_t reserved[3]; // for potential expansion
  860. };
  861. /*
  862. ***************************************************************************
  863. Data Table integratedsysteminfo structure
  864. ***************************************************************************
  865. */
  866. struct atom_camera_dphy_timing_param
  867. {
  868. uint8_t profile_id; // SENSOR_PROFILES
  869. uint32_t param;
  870. };
  871. struct atom_camera_dphy_elec_param
  872. {
  873. uint16_t param[3];
  874. };
  875. struct atom_camera_module_info
  876. {
  877. uint8_t module_id; // 0: Rear, 1: Front right of user, 2: Front left of user
  878. uint8_t module_name[8];
  879. struct atom_camera_dphy_timing_param timingparam[6]; // Exact number is under estimation and confirmation from sensor vendor
  880. };
  881. struct atom_camera_flashlight_info
  882. {
  883. uint8_t flashlight_id; // 0: Rear, 1: Front
  884. uint8_t name[8];
  885. };
  886. struct atom_camera_data
  887. {
  888. uint32_t versionCode;
  889. struct atom_camera_module_info cameraInfo[3]; // Assuming 3 camera sensors max
  890. struct atom_camera_flashlight_info flashInfo; // Assuming 1 flashlight max
  891. struct atom_camera_dphy_elec_param dphy_param;
  892. uint32_t crc_val; // CRC
  893. };
  894. struct atom_14nm_dpphy_dvihdmi_tuningset
  895. {
  896. uint32_t max_symclk_in10khz;
  897. uint8_t encoder_mode; //atom_encode_mode_def, =2: DVI, =3: HDMI mode
  898. uint8_t phy_sel; //bit vector of phy, bit0= phya, bit1=phyb, ....bit5 = phyf
  899. uint16_t margindeemph; //COMMON_MAR_DEEMPH_NOM[7:0]tx_margin_nom [15:8]deemph_gen1_nom
  900. uint8_t deemph_6db_4; //COMMON_SELDEEMPH60[31:24]deemph_6db_4
  901. uint8_t boostadj; //CMD_BUS_GLOBAL_FOR_TX_LANE0 [19:16]tx_boost_adj [20]tx_boost_en [23:22]tx_binary_ron_code_offset
  902. uint8_t tx_driver_fifty_ohms; //COMMON_ZCALCODE_CTRL[21].tx_driver_fifty_ohms
  903. uint8_t deemph_sel; //MARGIN_DEEMPH_LANE0.DEEMPH_SEL
  904. };
  905. struct atom_14nm_dpphy_dp_setting{
  906. uint8_t dp_vs_pemph_level; //enum of atom_dp_vs_preemph_def
  907. uint16_t margindeemph; //COMMON_MAR_DEEMPH_NOM[7:0]tx_margin_nom [15:8]deemph_gen1_nom
  908. uint8_t deemph_6db_4; //COMMON_SELDEEMPH60[31:24]deemph_6db_4
  909. uint8_t boostadj; //CMD_BUS_GLOBAL_FOR_TX_LANE0 [19:16]tx_boost_adj [20]tx_boost_en [23:22]tx_binary_ron_code_offset
  910. };
  911. struct atom_14nm_dpphy_dp_tuningset{
  912. uint8_t phy_sel; // bit vector of phy, bit0= phya, bit1=phyb, ....bit5 = phyf
  913. uint8_t version;
  914. uint16_t table_size; // size of atom_14nm_dpphy_dp_tuningset
  915. uint16_t reserved;
  916. struct atom_14nm_dpphy_dp_setting dptuning[10];
  917. };
  918. struct atom_14nm_dig_transmitter_info_header_v4_0{
  919. struct atom_common_table_header table_header;
  920. uint16_t pcie_phy_tmds_hdmi_macro_settings_offset; // offset of PCIEPhyTMDSHDMIMacroSettingsTbl
  921. uint16_t uniphy_vs_emph_lookup_table_offset; // offset of UniphyVSEmphLookUpTbl
  922. uint16_t uniphy_xbar_settings_table_offset; // offset of UniphyXbarSettingsTbl
  923. };
  924. struct atom_14nm_combphy_tmds_vs_set
  925. {
  926. uint8_t sym_clk;
  927. uint8_t dig_mode;
  928. uint8_t phy_sel;
  929. uint16_t common_mar_deemph_nom__margin_deemph_val;
  930. uint8_t common_seldeemph60__deemph_6db_4_val;
  931. uint8_t cmd_bus_global_for_tx_lane0__boostadj_val ;
  932. uint8_t common_zcalcode_ctrl__tx_driver_fifty_ohms_val;
  933. uint8_t margin_deemph_lane0__deemph_sel_val;
  934. };
  935. struct atom_i2c_reg_info {
  936. uint8_t ucI2cRegIndex;
  937. uint8_t ucI2cRegVal;
  938. };
  939. struct atom_hdmi_retimer_redriver_set {
  940. uint8_t HdmiSlvAddr;
  941. uint8_t HdmiRegNum;
  942. uint8_t Hdmi6GRegNum;
  943. struct atom_i2c_reg_info HdmiRegSetting[9]; //For non 6G Hz use
  944. struct atom_i2c_reg_info Hdmi6GhzRegSetting[3]; //For 6G Hz use.
  945. };
  946. struct atom_integrated_system_info_v1_11
  947. {
  948. struct atom_common_table_header table_header;
  949. uint32_t vbios_misc; //enum of atom_system_vbiosmisc_def
  950. uint32_t gpucapinfo; //enum of atom_system_gpucapinf_def
  951. uint32_t system_config;
  952. uint32_t cpucapinfo;
  953. uint16_t gpuclk_ss_percentage; //unit of 0.001%, 1000 mean 1%
  954. uint16_t gpuclk_ss_type;
  955. uint16_t lvds_ss_percentage; //unit of 0.001%, 1000 mean 1%
  956. uint16_t lvds_ss_rate_10hz;
  957. uint16_t hdmi_ss_percentage; //unit of 0.001%, 1000 mean 1%
  958. uint16_t hdmi_ss_rate_10hz;
  959. uint16_t dvi_ss_percentage; //unit of 0.001%, 1000 mean 1%
  960. uint16_t dvi_ss_rate_10hz;
  961. uint16_t dpphy_override; // bit vector, enum of atom_sysinfo_dpphy_override_def
  962. uint16_t lvds_misc; // enum of atom_sys_info_lvds_misc_def
  963. uint16_t backlight_pwm_hz; // pwm frequency in hz
  964. uint8_t memorytype; // enum of atom_dmi_t17_mem_type_def, APU memory type indication.
  965. uint8_t umachannelnumber; // number of memory channels
  966. uint8_t pwr_on_digon_to_de; /* all pwr sequence numbers below are in uint of 4ms */
  967. uint8_t pwr_on_de_to_vary_bl;
  968. uint8_t pwr_down_vary_bloff_to_de;
  969. uint8_t pwr_down_de_to_digoff;
  970. uint8_t pwr_off_delay;
  971. uint8_t pwr_on_vary_bl_to_blon;
  972. uint8_t pwr_down_bloff_to_vary_bloff;
  973. uint8_t min_allowed_bl_level;
  974. uint8_t htc_hyst_limit;
  975. uint8_t htc_tmp_limit;
  976. uint8_t reserved1;
  977. uint8_t reserved2;
  978. struct atom_external_display_connection_info extdispconninfo;
  979. struct atom_14nm_dpphy_dvihdmi_tuningset dvi_tuningset;
  980. struct atom_14nm_dpphy_dvihdmi_tuningset hdmi_tuningset;
  981. struct atom_14nm_dpphy_dvihdmi_tuningset hdmi6g_tuningset;
  982. struct atom_14nm_dpphy_dp_tuningset dp_tuningset; // rbr 1.62G dp tuning set
  983. struct atom_14nm_dpphy_dp_tuningset dp_hbr3_tuningset; // HBR3 dp tuning set
  984. struct atom_camera_data camera_info;
  985. struct atom_hdmi_retimer_redriver_set dp0_retimer_set; //for DP0
  986. struct atom_hdmi_retimer_redriver_set dp1_retimer_set; //for DP1
  987. struct atom_hdmi_retimer_redriver_set dp2_retimer_set; //for DP2
  988. struct atom_hdmi_retimer_redriver_set dp3_retimer_set; //for DP3
  989. struct atom_14nm_dpphy_dp_tuningset dp_hbr_tuningset; //hbr 2.7G dp tuning set
  990. struct atom_14nm_dpphy_dp_tuningset dp_hbr2_tuningset; //hbr2 5.4G dp turnig set
  991. struct atom_14nm_dpphy_dp_tuningset edp_tuningset; //edp tuning set
  992. uint32_t reserved[66];
  993. };
  994. // system_config
  995. enum atom_system_vbiosmisc_def{
  996. INTEGRATED_SYSTEM_INFO__GET_EDID_CALLBACK_FUNC_SUPPORT = 0x01,
  997. };
  998. // gpucapinfo
  999. enum atom_system_gpucapinf_def{
  1000. SYS_INFO_GPUCAPS__ENABEL_DFS_BYPASS = 0x10,
  1001. };
  1002. //dpphy_override
  1003. enum atom_sysinfo_dpphy_override_def{
  1004. ATOM_ENABLE_DVI_TUNINGSET = 0x01,
  1005. ATOM_ENABLE_HDMI_TUNINGSET = 0x02,
  1006. ATOM_ENABLE_HDMI6G_TUNINGSET = 0x04,
  1007. ATOM_ENABLE_DP_TUNINGSET = 0x08,
  1008. ATOM_ENABLE_DP_HBR3_TUNINGSET = 0x10,
  1009. };
  1010. //lvds_misc
  1011. enum atom_sys_info_lvds_misc_def
  1012. {
  1013. SYS_INFO_LVDS_MISC_888_FPDI_MODE =0x01,
  1014. SYS_INFO_LVDS_MISC_888_BPC_MODE =0x04,
  1015. SYS_INFO_LVDS_MISC_OVERRIDE_EN =0x08,
  1016. };
  1017. //memorytype DMI Type 17 offset 12h - Memory Type
  1018. enum atom_dmi_t17_mem_type_def{
  1019. OtherMemType = 0x01, ///< Assign 01 to Other
  1020. UnknownMemType, ///< Assign 02 to Unknown
  1021. DramMemType, ///< Assign 03 to DRAM
  1022. EdramMemType, ///< Assign 04 to EDRAM
  1023. VramMemType, ///< Assign 05 to VRAM
  1024. SramMemType, ///< Assign 06 to SRAM
  1025. RamMemType, ///< Assign 07 to RAM
  1026. RomMemType, ///< Assign 08 to ROM
  1027. FlashMemType, ///< Assign 09 to Flash
  1028. EepromMemType, ///< Assign 10 to EEPROM
  1029. FepromMemType, ///< Assign 11 to FEPROM
  1030. EpromMemType, ///< Assign 12 to EPROM
  1031. CdramMemType, ///< Assign 13 to CDRAM
  1032. ThreeDramMemType, ///< Assign 14 to 3DRAM
  1033. SdramMemType, ///< Assign 15 to SDRAM
  1034. SgramMemType, ///< Assign 16 to SGRAM
  1035. RdramMemType, ///< Assign 17 to RDRAM
  1036. DdrMemType, ///< Assign 18 to DDR
  1037. Ddr2MemType, ///< Assign 19 to DDR2
  1038. Ddr2FbdimmMemType, ///< Assign 20 to DDR2 FB-DIMM
  1039. Ddr3MemType = 0x18, ///< Assign 24 to DDR3
  1040. Fbd2MemType, ///< Assign 25 to FBD2
  1041. Ddr4MemType, ///< Assign 26 to DDR4
  1042. LpDdrMemType, ///< Assign 27 to LPDDR
  1043. LpDdr2MemType, ///< Assign 28 to LPDDR2
  1044. LpDdr3MemType, ///< Assign 29 to LPDDR3
  1045. LpDdr4MemType, ///< Assign 30 to LPDDR4
  1046. };
  1047. // this Table is used starting from NL/AM, used by SBIOS and pass the IntegratedSystemInfoTable/PowerPlayInfoTable/SystemCameraInfoTable
  1048. struct atom_fusion_system_info_v4
  1049. {
  1050. struct atom_integrated_system_info_v1_11 sysinfo; // refer to ATOM_INTEGRATED_SYSTEM_INFO_V1_8 definition
  1051. uint32_t powerplayinfo[256]; // Reserve 1024 bytes space for PowerPlayInfoTable
  1052. };
  1053. /*
  1054. ***************************************************************************
  1055. Data Table gfx_info structure
  1056. ***************************************************************************
  1057. */
  1058. struct atom_gfx_info_v2_2
  1059. {
  1060. struct atom_common_table_header table_header;
  1061. uint8_t gfxip_min_ver;
  1062. uint8_t gfxip_max_ver;
  1063. uint8_t max_shader_engines;
  1064. uint8_t max_tile_pipes;
  1065. uint8_t max_cu_per_sh;
  1066. uint8_t max_sh_per_se;
  1067. uint8_t max_backends_per_se;
  1068. uint8_t max_texture_channel_caches;
  1069. uint32_t regaddr_cp_dma_src_addr;
  1070. uint32_t regaddr_cp_dma_src_addr_hi;
  1071. uint32_t regaddr_cp_dma_dst_addr;
  1072. uint32_t regaddr_cp_dma_dst_addr_hi;
  1073. uint32_t regaddr_cp_dma_command;
  1074. uint32_t regaddr_cp_status;
  1075. uint32_t regaddr_rlc_gpu_clock_32;
  1076. uint32_t rlc_gpu_timer_refclk;
  1077. };
  1078. struct atom_gfx_info_v2_3 {
  1079. struct atom_common_table_header table_header;
  1080. uint8_t gfxip_min_ver;
  1081. uint8_t gfxip_max_ver;
  1082. uint8_t max_shader_engines;
  1083. uint8_t max_tile_pipes;
  1084. uint8_t max_cu_per_sh;
  1085. uint8_t max_sh_per_se;
  1086. uint8_t max_backends_per_se;
  1087. uint8_t max_texture_channel_caches;
  1088. uint32_t regaddr_cp_dma_src_addr;
  1089. uint32_t regaddr_cp_dma_src_addr_hi;
  1090. uint32_t regaddr_cp_dma_dst_addr;
  1091. uint32_t regaddr_cp_dma_dst_addr_hi;
  1092. uint32_t regaddr_cp_dma_command;
  1093. uint32_t regaddr_cp_status;
  1094. uint32_t regaddr_rlc_gpu_clock_32;
  1095. uint32_t rlc_gpu_timer_refclk;
  1096. uint8_t active_cu_per_sh;
  1097. uint8_t active_rb_per_se;
  1098. uint16_t gcgoldenoffset;
  1099. uint32_t rm21_sram_vmin_value;
  1100. };
  1101. struct atom_gfx_info_v2_4 {
  1102. struct atom_common_table_header table_header;
  1103. uint8_t gfxip_min_ver;
  1104. uint8_t gfxip_max_ver;
  1105. uint8_t gc_num_se;
  1106. uint8_t max_tile_pipes;
  1107. uint8_t gc_num_cu_per_sh;
  1108. uint8_t gc_num_sh_per_se;
  1109. uint8_t gc_num_rb_per_se;
  1110. uint8_t gc_num_tccs;
  1111. uint32_t regaddr_cp_dma_src_addr;
  1112. uint32_t regaddr_cp_dma_src_addr_hi;
  1113. uint32_t regaddr_cp_dma_dst_addr;
  1114. uint32_t regaddr_cp_dma_dst_addr_hi;
  1115. uint32_t regaddr_cp_dma_command;
  1116. uint32_t regaddr_cp_status;
  1117. uint32_t regaddr_rlc_gpu_clock_32;
  1118. uint32_t rlc_gpu_timer_refclk;
  1119. uint8_t active_cu_per_sh;
  1120. uint8_t active_rb_per_se;
  1121. uint16_t gcgoldenoffset;
  1122. uint16_t gc_num_gprs;
  1123. uint16_t gc_gsprim_buff_depth;
  1124. uint16_t gc_parameter_cache_depth;
  1125. uint16_t gc_wave_size;
  1126. uint16_t gc_max_waves_per_simd;
  1127. uint16_t gc_lds_size;
  1128. uint8_t gc_num_max_gs_thds;
  1129. uint8_t gc_gs_table_depth;
  1130. uint8_t gc_double_offchip_lds_buffer;
  1131. uint8_t gc_max_scratch_slots_per_cu;
  1132. uint32_t sram_rm_fuses_val;
  1133. uint32_t sram_custom_rm_fuses_val;
  1134. };
  1135. /*
  1136. ***************************************************************************
  1137. Data Table smu_info structure
  1138. ***************************************************************************
  1139. */
  1140. struct atom_smu_info_v3_1
  1141. {
  1142. struct atom_common_table_header table_header;
  1143. uint8_t smuip_min_ver;
  1144. uint8_t smuip_max_ver;
  1145. uint8_t smu_rsd1;
  1146. uint8_t gpuclk_ss_mode; // enum of atom_spread_spectrum_mode
  1147. uint16_t sclk_ss_percentage;
  1148. uint16_t sclk_ss_rate_10hz;
  1149. uint16_t gpuclk_ss_percentage; // in unit of 0.001%
  1150. uint16_t gpuclk_ss_rate_10hz;
  1151. uint32_t core_refclk_10khz;
  1152. uint8_t ac_dc_gpio_bit; // GPIO bit shift in SMU_GPIOPAD_A configured for AC/DC switching, =0xff means invalid
  1153. uint8_t ac_dc_polarity; // GPIO polarity for AC/DC switching
  1154. uint8_t vr0hot_gpio_bit; // GPIO bit shift in SMU_GPIOPAD_A configured for VR0 HOT event, =0xff means invalid
  1155. uint8_t vr0hot_polarity; // GPIO polarity for VR0 HOT event
  1156. uint8_t vr1hot_gpio_bit; // GPIO bit shift in SMU_GPIOPAD_A configured for VR1 HOT event , =0xff means invalid
  1157. uint8_t vr1hot_polarity; // GPIO polarity for VR1 HOT event
  1158. uint8_t fw_ctf_gpio_bit; // GPIO bit shift in SMU_GPIOPAD_A configured for CTF, =0xff means invalid
  1159. uint8_t fw_ctf_polarity; // GPIO polarity for CTF
  1160. };
  1161. struct atom_smu_info_v3_2 {
  1162. struct atom_common_table_header table_header;
  1163. uint8_t smuip_min_ver;
  1164. uint8_t smuip_max_ver;
  1165. uint8_t smu_rsd1;
  1166. uint8_t gpuclk_ss_mode;
  1167. uint16_t sclk_ss_percentage;
  1168. uint16_t sclk_ss_rate_10hz;
  1169. uint16_t gpuclk_ss_percentage; // in unit of 0.001%
  1170. uint16_t gpuclk_ss_rate_10hz;
  1171. uint32_t core_refclk_10khz;
  1172. uint8_t ac_dc_gpio_bit; // GPIO bit shift in SMU_GPIOPAD_A configured for AC/DC switching, =0xff means invalid
  1173. uint8_t ac_dc_polarity; // GPIO polarity for AC/DC switching
  1174. uint8_t vr0hot_gpio_bit; // GPIO bit shift in SMU_GPIOPAD_A configured for VR0 HOT event, =0xff means invalid
  1175. uint8_t vr0hot_polarity; // GPIO polarity for VR0 HOT event
  1176. uint8_t vr1hot_gpio_bit; // GPIO bit shift in SMU_GPIOPAD_A configured for VR1 HOT event , =0xff means invalid
  1177. uint8_t vr1hot_polarity; // GPIO polarity for VR1 HOT event
  1178. uint8_t fw_ctf_gpio_bit; // GPIO bit shift in SMU_GPIOPAD_A configured for CTF, =0xff means invalid
  1179. uint8_t fw_ctf_polarity; // GPIO polarity for CTF
  1180. uint8_t pcc_gpio_bit; // GPIO bit shift in SMU_GPIOPAD_A configured for PCC, =0xff means invalid
  1181. uint8_t pcc_gpio_polarity; // GPIO polarity for CTF
  1182. uint16_t smugoldenoffset;
  1183. uint32_t gpupll_vco_freq_10khz;
  1184. uint32_t bootup_smnclk_10khz;
  1185. uint32_t bootup_socclk_10khz;
  1186. uint32_t bootup_mp0clk_10khz;
  1187. uint32_t bootup_mp1clk_10khz;
  1188. uint32_t bootup_lclk_10khz;
  1189. uint32_t bootup_dcefclk_10khz;
  1190. uint32_t ctf_threshold_override_value;
  1191. uint32_t reserved[5];
  1192. };
  1193. struct atom_smu_info_v3_3 {
  1194. struct atom_common_table_header table_header;
  1195. uint8_t smuip_min_ver;
  1196. uint8_t smuip_max_ver;
  1197. uint8_t smu_rsd1;
  1198. uint8_t gpuclk_ss_mode;
  1199. uint16_t sclk_ss_percentage;
  1200. uint16_t sclk_ss_rate_10hz;
  1201. uint16_t gpuclk_ss_percentage; // in unit of 0.001%
  1202. uint16_t gpuclk_ss_rate_10hz;
  1203. uint32_t core_refclk_10khz;
  1204. uint8_t ac_dc_gpio_bit; // GPIO bit shift in SMU_GPIOPAD_A configured for AC/DC switching, =0xff means invalid
  1205. uint8_t ac_dc_polarity; // GPIO polarity for AC/DC switching
  1206. uint8_t vr0hot_gpio_bit; // GPIO bit shift in SMU_GPIOPAD_A configured for VR0 HOT event, =0xff means invalid
  1207. uint8_t vr0hot_polarity; // GPIO polarity for VR0 HOT event
  1208. uint8_t vr1hot_gpio_bit; // GPIO bit shift in SMU_GPIOPAD_A configured for VR1 HOT event , =0xff means invalid
  1209. uint8_t vr1hot_polarity; // GPIO polarity for VR1 HOT event
  1210. uint8_t fw_ctf_gpio_bit; // GPIO bit shift in SMU_GPIOPAD_A configured for CTF, =0xff means invalid
  1211. uint8_t fw_ctf_polarity; // GPIO polarity for CTF
  1212. uint8_t pcc_gpio_bit; // GPIO bit shift in SMU_GPIOPAD_A configured for PCC, =0xff means invalid
  1213. uint8_t pcc_gpio_polarity; // GPIO polarity for CTF
  1214. uint16_t smugoldenoffset;
  1215. uint32_t gpupll_vco_freq_10khz;
  1216. uint32_t bootup_smnclk_10khz;
  1217. uint32_t bootup_socclk_10khz;
  1218. uint32_t bootup_mp0clk_10khz;
  1219. uint32_t bootup_mp1clk_10khz;
  1220. uint32_t bootup_lclk_10khz;
  1221. uint32_t bootup_dcefclk_10khz;
  1222. uint32_t ctf_threshold_override_value;
  1223. uint32_t syspll3_0_vco_freq_10khz;
  1224. uint32_t syspll3_1_vco_freq_10khz;
  1225. uint32_t bootup_fclk_10khz;
  1226. uint32_t bootup_waflclk_10khz;
  1227. uint32_t reserved[3];
  1228. };
  1229. /*
  1230. ***************************************************************************
  1231. Data Table smc_dpm_info structure
  1232. ***************************************************************************
  1233. */
  1234. struct atom_smc_dpm_info_v4_1
  1235. {
  1236. struct atom_common_table_header table_header;
  1237. uint8_t liquid1_i2c_address;
  1238. uint8_t liquid2_i2c_address;
  1239. uint8_t vr_i2c_address;
  1240. uint8_t plx_i2c_address;
  1241. uint8_t liquid_i2c_linescl;
  1242. uint8_t liquid_i2c_linesda;
  1243. uint8_t vr_i2c_linescl;
  1244. uint8_t vr_i2c_linesda;
  1245. uint8_t plx_i2c_linescl;
  1246. uint8_t plx_i2c_linesda;
  1247. uint8_t vrsensorpresent;
  1248. uint8_t liquidsensorpresent;
  1249. uint16_t maxvoltagestepgfx;
  1250. uint16_t maxvoltagestepsoc;
  1251. uint8_t vddgfxvrmapping;
  1252. uint8_t vddsocvrmapping;
  1253. uint8_t vddmem0vrmapping;
  1254. uint8_t vddmem1vrmapping;
  1255. uint8_t gfxulvphasesheddingmask;
  1256. uint8_t soculvphasesheddingmask;
  1257. uint8_t padding8_v[2];
  1258. uint16_t gfxmaxcurrent;
  1259. uint8_t gfxoffset;
  1260. uint8_t padding_telemetrygfx;
  1261. uint16_t socmaxcurrent;
  1262. uint8_t socoffset;
  1263. uint8_t padding_telemetrysoc;
  1264. uint16_t mem0maxcurrent;
  1265. uint8_t mem0offset;
  1266. uint8_t padding_telemetrymem0;
  1267. uint16_t mem1maxcurrent;
  1268. uint8_t mem1offset;
  1269. uint8_t padding_telemetrymem1;
  1270. uint8_t acdcgpio;
  1271. uint8_t acdcpolarity;
  1272. uint8_t vr0hotgpio;
  1273. uint8_t vr0hotpolarity;
  1274. uint8_t vr1hotgpio;
  1275. uint8_t vr1hotpolarity;
  1276. uint8_t padding1;
  1277. uint8_t padding2;
  1278. uint8_t ledpin0;
  1279. uint8_t ledpin1;
  1280. uint8_t ledpin2;
  1281. uint8_t padding8_4;
  1282. uint8_t pllgfxclkspreadenabled;
  1283. uint8_t pllgfxclkspreadpercent;
  1284. uint16_t pllgfxclkspreadfreq;
  1285. uint8_t uclkspreadenabled;
  1286. uint8_t uclkspreadpercent;
  1287. uint16_t uclkspreadfreq;
  1288. uint8_t socclkspreadenabled;
  1289. uint8_t socclkspreadpercent;
  1290. uint16_t socclkspreadfreq;
  1291. uint8_t acggfxclkspreadenabled;
  1292. uint8_t acggfxclkspreadpercent;
  1293. uint16_t acggfxclkspreadfreq;
  1294. uint8_t Vr2_I2C_address;
  1295. uint8_t padding_vr2[3];
  1296. uint32_t boardreserved[9];
  1297. };
  1298. /*
  1299. ***************************************************************************
  1300. Data Table asic_profiling_info structure
  1301. ***************************************************************************
  1302. */
  1303. struct atom_asic_profiling_info_v4_1
  1304. {
  1305. struct atom_common_table_header table_header;
  1306. uint32_t maxvddc;
  1307. uint32_t minvddc;
  1308. uint32_t avfs_meannsigma_acontant0;
  1309. uint32_t avfs_meannsigma_acontant1;
  1310. uint32_t avfs_meannsigma_acontant2;
  1311. uint16_t avfs_meannsigma_dc_tol_sigma;
  1312. uint16_t avfs_meannsigma_platform_mean;
  1313. uint16_t avfs_meannsigma_platform_sigma;
  1314. uint32_t gb_vdroop_table_cksoff_a0;
  1315. uint32_t gb_vdroop_table_cksoff_a1;
  1316. uint32_t gb_vdroop_table_cksoff_a2;
  1317. uint32_t gb_vdroop_table_ckson_a0;
  1318. uint32_t gb_vdroop_table_ckson_a1;
  1319. uint32_t gb_vdroop_table_ckson_a2;
  1320. uint32_t avfsgb_fuse_table_cksoff_m1;
  1321. uint32_t avfsgb_fuse_table_cksoff_m2;
  1322. uint32_t avfsgb_fuse_table_cksoff_b;
  1323. uint32_t avfsgb_fuse_table_ckson_m1;
  1324. uint32_t avfsgb_fuse_table_ckson_m2;
  1325. uint32_t avfsgb_fuse_table_ckson_b;
  1326. uint16_t max_voltage_0_25mv;
  1327. uint8_t enable_gb_vdroop_table_cksoff;
  1328. uint8_t enable_gb_vdroop_table_ckson;
  1329. uint8_t enable_gb_fuse_table_cksoff;
  1330. uint8_t enable_gb_fuse_table_ckson;
  1331. uint16_t psm_age_comfactor;
  1332. uint8_t enable_apply_avfs_cksoff_voltage;
  1333. uint8_t reserved;
  1334. uint32_t dispclk2gfxclk_a;
  1335. uint32_t dispclk2gfxclk_b;
  1336. uint32_t dispclk2gfxclk_c;
  1337. uint32_t pixclk2gfxclk_a;
  1338. uint32_t pixclk2gfxclk_b;
  1339. uint32_t pixclk2gfxclk_c;
  1340. uint32_t dcefclk2gfxclk_a;
  1341. uint32_t dcefclk2gfxclk_b;
  1342. uint32_t dcefclk2gfxclk_c;
  1343. uint32_t phyclk2gfxclk_a;
  1344. uint32_t phyclk2gfxclk_b;
  1345. uint32_t phyclk2gfxclk_c;
  1346. };
  1347. struct atom_asic_profiling_info_v4_2 {
  1348. struct atom_common_table_header table_header;
  1349. uint32_t maxvddc;
  1350. uint32_t minvddc;
  1351. uint32_t avfs_meannsigma_acontant0;
  1352. uint32_t avfs_meannsigma_acontant1;
  1353. uint32_t avfs_meannsigma_acontant2;
  1354. uint16_t avfs_meannsigma_dc_tol_sigma;
  1355. uint16_t avfs_meannsigma_platform_mean;
  1356. uint16_t avfs_meannsigma_platform_sigma;
  1357. uint32_t gb_vdroop_table_cksoff_a0;
  1358. uint32_t gb_vdroop_table_cksoff_a1;
  1359. uint32_t gb_vdroop_table_cksoff_a2;
  1360. uint32_t gb_vdroop_table_ckson_a0;
  1361. uint32_t gb_vdroop_table_ckson_a1;
  1362. uint32_t gb_vdroop_table_ckson_a2;
  1363. uint32_t avfsgb_fuse_table_cksoff_m1;
  1364. uint32_t avfsgb_fuse_table_cksoff_m2;
  1365. uint32_t avfsgb_fuse_table_cksoff_b;
  1366. uint32_t avfsgb_fuse_table_ckson_m1;
  1367. uint32_t avfsgb_fuse_table_ckson_m2;
  1368. uint32_t avfsgb_fuse_table_ckson_b;
  1369. uint16_t max_voltage_0_25mv;
  1370. uint8_t enable_gb_vdroop_table_cksoff;
  1371. uint8_t enable_gb_vdroop_table_ckson;
  1372. uint8_t enable_gb_fuse_table_cksoff;
  1373. uint8_t enable_gb_fuse_table_ckson;
  1374. uint16_t psm_age_comfactor;
  1375. uint8_t enable_apply_avfs_cksoff_voltage;
  1376. uint8_t reserved;
  1377. uint32_t dispclk2gfxclk_a;
  1378. uint32_t dispclk2gfxclk_b;
  1379. uint32_t dispclk2gfxclk_c;
  1380. uint32_t pixclk2gfxclk_a;
  1381. uint32_t pixclk2gfxclk_b;
  1382. uint32_t pixclk2gfxclk_c;
  1383. uint32_t dcefclk2gfxclk_a;
  1384. uint32_t dcefclk2gfxclk_b;
  1385. uint32_t dcefclk2gfxclk_c;
  1386. uint32_t phyclk2gfxclk_a;
  1387. uint32_t phyclk2gfxclk_b;
  1388. uint32_t phyclk2gfxclk_c;
  1389. uint32_t acg_gb_vdroop_table_a0;
  1390. uint32_t acg_gb_vdroop_table_a1;
  1391. uint32_t acg_gb_vdroop_table_a2;
  1392. uint32_t acg_avfsgb_fuse_table_m1;
  1393. uint32_t acg_avfsgb_fuse_table_m2;
  1394. uint32_t acg_avfsgb_fuse_table_b;
  1395. uint8_t enable_acg_gb_vdroop_table;
  1396. uint8_t enable_acg_gb_fuse_table;
  1397. uint32_t acg_dispclk2gfxclk_a;
  1398. uint32_t acg_dispclk2gfxclk_b;
  1399. uint32_t acg_dispclk2gfxclk_c;
  1400. uint32_t acg_pixclk2gfxclk_a;
  1401. uint32_t acg_pixclk2gfxclk_b;
  1402. uint32_t acg_pixclk2gfxclk_c;
  1403. uint32_t acg_dcefclk2gfxclk_a;
  1404. uint32_t acg_dcefclk2gfxclk_b;
  1405. uint32_t acg_dcefclk2gfxclk_c;
  1406. uint32_t acg_phyclk2gfxclk_a;
  1407. uint32_t acg_phyclk2gfxclk_b;
  1408. uint32_t acg_phyclk2gfxclk_c;
  1409. };
  1410. /*
  1411. ***************************************************************************
  1412. Data Table multimedia_info structure
  1413. ***************************************************************************
  1414. */
  1415. struct atom_multimedia_info_v2_1
  1416. {
  1417. struct atom_common_table_header table_header;
  1418. uint8_t uvdip_min_ver;
  1419. uint8_t uvdip_max_ver;
  1420. uint8_t vceip_min_ver;
  1421. uint8_t vceip_max_ver;
  1422. uint16_t uvd_enc_max_input_width_pixels;
  1423. uint16_t uvd_enc_max_input_height_pixels;
  1424. uint16_t vce_enc_max_input_width_pixels;
  1425. uint16_t vce_enc_max_input_height_pixels;
  1426. uint32_t uvd_enc_max_bandwidth; // 16x16 pixels/sec, codec independent
  1427. uint32_t vce_enc_max_bandwidth; // 16x16 pixels/sec, codec independent
  1428. };
  1429. /*
  1430. ***************************************************************************
  1431. Data Table umc_info structure
  1432. ***************************************************************************
  1433. */
  1434. struct atom_umc_info_v3_1
  1435. {
  1436. struct atom_common_table_header table_header;
  1437. uint32_t ucode_version;
  1438. uint32_t ucode_rom_startaddr;
  1439. uint32_t ucode_length;
  1440. uint16_t umc_reg_init_offset;
  1441. uint16_t customer_ucode_name_offset;
  1442. uint16_t mclk_ss_percentage;
  1443. uint16_t mclk_ss_rate_10hz;
  1444. uint8_t umcip_min_ver;
  1445. uint8_t umcip_max_ver;
  1446. uint8_t vram_type; //enum of atom_dgpu_vram_type
  1447. uint8_t umc_config;
  1448. uint32_t mem_refclk_10khz;
  1449. };
  1450. /*
  1451. ***************************************************************************
  1452. Data Table vram_info structure
  1453. ***************************************************************************
  1454. */
  1455. struct atom_vram_module_v9
  1456. {
  1457. // Design Specific Values
  1458. uint32_t memory_size; // Total memory size in unit of MB for CONFIG_MEMSIZE zeros
  1459. uint32_t channel_enable; // for 32 channel ASIC usage
  1460. uint32_t umcch_addrcfg;
  1461. uint32_t umcch_addrsel;
  1462. uint32_t umcch_colsel;
  1463. uint16_t vram_module_size; // Size of atom_vram_module_v9
  1464. uint8_t ext_memory_id; // Current memory module ID
  1465. uint8_t memory_type; // enum of atom_dgpu_vram_type
  1466. uint8_t channel_num; // Number of mem. channels supported in this module
  1467. uint8_t channel_width; // CHANNEL_16BIT/CHANNEL_32BIT/CHANNEL_64BIT
  1468. uint8_t density; // _8Mx32, _16Mx32, _16Mx16, _32Mx16
  1469. uint8_t tunningset_id; // MC phy registers set per.
  1470. uint8_t vender_rev_id; // [7:4] Revision, [3:0] Vendor code
  1471. uint8_t refreshrate; // [1:0]=RefreshFactor (00=8ms, 01=16ms, 10=32ms,11=64ms)
  1472. uint16_t vram_rsd2; // reserved
  1473. char dram_pnstring[20]; // part number end with '0'.
  1474. };
  1475. struct atom_vram_info_header_v2_3
  1476. {
  1477. struct atom_common_table_header table_header;
  1478. uint16_t mem_adjust_tbloffset; // offset of atom_umc_init_reg_block structure for memory vendor specific UMC adjust setting
  1479. uint16_t mem_clk_patch_tbloffset; // offset of atom_umc_init_reg_block structure for memory clock specific UMC setting
  1480. uint16_t mc_adjust_pertile_tbloffset; // offset of atom_umc_init_reg_block structure for Per Byte Offset Preset Settings
  1481. uint16_t mc_phyinit_tbloffset; // offset of atom_umc_init_reg_block structure for MC phy init set
  1482. uint16_t dram_data_remap_tbloffset; // reserved for now
  1483. uint16_t vram_rsd2[3];
  1484. uint8_t vram_module_num; // indicate number of VRAM module
  1485. uint8_t vram_rsd1[2];
  1486. uint8_t mc_phy_tile_num; // indicate the MCD tile number which use in DramDataRemapTbl and usMcAdjustPerTileTblOffset
  1487. struct atom_vram_module_v9 vram_module[16]; // just for allocation, real number of blocks is in ucNumOfVRAMModule;
  1488. };
  1489. struct atom_umc_register_addr_info{
  1490. uint32_t umc_register_addr:24;
  1491. uint32_t umc_reg_type_ind:1;
  1492. uint32_t umc_reg_rsvd:7;
  1493. };
  1494. //atom_umc_register_addr_info.
  1495. enum atom_umc_register_addr_info_flag{
  1496. b3ATOM_UMC_REG_ADD_INFO_INDIRECT_ACCESS =0x01,
  1497. };
  1498. union atom_umc_register_addr_info_access
  1499. {
  1500. struct atom_umc_register_addr_info umc_reg_addr;
  1501. uint32_t u32umc_reg_addr;
  1502. };
  1503. struct atom_umc_reg_setting_id_config{
  1504. uint32_t memclockrange:24;
  1505. uint32_t mem_blk_id:8;
  1506. };
  1507. union atom_umc_reg_setting_id_config_access
  1508. {
  1509. struct atom_umc_reg_setting_id_config umc_id_access;
  1510. uint32_t u32umc_id_access;
  1511. };
  1512. struct atom_umc_reg_setting_data_block{
  1513. union atom_umc_reg_setting_id_config_access block_id;
  1514. uint32_t u32umc_reg_data[1];
  1515. };
  1516. struct atom_umc_init_reg_block{
  1517. uint16_t umc_reg_num;
  1518. uint16_t reserved;
  1519. union atom_umc_register_addr_info_access umc_reg_list[1]; //for allocation purpose, the real number come from umc_reg_num;
  1520. struct atom_umc_reg_setting_data_block umc_reg_setting_list[1];
  1521. };
  1522. /*
  1523. ***************************************************************************
  1524. Data Table voltageobject_info structure
  1525. ***************************************************************************
  1526. */
  1527. struct atom_i2c_data_entry
  1528. {
  1529. uint16_t i2c_reg_index; // i2c register address, can be up to 16bit
  1530. uint16_t i2c_reg_data; // i2c register data, can be up to 16bit
  1531. };
  1532. struct atom_voltage_object_header_v4{
  1533. uint8_t voltage_type; //enum atom_voltage_type
  1534. uint8_t voltage_mode; //enum atom_voltage_object_mode
  1535. uint16_t object_size; //Size of Object
  1536. };
  1537. // atom_voltage_object_header_v4.voltage_mode
  1538. enum atom_voltage_object_mode
  1539. {
  1540. VOLTAGE_OBJ_GPIO_LUT = 0, //VOLTAGE and GPIO Lookup table ->atom_gpio_voltage_object_v4
  1541. VOLTAGE_OBJ_VR_I2C_INIT_SEQ = 3, //VOLTAGE REGULATOR INIT sequece through I2C -> atom_i2c_voltage_object_v4
  1542. VOLTAGE_OBJ_PHASE_LUT = 4, //Set Vregulator Phase lookup table ->atom_gpio_voltage_object_v4
  1543. VOLTAGE_OBJ_SVID2 = 7, //Indicate voltage control by SVID2 ->atom_svid2_voltage_object_v4
  1544. VOLTAGE_OBJ_EVV = 8,
  1545. VOLTAGE_OBJ_MERGED_POWER = 9,
  1546. };
  1547. struct atom_i2c_voltage_object_v4
  1548. {
  1549. struct atom_voltage_object_header_v4 header; // voltage mode = VOLTAGE_OBJ_VR_I2C_INIT_SEQ
  1550. uint8_t regulator_id; //Indicate Voltage Regulator Id
  1551. uint8_t i2c_id;
  1552. uint8_t i2c_slave_addr;
  1553. uint8_t i2c_control_offset;
  1554. uint8_t i2c_flag; // Bit0: 0 - One byte data; 1 - Two byte data
  1555. uint8_t i2c_speed; // =0, use default i2c speed, otherwise use it in unit of kHz.
  1556. uint8_t reserved[2];
  1557. struct atom_i2c_data_entry i2cdatalut[1]; // end with 0xff
  1558. };
  1559. // ATOM_I2C_VOLTAGE_OBJECT_V3.ucVoltageControlFlag
  1560. enum atom_i2c_voltage_control_flag
  1561. {
  1562. VOLTAGE_DATA_ONE_BYTE = 0,
  1563. VOLTAGE_DATA_TWO_BYTE = 1,
  1564. };
  1565. struct atom_voltage_gpio_map_lut
  1566. {
  1567. uint32_t voltage_gpio_reg_val; // The Voltage ID which is used to program GPIO register
  1568. uint16_t voltage_level_mv; // The corresponding Voltage Value, in mV
  1569. };
  1570. struct atom_gpio_voltage_object_v4
  1571. {
  1572. struct atom_voltage_object_header_v4 header; // voltage mode = VOLTAGE_OBJ_GPIO_LUT or VOLTAGE_OBJ_PHASE_LUT
  1573. uint8_t gpio_control_id; // default is 0 which indicate control through CG VID mode
  1574. uint8_t gpio_entry_num; // indiate the entry numbers of Votlage/Gpio value Look up table
  1575. uint8_t phase_delay_us; // phase delay in unit of micro second
  1576. uint8_t reserved;
  1577. uint32_t gpio_mask_val; // GPIO Mask value
  1578. struct atom_voltage_gpio_map_lut voltage_gpio_lut[1];
  1579. };
  1580. struct atom_svid2_voltage_object_v4
  1581. {
  1582. struct atom_voltage_object_header_v4 header; // voltage mode = VOLTAGE_OBJ_SVID2
  1583. uint8_t loadline_psi1; // bit4:0= loadline setting ( Core Loadline trim and offset trim ), bit5=0:PSI1_L disable =1: PSI1_L enable
  1584. uint8_t psi0_l_vid_thresd; // VR PSI0_L VID threshold
  1585. uint8_t psi0_enable; //
  1586. uint8_t maxvstep;
  1587. uint8_t telemetry_offset;
  1588. uint8_t telemetry_gain;
  1589. uint16_t reserved1;
  1590. };
  1591. struct atom_merged_voltage_object_v4
  1592. {
  1593. struct atom_voltage_object_header_v4 header; // voltage mode = VOLTAGE_OBJ_MERGED_POWER
  1594. uint8_t merged_powerrail_type; //enum atom_voltage_type
  1595. uint8_t reserved[3];
  1596. };
  1597. union atom_voltage_object_v4{
  1598. struct atom_gpio_voltage_object_v4 gpio_voltage_obj;
  1599. struct atom_i2c_voltage_object_v4 i2c_voltage_obj;
  1600. struct atom_svid2_voltage_object_v4 svid2_voltage_obj;
  1601. struct atom_merged_voltage_object_v4 merged_voltage_obj;
  1602. };
  1603. struct atom_voltage_objects_info_v4_1
  1604. {
  1605. struct atom_common_table_header table_header;
  1606. union atom_voltage_object_v4 voltage_object[1]; //Info for Voltage control
  1607. };
  1608. /*
  1609. ***************************************************************************
  1610. All Command Function structure definition
  1611. ***************************************************************************
  1612. */
  1613. /*
  1614. ***************************************************************************
  1615. Structures used by asic_init
  1616. ***************************************************************************
  1617. */
  1618. struct asic_init_engine_parameters
  1619. {
  1620. uint32_t sclkfreqin10khz:24;
  1621. uint32_t engineflag:8; /* enum atom_asic_init_engine_flag */
  1622. };
  1623. struct asic_init_mem_parameters
  1624. {
  1625. uint32_t mclkfreqin10khz:24;
  1626. uint32_t memflag:8; /* enum atom_asic_init_mem_flag */
  1627. };
  1628. struct asic_init_parameters_v2_1
  1629. {
  1630. struct asic_init_engine_parameters engineparam;
  1631. struct asic_init_mem_parameters memparam;
  1632. };
  1633. struct asic_init_ps_allocation_v2_1
  1634. {
  1635. struct asic_init_parameters_v2_1 param;
  1636. uint32_t reserved[16];
  1637. };
  1638. enum atom_asic_init_engine_flag
  1639. {
  1640. b3NORMAL_ENGINE_INIT = 0,
  1641. b3SRIOV_SKIP_ASIC_INIT = 0x02,
  1642. b3SRIOV_LOAD_UCODE = 0x40,
  1643. };
  1644. enum atom_asic_init_mem_flag
  1645. {
  1646. b3NORMAL_MEM_INIT = 0,
  1647. b3DRAM_SELF_REFRESH_EXIT =0x20,
  1648. };
  1649. /*
  1650. ***************************************************************************
  1651. Structures used by setengineclock
  1652. ***************************************************************************
  1653. */
  1654. struct set_engine_clock_parameters_v2_1
  1655. {
  1656. uint32_t sclkfreqin10khz:24;
  1657. uint32_t sclkflag:8; /* enum atom_set_engine_mem_clock_flag, */
  1658. uint32_t reserved[10];
  1659. };
  1660. struct set_engine_clock_ps_allocation_v2_1
  1661. {
  1662. struct set_engine_clock_parameters_v2_1 clockinfo;
  1663. uint32_t reserved[10];
  1664. };
  1665. enum atom_set_engine_mem_clock_flag
  1666. {
  1667. b3NORMAL_CHANGE_CLOCK = 0,
  1668. b3FIRST_TIME_CHANGE_CLOCK = 0x08,
  1669. b3STORE_DPM_TRAINGING = 0x40, //Applicable to memory clock change,when set, it store specific DPM mode training result
  1670. };
  1671. /*
  1672. ***************************************************************************
  1673. Structures used by getengineclock
  1674. ***************************************************************************
  1675. */
  1676. struct get_engine_clock_parameter
  1677. {
  1678. uint32_t sclk_10khz; // current engine speed in 10KHz unit
  1679. uint32_t reserved;
  1680. };
  1681. /*
  1682. ***************************************************************************
  1683. Structures used by setmemoryclock
  1684. ***************************************************************************
  1685. */
  1686. struct set_memory_clock_parameters_v2_1
  1687. {
  1688. uint32_t mclkfreqin10khz:24;
  1689. uint32_t mclkflag:8; /* enum atom_set_engine_mem_clock_flag, */
  1690. uint32_t reserved[10];
  1691. };
  1692. struct set_memory_clock_ps_allocation_v2_1
  1693. {
  1694. struct set_memory_clock_parameters_v2_1 clockinfo;
  1695. uint32_t reserved[10];
  1696. };
  1697. /*
  1698. ***************************************************************************
  1699. Structures used by getmemoryclock
  1700. ***************************************************************************
  1701. */
  1702. struct get_memory_clock_parameter
  1703. {
  1704. uint32_t mclk_10khz; // current engine speed in 10KHz unit
  1705. uint32_t reserved;
  1706. };
  1707. /*
  1708. ***************************************************************************
  1709. Structures used by setvoltage
  1710. ***************************************************************************
  1711. */
  1712. struct set_voltage_parameters_v1_4
  1713. {
  1714. uint8_t voltagetype; /* enum atom_voltage_type */
  1715. uint8_t command; /* Indicate action: Set voltage level, enum atom_set_voltage_command */
  1716. uint16_t vlevel_mv; /* real voltage level in unit of mv or Voltage Phase (0, 1, 2, .. ) */
  1717. };
  1718. //set_voltage_parameters_v2_1.voltagemode
  1719. enum atom_set_voltage_command{
  1720. ATOM_SET_VOLTAGE = 0,
  1721. ATOM_INIT_VOLTAGE_REGULATOR = 3,
  1722. ATOM_SET_VOLTAGE_PHASE = 4,
  1723. ATOM_GET_LEAKAGE_ID = 8,
  1724. };
  1725. struct set_voltage_ps_allocation_v1_4
  1726. {
  1727. struct set_voltage_parameters_v1_4 setvoltageparam;
  1728. uint32_t reserved[10];
  1729. };
  1730. /*
  1731. ***************************************************************************
  1732. Structures used by computegpuclockparam
  1733. ***************************************************************************
  1734. */
  1735. //ATOM_COMPUTE_CLOCK_FREQ.ulComputeClockFlag
  1736. enum atom_gpu_clock_type
  1737. {
  1738. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK =0x00,
  1739. COMPUTE_GPUCLK_INPUT_FLAG_GFXCLK =0x01,
  1740. COMPUTE_GPUCLK_INPUT_FLAG_UCLK =0x02,
  1741. };
  1742. struct compute_gpu_clock_input_parameter_v1_8
  1743. {
  1744. uint32_t gpuclock_10khz:24; //Input= target clock, output = actual clock
  1745. uint32_t gpu_clock_type:8; //Input indicate clock type: enum atom_gpu_clock_type
  1746. uint32_t reserved[5];
  1747. };
  1748. struct compute_gpu_clock_output_parameter_v1_8
  1749. {
  1750. uint32_t gpuclock_10khz:24; //Input= target clock, output = actual clock
  1751. uint32_t dfs_did:8; //return parameter: DFS divider which is used to program to register directly
  1752. uint32_t pll_fb_mult; //Feedback Multiplier, bit 8:0 int, bit 15:12 post_div, bit 31:16 frac
  1753. uint32_t pll_ss_fbsmult; // Spread FB Mult: bit 8:0 int, bit 31:16 frac
  1754. uint16_t pll_ss_slew_frac;
  1755. uint8_t pll_ss_enable;
  1756. uint8_t reserved;
  1757. uint32_t reserved1[2];
  1758. };
  1759. /*
  1760. ***************************************************************************
  1761. Structures used by ReadEfuseValue
  1762. ***************************************************************************
  1763. */
  1764. struct read_efuse_input_parameters_v3_1
  1765. {
  1766. uint16_t efuse_start_index;
  1767. uint8_t reserved;
  1768. uint8_t bitslen;
  1769. };
  1770. // ReadEfuseValue input/output parameter
  1771. union read_efuse_value_parameters_v3_1
  1772. {
  1773. struct read_efuse_input_parameters_v3_1 efuse_info;
  1774. uint32_t efusevalue;
  1775. };
  1776. /*
  1777. ***************************************************************************
  1778. Structures used by getsmuclockinfo
  1779. ***************************************************************************
  1780. */
  1781. struct atom_get_smu_clock_info_parameters_v3_1
  1782. {
  1783. uint8_t syspll_id; // 0= syspll0, 1=syspll1, 2=syspll2
  1784. uint8_t clk_id; // atom_smu9_syspll0_clock_id (only valid when command == GET_SMU_CLOCK_INFO_V3_1_GET_CLOCK_FREQ )
  1785. uint8_t command; // enum of atom_get_smu_clock_info_command
  1786. uint8_t dfsdid; // =0: get DFS DID from register, >0, give DFS divider, (only valid when command == GET_SMU_CLOCK_INFO_V3_1_GET_CLOCK_FREQ )
  1787. };
  1788. enum atom_get_smu_clock_info_command
  1789. {
  1790. GET_SMU_CLOCK_INFO_V3_1_GET_CLOCK_FREQ = 0,
  1791. GET_SMU_CLOCK_INFO_V3_1_GET_PLLVCO_FREQ = 1,
  1792. GET_SMU_CLOCK_INFO_V3_1_GET_PLLREFCLK_FREQ = 2,
  1793. };
  1794. enum atom_smu9_syspll0_clock_id
  1795. {
  1796. SMU9_SYSPLL0_SMNCLK_ID = 0, // SMNCLK
  1797. SMU9_SYSPLL0_SOCCLK_ID = 1, // SOCCLK (FCLK)
  1798. SMU9_SYSPLL0_MP0CLK_ID = 2, // MP0CLK
  1799. SMU9_SYSPLL0_MP1CLK_ID = 3, // MP1CLK
  1800. SMU9_SYSPLL0_LCLK_ID = 4, // LCLK
  1801. SMU9_SYSPLL0_DCLK_ID = 5, // DCLK
  1802. SMU9_SYSPLL0_VCLK_ID = 6, // VCLK
  1803. SMU9_SYSPLL0_ECLK_ID = 7, // ECLK
  1804. SMU9_SYSPLL0_DCEFCLK_ID = 8, // DCEFCLK
  1805. SMU9_SYSPLL0_DPREFCLK_ID = 10, // DPREFCLK
  1806. SMU9_SYSPLL0_DISPCLK_ID = 11, // DISPCLK
  1807. };
  1808. enum atom_smu11_syspll_id {
  1809. SMU11_SYSPLL0_ID = 0,
  1810. SMU11_SYSPLL1_0_ID = 1,
  1811. SMU11_SYSPLL1_1_ID = 2,
  1812. SMU11_SYSPLL1_2_ID = 3,
  1813. SMU11_SYSPLL2_ID = 4,
  1814. SMU11_SYSPLL3_0_ID = 5,
  1815. SMU11_SYSPLL3_1_ID = 6,
  1816. };
  1817. enum atom_smu11_syspll0_clock_id {
  1818. SMU11_SYSPLL0_ECLK_ID = 0, // ECLK
  1819. SMU11_SYSPLL0_SOCCLK_ID = 1, // SOCCLK
  1820. SMU11_SYSPLL0_MP0CLK_ID = 2, // MP0CLK
  1821. SMU11_SYSPLL0_DCLK_ID = 3, // DCLK
  1822. SMU11_SYSPLL0_VCLK_ID = 4, // VCLK
  1823. SMU11_SYSPLL0_DCEFCLK_ID = 5, // DCEFCLK
  1824. };
  1825. enum atom_smu11_syspll1_0_clock_id {
  1826. SMU11_SYSPLL1_0_UCLKA_ID = 0, // UCLK_a
  1827. };
  1828. enum atom_smu11_syspll1_1_clock_id {
  1829. SMU11_SYSPLL1_0_UCLKB_ID = 0, // UCLK_b
  1830. };
  1831. enum atom_smu11_syspll1_2_clock_id {
  1832. SMU11_SYSPLL1_0_FCLK_ID = 0, // FCLK
  1833. };
  1834. enum atom_smu11_syspll2_clock_id {
  1835. SMU11_SYSPLL2_GFXCLK_ID = 0, // GFXCLK
  1836. };
  1837. enum atom_smu11_syspll3_0_clock_id {
  1838. SMU11_SYSPLL3_0_WAFCLK_ID = 0, // WAFCLK
  1839. SMU11_SYSPLL3_0_DISPCLK_ID = 1, // DISPCLK
  1840. SMU11_SYSPLL3_0_DPREFCLK_ID = 2, // DPREFCLK
  1841. };
  1842. enum atom_smu11_syspll3_1_clock_id {
  1843. SMU11_SYSPLL3_1_MP1CLK_ID = 0, // MP1CLK
  1844. SMU11_SYSPLL3_1_SMNCLK_ID = 1, // SMNCLK
  1845. SMU11_SYSPLL3_1_LCLK_ID = 2, // LCLK
  1846. };
  1847. struct atom_get_smu_clock_info_output_parameters_v3_1
  1848. {
  1849. union {
  1850. uint32_t smu_clock_freq_hz;
  1851. uint32_t syspllvcofreq_10khz;
  1852. uint32_t sysspllrefclk_10khz;
  1853. }atom_smu_outputclkfreq;
  1854. };
  1855. /*
  1856. ***************************************************************************
  1857. Structures used by dynamicmemorysettings
  1858. ***************************************************************************
  1859. */
  1860. enum atom_dynamic_memory_setting_command
  1861. {
  1862. COMPUTE_MEMORY_PLL_PARAM = 1,
  1863. COMPUTE_ENGINE_PLL_PARAM = 2,
  1864. ADJUST_MC_SETTING_PARAM = 3,
  1865. };
  1866. /* when command = COMPUTE_MEMORY_PLL_PARAM or ADJUST_MC_SETTING_PARAM */
  1867. struct dynamic_mclk_settings_parameters_v2_1
  1868. {
  1869. uint32_t mclk_10khz:24; //Input= target mclk
  1870. uint32_t command:8; //command enum of atom_dynamic_memory_setting_command
  1871. uint32_t reserved;
  1872. };
  1873. /* when command = COMPUTE_ENGINE_PLL_PARAM */
  1874. struct dynamic_sclk_settings_parameters_v2_1
  1875. {
  1876. uint32_t sclk_10khz:24; //Input= target mclk
  1877. uint32_t command:8; //command enum of atom_dynamic_memory_setting_command
  1878. uint32_t mclk_10khz;
  1879. uint32_t reserved;
  1880. };
  1881. union dynamic_memory_settings_parameters_v2_1
  1882. {
  1883. struct dynamic_mclk_settings_parameters_v2_1 mclk_setting;
  1884. struct dynamic_sclk_settings_parameters_v2_1 sclk_setting;
  1885. };
  1886. /*
  1887. ***************************************************************************
  1888. Structures used by memorytraining
  1889. ***************************************************************************
  1890. */
  1891. enum atom_umc6_0_ucode_function_call_enum_id
  1892. {
  1893. UMC60_UCODE_FUNC_ID_REINIT = 0,
  1894. UMC60_UCODE_FUNC_ID_ENTER_SELFREFRESH = 1,
  1895. UMC60_UCODE_FUNC_ID_EXIT_SELFREFRESH = 2,
  1896. };
  1897. struct memory_training_parameters_v2_1
  1898. {
  1899. uint8_t ucode_func_id;
  1900. uint8_t ucode_reserved[3];
  1901. uint32_t reserved[5];
  1902. };
  1903. /*
  1904. ***************************************************************************
  1905. Structures used by setpixelclock
  1906. ***************************************************************************
  1907. */
  1908. struct set_pixel_clock_parameter_v1_7
  1909. {
  1910. uint32_t pixclk_100hz; // target the pixel clock to drive the CRTC timing in unit of 100Hz.
  1911. uint8_t pll_id; // ATOM_PHY_PLL0/ATOM_PHY_PLL1/ATOM_PPLL0
  1912. uint8_t encoderobjid; // ASIC encoder id defined in objectId.h,
  1913. // indicate which graphic encoder will be used.
  1914. uint8_t encoder_mode; // Encoder mode:
  1915. uint8_t miscinfo; // enum atom_set_pixel_clock_v1_7_misc_info
  1916. uint8_t crtc_id; // enum of atom_crtc_def
  1917. uint8_t deep_color_ratio; // HDMI panel bit depth: enum atom_set_pixel_clock_v1_7_deepcolor_ratio
  1918. uint8_t reserved1[2];
  1919. uint32_t reserved2;
  1920. };
  1921. //ucMiscInfo
  1922. enum atom_set_pixel_clock_v1_7_misc_info
  1923. {
  1924. PIXEL_CLOCK_V7_MISC_FORCE_PROG_PPLL = 0x01,
  1925. PIXEL_CLOCK_V7_MISC_PROG_PHYPLL = 0x02,
  1926. PIXEL_CLOCK_V7_MISC_YUV420_MODE = 0x04,
  1927. PIXEL_CLOCK_V7_MISC_DVI_DUALLINK_EN = 0x08,
  1928. PIXEL_CLOCK_V7_MISC_REF_DIV_SRC = 0x30,
  1929. PIXEL_CLOCK_V7_MISC_REF_DIV_SRC_XTALIN = 0x00,
  1930. PIXEL_CLOCK_V7_MISC_REF_DIV_SRC_PCIE = 0x10,
  1931. PIXEL_CLOCK_V7_MISC_REF_DIV_SRC_GENLK = 0x20,
  1932. PIXEL_CLOCK_V7_MISC_REF_DIV_SRC_REFPAD = 0x30,
  1933. PIXEL_CLOCK_V7_MISC_ATOMIC_UPDATE = 0x40,
  1934. PIXEL_CLOCK_V7_MISC_FORCE_SS_DIS = 0x80,
  1935. };
  1936. /* deep_color_ratio */
  1937. enum atom_set_pixel_clock_v1_7_deepcolor_ratio
  1938. {
  1939. PIXEL_CLOCK_V7_DEEPCOLOR_RATIO_DIS = 0x00, //00 - DCCG_DEEP_COLOR_DTO_DISABLE: Disable Deep Color DTO
  1940. PIXEL_CLOCK_V7_DEEPCOLOR_RATIO_5_4 = 0x01, //01 - DCCG_DEEP_COLOR_DTO_5_4_RATIO: Set Deep Color DTO to 5:4
  1941. PIXEL_CLOCK_V7_DEEPCOLOR_RATIO_3_2 = 0x02, //02 - DCCG_DEEP_COLOR_DTO_3_2_RATIO: Set Deep Color DTO to 3:2
  1942. PIXEL_CLOCK_V7_DEEPCOLOR_RATIO_2_1 = 0x03, //03 - DCCG_DEEP_COLOR_DTO_2_1_RATIO: Set Deep Color DTO to 2:1
  1943. };
  1944. /*
  1945. ***************************************************************************
  1946. Structures used by setdceclock
  1947. ***************************************************************************
  1948. */
  1949. // SetDCEClock input parameter for DCE11.2( ELM and BF ) and above
  1950. struct set_dce_clock_parameters_v2_1
  1951. {
  1952. uint32_t dceclk_10khz; // target DCE frequency in unit of 10KHZ, return real DISPCLK/DPREFCLK frequency.
  1953. uint8_t dceclktype; // =0: DISPCLK =1: DPREFCLK =2: PIXCLK
  1954. uint8_t dceclksrc; // ATOM_PLL0 or ATOM_GCK_DFS or ATOM_FCH_CLK or ATOM_COMBOPHY_PLLx
  1955. uint8_t dceclkflag; // Bit [1:0] = PPLL ref clock source ( when ucDCEClkSrc= ATOM_PPLL0 )
  1956. uint8_t crtc_id; // ucDisp Pipe Id, ATOM_CRTC0/1/2/..., use only when ucDCEClkType = PIXCLK
  1957. };
  1958. //ucDCEClkType
  1959. enum atom_set_dce_clock_clock_type
  1960. {
  1961. DCE_CLOCK_TYPE_DISPCLK = 0,
  1962. DCE_CLOCK_TYPE_DPREFCLK = 1,
  1963. DCE_CLOCK_TYPE_PIXELCLK = 2, // used by VBIOS internally, called by SetPixelClock
  1964. };
  1965. //ucDCEClkFlag when ucDCEClkType == DPREFCLK
  1966. enum atom_set_dce_clock_dprefclk_flag
  1967. {
  1968. DCE_CLOCK_FLAG_PLL_REFCLK_SRC_MASK = 0x03,
  1969. DCE_CLOCK_FLAG_PLL_REFCLK_SRC_GENERICA = 0x00,
  1970. DCE_CLOCK_FLAG_PLL_REFCLK_SRC_GENLK = 0x01,
  1971. DCE_CLOCK_FLAG_PLL_REFCLK_SRC_PCIE = 0x02,
  1972. DCE_CLOCK_FLAG_PLL_REFCLK_SRC_XTALIN = 0x03,
  1973. };
  1974. //ucDCEClkFlag when ucDCEClkType == PIXCLK
  1975. enum atom_set_dce_clock_pixclk_flag
  1976. {
  1977. DCE_CLOCK_FLAG_PCLK_DEEPCOLOR_RATIO_MASK = 0x03,
  1978. DCE_CLOCK_FLAG_PCLK_DEEPCOLOR_RATIO_DIS = 0x00, //00 - DCCG_DEEP_COLOR_DTO_DISABLE: Disable Deep Color DTO
  1979. DCE_CLOCK_FLAG_PCLK_DEEPCOLOR_RATIO_5_4 = 0x01, //01 - DCCG_DEEP_COLOR_DTO_5_4_RATIO: Set Deep Color DTO to 5:4
  1980. DCE_CLOCK_FLAG_PCLK_DEEPCOLOR_RATIO_3_2 = 0x02, //02 - DCCG_DEEP_COLOR_DTO_3_2_RATIO: Set Deep Color DTO to 3:2
  1981. DCE_CLOCK_FLAG_PCLK_DEEPCOLOR_RATIO_2_1 = 0x03, //03 - DCCG_DEEP_COLOR_DTO_2_1_RATIO: Set Deep Color DTO to 2:1
  1982. DCE_CLOCK_FLAG_PIXCLK_YUV420_MODE = 0x04,
  1983. };
  1984. struct set_dce_clock_ps_allocation_v2_1
  1985. {
  1986. struct set_dce_clock_parameters_v2_1 param;
  1987. uint32_t ulReserved[2];
  1988. };
  1989. /****************************************************************************/
  1990. // Structures used by BlankCRTC
  1991. /****************************************************************************/
  1992. struct blank_crtc_parameters
  1993. {
  1994. uint8_t crtc_id; // enum atom_crtc_def
  1995. uint8_t blanking; // enum atom_blank_crtc_command
  1996. uint16_t reserved;
  1997. uint32_t reserved1;
  1998. };
  1999. enum atom_blank_crtc_command
  2000. {
  2001. ATOM_BLANKING = 1,
  2002. ATOM_BLANKING_OFF = 0,
  2003. };
  2004. /****************************************************************************/
  2005. // Structures used by enablecrtc
  2006. /****************************************************************************/
  2007. struct enable_crtc_parameters
  2008. {
  2009. uint8_t crtc_id; // enum atom_crtc_def
  2010. uint8_t enable; // ATOM_ENABLE or ATOM_DISABLE
  2011. uint8_t padding[2];
  2012. };
  2013. /****************************************************************************/
  2014. // Structure used by EnableDispPowerGating
  2015. /****************************************************************************/
  2016. struct enable_disp_power_gating_parameters_v2_1
  2017. {
  2018. uint8_t disp_pipe_id; // ATOM_CRTC1, ATOM_CRTC2, ...
  2019. uint8_t enable; // ATOM_ENABLE or ATOM_DISABLE
  2020. uint8_t padding[2];
  2021. };
  2022. struct enable_disp_power_gating_ps_allocation
  2023. {
  2024. struct enable_disp_power_gating_parameters_v2_1 param;
  2025. uint32_t ulReserved[4];
  2026. };
  2027. /****************************************************************************/
  2028. // Structure used in setcrtc_usingdtdtiming
  2029. /****************************************************************************/
  2030. struct set_crtc_using_dtd_timing_parameters
  2031. {
  2032. uint16_t h_size;
  2033. uint16_t h_blanking_time;
  2034. uint16_t v_size;
  2035. uint16_t v_blanking_time;
  2036. uint16_t h_syncoffset;
  2037. uint16_t h_syncwidth;
  2038. uint16_t v_syncoffset;
  2039. uint16_t v_syncwidth;
  2040. uint16_t modemiscinfo;
  2041. uint8_t h_border;
  2042. uint8_t v_border;
  2043. uint8_t crtc_id; // enum atom_crtc_def
  2044. uint8_t encoder_mode; // atom_encode_mode_def
  2045. uint8_t padding[2];
  2046. };
  2047. /****************************************************************************/
  2048. // Structures used by processi2cchanneltransaction
  2049. /****************************************************************************/
  2050. struct process_i2c_channel_transaction_parameters
  2051. {
  2052. uint8_t i2cspeed_khz;
  2053. union {
  2054. uint8_t regindex;
  2055. uint8_t status; /* enum atom_process_i2c_flag */
  2056. } regind_status;
  2057. uint16_t i2c_data_out;
  2058. uint8_t flag; /* enum atom_process_i2c_status */
  2059. uint8_t trans_bytes;
  2060. uint8_t slave_addr;
  2061. uint8_t i2c_id;
  2062. };
  2063. //ucFlag
  2064. enum atom_process_i2c_flag
  2065. {
  2066. HW_I2C_WRITE = 1,
  2067. HW_I2C_READ = 0,
  2068. I2C_2BYTE_ADDR = 0x02,
  2069. HW_I2C_SMBUS_BYTE_WR = 0x04,
  2070. };
  2071. //status
  2072. enum atom_process_i2c_status
  2073. {
  2074. HW_ASSISTED_I2C_STATUS_FAILURE =2,
  2075. HW_ASSISTED_I2C_STATUS_SUCCESS =1,
  2076. };
  2077. /****************************************************************************/
  2078. // Structures used by processauxchanneltransaction
  2079. /****************************************************************************/
  2080. struct process_aux_channel_transaction_parameters_v1_2
  2081. {
  2082. uint16_t aux_request;
  2083. uint16_t dataout;
  2084. uint8_t channelid;
  2085. union {
  2086. uint8_t reply_status;
  2087. uint8_t aux_delay;
  2088. } aux_status_delay;
  2089. uint8_t dataout_len;
  2090. uint8_t hpd_id; //=0: HPD1, =1: HPD2, =2: HPD3, =3: HPD4, =4: HPD5, =5: HPD6
  2091. };
  2092. /****************************************************************************/
  2093. // Structures used by selectcrtc_source
  2094. /****************************************************************************/
  2095. struct select_crtc_source_parameters_v2_3
  2096. {
  2097. uint8_t crtc_id; // enum atom_crtc_def
  2098. uint8_t encoder_id; // enum atom_dig_def
  2099. uint8_t encode_mode; // enum atom_encode_mode_def
  2100. uint8_t dst_bpc; // enum atom_panel_bit_per_color
  2101. };
  2102. /****************************************************************************/
  2103. // Structures used by digxencodercontrol
  2104. /****************************************************************************/
  2105. // ucAction:
  2106. enum atom_dig_encoder_control_action
  2107. {
  2108. ATOM_ENCODER_CMD_DISABLE_DIG = 0,
  2109. ATOM_ENCODER_CMD_ENABLE_DIG = 1,
  2110. ATOM_ENCODER_CMD_DP_LINK_TRAINING_START = 0x08,
  2111. ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN1 = 0x09,
  2112. ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN2 = 0x0a,
  2113. ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN3 = 0x13,
  2114. ATOM_ENCODER_CMD_DP_LINK_TRAINING_COMPLETE = 0x0b,
  2115. ATOM_ENCODER_CMD_DP_VIDEO_OFF = 0x0c,
  2116. ATOM_ENCODER_CMD_DP_VIDEO_ON = 0x0d,
  2117. ATOM_ENCODER_CMD_SETUP_PANEL_MODE = 0x10,
  2118. ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN4 = 0x14,
  2119. ATOM_ENCODER_CMD_STREAM_SETUP = 0x0F,
  2120. ATOM_ENCODER_CMD_LINK_SETUP = 0x11,
  2121. ATOM_ENCODER_CMD_ENCODER_BLANK = 0x12,
  2122. };
  2123. //define ucPanelMode
  2124. enum atom_dig_encoder_control_panelmode
  2125. {
  2126. DP_PANEL_MODE_DISABLE = 0x00,
  2127. DP_PANEL_MODE_ENABLE_eDP_MODE = 0x01,
  2128. DP_PANEL_MODE_ENABLE_LVLINK_MODE = 0x11,
  2129. };
  2130. //ucDigId
  2131. enum atom_dig_encoder_control_v5_digid
  2132. {
  2133. ATOM_ENCODER_CONFIG_V5_DIG0_ENCODER = 0x00,
  2134. ATOM_ENCODER_CONFIG_V5_DIG1_ENCODER = 0x01,
  2135. ATOM_ENCODER_CONFIG_V5_DIG2_ENCODER = 0x02,
  2136. ATOM_ENCODER_CONFIG_V5_DIG3_ENCODER = 0x03,
  2137. ATOM_ENCODER_CONFIG_V5_DIG4_ENCODER = 0x04,
  2138. ATOM_ENCODER_CONFIG_V5_DIG5_ENCODER = 0x05,
  2139. ATOM_ENCODER_CONFIG_V5_DIG6_ENCODER = 0x06,
  2140. ATOM_ENCODER_CONFIG_V5_DIG7_ENCODER = 0x07,
  2141. };
  2142. struct dig_encoder_stream_setup_parameters_v1_5
  2143. {
  2144. uint8_t digid; // 0~6 map to DIG0~DIG6 enum atom_dig_encoder_control_v5_digid
  2145. uint8_t action; // = ATOM_ENOCODER_CMD_STREAM_SETUP
  2146. uint8_t digmode; // ATOM_ENCODER_MODE_DP/ATOM_ENCODER_MODE_DVI/ATOM_ENCODER_MODE_HDMI
  2147. uint8_t lanenum; // Lane number
  2148. uint32_t pclk_10khz; // Pixel Clock in 10Khz
  2149. uint8_t bitpercolor;
  2150. uint8_t dplinkrate_270mhz;//= DP link rate/270Mhz, =6: 1.62G = 10: 2.7G, =20: 5.4Ghz, =30: 8.1Ghz etc
  2151. uint8_t reserved[2];
  2152. };
  2153. struct dig_encoder_link_setup_parameters_v1_5
  2154. {
  2155. uint8_t digid; // 0~6 map to DIG0~DIG6 enum atom_dig_encoder_control_v5_digid
  2156. uint8_t action; // = ATOM_ENOCODER_CMD_LINK_SETUP
  2157. uint8_t digmode; // ATOM_ENCODER_MODE_DP/ATOM_ENCODER_MODE_DVI/ATOM_ENCODER_MODE_HDMI
  2158. uint8_t lanenum; // Lane number
  2159. uint8_t symclk_10khz; // Symbol Clock in 10Khz
  2160. uint8_t hpd_sel;
  2161. uint8_t digfe_sel; // DIG stream( front-end ) selection, bit0 means DIG0 FE is enable,
  2162. uint8_t reserved[2];
  2163. };
  2164. struct dp_panel_mode_set_parameters_v1_5
  2165. {
  2166. uint8_t digid; // 0~6 map to DIG0~DIG6 enum atom_dig_encoder_control_v5_digid
  2167. uint8_t action; // = ATOM_ENCODER_CMD_DPLINK_SETUP
  2168. uint8_t panelmode; // enum atom_dig_encoder_control_panelmode
  2169. uint8_t reserved1;
  2170. uint32_t reserved2[2];
  2171. };
  2172. struct dig_encoder_generic_cmd_parameters_v1_5
  2173. {
  2174. uint8_t digid; // 0~6 map to DIG0~DIG6 enum atom_dig_encoder_control_v5_digid
  2175. uint8_t action; // = rest of generic encoder command which does not carry any parameters
  2176. uint8_t reserved1[2];
  2177. uint32_t reserved2[2];
  2178. };
  2179. union dig_encoder_control_parameters_v1_5
  2180. {
  2181. struct dig_encoder_generic_cmd_parameters_v1_5 cmd_param;
  2182. struct dig_encoder_stream_setup_parameters_v1_5 stream_param;
  2183. struct dig_encoder_link_setup_parameters_v1_5 link_param;
  2184. struct dp_panel_mode_set_parameters_v1_5 dppanel_param;
  2185. };
  2186. /*
  2187. ***************************************************************************
  2188. Structures used by dig1transmittercontrol
  2189. ***************************************************************************
  2190. */
  2191. struct dig_transmitter_control_parameters_v1_6
  2192. {
  2193. uint8_t phyid; // 0=UNIPHYA, 1=UNIPHYB, 2=UNIPHYC, 3=UNIPHYD, 4= UNIPHYE 5=UNIPHYF
  2194. uint8_t action; // define as ATOM_TRANSMITER_ACTION_xxx
  2195. union {
  2196. uint8_t digmode; // enum atom_encode_mode_def
  2197. uint8_t dplaneset; // DP voltage swing and pre-emphasis value defined in DPCD DP_LANE_SET, "DP_LANE_SET__xDB_y_zV"
  2198. } mode_laneset;
  2199. uint8_t lanenum; // Lane number 1, 2, 4, 8
  2200. uint32_t symclk_10khz; // Symbol Clock in 10Khz
  2201. uint8_t hpdsel; // =1: HPD1, =2: HPD2, .... =6: HPD6, =0: HPD is not assigned
  2202. uint8_t digfe_sel; // DIG stream( front-end ) selection, bit0 means DIG0 FE is enable,
  2203. uint8_t connobj_id; // Connector Object Id defined in ObjectId.h
  2204. uint8_t reserved;
  2205. uint32_t reserved1;
  2206. };
  2207. struct dig_transmitter_control_ps_allocation_v1_6
  2208. {
  2209. struct dig_transmitter_control_parameters_v1_6 param;
  2210. uint32_t reserved[4];
  2211. };
  2212. //ucAction
  2213. enum atom_dig_transmitter_control_action
  2214. {
  2215. ATOM_TRANSMITTER_ACTION_DISABLE = 0,
  2216. ATOM_TRANSMITTER_ACTION_ENABLE = 1,
  2217. ATOM_TRANSMITTER_ACTION_LCD_BLOFF = 2,
  2218. ATOM_TRANSMITTER_ACTION_LCD_BLON = 3,
  2219. ATOM_TRANSMITTER_ACTION_BL_BRIGHTNESS_CONTROL = 4,
  2220. ATOM_TRANSMITTER_ACTION_LCD_SELFTEST_START = 5,
  2221. ATOM_TRANSMITTER_ACTION_LCD_SELFTEST_STOP = 6,
  2222. ATOM_TRANSMITTER_ACTION_INIT = 7,
  2223. ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT = 8,
  2224. ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT = 9,
  2225. ATOM_TRANSMITTER_ACTION_SETUP = 10,
  2226. ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH = 11,
  2227. ATOM_TRANSMITTER_ACTION_POWER_ON = 12,
  2228. ATOM_TRANSMITTER_ACTION_POWER_OFF = 13,
  2229. };
  2230. // digfe_sel
  2231. enum atom_dig_transmitter_control_digfe_sel
  2232. {
  2233. ATOM_TRANMSITTER_V6__DIGA_SEL = 0x01,
  2234. ATOM_TRANMSITTER_V6__DIGB_SEL = 0x02,
  2235. ATOM_TRANMSITTER_V6__DIGC_SEL = 0x04,
  2236. ATOM_TRANMSITTER_V6__DIGD_SEL = 0x08,
  2237. ATOM_TRANMSITTER_V6__DIGE_SEL = 0x10,
  2238. ATOM_TRANMSITTER_V6__DIGF_SEL = 0x20,
  2239. ATOM_TRANMSITTER_V6__DIGG_SEL = 0x40,
  2240. };
  2241. //ucHPDSel
  2242. enum atom_dig_transmitter_control_hpd_sel
  2243. {
  2244. ATOM_TRANSMITTER_V6_NO_HPD_SEL = 0x00,
  2245. ATOM_TRANSMITTER_V6_HPD1_SEL = 0x01,
  2246. ATOM_TRANSMITTER_V6_HPD2_SEL = 0x02,
  2247. ATOM_TRANSMITTER_V6_HPD3_SEL = 0x03,
  2248. ATOM_TRANSMITTER_V6_HPD4_SEL = 0x04,
  2249. ATOM_TRANSMITTER_V6_HPD5_SEL = 0x05,
  2250. ATOM_TRANSMITTER_V6_HPD6_SEL = 0x06,
  2251. };
  2252. // ucDPLaneSet
  2253. enum atom_dig_transmitter_control_dplaneset
  2254. {
  2255. DP_LANE_SET__0DB_0_4V = 0x00,
  2256. DP_LANE_SET__0DB_0_6V = 0x01,
  2257. DP_LANE_SET__0DB_0_8V = 0x02,
  2258. DP_LANE_SET__0DB_1_2V = 0x03,
  2259. DP_LANE_SET__3_5DB_0_4V = 0x08,
  2260. DP_LANE_SET__3_5DB_0_6V = 0x09,
  2261. DP_LANE_SET__3_5DB_0_8V = 0x0a,
  2262. DP_LANE_SET__6DB_0_4V = 0x10,
  2263. DP_LANE_SET__6DB_0_6V = 0x11,
  2264. DP_LANE_SET__9_5DB_0_4V = 0x18,
  2265. };
  2266. /****************************************************************************/
  2267. // Structures used by ExternalEncoderControl V2.4
  2268. /****************************************************************************/
  2269. struct external_encoder_control_parameters_v2_4
  2270. {
  2271. uint16_t pixelclock_10khz; // pixel clock in 10Khz, valid when ucAction=SETUP/ENABLE_OUTPUT
  2272. uint8_t config; // indicate which encoder, and DP link rate when ucAction = SETUP/ENABLE_OUTPUT
  2273. uint8_t action; //
  2274. uint8_t encodermode; // encoder mode, only used when ucAction = SETUP/ENABLE_OUTPUT
  2275. uint8_t lanenum; // lane number, only used when ucAction = SETUP/ENABLE_OUTPUT
  2276. uint8_t bitpercolor; // output bit per color, only valid when ucAction = SETUP/ENABLE_OUTPUT and ucEncodeMode= DP
  2277. uint8_t hpd_id;
  2278. };
  2279. // ucAction
  2280. enum external_encoder_control_action_def
  2281. {
  2282. EXTERNAL_ENCODER_ACTION_V3_DISABLE_OUTPUT = 0x00,
  2283. EXTERNAL_ENCODER_ACTION_V3_ENABLE_OUTPUT = 0x01,
  2284. EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT = 0x07,
  2285. EXTERNAL_ENCODER_ACTION_V3_ENCODER_SETUP = 0x0f,
  2286. EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING_OFF = 0x10,
  2287. EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING = 0x11,
  2288. EXTERNAL_ENCODER_ACTION_V3_DACLOAD_DETECTION = 0x12,
  2289. EXTERNAL_ENCODER_ACTION_V3_DDC_SETUP = 0x14,
  2290. };
  2291. // ucConfig
  2292. enum external_encoder_control_v2_4_config_def
  2293. {
  2294. EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_MASK = 0x03,
  2295. EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_1_62GHZ = 0x00,
  2296. EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ = 0x01,
  2297. EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_5_40GHZ = 0x02,
  2298. EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_3_24GHZ = 0x03,
  2299. EXTERNAL_ENCODER_CONFIG_V3_ENCODER_SEL_MAKS = 0x70,
  2300. EXTERNAL_ENCODER_CONFIG_V3_ENCODER1 = 0x00,
  2301. EXTERNAL_ENCODER_CONFIG_V3_ENCODER2 = 0x10,
  2302. EXTERNAL_ENCODER_CONFIG_V3_ENCODER3 = 0x20,
  2303. };
  2304. struct external_encoder_control_ps_allocation_v2_4
  2305. {
  2306. struct external_encoder_control_parameters_v2_4 sExtEncoder;
  2307. uint32_t reserved[2];
  2308. };
  2309. /*
  2310. ***************************************************************************
  2311. AMD ACPI Table
  2312. ***************************************************************************
  2313. */
  2314. struct amd_acpi_description_header{
  2315. uint32_t signature;
  2316. uint32_t tableLength; //Length
  2317. uint8_t revision;
  2318. uint8_t checksum;
  2319. uint8_t oemId[6];
  2320. uint8_t oemTableId[8]; //UINT64 OemTableId;
  2321. uint32_t oemRevision;
  2322. uint32_t creatorId;
  2323. uint32_t creatorRevision;
  2324. };
  2325. struct uefi_acpi_vfct{
  2326. struct amd_acpi_description_header sheader;
  2327. uint8_t tableUUID[16]; //0x24
  2328. uint32_t vbiosimageoffset; //0x34. Offset to the first GOP_VBIOS_CONTENT block from the beginning of the stucture.
  2329. uint32_t lib1Imageoffset; //0x38. Offset to the first GOP_LIB1_CONTENT block from the beginning of the stucture.
  2330. uint32_t reserved[4]; //0x3C
  2331. };
  2332. struct vfct_image_header{
  2333. uint32_t pcibus; //0x4C
  2334. uint32_t pcidevice; //0x50
  2335. uint32_t pcifunction; //0x54
  2336. uint16_t vendorid; //0x58
  2337. uint16_t deviceid; //0x5A
  2338. uint16_t ssvid; //0x5C
  2339. uint16_t ssid; //0x5E
  2340. uint32_t revision; //0x60
  2341. uint32_t imagelength; //0x64
  2342. };
  2343. struct gop_vbios_content {
  2344. struct vfct_image_header vbiosheader;
  2345. uint8_t vbioscontent[1];
  2346. };
  2347. struct gop_lib1_content {
  2348. struct vfct_image_header lib1header;
  2349. uint8_t lib1content[1];
  2350. };
  2351. /*
  2352. ***************************************************************************
  2353. Scratch Register definitions
  2354. Each number below indicates which scratch regiser request, Active and
  2355. Connect all share the same definitions as display_device_tag defines
  2356. ***************************************************************************
  2357. */
  2358. enum scratch_register_def{
  2359. ATOM_DEVICE_CONNECT_INFO_DEF = 0,
  2360. ATOM_BL_BRI_LEVEL_INFO_DEF = 2,
  2361. ATOM_ACTIVE_INFO_DEF = 3,
  2362. ATOM_LCD_INFO_DEF = 4,
  2363. ATOM_DEVICE_REQ_INFO_DEF = 5,
  2364. ATOM_ACC_CHANGE_INFO_DEF = 6,
  2365. ATOM_PRE_OS_MODE_INFO_DEF = 7,
  2366. ATOM_PRE_OS_ASSERTION_DEF = 8, //For GOP to record a 32bit assertion code, this is enabled by default in prodution GOP drivers.
  2367. ATOM_INTERNAL_TIMER_INFO_DEF = 10,
  2368. };
  2369. enum scratch_device_connect_info_bit_def{
  2370. ATOM_DISPLAY_LCD1_CONNECT =0x0002,
  2371. ATOM_DISPLAY_DFP1_CONNECT =0x0008,
  2372. ATOM_DISPLAY_DFP2_CONNECT =0x0080,
  2373. ATOM_DISPLAY_DFP3_CONNECT =0x0200,
  2374. ATOM_DISPLAY_DFP4_CONNECT =0x0400,
  2375. ATOM_DISPLAY_DFP5_CONNECT =0x0800,
  2376. ATOM_DISPLAY_DFP6_CONNECT =0x0040,
  2377. ATOM_DISPLAY_DFPx_CONNECT =0x0ec8,
  2378. ATOM_CONNECT_INFO_DEVICE_MASK =0x0fff,
  2379. };
  2380. enum scratch_bl_bri_level_info_bit_def{
  2381. ATOM_CURRENT_BL_LEVEL_SHIFT =0x8,
  2382. #ifndef _H2INC
  2383. ATOM_CURRENT_BL_LEVEL_MASK =0x0000ff00,
  2384. ATOM_DEVICE_DPMS_STATE =0x00010000,
  2385. #endif
  2386. };
  2387. enum scratch_active_info_bits_def{
  2388. ATOM_DISPLAY_LCD1_ACTIVE =0x0002,
  2389. ATOM_DISPLAY_DFP1_ACTIVE =0x0008,
  2390. ATOM_DISPLAY_DFP2_ACTIVE =0x0080,
  2391. ATOM_DISPLAY_DFP3_ACTIVE =0x0200,
  2392. ATOM_DISPLAY_DFP4_ACTIVE =0x0400,
  2393. ATOM_DISPLAY_DFP5_ACTIVE =0x0800,
  2394. ATOM_DISPLAY_DFP6_ACTIVE =0x0040,
  2395. ATOM_ACTIVE_INFO_DEVICE_MASK =0x0fff,
  2396. };
  2397. enum scratch_device_req_info_bits_def{
  2398. ATOM_DISPLAY_LCD1_REQ =0x0002,
  2399. ATOM_DISPLAY_DFP1_REQ =0x0008,
  2400. ATOM_DISPLAY_DFP2_REQ =0x0080,
  2401. ATOM_DISPLAY_DFP3_REQ =0x0200,
  2402. ATOM_DISPLAY_DFP4_REQ =0x0400,
  2403. ATOM_DISPLAY_DFP5_REQ =0x0800,
  2404. ATOM_DISPLAY_DFP6_REQ =0x0040,
  2405. ATOM_REQ_INFO_DEVICE_MASK =0x0fff,
  2406. };
  2407. enum scratch_acc_change_info_bitshift_def{
  2408. ATOM_ACC_CHANGE_ACC_MODE_SHIFT =4,
  2409. ATOM_ACC_CHANGE_LID_STATUS_SHIFT =6,
  2410. };
  2411. enum scratch_acc_change_info_bits_def{
  2412. ATOM_ACC_CHANGE_ACC_MODE =0x00000010,
  2413. ATOM_ACC_CHANGE_LID_STATUS =0x00000040,
  2414. };
  2415. enum scratch_pre_os_mode_info_bits_def{
  2416. ATOM_PRE_OS_MODE_MASK =0x00000003,
  2417. ATOM_PRE_OS_MODE_VGA =0x00000000,
  2418. ATOM_PRE_OS_MODE_VESA =0x00000001,
  2419. ATOM_PRE_OS_MODE_GOP =0x00000002,
  2420. ATOM_PRE_OS_MODE_PIXEL_DEPTH =0x0000000C,
  2421. ATOM_PRE_OS_MODE_PIXEL_FORMAT_MASK=0x000000F0,
  2422. ATOM_PRE_OS_MODE_8BIT_PAL_EN =0x00000100,
  2423. ATOM_ASIC_INIT_COMPLETE =0x00000200,
  2424. #ifndef _H2INC
  2425. ATOM_PRE_OS_MODE_NUMBER_MASK =0xFFFF0000,
  2426. #endif
  2427. };
  2428. /*
  2429. ***************************************************************************
  2430. ATOM firmware ID header file
  2431. !! Please keep it at end of the atomfirmware.h !!
  2432. ***************************************************************************
  2433. */
  2434. #include "atomfirmwareid.h"
  2435. #pragma pack()
  2436. #endif