amdgpu.h 70 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __AMDGPU_H__
  29. #define __AMDGPU_H__
  30. #include <linux/atomic.h>
  31. #include <linux/wait.h>
  32. #include <linux/list.h>
  33. #include <linux/kref.h>
  34. #include <linux/interval_tree.h>
  35. #include <linux/hashtable.h>
  36. #include <linux/fence.h>
  37. #include <ttm/ttm_bo_api.h>
  38. #include <ttm/ttm_bo_driver.h>
  39. #include <ttm/ttm_placement.h>
  40. #include <ttm/ttm_module.h>
  41. #include <ttm/ttm_execbuf_util.h>
  42. #include <drm/drm_gem.h>
  43. #include <drm/amdgpu_drm.h>
  44. #include "amd_shared.h"
  45. #include "amdgpu_family.h"
  46. #include "amdgpu_mode.h"
  47. #include "amdgpu_ih.h"
  48. #include "amdgpu_irq.h"
  49. #include "amdgpu_ucode.h"
  50. #include "amdgpu_gds.h"
  51. /*
  52. * Modules parameters.
  53. */
  54. extern int amdgpu_modeset;
  55. extern int amdgpu_vram_limit;
  56. extern int amdgpu_gart_size;
  57. extern int amdgpu_benchmarking;
  58. extern int amdgpu_testing;
  59. extern int amdgpu_audio;
  60. extern int amdgpu_disp_priority;
  61. extern int amdgpu_hw_i2c;
  62. extern int amdgpu_pcie_gen2;
  63. extern int amdgpu_msi;
  64. extern int amdgpu_lockup_timeout;
  65. extern int amdgpu_dpm;
  66. extern int amdgpu_smc_load_fw;
  67. extern int amdgpu_aspm;
  68. extern int amdgpu_runtime_pm;
  69. extern int amdgpu_hard_reset;
  70. extern unsigned amdgpu_ip_block_mask;
  71. extern int amdgpu_bapm;
  72. extern int amdgpu_deep_color;
  73. extern int amdgpu_vm_size;
  74. extern int amdgpu_vm_block_size;
  75. #define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  76. #define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  77. /* AMDGPU_IB_POOL_SIZE must be a power of 2 */
  78. #define AMDGPU_IB_POOL_SIZE 16
  79. #define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
  80. #define AMDGPUFB_CONN_LIMIT 4
  81. #define AMDGPU_BIOS_NUM_SCRATCH 8
  82. /* max number of rings */
  83. #define AMDGPU_MAX_RINGS 16
  84. #define AMDGPU_MAX_GFX_RINGS 1
  85. #define AMDGPU_MAX_COMPUTE_RINGS 8
  86. #define AMDGPU_MAX_VCE_RINGS 2
  87. /* number of hw syncs before falling back on blocking */
  88. #define AMDGPU_NUM_SYNCS 4
  89. /* hardcode that limit for now */
  90. #define AMDGPU_VA_RESERVED_SIZE (8 << 20)
  91. /* hard reset data */
  92. #define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
  93. /* reset flags */
  94. #define AMDGPU_RESET_GFX (1 << 0)
  95. #define AMDGPU_RESET_COMPUTE (1 << 1)
  96. #define AMDGPU_RESET_DMA (1 << 2)
  97. #define AMDGPU_RESET_CP (1 << 3)
  98. #define AMDGPU_RESET_GRBM (1 << 4)
  99. #define AMDGPU_RESET_DMA1 (1 << 5)
  100. #define AMDGPU_RESET_RLC (1 << 6)
  101. #define AMDGPU_RESET_SEM (1 << 7)
  102. #define AMDGPU_RESET_IH (1 << 8)
  103. #define AMDGPU_RESET_VMC (1 << 9)
  104. #define AMDGPU_RESET_MC (1 << 10)
  105. #define AMDGPU_RESET_DISPLAY (1 << 11)
  106. #define AMDGPU_RESET_UVD (1 << 12)
  107. #define AMDGPU_RESET_VCE (1 << 13)
  108. #define AMDGPU_RESET_VCE1 (1 << 14)
  109. /* CG block flags */
  110. #define AMDGPU_CG_BLOCK_GFX (1 << 0)
  111. #define AMDGPU_CG_BLOCK_MC (1 << 1)
  112. #define AMDGPU_CG_BLOCK_SDMA (1 << 2)
  113. #define AMDGPU_CG_BLOCK_UVD (1 << 3)
  114. #define AMDGPU_CG_BLOCK_VCE (1 << 4)
  115. #define AMDGPU_CG_BLOCK_HDP (1 << 5)
  116. #define AMDGPU_CG_BLOCK_BIF (1 << 6)
  117. /* CG flags */
  118. #define AMDGPU_CG_SUPPORT_GFX_MGCG (1 << 0)
  119. #define AMDGPU_CG_SUPPORT_GFX_MGLS (1 << 1)
  120. #define AMDGPU_CG_SUPPORT_GFX_CGCG (1 << 2)
  121. #define AMDGPU_CG_SUPPORT_GFX_CGLS (1 << 3)
  122. #define AMDGPU_CG_SUPPORT_GFX_CGTS (1 << 4)
  123. #define AMDGPU_CG_SUPPORT_GFX_CGTS_LS (1 << 5)
  124. #define AMDGPU_CG_SUPPORT_GFX_CP_LS (1 << 6)
  125. #define AMDGPU_CG_SUPPORT_GFX_RLC_LS (1 << 7)
  126. #define AMDGPU_CG_SUPPORT_MC_LS (1 << 8)
  127. #define AMDGPU_CG_SUPPORT_MC_MGCG (1 << 9)
  128. #define AMDGPU_CG_SUPPORT_SDMA_LS (1 << 10)
  129. #define AMDGPU_CG_SUPPORT_SDMA_MGCG (1 << 11)
  130. #define AMDGPU_CG_SUPPORT_BIF_LS (1 << 12)
  131. #define AMDGPU_CG_SUPPORT_UVD_MGCG (1 << 13)
  132. #define AMDGPU_CG_SUPPORT_VCE_MGCG (1 << 14)
  133. #define AMDGPU_CG_SUPPORT_HDP_LS (1 << 15)
  134. #define AMDGPU_CG_SUPPORT_HDP_MGCG (1 << 16)
  135. /* PG flags */
  136. #define AMDGPU_PG_SUPPORT_GFX_PG (1 << 0)
  137. #define AMDGPU_PG_SUPPORT_GFX_SMG (1 << 1)
  138. #define AMDGPU_PG_SUPPORT_GFX_DMG (1 << 2)
  139. #define AMDGPU_PG_SUPPORT_UVD (1 << 3)
  140. #define AMDGPU_PG_SUPPORT_VCE (1 << 4)
  141. #define AMDGPU_PG_SUPPORT_CP (1 << 5)
  142. #define AMDGPU_PG_SUPPORT_GDS (1 << 6)
  143. #define AMDGPU_PG_SUPPORT_RLC_SMU_HS (1 << 7)
  144. #define AMDGPU_PG_SUPPORT_SDMA (1 << 8)
  145. #define AMDGPU_PG_SUPPORT_ACP (1 << 9)
  146. #define AMDGPU_PG_SUPPORT_SAMU (1 << 10)
  147. /* GFX current status */
  148. #define AMDGPU_GFX_NORMAL_MODE 0x00000000L
  149. #define AMDGPU_GFX_SAFE_MODE 0x00000001L
  150. #define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
  151. #define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
  152. #define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
  153. /* max cursor sizes (in pixels) */
  154. #define CIK_CURSOR_WIDTH 128
  155. #define CIK_CURSOR_HEIGHT 128
  156. struct amdgpu_device;
  157. struct amdgpu_fence;
  158. struct amdgpu_ib;
  159. struct amdgpu_vm;
  160. struct amdgpu_ring;
  161. struct amdgpu_semaphore;
  162. struct amdgpu_cs_parser;
  163. struct amdgpu_irq_src;
  164. enum amdgpu_cp_irq {
  165. AMDGPU_CP_IRQ_GFX_EOP = 0,
  166. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
  167. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
  168. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
  169. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
  170. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
  171. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
  172. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
  173. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
  174. AMDGPU_CP_IRQ_LAST
  175. };
  176. enum amdgpu_sdma_irq {
  177. AMDGPU_SDMA_IRQ_TRAP0 = 0,
  178. AMDGPU_SDMA_IRQ_TRAP1,
  179. AMDGPU_SDMA_IRQ_LAST
  180. };
  181. enum amdgpu_thermal_irq {
  182. AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
  183. AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
  184. AMDGPU_THERMAL_IRQ_LAST
  185. };
  186. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  187. enum amd_ip_block_type block_type,
  188. enum amd_clockgating_state state);
  189. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  190. enum amd_ip_block_type block_type,
  191. enum amd_powergating_state state);
  192. struct amdgpu_ip_block_version {
  193. enum amd_ip_block_type type;
  194. u32 major;
  195. u32 minor;
  196. u32 rev;
  197. const struct amd_ip_funcs *funcs;
  198. };
  199. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  200. enum amd_ip_block_type type,
  201. u32 major, u32 minor);
  202. const struct amdgpu_ip_block_version * amdgpu_get_ip_block(
  203. struct amdgpu_device *adev,
  204. enum amd_ip_block_type type);
  205. /* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
  206. struct amdgpu_buffer_funcs {
  207. /* maximum bytes in a single operation */
  208. uint32_t copy_max_bytes;
  209. /* number of dw to reserve per operation */
  210. unsigned copy_num_dw;
  211. /* used for buffer migration */
  212. void (*emit_copy_buffer)(struct amdgpu_ring *ring,
  213. /* src addr in bytes */
  214. uint64_t src_offset,
  215. /* dst addr in bytes */
  216. uint64_t dst_offset,
  217. /* number of byte to transfer */
  218. uint32_t byte_count);
  219. /* maximum bytes in a single operation */
  220. uint32_t fill_max_bytes;
  221. /* number of dw to reserve per operation */
  222. unsigned fill_num_dw;
  223. /* used for buffer clearing */
  224. void (*emit_fill_buffer)(struct amdgpu_ring *ring,
  225. /* value to write to memory */
  226. uint32_t src_data,
  227. /* dst addr in bytes */
  228. uint64_t dst_offset,
  229. /* number of byte to fill */
  230. uint32_t byte_count);
  231. };
  232. /* provided by hw blocks that can write ptes, e.g., sdma */
  233. struct amdgpu_vm_pte_funcs {
  234. /* copy pte entries from GART */
  235. void (*copy_pte)(struct amdgpu_ib *ib,
  236. uint64_t pe, uint64_t src,
  237. unsigned count);
  238. /* write pte one entry at a time with addr mapping */
  239. void (*write_pte)(struct amdgpu_ib *ib,
  240. uint64_t pe,
  241. uint64_t addr, unsigned count,
  242. uint32_t incr, uint32_t flags);
  243. /* for linear pte/pde updates without addr mapping */
  244. void (*set_pte_pde)(struct amdgpu_ib *ib,
  245. uint64_t pe,
  246. uint64_t addr, unsigned count,
  247. uint32_t incr, uint32_t flags);
  248. /* pad the indirect buffer to the necessary number of dw */
  249. void (*pad_ib)(struct amdgpu_ib *ib);
  250. };
  251. /* provided by the gmc block */
  252. struct amdgpu_gart_funcs {
  253. /* flush the vm tlb via mmio */
  254. void (*flush_gpu_tlb)(struct amdgpu_device *adev,
  255. uint32_t vmid);
  256. /* write pte/pde updates using the cpu */
  257. int (*set_pte_pde)(struct amdgpu_device *adev,
  258. void *cpu_pt_addr, /* cpu addr of page table */
  259. uint32_t gpu_page_idx, /* pte/pde to update */
  260. uint64_t addr, /* addr to write into pte/pde */
  261. uint32_t flags); /* access flags */
  262. };
  263. /* provided by the ih block */
  264. struct amdgpu_ih_funcs {
  265. /* ring read/write ptr handling, called from interrupt context */
  266. u32 (*get_wptr)(struct amdgpu_device *adev);
  267. void (*decode_iv)(struct amdgpu_device *adev,
  268. struct amdgpu_iv_entry *entry);
  269. void (*set_rptr)(struct amdgpu_device *adev);
  270. };
  271. /* provided by hw blocks that expose a ring buffer for commands */
  272. struct amdgpu_ring_funcs {
  273. /* ring read/write ptr handling */
  274. u32 (*get_rptr)(struct amdgpu_ring *ring);
  275. u32 (*get_wptr)(struct amdgpu_ring *ring);
  276. void (*set_wptr)(struct amdgpu_ring *ring);
  277. /* validating and patching of IBs */
  278. int (*parse_cs)(struct amdgpu_cs_parser *p, uint32_t ib_idx);
  279. /* command emit functions */
  280. void (*emit_ib)(struct amdgpu_ring *ring,
  281. struct amdgpu_ib *ib);
  282. void (*emit_fence)(struct amdgpu_ring *ring, uint64_t addr,
  283. uint64_t seq, bool write64bit);
  284. bool (*emit_semaphore)(struct amdgpu_ring *ring,
  285. struct amdgpu_semaphore *semaphore,
  286. bool emit_wait);
  287. void (*emit_vm_flush)(struct amdgpu_ring *ring, unsigned vm_id,
  288. uint64_t pd_addr);
  289. void (*emit_hdp_flush)(struct amdgpu_ring *ring);
  290. void (*emit_gds_switch)(struct amdgpu_ring *ring, uint32_t vmid,
  291. uint32_t gds_base, uint32_t gds_size,
  292. uint32_t gws_base, uint32_t gws_size,
  293. uint32_t oa_base, uint32_t oa_size);
  294. /* testing functions */
  295. int (*test_ring)(struct amdgpu_ring *ring);
  296. int (*test_ib)(struct amdgpu_ring *ring);
  297. bool (*is_lockup)(struct amdgpu_ring *ring);
  298. };
  299. /*
  300. * BIOS.
  301. */
  302. bool amdgpu_get_bios(struct amdgpu_device *adev);
  303. bool amdgpu_read_bios(struct amdgpu_device *adev);
  304. /*
  305. * Dummy page
  306. */
  307. struct amdgpu_dummy_page {
  308. struct page *page;
  309. dma_addr_t addr;
  310. };
  311. int amdgpu_dummy_page_init(struct amdgpu_device *adev);
  312. void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
  313. /*
  314. * Clocks
  315. */
  316. #define AMDGPU_MAX_PPLL 3
  317. struct amdgpu_clock {
  318. struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
  319. struct amdgpu_pll spll;
  320. struct amdgpu_pll mpll;
  321. /* 10 Khz units */
  322. uint32_t default_mclk;
  323. uint32_t default_sclk;
  324. uint32_t default_dispclk;
  325. uint32_t current_dispclk;
  326. uint32_t dp_extclk;
  327. uint32_t max_pixel_clock;
  328. };
  329. /*
  330. * Fences.
  331. */
  332. struct amdgpu_fence_driver {
  333. struct amdgpu_ring *ring;
  334. uint64_t gpu_addr;
  335. volatile uint32_t *cpu_addr;
  336. /* sync_seq is protected by ring emission lock */
  337. uint64_t sync_seq[AMDGPU_MAX_RINGS];
  338. atomic64_t last_seq;
  339. bool initialized;
  340. bool delayed_irq;
  341. struct amdgpu_irq_src *irq_src;
  342. unsigned irq_type;
  343. struct delayed_work lockup_work;
  344. };
  345. /* some special values for the owner field */
  346. #define AMDGPU_FENCE_OWNER_UNDEFINED ((void*)0ul)
  347. #define AMDGPU_FENCE_OWNER_VM ((void*)1ul)
  348. #define AMDGPU_FENCE_OWNER_MOVE ((void*)2ul)
  349. struct amdgpu_fence {
  350. struct fence base;
  351. /* RB, DMA, etc. */
  352. struct amdgpu_ring *ring;
  353. uint64_t seq;
  354. /* filp or special value for fence creator */
  355. void *owner;
  356. wait_queue_t fence_wake;
  357. };
  358. struct amdgpu_user_fence {
  359. /* write-back bo */
  360. struct amdgpu_bo *bo;
  361. /* write-back address offset to bo start */
  362. uint32_t offset;
  363. };
  364. int amdgpu_fence_driver_init(struct amdgpu_device *adev);
  365. void amdgpu_fence_driver_fini(struct amdgpu_device *adev);
  366. void amdgpu_fence_driver_force_completion(struct amdgpu_device *adev);
  367. void amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring);
  368. int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
  369. struct amdgpu_irq_src *irq_src,
  370. unsigned irq_type);
  371. int amdgpu_fence_emit(struct amdgpu_ring *ring, void *owner,
  372. struct amdgpu_fence **fence);
  373. void amdgpu_fence_process(struct amdgpu_ring *ring);
  374. int amdgpu_fence_wait_next(struct amdgpu_ring *ring);
  375. int amdgpu_fence_wait_empty(struct amdgpu_ring *ring);
  376. unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring);
  377. bool amdgpu_fence_signaled(struct amdgpu_fence *fence);
  378. int amdgpu_fence_wait(struct amdgpu_fence *fence, bool interruptible);
  379. int amdgpu_fence_wait_any(struct amdgpu_device *adev,
  380. struct amdgpu_fence **fences,
  381. bool intr);
  382. long amdgpu_fence_wait_seq_timeout(struct amdgpu_device *adev,
  383. u64 *target_seq, bool intr,
  384. long timeout);
  385. struct amdgpu_fence *amdgpu_fence_ref(struct amdgpu_fence *fence);
  386. void amdgpu_fence_unref(struct amdgpu_fence **fence);
  387. bool amdgpu_fence_need_sync(struct amdgpu_fence *fence,
  388. struct amdgpu_ring *ring);
  389. void amdgpu_fence_note_sync(struct amdgpu_fence *fence,
  390. struct amdgpu_ring *ring);
  391. static inline struct amdgpu_fence *amdgpu_fence_later(struct amdgpu_fence *a,
  392. struct amdgpu_fence *b)
  393. {
  394. if (!a) {
  395. return b;
  396. }
  397. if (!b) {
  398. return a;
  399. }
  400. BUG_ON(a->ring != b->ring);
  401. if (a->seq > b->seq) {
  402. return a;
  403. } else {
  404. return b;
  405. }
  406. }
  407. static inline bool amdgpu_fence_is_earlier(struct amdgpu_fence *a,
  408. struct amdgpu_fence *b)
  409. {
  410. if (!a) {
  411. return false;
  412. }
  413. if (!b) {
  414. return true;
  415. }
  416. BUG_ON(a->ring != b->ring);
  417. return a->seq < b->seq;
  418. }
  419. int amdgpu_user_fence_emit(struct amdgpu_ring *ring, struct amdgpu_user_fence *user,
  420. void *owner, struct amdgpu_fence **fence);
  421. /*
  422. * TTM.
  423. */
  424. struct amdgpu_mman {
  425. struct ttm_bo_global_ref bo_global_ref;
  426. struct drm_global_reference mem_global_ref;
  427. struct ttm_bo_device bdev;
  428. bool mem_global_referenced;
  429. bool initialized;
  430. #if defined(CONFIG_DEBUG_FS)
  431. struct dentry *vram;
  432. struct dentry *gtt;
  433. #endif
  434. /* buffer handling */
  435. const struct amdgpu_buffer_funcs *buffer_funcs;
  436. struct amdgpu_ring *buffer_funcs_ring;
  437. };
  438. int amdgpu_copy_buffer(struct amdgpu_ring *ring,
  439. uint64_t src_offset,
  440. uint64_t dst_offset,
  441. uint32_t byte_count,
  442. struct reservation_object *resv,
  443. struct amdgpu_fence **fence);
  444. int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma);
  445. struct amdgpu_bo_list_entry {
  446. struct amdgpu_bo *robj;
  447. struct ttm_validate_buffer tv;
  448. struct amdgpu_bo_va *bo_va;
  449. unsigned prefered_domains;
  450. unsigned allowed_domains;
  451. uint32_t priority;
  452. };
  453. struct amdgpu_bo_va_mapping {
  454. struct list_head list;
  455. struct interval_tree_node it;
  456. uint64_t offset;
  457. uint32_t flags;
  458. };
  459. /* bo virtual addresses in a specific vm */
  460. struct amdgpu_bo_va {
  461. /* protected by bo being reserved */
  462. struct list_head bo_list;
  463. uint64_t addr;
  464. struct amdgpu_fence *last_pt_update;
  465. unsigned ref_count;
  466. /* protected by vm mutex */
  467. struct list_head mappings;
  468. struct list_head vm_status;
  469. /* constant after initialization */
  470. struct amdgpu_vm *vm;
  471. struct amdgpu_bo *bo;
  472. };
  473. #define AMDGPU_GEM_DOMAIN_MAX 0x3
  474. struct amdgpu_bo {
  475. /* Protected by gem.mutex */
  476. struct list_head list;
  477. /* Protected by tbo.reserved */
  478. u32 initial_domain;
  479. struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
  480. struct ttm_placement placement;
  481. struct ttm_buffer_object tbo;
  482. struct ttm_bo_kmap_obj kmap;
  483. u64 flags;
  484. unsigned pin_count;
  485. void *kptr;
  486. u64 tiling_flags;
  487. u64 metadata_flags;
  488. void *metadata;
  489. u32 metadata_size;
  490. /* list of all virtual address to which this bo
  491. * is associated to
  492. */
  493. struct list_head va;
  494. /* Constant after initialization */
  495. struct amdgpu_device *adev;
  496. struct drm_gem_object gem_base;
  497. struct ttm_bo_kmap_obj dma_buf_vmap;
  498. pid_t pid;
  499. struct amdgpu_mn *mn;
  500. struct list_head mn_list;
  501. };
  502. #define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
  503. void amdgpu_gem_object_free(struct drm_gem_object *obj);
  504. int amdgpu_gem_object_open(struct drm_gem_object *obj,
  505. struct drm_file *file_priv);
  506. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  507. struct drm_file *file_priv);
  508. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
  509. struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
  510. struct drm_gem_object *amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
  511. struct dma_buf_attachment *attach,
  512. struct sg_table *sg);
  513. struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
  514. struct drm_gem_object *gobj,
  515. int flags);
  516. int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
  517. void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
  518. struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
  519. void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
  520. void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
  521. int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
  522. /* sub-allocation manager, it has to be protected by another lock.
  523. * By conception this is an helper for other part of the driver
  524. * like the indirect buffer or semaphore, which both have their
  525. * locking.
  526. *
  527. * Principe is simple, we keep a list of sub allocation in offset
  528. * order (first entry has offset == 0, last entry has the highest
  529. * offset).
  530. *
  531. * When allocating new object we first check if there is room at
  532. * the end total_size - (last_object_offset + last_object_size) >=
  533. * alloc_size. If so we allocate new object there.
  534. *
  535. * When there is not enough room at the end, we start waiting for
  536. * each sub object until we reach object_offset+object_size >=
  537. * alloc_size, this object then become the sub object we return.
  538. *
  539. * Alignment can't be bigger than page size.
  540. *
  541. * Hole are not considered for allocation to keep things simple.
  542. * Assumption is that there won't be hole (all object on same
  543. * alignment).
  544. */
  545. struct amdgpu_sa_manager {
  546. wait_queue_head_t wq;
  547. struct amdgpu_bo *bo;
  548. struct list_head *hole;
  549. struct list_head flist[AMDGPU_MAX_RINGS];
  550. struct list_head olist;
  551. unsigned size;
  552. uint64_t gpu_addr;
  553. void *cpu_ptr;
  554. uint32_t domain;
  555. uint32_t align;
  556. };
  557. struct amdgpu_sa_bo;
  558. /* sub-allocation buffer */
  559. struct amdgpu_sa_bo {
  560. struct list_head olist;
  561. struct list_head flist;
  562. struct amdgpu_sa_manager *manager;
  563. unsigned soffset;
  564. unsigned eoffset;
  565. struct amdgpu_fence *fence;
  566. };
  567. /*
  568. * GEM objects.
  569. */
  570. struct amdgpu_gem {
  571. struct mutex mutex;
  572. struct list_head objects;
  573. };
  574. int amdgpu_gem_init(struct amdgpu_device *adev);
  575. void amdgpu_gem_fini(struct amdgpu_device *adev);
  576. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  577. int alignment, u32 initial_domain,
  578. u64 flags, bool kernel,
  579. struct drm_gem_object **obj);
  580. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  581. struct drm_device *dev,
  582. struct drm_mode_create_dumb *args);
  583. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  584. struct drm_device *dev,
  585. uint32_t handle, uint64_t *offset_p);
  586. /*
  587. * Semaphores.
  588. */
  589. struct amdgpu_semaphore {
  590. struct amdgpu_sa_bo *sa_bo;
  591. signed waiters;
  592. uint64_t gpu_addr;
  593. };
  594. int amdgpu_semaphore_create(struct amdgpu_device *adev,
  595. struct amdgpu_semaphore **semaphore);
  596. bool amdgpu_semaphore_emit_signal(struct amdgpu_ring *ring,
  597. struct amdgpu_semaphore *semaphore);
  598. bool amdgpu_semaphore_emit_wait(struct amdgpu_ring *ring,
  599. struct amdgpu_semaphore *semaphore);
  600. void amdgpu_semaphore_free(struct amdgpu_device *adev,
  601. struct amdgpu_semaphore **semaphore,
  602. struct amdgpu_fence *fence);
  603. /*
  604. * Synchronization
  605. */
  606. struct amdgpu_sync {
  607. struct amdgpu_semaphore *semaphores[AMDGPU_NUM_SYNCS];
  608. struct amdgpu_fence *sync_to[AMDGPU_MAX_RINGS];
  609. struct amdgpu_fence *last_vm_update;
  610. };
  611. void amdgpu_sync_create(struct amdgpu_sync *sync);
  612. void amdgpu_sync_fence(struct amdgpu_sync *sync,
  613. struct amdgpu_fence *fence);
  614. int amdgpu_sync_resv(struct amdgpu_device *adev,
  615. struct amdgpu_sync *sync,
  616. struct reservation_object *resv,
  617. void *owner);
  618. int amdgpu_sync_rings(struct amdgpu_sync *sync,
  619. struct amdgpu_ring *ring);
  620. void amdgpu_sync_free(struct amdgpu_device *adev, struct amdgpu_sync *sync,
  621. struct amdgpu_fence *fence);
  622. /*
  623. * GART structures, functions & helpers
  624. */
  625. struct amdgpu_mc;
  626. #define AMDGPU_GPU_PAGE_SIZE 4096
  627. #define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
  628. #define AMDGPU_GPU_PAGE_SHIFT 12
  629. #define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
  630. struct amdgpu_gart {
  631. dma_addr_t table_addr;
  632. struct amdgpu_bo *robj;
  633. void *ptr;
  634. unsigned num_gpu_pages;
  635. unsigned num_cpu_pages;
  636. unsigned table_size;
  637. struct page **pages;
  638. dma_addr_t *pages_addr;
  639. bool ready;
  640. const struct amdgpu_gart_funcs *gart_funcs;
  641. };
  642. int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev);
  643. void amdgpu_gart_table_ram_free(struct amdgpu_device *adev);
  644. int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev);
  645. void amdgpu_gart_table_vram_free(struct amdgpu_device *adev);
  646. int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev);
  647. void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev);
  648. int amdgpu_gart_init(struct amdgpu_device *adev);
  649. void amdgpu_gart_fini(struct amdgpu_device *adev);
  650. void amdgpu_gart_unbind(struct amdgpu_device *adev, unsigned offset,
  651. int pages);
  652. int amdgpu_gart_bind(struct amdgpu_device *adev, unsigned offset,
  653. int pages, struct page **pagelist,
  654. dma_addr_t *dma_addr, uint32_t flags);
  655. /*
  656. * GPU MC structures, functions & helpers
  657. */
  658. struct amdgpu_mc {
  659. resource_size_t aper_size;
  660. resource_size_t aper_base;
  661. resource_size_t agp_base;
  662. /* for some chips with <= 32MB we need to lie
  663. * about vram size near mc fb location */
  664. u64 mc_vram_size;
  665. u64 visible_vram_size;
  666. u64 gtt_size;
  667. u64 gtt_start;
  668. u64 gtt_end;
  669. u64 vram_start;
  670. u64 vram_end;
  671. unsigned vram_width;
  672. u64 real_vram_size;
  673. int vram_mtrr;
  674. u64 gtt_base_align;
  675. u64 mc_mask;
  676. const struct firmware *fw; /* MC firmware */
  677. uint32_t fw_version;
  678. struct amdgpu_irq_src vm_fault;
  679. bool is_gddr5;
  680. };
  681. /*
  682. * GPU doorbell structures, functions & helpers
  683. */
  684. typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
  685. {
  686. AMDGPU_DOORBELL_KIQ = 0x000,
  687. AMDGPU_DOORBELL_HIQ = 0x001,
  688. AMDGPU_DOORBELL_DIQ = 0x002,
  689. AMDGPU_DOORBELL_MEC_RING0 = 0x010,
  690. AMDGPU_DOORBELL_MEC_RING1 = 0x011,
  691. AMDGPU_DOORBELL_MEC_RING2 = 0x012,
  692. AMDGPU_DOORBELL_MEC_RING3 = 0x013,
  693. AMDGPU_DOORBELL_MEC_RING4 = 0x014,
  694. AMDGPU_DOORBELL_MEC_RING5 = 0x015,
  695. AMDGPU_DOORBELL_MEC_RING6 = 0x016,
  696. AMDGPU_DOORBELL_MEC_RING7 = 0x017,
  697. AMDGPU_DOORBELL_GFX_RING0 = 0x020,
  698. AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
  699. AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
  700. AMDGPU_DOORBELL_IH = 0x1E8,
  701. AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
  702. AMDGPU_DOORBELL_INVALID = 0xFFFF
  703. } AMDGPU_DOORBELL_ASSIGNMENT;
  704. struct amdgpu_doorbell {
  705. /* doorbell mmio */
  706. resource_size_t base;
  707. resource_size_t size;
  708. u32 __iomem *ptr;
  709. u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
  710. };
  711. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  712. phys_addr_t *aperture_base,
  713. size_t *aperture_size,
  714. size_t *start_offset);
  715. /*
  716. * IRQS.
  717. */
  718. struct amdgpu_flip_work {
  719. struct work_struct flip_work;
  720. struct work_struct unpin_work;
  721. struct amdgpu_device *adev;
  722. int crtc_id;
  723. uint64_t base;
  724. struct drm_pending_vblank_event *event;
  725. struct amdgpu_bo *old_rbo;
  726. struct fence *fence;
  727. };
  728. /*
  729. * CP & rings.
  730. */
  731. struct amdgpu_ib {
  732. struct amdgpu_sa_bo *sa_bo;
  733. uint32_t length_dw;
  734. uint64_t gpu_addr;
  735. uint32_t *ptr;
  736. struct amdgpu_ring *ring;
  737. struct amdgpu_fence *fence;
  738. struct amdgpu_user_fence *user;
  739. struct amdgpu_vm *vm;
  740. struct amdgpu_ctx *ctx;
  741. struct amdgpu_sync sync;
  742. uint32_t gds_base, gds_size;
  743. uint32_t gws_base, gws_size;
  744. uint32_t oa_base, oa_size;
  745. uint32_t flags;
  746. };
  747. enum amdgpu_ring_type {
  748. AMDGPU_RING_TYPE_GFX,
  749. AMDGPU_RING_TYPE_COMPUTE,
  750. AMDGPU_RING_TYPE_SDMA,
  751. AMDGPU_RING_TYPE_UVD,
  752. AMDGPU_RING_TYPE_VCE
  753. };
  754. struct amdgpu_ring {
  755. struct amdgpu_device *adev;
  756. const struct amdgpu_ring_funcs *funcs;
  757. struct amdgpu_fence_driver fence_drv;
  758. struct mutex *ring_lock;
  759. struct amdgpu_bo *ring_obj;
  760. volatile uint32_t *ring;
  761. unsigned rptr_offs;
  762. u64 next_rptr_gpu_addr;
  763. volatile u32 *next_rptr_cpu_addr;
  764. unsigned wptr;
  765. unsigned wptr_old;
  766. unsigned ring_size;
  767. unsigned ring_free_dw;
  768. int count_dw;
  769. atomic_t last_rptr;
  770. atomic64_t last_activity;
  771. uint64_t gpu_addr;
  772. uint32_t align_mask;
  773. uint32_t ptr_mask;
  774. bool ready;
  775. u32 nop;
  776. u32 idx;
  777. u64 last_semaphore_signal_addr;
  778. u64 last_semaphore_wait_addr;
  779. u32 me;
  780. u32 pipe;
  781. u32 queue;
  782. struct amdgpu_bo *mqd_obj;
  783. u32 doorbell_index;
  784. bool use_doorbell;
  785. unsigned wptr_offs;
  786. unsigned next_rptr_offs;
  787. unsigned fence_offs;
  788. struct amdgpu_ctx *current_ctx;
  789. enum amdgpu_ring_type type;
  790. char name[16];
  791. };
  792. /*
  793. * VM
  794. */
  795. /* maximum number of VMIDs */
  796. #define AMDGPU_NUM_VM 16
  797. /* number of entries in page table */
  798. #define AMDGPU_VM_PTE_COUNT (1 << amdgpu_vm_block_size)
  799. /* PTBs (Page Table Blocks) need to be aligned to 32K */
  800. #define AMDGPU_VM_PTB_ALIGN_SIZE 32768
  801. #define AMDGPU_VM_PTB_ALIGN_MASK (AMDGPU_VM_PTB_ALIGN_SIZE - 1)
  802. #define AMDGPU_VM_PTB_ALIGN(a) (((a) + AMDGPU_VM_PTB_ALIGN_MASK) & ~AMDGPU_VM_PTB_ALIGN_MASK)
  803. #define AMDGPU_PTE_VALID (1 << 0)
  804. #define AMDGPU_PTE_SYSTEM (1 << 1)
  805. #define AMDGPU_PTE_SNOOPED (1 << 2)
  806. /* VI only */
  807. #define AMDGPU_PTE_EXECUTABLE (1 << 4)
  808. #define AMDGPU_PTE_READABLE (1 << 5)
  809. #define AMDGPU_PTE_WRITEABLE (1 << 6)
  810. /* PTE (Page Table Entry) fragment field for different page sizes */
  811. #define AMDGPU_PTE_FRAG_4KB (0 << 7)
  812. #define AMDGPU_PTE_FRAG_64KB (4 << 7)
  813. #define AMDGPU_LOG2_PAGES_PER_FRAG 4
  814. struct amdgpu_vm_pt {
  815. struct amdgpu_bo *bo;
  816. uint64_t addr;
  817. };
  818. struct amdgpu_vm_id {
  819. unsigned id;
  820. uint64_t pd_gpu_addr;
  821. /* last flushed PD/PT update */
  822. struct amdgpu_fence *flushed_updates;
  823. /* last use of vmid */
  824. struct amdgpu_fence *last_id_use;
  825. };
  826. struct amdgpu_vm {
  827. struct mutex mutex;
  828. struct rb_root va;
  829. /* protecting invalidated and freed */
  830. spinlock_t status_lock;
  831. /* BOs moved, but not yet updated in the PT */
  832. struct list_head invalidated;
  833. /* BOs freed, but not yet updated in the PT */
  834. struct list_head freed;
  835. /* contains the page directory */
  836. struct amdgpu_bo *page_directory;
  837. unsigned max_pde_used;
  838. /* array of page tables, one for each page directory entry */
  839. struct amdgpu_vm_pt *page_tables;
  840. /* for id and flush management per ring */
  841. struct amdgpu_vm_id ids[AMDGPU_MAX_RINGS];
  842. };
  843. struct amdgpu_vm_manager {
  844. struct amdgpu_fence *active[AMDGPU_NUM_VM];
  845. uint32_t max_pfn;
  846. /* number of VMIDs */
  847. unsigned nvm;
  848. /* vram base address for page table entry */
  849. u64 vram_base_offset;
  850. /* is vm enabled? */
  851. bool enabled;
  852. /* for hw to save the PD addr on suspend/resume */
  853. uint32_t saved_table_addr[AMDGPU_NUM_VM];
  854. /* vm pte handling */
  855. const struct amdgpu_vm_pte_funcs *vm_pte_funcs;
  856. struct amdgpu_ring *vm_pte_funcs_ring;
  857. };
  858. /*
  859. * context related structures
  860. */
  861. struct amdgpu_ctx_state {
  862. uint64_t flags;
  863. uint32_t hangs;
  864. };
  865. struct amdgpu_ctx {
  866. /* call kref_get()before CS start and kref_put() after CS fence signaled */
  867. struct kref refcount;
  868. struct amdgpu_fpriv *fpriv;
  869. struct amdgpu_ctx_state state;
  870. uint32_t id;
  871. unsigned reset_counter;
  872. };
  873. struct amdgpu_ctx_mgr {
  874. struct amdgpu_device *adev;
  875. struct idr ctx_handles;
  876. /* lock for IDR system */
  877. struct mutex lock;
  878. };
  879. /*
  880. * file private structure
  881. */
  882. struct amdgpu_fpriv {
  883. struct amdgpu_vm vm;
  884. struct mutex bo_list_lock;
  885. struct idr bo_list_handles;
  886. struct amdgpu_ctx_mgr ctx_mgr;
  887. };
  888. /*
  889. * residency list
  890. */
  891. struct amdgpu_bo_list {
  892. struct mutex lock;
  893. struct amdgpu_bo *gds_obj;
  894. struct amdgpu_bo *gws_obj;
  895. struct amdgpu_bo *oa_obj;
  896. bool has_userptr;
  897. unsigned num_entries;
  898. struct amdgpu_bo_list_entry *array;
  899. };
  900. struct amdgpu_bo_list *
  901. amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
  902. void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
  903. void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
  904. /*
  905. * GFX stuff
  906. */
  907. #include "clearstate_defs.h"
  908. struct amdgpu_rlc {
  909. /* for power gating */
  910. struct amdgpu_bo *save_restore_obj;
  911. uint64_t save_restore_gpu_addr;
  912. volatile uint32_t *sr_ptr;
  913. const u32 *reg_list;
  914. u32 reg_list_size;
  915. /* for clear state */
  916. struct amdgpu_bo *clear_state_obj;
  917. uint64_t clear_state_gpu_addr;
  918. volatile uint32_t *cs_ptr;
  919. const struct cs_section_def *cs_data;
  920. u32 clear_state_size;
  921. /* for cp tables */
  922. struct amdgpu_bo *cp_table_obj;
  923. uint64_t cp_table_gpu_addr;
  924. volatile uint32_t *cp_table_ptr;
  925. u32 cp_table_size;
  926. };
  927. struct amdgpu_mec {
  928. struct amdgpu_bo *hpd_eop_obj;
  929. u64 hpd_eop_gpu_addr;
  930. u32 num_pipe;
  931. u32 num_mec;
  932. u32 num_queue;
  933. };
  934. /*
  935. * GPU scratch registers structures, functions & helpers
  936. */
  937. struct amdgpu_scratch {
  938. unsigned num_reg;
  939. uint32_t reg_base;
  940. bool free[32];
  941. uint32_t reg[32];
  942. };
  943. /*
  944. * GFX configurations
  945. */
  946. struct amdgpu_gca_config {
  947. unsigned max_shader_engines;
  948. unsigned max_tile_pipes;
  949. unsigned max_cu_per_sh;
  950. unsigned max_sh_per_se;
  951. unsigned max_backends_per_se;
  952. unsigned max_texture_channel_caches;
  953. unsigned max_gprs;
  954. unsigned max_gs_threads;
  955. unsigned max_hw_contexts;
  956. unsigned sc_prim_fifo_size_frontend;
  957. unsigned sc_prim_fifo_size_backend;
  958. unsigned sc_hiz_tile_fifo_size;
  959. unsigned sc_earlyz_tile_fifo_size;
  960. unsigned num_tile_pipes;
  961. unsigned backend_enable_mask;
  962. unsigned mem_max_burst_length_bytes;
  963. unsigned mem_row_size_in_kb;
  964. unsigned shader_engine_tile_size;
  965. unsigned num_gpus;
  966. unsigned multi_gpu_tile_size;
  967. unsigned mc_arb_ramcfg;
  968. unsigned gb_addr_config;
  969. uint32_t tile_mode_array[32];
  970. uint32_t macrotile_mode_array[16];
  971. };
  972. struct amdgpu_gfx {
  973. struct mutex gpu_clock_mutex;
  974. struct amdgpu_gca_config config;
  975. struct amdgpu_rlc rlc;
  976. struct amdgpu_mec mec;
  977. struct amdgpu_scratch scratch;
  978. const struct firmware *me_fw; /* ME firmware */
  979. uint32_t me_fw_version;
  980. const struct firmware *pfp_fw; /* PFP firmware */
  981. uint32_t pfp_fw_version;
  982. const struct firmware *ce_fw; /* CE firmware */
  983. uint32_t ce_fw_version;
  984. const struct firmware *rlc_fw; /* RLC firmware */
  985. uint32_t rlc_fw_version;
  986. const struct firmware *mec_fw; /* MEC firmware */
  987. uint32_t mec_fw_version;
  988. const struct firmware *mec2_fw; /* MEC2 firmware */
  989. uint32_t mec2_fw_version;
  990. struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
  991. unsigned num_gfx_rings;
  992. struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
  993. unsigned num_compute_rings;
  994. struct amdgpu_irq_src eop_irq;
  995. struct amdgpu_irq_src priv_reg_irq;
  996. struct amdgpu_irq_src priv_inst_irq;
  997. /* gfx status */
  998. uint32_t gfx_current_status;
  999. /* sync signal for const engine */
  1000. unsigned ce_sync_offs;
  1001. };
  1002. int amdgpu_ib_get(struct amdgpu_ring *ring, struct amdgpu_vm *vm,
  1003. unsigned size, struct amdgpu_ib *ib);
  1004. void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib);
  1005. int amdgpu_ib_schedule(struct amdgpu_device *adev, unsigned num_ibs,
  1006. struct amdgpu_ib *ib, void *owner);
  1007. int amdgpu_ib_pool_init(struct amdgpu_device *adev);
  1008. void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
  1009. int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
  1010. /* Ring access between begin & end cannot sleep */
  1011. void amdgpu_ring_free_size(struct amdgpu_ring *ring);
  1012. int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw);
  1013. int amdgpu_ring_lock(struct amdgpu_ring *ring, unsigned ndw);
  1014. void amdgpu_ring_commit(struct amdgpu_ring *ring);
  1015. void amdgpu_ring_unlock_commit(struct amdgpu_ring *ring);
  1016. void amdgpu_ring_undo(struct amdgpu_ring *ring);
  1017. void amdgpu_ring_unlock_undo(struct amdgpu_ring *ring);
  1018. void amdgpu_ring_lockup_update(struct amdgpu_ring *ring);
  1019. bool amdgpu_ring_test_lockup(struct amdgpu_ring *ring);
  1020. unsigned amdgpu_ring_backup(struct amdgpu_ring *ring,
  1021. uint32_t **data);
  1022. int amdgpu_ring_restore(struct amdgpu_ring *ring,
  1023. unsigned size, uint32_t *data);
  1024. int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
  1025. unsigned ring_size, u32 nop, u32 align_mask,
  1026. struct amdgpu_irq_src *irq_src, unsigned irq_type,
  1027. enum amdgpu_ring_type ring_type);
  1028. void amdgpu_ring_fini(struct amdgpu_ring *ring);
  1029. /*
  1030. * CS.
  1031. */
  1032. struct amdgpu_cs_chunk {
  1033. uint32_t chunk_id;
  1034. uint32_t length_dw;
  1035. uint32_t *kdata;
  1036. void __user *user_ptr;
  1037. };
  1038. struct amdgpu_cs_parser {
  1039. struct amdgpu_device *adev;
  1040. struct drm_file *filp;
  1041. struct amdgpu_ctx *ctx;
  1042. struct amdgpu_bo_list *bo_list;
  1043. /* chunks */
  1044. unsigned nchunks;
  1045. struct amdgpu_cs_chunk *chunks;
  1046. /* relocations */
  1047. struct amdgpu_bo_list_entry *vm_bos;
  1048. struct amdgpu_bo_list_entry *ib_bos;
  1049. struct list_head validated;
  1050. struct amdgpu_ib *ibs;
  1051. uint32_t num_ibs;
  1052. struct ww_acquire_ctx ticket;
  1053. /* user fence */
  1054. struct amdgpu_user_fence uf;
  1055. };
  1056. static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p, uint32_t ib_idx, int idx)
  1057. {
  1058. return p->ibs[ib_idx].ptr[idx];
  1059. }
  1060. /*
  1061. * Writeback
  1062. */
  1063. #define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
  1064. struct amdgpu_wb {
  1065. struct amdgpu_bo *wb_obj;
  1066. volatile uint32_t *wb;
  1067. uint64_t gpu_addr;
  1068. u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
  1069. unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
  1070. };
  1071. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
  1072. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
  1073. /**
  1074. * struct amdgpu_pm - power management datas
  1075. * It keeps track of various data needed to take powermanagement decision.
  1076. */
  1077. enum amdgpu_pm_state_type {
  1078. /* not used for dpm */
  1079. POWER_STATE_TYPE_DEFAULT,
  1080. POWER_STATE_TYPE_POWERSAVE,
  1081. /* user selectable states */
  1082. POWER_STATE_TYPE_BATTERY,
  1083. POWER_STATE_TYPE_BALANCED,
  1084. POWER_STATE_TYPE_PERFORMANCE,
  1085. /* internal states */
  1086. POWER_STATE_TYPE_INTERNAL_UVD,
  1087. POWER_STATE_TYPE_INTERNAL_UVD_SD,
  1088. POWER_STATE_TYPE_INTERNAL_UVD_HD,
  1089. POWER_STATE_TYPE_INTERNAL_UVD_HD2,
  1090. POWER_STATE_TYPE_INTERNAL_UVD_MVC,
  1091. POWER_STATE_TYPE_INTERNAL_BOOT,
  1092. POWER_STATE_TYPE_INTERNAL_THERMAL,
  1093. POWER_STATE_TYPE_INTERNAL_ACPI,
  1094. POWER_STATE_TYPE_INTERNAL_ULV,
  1095. POWER_STATE_TYPE_INTERNAL_3DPERF,
  1096. };
  1097. enum amdgpu_int_thermal_type {
  1098. THERMAL_TYPE_NONE,
  1099. THERMAL_TYPE_EXTERNAL,
  1100. THERMAL_TYPE_EXTERNAL_GPIO,
  1101. THERMAL_TYPE_RV6XX,
  1102. THERMAL_TYPE_RV770,
  1103. THERMAL_TYPE_ADT7473_WITH_INTERNAL,
  1104. THERMAL_TYPE_EVERGREEN,
  1105. THERMAL_TYPE_SUMO,
  1106. THERMAL_TYPE_NI,
  1107. THERMAL_TYPE_SI,
  1108. THERMAL_TYPE_EMC2103_WITH_INTERNAL,
  1109. THERMAL_TYPE_CI,
  1110. THERMAL_TYPE_KV,
  1111. };
  1112. enum amdgpu_dpm_auto_throttle_src {
  1113. AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL,
  1114. AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL
  1115. };
  1116. enum amdgpu_dpm_event_src {
  1117. AMDGPU_DPM_EVENT_SRC_ANALOG = 0,
  1118. AMDGPU_DPM_EVENT_SRC_EXTERNAL = 1,
  1119. AMDGPU_DPM_EVENT_SRC_DIGITAL = 2,
  1120. AMDGPU_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
  1121. AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
  1122. };
  1123. #define AMDGPU_MAX_VCE_LEVELS 6
  1124. enum amdgpu_vce_level {
  1125. AMDGPU_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
  1126. AMDGPU_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
  1127. AMDGPU_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
  1128. AMDGPU_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
  1129. AMDGPU_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
  1130. AMDGPU_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
  1131. };
  1132. struct amdgpu_ps {
  1133. u32 caps; /* vbios flags */
  1134. u32 class; /* vbios flags */
  1135. u32 class2; /* vbios flags */
  1136. /* UVD clocks */
  1137. u32 vclk;
  1138. u32 dclk;
  1139. /* VCE clocks */
  1140. u32 evclk;
  1141. u32 ecclk;
  1142. bool vce_active;
  1143. enum amdgpu_vce_level vce_level;
  1144. /* asic priv */
  1145. void *ps_priv;
  1146. };
  1147. struct amdgpu_dpm_thermal {
  1148. /* thermal interrupt work */
  1149. struct work_struct work;
  1150. /* low temperature threshold */
  1151. int min_temp;
  1152. /* high temperature threshold */
  1153. int max_temp;
  1154. /* was last interrupt low to high or high to low */
  1155. bool high_to_low;
  1156. /* interrupt source */
  1157. struct amdgpu_irq_src irq;
  1158. };
  1159. enum amdgpu_clk_action
  1160. {
  1161. AMDGPU_SCLK_UP = 1,
  1162. AMDGPU_SCLK_DOWN
  1163. };
  1164. struct amdgpu_blacklist_clocks
  1165. {
  1166. u32 sclk;
  1167. u32 mclk;
  1168. enum amdgpu_clk_action action;
  1169. };
  1170. struct amdgpu_clock_and_voltage_limits {
  1171. u32 sclk;
  1172. u32 mclk;
  1173. u16 vddc;
  1174. u16 vddci;
  1175. };
  1176. struct amdgpu_clock_array {
  1177. u32 count;
  1178. u32 *values;
  1179. };
  1180. struct amdgpu_clock_voltage_dependency_entry {
  1181. u32 clk;
  1182. u16 v;
  1183. };
  1184. struct amdgpu_clock_voltage_dependency_table {
  1185. u32 count;
  1186. struct amdgpu_clock_voltage_dependency_entry *entries;
  1187. };
  1188. union amdgpu_cac_leakage_entry {
  1189. struct {
  1190. u16 vddc;
  1191. u32 leakage;
  1192. };
  1193. struct {
  1194. u16 vddc1;
  1195. u16 vddc2;
  1196. u16 vddc3;
  1197. };
  1198. };
  1199. struct amdgpu_cac_leakage_table {
  1200. u32 count;
  1201. union amdgpu_cac_leakage_entry *entries;
  1202. };
  1203. struct amdgpu_phase_shedding_limits_entry {
  1204. u16 voltage;
  1205. u32 sclk;
  1206. u32 mclk;
  1207. };
  1208. struct amdgpu_phase_shedding_limits_table {
  1209. u32 count;
  1210. struct amdgpu_phase_shedding_limits_entry *entries;
  1211. };
  1212. struct amdgpu_uvd_clock_voltage_dependency_entry {
  1213. u32 vclk;
  1214. u32 dclk;
  1215. u16 v;
  1216. };
  1217. struct amdgpu_uvd_clock_voltage_dependency_table {
  1218. u8 count;
  1219. struct amdgpu_uvd_clock_voltage_dependency_entry *entries;
  1220. };
  1221. struct amdgpu_vce_clock_voltage_dependency_entry {
  1222. u32 ecclk;
  1223. u32 evclk;
  1224. u16 v;
  1225. };
  1226. struct amdgpu_vce_clock_voltage_dependency_table {
  1227. u8 count;
  1228. struct amdgpu_vce_clock_voltage_dependency_entry *entries;
  1229. };
  1230. struct amdgpu_ppm_table {
  1231. u8 ppm_design;
  1232. u16 cpu_core_number;
  1233. u32 platform_tdp;
  1234. u32 small_ac_platform_tdp;
  1235. u32 platform_tdc;
  1236. u32 small_ac_platform_tdc;
  1237. u32 apu_tdp;
  1238. u32 dgpu_tdp;
  1239. u32 dgpu_ulv_power;
  1240. u32 tj_max;
  1241. };
  1242. struct amdgpu_cac_tdp_table {
  1243. u16 tdp;
  1244. u16 configurable_tdp;
  1245. u16 tdc;
  1246. u16 battery_power_limit;
  1247. u16 small_power_limit;
  1248. u16 low_cac_leakage;
  1249. u16 high_cac_leakage;
  1250. u16 maximum_power_delivery_limit;
  1251. };
  1252. struct amdgpu_dpm_dynamic_state {
  1253. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_sclk;
  1254. struct amdgpu_clock_voltage_dependency_table vddci_dependency_on_mclk;
  1255. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_mclk;
  1256. struct amdgpu_clock_voltage_dependency_table mvdd_dependency_on_mclk;
  1257. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_dispclk;
  1258. struct amdgpu_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
  1259. struct amdgpu_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
  1260. struct amdgpu_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
  1261. struct amdgpu_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
  1262. struct amdgpu_clock_voltage_dependency_table vddgfx_dependency_on_sclk;
  1263. struct amdgpu_clock_array valid_sclk_values;
  1264. struct amdgpu_clock_array valid_mclk_values;
  1265. struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_dc;
  1266. struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_ac;
  1267. u32 mclk_sclk_ratio;
  1268. u32 sclk_mclk_delta;
  1269. u16 vddc_vddci_delta;
  1270. u16 min_vddc_for_pcie_gen2;
  1271. struct amdgpu_cac_leakage_table cac_leakage_table;
  1272. struct amdgpu_phase_shedding_limits_table phase_shedding_limits_table;
  1273. struct amdgpu_ppm_table *ppm_table;
  1274. struct amdgpu_cac_tdp_table *cac_tdp_table;
  1275. };
  1276. struct amdgpu_dpm_fan {
  1277. u16 t_min;
  1278. u16 t_med;
  1279. u16 t_high;
  1280. u16 pwm_min;
  1281. u16 pwm_med;
  1282. u16 pwm_high;
  1283. u8 t_hyst;
  1284. u32 cycle_delay;
  1285. u16 t_max;
  1286. u8 control_mode;
  1287. u16 default_max_fan_pwm;
  1288. u16 default_fan_output_sensitivity;
  1289. u16 fan_output_sensitivity;
  1290. bool ucode_fan_control;
  1291. };
  1292. enum amdgpu_pcie_gen {
  1293. AMDGPU_PCIE_GEN1 = 0,
  1294. AMDGPU_PCIE_GEN2 = 1,
  1295. AMDGPU_PCIE_GEN3 = 2,
  1296. AMDGPU_PCIE_GEN_INVALID = 0xffff
  1297. };
  1298. enum amdgpu_dpm_forced_level {
  1299. AMDGPU_DPM_FORCED_LEVEL_AUTO = 0,
  1300. AMDGPU_DPM_FORCED_LEVEL_LOW = 1,
  1301. AMDGPU_DPM_FORCED_LEVEL_HIGH = 2,
  1302. };
  1303. struct amdgpu_vce_state {
  1304. /* vce clocks */
  1305. u32 evclk;
  1306. u32 ecclk;
  1307. /* gpu clocks */
  1308. u32 sclk;
  1309. u32 mclk;
  1310. u8 clk_idx;
  1311. u8 pstate;
  1312. };
  1313. struct amdgpu_dpm_funcs {
  1314. int (*get_temperature)(struct amdgpu_device *adev);
  1315. int (*pre_set_power_state)(struct amdgpu_device *adev);
  1316. int (*set_power_state)(struct amdgpu_device *adev);
  1317. void (*post_set_power_state)(struct amdgpu_device *adev);
  1318. void (*display_configuration_changed)(struct amdgpu_device *adev);
  1319. u32 (*get_sclk)(struct amdgpu_device *adev, bool low);
  1320. u32 (*get_mclk)(struct amdgpu_device *adev, bool low);
  1321. void (*print_power_state)(struct amdgpu_device *adev, struct amdgpu_ps *ps);
  1322. void (*debugfs_print_current_performance_level)(struct amdgpu_device *adev, struct seq_file *m);
  1323. int (*force_performance_level)(struct amdgpu_device *adev, enum amdgpu_dpm_forced_level level);
  1324. bool (*vblank_too_short)(struct amdgpu_device *adev);
  1325. void (*powergate_uvd)(struct amdgpu_device *adev, bool gate);
  1326. void (*enable_bapm)(struct amdgpu_device *adev, bool enable);
  1327. void (*set_fan_control_mode)(struct amdgpu_device *adev, u32 mode);
  1328. u32 (*get_fan_control_mode)(struct amdgpu_device *adev);
  1329. int (*set_fan_speed_percent)(struct amdgpu_device *adev, u32 speed);
  1330. int (*get_fan_speed_percent)(struct amdgpu_device *adev, u32 *speed);
  1331. };
  1332. struct amdgpu_dpm {
  1333. struct amdgpu_ps *ps;
  1334. /* number of valid power states */
  1335. int num_ps;
  1336. /* current power state that is active */
  1337. struct amdgpu_ps *current_ps;
  1338. /* requested power state */
  1339. struct amdgpu_ps *requested_ps;
  1340. /* boot up power state */
  1341. struct amdgpu_ps *boot_ps;
  1342. /* default uvd power state */
  1343. struct amdgpu_ps *uvd_ps;
  1344. /* vce requirements */
  1345. struct amdgpu_vce_state vce_states[AMDGPU_MAX_VCE_LEVELS];
  1346. enum amdgpu_vce_level vce_level;
  1347. enum amdgpu_pm_state_type state;
  1348. enum amdgpu_pm_state_type user_state;
  1349. u32 platform_caps;
  1350. u32 voltage_response_time;
  1351. u32 backbias_response_time;
  1352. void *priv;
  1353. u32 new_active_crtcs;
  1354. int new_active_crtc_count;
  1355. u32 current_active_crtcs;
  1356. int current_active_crtc_count;
  1357. struct amdgpu_dpm_dynamic_state dyn_state;
  1358. struct amdgpu_dpm_fan fan;
  1359. u32 tdp_limit;
  1360. u32 near_tdp_limit;
  1361. u32 near_tdp_limit_adjusted;
  1362. u32 sq_ramping_threshold;
  1363. u32 cac_leakage;
  1364. u16 tdp_od_limit;
  1365. u32 tdp_adjustment;
  1366. u16 load_line_slope;
  1367. bool power_control;
  1368. bool ac_power;
  1369. /* special states active */
  1370. bool thermal_active;
  1371. bool uvd_active;
  1372. bool vce_active;
  1373. /* thermal handling */
  1374. struct amdgpu_dpm_thermal thermal;
  1375. /* forced levels */
  1376. enum amdgpu_dpm_forced_level forced_level;
  1377. };
  1378. struct amdgpu_pm {
  1379. struct mutex mutex;
  1380. /* write locked while reprogramming mclk */
  1381. struct rw_semaphore mclk_lock;
  1382. u32 current_sclk;
  1383. u32 current_mclk;
  1384. u32 default_sclk;
  1385. u32 default_mclk;
  1386. struct amdgpu_i2c_chan *i2c_bus;
  1387. /* internal thermal controller on rv6xx+ */
  1388. enum amdgpu_int_thermal_type int_thermal_type;
  1389. struct device *int_hwmon_dev;
  1390. /* fan control parameters */
  1391. bool no_fan;
  1392. u8 fan_pulses_per_revolution;
  1393. u8 fan_min_rpm;
  1394. u8 fan_max_rpm;
  1395. /* dpm */
  1396. bool dpm_enabled;
  1397. struct amdgpu_dpm dpm;
  1398. const struct firmware *fw; /* SMC firmware */
  1399. uint32_t fw_version;
  1400. const struct amdgpu_dpm_funcs *funcs;
  1401. };
  1402. /*
  1403. * UVD
  1404. */
  1405. #define AMDGPU_MAX_UVD_HANDLES 10
  1406. #define AMDGPU_UVD_STACK_SIZE (1024*1024)
  1407. #define AMDGPU_UVD_HEAP_SIZE (1024*1024)
  1408. #define AMDGPU_UVD_FIRMWARE_OFFSET 256
  1409. struct amdgpu_uvd {
  1410. struct amdgpu_bo *vcpu_bo;
  1411. void *cpu_addr;
  1412. uint64_t gpu_addr;
  1413. void *saved_bo;
  1414. atomic_t handles[AMDGPU_MAX_UVD_HANDLES];
  1415. struct drm_file *filp[AMDGPU_MAX_UVD_HANDLES];
  1416. struct delayed_work idle_work;
  1417. const struct firmware *fw; /* UVD firmware */
  1418. struct amdgpu_ring ring;
  1419. struct amdgpu_irq_src irq;
  1420. bool address_64_bit;
  1421. };
  1422. /*
  1423. * VCE
  1424. */
  1425. #define AMDGPU_MAX_VCE_HANDLES 16
  1426. #define AMDGPU_VCE_FIRMWARE_OFFSET 256
  1427. struct amdgpu_vce {
  1428. struct amdgpu_bo *vcpu_bo;
  1429. uint64_t gpu_addr;
  1430. unsigned fw_version;
  1431. unsigned fb_version;
  1432. atomic_t handles[AMDGPU_MAX_VCE_HANDLES];
  1433. struct drm_file *filp[AMDGPU_MAX_VCE_HANDLES];
  1434. struct delayed_work idle_work;
  1435. const struct firmware *fw; /* VCE firmware */
  1436. struct amdgpu_ring ring[AMDGPU_MAX_VCE_RINGS];
  1437. struct amdgpu_irq_src irq;
  1438. };
  1439. /*
  1440. * SDMA
  1441. */
  1442. struct amdgpu_sdma {
  1443. /* SDMA firmware */
  1444. const struct firmware *fw;
  1445. uint32_t fw_version;
  1446. struct amdgpu_ring ring;
  1447. };
  1448. /*
  1449. * Firmware
  1450. */
  1451. struct amdgpu_firmware {
  1452. struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
  1453. bool smu_load;
  1454. struct amdgpu_bo *fw_buf;
  1455. unsigned int fw_size;
  1456. };
  1457. /*
  1458. * Benchmarking
  1459. */
  1460. void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
  1461. /*
  1462. * Testing
  1463. */
  1464. void amdgpu_test_moves(struct amdgpu_device *adev);
  1465. void amdgpu_test_ring_sync(struct amdgpu_device *adev,
  1466. struct amdgpu_ring *cpA,
  1467. struct amdgpu_ring *cpB);
  1468. void amdgpu_test_syncing(struct amdgpu_device *adev);
  1469. /*
  1470. * MMU Notifier
  1471. */
  1472. #if defined(CONFIG_MMU_NOTIFIER)
  1473. int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
  1474. void amdgpu_mn_unregister(struct amdgpu_bo *bo);
  1475. #else
  1476. static int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
  1477. {
  1478. return -ENODEV;
  1479. }
  1480. static void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
  1481. #endif
  1482. /*
  1483. * Debugfs
  1484. */
  1485. struct amdgpu_debugfs {
  1486. struct drm_info_list *files;
  1487. unsigned num_files;
  1488. };
  1489. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  1490. struct drm_info_list *files,
  1491. unsigned nfiles);
  1492. int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
  1493. #if defined(CONFIG_DEBUG_FS)
  1494. int amdgpu_debugfs_init(struct drm_minor *minor);
  1495. void amdgpu_debugfs_cleanup(struct drm_minor *minor);
  1496. #endif
  1497. /*
  1498. * amdgpu smumgr functions
  1499. */
  1500. struct amdgpu_smumgr_funcs {
  1501. int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
  1502. int (*request_smu_load_fw)(struct amdgpu_device *adev);
  1503. int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
  1504. };
  1505. /*
  1506. * amdgpu smumgr
  1507. */
  1508. struct amdgpu_smumgr {
  1509. struct amdgpu_bo *toc_buf;
  1510. struct amdgpu_bo *smu_buf;
  1511. /* asic priv smu data */
  1512. void *priv;
  1513. spinlock_t smu_lock;
  1514. /* smumgr functions */
  1515. const struct amdgpu_smumgr_funcs *smumgr_funcs;
  1516. /* ucode loading complete flag */
  1517. uint32_t fw_flags;
  1518. };
  1519. /*
  1520. * ASIC specific register table accessible by UMD
  1521. */
  1522. struct amdgpu_allowed_register_entry {
  1523. uint32_t reg_offset;
  1524. bool untouched;
  1525. bool grbm_indexed;
  1526. };
  1527. struct amdgpu_cu_info {
  1528. uint32_t number; /* total active CU number */
  1529. uint32_t ao_cu_mask;
  1530. uint32_t bitmap[4][4];
  1531. };
  1532. /*
  1533. * ASIC specific functions.
  1534. */
  1535. struct amdgpu_asic_funcs {
  1536. bool (*read_disabled_bios)(struct amdgpu_device *adev);
  1537. int (*read_register)(struct amdgpu_device *adev, u32 se_num,
  1538. u32 sh_num, u32 reg_offset, u32 *value);
  1539. void (*set_vga_state)(struct amdgpu_device *adev, bool state);
  1540. int (*reset)(struct amdgpu_device *adev);
  1541. /* wait for mc_idle */
  1542. int (*wait_for_mc_idle)(struct amdgpu_device *adev);
  1543. /* get the reference clock */
  1544. u32 (*get_xclk)(struct amdgpu_device *adev);
  1545. /* get the gpu clock counter */
  1546. uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
  1547. int (*get_cu_info)(struct amdgpu_device *adev, struct amdgpu_cu_info *info);
  1548. /* MM block clocks */
  1549. int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
  1550. int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
  1551. };
  1552. /*
  1553. * IOCTL.
  1554. */
  1555. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  1556. struct drm_file *filp);
  1557. int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
  1558. struct drm_file *filp);
  1559. int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
  1560. struct drm_file *filp);
  1561. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  1562. struct drm_file *filp);
  1563. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1564. struct drm_file *filp);
  1565. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  1566. struct drm_file *filp);
  1567. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  1568. struct drm_file *filp);
  1569. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  1570. struct drm_file *filp);
  1571. int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1572. int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1573. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  1574. struct drm_file *filp);
  1575. /* VRAM scratch page for HDP bug, default vram page */
  1576. struct amdgpu_vram_scratch {
  1577. struct amdgpu_bo *robj;
  1578. volatile uint32_t *ptr;
  1579. u64 gpu_addr;
  1580. };
  1581. /*
  1582. * ACPI
  1583. */
  1584. struct amdgpu_atif_notification_cfg {
  1585. bool enabled;
  1586. int command_code;
  1587. };
  1588. struct amdgpu_atif_notifications {
  1589. bool display_switch;
  1590. bool expansion_mode_change;
  1591. bool thermal_state;
  1592. bool forced_power_state;
  1593. bool system_power_state;
  1594. bool display_conf_change;
  1595. bool px_gfx_switch;
  1596. bool brightness_change;
  1597. bool dgpu_display_event;
  1598. };
  1599. struct amdgpu_atif_functions {
  1600. bool system_params;
  1601. bool sbios_requests;
  1602. bool select_active_disp;
  1603. bool lid_state;
  1604. bool get_tv_standard;
  1605. bool set_tv_standard;
  1606. bool get_panel_expansion_mode;
  1607. bool set_panel_expansion_mode;
  1608. bool temperature_change;
  1609. bool graphics_device_types;
  1610. };
  1611. struct amdgpu_atif {
  1612. struct amdgpu_atif_notifications notifications;
  1613. struct amdgpu_atif_functions functions;
  1614. struct amdgpu_atif_notification_cfg notification_cfg;
  1615. struct amdgpu_encoder *encoder_for_bl;
  1616. };
  1617. struct amdgpu_atcs_functions {
  1618. bool get_ext_state;
  1619. bool pcie_perf_req;
  1620. bool pcie_dev_rdy;
  1621. bool pcie_bus_width;
  1622. };
  1623. struct amdgpu_atcs {
  1624. struct amdgpu_atcs_functions functions;
  1625. };
  1626. int amdgpu_ctx_alloc(struct amdgpu_device *adev,struct amdgpu_fpriv *fpriv,
  1627. uint32_t *id,uint32_t flags);
  1628. int amdgpu_ctx_free(struct amdgpu_device *adev, struct amdgpu_fpriv *fpriv,
  1629. uint32_t id);
  1630. void amdgpu_ctx_fini(struct amdgpu_fpriv *fpriv);
  1631. struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
  1632. int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
  1633. extern int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
  1634. struct drm_file *filp);
  1635. /*
  1636. * Core structure, functions and helpers.
  1637. */
  1638. typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
  1639. typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1640. typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1641. typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
  1642. struct amdgpu_device {
  1643. struct device *dev;
  1644. struct drm_device *ddev;
  1645. struct pci_dev *pdev;
  1646. struct rw_semaphore exclusive_lock;
  1647. /* ASIC */
  1648. enum amdgpu_asic_type asic_type;
  1649. uint32_t family;
  1650. uint32_t rev_id;
  1651. uint32_t external_rev_id;
  1652. unsigned long flags;
  1653. int usec_timeout;
  1654. const struct amdgpu_asic_funcs *asic_funcs;
  1655. bool shutdown;
  1656. bool suspend;
  1657. bool need_dma32;
  1658. bool accel_working;
  1659. bool needs_reset;
  1660. struct work_struct reset_work;
  1661. struct notifier_block acpi_nb;
  1662. struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
  1663. struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
  1664. unsigned debugfs_count;
  1665. #if defined(CONFIG_DEBUG_FS)
  1666. struct dentry *debugfs_regs;
  1667. #endif
  1668. struct amdgpu_atif atif;
  1669. struct amdgpu_atcs atcs;
  1670. struct mutex srbm_mutex;
  1671. /* GRBM index mutex. Protects concurrent access to GRBM index */
  1672. struct mutex grbm_idx_mutex;
  1673. struct dev_pm_domain vga_pm_domain;
  1674. bool have_disp_power_ref;
  1675. /* BIOS */
  1676. uint8_t *bios;
  1677. bool is_atom_bios;
  1678. uint16_t bios_header_start;
  1679. struct amdgpu_bo *stollen_vga_memory;
  1680. uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
  1681. /* Register/doorbell mmio */
  1682. resource_size_t rmmio_base;
  1683. resource_size_t rmmio_size;
  1684. void __iomem *rmmio;
  1685. /* protects concurrent MM_INDEX/DATA based register access */
  1686. spinlock_t mmio_idx_lock;
  1687. /* protects concurrent SMC based register access */
  1688. spinlock_t smc_idx_lock;
  1689. amdgpu_rreg_t smc_rreg;
  1690. amdgpu_wreg_t smc_wreg;
  1691. /* protects concurrent PCIE register access */
  1692. spinlock_t pcie_idx_lock;
  1693. amdgpu_rreg_t pcie_rreg;
  1694. amdgpu_wreg_t pcie_wreg;
  1695. /* protects concurrent UVD register access */
  1696. spinlock_t uvd_ctx_idx_lock;
  1697. amdgpu_rreg_t uvd_ctx_rreg;
  1698. amdgpu_wreg_t uvd_ctx_wreg;
  1699. /* protects concurrent DIDT register access */
  1700. spinlock_t didt_idx_lock;
  1701. amdgpu_rreg_t didt_rreg;
  1702. amdgpu_wreg_t didt_wreg;
  1703. /* protects concurrent ENDPOINT (audio) register access */
  1704. spinlock_t audio_endpt_idx_lock;
  1705. amdgpu_block_rreg_t audio_endpt_rreg;
  1706. amdgpu_block_wreg_t audio_endpt_wreg;
  1707. void __iomem *rio_mem;
  1708. resource_size_t rio_mem_size;
  1709. struct amdgpu_doorbell doorbell;
  1710. /* clock/pll info */
  1711. struct amdgpu_clock clock;
  1712. /* MC */
  1713. struct amdgpu_mc mc;
  1714. struct amdgpu_gart gart;
  1715. struct amdgpu_dummy_page dummy_page;
  1716. struct amdgpu_vm_manager vm_manager;
  1717. /* memory management */
  1718. struct amdgpu_mman mman;
  1719. struct amdgpu_gem gem;
  1720. struct amdgpu_vram_scratch vram_scratch;
  1721. struct amdgpu_wb wb;
  1722. atomic64_t vram_usage;
  1723. atomic64_t vram_vis_usage;
  1724. atomic64_t gtt_usage;
  1725. atomic64_t num_bytes_moved;
  1726. atomic_t gpu_reset_counter;
  1727. /* display */
  1728. struct amdgpu_mode_info mode_info;
  1729. struct work_struct hotplug_work;
  1730. struct amdgpu_irq_src crtc_irq;
  1731. struct amdgpu_irq_src pageflip_irq;
  1732. struct amdgpu_irq_src hpd_irq;
  1733. /* rings */
  1734. wait_queue_head_t fence_queue;
  1735. unsigned fence_context;
  1736. struct mutex ring_lock;
  1737. unsigned num_rings;
  1738. struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
  1739. bool ib_pool_ready;
  1740. struct amdgpu_sa_manager ring_tmp_bo;
  1741. /* interrupts */
  1742. struct amdgpu_irq irq;
  1743. /* dpm */
  1744. struct amdgpu_pm pm;
  1745. u32 cg_flags;
  1746. u32 pg_flags;
  1747. /* amdgpu smumgr */
  1748. struct amdgpu_smumgr smu;
  1749. /* gfx */
  1750. struct amdgpu_gfx gfx;
  1751. /* sdma */
  1752. struct amdgpu_sdma sdma[2];
  1753. struct amdgpu_irq_src sdma_trap_irq;
  1754. struct amdgpu_irq_src sdma_illegal_inst_irq;
  1755. /* uvd */
  1756. bool has_uvd;
  1757. struct amdgpu_uvd uvd;
  1758. /* vce */
  1759. struct amdgpu_vce vce;
  1760. /* firmwares */
  1761. struct amdgpu_firmware firmware;
  1762. /* GDS */
  1763. struct amdgpu_gds gds;
  1764. const struct amdgpu_ip_block_version *ip_blocks;
  1765. int num_ip_blocks;
  1766. bool *ip_block_enabled;
  1767. struct mutex mn_lock;
  1768. DECLARE_HASHTABLE(mn_hash, 7);
  1769. /* tracking pinned memory */
  1770. u64 vram_pin_size;
  1771. u64 gart_pin_size;
  1772. };
  1773. bool amdgpu_device_is_px(struct drm_device *dev);
  1774. int amdgpu_device_init(struct amdgpu_device *adev,
  1775. struct drm_device *ddev,
  1776. struct pci_dev *pdev,
  1777. uint32_t flags);
  1778. void amdgpu_device_fini(struct amdgpu_device *adev);
  1779. int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
  1780. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  1781. bool always_indirect);
  1782. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  1783. bool always_indirect);
  1784. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
  1785. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
  1786. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
  1787. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
  1788. /*
  1789. * Cast helper
  1790. */
  1791. extern const struct fence_ops amdgpu_fence_ops;
  1792. static inline struct amdgpu_fence *to_amdgpu_fence(struct fence *f)
  1793. {
  1794. struct amdgpu_fence *__f = container_of(f, struct amdgpu_fence, base);
  1795. if (__f->base.ops == &amdgpu_fence_ops)
  1796. return __f;
  1797. return NULL;
  1798. }
  1799. /*
  1800. * Registers read & write functions.
  1801. */
  1802. #define RREG32(reg) amdgpu_mm_rreg(adev, (reg), false)
  1803. #define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), true)
  1804. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), false))
  1805. #define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), false)
  1806. #define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), true)
  1807. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1808. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1809. #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
  1810. #define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
  1811. #define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
  1812. #define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
  1813. #define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
  1814. #define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
  1815. #define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
  1816. #define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
  1817. #define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
  1818. #define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
  1819. #define WREG32_P(reg, val, mask) \
  1820. do { \
  1821. uint32_t tmp_ = RREG32(reg); \
  1822. tmp_ &= (mask); \
  1823. tmp_ |= ((val) & ~(mask)); \
  1824. WREG32(reg, tmp_); \
  1825. } while (0)
  1826. #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
  1827. #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
  1828. #define WREG32_PLL_P(reg, val, mask) \
  1829. do { \
  1830. uint32_t tmp_ = RREG32_PLL(reg); \
  1831. tmp_ &= (mask); \
  1832. tmp_ |= ((val) & ~(mask)); \
  1833. WREG32_PLL(reg, tmp_); \
  1834. } while (0)
  1835. #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
  1836. #define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
  1837. #define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
  1838. #define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
  1839. #define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
  1840. #define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
  1841. #define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
  1842. #define REG_SET_FIELD(orig_val, reg, field, field_val) \
  1843. (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
  1844. (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
  1845. #define REG_GET_FIELD(value, reg, field) \
  1846. (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
  1847. /*
  1848. * BIOS helpers.
  1849. */
  1850. #define RBIOS8(i) (adev->bios[i])
  1851. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  1852. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  1853. /*
  1854. * RING helpers.
  1855. */
  1856. static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
  1857. {
  1858. if (ring->count_dw <= 0)
  1859. DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
  1860. ring->ring[ring->wptr++] = v;
  1861. ring->wptr &= ring->ptr_mask;
  1862. ring->count_dw--;
  1863. ring->ring_free_dw--;
  1864. }
  1865. /*
  1866. * ASICs macro.
  1867. */
  1868. #define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
  1869. #define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
  1870. #define amdgpu_asic_wait_for_mc_idle(adev) (adev)->asic_funcs->wait_for_mc_idle((adev))
  1871. #define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
  1872. #define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
  1873. #define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
  1874. #define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
  1875. #define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
  1876. #define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
  1877. #define amdgpu_asic_get_cu_info(adev, info) (adev)->asic_funcs->get_cu_info((adev), (info))
  1878. #define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
  1879. #define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
  1880. #define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
  1881. #define amdgpu_vm_write_pte(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (addr), (count), (incr), (flags)))
  1882. #define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
  1883. #define amdgpu_vm_pad_ib(adev, ib) ((adev)->vm_manager.vm_pte_funcs->pad_ib((ib)))
  1884. #define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
  1885. #define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
  1886. #define amdgpu_ring_test_ib(r) (r)->funcs->test_ib((r))
  1887. #define amdgpu_ring_is_lockup(r) (r)->funcs->is_lockup((r))
  1888. #define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
  1889. #define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
  1890. #define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
  1891. #define amdgpu_ring_emit_ib(r, ib) (r)->funcs->emit_ib((r), (ib))
  1892. #define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
  1893. #define amdgpu_ring_emit_fence(r, addr, seq, write64bit) (r)->funcs->emit_fence((r), (addr), (seq), (write64bit))
  1894. #define amdgpu_ring_emit_semaphore(r, semaphore, emit_wait) (r)->funcs->emit_semaphore((r), (semaphore), (emit_wait))
  1895. #define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
  1896. #define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
  1897. #define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
  1898. #define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
  1899. #define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
  1900. #define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
  1901. #define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
  1902. #define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
  1903. #define amdgpu_display_is_display_hung(adev) (adev)->mode_info.funcs->is_display_hung((adev))
  1904. #define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
  1905. #define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
  1906. #define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
  1907. #define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
  1908. #define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
  1909. #define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
  1910. #define amdgpu_display_page_flip(adev, crtc, base) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base))
  1911. #define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
  1912. #define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
  1913. #define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
  1914. #define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
  1915. #define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
  1916. #define amdgpu_emit_copy_buffer(adev, r, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((r), (s), (d), (b))
  1917. #define amdgpu_emit_fill_buffer(adev, r, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((r), (s), (d), (b))
  1918. #define amdgpu_dpm_get_temperature(adev) (adev)->pm.funcs->get_temperature((adev))
  1919. #define amdgpu_dpm_pre_set_power_state(adev) (adev)->pm.funcs->pre_set_power_state((adev))
  1920. #define amdgpu_dpm_set_power_state(adev) (adev)->pm.funcs->set_power_state((adev))
  1921. #define amdgpu_dpm_post_set_power_state(adev) (adev)->pm.funcs->post_set_power_state((adev))
  1922. #define amdgpu_dpm_display_configuration_changed(adev) (adev)->pm.funcs->display_configuration_changed((adev))
  1923. #define amdgpu_dpm_get_sclk(adev, l) (adev)->pm.funcs->get_sclk((adev), (l))
  1924. #define amdgpu_dpm_get_mclk(adev, l) (adev)->pm.funcs->get_mclk((adev), (l))
  1925. #define amdgpu_dpm_print_power_state(adev, ps) (adev)->pm.funcs->print_power_state((adev), (ps))
  1926. #define amdgpu_dpm_debugfs_print_current_performance_level(adev, m) (adev)->pm.funcs->debugfs_print_current_performance_level((adev), (m))
  1927. #define amdgpu_dpm_force_performance_level(adev, l) (adev)->pm.funcs->force_performance_level((adev), (l))
  1928. #define amdgpu_dpm_vblank_too_short(adev) (adev)->pm.funcs->vblank_too_short((adev))
  1929. #define amdgpu_dpm_powergate_uvd(adev, g) (adev)->pm.funcs->powergate_uvd((adev), (g))
  1930. #define amdgpu_dpm_enable_bapm(adev, e) (adev)->pm.funcs->enable_bapm((adev), (e))
  1931. #define amdgpu_dpm_set_fan_control_mode(adev, m) (adev)->pm.funcs->set_fan_control_mode((adev), (m))
  1932. #define amdgpu_dpm_get_fan_control_mode(adev) (adev)->pm.funcs->get_fan_control_mode((adev))
  1933. #define amdgpu_dpm_set_fan_speed_percent(adev, s) (adev)->pm.funcs->set_fan_speed_percent((adev), (s))
  1934. #define amdgpu_dpm_get_fan_speed_percent(adev, s) (adev)->pm.funcs->get_fan_speed_percent((adev), (s))
  1935. #define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
  1936. /* Common functions */
  1937. int amdgpu_gpu_reset(struct amdgpu_device *adev);
  1938. void amdgpu_pci_config_reset(struct amdgpu_device *adev);
  1939. bool amdgpu_card_posted(struct amdgpu_device *adev);
  1940. void amdgpu_update_display_priority(struct amdgpu_device *adev);
  1941. bool amdgpu_boot_test_post_card(struct amdgpu_device *adev);
  1942. int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data);
  1943. int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
  1944. u32 ip_instance, u32 ring,
  1945. struct amdgpu_ring **out_ring);
  1946. void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *rbo, u32 domain);
  1947. bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
  1948. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  1949. uint32_t flags);
  1950. bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
  1951. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
  1952. uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  1953. struct ttm_mem_reg *mem);
  1954. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
  1955. void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
  1956. void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
  1957. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  1958. const u32 *registers,
  1959. const u32 array_size);
  1960. bool amdgpu_device_is_px(struct drm_device *dev);
  1961. /* atpx handler */
  1962. #if defined(CONFIG_VGA_SWITCHEROO)
  1963. void amdgpu_register_atpx_handler(void);
  1964. void amdgpu_unregister_atpx_handler(void);
  1965. #else
  1966. static inline void amdgpu_register_atpx_handler(void) {}
  1967. static inline void amdgpu_unregister_atpx_handler(void) {}
  1968. #endif
  1969. /*
  1970. * KMS
  1971. */
  1972. extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
  1973. extern int amdgpu_max_kms_ioctl;
  1974. int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
  1975. int amdgpu_driver_unload_kms(struct drm_device *dev);
  1976. void amdgpu_driver_lastclose_kms(struct drm_device *dev);
  1977. int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
  1978. void amdgpu_driver_postclose_kms(struct drm_device *dev,
  1979. struct drm_file *file_priv);
  1980. void amdgpu_driver_preclose_kms(struct drm_device *dev,
  1981. struct drm_file *file_priv);
  1982. int amdgpu_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
  1983. int amdgpu_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
  1984. u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, int crtc);
  1985. int amdgpu_enable_vblank_kms(struct drm_device *dev, int crtc);
  1986. void amdgpu_disable_vblank_kms(struct drm_device *dev, int crtc);
  1987. int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, int crtc,
  1988. int *max_error,
  1989. struct timeval *vblank_time,
  1990. unsigned flags);
  1991. long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
  1992. unsigned long arg);
  1993. /*
  1994. * vm
  1995. */
  1996. int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm);
  1997. void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm);
  1998. struct amdgpu_bo_list_entry *amdgpu_vm_get_bos(struct amdgpu_device *adev,
  1999. struct amdgpu_vm *vm,
  2000. struct list_head *head);
  2001. struct amdgpu_fence *amdgpu_vm_grab_id(struct amdgpu_ring *ring,
  2002. struct amdgpu_vm *vm);
  2003. void amdgpu_vm_flush(struct amdgpu_ring *ring,
  2004. struct amdgpu_vm *vm,
  2005. struct amdgpu_fence *updates);
  2006. void amdgpu_vm_fence(struct amdgpu_device *adev,
  2007. struct amdgpu_vm *vm,
  2008. struct amdgpu_fence *fence);
  2009. uint64_t amdgpu_vm_map_gart(struct amdgpu_device *adev, uint64_t addr);
  2010. int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
  2011. struct amdgpu_vm *vm);
  2012. int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
  2013. struct amdgpu_vm *vm);
  2014. int amdgpu_vm_clear_invalids(struct amdgpu_device *adev,
  2015. struct amdgpu_vm *vm, struct amdgpu_sync *sync);
  2016. int amdgpu_vm_bo_update(struct amdgpu_device *adev,
  2017. struct amdgpu_bo_va *bo_va,
  2018. struct ttm_mem_reg *mem);
  2019. void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
  2020. struct amdgpu_bo *bo);
  2021. struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
  2022. struct amdgpu_bo *bo);
  2023. struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
  2024. struct amdgpu_vm *vm,
  2025. struct amdgpu_bo *bo);
  2026. int amdgpu_vm_bo_map(struct amdgpu_device *adev,
  2027. struct amdgpu_bo_va *bo_va,
  2028. uint64_t addr, uint64_t offset,
  2029. uint64_t size, uint32_t flags);
  2030. int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
  2031. struct amdgpu_bo_va *bo_va,
  2032. uint64_t addr);
  2033. void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
  2034. struct amdgpu_bo_va *bo_va);
  2035. /*
  2036. * functions used by amdgpu_encoder.c
  2037. */
  2038. struct amdgpu_afmt_acr {
  2039. u32 clock;
  2040. int n_32khz;
  2041. int cts_32khz;
  2042. int n_44_1khz;
  2043. int cts_44_1khz;
  2044. int n_48khz;
  2045. int cts_48khz;
  2046. };
  2047. struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
  2048. /* amdgpu_acpi.c */
  2049. #if defined(CONFIG_ACPI)
  2050. int amdgpu_acpi_init(struct amdgpu_device *adev);
  2051. void amdgpu_acpi_fini(struct amdgpu_device *adev);
  2052. bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
  2053. int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
  2054. u8 perf_req, bool advertise);
  2055. int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
  2056. #else
  2057. static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
  2058. static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
  2059. #endif
  2060. struct amdgpu_bo_va_mapping *
  2061. amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
  2062. uint64_t addr, struct amdgpu_bo **bo);
  2063. #include "amdgpu_object.h"
  2064. #endif