gmc_v8_0.c 40 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "gmc_v8_0.h"
  27. #include "amdgpu_ucode.h"
  28. #include "gmc/gmc_8_1_d.h"
  29. #include "gmc/gmc_8_1_sh_mask.h"
  30. #include "bif/bif_5_0_d.h"
  31. #include "bif/bif_5_0_sh_mask.h"
  32. #include "oss/oss_3_0_d.h"
  33. #include "oss/oss_3_0_sh_mask.h"
  34. #include "vid.h"
  35. #include "vi.h"
  36. static void gmc_v8_0_set_gart_funcs(struct amdgpu_device *adev);
  37. static void gmc_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  38. MODULE_FIRMWARE("amdgpu/topaz_mc.bin");
  39. MODULE_FIRMWARE("amdgpu/tonga_mc.bin");
  40. MODULE_FIRMWARE("amdgpu/fiji_mc.bin");
  41. static const u32 golden_settings_tonga_a11[] =
  42. {
  43. mmMC_ARB_WTM_GRPWT_RD, 0x00000003, 0x00000000,
  44. mmMC_HUB_RDREQ_DMIF_LIMIT, 0x0000007f, 0x00000028,
  45. mmMC_HUB_WDP_UMC, 0x00007fb6, 0x00000991,
  46. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  47. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  48. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  49. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  50. };
  51. static const u32 tonga_mgcg_cgcg_init[] =
  52. {
  53. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  54. };
  55. static const u32 golden_settings_fiji_a10[] =
  56. {
  57. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  58. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  59. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  60. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  61. };
  62. static const u32 fiji_mgcg_cgcg_init[] =
  63. {
  64. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  65. };
  66. static const u32 golden_settings_iceland_a11[] =
  67. {
  68. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  69. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  70. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  71. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff
  72. };
  73. static const u32 iceland_mgcg_cgcg_init[] =
  74. {
  75. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  76. };
  77. static const u32 cz_mgcg_cgcg_init[] =
  78. {
  79. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  80. };
  81. static const u32 stoney_mgcg_cgcg_init[] =
  82. {
  83. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  84. };
  85. static void gmc_v8_0_init_golden_registers(struct amdgpu_device *adev)
  86. {
  87. switch (adev->asic_type) {
  88. case CHIP_TOPAZ:
  89. amdgpu_program_register_sequence(adev,
  90. iceland_mgcg_cgcg_init,
  91. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  92. amdgpu_program_register_sequence(adev,
  93. golden_settings_iceland_a11,
  94. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  95. break;
  96. case CHIP_FIJI:
  97. amdgpu_program_register_sequence(adev,
  98. fiji_mgcg_cgcg_init,
  99. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  100. amdgpu_program_register_sequence(adev,
  101. golden_settings_fiji_a10,
  102. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  103. break;
  104. case CHIP_TONGA:
  105. amdgpu_program_register_sequence(adev,
  106. tonga_mgcg_cgcg_init,
  107. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  108. amdgpu_program_register_sequence(adev,
  109. golden_settings_tonga_a11,
  110. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  111. break;
  112. case CHIP_CARRIZO:
  113. amdgpu_program_register_sequence(adev,
  114. cz_mgcg_cgcg_init,
  115. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  116. break;
  117. case CHIP_STONEY:
  118. amdgpu_program_register_sequence(adev,
  119. stoney_mgcg_cgcg_init,
  120. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  121. break;
  122. default:
  123. break;
  124. }
  125. }
  126. /**
  127. * gmc8_mc_wait_for_idle - wait for MC idle callback.
  128. *
  129. * @adev: amdgpu_device pointer
  130. *
  131. * Wait for the MC (memory controller) to be idle.
  132. * (evergreen+).
  133. * Returns 0 if the MC is idle, -1 if not.
  134. */
  135. int gmc_v8_0_mc_wait_for_idle(struct amdgpu_device *adev)
  136. {
  137. unsigned i;
  138. u32 tmp;
  139. for (i = 0; i < adev->usec_timeout; i++) {
  140. /* read MC_STATUS */
  141. tmp = RREG32(mmSRBM_STATUS) & (SRBM_STATUS__VMC_BUSY_MASK |
  142. SRBM_STATUS__MCB_BUSY_MASK |
  143. SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  144. SRBM_STATUS__MCC_BUSY_MASK |
  145. SRBM_STATUS__MCD_BUSY_MASK |
  146. SRBM_STATUS__VMC1_BUSY_MASK);
  147. if (!tmp)
  148. return 0;
  149. udelay(1);
  150. }
  151. return -1;
  152. }
  153. void gmc_v8_0_mc_stop(struct amdgpu_device *adev,
  154. struct amdgpu_mode_mc_save *save)
  155. {
  156. u32 blackout;
  157. if (adev->mode_info.num_crtc)
  158. amdgpu_display_stop_mc_access(adev, save);
  159. amdgpu_asic_wait_for_mc_idle(adev);
  160. blackout = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  161. if (REG_GET_FIELD(blackout, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE) != 1) {
  162. /* Block CPU access */
  163. WREG32(mmBIF_FB_EN, 0);
  164. /* blackout the MC */
  165. blackout = REG_SET_FIELD(blackout,
  166. MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 1);
  167. WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout);
  168. }
  169. /* wait for the MC to settle */
  170. udelay(100);
  171. }
  172. void gmc_v8_0_mc_resume(struct amdgpu_device *adev,
  173. struct amdgpu_mode_mc_save *save)
  174. {
  175. u32 tmp;
  176. /* unblackout the MC */
  177. tmp = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  178. tmp = REG_SET_FIELD(tmp, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  179. WREG32(mmMC_SHARED_BLACKOUT_CNTL, tmp);
  180. /* allow CPU access */
  181. tmp = REG_SET_FIELD(0, BIF_FB_EN, FB_READ_EN, 1);
  182. tmp = REG_SET_FIELD(tmp, BIF_FB_EN, FB_WRITE_EN, 1);
  183. WREG32(mmBIF_FB_EN, tmp);
  184. if (adev->mode_info.num_crtc)
  185. amdgpu_display_resume_mc_access(adev, save);
  186. }
  187. /**
  188. * gmc_v8_0_init_microcode - load ucode images from disk
  189. *
  190. * @adev: amdgpu_device pointer
  191. *
  192. * Use the firmware interface to load the ucode images into
  193. * the driver (not loaded into hw).
  194. * Returns 0 on success, error on failure.
  195. */
  196. static int gmc_v8_0_init_microcode(struct amdgpu_device *adev)
  197. {
  198. const char *chip_name;
  199. char fw_name[30];
  200. int err;
  201. DRM_DEBUG("\n");
  202. switch (adev->asic_type) {
  203. case CHIP_TOPAZ:
  204. chip_name = "topaz";
  205. break;
  206. case CHIP_TONGA:
  207. chip_name = "tonga";
  208. break;
  209. case CHIP_FIJI:
  210. chip_name = "fiji";
  211. break;
  212. case CHIP_CARRIZO:
  213. case CHIP_STONEY:
  214. return 0;
  215. default: BUG();
  216. }
  217. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mc.bin", chip_name);
  218. err = request_firmware(&adev->mc.fw, fw_name, adev->dev);
  219. if (err)
  220. goto out;
  221. err = amdgpu_ucode_validate(adev->mc.fw);
  222. out:
  223. if (err) {
  224. printk(KERN_ERR
  225. "mc: Failed to load firmware \"%s\"\n",
  226. fw_name);
  227. release_firmware(adev->mc.fw);
  228. adev->mc.fw = NULL;
  229. }
  230. return err;
  231. }
  232. /**
  233. * gmc_v8_0_mc_load_microcode - load MC ucode into the hw
  234. *
  235. * @adev: amdgpu_device pointer
  236. *
  237. * Load the GDDR MC ucode into the hw (CIK).
  238. * Returns 0 on success, error on failure.
  239. */
  240. static int gmc_v8_0_mc_load_microcode(struct amdgpu_device *adev)
  241. {
  242. const struct mc_firmware_header_v1_0 *hdr;
  243. const __le32 *fw_data = NULL;
  244. const __le32 *io_mc_regs = NULL;
  245. u32 running, blackout = 0;
  246. int i, ucode_size, regs_size;
  247. if (!adev->mc.fw)
  248. return -EINVAL;
  249. hdr = (const struct mc_firmware_header_v1_0 *)adev->mc.fw->data;
  250. amdgpu_ucode_print_mc_hdr(&hdr->header);
  251. adev->mc.fw_version = le32_to_cpu(hdr->header.ucode_version);
  252. regs_size = le32_to_cpu(hdr->io_debug_size_bytes) / (4 * 2);
  253. io_mc_regs = (const __le32 *)
  254. (adev->mc.fw->data + le32_to_cpu(hdr->io_debug_array_offset_bytes));
  255. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  256. fw_data = (const __le32 *)
  257. (adev->mc.fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  258. running = REG_GET_FIELD(RREG32(mmMC_SEQ_SUP_CNTL), MC_SEQ_SUP_CNTL, RUN);
  259. if (running == 0) {
  260. if (running) {
  261. blackout = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  262. WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout | 1);
  263. }
  264. /* reset the engine and set to writable */
  265. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  266. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000010);
  267. /* load mc io regs */
  268. for (i = 0; i < regs_size; i++) {
  269. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, le32_to_cpup(io_mc_regs++));
  270. WREG32(mmMC_SEQ_IO_DEBUG_DATA, le32_to_cpup(io_mc_regs++));
  271. }
  272. /* load the MC ucode */
  273. for (i = 0; i < ucode_size; i++)
  274. WREG32(mmMC_SEQ_SUP_PGM, le32_to_cpup(fw_data++));
  275. /* put the engine back into the active state */
  276. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  277. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000004);
  278. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000001);
  279. /* wait for training to complete */
  280. for (i = 0; i < adev->usec_timeout; i++) {
  281. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  282. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D0))
  283. break;
  284. udelay(1);
  285. }
  286. for (i = 0; i < adev->usec_timeout; i++) {
  287. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  288. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D1))
  289. break;
  290. udelay(1);
  291. }
  292. if (running)
  293. WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout);
  294. }
  295. return 0;
  296. }
  297. static void gmc_v8_0_vram_gtt_location(struct amdgpu_device *adev,
  298. struct amdgpu_mc *mc)
  299. {
  300. if (mc->mc_vram_size > 0xFFC0000000ULL) {
  301. /* leave room for at least 1024M GTT */
  302. dev_warn(adev->dev, "limiting VRAM\n");
  303. mc->real_vram_size = 0xFFC0000000ULL;
  304. mc->mc_vram_size = 0xFFC0000000ULL;
  305. }
  306. amdgpu_vram_location(adev, &adev->mc, 0);
  307. adev->mc.gtt_base_align = 0;
  308. amdgpu_gtt_location(adev, mc);
  309. }
  310. /**
  311. * gmc_v8_0_mc_program - program the GPU memory controller
  312. *
  313. * @adev: amdgpu_device pointer
  314. *
  315. * Set the location of vram, gart, and AGP in the GPU's
  316. * physical address space (CIK).
  317. */
  318. static void gmc_v8_0_mc_program(struct amdgpu_device *adev)
  319. {
  320. struct amdgpu_mode_mc_save save;
  321. u32 tmp;
  322. int i, j;
  323. /* Initialize HDP */
  324. for (i = 0, j = 0; i < 32; i++, j += 0x6) {
  325. WREG32((0xb05 + j), 0x00000000);
  326. WREG32((0xb06 + j), 0x00000000);
  327. WREG32((0xb07 + j), 0x00000000);
  328. WREG32((0xb08 + j), 0x00000000);
  329. WREG32((0xb09 + j), 0x00000000);
  330. }
  331. WREG32(mmHDP_REG_COHERENCY_FLUSH_CNTL, 0);
  332. if (adev->mode_info.num_crtc)
  333. amdgpu_display_set_vga_render_state(adev, false);
  334. gmc_v8_0_mc_stop(adev, &save);
  335. if (amdgpu_asic_wait_for_mc_idle(adev)) {
  336. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  337. }
  338. /* Update configuration */
  339. WREG32(mmMC_VM_SYSTEM_APERTURE_LOW_ADDR,
  340. adev->mc.vram_start >> 12);
  341. WREG32(mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  342. adev->mc.vram_end >> 12);
  343. WREG32(mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  344. adev->vram_scratch.gpu_addr >> 12);
  345. tmp = ((adev->mc.vram_end >> 24) & 0xFFFF) << 16;
  346. tmp |= ((adev->mc.vram_start >> 24) & 0xFFFF);
  347. WREG32(mmMC_VM_FB_LOCATION, tmp);
  348. /* XXX double check these! */
  349. WREG32(mmHDP_NONSURFACE_BASE, (adev->mc.vram_start >> 8));
  350. WREG32(mmHDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  351. WREG32(mmHDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  352. WREG32(mmMC_VM_AGP_BASE, 0);
  353. WREG32(mmMC_VM_AGP_TOP, 0x0FFFFFFF);
  354. WREG32(mmMC_VM_AGP_BOT, 0x0FFFFFFF);
  355. if (amdgpu_asic_wait_for_mc_idle(adev)) {
  356. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  357. }
  358. gmc_v8_0_mc_resume(adev, &save);
  359. WREG32(mmBIF_FB_EN, BIF_FB_EN__FB_READ_EN_MASK | BIF_FB_EN__FB_WRITE_EN_MASK);
  360. tmp = RREG32(mmHDP_MISC_CNTL);
  361. tmp = REG_SET_FIELD(tmp, HDP_MISC_CNTL, FLUSH_INVALIDATE_CACHE, 1);
  362. WREG32(mmHDP_MISC_CNTL, tmp);
  363. tmp = RREG32(mmHDP_HOST_PATH_CNTL);
  364. WREG32(mmHDP_HOST_PATH_CNTL, tmp);
  365. }
  366. /**
  367. * gmc_v8_0_mc_init - initialize the memory controller driver params
  368. *
  369. * @adev: amdgpu_device pointer
  370. *
  371. * Look up the amount of vram, vram width, and decide how to place
  372. * vram and gart within the GPU's physical address space (CIK).
  373. * Returns 0 for success.
  374. */
  375. static int gmc_v8_0_mc_init(struct amdgpu_device *adev)
  376. {
  377. u32 tmp;
  378. int chansize, numchan;
  379. /* Get VRAM informations */
  380. tmp = RREG32(mmMC_ARB_RAMCFG);
  381. if (REG_GET_FIELD(tmp, MC_ARB_RAMCFG, CHANSIZE)) {
  382. chansize = 64;
  383. } else {
  384. chansize = 32;
  385. }
  386. tmp = RREG32(mmMC_SHARED_CHMAP);
  387. switch (REG_GET_FIELD(tmp, MC_SHARED_CHMAP, NOOFCHAN)) {
  388. case 0:
  389. default:
  390. numchan = 1;
  391. break;
  392. case 1:
  393. numchan = 2;
  394. break;
  395. case 2:
  396. numchan = 4;
  397. break;
  398. case 3:
  399. numchan = 8;
  400. break;
  401. case 4:
  402. numchan = 3;
  403. break;
  404. case 5:
  405. numchan = 6;
  406. break;
  407. case 6:
  408. numchan = 10;
  409. break;
  410. case 7:
  411. numchan = 12;
  412. break;
  413. case 8:
  414. numchan = 16;
  415. break;
  416. }
  417. adev->mc.vram_width = numchan * chansize;
  418. /* Could aper size report 0 ? */
  419. adev->mc.aper_base = pci_resource_start(adev->pdev, 0);
  420. adev->mc.aper_size = pci_resource_len(adev->pdev, 0);
  421. /* size in MB on si */
  422. adev->mc.mc_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  423. adev->mc.real_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  424. adev->mc.visible_vram_size = adev->mc.aper_size;
  425. /* unless the user had overridden it, set the gart
  426. * size equal to the 1024 or vram, whichever is larger.
  427. */
  428. if (amdgpu_gart_size == -1)
  429. adev->mc.gtt_size = max((1024ULL << 20), adev->mc.mc_vram_size);
  430. else
  431. adev->mc.gtt_size = (uint64_t)amdgpu_gart_size << 20;
  432. gmc_v8_0_vram_gtt_location(adev, &adev->mc);
  433. return 0;
  434. }
  435. /*
  436. * GART
  437. * VMID 0 is the physical GPU addresses as used by the kernel.
  438. * VMIDs 1-15 are used for userspace clients and are handled
  439. * by the amdgpu vm/hsa code.
  440. */
  441. /**
  442. * gmc_v8_0_gart_flush_gpu_tlb - gart tlb flush callback
  443. *
  444. * @adev: amdgpu_device pointer
  445. * @vmid: vm instance to flush
  446. *
  447. * Flush the TLB for the requested page table (CIK).
  448. */
  449. static void gmc_v8_0_gart_flush_gpu_tlb(struct amdgpu_device *adev,
  450. uint32_t vmid)
  451. {
  452. /* flush hdp cache */
  453. WREG32(mmHDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  454. /* bits 0-15 are the VM contexts0-15 */
  455. WREG32(mmVM_INVALIDATE_REQUEST, 1 << vmid);
  456. }
  457. /**
  458. * gmc_v8_0_gart_set_pte_pde - update the page tables using MMIO
  459. *
  460. * @adev: amdgpu_device pointer
  461. * @cpu_pt_addr: cpu address of the page table
  462. * @gpu_page_idx: entry in the page table to update
  463. * @addr: dst addr to write into pte/pde
  464. * @flags: access flags
  465. *
  466. * Update the page tables using the CPU.
  467. */
  468. static int gmc_v8_0_gart_set_pte_pde(struct amdgpu_device *adev,
  469. void *cpu_pt_addr,
  470. uint32_t gpu_page_idx,
  471. uint64_t addr,
  472. uint32_t flags)
  473. {
  474. void __iomem *ptr = (void *)cpu_pt_addr;
  475. uint64_t value;
  476. /*
  477. * PTE format on VI:
  478. * 63:40 reserved
  479. * 39:12 4k physical page base address
  480. * 11:7 fragment
  481. * 6 write
  482. * 5 read
  483. * 4 exe
  484. * 3 reserved
  485. * 2 snooped
  486. * 1 system
  487. * 0 valid
  488. *
  489. * PDE format on VI:
  490. * 63:59 block fragment size
  491. * 58:40 reserved
  492. * 39:1 physical base address of PTE
  493. * bits 5:1 must be 0.
  494. * 0 valid
  495. */
  496. value = addr & 0x000000FFFFFFF000ULL;
  497. value |= flags;
  498. writeq(value, ptr + (gpu_page_idx * 8));
  499. return 0;
  500. }
  501. /**
  502. * gmc_v8_0_set_fault_enable_default - update VM fault handling
  503. *
  504. * @adev: amdgpu_device pointer
  505. * @value: true redirects VM faults to the default page
  506. */
  507. static void gmc_v8_0_set_fault_enable_default(struct amdgpu_device *adev,
  508. bool value)
  509. {
  510. u32 tmp;
  511. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  512. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  513. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  514. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  515. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  516. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  517. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  518. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  519. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  520. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  521. READ_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  522. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  523. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  524. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  525. EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  526. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  527. }
  528. /**
  529. * gmc_v8_0_gart_enable - gart enable
  530. *
  531. * @adev: amdgpu_device pointer
  532. *
  533. * This sets up the TLBs, programs the page tables for VMID0,
  534. * sets up the hw for VMIDs 1-15 which are allocated on
  535. * demand, and sets up the global locations for the LDS, GDS,
  536. * and GPUVM for FSA64 clients (CIK).
  537. * Returns 0 for success, errors for failure.
  538. */
  539. static int gmc_v8_0_gart_enable(struct amdgpu_device *adev)
  540. {
  541. int r, i;
  542. u32 tmp;
  543. if (adev->gart.robj == NULL) {
  544. dev_err(adev->dev, "No VRAM object for PCIE GART.\n");
  545. return -EINVAL;
  546. }
  547. r = amdgpu_gart_table_vram_pin(adev);
  548. if (r)
  549. return r;
  550. /* Setup TLB control */
  551. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  552. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 1);
  553. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 1);
  554. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE, 3);
  555. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 1);
  556. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_APERTURE_UNMAPPED_ACCESS, 0);
  557. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  558. /* Setup L2 cache */
  559. tmp = RREG32(mmVM_L2_CNTL);
  560. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 1);
  561. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING, 1);
  562. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE, 1);
  563. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE, 1);
  564. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, EFFECTIVE_L2_QUEUE_SIZE, 7);
  565. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1);
  566. WREG32(mmVM_L2_CNTL, tmp);
  567. tmp = RREG32(mmVM_L2_CNTL2);
  568. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1);
  569. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1);
  570. WREG32(mmVM_L2_CNTL2, tmp);
  571. tmp = RREG32(mmVM_L2_CNTL3);
  572. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY, 1);
  573. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, BANK_SELECT, 4);
  574. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_FRAGMENT_SIZE, 4);
  575. WREG32(mmVM_L2_CNTL3, tmp);
  576. /* XXX: set to enable PTE/PDE in system memory */
  577. tmp = RREG32(mmVM_L2_CNTL4);
  578. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PDE_REQUEST_PHYSICAL, 0);
  579. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PDE_REQUEST_SHARED, 0);
  580. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PDE_REQUEST_SNOOP, 0);
  581. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PTE_REQUEST_PHYSICAL, 0);
  582. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PTE_REQUEST_SHARED, 0);
  583. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PTE_REQUEST_SNOOP, 0);
  584. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PDE_REQUEST_PHYSICAL, 0);
  585. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PDE_REQUEST_SHARED, 0);
  586. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PDE_REQUEST_SNOOP, 0);
  587. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PTE_REQUEST_PHYSICAL, 0);
  588. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PTE_REQUEST_SHARED, 0);
  589. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PTE_REQUEST_SNOOP, 0);
  590. WREG32(mmVM_L2_CNTL4, tmp);
  591. /* setup context0 */
  592. WREG32(mmVM_CONTEXT0_PAGE_TABLE_START_ADDR, adev->mc.gtt_start >> 12);
  593. WREG32(mmVM_CONTEXT0_PAGE_TABLE_END_ADDR, (adev->mc.gtt_end >> 12) - 1);
  594. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR, adev->gart.table_addr >> 12);
  595. WREG32(mmVM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  596. (u32)(adev->dummy_page.addr >> 12));
  597. WREG32(mmVM_CONTEXT0_CNTL2, 0);
  598. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  599. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, ENABLE_CONTEXT, 1);
  600. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, PAGE_TABLE_DEPTH, 0);
  601. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  602. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  603. WREG32(mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR, 0);
  604. WREG32(mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR, 0);
  605. WREG32(mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET, 0);
  606. /* empty context1-15 */
  607. /* FIXME start with 4G, once using 2 level pt switch to full
  608. * vm size space
  609. */
  610. /* set vm size, must be a multiple of 4 */
  611. WREG32(mmVM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  612. WREG32(mmVM_CONTEXT1_PAGE_TABLE_END_ADDR, adev->vm_manager.max_pfn - 1);
  613. for (i = 1; i < 16; i++) {
  614. if (i < 8)
  615. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + i,
  616. adev->gart.table_addr >> 12);
  617. else
  618. WREG32(mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + i - 8,
  619. adev->gart.table_addr >> 12);
  620. }
  621. /* enable context1-15 */
  622. WREG32(mmVM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  623. (u32)(adev->dummy_page.addr >> 12));
  624. WREG32(mmVM_CONTEXT1_CNTL2, 4);
  625. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  626. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, ENABLE_CONTEXT, 1);
  627. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_DEPTH, 1);
  628. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  629. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  630. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  631. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, VALID_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  632. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, READ_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  633. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  634. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  635. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_BLOCK_SIZE,
  636. amdgpu_vm_block_size - 9);
  637. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  638. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_ALWAYS)
  639. gmc_v8_0_set_fault_enable_default(adev, false);
  640. else
  641. gmc_v8_0_set_fault_enable_default(adev, true);
  642. gmc_v8_0_gart_flush_gpu_tlb(adev, 0);
  643. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  644. (unsigned)(adev->mc.gtt_size >> 20),
  645. (unsigned long long)adev->gart.table_addr);
  646. adev->gart.ready = true;
  647. return 0;
  648. }
  649. static int gmc_v8_0_gart_init(struct amdgpu_device *adev)
  650. {
  651. int r;
  652. if (adev->gart.robj) {
  653. WARN(1, "R600 PCIE GART already initialized\n");
  654. return 0;
  655. }
  656. /* Initialize common gart structure */
  657. r = amdgpu_gart_init(adev);
  658. if (r)
  659. return r;
  660. adev->gart.table_size = adev->gart.num_gpu_pages * 8;
  661. return amdgpu_gart_table_vram_alloc(adev);
  662. }
  663. /**
  664. * gmc_v8_0_gart_disable - gart disable
  665. *
  666. * @adev: amdgpu_device pointer
  667. *
  668. * This disables all VM page table (CIK).
  669. */
  670. static void gmc_v8_0_gart_disable(struct amdgpu_device *adev)
  671. {
  672. u32 tmp;
  673. /* Disable all tables */
  674. WREG32(mmVM_CONTEXT0_CNTL, 0);
  675. WREG32(mmVM_CONTEXT1_CNTL, 0);
  676. /* Setup TLB control */
  677. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  678. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 0);
  679. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 0);
  680. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 0);
  681. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  682. /* Setup L2 cache */
  683. tmp = RREG32(mmVM_L2_CNTL);
  684. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 0);
  685. WREG32(mmVM_L2_CNTL, tmp);
  686. WREG32(mmVM_L2_CNTL2, 0);
  687. amdgpu_gart_table_vram_unpin(adev);
  688. }
  689. /**
  690. * gmc_v8_0_gart_fini - vm fini callback
  691. *
  692. * @adev: amdgpu_device pointer
  693. *
  694. * Tears down the driver GART/VM setup (CIK).
  695. */
  696. static void gmc_v8_0_gart_fini(struct amdgpu_device *adev)
  697. {
  698. amdgpu_gart_table_vram_free(adev);
  699. amdgpu_gart_fini(adev);
  700. }
  701. /*
  702. * vm
  703. * VMID 0 is the physical GPU addresses as used by the kernel.
  704. * VMIDs 1-15 are used for userspace clients and are handled
  705. * by the amdgpu vm/hsa code.
  706. */
  707. /**
  708. * gmc_v8_0_vm_init - cik vm init callback
  709. *
  710. * @adev: amdgpu_device pointer
  711. *
  712. * Inits cik specific vm parameters (number of VMs, base of vram for
  713. * VMIDs 1-15) (CIK).
  714. * Returns 0 for success.
  715. */
  716. static int gmc_v8_0_vm_init(struct amdgpu_device *adev)
  717. {
  718. /*
  719. * number of VMs
  720. * VMID 0 is reserved for System
  721. * amdgpu graphics/compute will use VMIDs 1-7
  722. * amdkfd will use VMIDs 8-15
  723. */
  724. adev->vm_manager.nvm = AMDGPU_NUM_OF_VMIDS;
  725. /* base offset of vram pages */
  726. if (adev->flags & AMD_IS_APU) {
  727. u64 tmp = RREG32(mmMC_VM_FB_OFFSET);
  728. tmp <<= 22;
  729. adev->vm_manager.vram_base_offset = tmp;
  730. } else
  731. adev->vm_manager.vram_base_offset = 0;
  732. return 0;
  733. }
  734. /**
  735. * gmc_v8_0_vm_fini - cik vm fini callback
  736. *
  737. * @adev: amdgpu_device pointer
  738. *
  739. * Tear down any asic specific VM setup (CIK).
  740. */
  741. static void gmc_v8_0_vm_fini(struct amdgpu_device *adev)
  742. {
  743. }
  744. /**
  745. * gmc_v8_0_vm_decode_fault - print human readable fault info
  746. *
  747. * @adev: amdgpu_device pointer
  748. * @status: VM_CONTEXT1_PROTECTION_FAULT_STATUS register value
  749. * @addr: VM_CONTEXT1_PROTECTION_FAULT_ADDR register value
  750. *
  751. * Print human readable fault information (CIK).
  752. */
  753. static void gmc_v8_0_vm_decode_fault(struct amdgpu_device *adev,
  754. u32 status, u32 addr, u32 mc_client)
  755. {
  756. u32 mc_id;
  757. u32 vmid = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS, VMID);
  758. u32 protections = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  759. PROTECTIONS);
  760. char block[5] = { mc_client >> 24, (mc_client >> 16) & 0xff,
  761. (mc_client >> 8) & 0xff, mc_client & 0xff, 0 };
  762. mc_id = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  763. MEMORY_CLIENT_ID);
  764. printk("VM fault (0x%02x, vmid %d) at page %u, %s from '%s' (0x%08x) (%d)\n",
  765. protections, vmid, addr,
  766. REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  767. MEMORY_CLIENT_RW) ?
  768. "write" : "read", block, mc_client, mc_id);
  769. }
  770. static int gmc_v8_0_convert_vram_type(int mc_seq_vram_type)
  771. {
  772. switch (mc_seq_vram_type) {
  773. case MC_SEQ_MISC0__MT__GDDR1:
  774. return AMDGPU_VRAM_TYPE_GDDR1;
  775. case MC_SEQ_MISC0__MT__DDR2:
  776. return AMDGPU_VRAM_TYPE_DDR2;
  777. case MC_SEQ_MISC0__MT__GDDR3:
  778. return AMDGPU_VRAM_TYPE_GDDR3;
  779. case MC_SEQ_MISC0__MT__GDDR4:
  780. return AMDGPU_VRAM_TYPE_GDDR4;
  781. case MC_SEQ_MISC0__MT__GDDR5:
  782. return AMDGPU_VRAM_TYPE_GDDR5;
  783. case MC_SEQ_MISC0__MT__HBM:
  784. return AMDGPU_VRAM_TYPE_HBM;
  785. case MC_SEQ_MISC0__MT__DDR3:
  786. return AMDGPU_VRAM_TYPE_DDR3;
  787. default:
  788. return AMDGPU_VRAM_TYPE_UNKNOWN;
  789. }
  790. }
  791. static int gmc_v8_0_early_init(void *handle)
  792. {
  793. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  794. gmc_v8_0_set_gart_funcs(adev);
  795. gmc_v8_0_set_irq_funcs(adev);
  796. if (adev->flags & AMD_IS_APU) {
  797. adev->mc.vram_type = AMDGPU_VRAM_TYPE_UNKNOWN;
  798. } else {
  799. u32 tmp = RREG32(mmMC_SEQ_MISC0);
  800. tmp &= MC_SEQ_MISC0__MT__MASK;
  801. adev->mc.vram_type = gmc_v8_0_convert_vram_type(tmp);
  802. }
  803. return 0;
  804. }
  805. static int gmc_v8_0_late_init(void *handle)
  806. {
  807. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  808. return amdgpu_irq_get(adev, &adev->mc.vm_fault, 0);
  809. }
  810. static int gmc_v8_0_sw_init(void *handle)
  811. {
  812. int r;
  813. int dma_bits;
  814. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  815. r = amdgpu_gem_init(adev);
  816. if (r)
  817. return r;
  818. r = amdgpu_irq_add_id(adev, 146, &adev->mc.vm_fault);
  819. if (r)
  820. return r;
  821. r = amdgpu_irq_add_id(adev, 147, &adev->mc.vm_fault);
  822. if (r)
  823. return r;
  824. /* Adjust VM size here.
  825. * Currently set to 4GB ((1 << 20) 4k pages).
  826. * Max GPUVM size for cayman and SI is 40 bits.
  827. */
  828. adev->vm_manager.max_pfn = amdgpu_vm_size << 18;
  829. /* Set the internal MC address mask
  830. * This is the max address of the GPU's
  831. * internal address space.
  832. */
  833. adev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
  834. /* set DMA mask + need_dma32 flags.
  835. * PCIE - can handle 40-bits.
  836. * IGP - can handle 40-bits
  837. * PCI - dma32 for legacy pci gart, 40 bits on newer asics
  838. */
  839. adev->need_dma32 = false;
  840. dma_bits = adev->need_dma32 ? 32 : 40;
  841. r = pci_set_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  842. if (r) {
  843. adev->need_dma32 = true;
  844. dma_bits = 32;
  845. printk(KERN_WARNING "amdgpu: No suitable DMA available.\n");
  846. }
  847. r = pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  848. if (r) {
  849. pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(32));
  850. printk(KERN_WARNING "amdgpu: No coherent DMA available.\n");
  851. }
  852. r = gmc_v8_0_init_microcode(adev);
  853. if (r) {
  854. DRM_ERROR("Failed to load mc firmware!\n");
  855. return r;
  856. }
  857. r = gmc_v8_0_mc_init(adev);
  858. if (r)
  859. return r;
  860. /* Memory manager */
  861. r = amdgpu_bo_init(adev);
  862. if (r)
  863. return r;
  864. r = gmc_v8_0_gart_init(adev);
  865. if (r)
  866. return r;
  867. if (!adev->vm_manager.enabled) {
  868. r = gmc_v8_0_vm_init(adev);
  869. if (r) {
  870. dev_err(adev->dev, "vm manager initialization failed (%d).\n", r);
  871. return r;
  872. }
  873. adev->vm_manager.enabled = true;
  874. }
  875. return r;
  876. }
  877. static int gmc_v8_0_sw_fini(void *handle)
  878. {
  879. int i;
  880. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  881. if (adev->vm_manager.enabled) {
  882. for (i = 0; i < AMDGPU_NUM_VM; ++i)
  883. amdgpu_fence_unref(&adev->vm_manager.active[i]);
  884. gmc_v8_0_vm_fini(adev);
  885. adev->vm_manager.enabled = false;
  886. }
  887. gmc_v8_0_gart_fini(adev);
  888. amdgpu_gem_fini(adev);
  889. amdgpu_bo_fini(adev);
  890. return 0;
  891. }
  892. static int gmc_v8_0_hw_init(void *handle)
  893. {
  894. int r;
  895. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  896. gmc_v8_0_init_golden_registers(adev);
  897. gmc_v8_0_mc_program(adev);
  898. if (!(adev->flags & AMD_IS_APU)) {
  899. r = gmc_v8_0_mc_load_microcode(adev);
  900. if (r) {
  901. DRM_ERROR("Failed to load MC firmware!\n");
  902. return r;
  903. }
  904. }
  905. r = gmc_v8_0_gart_enable(adev);
  906. if (r)
  907. return r;
  908. return r;
  909. }
  910. static int gmc_v8_0_hw_fini(void *handle)
  911. {
  912. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  913. amdgpu_irq_put(adev, &adev->mc.vm_fault, 0);
  914. gmc_v8_0_gart_disable(adev);
  915. return 0;
  916. }
  917. static int gmc_v8_0_suspend(void *handle)
  918. {
  919. int i;
  920. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  921. if (adev->vm_manager.enabled) {
  922. for (i = 0; i < AMDGPU_NUM_VM; ++i)
  923. amdgpu_fence_unref(&adev->vm_manager.active[i]);
  924. gmc_v8_0_vm_fini(adev);
  925. adev->vm_manager.enabled = false;
  926. }
  927. gmc_v8_0_hw_fini(adev);
  928. return 0;
  929. }
  930. static int gmc_v8_0_resume(void *handle)
  931. {
  932. int r;
  933. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  934. r = gmc_v8_0_hw_init(adev);
  935. if (r)
  936. return r;
  937. if (!adev->vm_manager.enabled) {
  938. r = gmc_v8_0_vm_init(adev);
  939. if (r) {
  940. dev_err(adev->dev, "vm manager initialization failed (%d).\n", r);
  941. return r;
  942. }
  943. adev->vm_manager.enabled = true;
  944. }
  945. return r;
  946. }
  947. static bool gmc_v8_0_is_idle(void *handle)
  948. {
  949. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  950. u32 tmp = RREG32(mmSRBM_STATUS);
  951. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  952. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK | SRBM_STATUS__VMC_BUSY_MASK))
  953. return false;
  954. return true;
  955. }
  956. static int gmc_v8_0_wait_for_idle(void *handle)
  957. {
  958. unsigned i;
  959. u32 tmp;
  960. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  961. for (i = 0; i < adev->usec_timeout; i++) {
  962. /* read MC_STATUS */
  963. tmp = RREG32(mmSRBM_STATUS) & (SRBM_STATUS__MCB_BUSY_MASK |
  964. SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  965. SRBM_STATUS__MCC_BUSY_MASK |
  966. SRBM_STATUS__MCD_BUSY_MASK |
  967. SRBM_STATUS__VMC_BUSY_MASK |
  968. SRBM_STATUS__VMC1_BUSY_MASK);
  969. if (!tmp)
  970. return 0;
  971. udelay(1);
  972. }
  973. return -ETIMEDOUT;
  974. }
  975. static void gmc_v8_0_print_status(void *handle)
  976. {
  977. int i, j;
  978. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  979. dev_info(adev->dev, "GMC 8.x registers\n");
  980. dev_info(adev->dev, " SRBM_STATUS=0x%08X\n",
  981. RREG32(mmSRBM_STATUS));
  982. dev_info(adev->dev, " SRBM_STATUS2=0x%08X\n",
  983. RREG32(mmSRBM_STATUS2));
  984. dev_info(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  985. RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_ADDR));
  986. dev_info(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  987. RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_STATUS));
  988. dev_info(adev->dev, " MC_VM_MX_L1_TLB_CNTL=0x%08X\n",
  989. RREG32(mmMC_VM_MX_L1_TLB_CNTL));
  990. dev_info(adev->dev, " VM_L2_CNTL=0x%08X\n",
  991. RREG32(mmVM_L2_CNTL));
  992. dev_info(adev->dev, " VM_L2_CNTL2=0x%08X\n",
  993. RREG32(mmVM_L2_CNTL2));
  994. dev_info(adev->dev, " VM_L2_CNTL3=0x%08X\n",
  995. RREG32(mmVM_L2_CNTL3));
  996. dev_info(adev->dev, " VM_L2_CNTL4=0x%08X\n",
  997. RREG32(mmVM_L2_CNTL4));
  998. dev_info(adev->dev, " VM_CONTEXT0_PAGE_TABLE_START_ADDR=0x%08X\n",
  999. RREG32(mmVM_CONTEXT0_PAGE_TABLE_START_ADDR));
  1000. dev_info(adev->dev, " VM_CONTEXT0_PAGE_TABLE_END_ADDR=0x%08X\n",
  1001. RREG32(mmVM_CONTEXT0_PAGE_TABLE_END_ADDR));
  1002. dev_info(adev->dev, " VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR=0x%08X\n",
  1003. RREG32(mmVM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR));
  1004. dev_info(adev->dev, " VM_CONTEXT0_CNTL2=0x%08X\n",
  1005. RREG32(mmVM_CONTEXT0_CNTL2));
  1006. dev_info(adev->dev, " VM_CONTEXT0_CNTL=0x%08X\n",
  1007. RREG32(mmVM_CONTEXT0_CNTL));
  1008. dev_info(adev->dev, " VM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR=0x%08X\n",
  1009. RREG32(mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR));
  1010. dev_info(adev->dev, " VM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR=0x%08X\n",
  1011. RREG32(mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR));
  1012. dev_info(adev->dev, " mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET=0x%08X\n",
  1013. RREG32(mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET));
  1014. dev_info(adev->dev, " VM_CONTEXT1_PAGE_TABLE_START_ADDR=0x%08X\n",
  1015. RREG32(mmVM_CONTEXT1_PAGE_TABLE_START_ADDR));
  1016. dev_info(adev->dev, " VM_CONTEXT1_PAGE_TABLE_END_ADDR=0x%08X\n",
  1017. RREG32(mmVM_CONTEXT1_PAGE_TABLE_END_ADDR));
  1018. dev_info(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR=0x%08X\n",
  1019. RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR));
  1020. dev_info(adev->dev, " VM_CONTEXT1_CNTL2=0x%08X\n",
  1021. RREG32(mmVM_CONTEXT1_CNTL2));
  1022. dev_info(adev->dev, " VM_CONTEXT1_CNTL=0x%08X\n",
  1023. RREG32(mmVM_CONTEXT1_CNTL));
  1024. for (i = 0; i < 16; i++) {
  1025. if (i < 8)
  1026. dev_info(adev->dev, " VM_CONTEXT%d_PAGE_TABLE_BASE_ADDR=0x%08X\n",
  1027. i, RREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + i));
  1028. else
  1029. dev_info(adev->dev, " VM_CONTEXT%d_PAGE_TABLE_BASE_ADDR=0x%08X\n",
  1030. i, RREG32(mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + i - 8));
  1031. }
  1032. dev_info(adev->dev, " MC_VM_SYSTEM_APERTURE_LOW_ADDR=0x%08X\n",
  1033. RREG32(mmMC_VM_SYSTEM_APERTURE_LOW_ADDR));
  1034. dev_info(adev->dev, " MC_VM_SYSTEM_APERTURE_HIGH_ADDR=0x%08X\n",
  1035. RREG32(mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR));
  1036. dev_info(adev->dev, " MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR=0x%08X\n",
  1037. RREG32(mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR));
  1038. dev_info(adev->dev, " MC_VM_FB_LOCATION=0x%08X\n",
  1039. RREG32(mmMC_VM_FB_LOCATION));
  1040. dev_info(adev->dev, " MC_VM_AGP_BASE=0x%08X\n",
  1041. RREG32(mmMC_VM_AGP_BASE));
  1042. dev_info(adev->dev, " MC_VM_AGP_TOP=0x%08X\n",
  1043. RREG32(mmMC_VM_AGP_TOP));
  1044. dev_info(adev->dev, " MC_VM_AGP_BOT=0x%08X\n",
  1045. RREG32(mmMC_VM_AGP_BOT));
  1046. dev_info(adev->dev, " HDP_REG_COHERENCY_FLUSH_CNTL=0x%08X\n",
  1047. RREG32(mmHDP_REG_COHERENCY_FLUSH_CNTL));
  1048. dev_info(adev->dev, " HDP_NONSURFACE_BASE=0x%08X\n",
  1049. RREG32(mmHDP_NONSURFACE_BASE));
  1050. dev_info(adev->dev, " HDP_NONSURFACE_INFO=0x%08X\n",
  1051. RREG32(mmHDP_NONSURFACE_INFO));
  1052. dev_info(adev->dev, " HDP_NONSURFACE_SIZE=0x%08X\n",
  1053. RREG32(mmHDP_NONSURFACE_SIZE));
  1054. dev_info(adev->dev, " HDP_MISC_CNTL=0x%08X\n",
  1055. RREG32(mmHDP_MISC_CNTL));
  1056. dev_info(adev->dev, " HDP_HOST_PATH_CNTL=0x%08X\n",
  1057. RREG32(mmHDP_HOST_PATH_CNTL));
  1058. for (i = 0, j = 0; i < 32; i++, j += 0x6) {
  1059. dev_info(adev->dev, " %d:\n", i);
  1060. dev_info(adev->dev, " 0x%04X=0x%08X\n",
  1061. 0xb05 + j, RREG32(0xb05 + j));
  1062. dev_info(adev->dev, " 0x%04X=0x%08X\n",
  1063. 0xb06 + j, RREG32(0xb06 + j));
  1064. dev_info(adev->dev, " 0x%04X=0x%08X\n",
  1065. 0xb07 + j, RREG32(0xb07 + j));
  1066. dev_info(adev->dev, " 0x%04X=0x%08X\n",
  1067. 0xb08 + j, RREG32(0xb08 + j));
  1068. dev_info(adev->dev, " 0x%04X=0x%08X\n",
  1069. 0xb09 + j, RREG32(0xb09 + j));
  1070. }
  1071. dev_info(adev->dev, " BIF_FB_EN=0x%08X\n",
  1072. RREG32(mmBIF_FB_EN));
  1073. }
  1074. static int gmc_v8_0_soft_reset(void *handle)
  1075. {
  1076. struct amdgpu_mode_mc_save save;
  1077. u32 srbm_soft_reset = 0;
  1078. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1079. u32 tmp = RREG32(mmSRBM_STATUS);
  1080. if (tmp & SRBM_STATUS__VMC_BUSY_MASK)
  1081. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  1082. SRBM_SOFT_RESET, SOFT_RESET_VMC, 1);
  1083. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  1084. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK)) {
  1085. if (!(adev->flags & AMD_IS_APU))
  1086. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  1087. SRBM_SOFT_RESET, SOFT_RESET_MC, 1);
  1088. }
  1089. if (srbm_soft_reset) {
  1090. gmc_v8_0_print_status((void *)adev);
  1091. gmc_v8_0_mc_stop(adev, &save);
  1092. if (gmc_v8_0_wait_for_idle(adev)) {
  1093. dev_warn(adev->dev, "Wait for GMC idle timed out !\n");
  1094. }
  1095. tmp = RREG32(mmSRBM_SOFT_RESET);
  1096. tmp |= srbm_soft_reset;
  1097. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1098. WREG32(mmSRBM_SOFT_RESET, tmp);
  1099. tmp = RREG32(mmSRBM_SOFT_RESET);
  1100. udelay(50);
  1101. tmp &= ~srbm_soft_reset;
  1102. WREG32(mmSRBM_SOFT_RESET, tmp);
  1103. tmp = RREG32(mmSRBM_SOFT_RESET);
  1104. /* Wait a little for things to settle down */
  1105. udelay(50);
  1106. gmc_v8_0_mc_resume(adev, &save);
  1107. udelay(50);
  1108. gmc_v8_0_print_status((void *)adev);
  1109. }
  1110. return 0;
  1111. }
  1112. static int gmc_v8_0_vm_fault_interrupt_state(struct amdgpu_device *adev,
  1113. struct amdgpu_irq_src *src,
  1114. unsigned type,
  1115. enum amdgpu_interrupt_state state)
  1116. {
  1117. u32 tmp;
  1118. u32 bits = (VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1119. VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1120. VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1121. VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1122. VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1123. VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1124. VM_CONTEXT1_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK);
  1125. switch (state) {
  1126. case AMDGPU_IRQ_STATE_DISABLE:
  1127. /* system context */
  1128. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1129. tmp &= ~bits;
  1130. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1131. /* VMs */
  1132. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1133. tmp &= ~bits;
  1134. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1135. break;
  1136. case AMDGPU_IRQ_STATE_ENABLE:
  1137. /* system context */
  1138. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1139. tmp |= bits;
  1140. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1141. /* VMs */
  1142. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1143. tmp |= bits;
  1144. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1145. break;
  1146. default:
  1147. break;
  1148. }
  1149. return 0;
  1150. }
  1151. static int gmc_v8_0_process_interrupt(struct amdgpu_device *adev,
  1152. struct amdgpu_irq_src *source,
  1153. struct amdgpu_iv_entry *entry)
  1154. {
  1155. u32 addr, status, mc_client;
  1156. addr = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_ADDR);
  1157. status = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_STATUS);
  1158. mc_client = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_MCCLIENT);
  1159. /* reset addr and status */
  1160. WREG32_P(mmVM_CONTEXT1_CNTL2, 1, ~1);
  1161. if (!addr && !status)
  1162. return 0;
  1163. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_FIRST)
  1164. gmc_v8_0_set_fault_enable_default(adev, false);
  1165. dev_err(adev->dev, "GPU fault detected: %d 0x%08x\n",
  1166. entry->src_id, entry->src_data);
  1167. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  1168. addr);
  1169. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  1170. status);
  1171. gmc_v8_0_vm_decode_fault(adev, status, addr, mc_client);
  1172. return 0;
  1173. }
  1174. static int gmc_v8_0_set_clockgating_state(void *handle,
  1175. enum amd_clockgating_state state)
  1176. {
  1177. return 0;
  1178. }
  1179. static int gmc_v8_0_set_powergating_state(void *handle,
  1180. enum amd_powergating_state state)
  1181. {
  1182. return 0;
  1183. }
  1184. const struct amd_ip_funcs gmc_v8_0_ip_funcs = {
  1185. .early_init = gmc_v8_0_early_init,
  1186. .late_init = gmc_v8_0_late_init,
  1187. .sw_init = gmc_v8_0_sw_init,
  1188. .sw_fini = gmc_v8_0_sw_fini,
  1189. .hw_init = gmc_v8_0_hw_init,
  1190. .hw_fini = gmc_v8_0_hw_fini,
  1191. .suspend = gmc_v8_0_suspend,
  1192. .resume = gmc_v8_0_resume,
  1193. .is_idle = gmc_v8_0_is_idle,
  1194. .wait_for_idle = gmc_v8_0_wait_for_idle,
  1195. .soft_reset = gmc_v8_0_soft_reset,
  1196. .print_status = gmc_v8_0_print_status,
  1197. .set_clockgating_state = gmc_v8_0_set_clockgating_state,
  1198. .set_powergating_state = gmc_v8_0_set_powergating_state,
  1199. };
  1200. static const struct amdgpu_gart_funcs gmc_v8_0_gart_funcs = {
  1201. .flush_gpu_tlb = gmc_v8_0_gart_flush_gpu_tlb,
  1202. .set_pte_pde = gmc_v8_0_gart_set_pte_pde,
  1203. };
  1204. static const struct amdgpu_irq_src_funcs gmc_v8_0_irq_funcs = {
  1205. .set = gmc_v8_0_vm_fault_interrupt_state,
  1206. .process = gmc_v8_0_process_interrupt,
  1207. };
  1208. static void gmc_v8_0_set_gart_funcs(struct amdgpu_device *adev)
  1209. {
  1210. if (adev->gart.gart_funcs == NULL)
  1211. adev->gart.gart_funcs = &gmc_v8_0_gart_funcs;
  1212. }
  1213. static void gmc_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  1214. {
  1215. adev->mc.vm_fault.num_types = 1;
  1216. adev->mc.vm_fault.funcs = &gmc_v8_0_irq_funcs;
  1217. }