gfx_v8_0.c 158 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "vi.h"
  28. #include "vid.h"
  29. #include "amdgpu_ucode.h"
  30. #include "clearstate_vi.h"
  31. #include "gmc/gmc_8_2_d.h"
  32. #include "gmc/gmc_8_2_sh_mask.h"
  33. #include "oss/oss_3_0_d.h"
  34. #include "oss/oss_3_0_sh_mask.h"
  35. #include "bif/bif_5_0_d.h"
  36. #include "bif/bif_5_0_sh_mask.h"
  37. #include "gca/gfx_8_0_d.h"
  38. #include "gca/gfx_8_0_enum.h"
  39. #include "gca/gfx_8_0_sh_mask.h"
  40. #include "gca/gfx_8_0_enum.h"
  41. #include "uvd/uvd_5_0_d.h"
  42. #include "uvd/uvd_5_0_sh_mask.h"
  43. #include "dce/dce_10_0_d.h"
  44. #include "dce/dce_10_0_sh_mask.h"
  45. #define GFX8_NUM_GFX_RINGS 1
  46. #define GFX8_NUM_COMPUTE_RINGS 8
  47. #define TOPAZ_GB_ADDR_CONFIG_GOLDEN 0x22010001
  48. #define CARRIZO_GB_ADDR_CONFIG_GOLDEN 0x22010001
  49. #define TONGA_GB_ADDR_CONFIG_GOLDEN 0x22011003
  50. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  51. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  52. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  53. #define MICRO_TILE_MODE_NEW(x) ((x) << GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT)
  54. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  55. #define BANK_WIDTH(x) ((x) << GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT)
  56. #define BANK_HEIGHT(x) ((x) << GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT)
  57. #define MACRO_TILE_ASPECT(x) ((x) << GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT)
  58. #define NUM_BANKS(x) ((x) << GB_MACROTILE_MODE0__NUM_BANKS__SHIFT)
  59. MODULE_FIRMWARE("amdgpu/carrizo_ce.bin");
  60. MODULE_FIRMWARE("amdgpu/carrizo_pfp.bin");
  61. MODULE_FIRMWARE("amdgpu/carrizo_me.bin");
  62. MODULE_FIRMWARE("amdgpu/carrizo_mec.bin");
  63. MODULE_FIRMWARE("amdgpu/carrizo_mec2.bin");
  64. MODULE_FIRMWARE("amdgpu/carrizo_rlc.bin");
  65. MODULE_FIRMWARE("amdgpu/stoney_ce.bin");
  66. MODULE_FIRMWARE("amdgpu/stoney_pfp.bin");
  67. MODULE_FIRMWARE("amdgpu/stoney_me.bin");
  68. MODULE_FIRMWARE("amdgpu/stoney_mec.bin");
  69. MODULE_FIRMWARE("amdgpu/stoney_rlc.bin");
  70. MODULE_FIRMWARE("amdgpu/tonga_ce.bin");
  71. MODULE_FIRMWARE("amdgpu/tonga_pfp.bin");
  72. MODULE_FIRMWARE("amdgpu/tonga_me.bin");
  73. MODULE_FIRMWARE("amdgpu/tonga_mec.bin");
  74. MODULE_FIRMWARE("amdgpu/tonga_mec2.bin");
  75. MODULE_FIRMWARE("amdgpu/tonga_rlc.bin");
  76. MODULE_FIRMWARE("amdgpu/topaz_ce.bin");
  77. MODULE_FIRMWARE("amdgpu/topaz_pfp.bin");
  78. MODULE_FIRMWARE("amdgpu/topaz_me.bin");
  79. MODULE_FIRMWARE("amdgpu/topaz_mec.bin");
  80. MODULE_FIRMWARE("amdgpu/topaz_mec2.bin");
  81. MODULE_FIRMWARE("amdgpu/topaz_rlc.bin");
  82. MODULE_FIRMWARE("amdgpu/fiji_ce.bin");
  83. MODULE_FIRMWARE("amdgpu/fiji_pfp.bin");
  84. MODULE_FIRMWARE("amdgpu/fiji_me.bin");
  85. MODULE_FIRMWARE("amdgpu/fiji_mec.bin");
  86. MODULE_FIRMWARE("amdgpu/fiji_mec2.bin");
  87. MODULE_FIRMWARE("amdgpu/fiji_rlc.bin");
  88. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  89. {
  90. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  91. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  92. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  93. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  94. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  95. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  96. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  97. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  98. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  99. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  100. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  101. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  102. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  103. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  104. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  105. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  106. };
  107. static const u32 golden_settings_tonga_a11[] =
  108. {
  109. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  110. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  111. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  112. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  113. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  114. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
  115. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  116. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  117. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  118. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  119. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  120. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
  121. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  122. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  123. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  124. };
  125. static const u32 tonga_golden_common_all[] =
  126. {
  127. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  128. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  129. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  130. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  131. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  132. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  133. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  134. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  135. };
  136. static const u32 tonga_mgcg_cgcg_init[] =
  137. {
  138. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  139. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  140. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  141. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  142. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  143. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  144. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  145. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  146. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  147. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  148. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  149. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  150. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  151. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  152. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  153. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  154. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  155. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  156. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  157. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  158. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  159. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  160. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  161. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  162. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  163. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  164. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  165. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  166. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  167. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  168. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  169. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  170. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  171. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  172. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  173. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  174. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  175. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  176. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  177. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  178. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  179. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  180. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  181. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  182. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  183. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  184. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  185. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  186. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  187. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  188. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  189. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  190. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  191. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  192. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  193. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  194. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  195. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  196. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  197. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  198. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  199. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  200. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  201. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  202. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  203. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  204. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  205. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  206. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  207. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  208. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  209. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  210. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  211. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  212. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  213. };
  214. static const u32 fiji_golden_common_all[] =
  215. {
  216. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  217. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x3a00161a,
  218. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002e,
  219. mmGB_ADDR_CONFIG, 0xffffffff, 0x12011003,
  220. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  221. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  222. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  223. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  224. };
  225. static const u32 golden_settings_fiji_a10[] =
  226. {
  227. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  228. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  229. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  230. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x00000100,
  231. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  232. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  233. mmTCC_CTRL, 0x00100000, 0xf30fff7f,
  234. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000ff,
  235. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x7d6cf5e4,
  236. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x3928b1a0,
  237. };
  238. static const u32 fiji_mgcg_cgcg_init[] =
  239. {
  240. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffc0,
  241. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  242. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  243. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  244. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  245. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  246. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  247. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  248. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  249. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  250. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  251. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  252. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  253. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  254. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  255. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  256. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  257. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  258. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  259. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  260. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  261. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  262. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  263. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  264. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  265. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  266. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  267. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  268. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  269. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  270. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  271. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  272. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  273. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  274. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  275. };
  276. static const u32 golden_settings_iceland_a11[] =
  277. {
  278. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  279. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  280. mmDB_DEBUG3, 0xc0000000, 0xc0000000,
  281. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  282. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  283. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  284. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x00000002,
  285. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  286. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  287. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  288. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  289. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  290. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  291. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  292. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00000010,
  293. };
  294. static const u32 iceland_golden_common_all[] =
  295. {
  296. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  297. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  298. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  299. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  300. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  301. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  302. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  303. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  304. };
  305. static const u32 iceland_mgcg_cgcg_init[] =
  306. {
  307. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  308. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  309. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  310. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  311. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0xc0000100,
  312. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0xc0000100,
  313. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0xc0000100,
  314. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  315. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  316. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  317. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  318. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  319. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  320. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  321. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  322. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  323. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  324. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  325. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  326. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  327. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  328. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  329. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0xff000100,
  330. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  331. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  332. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  333. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  334. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  335. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  336. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  337. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  338. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  339. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  340. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  341. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  342. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  343. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  344. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  345. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  346. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  347. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  348. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  349. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  350. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  351. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  352. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  353. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  354. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  355. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  356. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  357. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  358. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  359. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  360. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  361. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  362. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  363. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  364. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  365. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  366. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  367. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  368. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  369. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  370. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  371. };
  372. static const u32 cz_golden_settings_a11[] =
  373. {
  374. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  375. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  376. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  377. mmPA_SC_ENHANCE, 0xffffffff, 0x00000001,
  378. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  379. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  380. mmTA_CNTL_AUX, 0x000f000f, 0x00010000,
  381. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  382. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f3,
  383. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001302
  384. };
  385. static const u32 cz_golden_common_all[] =
  386. {
  387. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  388. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  389. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  390. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  391. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  392. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  393. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  394. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  395. };
  396. static const u32 cz_mgcg_cgcg_init[] =
  397. {
  398. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  399. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  400. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  401. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  402. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  403. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  404. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x00000100,
  405. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  406. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  407. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  408. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  409. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  410. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  411. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  412. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  413. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  414. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  415. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  416. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  417. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  418. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  419. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  420. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  421. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  422. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  423. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  424. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  425. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  426. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  427. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  428. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  429. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  430. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  431. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  432. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  433. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  434. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  435. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  436. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  437. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  438. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  439. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  440. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  441. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  442. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  443. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  444. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  445. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  446. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  447. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  448. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  449. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  450. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  451. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  452. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  453. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  454. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  455. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  456. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  457. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  458. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  459. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  460. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  461. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  462. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  463. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  464. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  465. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  466. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  467. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  468. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  469. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  470. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  471. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  472. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  473. };
  474. static const u32 stoney_golden_settings_a11[] =
  475. {
  476. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  477. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  478. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  479. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  480. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  481. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  482. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  483. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  484. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f1,
  485. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x10101010,
  486. };
  487. static const u32 stoney_golden_common_all[] =
  488. {
  489. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  490. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000000,
  491. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  492. mmGB_ADDR_CONFIG, 0xffffffff, 0x12010001,
  493. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  494. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  495. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  496. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  497. };
  498. static const u32 stoney_mgcg_cgcg_init[] =
  499. {
  500. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  501. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  502. mmCP_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  503. mmRLC_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  504. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96940200,
  505. mmATC_MISC_CG, 0xffffffff, 0x000c0200,
  506. };
  507. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev);
  508. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  509. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev);
  510. static void gfx_v8_0_init_golden_registers(struct amdgpu_device *adev)
  511. {
  512. switch (adev->asic_type) {
  513. case CHIP_TOPAZ:
  514. amdgpu_program_register_sequence(adev,
  515. iceland_mgcg_cgcg_init,
  516. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  517. amdgpu_program_register_sequence(adev,
  518. golden_settings_iceland_a11,
  519. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  520. amdgpu_program_register_sequence(adev,
  521. iceland_golden_common_all,
  522. (const u32)ARRAY_SIZE(iceland_golden_common_all));
  523. break;
  524. case CHIP_FIJI:
  525. amdgpu_program_register_sequence(adev,
  526. fiji_mgcg_cgcg_init,
  527. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  528. amdgpu_program_register_sequence(adev,
  529. golden_settings_fiji_a10,
  530. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  531. amdgpu_program_register_sequence(adev,
  532. fiji_golden_common_all,
  533. (const u32)ARRAY_SIZE(fiji_golden_common_all));
  534. break;
  535. case CHIP_TONGA:
  536. amdgpu_program_register_sequence(adev,
  537. tonga_mgcg_cgcg_init,
  538. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  539. amdgpu_program_register_sequence(adev,
  540. golden_settings_tonga_a11,
  541. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  542. amdgpu_program_register_sequence(adev,
  543. tonga_golden_common_all,
  544. (const u32)ARRAY_SIZE(tonga_golden_common_all));
  545. break;
  546. case CHIP_CARRIZO:
  547. amdgpu_program_register_sequence(adev,
  548. cz_mgcg_cgcg_init,
  549. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  550. amdgpu_program_register_sequence(adev,
  551. cz_golden_settings_a11,
  552. (const u32)ARRAY_SIZE(cz_golden_settings_a11));
  553. amdgpu_program_register_sequence(adev,
  554. cz_golden_common_all,
  555. (const u32)ARRAY_SIZE(cz_golden_common_all));
  556. break;
  557. case CHIP_STONEY:
  558. amdgpu_program_register_sequence(adev,
  559. stoney_mgcg_cgcg_init,
  560. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  561. amdgpu_program_register_sequence(adev,
  562. stoney_golden_settings_a11,
  563. (const u32)ARRAY_SIZE(stoney_golden_settings_a11));
  564. amdgpu_program_register_sequence(adev,
  565. stoney_golden_common_all,
  566. (const u32)ARRAY_SIZE(stoney_golden_common_all));
  567. break;
  568. default:
  569. break;
  570. }
  571. }
  572. static void gfx_v8_0_scratch_init(struct amdgpu_device *adev)
  573. {
  574. int i;
  575. adev->gfx.scratch.num_reg = 7;
  576. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  577. for (i = 0; i < adev->gfx.scratch.num_reg; i++) {
  578. adev->gfx.scratch.free[i] = true;
  579. adev->gfx.scratch.reg[i] = adev->gfx.scratch.reg_base + i;
  580. }
  581. }
  582. static int gfx_v8_0_ring_test_ring(struct amdgpu_ring *ring)
  583. {
  584. struct amdgpu_device *adev = ring->adev;
  585. uint32_t scratch;
  586. uint32_t tmp = 0;
  587. unsigned i;
  588. int r;
  589. r = amdgpu_gfx_scratch_get(adev, &scratch);
  590. if (r) {
  591. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  592. return r;
  593. }
  594. WREG32(scratch, 0xCAFEDEAD);
  595. r = amdgpu_ring_lock(ring, 3);
  596. if (r) {
  597. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  598. ring->idx, r);
  599. amdgpu_gfx_scratch_free(adev, scratch);
  600. return r;
  601. }
  602. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  603. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  604. amdgpu_ring_write(ring, 0xDEADBEEF);
  605. amdgpu_ring_unlock_commit(ring);
  606. for (i = 0; i < adev->usec_timeout; i++) {
  607. tmp = RREG32(scratch);
  608. if (tmp == 0xDEADBEEF)
  609. break;
  610. DRM_UDELAY(1);
  611. }
  612. if (i < adev->usec_timeout) {
  613. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  614. ring->idx, i);
  615. } else {
  616. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  617. ring->idx, scratch, tmp);
  618. r = -EINVAL;
  619. }
  620. amdgpu_gfx_scratch_free(adev, scratch);
  621. return r;
  622. }
  623. static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring)
  624. {
  625. struct amdgpu_device *adev = ring->adev;
  626. struct amdgpu_ib ib;
  627. struct fence *f = NULL;
  628. uint32_t scratch;
  629. uint32_t tmp = 0;
  630. unsigned i;
  631. int r;
  632. r = amdgpu_gfx_scratch_get(adev, &scratch);
  633. if (r) {
  634. DRM_ERROR("amdgpu: failed to get scratch reg (%d).\n", r);
  635. return r;
  636. }
  637. WREG32(scratch, 0xCAFEDEAD);
  638. memset(&ib, 0, sizeof(ib));
  639. r = amdgpu_ib_get(ring, NULL, 256, &ib);
  640. if (r) {
  641. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  642. goto err1;
  643. }
  644. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  645. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  646. ib.ptr[2] = 0xDEADBEEF;
  647. ib.length_dw = 3;
  648. r = amdgpu_sched_ib_submit_kernel_helper(adev, ring, &ib, 1, NULL,
  649. AMDGPU_FENCE_OWNER_UNDEFINED,
  650. &f);
  651. if (r)
  652. goto err2;
  653. r = fence_wait(f, false);
  654. if (r) {
  655. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  656. goto err2;
  657. }
  658. for (i = 0; i < adev->usec_timeout; i++) {
  659. tmp = RREG32(scratch);
  660. if (tmp == 0xDEADBEEF)
  661. break;
  662. DRM_UDELAY(1);
  663. }
  664. if (i < adev->usec_timeout) {
  665. DRM_INFO("ib test on ring %d succeeded in %u usecs\n",
  666. ring->idx, i);
  667. goto err2;
  668. } else {
  669. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  670. scratch, tmp);
  671. r = -EINVAL;
  672. }
  673. err2:
  674. fence_put(f);
  675. amdgpu_ib_free(adev, &ib);
  676. err1:
  677. amdgpu_gfx_scratch_free(adev, scratch);
  678. return r;
  679. }
  680. static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)
  681. {
  682. const char *chip_name;
  683. char fw_name[30];
  684. int err;
  685. struct amdgpu_firmware_info *info = NULL;
  686. const struct common_firmware_header *header = NULL;
  687. const struct gfx_firmware_header_v1_0 *cp_hdr;
  688. DRM_DEBUG("\n");
  689. switch (adev->asic_type) {
  690. case CHIP_TOPAZ:
  691. chip_name = "topaz";
  692. break;
  693. case CHIP_TONGA:
  694. chip_name = "tonga";
  695. break;
  696. case CHIP_CARRIZO:
  697. chip_name = "carrizo";
  698. break;
  699. case CHIP_FIJI:
  700. chip_name = "fiji";
  701. break;
  702. case CHIP_STONEY:
  703. chip_name = "stoney";
  704. break;
  705. default:
  706. BUG();
  707. }
  708. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  709. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  710. if (err)
  711. goto out;
  712. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  713. if (err)
  714. goto out;
  715. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  716. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  717. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  718. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  719. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  720. if (err)
  721. goto out;
  722. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  723. if (err)
  724. goto out;
  725. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  726. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  727. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  728. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  729. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  730. if (err)
  731. goto out;
  732. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  733. if (err)
  734. goto out;
  735. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  736. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  737. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  738. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  739. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  740. if (err)
  741. goto out;
  742. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  743. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.rlc_fw->data;
  744. adev->gfx.rlc_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  745. adev->gfx.rlc_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  746. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  747. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  748. if (err)
  749. goto out;
  750. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  751. if (err)
  752. goto out;
  753. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  754. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  755. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  756. if (adev->asic_type != CHIP_STONEY) {
  757. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  758. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  759. if (!err) {
  760. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  761. if (err)
  762. goto out;
  763. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  764. adev->gfx.mec2_fw->data;
  765. adev->gfx.mec2_fw_version =
  766. le32_to_cpu(cp_hdr->header.ucode_version);
  767. adev->gfx.mec2_feature_version =
  768. le32_to_cpu(cp_hdr->ucode_feature_version);
  769. } else {
  770. err = 0;
  771. adev->gfx.mec2_fw = NULL;
  772. }
  773. }
  774. if (adev->firmware.smu_load) {
  775. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  776. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  777. info->fw = adev->gfx.pfp_fw;
  778. header = (const struct common_firmware_header *)info->fw->data;
  779. adev->firmware.fw_size +=
  780. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  781. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  782. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  783. info->fw = adev->gfx.me_fw;
  784. header = (const struct common_firmware_header *)info->fw->data;
  785. adev->firmware.fw_size +=
  786. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  787. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  788. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  789. info->fw = adev->gfx.ce_fw;
  790. header = (const struct common_firmware_header *)info->fw->data;
  791. adev->firmware.fw_size +=
  792. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  793. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  794. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  795. info->fw = adev->gfx.rlc_fw;
  796. header = (const struct common_firmware_header *)info->fw->data;
  797. adev->firmware.fw_size +=
  798. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  799. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  800. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  801. info->fw = adev->gfx.mec_fw;
  802. header = (const struct common_firmware_header *)info->fw->data;
  803. adev->firmware.fw_size +=
  804. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  805. if (adev->gfx.mec2_fw) {
  806. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  807. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  808. info->fw = adev->gfx.mec2_fw;
  809. header = (const struct common_firmware_header *)info->fw->data;
  810. adev->firmware.fw_size +=
  811. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  812. }
  813. }
  814. out:
  815. if (err) {
  816. dev_err(adev->dev,
  817. "gfx8: Failed to load firmware \"%s\"\n",
  818. fw_name);
  819. release_firmware(adev->gfx.pfp_fw);
  820. adev->gfx.pfp_fw = NULL;
  821. release_firmware(adev->gfx.me_fw);
  822. adev->gfx.me_fw = NULL;
  823. release_firmware(adev->gfx.ce_fw);
  824. adev->gfx.ce_fw = NULL;
  825. release_firmware(adev->gfx.rlc_fw);
  826. adev->gfx.rlc_fw = NULL;
  827. release_firmware(adev->gfx.mec_fw);
  828. adev->gfx.mec_fw = NULL;
  829. release_firmware(adev->gfx.mec2_fw);
  830. adev->gfx.mec2_fw = NULL;
  831. }
  832. return err;
  833. }
  834. static void gfx_v8_0_mec_fini(struct amdgpu_device *adev)
  835. {
  836. int r;
  837. if (adev->gfx.mec.hpd_eop_obj) {
  838. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  839. if (unlikely(r != 0))
  840. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  841. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  842. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  843. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  844. adev->gfx.mec.hpd_eop_obj = NULL;
  845. }
  846. }
  847. #define MEC_HPD_SIZE 2048
  848. static int gfx_v8_0_mec_init(struct amdgpu_device *adev)
  849. {
  850. int r;
  851. u32 *hpd;
  852. /*
  853. * we assign only 1 pipe because all other pipes will
  854. * be handled by KFD
  855. */
  856. adev->gfx.mec.num_mec = 1;
  857. adev->gfx.mec.num_pipe = 1;
  858. adev->gfx.mec.num_queue = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe * 8;
  859. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  860. r = amdgpu_bo_create(adev,
  861. adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2,
  862. PAGE_SIZE, true,
  863. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  864. &adev->gfx.mec.hpd_eop_obj);
  865. if (r) {
  866. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  867. return r;
  868. }
  869. }
  870. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  871. if (unlikely(r != 0)) {
  872. gfx_v8_0_mec_fini(adev);
  873. return r;
  874. }
  875. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  876. &adev->gfx.mec.hpd_eop_gpu_addr);
  877. if (r) {
  878. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  879. gfx_v8_0_mec_fini(adev);
  880. return r;
  881. }
  882. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  883. if (r) {
  884. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  885. gfx_v8_0_mec_fini(adev);
  886. return r;
  887. }
  888. memset(hpd, 0, adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2);
  889. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  890. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  891. return 0;
  892. }
  893. static void gfx_v8_0_gpu_early_init(struct amdgpu_device *adev)
  894. {
  895. u32 gb_addr_config;
  896. u32 mc_shared_chmap, mc_arb_ramcfg;
  897. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  898. u32 tmp;
  899. switch (adev->asic_type) {
  900. case CHIP_TOPAZ:
  901. adev->gfx.config.max_shader_engines = 1;
  902. adev->gfx.config.max_tile_pipes = 2;
  903. adev->gfx.config.max_cu_per_sh = 6;
  904. adev->gfx.config.max_sh_per_se = 1;
  905. adev->gfx.config.max_backends_per_se = 2;
  906. adev->gfx.config.max_texture_channel_caches = 2;
  907. adev->gfx.config.max_gprs = 256;
  908. adev->gfx.config.max_gs_threads = 32;
  909. adev->gfx.config.max_hw_contexts = 8;
  910. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  911. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  912. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  913. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  914. gb_addr_config = TOPAZ_GB_ADDR_CONFIG_GOLDEN;
  915. break;
  916. case CHIP_FIJI:
  917. adev->gfx.config.max_shader_engines = 4;
  918. adev->gfx.config.max_tile_pipes = 16;
  919. adev->gfx.config.max_cu_per_sh = 16;
  920. adev->gfx.config.max_sh_per_se = 1;
  921. adev->gfx.config.max_backends_per_se = 4;
  922. adev->gfx.config.max_texture_channel_caches = 8;
  923. adev->gfx.config.max_gprs = 256;
  924. adev->gfx.config.max_gs_threads = 32;
  925. adev->gfx.config.max_hw_contexts = 8;
  926. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  927. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  928. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  929. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  930. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  931. break;
  932. case CHIP_TONGA:
  933. adev->gfx.config.max_shader_engines = 4;
  934. adev->gfx.config.max_tile_pipes = 8;
  935. adev->gfx.config.max_cu_per_sh = 8;
  936. adev->gfx.config.max_sh_per_se = 1;
  937. adev->gfx.config.max_backends_per_se = 2;
  938. adev->gfx.config.max_texture_channel_caches = 8;
  939. adev->gfx.config.max_gprs = 256;
  940. adev->gfx.config.max_gs_threads = 32;
  941. adev->gfx.config.max_hw_contexts = 8;
  942. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  943. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  944. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  945. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  946. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  947. break;
  948. case CHIP_CARRIZO:
  949. adev->gfx.config.max_shader_engines = 1;
  950. adev->gfx.config.max_tile_pipes = 2;
  951. adev->gfx.config.max_sh_per_se = 1;
  952. adev->gfx.config.max_backends_per_se = 2;
  953. switch (adev->pdev->revision) {
  954. case 0xc4:
  955. case 0x84:
  956. case 0xc8:
  957. case 0xcc:
  958. /* B10 */
  959. adev->gfx.config.max_cu_per_sh = 8;
  960. break;
  961. case 0xc5:
  962. case 0x81:
  963. case 0x85:
  964. case 0xc9:
  965. case 0xcd:
  966. /* B8 */
  967. adev->gfx.config.max_cu_per_sh = 6;
  968. break;
  969. case 0xc6:
  970. case 0xca:
  971. case 0xce:
  972. /* B6 */
  973. adev->gfx.config.max_cu_per_sh = 6;
  974. break;
  975. case 0xc7:
  976. case 0x87:
  977. case 0xcb:
  978. default:
  979. /* B4 */
  980. adev->gfx.config.max_cu_per_sh = 4;
  981. break;
  982. }
  983. adev->gfx.config.max_texture_channel_caches = 2;
  984. adev->gfx.config.max_gprs = 256;
  985. adev->gfx.config.max_gs_threads = 32;
  986. adev->gfx.config.max_hw_contexts = 8;
  987. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  988. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  989. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  990. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  991. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  992. break;
  993. case CHIP_STONEY:
  994. adev->gfx.config.max_shader_engines = 1;
  995. adev->gfx.config.max_tile_pipes = 2;
  996. adev->gfx.config.max_sh_per_se = 1;
  997. adev->gfx.config.max_backends_per_se = 1;
  998. switch (adev->pdev->revision) {
  999. case 0xc0:
  1000. case 0xc1:
  1001. case 0xc2:
  1002. case 0xc4:
  1003. case 0xc8:
  1004. case 0xc9:
  1005. adev->gfx.config.max_cu_per_sh = 3;
  1006. break;
  1007. case 0xd0:
  1008. case 0xd1:
  1009. case 0xd2:
  1010. default:
  1011. adev->gfx.config.max_cu_per_sh = 2;
  1012. break;
  1013. }
  1014. adev->gfx.config.max_texture_channel_caches = 2;
  1015. adev->gfx.config.max_gprs = 256;
  1016. adev->gfx.config.max_gs_threads = 16;
  1017. adev->gfx.config.max_hw_contexts = 8;
  1018. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1019. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1020. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1021. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1022. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1023. break;
  1024. default:
  1025. adev->gfx.config.max_shader_engines = 2;
  1026. adev->gfx.config.max_tile_pipes = 4;
  1027. adev->gfx.config.max_cu_per_sh = 2;
  1028. adev->gfx.config.max_sh_per_se = 1;
  1029. adev->gfx.config.max_backends_per_se = 2;
  1030. adev->gfx.config.max_texture_channel_caches = 4;
  1031. adev->gfx.config.max_gprs = 256;
  1032. adev->gfx.config.max_gs_threads = 32;
  1033. adev->gfx.config.max_hw_contexts = 8;
  1034. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1035. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1036. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1037. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1038. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1039. break;
  1040. }
  1041. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1042. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1043. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  1044. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1045. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1046. if (adev->flags & AMD_IS_APU) {
  1047. /* Get memory bank mapping mode. */
  1048. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  1049. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1050. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1051. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  1052. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1053. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1054. /* Validate settings in case only one DIMM installed. */
  1055. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  1056. dimm00_addr_map = 0;
  1057. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  1058. dimm01_addr_map = 0;
  1059. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  1060. dimm10_addr_map = 0;
  1061. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  1062. dimm11_addr_map = 0;
  1063. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  1064. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  1065. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  1066. adev->gfx.config.mem_row_size_in_kb = 2;
  1067. else
  1068. adev->gfx.config.mem_row_size_in_kb = 1;
  1069. } else {
  1070. tmp = REG_GET_FIELD(mc_arb_ramcfg, MC_ARB_RAMCFG, NOOFCOLS);
  1071. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1072. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1073. adev->gfx.config.mem_row_size_in_kb = 4;
  1074. }
  1075. adev->gfx.config.shader_engine_tile_size = 32;
  1076. adev->gfx.config.num_gpus = 1;
  1077. adev->gfx.config.multi_gpu_tile_size = 64;
  1078. /* fix up row size */
  1079. switch (adev->gfx.config.mem_row_size_in_kb) {
  1080. case 1:
  1081. default:
  1082. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 0);
  1083. break;
  1084. case 2:
  1085. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 1);
  1086. break;
  1087. case 4:
  1088. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 2);
  1089. break;
  1090. }
  1091. adev->gfx.config.gb_addr_config = gb_addr_config;
  1092. }
  1093. static int gfx_v8_0_sw_init(void *handle)
  1094. {
  1095. int i, r;
  1096. struct amdgpu_ring *ring;
  1097. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1098. /* EOP Event */
  1099. r = amdgpu_irq_add_id(adev, 181, &adev->gfx.eop_irq);
  1100. if (r)
  1101. return r;
  1102. /* Privileged reg */
  1103. r = amdgpu_irq_add_id(adev, 184, &adev->gfx.priv_reg_irq);
  1104. if (r)
  1105. return r;
  1106. /* Privileged inst */
  1107. r = amdgpu_irq_add_id(adev, 185, &adev->gfx.priv_inst_irq);
  1108. if (r)
  1109. return r;
  1110. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1111. gfx_v8_0_scratch_init(adev);
  1112. r = gfx_v8_0_init_microcode(adev);
  1113. if (r) {
  1114. DRM_ERROR("Failed to load gfx firmware!\n");
  1115. return r;
  1116. }
  1117. r = gfx_v8_0_mec_init(adev);
  1118. if (r) {
  1119. DRM_ERROR("Failed to init MEC BOs!\n");
  1120. return r;
  1121. }
  1122. /* set up the gfx ring */
  1123. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1124. ring = &adev->gfx.gfx_ring[i];
  1125. ring->ring_obj = NULL;
  1126. sprintf(ring->name, "gfx");
  1127. /* no gfx doorbells on iceland */
  1128. if (adev->asic_type != CHIP_TOPAZ) {
  1129. ring->use_doorbell = true;
  1130. ring->doorbell_index = AMDGPU_DOORBELL_GFX_RING0;
  1131. }
  1132. r = amdgpu_ring_init(adev, ring, 1024 * 1024,
  1133. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  1134. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP,
  1135. AMDGPU_RING_TYPE_GFX);
  1136. if (r)
  1137. return r;
  1138. }
  1139. /* set up the compute queues */
  1140. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  1141. unsigned irq_type;
  1142. /* max 32 queues per MEC */
  1143. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  1144. DRM_ERROR("Too many (%d) compute rings!\n", i);
  1145. break;
  1146. }
  1147. ring = &adev->gfx.compute_ring[i];
  1148. ring->ring_obj = NULL;
  1149. ring->use_doorbell = true;
  1150. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + i;
  1151. ring->me = 1; /* first MEC */
  1152. ring->pipe = i / 8;
  1153. ring->queue = i % 8;
  1154. sprintf(ring->name, "comp %d.%d.%d", ring->me, ring->pipe, ring->queue);
  1155. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  1156. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1157. r = amdgpu_ring_init(adev, ring, 1024 * 1024,
  1158. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  1159. &adev->gfx.eop_irq, irq_type,
  1160. AMDGPU_RING_TYPE_COMPUTE);
  1161. if (r)
  1162. return r;
  1163. }
  1164. /* reserve GDS, GWS and OA resource for gfx */
  1165. r = amdgpu_bo_create(adev, adev->gds.mem.gfx_partition_size,
  1166. PAGE_SIZE, true,
  1167. AMDGPU_GEM_DOMAIN_GDS, 0, NULL,
  1168. NULL, &adev->gds.gds_gfx_bo);
  1169. if (r)
  1170. return r;
  1171. r = amdgpu_bo_create(adev, adev->gds.gws.gfx_partition_size,
  1172. PAGE_SIZE, true,
  1173. AMDGPU_GEM_DOMAIN_GWS, 0, NULL,
  1174. NULL, &adev->gds.gws_gfx_bo);
  1175. if (r)
  1176. return r;
  1177. r = amdgpu_bo_create(adev, adev->gds.oa.gfx_partition_size,
  1178. PAGE_SIZE, true,
  1179. AMDGPU_GEM_DOMAIN_OA, 0, NULL,
  1180. NULL, &adev->gds.oa_gfx_bo);
  1181. if (r)
  1182. return r;
  1183. adev->gfx.ce_ram_size = 0x8000;
  1184. gfx_v8_0_gpu_early_init(adev);
  1185. return 0;
  1186. }
  1187. static int gfx_v8_0_sw_fini(void *handle)
  1188. {
  1189. int i;
  1190. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1191. amdgpu_bo_unref(&adev->gds.oa_gfx_bo);
  1192. amdgpu_bo_unref(&adev->gds.gws_gfx_bo);
  1193. amdgpu_bo_unref(&adev->gds.gds_gfx_bo);
  1194. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1195. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1196. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1197. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1198. gfx_v8_0_mec_fini(adev);
  1199. return 0;
  1200. }
  1201. static void gfx_v8_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1202. {
  1203. const u32 num_tile_mode_states = 32;
  1204. const u32 num_secondary_tile_mode_states = 16;
  1205. u32 reg_offset, gb_tile_moden, split_equal_to_row_size;
  1206. switch (adev->gfx.config.mem_row_size_in_kb) {
  1207. case 1:
  1208. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  1209. break;
  1210. case 2:
  1211. default:
  1212. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  1213. break;
  1214. case 4:
  1215. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  1216. break;
  1217. }
  1218. switch (adev->asic_type) {
  1219. case CHIP_TOPAZ:
  1220. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1221. switch (reg_offset) {
  1222. case 0:
  1223. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1224. PIPE_CONFIG(ADDR_SURF_P2) |
  1225. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1226. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1227. break;
  1228. case 1:
  1229. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1230. PIPE_CONFIG(ADDR_SURF_P2) |
  1231. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1232. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1233. break;
  1234. case 2:
  1235. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1236. PIPE_CONFIG(ADDR_SURF_P2) |
  1237. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1238. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1239. break;
  1240. case 3:
  1241. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1242. PIPE_CONFIG(ADDR_SURF_P2) |
  1243. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1244. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1245. break;
  1246. case 4:
  1247. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1248. PIPE_CONFIG(ADDR_SURF_P2) |
  1249. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1250. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1251. break;
  1252. case 5:
  1253. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1254. PIPE_CONFIG(ADDR_SURF_P2) |
  1255. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1256. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1257. break;
  1258. case 6:
  1259. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1260. PIPE_CONFIG(ADDR_SURF_P2) |
  1261. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1262. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1263. break;
  1264. case 8:
  1265. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1266. PIPE_CONFIG(ADDR_SURF_P2));
  1267. break;
  1268. case 9:
  1269. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1270. PIPE_CONFIG(ADDR_SURF_P2) |
  1271. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1272. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1273. break;
  1274. case 10:
  1275. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1276. PIPE_CONFIG(ADDR_SURF_P2) |
  1277. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1278. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1279. break;
  1280. case 11:
  1281. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1282. PIPE_CONFIG(ADDR_SURF_P2) |
  1283. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1284. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1285. break;
  1286. case 13:
  1287. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1288. PIPE_CONFIG(ADDR_SURF_P2) |
  1289. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1290. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1291. break;
  1292. case 14:
  1293. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1294. PIPE_CONFIG(ADDR_SURF_P2) |
  1295. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1296. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1297. break;
  1298. case 15:
  1299. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1300. PIPE_CONFIG(ADDR_SURF_P2) |
  1301. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1302. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1303. break;
  1304. case 16:
  1305. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1306. PIPE_CONFIG(ADDR_SURF_P2) |
  1307. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1308. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1309. break;
  1310. case 18:
  1311. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1312. PIPE_CONFIG(ADDR_SURF_P2) |
  1313. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1314. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1315. break;
  1316. case 19:
  1317. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1318. PIPE_CONFIG(ADDR_SURF_P2) |
  1319. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1320. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1321. break;
  1322. case 20:
  1323. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1324. PIPE_CONFIG(ADDR_SURF_P2) |
  1325. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1326. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1327. break;
  1328. case 21:
  1329. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1330. PIPE_CONFIG(ADDR_SURF_P2) |
  1331. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1332. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1333. break;
  1334. case 22:
  1335. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1336. PIPE_CONFIG(ADDR_SURF_P2) |
  1337. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1338. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1339. break;
  1340. case 24:
  1341. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1342. PIPE_CONFIG(ADDR_SURF_P2) |
  1343. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1344. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1345. break;
  1346. case 25:
  1347. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1348. PIPE_CONFIG(ADDR_SURF_P2) |
  1349. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1350. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1351. break;
  1352. case 26:
  1353. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1354. PIPE_CONFIG(ADDR_SURF_P2) |
  1355. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1356. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1357. break;
  1358. case 27:
  1359. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1360. PIPE_CONFIG(ADDR_SURF_P2) |
  1361. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1362. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1363. break;
  1364. case 28:
  1365. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1366. PIPE_CONFIG(ADDR_SURF_P2) |
  1367. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1368. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1369. break;
  1370. case 29:
  1371. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1372. PIPE_CONFIG(ADDR_SURF_P2) |
  1373. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1374. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1375. break;
  1376. case 7:
  1377. case 12:
  1378. case 17:
  1379. case 23:
  1380. /* unused idx */
  1381. continue;
  1382. default:
  1383. gb_tile_moden = 0;
  1384. break;
  1385. };
  1386. adev->gfx.config.tile_mode_array[reg_offset] = gb_tile_moden;
  1387. WREG32(mmGB_TILE_MODE0 + reg_offset, gb_tile_moden);
  1388. }
  1389. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  1390. switch (reg_offset) {
  1391. case 0:
  1392. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1393. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1394. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1395. NUM_BANKS(ADDR_SURF_8_BANK));
  1396. break;
  1397. case 1:
  1398. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1399. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1400. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1401. NUM_BANKS(ADDR_SURF_8_BANK));
  1402. break;
  1403. case 2:
  1404. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1405. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1406. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1407. NUM_BANKS(ADDR_SURF_8_BANK));
  1408. break;
  1409. case 3:
  1410. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1411. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1412. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1413. NUM_BANKS(ADDR_SURF_8_BANK));
  1414. break;
  1415. case 4:
  1416. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1417. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1418. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1419. NUM_BANKS(ADDR_SURF_8_BANK));
  1420. break;
  1421. case 5:
  1422. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1423. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1424. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1425. NUM_BANKS(ADDR_SURF_8_BANK));
  1426. break;
  1427. case 6:
  1428. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1429. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1430. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1431. NUM_BANKS(ADDR_SURF_8_BANK));
  1432. break;
  1433. case 8:
  1434. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1435. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1436. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1437. NUM_BANKS(ADDR_SURF_16_BANK));
  1438. break;
  1439. case 9:
  1440. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1441. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1442. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1443. NUM_BANKS(ADDR_SURF_16_BANK));
  1444. break;
  1445. case 10:
  1446. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1447. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1448. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1449. NUM_BANKS(ADDR_SURF_16_BANK));
  1450. break;
  1451. case 11:
  1452. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1453. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1454. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1455. NUM_BANKS(ADDR_SURF_16_BANK));
  1456. break;
  1457. case 12:
  1458. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1459. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1460. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1461. NUM_BANKS(ADDR_SURF_16_BANK));
  1462. break;
  1463. case 13:
  1464. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1465. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1466. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1467. NUM_BANKS(ADDR_SURF_16_BANK));
  1468. break;
  1469. case 14:
  1470. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1471. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1472. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1473. NUM_BANKS(ADDR_SURF_8_BANK));
  1474. break;
  1475. case 7:
  1476. /* unused idx */
  1477. continue;
  1478. default:
  1479. gb_tile_moden = 0;
  1480. break;
  1481. };
  1482. adev->gfx.config.macrotile_mode_array[reg_offset] = gb_tile_moden;
  1483. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, gb_tile_moden);
  1484. }
  1485. case CHIP_FIJI:
  1486. case CHIP_TONGA:
  1487. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1488. switch (reg_offset) {
  1489. case 0:
  1490. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1491. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1492. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1493. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1494. break;
  1495. case 1:
  1496. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1497. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1498. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1499. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1500. break;
  1501. case 2:
  1502. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1503. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1504. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1505. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1506. break;
  1507. case 3:
  1508. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1509. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1510. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1511. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1512. break;
  1513. case 4:
  1514. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1515. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1516. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1517. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1518. break;
  1519. case 5:
  1520. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1521. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1522. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1523. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1524. break;
  1525. case 6:
  1526. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1527. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1528. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1529. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1530. break;
  1531. case 7:
  1532. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1533. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1534. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1535. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1536. break;
  1537. case 8:
  1538. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1539. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  1540. break;
  1541. case 9:
  1542. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1543. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1544. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1545. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1546. break;
  1547. case 10:
  1548. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1549. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1550. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1551. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1552. break;
  1553. case 11:
  1554. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1555. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1556. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1557. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1558. break;
  1559. case 12:
  1560. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1561. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1562. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1563. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1564. break;
  1565. case 13:
  1566. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1567. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1568. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1569. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1570. break;
  1571. case 14:
  1572. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1573. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1574. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1575. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1576. break;
  1577. case 15:
  1578. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1579. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1580. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1581. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1582. break;
  1583. case 16:
  1584. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1585. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1586. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1587. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1588. break;
  1589. case 17:
  1590. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1591. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1592. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1593. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1594. break;
  1595. case 18:
  1596. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1597. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1598. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1599. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1600. break;
  1601. case 19:
  1602. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1603. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1604. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1605. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1606. break;
  1607. case 20:
  1608. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1609. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1610. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1611. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1612. break;
  1613. case 21:
  1614. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1615. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1616. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1617. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1618. break;
  1619. case 22:
  1620. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1621. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1622. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1623. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1624. break;
  1625. case 23:
  1626. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1627. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1628. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1629. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1630. break;
  1631. case 24:
  1632. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1633. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1634. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1635. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1636. break;
  1637. case 25:
  1638. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1639. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1640. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1641. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1642. break;
  1643. case 26:
  1644. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1645. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1646. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1647. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1648. break;
  1649. case 27:
  1650. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1651. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1652. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1653. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1654. break;
  1655. case 28:
  1656. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1657. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1658. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1659. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1660. break;
  1661. case 29:
  1662. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1663. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1664. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1665. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1666. break;
  1667. case 30:
  1668. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1669. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1670. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1671. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1672. break;
  1673. default:
  1674. gb_tile_moden = 0;
  1675. break;
  1676. };
  1677. adev->gfx.config.tile_mode_array[reg_offset] = gb_tile_moden;
  1678. WREG32(mmGB_TILE_MODE0 + reg_offset, gb_tile_moden);
  1679. }
  1680. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  1681. switch (reg_offset) {
  1682. case 0:
  1683. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1684. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1685. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1686. NUM_BANKS(ADDR_SURF_16_BANK));
  1687. break;
  1688. case 1:
  1689. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1690. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1691. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1692. NUM_BANKS(ADDR_SURF_16_BANK));
  1693. break;
  1694. case 2:
  1695. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1696. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1697. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1698. NUM_BANKS(ADDR_SURF_16_BANK));
  1699. break;
  1700. case 3:
  1701. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1702. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1703. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1704. NUM_BANKS(ADDR_SURF_16_BANK));
  1705. break;
  1706. case 4:
  1707. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1708. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1709. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1710. NUM_BANKS(ADDR_SURF_16_BANK));
  1711. break;
  1712. case 5:
  1713. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1714. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1715. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1716. NUM_BANKS(ADDR_SURF_16_BANK));
  1717. break;
  1718. case 6:
  1719. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1720. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1721. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1722. NUM_BANKS(ADDR_SURF_16_BANK));
  1723. break;
  1724. case 8:
  1725. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1726. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1727. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1728. NUM_BANKS(ADDR_SURF_16_BANK));
  1729. break;
  1730. case 9:
  1731. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1732. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1733. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1734. NUM_BANKS(ADDR_SURF_16_BANK));
  1735. break;
  1736. case 10:
  1737. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1738. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1739. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1740. NUM_BANKS(ADDR_SURF_16_BANK));
  1741. break;
  1742. case 11:
  1743. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1744. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1745. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1746. NUM_BANKS(ADDR_SURF_16_BANK));
  1747. break;
  1748. case 12:
  1749. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1750. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1751. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1752. NUM_BANKS(ADDR_SURF_8_BANK));
  1753. break;
  1754. case 13:
  1755. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1756. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1757. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1758. NUM_BANKS(ADDR_SURF_4_BANK));
  1759. break;
  1760. case 14:
  1761. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1762. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1763. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1764. NUM_BANKS(ADDR_SURF_4_BANK));
  1765. break;
  1766. case 7:
  1767. /* unused idx */
  1768. continue;
  1769. default:
  1770. gb_tile_moden = 0;
  1771. break;
  1772. };
  1773. adev->gfx.config.macrotile_mode_array[reg_offset] = gb_tile_moden;
  1774. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, gb_tile_moden);
  1775. }
  1776. break;
  1777. case CHIP_STONEY:
  1778. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1779. switch (reg_offset) {
  1780. case 0:
  1781. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1782. PIPE_CONFIG(ADDR_SURF_P2) |
  1783. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1784. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1785. break;
  1786. case 1:
  1787. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1788. PIPE_CONFIG(ADDR_SURF_P2) |
  1789. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1790. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1791. break;
  1792. case 2:
  1793. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1794. PIPE_CONFIG(ADDR_SURF_P2) |
  1795. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1796. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1797. break;
  1798. case 3:
  1799. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1800. PIPE_CONFIG(ADDR_SURF_P2) |
  1801. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1802. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1803. break;
  1804. case 4:
  1805. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1806. PIPE_CONFIG(ADDR_SURF_P2) |
  1807. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1808. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1809. break;
  1810. case 5:
  1811. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1812. PIPE_CONFIG(ADDR_SURF_P2) |
  1813. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1814. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1815. break;
  1816. case 6:
  1817. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1818. PIPE_CONFIG(ADDR_SURF_P2) |
  1819. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1820. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1821. break;
  1822. case 8:
  1823. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1824. PIPE_CONFIG(ADDR_SURF_P2));
  1825. break;
  1826. case 9:
  1827. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1828. PIPE_CONFIG(ADDR_SURF_P2) |
  1829. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1830. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1831. break;
  1832. case 10:
  1833. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1834. PIPE_CONFIG(ADDR_SURF_P2) |
  1835. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1836. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1837. break;
  1838. case 11:
  1839. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1840. PIPE_CONFIG(ADDR_SURF_P2) |
  1841. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1842. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1843. break;
  1844. case 13:
  1845. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1846. PIPE_CONFIG(ADDR_SURF_P2) |
  1847. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1848. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1849. break;
  1850. case 14:
  1851. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1852. PIPE_CONFIG(ADDR_SURF_P2) |
  1853. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1854. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1855. break;
  1856. case 15:
  1857. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1858. PIPE_CONFIG(ADDR_SURF_P2) |
  1859. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1860. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1861. break;
  1862. case 16:
  1863. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1864. PIPE_CONFIG(ADDR_SURF_P2) |
  1865. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1866. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1867. break;
  1868. case 18:
  1869. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1870. PIPE_CONFIG(ADDR_SURF_P2) |
  1871. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1872. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1873. break;
  1874. case 19:
  1875. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1876. PIPE_CONFIG(ADDR_SURF_P2) |
  1877. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1878. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1879. break;
  1880. case 20:
  1881. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1882. PIPE_CONFIG(ADDR_SURF_P2) |
  1883. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1884. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1885. break;
  1886. case 21:
  1887. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1888. PIPE_CONFIG(ADDR_SURF_P2) |
  1889. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1890. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1891. break;
  1892. case 22:
  1893. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1894. PIPE_CONFIG(ADDR_SURF_P2) |
  1895. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1896. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1897. break;
  1898. case 24:
  1899. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1900. PIPE_CONFIG(ADDR_SURF_P2) |
  1901. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1902. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1903. break;
  1904. case 25:
  1905. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1906. PIPE_CONFIG(ADDR_SURF_P2) |
  1907. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1908. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1909. break;
  1910. case 26:
  1911. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1912. PIPE_CONFIG(ADDR_SURF_P2) |
  1913. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1914. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1915. break;
  1916. case 27:
  1917. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1918. PIPE_CONFIG(ADDR_SURF_P2) |
  1919. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1920. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1921. break;
  1922. case 28:
  1923. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1924. PIPE_CONFIG(ADDR_SURF_P2) |
  1925. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1926. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1927. break;
  1928. case 29:
  1929. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1930. PIPE_CONFIG(ADDR_SURF_P2) |
  1931. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1932. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1933. break;
  1934. case 7:
  1935. case 12:
  1936. case 17:
  1937. case 23:
  1938. /* unused idx */
  1939. continue;
  1940. default:
  1941. gb_tile_moden = 0;
  1942. break;
  1943. };
  1944. adev->gfx.config.tile_mode_array[reg_offset] = gb_tile_moden;
  1945. WREG32(mmGB_TILE_MODE0 + reg_offset, gb_tile_moden);
  1946. }
  1947. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  1948. switch (reg_offset) {
  1949. case 0:
  1950. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1951. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1952. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1953. NUM_BANKS(ADDR_SURF_8_BANK));
  1954. break;
  1955. case 1:
  1956. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1957. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1958. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1959. NUM_BANKS(ADDR_SURF_8_BANK));
  1960. break;
  1961. case 2:
  1962. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1963. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1964. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1965. NUM_BANKS(ADDR_SURF_8_BANK));
  1966. break;
  1967. case 3:
  1968. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1969. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1970. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1971. NUM_BANKS(ADDR_SURF_8_BANK));
  1972. break;
  1973. case 4:
  1974. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1975. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1976. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1977. NUM_BANKS(ADDR_SURF_8_BANK));
  1978. break;
  1979. case 5:
  1980. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1981. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1982. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1983. NUM_BANKS(ADDR_SURF_8_BANK));
  1984. break;
  1985. case 6:
  1986. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1987. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1988. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1989. NUM_BANKS(ADDR_SURF_8_BANK));
  1990. break;
  1991. case 8:
  1992. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1993. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1994. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1995. NUM_BANKS(ADDR_SURF_16_BANK));
  1996. break;
  1997. case 9:
  1998. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1999. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2000. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2001. NUM_BANKS(ADDR_SURF_16_BANK));
  2002. break;
  2003. case 10:
  2004. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2005. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2006. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2007. NUM_BANKS(ADDR_SURF_16_BANK));
  2008. break;
  2009. case 11:
  2010. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2011. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2012. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2013. NUM_BANKS(ADDR_SURF_16_BANK));
  2014. break;
  2015. case 12:
  2016. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2017. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2018. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2019. NUM_BANKS(ADDR_SURF_16_BANK));
  2020. break;
  2021. case 13:
  2022. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2023. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2024. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2025. NUM_BANKS(ADDR_SURF_16_BANK));
  2026. break;
  2027. case 14:
  2028. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2029. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2030. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2031. NUM_BANKS(ADDR_SURF_8_BANK));
  2032. break;
  2033. case 7:
  2034. /* unused idx */
  2035. continue;
  2036. default:
  2037. gb_tile_moden = 0;
  2038. break;
  2039. };
  2040. adev->gfx.config.macrotile_mode_array[reg_offset] = gb_tile_moden;
  2041. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, gb_tile_moden);
  2042. }
  2043. break;
  2044. case CHIP_CARRIZO:
  2045. default:
  2046. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  2047. switch (reg_offset) {
  2048. case 0:
  2049. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2050. PIPE_CONFIG(ADDR_SURF_P2) |
  2051. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2052. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2053. break;
  2054. case 1:
  2055. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2056. PIPE_CONFIG(ADDR_SURF_P2) |
  2057. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2058. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2059. break;
  2060. case 2:
  2061. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2062. PIPE_CONFIG(ADDR_SURF_P2) |
  2063. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2064. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2065. break;
  2066. case 3:
  2067. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2068. PIPE_CONFIG(ADDR_SURF_P2) |
  2069. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2070. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2071. break;
  2072. case 4:
  2073. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2074. PIPE_CONFIG(ADDR_SURF_P2) |
  2075. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2076. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2077. break;
  2078. case 5:
  2079. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2080. PIPE_CONFIG(ADDR_SURF_P2) |
  2081. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2082. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2083. break;
  2084. case 6:
  2085. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2086. PIPE_CONFIG(ADDR_SURF_P2) |
  2087. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2088. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2089. break;
  2090. case 8:
  2091. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2092. PIPE_CONFIG(ADDR_SURF_P2));
  2093. break;
  2094. case 9:
  2095. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2096. PIPE_CONFIG(ADDR_SURF_P2) |
  2097. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2098. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2099. break;
  2100. case 10:
  2101. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2102. PIPE_CONFIG(ADDR_SURF_P2) |
  2103. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2104. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2105. break;
  2106. case 11:
  2107. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2108. PIPE_CONFIG(ADDR_SURF_P2) |
  2109. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2110. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2111. break;
  2112. case 13:
  2113. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2114. PIPE_CONFIG(ADDR_SURF_P2) |
  2115. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2116. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2117. break;
  2118. case 14:
  2119. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2120. PIPE_CONFIG(ADDR_SURF_P2) |
  2121. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2122. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2123. break;
  2124. case 15:
  2125. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2126. PIPE_CONFIG(ADDR_SURF_P2) |
  2127. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2128. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2129. break;
  2130. case 16:
  2131. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2132. PIPE_CONFIG(ADDR_SURF_P2) |
  2133. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2134. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2135. break;
  2136. case 18:
  2137. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2138. PIPE_CONFIG(ADDR_SURF_P2) |
  2139. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2140. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2141. break;
  2142. case 19:
  2143. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2144. PIPE_CONFIG(ADDR_SURF_P2) |
  2145. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2146. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2147. break;
  2148. case 20:
  2149. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2150. PIPE_CONFIG(ADDR_SURF_P2) |
  2151. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2152. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2153. break;
  2154. case 21:
  2155. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2156. PIPE_CONFIG(ADDR_SURF_P2) |
  2157. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2158. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2159. break;
  2160. case 22:
  2161. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2162. PIPE_CONFIG(ADDR_SURF_P2) |
  2163. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2164. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2165. break;
  2166. case 24:
  2167. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2168. PIPE_CONFIG(ADDR_SURF_P2) |
  2169. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2170. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2171. break;
  2172. case 25:
  2173. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2174. PIPE_CONFIG(ADDR_SURF_P2) |
  2175. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2176. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2177. break;
  2178. case 26:
  2179. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2180. PIPE_CONFIG(ADDR_SURF_P2) |
  2181. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2182. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2183. break;
  2184. case 27:
  2185. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2186. PIPE_CONFIG(ADDR_SURF_P2) |
  2187. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2188. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2189. break;
  2190. case 28:
  2191. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2192. PIPE_CONFIG(ADDR_SURF_P2) |
  2193. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2194. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2195. break;
  2196. case 29:
  2197. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2198. PIPE_CONFIG(ADDR_SURF_P2) |
  2199. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2200. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2201. break;
  2202. case 7:
  2203. case 12:
  2204. case 17:
  2205. case 23:
  2206. /* unused idx */
  2207. continue;
  2208. default:
  2209. gb_tile_moden = 0;
  2210. break;
  2211. };
  2212. adev->gfx.config.tile_mode_array[reg_offset] = gb_tile_moden;
  2213. WREG32(mmGB_TILE_MODE0 + reg_offset, gb_tile_moden);
  2214. }
  2215. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  2216. switch (reg_offset) {
  2217. case 0:
  2218. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2219. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2220. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2221. NUM_BANKS(ADDR_SURF_8_BANK));
  2222. break;
  2223. case 1:
  2224. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2225. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2226. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2227. NUM_BANKS(ADDR_SURF_8_BANK));
  2228. break;
  2229. case 2:
  2230. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2231. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2232. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2233. NUM_BANKS(ADDR_SURF_8_BANK));
  2234. break;
  2235. case 3:
  2236. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2237. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2238. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2239. NUM_BANKS(ADDR_SURF_8_BANK));
  2240. break;
  2241. case 4:
  2242. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2243. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2244. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2245. NUM_BANKS(ADDR_SURF_8_BANK));
  2246. break;
  2247. case 5:
  2248. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2249. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2250. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2251. NUM_BANKS(ADDR_SURF_8_BANK));
  2252. break;
  2253. case 6:
  2254. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2255. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2256. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2257. NUM_BANKS(ADDR_SURF_8_BANK));
  2258. break;
  2259. case 8:
  2260. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2261. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2262. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2263. NUM_BANKS(ADDR_SURF_16_BANK));
  2264. break;
  2265. case 9:
  2266. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2267. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2268. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2269. NUM_BANKS(ADDR_SURF_16_BANK));
  2270. break;
  2271. case 10:
  2272. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2273. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2274. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2275. NUM_BANKS(ADDR_SURF_16_BANK));
  2276. break;
  2277. case 11:
  2278. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2279. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2280. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2281. NUM_BANKS(ADDR_SURF_16_BANK));
  2282. break;
  2283. case 12:
  2284. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2285. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2286. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2287. NUM_BANKS(ADDR_SURF_16_BANK));
  2288. break;
  2289. case 13:
  2290. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2291. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2292. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2293. NUM_BANKS(ADDR_SURF_16_BANK));
  2294. break;
  2295. case 14:
  2296. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2297. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2298. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2299. NUM_BANKS(ADDR_SURF_8_BANK));
  2300. break;
  2301. case 7:
  2302. /* unused idx */
  2303. continue;
  2304. default:
  2305. gb_tile_moden = 0;
  2306. break;
  2307. };
  2308. adev->gfx.config.macrotile_mode_array[reg_offset] = gb_tile_moden;
  2309. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, gb_tile_moden);
  2310. }
  2311. }
  2312. }
  2313. static u32 gfx_v8_0_create_bitmask(u32 bit_width)
  2314. {
  2315. u32 i, mask = 0;
  2316. for (i = 0; i < bit_width; i++) {
  2317. mask <<= 1;
  2318. mask |= 1;
  2319. }
  2320. return mask;
  2321. }
  2322. void gfx_v8_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num)
  2323. {
  2324. u32 data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  2325. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff)) {
  2326. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  2327. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  2328. } else if (se_num == 0xffffffff) {
  2329. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  2330. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  2331. } else if (sh_num == 0xffffffff) {
  2332. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  2333. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  2334. } else {
  2335. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  2336. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  2337. }
  2338. WREG32(mmGRBM_GFX_INDEX, data);
  2339. }
  2340. static u32 gfx_v8_0_get_rb_disabled(struct amdgpu_device *adev,
  2341. u32 max_rb_num_per_se,
  2342. u32 sh_per_se)
  2343. {
  2344. u32 data, mask;
  2345. data = RREG32(mmCC_RB_BACKEND_DISABLE);
  2346. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  2347. data |= RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  2348. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  2349. mask = gfx_v8_0_create_bitmask(max_rb_num_per_se / sh_per_se);
  2350. return data & mask;
  2351. }
  2352. static void gfx_v8_0_setup_rb(struct amdgpu_device *adev,
  2353. u32 se_num, u32 sh_per_se,
  2354. u32 max_rb_num_per_se)
  2355. {
  2356. int i, j;
  2357. u32 data, mask;
  2358. u32 disabled_rbs = 0;
  2359. u32 enabled_rbs = 0;
  2360. mutex_lock(&adev->grbm_idx_mutex);
  2361. for (i = 0; i < se_num; i++) {
  2362. for (j = 0; j < sh_per_se; j++) {
  2363. gfx_v8_0_select_se_sh(adev, i, j);
  2364. data = gfx_v8_0_get_rb_disabled(adev,
  2365. max_rb_num_per_se, sh_per_se);
  2366. disabled_rbs |= data << ((i * sh_per_se + j) *
  2367. RB_BITMAP_WIDTH_PER_SH);
  2368. }
  2369. }
  2370. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  2371. mutex_unlock(&adev->grbm_idx_mutex);
  2372. mask = 1;
  2373. for (i = 0; i < max_rb_num_per_se * se_num; i++) {
  2374. if (!(disabled_rbs & mask))
  2375. enabled_rbs |= mask;
  2376. mask <<= 1;
  2377. }
  2378. adev->gfx.config.backend_enable_mask = enabled_rbs;
  2379. mutex_lock(&adev->grbm_idx_mutex);
  2380. for (i = 0; i < se_num; i++) {
  2381. gfx_v8_0_select_se_sh(adev, i, 0xffffffff);
  2382. data = 0;
  2383. for (j = 0; j < sh_per_se; j++) {
  2384. switch (enabled_rbs & 3) {
  2385. case 0:
  2386. if (j == 0)
  2387. data |= (RASTER_CONFIG_RB_MAP_3 <<
  2388. PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT);
  2389. else
  2390. data |= (RASTER_CONFIG_RB_MAP_0 <<
  2391. PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT);
  2392. break;
  2393. case 1:
  2394. data |= (RASTER_CONFIG_RB_MAP_0 <<
  2395. (i * sh_per_se + j) * 2);
  2396. break;
  2397. case 2:
  2398. data |= (RASTER_CONFIG_RB_MAP_3 <<
  2399. (i * sh_per_se + j) * 2);
  2400. break;
  2401. case 3:
  2402. default:
  2403. data |= (RASTER_CONFIG_RB_MAP_2 <<
  2404. (i * sh_per_se + j) * 2);
  2405. break;
  2406. }
  2407. enabled_rbs >>= 2;
  2408. }
  2409. WREG32(mmPA_SC_RASTER_CONFIG, data);
  2410. }
  2411. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  2412. mutex_unlock(&adev->grbm_idx_mutex);
  2413. }
  2414. /**
  2415. * gfx_v8_0_init_compute_vmid - gart enable
  2416. *
  2417. * @rdev: amdgpu_device pointer
  2418. *
  2419. * Initialize compute vmid sh_mem registers
  2420. *
  2421. */
  2422. #define DEFAULT_SH_MEM_BASES (0x6000)
  2423. #define FIRST_COMPUTE_VMID (8)
  2424. #define LAST_COMPUTE_VMID (16)
  2425. static void gfx_v8_0_init_compute_vmid(struct amdgpu_device *adev)
  2426. {
  2427. int i;
  2428. uint32_t sh_mem_config;
  2429. uint32_t sh_mem_bases;
  2430. /*
  2431. * Configure apertures:
  2432. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  2433. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  2434. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  2435. */
  2436. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  2437. sh_mem_config = SH_MEM_ADDRESS_MODE_HSA64 <<
  2438. SH_MEM_CONFIG__ADDRESS_MODE__SHIFT |
  2439. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  2440. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT |
  2441. MTYPE_CC << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT |
  2442. SH_MEM_CONFIG__PRIVATE_ATC_MASK;
  2443. mutex_lock(&adev->srbm_mutex);
  2444. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  2445. vi_srbm_select(adev, 0, 0, 0, i);
  2446. /* CP and shaders */
  2447. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  2448. WREG32(mmSH_MEM_APE1_BASE, 1);
  2449. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  2450. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  2451. }
  2452. vi_srbm_select(adev, 0, 0, 0, 0);
  2453. mutex_unlock(&adev->srbm_mutex);
  2454. }
  2455. static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)
  2456. {
  2457. u32 tmp;
  2458. int i;
  2459. tmp = RREG32(mmGRBM_CNTL);
  2460. tmp = REG_SET_FIELD(tmp, GRBM_CNTL, READ_TIMEOUT, 0xff);
  2461. WREG32(mmGRBM_CNTL, tmp);
  2462. WREG32(mmGB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  2463. WREG32(mmHDP_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  2464. WREG32(mmDMIF_ADDR_CALC, adev->gfx.config.gb_addr_config);
  2465. WREG32(mmSDMA0_TILING_CONFIG + SDMA0_REGISTER_OFFSET,
  2466. adev->gfx.config.gb_addr_config & 0x70);
  2467. WREG32(mmSDMA0_TILING_CONFIG + SDMA1_REGISTER_OFFSET,
  2468. adev->gfx.config.gb_addr_config & 0x70);
  2469. WREG32(mmUVD_UDEC_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  2470. WREG32(mmUVD_UDEC_DB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  2471. WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  2472. gfx_v8_0_tiling_mode_table_init(adev);
  2473. gfx_v8_0_setup_rb(adev, adev->gfx.config.max_shader_engines,
  2474. adev->gfx.config.max_sh_per_se,
  2475. adev->gfx.config.max_backends_per_se);
  2476. /* XXX SH_MEM regs */
  2477. /* where to put LDS, scratch, GPUVM in FSA64 space */
  2478. mutex_lock(&adev->srbm_mutex);
  2479. for (i = 0; i < 16; i++) {
  2480. vi_srbm_select(adev, 0, 0, 0, i);
  2481. /* CP and shaders */
  2482. if (i == 0) {
  2483. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_UC);
  2484. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  2485. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  2486. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  2487. WREG32(mmSH_MEM_CONFIG, tmp);
  2488. } else {
  2489. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_NC);
  2490. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_NC);
  2491. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  2492. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  2493. WREG32(mmSH_MEM_CONFIG, tmp);
  2494. }
  2495. WREG32(mmSH_MEM_APE1_BASE, 1);
  2496. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  2497. WREG32(mmSH_MEM_BASES, 0);
  2498. }
  2499. vi_srbm_select(adev, 0, 0, 0, 0);
  2500. mutex_unlock(&adev->srbm_mutex);
  2501. gfx_v8_0_init_compute_vmid(adev);
  2502. mutex_lock(&adev->grbm_idx_mutex);
  2503. /*
  2504. * making sure that the following register writes will be broadcasted
  2505. * to all the shaders
  2506. */
  2507. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  2508. WREG32(mmPA_SC_FIFO_SIZE,
  2509. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  2510. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  2511. (adev->gfx.config.sc_prim_fifo_size_backend <<
  2512. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  2513. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  2514. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  2515. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  2516. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  2517. mutex_unlock(&adev->grbm_idx_mutex);
  2518. }
  2519. static void gfx_v8_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  2520. {
  2521. u32 i, j, k;
  2522. u32 mask;
  2523. mutex_lock(&adev->grbm_idx_mutex);
  2524. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  2525. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  2526. gfx_v8_0_select_se_sh(adev, i, j);
  2527. for (k = 0; k < adev->usec_timeout; k++) {
  2528. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  2529. break;
  2530. udelay(1);
  2531. }
  2532. }
  2533. }
  2534. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  2535. mutex_unlock(&adev->grbm_idx_mutex);
  2536. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  2537. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  2538. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  2539. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  2540. for (k = 0; k < adev->usec_timeout; k++) {
  2541. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  2542. break;
  2543. udelay(1);
  2544. }
  2545. }
  2546. static void gfx_v8_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  2547. bool enable)
  2548. {
  2549. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  2550. if (enable) {
  2551. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, 1);
  2552. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, 1);
  2553. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, 1);
  2554. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, 1);
  2555. } else {
  2556. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, 0);
  2557. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, 0);
  2558. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, 0);
  2559. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, 0);
  2560. }
  2561. WREG32(mmCP_INT_CNTL_RING0, tmp);
  2562. }
  2563. void gfx_v8_0_rlc_stop(struct amdgpu_device *adev)
  2564. {
  2565. u32 tmp = RREG32(mmRLC_CNTL);
  2566. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 0);
  2567. WREG32(mmRLC_CNTL, tmp);
  2568. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  2569. gfx_v8_0_wait_for_rlc_serdes(adev);
  2570. }
  2571. static void gfx_v8_0_rlc_reset(struct amdgpu_device *adev)
  2572. {
  2573. u32 tmp = RREG32(mmGRBM_SOFT_RESET);
  2574. tmp = REG_SET_FIELD(tmp, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  2575. WREG32(mmGRBM_SOFT_RESET, tmp);
  2576. udelay(50);
  2577. tmp = REG_SET_FIELD(tmp, GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  2578. WREG32(mmGRBM_SOFT_RESET, tmp);
  2579. udelay(50);
  2580. }
  2581. static void gfx_v8_0_rlc_start(struct amdgpu_device *adev)
  2582. {
  2583. u32 tmp = RREG32(mmRLC_CNTL);
  2584. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 1);
  2585. WREG32(mmRLC_CNTL, tmp);
  2586. /* carrizo do enable cp interrupt after cp inited */
  2587. if (!(adev->flags & AMD_IS_APU))
  2588. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  2589. udelay(50);
  2590. }
  2591. static int gfx_v8_0_rlc_load_microcode(struct amdgpu_device *adev)
  2592. {
  2593. const struct rlc_firmware_header_v2_0 *hdr;
  2594. const __le32 *fw_data;
  2595. unsigned i, fw_size;
  2596. if (!adev->gfx.rlc_fw)
  2597. return -EINVAL;
  2598. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  2599. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  2600. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  2601. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2602. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  2603. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  2604. for (i = 0; i < fw_size; i++)
  2605. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  2606. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  2607. return 0;
  2608. }
  2609. static int gfx_v8_0_rlc_resume(struct amdgpu_device *adev)
  2610. {
  2611. int r;
  2612. gfx_v8_0_rlc_stop(adev);
  2613. /* disable CG */
  2614. WREG32(mmRLC_CGCG_CGLS_CTRL, 0);
  2615. /* disable PG */
  2616. WREG32(mmRLC_PG_CNTL, 0);
  2617. gfx_v8_0_rlc_reset(adev);
  2618. if (!adev->firmware.smu_load) {
  2619. /* legacy rlc firmware loading */
  2620. r = gfx_v8_0_rlc_load_microcode(adev);
  2621. if (r)
  2622. return r;
  2623. } else {
  2624. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  2625. AMDGPU_UCODE_ID_RLC_G);
  2626. if (r)
  2627. return -EINVAL;
  2628. }
  2629. gfx_v8_0_rlc_start(adev);
  2630. return 0;
  2631. }
  2632. static void gfx_v8_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  2633. {
  2634. int i;
  2635. u32 tmp = RREG32(mmCP_ME_CNTL);
  2636. if (enable) {
  2637. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  2638. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  2639. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  2640. } else {
  2641. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  2642. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  2643. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  2644. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  2645. adev->gfx.gfx_ring[i].ready = false;
  2646. }
  2647. WREG32(mmCP_ME_CNTL, tmp);
  2648. udelay(50);
  2649. }
  2650. static int gfx_v8_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  2651. {
  2652. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  2653. const struct gfx_firmware_header_v1_0 *ce_hdr;
  2654. const struct gfx_firmware_header_v1_0 *me_hdr;
  2655. const __le32 *fw_data;
  2656. unsigned i, fw_size;
  2657. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  2658. return -EINVAL;
  2659. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  2660. adev->gfx.pfp_fw->data;
  2661. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  2662. adev->gfx.ce_fw->data;
  2663. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  2664. adev->gfx.me_fw->data;
  2665. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  2666. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  2667. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  2668. gfx_v8_0_cp_gfx_enable(adev, false);
  2669. /* PFP */
  2670. fw_data = (const __le32 *)
  2671. (adev->gfx.pfp_fw->data +
  2672. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  2673. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  2674. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  2675. for (i = 0; i < fw_size; i++)
  2676. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  2677. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  2678. /* CE */
  2679. fw_data = (const __le32 *)
  2680. (adev->gfx.ce_fw->data +
  2681. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  2682. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  2683. WREG32(mmCP_CE_UCODE_ADDR, 0);
  2684. for (i = 0; i < fw_size; i++)
  2685. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  2686. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  2687. /* ME */
  2688. fw_data = (const __le32 *)
  2689. (adev->gfx.me_fw->data +
  2690. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  2691. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  2692. WREG32(mmCP_ME_RAM_WADDR, 0);
  2693. for (i = 0; i < fw_size; i++)
  2694. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  2695. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  2696. return 0;
  2697. }
  2698. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev)
  2699. {
  2700. u32 count = 0;
  2701. const struct cs_section_def *sect = NULL;
  2702. const struct cs_extent_def *ext = NULL;
  2703. /* begin clear state */
  2704. count += 2;
  2705. /* context control state */
  2706. count += 3;
  2707. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  2708. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2709. if (sect->id == SECT_CONTEXT)
  2710. count += 2 + ext->reg_count;
  2711. else
  2712. return 0;
  2713. }
  2714. }
  2715. /* pa_sc_raster_config/pa_sc_raster_config1 */
  2716. count += 4;
  2717. /* end clear state */
  2718. count += 2;
  2719. /* clear state */
  2720. count += 2;
  2721. return count;
  2722. }
  2723. static int gfx_v8_0_cp_gfx_start(struct amdgpu_device *adev)
  2724. {
  2725. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  2726. const struct cs_section_def *sect = NULL;
  2727. const struct cs_extent_def *ext = NULL;
  2728. int r, i;
  2729. /* init the CP */
  2730. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  2731. WREG32(mmCP_ENDIAN_SWAP, 0);
  2732. WREG32(mmCP_DEVICE_ID, 1);
  2733. gfx_v8_0_cp_gfx_enable(adev, true);
  2734. r = amdgpu_ring_lock(ring, gfx_v8_0_get_csb_size(adev) + 4);
  2735. if (r) {
  2736. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  2737. return r;
  2738. }
  2739. /* clear state buffer */
  2740. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2741. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  2742. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2743. amdgpu_ring_write(ring, 0x80000000);
  2744. amdgpu_ring_write(ring, 0x80000000);
  2745. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  2746. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2747. if (sect->id == SECT_CONTEXT) {
  2748. amdgpu_ring_write(ring,
  2749. PACKET3(PACKET3_SET_CONTEXT_REG,
  2750. ext->reg_count));
  2751. amdgpu_ring_write(ring,
  2752. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  2753. for (i = 0; i < ext->reg_count; i++)
  2754. amdgpu_ring_write(ring, ext->extent[i]);
  2755. }
  2756. }
  2757. }
  2758. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  2759. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  2760. switch (adev->asic_type) {
  2761. case CHIP_TONGA:
  2762. case CHIP_FIJI:
  2763. amdgpu_ring_write(ring, 0x16000012);
  2764. amdgpu_ring_write(ring, 0x0000002A);
  2765. break;
  2766. case CHIP_TOPAZ:
  2767. case CHIP_CARRIZO:
  2768. amdgpu_ring_write(ring, 0x00000002);
  2769. amdgpu_ring_write(ring, 0x00000000);
  2770. break;
  2771. case CHIP_STONEY:
  2772. amdgpu_ring_write(ring, 0x00000000);
  2773. amdgpu_ring_write(ring, 0x00000000);
  2774. break;
  2775. default:
  2776. BUG();
  2777. }
  2778. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2779. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  2780. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  2781. amdgpu_ring_write(ring, 0);
  2782. /* init the CE partitions */
  2783. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  2784. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  2785. amdgpu_ring_write(ring, 0x8000);
  2786. amdgpu_ring_write(ring, 0x8000);
  2787. amdgpu_ring_unlock_commit(ring);
  2788. return 0;
  2789. }
  2790. static int gfx_v8_0_cp_gfx_resume(struct amdgpu_device *adev)
  2791. {
  2792. struct amdgpu_ring *ring;
  2793. u32 tmp;
  2794. u32 rb_bufsz;
  2795. u64 rb_addr, rptr_addr;
  2796. int r;
  2797. /* Set the write pointer delay */
  2798. WREG32(mmCP_RB_WPTR_DELAY, 0);
  2799. /* set the RB to use vmid 0 */
  2800. WREG32(mmCP_RB_VMID, 0);
  2801. /* Set ring buffer size */
  2802. ring = &adev->gfx.gfx_ring[0];
  2803. rb_bufsz = order_base_2(ring->ring_size / 8);
  2804. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  2805. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  2806. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MTYPE, 3);
  2807. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MIN_IB_AVAILSZ, 1);
  2808. #ifdef __BIG_ENDIAN
  2809. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  2810. #endif
  2811. WREG32(mmCP_RB0_CNTL, tmp);
  2812. /* Initialize the ring buffer's read and write pointers */
  2813. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  2814. ring->wptr = 0;
  2815. WREG32(mmCP_RB0_WPTR, ring->wptr);
  2816. /* set the wb address wether it's enabled or not */
  2817. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2818. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  2819. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  2820. mdelay(1);
  2821. WREG32(mmCP_RB0_CNTL, tmp);
  2822. rb_addr = ring->gpu_addr >> 8;
  2823. WREG32(mmCP_RB0_BASE, rb_addr);
  2824. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  2825. /* no gfx doorbells on iceland */
  2826. if (adev->asic_type != CHIP_TOPAZ) {
  2827. tmp = RREG32(mmCP_RB_DOORBELL_CONTROL);
  2828. if (ring->use_doorbell) {
  2829. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2830. DOORBELL_OFFSET, ring->doorbell_index);
  2831. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2832. DOORBELL_EN, 1);
  2833. } else {
  2834. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2835. DOORBELL_EN, 0);
  2836. }
  2837. WREG32(mmCP_RB_DOORBELL_CONTROL, tmp);
  2838. if (adev->asic_type == CHIP_TONGA) {
  2839. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  2840. DOORBELL_RANGE_LOWER,
  2841. AMDGPU_DOORBELL_GFX_RING0);
  2842. WREG32(mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  2843. WREG32(mmCP_RB_DOORBELL_RANGE_UPPER,
  2844. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  2845. }
  2846. }
  2847. /* start the ring */
  2848. gfx_v8_0_cp_gfx_start(adev);
  2849. ring->ready = true;
  2850. r = amdgpu_ring_test_ring(ring);
  2851. if (r) {
  2852. ring->ready = false;
  2853. return r;
  2854. }
  2855. return 0;
  2856. }
  2857. static void gfx_v8_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  2858. {
  2859. int i;
  2860. if (enable) {
  2861. WREG32(mmCP_MEC_CNTL, 0);
  2862. } else {
  2863. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  2864. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2865. adev->gfx.compute_ring[i].ready = false;
  2866. }
  2867. udelay(50);
  2868. }
  2869. static int gfx_v8_0_cp_compute_start(struct amdgpu_device *adev)
  2870. {
  2871. gfx_v8_0_cp_compute_enable(adev, true);
  2872. return 0;
  2873. }
  2874. static int gfx_v8_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  2875. {
  2876. const struct gfx_firmware_header_v1_0 *mec_hdr;
  2877. const __le32 *fw_data;
  2878. unsigned i, fw_size;
  2879. if (!adev->gfx.mec_fw)
  2880. return -EINVAL;
  2881. gfx_v8_0_cp_compute_enable(adev, false);
  2882. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  2883. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  2884. fw_data = (const __le32 *)
  2885. (adev->gfx.mec_fw->data +
  2886. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  2887. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  2888. /* MEC1 */
  2889. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  2890. for (i = 0; i < fw_size; i++)
  2891. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data+i));
  2892. WREG32(mmCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version);
  2893. /* Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  2894. if (adev->gfx.mec2_fw) {
  2895. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  2896. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  2897. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  2898. fw_data = (const __le32 *)
  2899. (adev->gfx.mec2_fw->data +
  2900. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  2901. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  2902. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  2903. for (i = 0; i < fw_size; i++)
  2904. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data+i));
  2905. WREG32(mmCP_MEC_ME2_UCODE_ADDR, adev->gfx.mec2_fw_version);
  2906. }
  2907. return 0;
  2908. }
  2909. struct vi_mqd {
  2910. uint32_t header; /* ordinal0 */
  2911. uint32_t compute_dispatch_initiator; /* ordinal1 */
  2912. uint32_t compute_dim_x; /* ordinal2 */
  2913. uint32_t compute_dim_y; /* ordinal3 */
  2914. uint32_t compute_dim_z; /* ordinal4 */
  2915. uint32_t compute_start_x; /* ordinal5 */
  2916. uint32_t compute_start_y; /* ordinal6 */
  2917. uint32_t compute_start_z; /* ordinal7 */
  2918. uint32_t compute_num_thread_x; /* ordinal8 */
  2919. uint32_t compute_num_thread_y; /* ordinal9 */
  2920. uint32_t compute_num_thread_z; /* ordinal10 */
  2921. uint32_t compute_pipelinestat_enable; /* ordinal11 */
  2922. uint32_t compute_perfcount_enable; /* ordinal12 */
  2923. uint32_t compute_pgm_lo; /* ordinal13 */
  2924. uint32_t compute_pgm_hi; /* ordinal14 */
  2925. uint32_t compute_tba_lo; /* ordinal15 */
  2926. uint32_t compute_tba_hi; /* ordinal16 */
  2927. uint32_t compute_tma_lo; /* ordinal17 */
  2928. uint32_t compute_tma_hi; /* ordinal18 */
  2929. uint32_t compute_pgm_rsrc1; /* ordinal19 */
  2930. uint32_t compute_pgm_rsrc2; /* ordinal20 */
  2931. uint32_t compute_vmid; /* ordinal21 */
  2932. uint32_t compute_resource_limits; /* ordinal22 */
  2933. uint32_t compute_static_thread_mgmt_se0; /* ordinal23 */
  2934. uint32_t compute_static_thread_mgmt_se1; /* ordinal24 */
  2935. uint32_t compute_tmpring_size; /* ordinal25 */
  2936. uint32_t compute_static_thread_mgmt_se2; /* ordinal26 */
  2937. uint32_t compute_static_thread_mgmt_se3; /* ordinal27 */
  2938. uint32_t compute_restart_x; /* ordinal28 */
  2939. uint32_t compute_restart_y; /* ordinal29 */
  2940. uint32_t compute_restart_z; /* ordinal30 */
  2941. uint32_t compute_thread_trace_enable; /* ordinal31 */
  2942. uint32_t compute_misc_reserved; /* ordinal32 */
  2943. uint32_t compute_dispatch_id; /* ordinal33 */
  2944. uint32_t compute_threadgroup_id; /* ordinal34 */
  2945. uint32_t compute_relaunch; /* ordinal35 */
  2946. uint32_t compute_wave_restore_addr_lo; /* ordinal36 */
  2947. uint32_t compute_wave_restore_addr_hi; /* ordinal37 */
  2948. uint32_t compute_wave_restore_control; /* ordinal38 */
  2949. uint32_t reserved9; /* ordinal39 */
  2950. uint32_t reserved10; /* ordinal40 */
  2951. uint32_t reserved11; /* ordinal41 */
  2952. uint32_t reserved12; /* ordinal42 */
  2953. uint32_t reserved13; /* ordinal43 */
  2954. uint32_t reserved14; /* ordinal44 */
  2955. uint32_t reserved15; /* ordinal45 */
  2956. uint32_t reserved16; /* ordinal46 */
  2957. uint32_t reserved17; /* ordinal47 */
  2958. uint32_t reserved18; /* ordinal48 */
  2959. uint32_t reserved19; /* ordinal49 */
  2960. uint32_t reserved20; /* ordinal50 */
  2961. uint32_t reserved21; /* ordinal51 */
  2962. uint32_t reserved22; /* ordinal52 */
  2963. uint32_t reserved23; /* ordinal53 */
  2964. uint32_t reserved24; /* ordinal54 */
  2965. uint32_t reserved25; /* ordinal55 */
  2966. uint32_t reserved26; /* ordinal56 */
  2967. uint32_t reserved27; /* ordinal57 */
  2968. uint32_t reserved28; /* ordinal58 */
  2969. uint32_t reserved29; /* ordinal59 */
  2970. uint32_t reserved30; /* ordinal60 */
  2971. uint32_t reserved31; /* ordinal61 */
  2972. uint32_t reserved32; /* ordinal62 */
  2973. uint32_t reserved33; /* ordinal63 */
  2974. uint32_t reserved34; /* ordinal64 */
  2975. uint32_t compute_user_data_0; /* ordinal65 */
  2976. uint32_t compute_user_data_1; /* ordinal66 */
  2977. uint32_t compute_user_data_2; /* ordinal67 */
  2978. uint32_t compute_user_data_3; /* ordinal68 */
  2979. uint32_t compute_user_data_4; /* ordinal69 */
  2980. uint32_t compute_user_data_5; /* ordinal70 */
  2981. uint32_t compute_user_data_6; /* ordinal71 */
  2982. uint32_t compute_user_data_7; /* ordinal72 */
  2983. uint32_t compute_user_data_8; /* ordinal73 */
  2984. uint32_t compute_user_data_9; /* ordinal74 */
  2985. uint32_t compute_user_data_10; /* ordinal75 */
  2986. uint32_t compute_user_data_11; /* ordinal76 */
  2987. uint32_t compute_user_data_12; /* ordinal77 */
  2988. uint32_t compute_user_data_13; /* ordinal78 */
  2989. uint32_t compute_user_data_14; /* ordinal79 */
  2990. uint32_t compute_user_data_15; /* ordinal80 */
  2991. uint32_t cp_compute_csinvoc_count_lo; /* ordinal81 */
  2992. uint32_t cp_compute_csinvoc_count_hi; /* ordinal82 */
  2993. uint32_t reserved35; /* ordinal83 */
  2994. uint32_t reserved36; /* ordinal84 */
  2995. uint32_t reserved37; /* ordinal85 */
  2996. uint32_t cp_mqd_query_time_lo; /* ordinal86 */
  2997. uint32_t cp_mqd_query_time_hi; /* ordinal87 */
  2998. uint32_t cp_mqd_connect_start_time_lo; /* ordinal88 */
  2999. uint32_t cp_mqd_connect_start_time_hi; /* ordinal89 */
  3000. uint32_t cp_mqd_connect_end_time_lo; /* ordinal90 */
  3001. uint32_t cp_mqd_connect_end_time_hi; /* ordinal91 */
  3002. uint32_t cp_mqd_connect_end_wf_count; /* ordinal92 */
  3003. uint32_t cp_mqd_connect_end_pq_rptr; /* ordinal93 */
  3004. uint32_t cp_mqd_connect_end_pq_wptr; /* ordinal94 */
  3005. uint32_t cp_mqd_connect_end_ib_rptr; /* ordinal95 */
  3006. uint32_t reserved38; /* ordinal96 */
  3007. uint32_t reserved39; /* ordinal97 */
  3008. uint32_t cp_mqd_save_start_time_lo; /* ordinal98 */
  3009. uint32_t cp_mqd_save_start_time_hi; /* ordinal99 */
  3010. uint32_t cp_mqd_save_end_time_lo; /* ordinal100 */
  3011. uint32_t cp_mqd_save_end_time_hi; /* ordinal101 */
  3012. uint32_t cp_mqd_restore_start_time_lo; /* ordinal102 */
  3013. uint32_t cp_mqd_restore_start_time_hi; /* ordinal103 */
  3014. uint32_t cp_mqd_restore_end_time_lo; /* ordinal104 */
  3015. uint32_t cp_mqd_restore_end_time_hi; /* ordinal105 */
  3016. uint32_t reserved40; /* ordinal106 */
  3017. uint32_t reserved41; /* ordinal107 */
  3018. uint32_t gds_cs_ctxsw_cnt0; /* ordinal108 */
  3019. uint32_t gds_cs_ctxsw_cnt1; /* ordinal109 */
  3020. uint32_t gds_cs_ctxsw_cnt2; /* ordinal110 */
  3021. uint32_t gds_cs_ctxsw_cnt3; /* ordinal111 */
  3022. uint32_t reserved42; /* ordinal112 */
  3023. uint32_t reserved43; /* ordinal113 */
  3024. uint32_t cp_pq_exe_status_lo; /* ordinal114 */
  3025. uint32_t cp_pq_exe_status_hi; /* ordinal115 */
  3026. uint32_t cp_packet_id_lo; /* ordinal116 */
  3027. uint32_t cp_packet_id_hi; /* ordinal117 */
  3028. uint32_t cp_packet_exe_status_lo; /* ordinal118 */
  3029. uint32_t cp_packet_exe_status_hi; /* ordinal119 */
  3030. uint32_t gds_save_base_addr_lo; /* ordinal120 */
  3031. uint32_t gds_save_base_addr_hi; /* ordinal121 */
  3032. uint32_t gds_save_mask_lo; /* ordinal122 */
  3033. uint32_t gds_save_mask_hi; /* ordinal123 */
  3034. uint32_t ctx_save_base_addr_lo; /* ordinal124 */
  3035. uint32_t ctx_save_base_addr_hi; /* ordinal125 */
  3036. uint32_t reserved44; /* ordinal126 */
  3037. uint32_t reserved45; /* ordinal127 */
  3038. uint32_t cp_mqd_base_addr_lo; /* ordinal128 */
  3039. uint32_t cp_mqd_base_addr_hi; /* ordinal129 */
  3040. uint32_t cp_hqd_active; /* ordinal130 */
  3041. uint32_t cp_hqd_vmid; /* ordinal131 */
  3042. uint32_t cp_hqd_persistent_state; /* ordinal132 */
  3043. uint32_t cp_hqd_pipe_priority; /* ordinal133 */
  3044. uint32_t cp_hqd_queue_priority; /* ordinal134 */
  3045. uint32_t cp_hqd_quantum; /* ordinal135 */
  3046. uint32_t cp_hqd_pq_base_lo; /* ordinal136 */
  3047. uint32_t cp_hqd_pq_base_hi; /* ordinal137 */
  3048. uint32_t cp_hqd_pq_rptr; /* ordinal138 */
  3049. uint32_t cp_hqd_pq_rptr_report_addr_lo; /* ordinal139 */
  3050. uint32_t cp_hqd_pq_rptr_report_addr_hi; /* ordinal140 */
  3051. uint32_t cp_hqd_pq_wptr_poll_addr; /* ordinal141 */
  3052. uint32_t cp_hqd_pq_wptr_poll_addr_hi; /* ordinal142 */
  3053. uint32_t cp_hqd_pq_doorbell_control; /* ordinal143 */
  3054. uint32_t cp_hqd_pq_wptr; /* ordinal144 */
  3055. uint32_t cp_hqd_pq_control; /* ordinal145 */
  3056. uint32_t cp_hqd_ib_base_addr_lo; /* ordinal146 */
  3057. uint32_t cp_hqd_ib_base_addr_hi; /* ordinal147 */
  3058. uint32_t cp_hqd_ib_rptr; /* ordinal148 */
  3059. uint32_t cp_hqd_ib_control; /* ordinal149 */
  3060. uint32_t cp_hqd_iq_timer; /* ordinal150 */
  3061. uint32_t cp_hqd_iq_rptr; /* ordinal151 */
  3062. uint32_t cp_hqd_dequeue_request; /* ordinal152 */
  3063. uint32_t cp_hqd_dma_offload; /* ordinal153 */
  3064. uint32_t cp_hqd_sema_cmd; /* ordinal154 */
  3065. uint32_t cp_hqd_msg_type; /* ordinal155 */
  3066. uint32_t cp_hqd_atomic0_preop_lo; /* ordinal156 */
  3067. uint32_t cp_hqd_atomic0_preop_hi; /* ordinal157 */
  3068. uint32_t cp_hqd_atomic1_preop_lo; /* ordinal158 */
  3069. uint32_t cp_hqd_atomic1_preop_hi; /* ordinal159 */
  3070. uint32_t cp_hqd_hq_status0; /* ordinal160 */
  3071. uint32_t cp_hqd_hq_control0; /* ordinal161 */
  3072. uint32_t cp_mqd_control; /* ordinal162 */
  3073. uint32_t cp_hqd_hq_status1; /* ordinal163 */
  3074. uint32_t cp_hqd_hq_control1; /* ordinal164 */
  3075. uint32_t cp_hqd_eop_base_addr_lo; /* ordinal165 */
  3076. uint32_t cp_hqd_eop_base_addr_hi; /* ordinal166 */
  3077. uint32_t cp_hqd_eop_control; /* ordinal167 */
  3078. uint32_t cp_hqd_eop_rptr; /* ordinal168 */
  3079. uint32_t cp_hqd_eop_wptr; /* ordinal169 */
  3080. uint32_t cp_hqd_eop_done_events; /* ordinal170 */
  3081. uint32_t cp_hqd_ctx_save_base_addr_lo; /* ordinal171 */
  3082. uint32_t cp_hqd_ctx_save_base_addr_hi; /* ordinal172 */
  3083. uint32_t cp_hqd_ctx_save_control; /* ordinal173 */
  3084. uint32_t cp_hqd_cntl_stack_offset; /* ordinal174 */
  3085. uint32_t cp_hqd_cntl_stack_size; /* ordinal175 */
  3086. uint32_t cp_hqd_wg_state_offset; /* ordinal176 */
  3087. uint32_t cp_hqd_ctx_save_size; /* ordinal177 */
  3088. uint32_t cp_hqd_gds_resource_state; /* ordinal178 */
  3089. uint32_t cp_hqd_error; /* ordinal179 */
  3090. uint32_t cp_hqd_eop_wptr_mem; /* ordinal180 */
  3091. uint32_t cp_hqd_eop_dones; /* ordinal181 */
  3092. uint32_t reserved46; /* ordinal182 */
  3093. uint32_t reserved47; /* ordinal183 */
  3094. uint32_t reserved48; /* ordinal184 */
  3095. uint32_t reserved49; /* ordinal185 */
  3096. uint32_t reserved50; /* ordinal186 */
  3097. uint32_t reserved51; /* ordinal187 */
  3098. uint32_t reserved52; /* ordinal188 */
  3099. uint32_t reserved53; /* ordinal189 */
  3100. uint32_t reserved54; /* ordinal190 */
  3101. uint32_t reserved55; /* ordinal191 */
  3102. uint32_t iqtimer_pkt_header; /* ordinal192 */
  3103. uint32_t iqtimer_pkt_dw0; /* ordinal193 */
  3104. uint32_t iqtimer_pkt_dw1; /* ordinal194 */
  3105. uint32_t iqtimer_pkt_dw2; /* ordinal195 */
  3106. uint32_t iqtimer_pkt_dw3; /* ordinal196 */
  3107. uint32_t iqtimer_pkt_dw4; /* ordinal197 */
  3108. uint32_t iqtimer_pkt_dw5; /* ordinal198 */
  3109. uint32_t iqtimer_pkt_dw6; /* ordinal199 */
  3110. uint32_t iqtimer_pkt_dw7; /* ordinal200 */
  3111. uint32_t iqtimer_pkt_dw8; /* ordinal201 */
  3112. uint32_t iqtimer_pkt_dw9; /* ordinal202 */
  3113. uint32_t iqtimer_pkt_dw10; /* ordinal203 */
  3114. uint32_t iqtimer_pkt_dw11; /* ordinal204 */
  3115. uint32_t iqtimer_pkt_dw12; /* ordinal205 */
  3116. uint32_t iqtimer_pkt_dw13; /* ordinal206 */
  3117. uint32_t iqtimer_pkt_dw14; /* ordinal207 */
  3118. uint32_t iqtimer_pkt_dw15; /* ordinal208 */
  3119. uint32_t iqtimer_pkt_dw16; /* ordinal209 */
  3120. uint32_t iqtimer_pkt_dw17; /* ordinal210 */
  3121. uint32_t iqtimer_pkt_dw18; /* ordinal211 */
  3122. uint32_t iqtimer_pkt_dw19; /* ordinal212 */
  3123. uint32_t iqtimer_pkt_dw20; /* ordinal213 */
  3124. uint32_t iqtimer_pkt_dw21; /* ordinal214 */
  3125. uint32_t iqtimer_pkt_dw22; /* ordinal215 */
  3126. uint32_t iqtimer_pkt_dw23; /* ordinal216 */
  3127. uint32_t iqtimer_pkt_dw24; /* ordinal217 */
  3128. uint32_t iqtimer_pkt_dw25; /* ordinal218 */
  3129. uint32_t iqtimer_pkt_dw26; /* ordinal219 */
  3130. uint32_t iqtimer_pkt_dw27; /* ordinal220 */
  3131. uint32_t iqtimer_pkt_dw28; /* ordinal221 */
  3132. uint32_t iqtimer_pkt_dw29; /* ordinal222 */
  3133. uint32_t iqtimer_pkt_dw30; /* ordinal223 */
  3134. uint32_t iqtimer_pkt_dw31; /* ordinal224 */
  3135. uint32_t reserved56; /* ordinal225 */
  3136. uint32_t reserved57; /* ordinal226 */
  3137. uint32_t reserved58; /* ordinal227 */
  3138. uint32_t set_resources_header; /* ordinal228 */
  3139. uint32_t set_resources_dw1; /* ordinal229 */
  3140. uint32_t set_resources_dw2; /* ordinal230 */
  3141. uint32_t set_resources_dw3; /* ordinal231 */
  3142. uint32_t set_resources_dw4; /* ordinal232 */
  3143. uint32_t set_resources_dw5; /* ordinal233 */
  3144. uint32_t set_resources_dw6; /* ordinal234 */
  3145. uint32_t set_resources_dw7; /* ordinal235 */
  3146. uint32_t reserved59; /* ordinal236 */
  3147. uint32_t reserved60; /* ordinal237 */
  3148. uint32_t reserved61; /* ordinal238 */
  3149. uint32_t reserved62; /* ordinal239 */
  3150. uint32_t reserved63; /* ordinal240 */
  3151. uint32_t reserved64; /* ordinal241 */
  3152. uint32_t reserved65; /* ordinal242 */
  3153. uint32_t reserved66; /* ordinal243 */
  3154. uint32_t reserved67; /* ordinal244 */
  3155. uint32_t reserved68; /* ordinal245 */
  3156. uint32_t reserved69; /* ordinal246 */
  3157. uint32_t reserved70; /* ordinal247 */
  3158. uint32_t reserved71; /* ordinal248 */
  3159. uint32_t reserved72; /* ordinal249 */
  3160. uint32_t reserved73; /* ordinal250 */
  3161. uint32_t reserved74; /* ordinal251 */
  3162. uint32_t reserved75; /* ordinal252 */
  3163. uint32_t reserved76; /* ordinal253 */
  3164. uint32_t reserved77; /* ordinal254 */
  3165. uint32_t reserved78; /* ordinal255 */
  3166. uint32_t reserved_t[256]; /* Reserve 256 dword buffer used by ucode */
  3167. };
  3168. static void gfx_v8_0_cp_compute_fini(struct amdgpu_device *adev)
  3169. {
  3170. int i, r;
  3171. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3172. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  3173. if (ring->mqd_obj) {
  3174. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  3175. if (unlikely(r != 0))
  3176. dev_warn(adev->dev, "(%d) reserve MQD bo failed\n", r);
  3177. amdgpu_bo_unpin(ring->mqd_obj);
  3178. amdgpu_bo_unreserve(ring->mqd_obj);
  3179. amdgpu_bo_unref(&ring->mqd_obj);
  3180. ring->mqd_obj = NULL;
  3181. }
  3182. }
  3183. }
  3184. static int gfx_v8_0_cp_compute_resume(struct amdgpu_device *adev)
  3185. {
  3186. int r, i, j;
  3187. u32 tmp;
  3188. bool use_doorbell = true;
  3189. u64 hqd_gpu_addr;
  3190. u64 mqd_gpu_addr;
  3191. u64 eop_gpu_addr;
  3192. u64 wb_gpu_addr;
  3193. u32 *buf;
  3194. struct vi_mqd *mqd;
  3195. /* init the pipes */
  3196. mutex_lock(&adev->srbm_mutex);
  3197. for (i = 0; i < (adev->gfx.mec.num_pipe * adev->gfx.mec.num_mec); i++) {
  3198. int me = (i < 4) ? 1 : 2;
  3199. int pipe = (i < 4) ? i : (i - 4);
  3200. eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE);
  3201. eop_gpu_addr >>= 8;
  3202. vi_srbm_select(adev, me, pipe, 0, 0);
  3203. /* write the EOP addr */
  3204. WREG32(mmCP_HQD_EOP_BASE_ADDR, eop_gpu_addr);
  3205. WREG32(mmCP_HQD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr));
  3206. /* set the VMID assigned */
  3207. WREG32(mmCP_HQD_VMID, 0);
  3208. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  3209. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  3210. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  3211. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  3212. WREG32(mmCP_HQD_EOP_CONTROL, tmp);
  3213. }
  3214. vi_srbm_select(adev, 0, 0, 0, 0);
  3215. mutex_unlock(&adev->srbm_mutex);
  3216. /* init the queues. Just two for now. */
  3217. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3218. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  3219. if (ring->mqd_obj == NULL) {
  3220. r = amdgpu_bo_create(adev,
  3221. sizeof(struct vi_mqd),
  3222. PAGE_SIZE, true,
  3223. AMDGPU_GEM_DOMAIN_GTT, 0, NULL,
  3224. NULL, &ring->mqd_obj);
  3225. if (r) {
  3226. dev_warn(adev->dev, "(%d) create MQD bo failed\n", r);
  3227. return r;
  3228. }
  3229. }
  3230. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  3231. if (unlikely(r != 0)) {
  3232. gfx_v8_0_cp_compute_fini(adev);
  3233. return r;
  3234. }
  3235. r = amdgpu_bo_pin(ring->mqd_obj, AMDGPU_GEM_DOMAIN_GTT,
  3236. &mqd_gpu_addr);
  3237. if (r) {
  3238. dev_warn(adev->dev, "(%d) pin MQD bo failed\n", r);
  3239. gfx_v8_0_cp_compute_fini(adev);
  3240. return r;
  3241. }
  3242. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&buf);
  3243. if (r) {
  3244. dev_warn(adev->dev, "(%d) map MQD bo failed\n", r);
  3245. gfx_v8_0_cp_compute_fini(adev);
  3246. return r;
  3247. }
  3248. /* init the mqd struct */
  3249. memset(buf, 0, sizeof(struct vi_mqd));
  3250. mqd = (struct vi_mqd *)buf;
  3251. mqd->header = 0xC0310800;
  3252. mqd->compute_pipelinestat_enable = 0x00000001;
  3253. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  3254. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  3255. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  3256. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  3257. mqd->compute_misc_reserved = 0x00000003;
  3258. mutex_lock(&adev->srbm_mutex);
  3259. vi_srbm_select(adev, ring->me,
  3260. ring->pipe,
  3261. ring->queue, 0);
  3262. /* disable wptr polling */
  3263. tmp = RREG32(mmCP_PQ_WPTR_POLL_CNTL);
  3264. tmp = REG_SET_FIELD(tmp, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  3265. WREG32(mmCP_PQ_WPTR_POLL_CNTL, tmp);
  3266. mqd->cp_hqd_eop_base_addr_lo =
  3267. RREG32(mmCP_HQD_EOP_BASE_ADDR);
  3268. mqd->cp_hqd_eop_base_addr_hi =
  3269. RREG32(mmCP_HQD_EOP_BASE_ADDR_HI);
  3270. /* enable doorbell? */
  3271. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  3272. if (use_doorbell) {
  3273. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  3274. } else {
  3275. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 0);
  3276. }
  3277. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, tmp);
  3278. mqd->cp_hqd_pq_doorbell_control = tmp;
  3279. /* disable the queue if it's active */
  3280. mqd->cp_hqd_dequeue_request = 0;
  3281. mqd->cp_hqd_pq_rptr = 0;
  3282. mqd->cp_hqd_pq_wptr= 0;
  3283. if (RREG32(mmCP_HQD_ACTIVE) & 1) {
  3284. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 1);
  3285. for (j = 0; j < adev->usec_timeout; j++) {
  3286. if (!(RREG32(mmCP_HQD_ACTIVE) & 1))
  3287. break;
  3288. udelay(1);
  3289. }
  3290. WREG32(mmCP_HQD_DEQUEUE_REQUEST, mqd->cp_hqd_dequeue_request);
  3291. WREG32(mmCP_HQD_PQ_RPTR, mqd->cp_hqd_pq_rptr);
  3292. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  3293. }
  3294. /* set the pointer to the MQD */
  3295. mqd->cp_mqd_base_addr_lo = mqd_gpu_addr & 0xfffffffc;
  3296. mqd->cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  3297. WREG32(mmCP_MQD_BASE_ADDR, mqd->cp_mqd_base_addr_lo);
  3298. WREG32(mmCP_MQD_BASE_ADDR_HI, mqd->cp_mqd_base_addr_hi);
  3299. /* set MQD vmid to 0 */
  3300. tmp = RREG32(mmCP_MQD_CONTROL);
  3301. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  3302. WREG32(mmCP_MQD_CONTROL, tmp);
  3303. mqd->cp_mqd_control = tmp;
  3304. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  3305. hqd_gpu_addr = ring->gpu_addr >> 8;
  3306. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  3307. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  3308. WREG32(mmCP_HQD_PQ_BASE, mqd->cp_hqd_pq_base_lo);
  3309. WREG32(mmCP_HQD_PQ_BASE_HI, mqd->cp_hqd_pq_base_hi);
  3310. /* set up the HQD, this is similar to CP_RB0_CNTL */
  3311. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  3312. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  3313. (order_base_2(ring->ring_size / 4) - 1));
  3314. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  3315. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  3316. #ifdef __BIG_ENDIAN
  3317. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  3318. #endif
  3319. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  3320. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  3321. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  3322. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  3323. WREG32(mmCP_HQD_PQ_CONTROL, tmp);
  3324. mqd->cp_hqd_pq_control = tmp;
  3325. /* set the wb address wether it's enabled or not */
  3326. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  3327. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  3328. mqd->cp_hqd_pq_rptr_report_addr_hi =
  3329. upper_32_bits(wb_gpu_addr) & 0xffff;
  3330. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  3331. mqd->cp_hqd_pq_rptr_report_addr_lo);
  3332. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  3333. mqd->cp_hqd_pq_rptr_report_addr_hi);
  3334. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  3335. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  3336. mqd->cp_hqd_pq_wptr_poll_addr = wb_gpu_addr & 0xfffffffc;
  3337. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  3338. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR, mqd->cp_hqd_pq_wptr_poll_addr);
  3339. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  3340. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  3341. /* enable the doorbell if requested */
  3342. if (use_doorbell) {
  3343. if ((adev->asic_type == CHIP_CARRIZO) ||
  3344. (adev->asic_type == CHIP_FIJI) ||
  3345. (adev->asic_type == CHIP_STONEY)) {
  3346. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER,
  3347. AMDGPU_DOORBELL_KIQ << 2);
  3348. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER,
  3349. AMDGPU_DOORBELL_MEC_RING7 << 2);
  3350. }
  3351. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  3352. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  3353. DOORBELL_OFFSET, ring->doorbell_index);
  3354. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  3355. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_SOURCE, 0);
  3356. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_HIT, 0);
  3357. mqd->cp_hqd_pq_doorbell_control = tmp;
  3358. } else {
  3359. mqd->cp_hqd_pq_doorbell_control = 0;
  3360. }
  3361. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL,
  3362. mqd->cp_hqd_pq_doorbell_control);
  3363. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  3364. ring->wptr = 0;
  3365. mqd->cp_hqd_pq_wptr = ring->wptr;
  3366. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  3367. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  3368. /* set the vmid for the queue */
  3369. mqd->cp_hqd_vmid = 0;
  3370. WREG32(mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  3371. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  3372. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  3373. WREG32(mmCP_HQD_PERSISTENT_STATE, tmp);
  3374. mqd->cp_hqd_persistent_state = tmp;
  3375. /* activate the queue */
  3376. mqd->cp_hqd_active = 1;
  3377. WREG32(mmCP_HQD_ACTIVE, mqd->cp_hqd_active);
  3378. vi_srbm_select(adev, 0, 0, 0, 0);
  3379. mutex_unlock(&adev->srbm_mutex);
  3380. amdgpu_bo_kunmap(ring->mqd_obj);
  3381. amdgpu_bo_unreserve(ring->mqd_obj);
  3382. }
  3383. if (use_doorbell) {
  3384. tmp = RREG32(mmCP_PQ_STATUS);
  3385. tmp = REG_SET_FIELD(tmp, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  3386. WREG32(mmCP_PQ_STATUS, tmp);
  3387. }
  3388. r = gfx_v8_0_cp_compute_start(adev);
  3389. if (r)
  3390. return r;
  3391. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3392. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  3393. ring->ready = true;
  3394. r = amdgpu_ring_test_ring(ring);
  3395. if (r)
  3396. ring->ready = false;
  3397. }
  3398. return 0;
  3399. }
  3400. static int gfx_v8_0_cp_resume(struct amdgpu_device *adev)
  3401. {
  3402. int r;
  3403. if (!(adev->flags & AMD_IS_APU))
  3404. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  3405. if (!adev->firmware.smu_load) {
  3406. /* legacy firmware loading */
  3407. r = gfx_v8_0_cp_gfx_load_microcode(adev);
  3408. if (r)
  3409. return r;
  3410. r = gfx_v8_0_cp_compute_load_microcode(adev);
  3411. if (r)
  3412. return r;
  3413. } else {
  3414. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3415. AMDGPU_UCODE_ID_CP_CE);
  3416. if (r)
  3417. return -EINVAL;
  3418. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3419. AMDGPU_UCODE_ID_CP_PFP);
  3420. if (r)
  3421. return -EINVAL;
  3422. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3423. AMDGPU_UCODE_ID_CP_ME);
  3424. if (r)
  3425. return -EINVAL;
  3426. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3427. AMDGPU_UCODE_ID_CP_MEC1);
  3428. if (r)
  3429. return -EINVAL;
  3430. }
  3431. r = gfx_v8_0_cp_gfx_resume(adev);
  3432. if (r)
  3433. return r;
  3434. r = gfx_v8_0_cp_compute_resume(adev);
  3435. if (r)
  3436. return r;
  3437. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  3438. return 0;
  3439. }
  3440. static void gfx_v8_0_cp_enable(struct amdgpu_device *adev, bool enable)
  3441. {
  3442. gfx_v8_0_cp_gfx_enable(adev, enable);
  3443. gfx_v8_0_cp_compute_enable(adev, enable);
  3444. }
  3445. static int gfx_v8_0_hw_init(void *handle)
  3446. {
  3447. int r;
  3448. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3449. gfx_v8_0_init_golden_registers(adev);
  3450. gfx_v8_0_gpu_init(adev);
  3451. r = gfx_v8_0_rlc_resume(adev);
  3452. if (r)
  3453. return r;
  3454. r = gfx_v8_0_cp_resume(adev);
  3455. if (r)
  3456. return r;
  3457. return r;
  3458. }
  3459. static int gfx_v8_0_hw_fini(void *handle)
  3460. {
  3461. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3462. gfx_v8_0_cp_enable(adev, false);
  3463. gfx_v8_0_rlc_stop(adev);
  3464. gfx_v8_0_cp_compute_fini(adev);
  3465. return 0;
  3466. }
  3467. static int gfx_v8_0_suspend(void *handle)
  3468. {
  3469. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3470. return gfx_v8_0_hw_fini(adev);
  3471. }
  3472. static int gfx_v8_0_resume(void *handle)
  3473. {
  3474. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3475. return gfx_v8_0_hw_init(adev);
  3476. }
  3477. static bool gfx_v8_0_is_idle(void *handle)
  3478. {
  3479. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3480. if (REG_GET_FIELD(RREG32(mmGRBM_STATUS), GRBM_STATUS, GUI_ACTIVE))
  3481. return false;
  3482. else
  3483. return true;
  3484. }
  3485. static int gfx_v8_0_wait_for_idle(void *handle)
  3486. {
  3487. unsigned i;
  3488. u32 tmp;
  3489. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3490. for (i = 0; i < adev->usec_timeout; i++) {
  3491. /* read MC_STATUS */
  3492. tmp = RREG32(mmGRBM_STATUS) & GRBM_STATUS__GUI_ACTIVE_MASK;
  3493. if (!REG_GET_FIELD(tmp, GRBM_STATUS, GUI_ACTIVE))
  3494. return 0;
  3495. udelay(1);
  3496. }
  3497. return -ETIMEDOUT;
  3498. }
  3499. static void gfx_v8_0_print_status(void *handle)
  3500. {
  3501. int i;
  3502. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3503. dev_info(adev->dev, "GFX 8.x registers\n");
  3504. dev_info(adev->dev, " GRBM_STATUS=0x%08X\n",
  3505. RREG32(mmGRBM_STATUS));
  3506. dev_info(adev->dev, " GRBM_STATUS2=0x%08X\n",
  3507. RREG32(mmGRBM_STATUS2));
  3508. dev_info(adev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  3509. RREG32(mmGRBM_STATUS_SE0));
  3510. dev_info(adev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  3511. RREG32(mmGRBM_STATUS_SE1));
  3512. dev_info(adev->dev, " GRBM_STATUS_SE2=0x%08X\n",
  3513. RREG32(mmGRBM_STATUS_SE2));
  3514. dev_info(adev->dev, " GRBM_STATUS_SE3=0x%08X\n",
  3515. RREG32(mmGRBM_STATUS_SE3));
  3516. dev_info(adev->dev, " CP_STAT = 0x%08x\n", RREG32(mmCP_STAT));
  3517. dev_info(adev->dev, " CP_STALLED_STAT1 = 0x%08x\n",
  3518. RREG32(mmCP_STALLED_STAT1));
  3519. dev_info(adev->dev, " CP_STALLED_STAT2 = 0x%08x\n",
  3520. RREG32(mmCP_STALLED_STAT2));
  3521. dev_info(adev->dev, " CP_STALLED_STAT3 = 0x%08x\n",
  3522. RREG32(mmCP_STALLED_STAT3));
  3523. dev_info(adev->dev, " CP_CPF_BUSY_STAT = 0x%08x\n",
  3524. RREG32(mmCP_CPF_BUSY_STAT));
  3525. dev_info(adev->dev, " CP_CPF_STALLED_STAT1 = 0x%08x\n",
  3526. RREG32(mmCP_CPF_STALLED_STAT1));
  3527. dev_info(adev->dev, " CP_CPF_STATUS = 0x%08x\n", RREG32(mmCP_CPF_STATUS));
  3528. dev_info(adev->dev, " CP_CPC_BUSY_STAT = 0x%08x\n", RREG32(mmCP_CPC_BUSY_STAT));
  3529. dev_info(adev->dev, " CP_CPC_STALLED_STAT1 = 0x%08x\n",
  3530. RREG32(mmCP_CPC_STALLED_STAT1));
  3531. dev_info(adev->dev, " CP_CPC_STATUS = 0x%08x\n", RREG32(mmCP_CPC_STATUS));
  3532. for (i = 0; i < 32; i++) {
  3533. dev_info(adev->dev, " GB_TILE_MODE%d=0x%08X\n",
  3534. i, RREG32(mmGB_TILE_MODE0 + (i * 4)));
  3535. }
  3536. for (i = 0; i < 16; i++) {
  3537. dev_info(adev->dev, " GB_MACROTILE_MODE%d=0x%08X\n",
  3538. i, RREG32(mmGB_MACROTILE_MODE0 + (i * 4)));
  3539. }
  3540. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3541. dev_info(adev->dev, " se: %d\n", i);
  3542. gfx_v8_0_select_se_sh(adev, i, 0xffffffff);
  3543. dev_info(adev->dev, " PA_SC_RASTER_CONFIG=0x%08X\n",
  3544. RREG32(mmPA_SC_RASTER_CONFIG));
  3545. dev_info(adev->dev, " PA_SC_RASTER_CONFIG_1=0x%08X\n",
  3546. RREG32(mmPA_SC_RASTER_CONFIG_1));
  3547. }
  3548. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  3549. dev_info(adev->dev, " GB_ADDR_CONFIG=0x%08X\n",
  3550. RREG32(mmGB_ADDR_CONFIG));
  3551. dev_info(adev->dev, " HDP_ADDR_CONFIG=0x%08X\n",
  3552. RREG32(mmHDP_ADDR_CONFIG));
  3553. dev_info(adev->dev, " DMIF_ADDR_CALC=0x%08X\n",
  3554. RREG32(mmDMIF_ADDR_CALC));
  3555. dev_info(adev->dev, " SDMA0_TILING_CONFIG=0x%08X\n",
  3556. RREG32(mmSDMA0_TILING_CONFIG + SDMA0_REGISTER_OFFSET));
  3557. dev_info(adev->dev, " SDMA1_TILING_CONFIG=0x%08X\n",
  3558. RREG32(mmSDMA0_TILING_CONFIG + SDMA1_REGISTER_OFFSET));
  3559. dev_info(adev->dev, " UVD_UDEC_ADDR_CONFIG=0x%08X\n",
  3560. RREG32(mmUVD_UDEC_ADDR_CONFIG));
  3561. dev_info(adev->dev, " UVD_UDEC_DB_ADDR_CONFIG=0x%08X\n",
  3562. RREG32(mmUVD_UDEC_DB_ADDR_CONFIG));
  3563. dev_info(adev->dev, " UVD_UDEC_DBW_ADDR_CONFIG=0x%08X\n",
  3564. RREG32(mmUVD_UDEC_DBW_ADDR_CONFIG));
  3565. dev_info(adev->dev, " CP_MEQ_THRESHOLDS=0x%08X\n",
  3566. RREG32(mmCP_MEQ_THRESHOLDS));
  3567. dev_info(adev->dev, " SX_DEBUG_1=0x%08X\n",
  3568. RREG32(mmSX_DEBUG_1));
  3569. dev_info(adev->dev, " TA_CNTL_AUX=0x%08X\n",
  3570. RREG32(mmTA_CNTL_AUX));
  3571. dev_info(adev->dev, " SPI_CONFIG_CNTL=0x%08X\n",
  3572. RREG32(mmSPI_CONFIG_CNTL));
  3573. dev_info(adev->dev, " SQ_CONFIG=0x%08X\n",
  3574. RREG32(mmSQ_CONFIG));
  3575. dev_info(adev->dev, " DB_DEBUG=0x%08X\n",
  3576. RREG32(mmDB_DEBUG));
  3577. dev_info(adev->dev, " DB_DEBUG2=0x%08X\n",
  3578. RREG32(mmDB_DEBUG2));
  3579. dev_info(adev->dev, " DB_DEBUG3=0x%08X\n",
  3580. RREG32(mmDB_DEBUG3));
  3581. dev_info(adev->dev, " CB_HW_CONTROL=0x%08X\n",
  3582. RREG32(mmCB_HW_CONTROL));
  3583. dev_info(adev->dev, " SPI_CONFIG_CNTL_1=0x%08X\n",
  3584. RREG32(mmSPI_CONFIG_CNTL_1));
  3585. dev_info(adev->dev, " PA_SC_FIFO_SIZE=0x%08X\n",
  3586. RREG32(mmPA_SC_FIFO_SIZE));
  3587. dev_info(adev->dev, " VGT_NUM_INSTANCES=0x%08X\n",
  3588. RREG32(mmVGT_NUM_INSTANCES));
  3589. dev_info(adev->dev, " CP_PERFMON_CNTL=0x%08X\n",
  3590. RREG32(mmCP_PERFMON_CNTL));
  3591. dev_info(adev->dev, " PA_SC_FORCE_EOV_MAX_CNTS=0x%08X\n",
  3592. RREG32(mmPA_SC_FORCE_EOV_MAX_CNTS));
  3593. dev_info(adev->dev, " VGT_CACHE_INVALIDATION=0x%08X\n",
  3594. RREG32(mmVGT_CACHE_INVALIDATION));
  3595. dev_info(adev->dev, " VGT_GS_VERTEX_REUSE=0x%08X\n",
  3596. RREG32(mmVGT_GS_VERTEX_REUSE));
  3597. dev_info(adev->dev, " PA_SC_LINE_STIPPLE_STATE=0x%08X\n",
  3598. RREG32(mmPA_SC_LINE_STIPPLE_STATE));
  3599. dev_info(adev->dev, " PA_CL_ENHANCE=0x%08X\n",
  3600. RREG32(mmPA_CL_ENHANCE));
  3601. dev_info(adev->dev, " PA_SC_ENHANCE=0x%08X\n",
  3602. RREG32(mmPA_SC_ENHANCE));
  3603. dev_info(adev->dev, " CP_ME_CNTL=0x%08X\n",
  3604. RREG32(mmCP_ME_CNTL));
  3605. dev_info(adev->dev, " CP_MAX_CONTEXT=0x%08X\n",
  3606. RREG32(mmCP_MAX_CONTEXT));
  3607. dev_info(adev->dev, " CP_ENDIAN_SWAP=0x%08X\n",
  3608. RREG32(mmCP_ENDIAN_SWAP));
  3609. dev_info(adev->dev, " CP_DEVICE_ID=0x%08X\n",
  3610. RREG32(mmCP_DEVICE_ID));
  3611. dev_info(adev->dev, " CP_SEM_WAIT_TIMER=0x%08X\n",
  3612. RREG32(mmCP_SEM_WAIT_TIMER));
  3613. dev_info(adev->dev, " CP_RB_WPTR_DELAY=0x%08X\n",
  3614. RREG32(mmCP_RB_WPTR_DELAY));
  3615. dev_info(adev->dev, " CP_RB_VMID=0x%08X\n",
  3616. RREG32(mmCP_RB_VMID));
  3617. dev_info(adev->dev, " CP_RB0_CNTL=0x%08X\n",
  3618. RREG32(mmCP_RB0_CNTL));
  3619. dev_info(adev->dev, " CP_RB0_WPTR=0x%08X\n",
  3620. RREG32(mmCP_RB0_WPTR));
  3621. dev_info(adev->dev, " CP_RB0_RPTR_ADDR=0x%08X\n",
  3622. RREG32(mmCP_RB0_RPTR_ADDR));
  3623. dev_info(adev->dev, " CP_RB0_RPTR_ADDR_HI=0x%08X\n",
  3624. RREG32(mmCP_RB0_RPTR_ADDR_HI));
  3625. dev_info(adev->dev, " CP_RB0_CNTL=0x%08X\n",
  3626. RREG32(mmCP_RB0_CNTL));
  3627. dev_info(adev->dev, " CP_RB0_BASE=0x%08X\n",
  3628. RREG32(mmCP_RB0_BASE));
  3629. dev_info(adev->dev, " CP_RB0_BASE_HI=0x%08X\n",
  3630. RREG32(mmCP_RB0_BASE_HI));
  3631. dev_info(adev->dev, " CP_MEC_CNTL=0x%08X\n",
  3632. RREG32(mmCP_MEC_CNTL));
  3633. dev_info(adev->dev, " CP_CPF_DEBUG=0x%08X\n",
  3634. RREG32(mmCP_CPF_DEBUG));
  3635. dev_info(adev->dev, " SCRATCH_ADDR=0x%08X\n",
  3636. RREG32(mmSCRATCH_ADDR));
  3637. dev_info(adev->dev, " SCRATCH_UMSK=0x%08X\n",
  3638. RREG32(mmSCRATCH_UMSK));
  3639. dev_info(adev->dev, " CP_INT_CNTL_RING0=0x%08X\n",
  3640. RREG32(mmCP_INT_CNTL_RING0));
  3641. dev_info(adev->dev, " RLC_LB_CNTL=0x%08X\n",
  3642. RREG32(mmRLC_LB_CNTL));
  3643. dev_info(adev->dev, " RLC_CNTL=0x%08X\n",
  3644. RREG32(mmRLC_CNTL));
  3645. dev_info(adev->dev, " RLC_CGCG_CGLS_CTRL=0x%08X\n",
  3646. RREG32(mmRLC_CGCG_CGLS_CTRL));
  3647. dev_info(adev->dev, " RLC_LB_CNTR_INIT=0x%08X\n",
  3648. RREG32(mmRLC_LB_CNTR_INIT));
  3649. dev_info(adev->dev, " RLC_LB_CNTR_MAX=0x%08X\n",
  3650. RREG32(mmRLC_LB_CNTR_MAX));
  3651. dev_info(adev->dev, " RLC_LB_INIT_CU_MASK=0x%08X\n",
  3652. RREG32(mmRLC_LB_INIT_CU_MASK));
  3653. dev_info(adev->dev, " RLC_LB_PARAMS=0x%08X\n",
  3654. RREG32(mmRLC_LB_PARAMS));
  3655. dev_info(adev->dev, " RLC_LB_CNTL=0x%08X\n",
  3656. RREG32(mmRLC_LB_CNTL));
  3657. dev_info(adev->dev, " RLC_MC_CNTL=0x%08X\n",
  3658. RREG32(mmRLC_MC_CNTL));
  3659. dev_info(adev->dev, " RLC_UCODE_CNTL=0x%08X\n",
  3660. RREG32(mmRLC_UCODE_CNTL));
  3661. mutex_lock(&adev->srbm_mutex);
  3662. for (i = 0; i < 16; i++) {
  3663. vi_srbm_select(adev, 0, 0, 0, i);
  3664. dev_info(adev->dev, " VM %d:\n", i);
  3665. dev_info(adev->dev, " SH_MEM_CONFIG=0x%08X\n",
  3666. RREG32(mmSH_MEM_CONFIG));
  3667. dev_info(adev->dev, " SH_MEM_APE1_BASE=0x%08X\n",
  3668. RREG32(mmSH_MEM_APE1_BASE));
  3669. dev_info(adev->dev, " SH_MEM_APE1_LIMIT=0x%08X\n",
  3670. RREG32(mmSH_MEM_APE1_LIMIT));
  3671. dev_info(adev->dev, " SH_MEM_BASES=0x%08X\n",
  3672. RREG32(mmSH_MEM_BASES));
  3673. }
  3674. vi_srbm_select(adev, 0, 0, 0, 0);
  3675. mutex_unlock(&adev->srbm_mutex);
  3676. }
  3677. static int gfx_v8_0_soft_reset(void *handle)
  3678. {
  3679. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  3680. u32 tmp;
  3681. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3682. /* GRBM_STATUS */
  3683. tmp = RREG32(mmGRBM_STATUS);
  3684. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  3685. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  3686. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  3687. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  3688. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  3689. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK)) {
  3690. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3691. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  3692. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3693. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  3694. }
  3695. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  3696. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3697. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  3698. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  3699. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  3700. }
  3701. /* GRBM_STATUS2 */
  3702. tmp = RREG32(mmGRBM_STATUS2);
  3703. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  3704. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3705. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  3706. /* SRBM_STATUS */
  3707. tmp = RREG32(mmSRBM_STATUS);
  3708. if (REG_GET_FIELD(tmp, SRBM_STATUS, GRBM_RQ_PENDING))
  3709. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  3710. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  3711. if (grbm_soft_reset || srbm_soft_reset) {
  3712. gfx_v8_0_print_status((void *)adev);
  3713. /* stop the rlc */
  3714. gfx_v8_0_rlc_stop(adev);
  3715. /* Disable GFX parsing/prefetching */
  3716. gfx_v8_0_cp_gfx_enable(adev, false);
  3717. /* Disable MEC parsing/prefetching */
  3718. /* XXX todo */
  3719. if (grbm_soft_reset) {
  3720. tmp = RREG32(mmGRBM_SOFT_RESET);
  3721. tmp |= grbm_soft_reset;
  3722. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  3723. WREG32(mmGRBM_SOFT_RESET, tmp);
  3724. tmp = RREG32(mmGRBM_SOFT_RESET);
  3725. udelay(50);
  3726. tmp &= ~grbm_soft_reset;
  3727. WREG32(mmGRBM_SOFT_RESET, tmp);
  3728. tmp = RREG32(mmGRBM_SOFT_RESET);
  3729. }
  3730. if (srbm_soft_reset) {
  3731. tmp = RREG32(mmSRBM_SOFT_RESET);
  3732. tmp |= srbm_soft_reset;
  3733. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  3734. WREG32(mmSRBM_SOFT_RESET, tmp);
  3735. tmp = RREG32(mmSRBM_SOFT_RESET);
  3736. udelay(50);
  3737. tmp &= ~srbm_soft_reset;
  3738. WREG32(mmSRBM_SOFT_RESET, tmp);
  3739. tmp = RREG32(mmSRBM_SOFT_RESET);
  3740. }
  3741. /* Wait a little for things to settle down */
  3742. udelay(50);
  3743. gfx_v8_0_print_status((void *)adev);
  3744. }
  3745. return 0;
  3746. }
  3747. /**
  3748. * gfx_v8_0_get_gpu_clock_counter - return GPU clock counter snapshot
  3749. *
  3750. * @adev: amdgpu_device pointer
  3751. *
  3752. * Fetches a GPU clock counter snapshot.
  3753. * Returns the 64 bit clock counter snapshot.
  3754. */
  3755. uint64_t gfx_v8_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  3756. {
  3757. uint64_t clock;
  3758. mutex_lock(&adev->gfx.gpu_clock_mutex);
  3759. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  3760. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  3761. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  3762. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  3763. return clock;
  3764. }
  3765. static void gfx_v8_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  3766. uint32_t vmid,
  3767. uint32_t gds_base, uint32_t gds_size,
  3768. uint32_t gws_base, uint32_t gws_size,
  3769. uint32_t oa_base, uint32_t oa_size)
  3770. {
  3771. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  3772. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  3773. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  3774. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  3775. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  3776. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  3777. /* GDS Base */
  3778. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3779. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3780. WRITE_DATA_DST_SEL(0)));
  3781. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  3782. amdgpu_ring_write(ring, 0);
  3783. amdgpu_ring_write(ring, gds_base);
  3784. /* GDS Size */
  3785. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3786. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3787. WRITE_DATA_DST_SEL(0)));
  3788. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  3789. amdgpu_ring_write(ring, 0);
  3790. amdgpu_ring_write(ring, gds_size);
  3791. /* GWS */
  3792. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3793. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3794. WRITE_DATA_DST_SEL(0)));
  3795. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  3796. amdgpu_ring_write(ring, 0);
  3797. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  3798. /* OA */
  3799. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3800. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3801. WRITE_DATA_DST_SEL(0)));
  3802. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  3803. amdgpu_ring_write(ring, 0);
  3804. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  3805. }
  3806. static int gfx_v8_0_early_init(void *handle)
  3807. {
  3808. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3809. adev->gfx.num_gfx_rings = GFX8_NUM_GFX_RINGS;
  3810. adev->gfx.num_compute_rings = GFX8_NUM_COMPUTE_RINGS;
  3811. gfx_v8_0_set_ring_funcs(adev);
  3812. gfx_v8_0_set_irq_funcs(adev);
  3813. gfx_v8_0_set_gds_init(adev);
  3814. return 0;
  3815. }
  3816. static int gfx_v8_0_set_powergating_state(void *handle,
  3817. enum amd_powergating_state state)
  3818. {
  3819. return 0;
  3820. }
  3821. static int gfx_v8_0_set_clockgating_state(void *handle,
  3822. enum amd_clockgating_state state)
  3823. {
  3824. return 0;
  3825. }
  3826. static u32 gfx_v8_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
  3827. {
  3828. u32 rptr;
  3829. rptr = ring->adev->wb.wb[ring->rptr_offs];
  3830. return rptr;
  3831. }
  3832. static u32 gfx_v8_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  3833. {
  3834. struct amdgpu_device *adev = ring->adev;
  3835. u32 wptr;
  3836. if (ring->use_doorbell)
  3837. /* XXX check if swapping is necessary on BE */
  3838. wptr = ring->adev->wb.wb[ring->wptr_offs];
  3839. else
  3840. wptr = RREG32(mmCP_RB0_WPTR);
  3841. return wptr;
  3842. }
  3843. static void gfx_v8_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  3844. {
  3845. struct amdgpu_device *adev = ring->adev;
  3846. if (ring->use_doorbell) {
  3847. /* XXX check if swapping is necessary on BE */
  3848. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  3849. WDOORBELL32(ring->doorbell_index, ring->wptr);
  3850. } else {
  3851. WREG32(mmCP_RB0_WPTR, ring->wptr);
  3852. (void)RREG32(mmCP_RB0_WPTR);
  3853. }
  3854. }
  3855. static void gfx_v8_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  3856. {
  3857. u32 ref_and_mask, reg_mem_engine;
  3858. if (ring->type == AMDGPU_RING_TYPE_COMPUTE) {
  3859. switch (ring->me) {
  3860. case 1:
  3861. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  3862. break;
  3863. case 2:
  3864. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  3865. break;
  3866. default:
  3867. return;
  3868. }
  3869. reg_mem_engine = 0;
  3870. } else {
  3871. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  3872. reg_mem_engine = WAIT_REG_MEM_ENGINE(1); /* pfp */
  3873. }
  3874. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  3875. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  3876. WAIT_REG_MEM_FUNCTION(3) | /* == */
  3877. reg_mem_engine));
  3878. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  3879. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  3880. amdgpu_ring_write(ring, ref_and_mask);
  3881. amdgpu_ring_write(ring, ref_and_mask);
  3882. amdgpu_ring_write(ring, 0x20); /* poll interval */
  3883. }
  3884. static void gfx_v8_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  3885. struct amdgpu_ib *ib)
  3886. {
  3887. bool need_ctx_switch = ring->current_ctx != ib->ctx;
  3888. u32 header, control = 0;
  3889. u32 next_rptr = ring->wptr + 5;
  3890. /* drop the CE preamble IB for the same context */
  3891. if ((ib->flags & AMDGPU_IB_FLAG_PREAMBLE) && !need_ctx_switch)
  3892. return;
  3893. if (need_ctx_switch)
  3894. next_rptr += 2;
  3895. next_rptr += 4;
  3896. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3897. amdgpu_ring_write(ring, WRITE_DATA_DST_SEL(5) | WR_CONFIRM);
  3898. amdgpu_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  3899. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  3900. amdgpu_ring_write(ring, next_rptr);
  3901. /* insert SWITCH_BUFFER packet before first IB in the ring frame */
  3902. if (need_ctx_switch) {
  3903. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3904. amdgpu_ring_write(ring, 0);
  3905. }
  3906. if (ib->flags & AMDGPU_IB_FLAG_CE)
  3907. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  3908. else
  3909. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  3910. control |= ib->length_dw |
  3911. (ib->vm ? (ib->vm->ids[ring->idx].id << 24) : 0);
  3912. amdgpu_ring_write(ring, header);
  3913. amdgpu_ring_write(ring,
  3914. #ifdef __BIG_ENDIAN
  3915. (2 << 0) |
  3916. #endif
  3917. (ib->gpu_addr & 0xFFFFFFFC));
  3918. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  3919. amdgpu_ring_write(ring, control);
  3920. }
  3921. static void gfx_v8_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  3922. struct amdgpu_ib *ib)
  3923. {
  3924. u32 header, control = 0;
  3925. u32 next_rptr = ring->wptr + 5;
  3926. control |= INDIRECT_BUFFER_VALID;
  3927. next_rptr += 4;
  3928. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3929. amdgpu_ring_write(ring, WRITE_DATA_DST_SEL(5) | WR_CONFIRM);
  3930. amdgpu_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  3931. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  3932. amdgpu_ring_write(ring, next_rptr);
  3933. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  3934. control |= ib->length_dw |
  3935. (ib->vm ? (ib->vm->ids[ring->idx].id << 24) : 0);
  3936. amdgpu_ring_write(ring, header);
  3937. amdgpu_ring_write(ring,
  3938. #ifdef __BIG_ENDIAN
  3939. (2 << 0) |
  3940. #endif
  3941. (ib->gpu_addr & 0xFFFFFFFC));
  3942. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  3943. amdgpu_ring_write(ring, control);
  3944. }
  3945. static void gfx_v8_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  3946. u64 seq, unsigned flags)
  3947. {
  3948. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  3949. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  3950. /* EVENT_WRITE_EOP - flush caches, send int */
  3951. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  3952. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3953. EOP_TC_ACTION_EN |
  3954. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3955. EVENT_INDEX(5)));
  3956. amdgpu_ring_write(ring, addr & 0xfffffffc);
  3957. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  3958. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  3959. amdgpu_ring_write(ring, lower_32_bits(seq));
  3960. amdgpu_ring_write(ring, upper_32_bits(seq));
  3961. }
  3962. /**
  3963. * gfx_v8_0_ring_emit_semaphore - emit a semaphore on the CP ring
  3964. *
  3965. * @ring: amdgpu ring buffer object
  3966. * @semaphore: amdgpu semaphore object
  3967. * @emit_wait: Is this a sempahore wait?
  3968. *
  3969. * Emits a semaphore signal/wait packet to the CP ring and prevents the PFP
  3970. * from running ahead of semaphore waits.
  3971. */
  3972. static bool gfx_v8_0_ring_emit_semaphore(struct amdgpu_ring *ring,
  3973. struct amdgpu_semaphore *semaphore,
  3974. bool emit_wait)
  3975. {
  3976. uint64_t addr = semaphore->gpu_addr;
  3977. unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
  3978. if (ring->adev->asic_type == CHIP_TOPAZ ||
  3979. ring->adev->asic_type == CHIP_TONGA ||
  3980. ring->adev->asic_type == CHIP_FIJI)
  3981. /* we got a hw semaphore bug in VI TONGA, return false to switch back to sw fence wait */
  3982. return false;
  3983. else {
  3984. amdgpu_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 2));
  3985. amdgpu_ring_write(ring, lower_32_bits(addr));
  3986. amdgpu_ring_write(ring, upper_32_bits(addr));
  3987. amdgpu_ring_write(ring, sel);
  3988. }
  3989. if (emit_wait && (ring->type == AMDGPU_RING_TYPE_GFX)) {
  3990. /* Prevent the PFP from running ahead of the semaphore wait */
  3991. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  3992. amdgpu_ring_write(ring, 0x0);
  3993. }
  3994. return true;
  3995. }
  3996. static void gfx_v8_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  3997. unsigned vm_id, uint64_t pd_addr)
  3998. {
  3999. int usepfp = (ring->type == AMDGPU_RING_TYPE_GFX);
  4000. uint32_t seq = ring->fence_drv.sync_seq[ring->idx];
  4001. uint64_t addr = ring->fence_drv.gpu_addr;
  4002. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  4003. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  4004. WAIT_REG_MEM_FUNCTION(3))); /* equal */
  4005. amdgpu_ring_write(ring, addr & 0xfffffffc);
  4006. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  4007. amdgpu_ring_write(ring, seq);
  4008. amdgpu_ring_write(ring, 0xffffffff);
  4009. amdgpu_ring_write(ring, 4); /* poll interval */
  4010. if (usepfp) {
  4011. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  4012. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  4013. amdgpu_ring_write(ring, 0);
  4014. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  4015. amdgpu_ring_write(ring, 0);
  4016. }
  4017. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4018. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  4019. WRITE_DATA_DST_SEL(0)) |
  4020. WR_CONFIRM);
  4021. if (vm_id < 8) {
  4022. amdgpu_ring_write(ring,
  4023. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  4024. } else {
  4025. amdgpu_ring_write(ring,
  4026. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  4027. }
  4028. amdgpu_ring_write(ring, 0);
  4029. amdgpu_ring_write(ring, pd_addr >> 12);
  4030. /* bits 0-15 are the VM contexts0-15 */
  4031. /* invalidate the cache */
  4032. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4033. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4034. WRITE_DATA_DST_SEL(0)));
  4035. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  4036. amdgpu_ring_write(ring, 0);
  4037. amdgpu_ring_write(ring, 1 << vm_id);
  4038. /* wait for the invalidate to complete */
  4039. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  4040. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  4041. WAIT_REG_MEM_FUNCTION(0) | /* always */
  4042. WAIT_REG_MEM_ENGINE(0))); /* me */
  4043. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  4044. amdgpu_ring_write(ring, 0);
  4045. amdgpu_ring_write(ring, 0); /* ref */
  4046. amdgpu_ring_write(ring, 0); /* mask */
  4047. amdgpu_ring_write(ring, 0x20); /* poll interval */
  4048. /* compute doesn't have PFP */
  4049. if (usepfp) {
  4050. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  4051. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  4052. amdgpu_ring_write(ring, 0x0);
  4053. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  4054. amdgpu_ring_write(ring, 0);
  4055. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  4056. amdgpu_ring_write(ring, 0);
  4057. }
  4058. }
  4059. static u32 gfx_v8_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
  4060. {
  4061. return ring->adev->wb.wb[ring->rptr_offs];
  4062. }
  4063. static u32 gfx_v8_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  4064. {
  4065. return ring->adev->wb.wb[ring->wptr_offs];
  4066. }
  4067. static void gfx_v8_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  4068. {
  4069. struct amdgpu_device *adev = ring->adev;
  4070. /* XXX check if swapping is necessary on BE */
  4071. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  4072. WDOORBELL32(ring->doorbell_index, ring->wptr);
  4073. }
  4074. static void gfx_v8_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  4075. u64 addr, u64 seq,
  4076. unsigned flags)
  4077. {
  4078. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  4079. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  4080. /* RELEASE_MEM - flush caches, send int */
  4081. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  4082. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  4083. EOP_TC_ACTION_EN |
  4084. EOP_TC_WB_ACTION_EN |
  4085. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  4086. EVENT_INDEX(5)));
  4087. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  4088. amdgpu_ring_write(ring, addr & 0xfffffffc);
  4089. amdgpu_ring_write(ring, upper_32_bits(addr));
  4090. amdgpu_ring_write(ring, lower_32_bits(seq));
  4091. amdgpu_ring_write(ring, upper_32_bits(seq));
  4092. }
  4093. static void gfx_v8_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  4094. enum amdgpu_interrupt_state state)
  4095. {
  4096. u32 cp_int_cntl;
  4097. switch (state) {
  4098. case AMDGPU_IRQ_STATE_DISABLE:
  4099. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4100. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  4101. TIME_STAMP_INT_ENABLE, 0);
  4102. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4103. break;
  4104. case AMDGPU_IRQ_STATE_ENABLE:
  4105. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4106. cp_int_cntl =
  4107. REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  4108. TIME_STAMP_INT_ENABLE, 1);
  4109. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4110. break;
  4111. default:
  4112. break;
  4113. }
  4114. }
  4115. static void gfx_v8_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  4116. int me, int pipe,
  4117. enum amdgpu_interrupt_state state)
  4118. {
  4119. u32 mec_int_cntl, mec_int_cntl_reg;
  4120. /*
  4121. * amdgpu controls only pipe 0 of MEC1. That's why this function only
  4122. * handles the setting of interrupts for this specific pipe. All other
  4123. * pipes' interrupts are set by amdkfd.
  4124. */
  4125. if (me == 1) {
  4126. switch (pipe) {
  4127. case 0:
  4128. mec_int_cntl_reg = mmCP_ME1_PIPE0_INT_CNTL;
  4129. break;
  4130. default:
  4131. DRM_DEBUG("invalid pipe %d\n", pipe);
  4132. return;
  4133. }
  4134. } else {
  4135. DRM_DEBUG("invalid me %d\n", me);
  4136. return;
  4137. }
  4138. switch (state) {
  4139. case AMDGPU_IRQ_STATE_DISABLE:
  4140. mec_int_cntl = RREG32(mec_int_cntl_reg);
  4141. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  4142. TIME_STAMP_INT_ENABLE, 0);
  4143. WREG32(mec_int_cntl_reg, mec_int_cntl);
  4144. break;
  4145. case AMDGPU_IRQ_STATE_ENABLE:
  4146. mec_int_cntl = RREG32(mec_int_cntl_reg);
  4147. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  4148. TIME_STAMP_INT_ENABLE, 1);
  4149. WREG32(mec_int_cntl_reg, mec_int_cntl);
  4150. break;
  4151. default:
  4152. break;
  4153. }
  4154. }
  4155. static int gfx_v8_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  4156. struct amdgpu_irq_src *source,
  4157. unsigned type,
  4158. enum amdgpu_interrupt_state state)
  4159. {
  4160. u32 cp_int_cntl;
  4161. switch (state) {
  4162. case AMDGPU_IRQ_STATE_DISABLE:
  4163. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4164. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  4165. PRIV_REG_INT_ENABLE, 0);
  4166. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4167. break;
  4168. case AMDGPU_IRQ_STATE_ENABLE:
  4169. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4170. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  4171. PRIV_REG_INT_ENABLE, 0);
  4172. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4173. break;
  4174. default:
  4175. break;
  4176. }
  4177. return 0;
  4178. }
  4179. static int gfx_v8_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  4180. struct amdgpu_irq_src *source,
  4181. unsigned type,
  4182. enum amdgpu_interrupt_state state)
  4183. {
  4184. u32 cp_int_cntl;
  4185. switch (state) {
  4186. case AMDGPU_IRQ_STATE_DISABLE:
  4187. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4188. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  4189. PRIV_INSTR_INT_ENABLE, 0);
  4190. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4191. break;
  4192. case AMDGPU_IRQ_STATE_ENABLE:
  4193. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4194. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  4195. PRIV_INSTR_INT_ENABLE, 1);
  4196. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4197. break;
  4198. default:
  4199. break;
  4200. }
  4201. return 0;
  4202. }
  4203. static int gfx_v8_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  4204. struct amdgpu_irq_src *src,
  4205. unsigned type,
  4206. enum amdgpu_interrupt_state state)
  4207. {
  4208. switch (type) {
  4209. case AMDGPU_CP_IRQ_GFX_EOP:
  4210. gfx_v8_0_set_gfx_eop_interrupt_state(adev, state);
  4211. break;
  4212. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  4213. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  4214. break;
  4215. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  4216. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  4217. break;
  4218. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  4219. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  4220. break;
  4221. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  4222. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  4223. break;
  4224. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  4225. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  4226. break;
  4227. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  4228. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  4229. break;
  4230. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  4231. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  4232. break;
  4233. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  4234. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  4235. break;
  4236. default:
  4237. break;
  4238. }
  4239. return 0;
  4240. }
  4241. static int gfx_v8_0_eop_irq(struct amdgpu_device *adev,
  4242. struct amdgpu_irq_src *source,
  4243. struct amdgpu_iv_entry *entry)
  4244. {
  4245. int i;
  4246. u8 me_id, pipe_id, queue_id;
  4247. struct amdgpu_ring *ring;
  4248. DRM_DEBUG("IH: CP EOP\n");
  4249. me_id = (entry->ring_id & 0x0c) >> 2;
  4250. pipe_id = (entry->ring_id & 0x03) >> 0;
  4251. queue_id = (entry->ring_id & 0x70) >> 4;
  4252. switch (me_id) {
  4253. case 0:
  4254. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  4255. break;
  4256. case 1:
  4257. case 2:
  4258. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4259. ring = &adev->gfx.compute_ring[i];
  4260. /* Per-queue interrupt is supported for MEC starting from VI.
  4261. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  4262. */
  4263. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  4264. amdgpu_fence_process(ring);
  4265. }
  4266. break;
  4267. }
  4268. return 0;
  4269. }
  4270. static int gfx_v8_0_priv_reg_irq(struct amdgpu_device *adev,
  4271. struct amdgpu_irq_src *source,
  4272. struct amdgpu_iv_entry *entry)
  4273. {
  4274. DRM_ERROR("Illegal register access in command stream\n");
  4275. schedule_work(&adev->reset_work);
  4276. return 0;
  4277. }
  4278. static int gfx_v8_0_priv_inst_irq(struct amdgpu_device *adev,
  4279. struct amdgpu_irq_src *source,
  4280. struct amdgpu_iv_entry *entry)
  4281. {
  4282. DRM_ERROR("Illegal instruction in command stream\n");
  4283. schedule_work(&adev->reset_work);
  4284. return 0;
  4285. }
  4286. const struct amd_ip_funcs gfx_v8_0_ip_funcs = {
  4287. .early_init = gfx_v8_0_early_init,
  4288. .late_init = NULL,
  4289. .sw_init = gfx_v8_0_sw_init,
  4290. .sw_fini = gfx_v8_0_sw_fini,
  4291. .hw_init = gfx_v8_0_hw_init,
  4292. .hw_fini = gfx_v8_0_hw_fini,
  4293. .suspend = gfx_v8_0_suspend,
  4294. .resume = gfx_v8_0_resume,
  4295. .is_idle = gfx_v8_0_is_idle,
  4296. .wait_for_idle = gfx_v8_0_wait_for_idle,
  4297. .soft_reset = gfx_v8_0_soft_reset,
  4298. .print_status = gfx_v8_0_print_status,
  4299. .set_clockgating_state = gfx_v8_0_set_clockgating_state,
  4300. .set_powergating_state = gfx_v8_0_set_powergating_state,
  4301. };
  4302. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {
  4303. .get_rptr = gfx_v8_0_ring_get_rptr_gfx,
  4304. .get_wptr = gfx_v8_0_ring_get_wptr_gfx,
  4305. .set_wptr = gfx_v8_0_ring_set_wptr_gfx,
  4306. .parse_cs = NULL,
  4307. .emit_ib = gfx_v8_0_ring_emit_ib_gfx,
  4308. .emit_fence = gfx_v8_0_ring_emit_fence_gfx,
  4309. .emit_semaphore = gfx_v8_0_ring_emit_semaphore,
  4310. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  4311. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  4312. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  4313. .test_ring = gfx_v8_0_ring_test_ring,
  4314. .test_ib = gfx_v8_0_ring_test_ib,
  4315. .insert_nop = amdgpu_ring_insert_nop,
  4316. };
  4317. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {
  4318. .get_rptr = gfx_v8_0_ring_get_rptr_compute,
  4319. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  4320. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  4321. .parse_cs = NULL,
  4322. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  4323. .emit_fence = gfx_v8_0_ring_emit_fence_compute,
  4324. .emit_semaphore = gfx_v8_0_ring_emit_semaphore,
  4325. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  4326. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  4327. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  4328. .test_ring = gfx_v8_0_ring_test_ring,
  4329. .test_ib = gfx_v8_0_ring_test_ib,
  4330. .insert_nop = amdgpu_ring_insert_nop,
  4331. };
  4332. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev)
  4333. {
  4334. int i;
  4335. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  4336. adev->gfx.gfx_ring[i].funcs = &gfx_v8_0_ring_funcs_gfx;
  4337. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4338. adev->gfx.compute_ring[i].funcs = &gfx_v8_0_ring_funcs_compute;
  4339. }
  4340. static const struct amdgpu_irq_src_funcs gfx_v8_0_eop_irq_funcs = {
  4341. .set = gfx_v8_0_set_eop_interrupt_state,
  4342. .process = gfx_v8_0_eop_irq,
  4343. };
  4344. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_reg_irq_funcs = {
  4345. .set = gfx_v8_0_set_priv_reg_fault_state,
  4346. .process = gfx_v8_0_priv_reg_irq,
  4347. };
  4348. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_inst_irq_funcs = {
  4349. .set = gfx_v8_0_set_priv_inst_fault_state,
  4350. .process = gfx_v8_0_priv_inst_irq,
  4351. };
  4352. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  4353. {
  4354. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  4355. adev->gfx.eop_irq.funcs = &gfx_v8_0_eop_irq_funcs;
  4356. adev->gfx.priv_reg_irq.num_types = 1;
  4357. adev->gfx.priv_reg_irq.funcs = &gfx_v8_0_priv_reg_irq_funcs;
  4358. adev->gfx.priv_inst_irq.num_types = 1;
  4359. adev->gfx.priv_inst_irq.funcs = &gfx_v8_0_priv_inst_irq_funcs;
  4360. }
  4361. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev)
  4362. {
  4363. /* init asci gds info */
  4364. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  4365. adev->gds.gws.total_size = 64;
  4366. adev->gds.oa.total_size = 16;
  4367. if (adev->gds.mem.total_size == 64 * 1024) {
  4368. adev->gds.mem.gfx_partition_size = 4096;
  4369. adev->gds.mem.cs_partition_size = 4096;
  4370. adev->gds.gws.gfx_partition_size = 4;
  4371. adev->gds.gws.cs_partition_size = 4;
  4372. adev->gds.oa.gfx_partition_size = 4;
  4373. adev->gds.oa.cs_partition_size = 1;
  4374. } else {
  4375. adev->gds.mem.gfx_partition_size = 1024;
  4376. adev->gds.mem.cs_partition_size = 1024;
  4377. adev->gds.gws.gfx_partition_size = 16;
  4378. adev->gds.gws.cs_partition_size = 16;
  4379. adev->gds.oa.gfx_partition_size = 4;
  4380. adev->gds.oa.cs_partition_size = 4;
  4381. }
  4382. }
  4383. static u32 gfx_v8_0_get_cu_active_bitmap(struct amdgpu_device *adev,
  4384. u32 se, u32 sh)
  4385. {
  4386. u32 mask = 0, tmp, tmp1;
  4387. int i;
  4388. gfx_v8_0_select_se_sh(adev, se, sh);
  4389. tmp = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG);
  4390. tmp1 = RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  4391. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  4392. tmp &= 0xffff0000;
  4393. tmp |= tmp1;
  4394. tmp >>= 16;
  4395. for (i = 0; i < adev->gfx.config.max_cu_per_sh; i ++) {
  4396. mask <<= 1;
  4397. mask |= 1;
  4398. }
  4399. return (~tmp) & mask;
  4400. }
  4401. int gfx_v8_0_get_cu_info(struct amdgpu_device *adev,
  4402. struct amdgpu_cu_info *cu_info)
  4403. {
  4404. int i, j, k, counter, active_cu_number = 0;
  4405. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  4406. if (!adev || !cu_info)
  4407. return -EINVAL;
  4408. mutex_lock(&adev->grbm_idx_mutex);
  4409. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  4410. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  4411. mask = 1;
  4412. ao_bitmap = 0;
  4413. counter = 0;
  4414. bitmap = gfx_v8_0_get_cu_active_bitmap(adev, i, j);
  4415. cu_info->bitmap[i][j] = bitmap;
  4416. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  4417. if (bitmap & mask) {
  4418. if (counter < 2)
  4419. ao_bitmap |= mask;
  4420. counter ++;
  4421. }
  4422. mask <<= 1;
  4423. }
  4424. active_cu_number += counter;
  4425. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  4426. }
  4427. }
  4428. cu_info->number = active_cu_number;
  4429. cu_info->ao_cu_mask = ao_cu_mask;
  4430. mutex_unlock(&adev->grbm_idx_mutex);
  4431. return 0;
  4432. }