gfx_v9_0.c 136 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <drm/drmP.h>
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "soc15.h"
  28. #include "soc15d.h"
  29. #include "vega10/soc15ip.h"
  30. #include "vega10/GC/gc_9_0_offset.h"
  31. #include "vega10/GC/gc_9_0_sh_mask.h"
  32. #include "vega10/vega10_enum.h"
  33. #include "vega10/HDP/hdp_4_0_offset.h"
  34. #include "soc15_common.h"
  35. #include "clearstate_gfx9.h"
  36. #include "v9_structs.h"
  37. #define GFX9_NUM_GFX_RINGS 1
  38. #define GFX9_MEC_HPD_SIZE 2048
  39. #define RLCG_UCODE_LOADING_START_ADDRESS 0x00002000L
  40. #define RLC_SAVE_RESTORE_ADDR_STARTING_OFFSET 0x00000000L
  41. #define GFX9_RLC_FORMAT_DIRECT_REG_LIST_LENGTH 34
  42. #define mmPWR_MISC_CNTL_STATUS 0x0183
  43. #define mmPWR_MISC_CNTL_STATUS_BASE_IDX 0
  44. #define PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN__SHIFT 0x0
  45. #define PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS__SHIFT 0x1
  46. #define PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK 0x00000001L
  47. #define PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS_MASK 0x00000006L
  48. MODULE_FIRMWARE("amdgpu/vega10_ce.bin");
  49. MODULE_FIRMWARE("amdgpu/vega10_pfp.bin");
  50. MODULE_FIRMWARE("amdgpu/vega10_me.bin");
  51. MODULE_FIRMWARE("amdgpu/vega10_mec.bin");
  52. MODULE_FIRMWARE("amdgpu/vega10_mec2.bin");
  53. MODULE_FIRMWARE("amdgpu/vega10_rlc.bin");
  54. MODULE_FIRMWARE("amdgpu/raven_ce.bin");
  55. MODULE_FIRMWARE("amdgpu/raven_pfp.bin");
  56. MODULE_FIRMWARE("amdgpu/raven_me.bin");
  57. MODULE_FIRMWARE("amdgpu/raven_mec.bin");
  58. MODULE_FIRMWARE("amdgpu/raven_mec2.bin");
  59. MODULE_FIRMWARE("amdgpu/raven_rlc.bin");
  60. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  61. {
  62. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_BASE),
  63. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_SIZE),
  64. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID0),
  65. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID0) },
  66. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID1_BASE),
  67. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID1_SIZE),
  68. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID1),
  69. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID1) },
  70. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID2_BASE),
  71. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID2_SIZE),
  72. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID2),
  73. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID2) },
  74. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID3_BASE),
  75. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID3_SIZE),
  76. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID3),
  77. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID3) },
  78. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID4_BASE),
  79. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID4_SIZE),
  80. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID4),
  81. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID4) },
  82. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID5_BASE),
  83. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID5_SIZE),
  84. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID5),
  85. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID5) },
  86. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID6_BASE),
  87. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID6_SIZE),
  88. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID6),
  89. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID6) },
  90. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID7_BASE),
  91. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID7_SIZE),
  92. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID7),
  93. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID7) },
  94. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID8_BASE),
  95. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID8_SIZE),
  96. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID8),
  97. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID8) },
  98. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID9_BASE),
  99. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID9_SIZE),
  100. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID9),
  101. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID9) },
  102. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID10_BASE),
  103. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID10_SIZE),
  104. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID10),
  105. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID10) },
  106. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID11_BASE),
  107. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID11_SIZE),
  108. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID11),
  109. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID11) },
  110. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID12_BASE),
  111. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID12_SIZE),
  112. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID12),
  113. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID12)},
  114. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID13_BASE),
  115. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID13_SIZE),
  116. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID13),
  117. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID13) },
  118. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID14_BASE),
  119. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID14_SIZE),
  120. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID14),
  121. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID14) },
  122. { SOC15_REG_OFFSET(GC, 0, mmGDS_VMID15_BASE),
  123. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID15_SIZE),
  124. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID15),
  125. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID15) }
  126. };
  127. static const u32 golden_settings_gc_9_0[] =
  128. {
  129. SOC15_REG_OFFSET(GC, 0, mmCPC_UTCL1_CNTL), 0x08000000, 0x08000080,
  130. SOC15_REG_OFFSET(GC, 0, mmCPF_UTCL1_CNTL), 0x08000000, 0x08000080,
  131. SOC15_REG_OFFSET(GC, 0, mmCPG_UTCL1_CNTL), 0x08000000, 0x08000080,
  132. SOC15_REG_OFFSET(GC, 0, mmDB_DEBUG2), 0xf00fffff, 0x00000420,
  133. SOC15_REG_OFFSET(GC, 0, mmGB_GPU_ID), 0x0000000f, 0x00000000,
  134. SOC15_REG_OFFSET(GC, 0, mmIA_UTCL1_CNTL), 0x08000000, 0x08000080,
  135. SOC15_REG_OFFSET(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3), 0x00000003, 0x82400024,
  136. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE), 0x3fffffff, 0x00000001,
  137. SOC15_REG_OFFSET(GC, 0, mmPA_SC_LINE_STIPPLE_STATE), 0x0000ff0f, 0x00000000,
  138. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_0), 0x08000000, 0x08000080,
  139. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_1), 0x08000000, 0x08000080,
  140. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_2), 0x08000000, 0x08000080,
  141. SOC15_REG_OFFSET(GC, 0, mmRLC_PREWALKER_UTCL1_CNTL), 0x08000000, 0x08000080,
  142. SOC15_REG_OFFSET(GC, 0, mmRLC_SPM_UTCL1_CNTL), 0x08000000, 0x08000080,
  143. SOC15_REG_OFFSET(GC, 0, mmSH_MEM_CONFIG), 0x00001000, 0x00001000,
  144. SOC15_REG_OFFSET(GC, 0, mmSPI_CONFIG_CNTL_1), 0x0000000f, 0x01000107,
  145. SOC15_REG_OFFSET(GC, 0, mmSQC_CONFIG), 0x03000000, 0x020a2000,
  146. SOC15_REG_OFFSET(GC, 0, mmTA_CNTL_AUX), 0xfffffeef, 0x010b0000,
  147. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_HI), 0xffffffff, 0x4a2c0e68,
  148. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_LO), 0xffffffff, 0xb5d3f197,
  149. SOC15_REG_OFFSET(GC, 0, mmVGT_CACHE_INVALIDATION), 0x3fff3af3, 0x19200000,
  150. SOC15_REG_OFFSET(GC, 0, mmVGT_GS_MAX_WAVE_ID), 0x00000fff, 0x000003ff,
  151. SOC15_REG_OFFSET(GC, 0, mmWD_UTCL1_CNTL), 0x08000000, 0x08000080
  152. };
  153. static const u32 golden_settings_gc_9_0_vg10[] =
  154. {
  155. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL), 0x0000f000, 0x00012107,
  156. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL_3), 0x30000000, 0x10000000,
  157. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG), 0xffff77ff, 0x2a114042,
  158. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG_READ), 0xffff77ff, 0x2a114042,
  159. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE_1), 0x00008000, 0x00048000,
  160. SOC15_REG_OFFSET(GC, 0, mmRMI_UTCL1_CNTL2), 0x00030000, 0x00020000,
  161. SOC15_REG_OFFSET(GC, 0, mmTD_CNTL), 0x00001800, 0x00000800
  162. };
  163. static const u32 golden_settings_gc_9_1[] =
  164. {
  165. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL), 0xfffdf3cf, 0x00014104,
  166. SOC15_REG_OFFSET(GC, 0, mmCPC_UTCL1_CNTL), 0x08000000, 0x08000080,
  167. SOC15_REG_OFFSET(GC, 0, mmCPF_UTCL1_CNTL), 0x08000000, 0x08000080,
  168. SOC15_REG_OFFSET(GC, 0, mmCPG_UTCL1_CNTL), 0x08000000, 0x08000080,
  169. SOC15_REG_OFFSET(GC, 0, mmDB_DEBUG2), 0xf00fffff, 0x00000420,
  170. SOC15_REG_OFFSET(GC, 0, mmGB_GPU_ID), 0x0000000f, 0x00000000,
  171. SOC15_REG_OFFSET(GC, 0, mmIA_UTCL1_CNTL), 0x08000000, 0x08000080,
  172. SOC15_REG_OFFSET(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3), 0x00000003, 0x82400024,
  173. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE), 0x3fffffff, 0x00000001,
  174. SOC15_REG_OFFSET(GC, 0, mmPA_SC_LINE_STIPPLE_STATE), 0x0000ff0f, 0x00000000,
  175. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_0), 0x08000000, 0x08000080,
  176. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_1), 0x08000000, 0x08000080,
  177. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_2), 0x08000000, 0x08000080,
  178. SOC15_REG_OFFSET(GC, 0, mmRLC_PREWALKER_UTCL1_CNTL), 0x08000000, 0x08000080,
  179. SOC15_REG_OFFSET(GC, 0, mmRLC_SPM_UTCL1_CNTL), 0x08000000, 0x08000080,
  180. SOC15_REG_OFFSET(GC, 0, mmTA_CNTL_AUX), 0xfffffeef, 0x010b0000,
  181. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_HI), 0xffffffff, 0x00000000,
  182. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_LO), 0xffffffff, 0x00003120,
  183. SOC15_REG_OFFSET(GC, 0, mmVGT_CACHE_INVALIDATION), 0x3fff3af3, 0x19200000,
  184. SOC15_REG_OFFSET(GC, 0, mmVGT_GS_MAX_WAVE_ID), 0x00000fff, 0x000000ff,
  185. SOC15_REG_OFFSET(GC, 0, mmWD_UTCL1_CNTL), 0x08000000, 0x08000080
  186. };
  187. static const u32 golden_settings_gc_9_1_rv1[] =
  188. {
  189. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL_3), 0x30000000, 0x10000000,
  190. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG), 0xffff77ff, 0x24000042,
  191. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG_READ), 0xffff77ff, 0x24000042,
  192. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE_1), 0xffffffff, 0x04048000,
  193. SOC15_REG_OFFSET(GC, 0, mmPA_SC_MODE_CNTL_1), 0x06000000, 0x06000000,
  194. SOC15_REG_OFFSET(GC, 0, mmRMI_UTCL1_CNTL2), 0x00030000, 0x00020000,
  195. SOC15_REG_OFFSET(GC, 0, mmTD_CNTL), 0x01bd9f33, 0x00000800
  196. };
  197. #define VEGA10_GB_ADDR_CONFIG_GOLDEN 0x2a114042
  198. #define RAVEN_GB_ADDR_CONFIG_GOLDEN 0x24000042
  199. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev);
  200. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev);
  201. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev);
  202. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev);
  203. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  204. struct amdgpu_cu_info *cu_info);
  205. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev);
  206. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
  207. static void gfx_v9_0_ring_emit_de_meta(struct amdgpu_ring *ring);
  208. static void gfx_v9_0_init_golden_registers(struct amdgpu_device *adev)
  209. {
  210. switch (adev->asic_type) {
  211. case CHIP_VEGA10:
  212. amdgpu_program_register_sequence(adev,
  213. golden_settings_gc_9_0,
  214. (const u32)ARRAY_SIZE(golden_settings_gc_9_0));
  215. amdgpu_program_register_sequence(adev,
  216. golden_settings_gc_9_0_vg10,
  217. (const u32)ARRAY_SIZE(golden_settings_gc_9_0_vg10));
  218. break;
  219. case CHIP_RAVEN:
  220. amdgpu_program_register_sequence(adev,
  221. golden_settings_gc_9_1,
  222. (const u32)ARRAY_SIZE(golden_settings_gc_9_1));
  223. amdgpu_program_register_sequence(adev,
  224. golden_settings_gc_9_1_rv1,
  225. (const u32)ARRAY_SIZE(golden_settings_gc_9_1_rv1));
  226. break;
  227. default:
  228. break;
  229. }
  230. }
  231. static void gfx_v9_0_scratch_init(struct amdgpu_device *adev)
  232. {
  233. adev->gfx.scratch.num_reg = 8;
  234. adev->gfx.scratch.reg_base = SOC15_REG_OFFSET(GC, 0, mmSCRATCH_REG0);
  235. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  236. }
  237. static void gfx_v9_0_write_data_to_reg(struct amdgpu_ring *ring, int eng_sel,
  238. bool wc, uint32_t reg, uint32_t val)
  239. {
  240. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  241. amdgpu_ring_write(ring, WRITE_DATA_ENGINE_SEL(eng_sel) |
  242. WRITE_DATA_DST_SEL(0) |
  243. (wc ? WR_CONFIRM : 0));
  244. amdgpu_ring_write(ring, reg);
  245. amdgpu_ring_write(ring, 0);
  246. amdgpu_ring_write(ring, val);
  247. }
  248. static void gfx_v9_0_wait_reg_mem(struct amdgpu_ring *ring, int eng_sel,
  249. int mem_space, int opt, uint32_t addr0,
  250. uint32_t addr1, uint32_t ref, uint32_t mask,
  251. uint32_t inv)
  252. {
  253. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  254. amdgpu_ring_write(ring,
  255. /* memory (1) or register (0) */
  256. (WAIT_REG_MEM_MEM_SPACE(mem_space) |
  257. WAIT_REG_MEM_OPERATION(opt) | /* wait */
  258. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  259. WAIT_REG_MEM_ENGINE(eng_sel)));
  260. if (mem_space)
  261. BUG_ON(addr0 & 0x3); /* Dword align */
  262. amdgpu_ring_write(ring, addr0);
  263. amdgpu_ring_write(ring, addr1);
  264. amdgpu_ring_write(ring, ref);
  265. amdgpu_ring_write(ring, mask);
  266. amdgpu_ring_write(ring, inv); /* poll interval */
  267. }
  268. static int gfx_v9_0_ring_test_ring(struct amdgpu_ring *ring)
  269. {
  270. struct amdgpu_device *adev = ring->adev;
  271. uint32_t scratch;
  272. uint32_t tmp = 0;
  273. unsigned i;
  274. int r;
  275. r = amdgpu_gfx_scratch_get(adev, &scratch);
  276. if (r) {
  277. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  278. return r;
  279. }
  280. WREG32(scratch, 0xCAFEDEAD);
  281. r = amdgpu_ring_alloc(ring, 3);
  282. if (r) {
  283. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  284. ring->idx, r);
  285. amdgpu_gfx_scratch_free(adev, scratch);
  286. return r;
  287. }
  288. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  289. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  290. amdgpu_ring_write(ring, 0xDEADBEEF);
  291. amdgpu_ring_commit(ring);
  292. for (i = 0; i < adev->usec_timeout; i++) {
  293. tmp = RREG32(scratch);
  294. if (tmp == 0xDEADBEEF)
  295. break;
  296. DRM_UDELAY(1);
  297. }
  298. if (i < adev->usec_timeout) {
  299. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  300. ring->idx, i);
  301. } else {
  302. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  303. ring->idx, scratch, tmp);
  304. r = -EINVAL;
  305. }
  306. amdgpu_gfx_scratch_free(adev, scratch);
  307. return r;
  308. }
  309. static int gfx_v9_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  310. {
  311. struct amdgpu_device *adev = ring->adev;
  312. struct amdgpu_ib ib;
  313. struct dma_fence *f = NULL;
  314. uint32_t scratch;
  315. uint32_t tmp = 0;
  316. long r;
  317. r = amdgpu_gfx_scratch_get(adev, &scratch);
  318. if (r) {
  319. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  320. return r;
  321. }
  322. WREG32(scratch, 0xCAFEDEAD);
  323. memset(&ib, 0, sizeof(ib));
  324. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  325. if (r) {
  326. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  327. goto err1;
  328. }
  329. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  330. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  331. ib.ptr[2] = 0xDEADBEEF;
  332. ib.length_dw = 3;
  333. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  334. if (r)
  335. goto err2;
  336. r = dma_fence_wait_timeout(f, false, timeout);
  337. if (r == 0) {
  338. DRM_ERROR("amdgpu: IB test timed out.\n");
  339. r = -ETIMEDOUT;
  340. goto err2;
  341. } else if (r < 0) {
  342. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  343. goto err2;
  344. }
  345. tmp = RREG32(scratch);
  346. if (tmp == 0xDEADBEEF) {
  347. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  348. r = 0;
  349. } else {
  350. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  351. scratch, tmp);
  352. r = -EINVAL;
  353. }
  354. err2:
  355. amdgpu_ib_free(adev, &ib, NULL);
  356. dma_fence_put(f);
  357. err1:
  358. amdgpu_gfx_scratch_free(adev, scratch);
  359. return r;
  360. }
  361. static int gfx_v9_0_init_microcode(struct amdgpu_device *adev)
  362. {
  363. const char *chip_name;
  364. char fw_name[30];
  365. int err;
  366. struct amdgpu_firmware_info *info = NULL;
  367. const struct common_firmware_header *header = NULL;
  368. const struct gfx_firmware_header_v1_0 *cp_hdr;
  369. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  370. unsigned int *tmp = NULL;
  371. unsigned int i = 0;
  372. DRM_DEBUG("\n");
  373. switch (adev->asic_type) {
  374. case CHIP_VEGA10:
  375. chip_name = "vega10";
  376. break;
  377. case CHIP_RAVEN:
  378. chip_name = "raven";
  379. break;
  380. default:
  381. BUG();
  382. }
  383. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  384. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  385. if (err)
  386. goto out;
  387. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  388. if (err)
  389. goto out;
  390. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  391. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  392. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  393. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  394. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  395. if (err)
  396. goto out;
  397. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  398. if (err)
  399. goto out;
  400. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  401. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  402. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  403. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  404. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  405. if (err)
  406. goto out;
  407. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  408. if (err)
  409. goto out;
  410. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  411. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  412. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  413. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  414. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  415. if (err)
  416. goto out;
  417. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  418. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  419. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  420. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  421. adev->gfx.rlc.save_and_restore_offset =
  422. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  423. adev->gfx.rlc.clear_state_descriptor_offset =
  424. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  425. adev->gfx.rlc.avail_scratch_ram_locations =
  426. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  427. adev->gfx.rlc.reg_restore_list_size =
  428. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  429. adev->gfx.rlc.reg_list_format_start =
  430. le32_to_cpu(rlc_hdr->reg_list_format_start);
  431. adev->gfx.rlc.reg_list_format_separate_start =
  432. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  433. adev->gfx.rlc.starting_offsets_start =
  434. le32_to_cpu(rlc_hdr->starting_offsets_start);
  435. adev->gfx.rlc.reg_list_format_size_bytes =
  436. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  437. adev->gfx.rlc.reg_list_size_bytes =
  438. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  439. adev->gfx.rlc.register_list_format =
  440. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  441. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  442. if (!adev->gfx.rlc.register_list_format) {
  443. err = -ENOMEM;
  444. goto out;
  445. }
  446. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  447. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  448. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  449. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  450. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  451. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  452. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  453. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  454. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  455. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  456. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  457. if (err)
  458. goto out;
  459. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  460. if (err)
  461. goto out;
  462. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  463. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  464. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  465. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  466. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  467. if (!err) {
  468. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  469. if (err)
  470. goto out;
  471. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  472. adev->gfx.mec2_fw->data;
  473. adev->gfx.mec2_fw_version =
  474. le32_to_cpu(cp_hdr->header.ucode_version);
  475. adev->gfx.mec2_feature_version =
  476. le32_to_cpu(cp_hdr->ucode_feature_version);
  477. } else {
  478. err = 0;
  479. adev->gfx.mec2_fw = NULL;
  480. }
  481. if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
  482. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  483. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  484. info->fw = adev->gfx.pfp_fw;
  485. header = (const struct common_firmware_header *)info->fw->data;
  486. adev->firmware.fw_size +=
  487. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  488. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  489. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  490. info->fw = adev->gfx.me_fw;
  491. header = (const struct common_firmware_header *)info->fw->data;
  492. adev->firmware.fw_size +=
  493. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  494. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  495. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  496. info->fw = adev->gfx.ce_fw;
  497. header = (const struct common_firmware_header *)info->fw->data;
  498. adev->firmware.fw_size +=
  499. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  500. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  501. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  502. info->fw = adev->gfx.rlc_fw;
  503. header = (const struct common_firmware_header *)info->fw->data;
  504. adev->firmware.fw_size +=
  505. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  506. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  507. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  508. info->fw = adev->gfx.mec_fw;
  509. header = (const struct common_firmware_header *)info->fw->data;
  510. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  511. adev->firmware.fw_size +=
  512. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  513. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1_JT];
  514. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1_JT;
  515. info->fw = adev->gfx.mec_fw;
  516. adev->firmware.fw_size +=
  517. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  518. if (adev->gfx.mec2_fw) {
  519. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  520. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  521. info->fw = adev->gfx.mec2_fw;
  522. header = (const struct common_firmware_header *)info->fw->data;
  523. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  524. adev->firmware.fw_size +=
  525. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  526. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2_JT];
  527. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2_JT;
  528. info->fw = adev->gfx.mec2_fw;
  529. adev->firmware.fw_size +=
  530. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  531. }
  532. }
  533. out:
  534. if (err) {
  535. dev_err(adev->dev,
  536. "gfx9: Failed to load firmware \"%s\"\n",
  537. fw_name);
  538. release_firmware(adev->gfx.pfp_fw);
  539. adev->gfx.pfp_fw = NULL;
  540. release_firmware(adev->gfx.me_fw);
  541. adev->gfx.me_fw = NULL;
  542. release_firmware(adev->gfx.ce_fw);
  543. adev->gfx.ce_fw = NULL;
  544. release_firmware(adev->gfx.rlc_fw);
  545. adev->gfx.rlc_fw = NULL;
  546. release_firmware(adev->gfx.mec_fw);
  547. adev->gfx.mec_fw = NULL;
  548. release_firmware(adev->gfx.mec2_fw);
  549. adev->gfx.mec2_fw = NULL;
  550. }
  551. return err;
  552. }
  553. static u32 gfx_v9_0_get_csb_size(struct amdgpu_device *adev)
  554. {
  555. u32 count = 0;
  556. const struct cs_section_def *sect = NULL;
  557. const struct cs_extent_def *ext = NULL;
  558. /* begin clear state */
  559. count += 2;
  560. /* context control state */
  561. count += 3;
  562. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  563. for (ext = sect->section; ext->extent != NULL; ++ext) {
  564. if (sect->id == SECT_CONTEXT)
  565. count += 2 + ext->reg_count;
  566. else
  567. return 0;
  568. }
  569. }
  570. /* end clear state */
  571. count += 2;
  572. /* clear state */
  573. count += 2;
  574. return count;
  575. }
  576. static void gfx_v9_0_get_csb_buffer(struct amdgpu_device *adev,
  577. volatile u32 *buffer)
  578. {
  579. u32 count = 0, i;
  580. const struct cs_section_def *sect = NULL;
  581. const struct cs_extent_def *ext = NULL;
  582. if (adev->gfx.rlc.cs_data == NULL)
  583. return;
  584. if (buffer == NULL)
  585. return;
  586. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  587. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  588. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  589. buffer[count++] = cpu_to_le32(0x80000000);
  590. buffer[count++] = cpu_to_le32(0x80000000);
  591. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  592. for (ext = sect->section; ext->extent != NULL; ++ext) {
  593. if (sect->id == SECT_CONTEXT) {
  594. buffer[count++] =
  595. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  596. buffer[count++] = cpu_to_le32(ext->reg_index -
  597. PACKET3_SET_CONTEXT_REG_START);
  598. for (i = 0; i < ext->reg_count; i++)
  599. buffer[count++] = cpu_to_le32(ext->extent[i]);
  600. } else {
  601. return;
  602. }
  603. }
  604. }
  605. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  606. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  607. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  608. buffer[count++] = cpu_to_le32(0);
  609. }
  610. static void gfx_v9_0_init_lbpw(struct amdgpu_device *adev)
  611. {
  612. uint32_t data;
  613. /* set mmRLC_LB_THR_CONFIG_1/2/3/4 */
  614. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_1, 0x0000007F);
  615. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_2, 0x0333A5A7);
  616. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_3, 0x00000077);
  617. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_4, (0x30 | 0x40 << 8 | 0x02FA << 16));
  618. /* set mmRLC_LB_CNTR_INIT = 0x0000_0000 */
  619. WREG32_SOC15(GC, 0, mmRLC_LB_CNTR_INIT, 0x00000000);
  620. /* set mmRLC_LB_CNTR_MAX = 0x0000_0500 */
  621. WREG32_SOC15(GC, 0, mmRLC_LB_CNTR_MAX, 0x00000500);
  622. mutex_lock(&adev->grbm_idx_mutex);
  623. /* set mmRLC_LB_INIT_CU_MASK thru broadcast mode to enable all SE/SH*/
  624. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  625. WREG32_SOC15(GC, 0, mmRLC_LB_INIT_CU_MASK, 0xffffffff);
  626. /* set mmRLC_LB_PARAMS = 0x003F_1006 */
  627. data = REG_SET_FIELD(0, RLC_LB_PARAMS, FIFO_SAMPLES, 0x0003);
  628. data |= REG_SET_FIELD(data, RLC_LB_PARAMS, PG_IDLE_SAMPLES, 0x0010);
  629. data |= REG_SET_FIELD(data, RLC_LB_PARAMS, PG_IDLE_SAMPLE_INTERVAL, 0x033F);
  630. WREG32_SOC15(GC, 0, mmRLC_LB_PARAMS, data);
  631. /* set mmRLC_GPM_GENERAL_7[31-16] = 0x00C0 */
  632. data = RREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_7);
  633. data &= 0x0000FFFF;
  634. data |= 0x00C00000;
  635. WREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_7, data);
  636. /* set RLC_LB_ALWAYS_ACTIVE_CU_MASK = 0xFFF */
  637. WREG32_SOC15(GC, 0, mmRLC_LB_ALWAYS_ACTIVE_CU_MASK, 0xFFF);
  638. /* set RLC_LB_CNTL = 0x8000_0095, 31 bit is reserved,
  639. * but used for RLC_LB_CNTL configuration */
  640. data = RLC_LB_CNTL__LB_CNT_SPIM_ACTIVE_MASK;
  641. data |= REG_SET_FIELD(data, RLC_LB_CNTL, CU_MASK_USED_OFF_HYST, 0x09);
  642. data |= REG_SET_FIELD(data, RLC_LB_CNTL, RESERVED, 0x80000);
  643. WREG32_SOC15(GC, 0, mmRLC_LB_CNTL, data);
  644. mutex_unlock(&adev->grbm_idx_mutex);
  645. }
  646. static void gfx_v9_0_enable_lbpw(struct amdgpu_device *adev, bool enable)
  647. {
  648. WREG32_FIELD15(GC, 0, RLC_LB_CNTL, LOAD_BALANCE_ENABLE, enable ? 1 : 0);
  649. }
  650. static void rv_init_cp_jump_table(struct amdgpu_device *adev)
  651. {
  652. const __le32 *fw_data;
  653. volatile u32 *dst_ptr;
  654. int me, i, max_me = 5;
  655. u32 bo_offset = 0;
  656. u32 table_offset, table_size;
  657. /* write the cp table buffer */
  658. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  659. for (me = 0; me < max_me; me++) {
  660. if (me == 0) {
  661. const struct gfx_firmware_header_v1_0 *hdr =
  662. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  663. fw_data = (const __le32 *)
  664. (adev->gfx.ce_fw->data +
  665. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  666. table_offset = le32_to_cpu(hdr->jt_offset);
  667. table_size = le32_to_cpu(hdr->jt_size);
  668. } else if (me == 1) {
  669. const struct gfx_firmware_header_v1_0 *hdr =
  670. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  671. fw_data = (const __le32 *)
  672. (adev->gfx.pfp_fw->data +
  673. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  674. table_offset = le32_to_cpu(hdr->jt_offset);
  675. table_size = le32_to_cpu(hdr->jt_size);
  676. } else if (me == 2) {
  677. const struct gfx_firmware_header_v1_0 *hdr =
  678. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  679. fw_data = (const __le32 *)
  680. (adev->gfx.me_fw->data +
  681. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  682. table_offset = le32_to_cpu(hdr->jt_offset);
  683. table_size = le32_to_cpu(hdr->jt_size);
  684. } else if (me == 3) {
  685. const struct gfx_firmware_header_v1_0 *hdr =
  686. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  687. fw_data = (const __le32 *)
  688. (adev->gfx.mec_fw->data +
  689. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  690. table_offset = le32_to_cpu(hdr->jt_offset);
  691. table_size = le32_to_cpu(hdr->jt_size);
  692. } else if (me == 4) {
  693. const struct gfx_firmware_header_v1_0 *hdr =
  694. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  695. fw_data = (const __le32 *)
  696. (adev->gfx.mec2_fw->data +
  697. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  698. table_offset = le32_to_cpu(hdr->jt_offset);
  699. table_size = le32_to_cpu(hdr->jt_size);
  700. }
  701. for (i = 0; i < table_size; i ++) {
  702. dst_ptr[bo_offset + i] =
  703. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  704. }
  705. bo_offset += table_size;
  706. }
  707. }
  708. static void gfx_v9_0_rlc_fini(struct amdgpu_device *adev)
  709. {
  710. /* clear state block */
  711. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj,
  712. &adev->gfx.rlc.clear_state_gpu_addr,
  713. (void **)&adev->gfx.rlc.cs_ptr);
  714. /* jump table block */
  715. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj,
  716. &adev->gfx.rlc.cp_table_gpu_addr,
  717. (void **)&adev->gfx.rlc.cp_table_ptr);
  718. }
  719. static int gfx_v9_0_rlc_init(struct amdgpu_device *adev)
  720. {
  721. volatile u32 *dst_ptr;
  722. u32 dws;
  723. const struct cs_section_def *cs_data;
  724. int r;
  725. adev->gfx.rlc.cs_data = gfx9_cs_data;
  726. cs_data = adev->gfx.rlc.cs_data;
  727. if (cs_data) {
  728. /* clear state block */
  729. adev->gfx.rlc.clear_state_size = dws = gfx_v9_0_get_csb_size(adev);
  730. r = amdgpu_bo_create_reserved(adev, dws * 4, PAGE_SIZE,
  731. AMDGPU_GEM_DOMAIN_VRAM,
  732. &adev->gfx.rlc.clear_state_obj,
  733. &adev->gfx.rlc.clear_state_gpu_addr,
  734. (void **)&adev->gfx.rlc.cs_ptr);
  735. if (r) {
  736. dev_err(adev->dev, "(%d) failed to create rlc csb bo\n",
  737. r);
  738. gfx_v9_0_rlc_fini(adev);
  739. return r;
  740. }
  741. /* set up the cs buffer */
  742. dst_ptr = adev->gfx.rlc.cs_ptr;
  743. gfx_v9_0_get_csb_buffer(adev, dst_ptr);
  744. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  745. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  746. }
  747. if (adev->asic_type == CHIP_RAVEN) {
  748. /* TODO: double check the cp_table_size for RV */
  749. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  750. r = amdgpu_bo_create_reserved(adev, adev->gfx.rlc.cp_table_size,
  751. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  752. &adev->gfx.rlc.cp_table_obj,
  753. &adev->gfx.rlc.cp_table_gpu_addr,
  754. (void **)&adev->gfx.rlc.cp_table_ptr);
  755. if (r) {
  756. dev_err(adev->dev,
  757. "(%d) failed to create cp table bo\n", r);
  758. gfx_v9_0_rlc_fini(adev);
  759. return r;
  760. }
  761. rv_init_cp_jump_table(adev);
  762. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  763. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  764. gfx_v9_0_init_lbpw(adev);
  765. }
  766. return 0;
  767. }
  768. static void gfx_v9_0_mec_fini(struct amdgpu_device *adev)
  769. {
  770. amdgpu_bo_free_kernel(&adev->gfx.mec.hpd_eop_obj, NULL, NULL);
  771. amdgpu_bo_free_kernel(&adev->gfx.mec.mec_fw_obj, NULL, NULL);
  772. }
  773. static int gfx_v9_0_mec_init(struct amdgpu_device *adev)
  774. {
  775. int r;
  776. u32 *hpd;
  777. const __le32 *fw_data;
  778. unsigned fw_size;
  779. u32 *fw;
  780. size_t mec_hpd_size;
  781. const struct gfx_firmware_header_v1_0 *mec_hdr;
  782. bitmap_zero(adev->gfx.mec.queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  783. /* take ownership of the relevant compute queues */
  784. amdgpu_gfx_compute_queue_acquire(adev);
  785. mec_hpd_size = adev->gfx.num_compute_rings * GFX9_MEC_HPD_SIZE;
  786. r = amdgpu_bo_create_reserved(adev, mec_hpd_size, PAGE_SIZE,
  787. AMDGPU_GEM_DOMAIN_GTT,
  788. &adev->gfx.mec.hpd_eop_obj,
  789. &adev->gfx.mec.hpd_eop_gpu_addr,
  790. (void **)&hpd);
  791. if (r) {
  792. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  793. gfx_v9_0_mec_fini(adev);
  794. return r;
  795. }
  796. memset(hpd, 0, adev->gfx.mec.hpd_eop_obj->tbo.mem.size);
  797. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  798. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  799. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  800. fw_data = (const __le32 *)
  801. (adev->gfx.mec_fw->data +
  802. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  803. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  804. r = amdgpu_bo_create_reserved(adev, mec_hdr->header.ucode_size_bytes,
  805. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
  806. &adev->gfx.mec.mec_fw_obj,
  807. &adev->gfx.mec.mec_fw_gpu_addr,
  808. (void **)&fw);
  809. if (r) {
  810. dev_warn(adev->dev, "(%d) create mec firmware bo failed\n", r);
  811. gfx_v9_0_mec_fini(adev);
  812. return r;
  813. }
  814. memcpy(fw, fw_data, fw_size);
  815. amdgpu_bo_kunmap(adev->gfx.mec.mec_fw_obj);
  816. amdgpu_bo_unreserve(adev->gfx.mec.mec_fw_obj);
  817. return 0;
  818. }
  819. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  820. {
  821. WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
  822. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  823. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  824. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  825. (SQ_IND_INDEX__FORCE_READ_MASK));
  826. return RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
  827. }
  828. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  829. uint32_t wave, uint32_t thread,
  830. uint32_t regno, uint32_t num, uint32_t *out)
  831. {
  832. WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
  833. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  834. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  835. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  836. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  837. (SQ_IND_INDEX__FORCE_READ_MASK) |
  838. (SQ_IND_INDEX__AUTO_INCR_MASK));
  839. while (num--)
  840. *(out++) = RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
  841. }
  842. static void gfx_v9_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  843. {
  844. /* type 1 wave data */
  845. dst[(*no_fields)++] = 1;
  846. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  847. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  848. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  849. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  850. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  851. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  852. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  853. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  854. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  855. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  856. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  857. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  858. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  859. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  860. }
  861. static void gfx_v9_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  862. uint32_t wave, uint32_t start,
  863. uint32_t size, uint32_t *dst)
  864. {
  865. wave_read_regs(
  866. adev, simd, wave, 0,
  867. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  868. }
  869. static const struct amdgpu_gfx_funcs gfx_v9_0_gfx_funcs = {
  870. .get_gpu_clock_counter = &gfx_v9_0_get_gpu_clock_counter,
  871. .select_se_sh = &gfx_v9_0_select_se_sh,
  872. .read_wave_data = &gfx_v9_0_read_wave_data,
  873. .read_wave_sgprs = &gfx_v9_0_read_wave_sgprs,
  874. };
  875. static void gfx_v9_0_gpu_early_init(struct amdgpu_device *adev)
  876. {
  877. u32 gb_addr_config;
  878. adev->gfx.funcs = &gfx_v9_0_gfx_funcs;
  879. switch (adev->asic_type) {
  880. case CHIP_VEGA10:
  881. adev->gfx.config.max_hw_contexts = 8;
  882. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  883. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  884. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  885. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  886. gb_addr_config = VEGA10_GB_ADDR_CONFIG_GOLDEN;
  887. break;
  888. case CHIP_RAVEN:
  889. adev->gfx.config.max_hw_contexts = 8;
  890. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  891. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  892. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  893. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  894. gb_addr_config = RAVEN_GB_ADDR_CONFIG_GOLDEN;
  895. break;
  896. default:
  897. BUG();
  898. break;
  899. }
  900. adev->gfx.config.gb_addr_config = gb_addr_config;
  901. adev->gfx.config.gb_addr_config_fields.num_pipes = 1 <<
  902. REG_GET_FIELD(
  903. adev->gfx.config.gb_addr_config,
  904. GB_ADDR_CONFIG,
  905. NUM_PIPES);
  906. adev->gfx.config.max_tile_pipes =
  907. adev->gfx.config.gb_addr_config_fields.num_pipes;
  908. adev->gfx.config.gb_addr_config_fields.num_banks = 1 <<
  909. REG_GET_FIELD(
  910. adev->gfx.config.gb_addr_config,
  911. GB_ADDR_CONFIG,
  912. NUM_BANKS);
  913. adev->gfx.config.gb_addr_config_fields.max_compress_frags = 1 <<
  914. REG_GET_FIELD(
  915. adev->gfx.config.gb_addr_config,
  916. GB_ADDR_CONFIG,
  917. MAX_COMPRESSED_FRAGS);
  918. adev->gfx.config.gb_addr_config_fields.num_rb_per_se = 1 <<
  919. REG_GET_FIELD(
  920. adev->gfx.config.gb_addr_config,
  921. GB_ADDR_CONFIG,
  922. NUM_RB_PER_SE);
  923. adev->gfx.config.gb_addr_config_fields.num_se = 1 <<
  924. REG_GET_FIELD(
  925. adev->gfx.config.gb_addr_config,
  926. GB_ADDR_CONFIG,
  927. NUM_SHADER_ENGINES);
  928. adev->gfx.config.gb_addr_config_fields.pipe_interleave_size = 1 << (8 +
  929. REG_GET_FIELD(
  930. adev->gfx.config.gb_addr_config,
  931. GB_ADDR_CONFIG,
  932. PIPE_INTERLEAVE_SIZE));
  933. }
  934. static int gfx_v9_0_ngg_create_buf(struct amdgpu_device *adev,
  935. struct amdgpu_ngg_buf *ngg_buf,
  936. int size_se,
  937. int default_size_se)
  938. {
  939. int r;
  940. if (size_se < 0) {
  941. dev_err(adev->dev, "Buffer size is invalid: %d\n", size_se);
  942. return -EINVAL;
  943. }
  944. size_se = size_se ? size_se : default_size_se;
  945. ngg_buf->size = size_se * adev->gfx.config.max_shader_engines;
  946. r = amdgpu_bo_create_kernel(adev, ngg_buf->size,
  947. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  948. &ngg_buf->bo,
  949. &ngg_buf->gpu_addr,
  950. NULL);
  951. if (r) {
  952. dev_err(adev->dev, "(%d) failed to create NGG buffer\n", r);
  953. return r;
  954. }
  955. ngg_buf->bo_size = amdgpu_bo_size(ngg_buf->bo);
  956. return r;
  957. }
  958. static int gfx_v9_0_ngg_fini(struct amdgpu_device *adev)
  959. {
  960. int i;
  961. for (i = 0; i < NGG_BUF_MAX; i++)
  962. amdgpu_bo_free_kernel(&adev->gfx.ngg.buf[i].bo,
  963. &adev->gfx.ngg.buf[i].gpu_addr,
  964. NULL);
  965. memset(&adev->gfx.ngg.buf[0], 0,
  966. sizeof(struct amdgpu_ngg_buf) * NGG_BUF_MAX);
  967. adev->gfx.ngg.init = false;
  968. return 0;
  969. }
  970. static int gfx_v9_0_ngg_init(struct amdgpu_device *adev)
  971. {
  972. int r;
  973. if (!amdgpu_ngg || adev->gfx.ngg.init == true)
  974. return 0;
  975. /* GDS reserve memory: 64 bytes alignment */
  976. adev->gfx.ngg.gds_reserve_size = ALIGN(5 * 4, 0x40);
  977. adev->gds.mem.total_size -= adev->gfx.ngg.gds_reserve_size;
  978. adev->gds.mem.gfx_partition_size -= adev->gfx.ngg.gds_reserve_size;
  979. adev->gfx.ngg.gds_reserve_addr = amdgpu_gds_reg_offset[0].mem_base;
  980. adev->gfx.ngg.gds_reserve_addr += adev->gds.mem.gfx_partition_size;
  981. /* Primitive Buffer */
  982. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_PRIM],
  983. amdgpu_prim_buf_per_se,
  984. 64 * 1024);
  985. if (r) {
  986. dev_err(adev->dev, "Failed to create Primitive Buffer\n");
  987. goto err;
  988. }
  989. /* Position Buffer */
  990. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_POS],
  991. amdgpu_pos_buf_per_se,
  992. 256 * 1024);
  993. if (r) {
  994. dev_err(adev->dev, "Failed to create Position Buffer\n");
  995. goto err;
  996. }
  997. /* Control Sideband */
  998. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_CNTL],
  999. amdgpu_cntl_sb_buf_per_se,
  1000. 256);
  1001. if (r) {
  1002. dev_err(adev->dev, "Failed to create Control Sideband Buffer\n");
  1003. goto err;
  1004. }
  1005. /* Parameter Cache, not created by default */
  1006. if (amdgpu_param_buf_per_se <= 0)
  1007. goto out;
  1008. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_PARAM],
  1009. amdgpu_param_buf_per_se,
  1010. 512 * 1024);
  1011. if (r) {
  1012. dev_err(adev->dev, "Failed to create Parameter Cache\n");
  1013. goto err;
  1014. }
  1015. out:
  1016. adev->gfx.ngg.init = true;
  1017. return 0;
  1018. err:
  1019. gfx_v9_0_ngg_fini(adev);
  1020. return r;
  1021. }
  1022. static int gfx_v9_0_ngg_en(struct amdgpu_device *adev)
  1023. {
  1024. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  1025. int r;
  1026. u32 data, base;
  1027. if (!amdgpu_ngg)
  1028. return 0;
  1029. /* Program buffer size */
  1030. data = REG_SET_FIELD(0, WD_BUF_RESOURCE_1, INDEX_BUF_SIZE,
  1031. adev->gfx.ngg.buf[NGG_PRIM].size >> 8);
  1032. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_1, POS_BUF_SIZE,
  1033. adev->gfx.ngg.buf[NGG_POS].size >> 8);
  1034. WREG32_SOC15(GC, 0, mmWD_BUF_RESOURCE_1, data);
  1035. data = REG_SET_FIELD(0, WD_BUF_RESOURCE_2, CNTL_SB_BUF_SIZE,
  1036. adev->gfx.ngg.buf[NGG_CNTL].size >> 8);
  1037. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_2, PARAM_BUF_SIZE,
  1038. adev->gfx.ngg.buf[NGG_PARAM].size >> 10);
  1039. WREG32_SOC15(GC, 0, mmWD_BUF_RESOURCE_2, data);
  1040. /* Program buffer base address */
  1041. base = lower_32_bits(adev->gfx.ngg.buf[NGG_PRIM].gpu_addr);
  1042. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE, BASE, base);
  1043. WREG32_SOC15(GC, 0, mmWD_INDEX_BUF_BASE, data);
  1044. base = upper_32_bits(adev->gfx.ngg.buf[NGG_PRIM].gpu_addr);
  1045. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE_HI, BASE_HI, base);
  1046. WREG32_SOC15(GC, 0, mmWD_INDEX_BUF_BASE_HI, data);
  1047. base = lower_32_bits(adev->gfx.ngg.buf[NGG_POS].gpu_addr);
  1048. data = REG_SET_FIELD(0, WD_POS_BUF_BASE, BASE, base);
  1049. WREG32_SOC15(GC, 0, mmWD_POS_BUF_BASE, data);
  1050. base = upper_32_bits(adev->gfx.ngg.buf[NGG_POS].gpu_addr);
  1051. data = REG_SET_FIELD(0, WD_POS_BUF_BASE_HI, BASE_HI, base);
  1052. WREG32_SOC15(GC, 0, mmWD_POS_BUF_BASE_HI, data);
  1053. base = lower_32_bits(adev->gfx.ngg.buf[NGG_CNTL].gpu_addr);
  1054. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE, BASE, base);
  1055. WREG32_SOC15(GC, 0, mmWD_CNTL_SB_BUF_BASE, data);
  1056. base = upper_32_bits(adev->gfx.ngg.buf[NGG_CNTL].gpu_addr);
  1057. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE_HI, BASE_HI, base);
  1058. WREG32_SOC15(GC, 0, mmWD_CNTL_SB_BUF_BASE_HI, data);
  1059. /* Clear GDS reserved memory */
  1060. r = amdgpu_ring_alloc(ring, 17);
  1061. if (r) {
  1062. DRM_ERROR("amdgpu: NGG failed to lock ring %d (%d).\n",
  1063. ring->idx, r);
  1064. return r;
  1065. }
  1066. gfx_v9_0_write_data_to_reg(ring, 0, false,
  1067. amdgpu_gds_reg_offset[0].mem_size,
  1068. (adev->gds.mem.total_size +
  1069. adev->gfx.ngg.gds_reserve_size) >>
  1070. AMDGPU_GDS_SHIFT);
  1071. amdgpu_ring_write(ring, PACKET3(PACKET3_DMA_DATA, 5));
  1072. amdgpu_ring_write(ring, (PACKET3_DMA_DATA_CP_SYNC |
  1073. PACKET3_DMA_DATA_SRC_SEL(2)));
  1074. amdgpu_ring_write(ring, 0);
  1075. amdgpu_ring_write(ring, 0);
  1076. amdgpu_ring_write(ring, adev->gfx.ngg.gds_reserve_addr);
  1077. amdgpu_ring_write(ring, 0);
  1078. amdgpu_ring_write(ring, adev->gfx.ngg.gds_reserve_size);
  1079. gfx_v9_0_write_data_to_reg(ring, 0, false,
  1080. amdgpu_gds_reg_offset[0].mem_size, 0);
  1081. amdgpu_ring_commit(ring);
  1082. return 0;
  1083. }
  1084. static int gfx_v9_0_compute_ring_init(struct amdgpu_device *adev, int ring_id,
  1085. int mec, int pipe, int queue)
  1086. {
  1087. int r;
  1088. unsigned irq_type;
  1089. struct amdgpu_ring *ring = &adev->gfx.compute_ring[ring_id];
  1090. ring = &adev->gfx.compute_ring[ring_id];
  1091. /* mec0 is me1 */
  1092. ring->me = mec + 1;
  1093. ring->pipe = pipe;
  1094. ring->queue = queue;
  1095. ring->ring_obj = NULL;
  1096. ring->use_doorbell = true;
  1097. ring->doorbell_index = (AMDGPU_DOORBELL_MEC_RING0 + ring_id) << 1;
  1098. ring->eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr
  1099. + (ring_id * GFX9_MEC_HPD_SIZE);
  1100. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1101. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP
  1102. + ((ring->me - 1) * adev->gfx.mec.num_pipe_per_mec)
  1103. + ring->pipe;
  1104. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1105. r = amdgpu_ring_init(adev, ring, 1024,
  1106. &adev->gfx.eop_irq, irq_type);
  1107. if (r)
  1108. return r;
  1109. return 0;
  1110. }
  1111. static int gfx_v9_0_sw_init(void *handle)
  1112. {
  1113. int i, j, k, r, ring_id;
  1114. struct amdgpu_ring *ring;
  1115. struct amdgpu_kiq *kiq;
  1116. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1117. switch (adev->asic_type) {
  1118. case CHIP_VEGA10:
  1119. case CHIP_RAVEN:
  1120. adev->gfx.mec.num_mec = 2;
  1121. break;
  1122. default:
  1123. adev->gfx.mec.num_mec = 1;
  1124. break;
  1125. }
  1126. adev->gfx.mec.num_pipe_per_mec = 4;
  1127. adev->gfx.mec.num_queue_per_pipe = 8;
  1128. /* KIQ event */
  1129. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 178, &adev->gfx.kiq.irq);
  1130. if (r)
  1131. return r;
  1132. /* EOP Event */
  1133. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 181, &adev->gfx.eop_irq);
  1134. if (r)
  1135. return r;
  1136. /* Privileged reg */
  1137. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 184,
  1138. &adev->gfx.priv_reg_irq);
  1139. if (r)
  1140. return r;
  1141. /* Privileged inst */
  1142. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 185,
  1143. &adev->gfx.priv_inst_irq);
  1144. if (r)
  1145. return r;
  1146. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1147. gfx_v9_0_scratch_init(adev);
  1148. r = gfx_v9_0_init_microcode(adev);
  1149. if (r) {
  1150. DRM_ERROR("Failed to load gfx firmware!\n");
  1151. return r;
  1152. }
  1153. r = gfx_v9_0_rlc_init(adev);
  1154. if (r) {
  1155. DRM_ERROR("Failed to init rlc BOs!\n");
  1156. return r;
  1157. }
  1158. r = gfx_v9_0_mec_init(adev);
  1159. if (r) {
  1160. DRM_ERROR("Failed to init MEC BOs!\n");
  1161. return r;
  1162. }
  1163. /* set up the gfx ring */
  1164. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1165. ring = &adev->gfx.gfx_ring[i];
  1166. ring->ring_obj = NULL;
  1167. if (!i)
  1168. sprintf(ring->name, "gfx");
  1169. else
  1170. sprintf(ring->name, "gfx_%d", i);
  1171. ring->use_doorbell = true;
  1172. ring->doorbell_index = AMDGPU_DOORBELL64_GFX_RING0 << 1;
  1173. r = amdgpu_ring_init(adev, ring, 1024,
  1174. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP);
  1175. if (r)
  1176. return r;
  1177. }
  1178. /* set up the compute queues - allocate horizontally across pipes */
  1179. ring_id = 0;
  1180. for (i = 0; i < adev->gfx.mec.num_mec; ++i) {
  1181. for (j = 0; j < adev->gfx.mec.num_queue_per_pipe; j++) {
  1182. for (k = 0; k < adev->gfx.mec.num_pipe_per_mec; k++) {
  1183. if (!amdgpu_gfx_is_mec_queue_enabled(adev, i, k, j))
  1184. continue;
  1185. r = gfx_v9_0_compute_ring_init(adev,
  1186. ring_id,
  1187. i, k, j);
  1188. if (r)
  1189. return r;
  1190. ring_id++;
  1191. }
  1192. }
  1193. }
  1194. r = amdgpu_gfx_kiq_init(adev, GFX9_MEC_HPD_SIZE);
  1195. if (r) {
  1196. DRM_ERROR("Failed to init KIQ BOs!\n");
  1197. return r;
  1198. }
  1199. kiq = &adev->gfx.kiq;
  1200. r = amdgpu_gfx_kiq_init_ring(adev, &kiq->ring, &kiq->irq);
  1201. if (r)
  1202. return r;
  1203. /* create MQD for all compute queues as wel as KIQ for SRIOV case */
  1204. r = amdgpu_gfx_compute_mqd_sw_init(adev, sizeof(struct v9_mqd_allocation));
  1205. if (r)
  1206. return r;
  1207. /* reserve GDS, GWS and OA resource for gfx */
  1208. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  1209. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  1210. &adev->gds.gds_gfx_bo, NULL, NULL);
  1211. if (r)
  1212. return r;
  1213. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  1214. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  1215. &adev->gds.gws_gfx_bo, NULL, NULL);
  1216. if (r)
  1217. return r;
  1218. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  1219. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  1220. &adev->gds.oa_gfx_bo, NULL, NULL);
  1221. if (r)
  1222. return r;
  1223. adev->gfx.ce_ram_size = 0x8000;
  1224. gfx_v9_0_gpu_early_init(adev);
  1225. r = gfx_v9_0_ngg_init(adev);
  1226. if (r)
  1227. return r;
  1228. return 0;
  1229. }
  1230. static int gfx_v9_0_sw_fini(void *handle)
  1231. {
  1232. int i;
  1233. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1234. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  1235. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  1236. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  1237. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1238. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1239. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1240. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1241. amdgpu_gfx_compute_mqd_sw_fini(adev);
  1242. amdgpu_gfx_kiq_free_ring(&adev->gfx.kiq.ring, &adev->gfx.kiq.irq);
  1243. amdgpu_gfx_kiq_fini(adev);
  1244. gfx_v9_0_mec_fini(adev);
  1245. gfx_v9_0_ngg_fini(adev);
  1246. return 0;
  1247. }
  1248. static void gfx_v9_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1249. {
  1250. /* TODO */
  1251. }
  1252. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance)
  1253. {
  1254. u32 data;
  1255. if (instance == 0xffffffff)
  1256. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  1257. else
  1258. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  1259. if (se_num == 0xffffffff)
  1260. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1261. else
  1262. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1263. if (sh_num == 0xffffffff)
  1264. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1265. else
  1266. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1267. WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, data);
  1268. }
  1269. static u32 gfx_v9_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  1270. {
  1271. u32 data, mask;
  1272. data = RREG32_SOC15(GC, 0, mmCC_RB_BACKEND_DISABLE);
  1273. data |= RREG32_SOC15(GC, 0, mmGC_USER_RB_BACKEND_DISABLE);
  1274. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  1275. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  1276. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_backends_per_se /
  1277. adev->gfx.config.max_sh_per_se);
  1278. return (~data) & mask;
  1279. }
  1280. static void gfx_v9_0_setup_rb(struct amdgpu_device *adev)
  1281. {
  1282. int i, j;
  1283. u32 data;
  1284. u32 active_rbs = 0;
  1285. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  1286. adev->gfx.config.max_sh_per_se;
  1287. mutex_lock(&adev->grbm_idx_mutex);
  1288. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1289. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1290. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1291. data = gfx_v9_0_get_rb_active_bitmap(adev);
  1292. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  1293. rb_bitmap_width_per_sh);
  1294. }
  1295. }
  1296. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1297. mutex_unlock(&adev->grbm_idx_mutex);
  1298. adev->gfx.config.backend_enable_mask = active_rbs;
  1299. adev->gfx.config.num_rbs = hweight32(active_rbs);
  1300. }
  1301. #define DEFAULT_SH_MEM_BASES (0x6000)
  1302. #define FIRST_COMPUTE_VMID (8)
  1303. #define LAST_COMPUTE_VMID (16)
  1304. static void gfx_v9_0_init_compute_vmid(struct amdgpu_device *adev)
  1305. {
  1306. int i;
  1307. uint32_t sh_mem_config;
  1308. uint32_t sh_mem_bases;
  1309. /*
  1310. * Configure apertures:
  1311. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  1312. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  1313. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  1314. */
  1315. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  1316. sh_mem_config = SH_MEM_ADDRESS_MODE_64 |
  1317. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  1318. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT;
  1319. mutex_lock(&adev->srbm_mutex);
  1320. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  1321. soc15_grbm_select(adev, 0, 0, 0, i);
  1322. /* CP and shaders */
  1323. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, sh_mem_config);
  1324. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, sh_mem_bases);
  1325. }
  1326. soc15_grbm_select(adev, 0, 0, 0, 0);
  1327. mutex_unlock(&adev->srbm_mutex);
  1328. }
  1329. static void gfx_v9_0_gpu_init(struct amdgpu_device *adev)
  1330. {
  1331. u32 tmp;
  1332. int i;
  1333. WREG32_FIELD15(GC, 0, GRBM_CNTL, READ_TIMEOUT, 0xff);
  1334. gfx_v9_0_tiling_mode_table_init(adev);
  1335. gfx_v9_0_setup_rb(adev);
  1336. gfx_v9_0_get_cu_info(adev, &adev->gfx.cu_info);
  1337. /* XXX SH_MEM regs */
  1338. /* where to put LDS, scratch, GPUVM in FSA64 space */
  1339. mutex_lock(&adev->srbm_mutex);
  1340. for (i = 0; i < 16; i++) {
  1341. soc15_grbm_select(adev, 0, 0, 0, i);
  1342. /* CP and shaders */
  1343. tmp = 0;
  1344. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  1345. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  1346. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, tmp);
  1347. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, 0);
  1348. }
  1349. soc15_grbm_select(adev, 0, 0, 0, 0);
  1350. mutex_unlock(&adev->srbm_mutex);
  1351. gfx_v9_0_init_compute_vmid(adev);
  1352. mutex_lock(&adev->grbm_idx_mutex);
  1353. /*
  1354. * making sure that the following register writes will be broadcasted
  1355. * to all the shaders
  1356. */
  1357. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1358. WREG32_SOC15(GC, 0, mmPA_SC_FIFO_SIZE,
  1359. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  1360. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  1361. (adev->gfx.config.sc_prim_fifo_size_backend <<
  1362. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  1363. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  1364. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  1365. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  1366. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  1367. mutex_unlock(&adev->grbm_idx_mutex);
  1368. }
  1369. static void gfx_v9_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  1370. {
  1371. u32 i, j, k;
  1372. u32 mask;
  1373. mutex_lock(&adev->grbm_idx_mutex);
  1374. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1375. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1376. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1377. for (k = 0; k < adev->usec_timeout; k++) {
  1378. if (RREG32_SOC15(GC, 0, mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  1379. break;
  1380. udelay(1);
  1381. }
  1382. }
  1383. }
  1384. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1385. mutex_unlock(&adev->grbm_idx_mutex);
  1386. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  1387. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  1388. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  1389. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  1390. for (k = 0; k < adev->usec_timeout; k++) {
  1391. if ((RREG32_SOC15(GC, 0, mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  1392. break;
  1393. udelay(1);
  1394. }
  1395. }
  1396. static void gfx_v9_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  1397. bool enable)
  1398. {
  1399. u32 tmp = RREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0);
  1400. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  1401. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  1402. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  1403. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  1404. WREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0, tmp);
  1405. }
  1406. static void gfx_v9_0_init_csb(struct amdgpu_device *adev)
  1407. {
  1408. /* csib */
  1409. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_ADDR_HI),
  1410. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  1411. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_ADDR_LO),
  1412. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  1413. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_LENGTH),
  1414. adev->gfx.rlc.clear_state_size);
  1415. }
  1416. static void gfx_v9_0_parse_ind_reg_list(int *register_list_format,
  1417. int indirect_offset,
  1418. int list_size,
  1419. int *unique_indirect_regs,
  1420. int *unique_indirect_reg_count,
  1421. int max_indirect_reg_count,
  1422. int *indirect_start_offsets,
  1423. int *indirect_start_offsets_count,
  1424. int max_indirect_start_offsets_count)
  1425. {
  1426. int idx;
  1427. bool new_entry = true;
  1428. for (; indirect_offset < list_size; indirect_offset++) {
  1429. if (new_entry) {
  1430. new_entry = false;
  1431. indirect_start_offsets[*indirect_start_offsets_count] = indirect_offset;
  1432. *indirect_start_offsets_count = *indirect_start_offsets_count + 1;
  1433. BUG_ON(*indirect_start_offsets_count >= max_indirect_start_offsets_count);
  1434. }
  1435. if (register_list_format[indirect_offset] == 0xFFFFFFFF) {
  1436. new_entry = true;
  1437. continue;
  1438. }
  1439. indirect_offset += 2;
  1440. /* look for the matching indice */
  1441. for (idx = 0; idx < *unique_indirect_reg_count; idx++) {
  1442. if (unique_indirect_regs[idx] ==
  1443. register_list_format[indirect_offset])
  1444. break;
  1445. }
  1446. if (idx >= *unique_indirect_reg_count) {
  1447. unique_indirect_regs[*unique_indirect_reg_count] =
  1448. register_list_format[indirect_offset];
  1449. idx = *unique_indirect_reg_count;
  1450. *unique_indirect_reg_count = *unique_indirect_reg_count + 1;
  1451. BUG_ON(*unique_indirect_reg_count >= max_indirect_reg_count);
  1452. }
  1453. register_list_format[indirect_offset] = idx;
  1454. }
  1455. }
  1456. static int gfx_v9_0_init_rlc_save_restore_list(struct amdgpu_device *adev)
  1457. {
  1458. int unique_indirect_regs[] = {0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0};
  1459. int unique_indirect_reg_count = 0;
  1460. int indirect_start_offsets[] = {0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0};
  1461. int indirect_start_offsets_count = 0;
  1462. int list_size = 0;
  1463. int i = 0;
  1464. u32 tmp = 0;
  1465. u32 *register_list_format =
  1466. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  1467. if (!register_list_format)
  1468. return -ENOMEM;
  1469. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  1470. adev->gfx.rlc.reg_list_format_size_bytes);
  1471. /* setup unique_indirect_regs array and indirect_start_offsets array */
  1472. gfx_v9_0_parse_ind_reg_list(register_list_format,
  1473. GFX9_RLC_FORMAT_DIRECT_REG_LIST_LENGTH,
  1474. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  1475. unique_indirect_regs,
  1476. &unique_indirect_reg_count,
  1477. sizeof(unique_indirect_regs)/sizeof(int),
  1478. indirect_start_offsets,
  1479. &indirect_start_offsets_count,
  1480. sizeof(indirect_start_offsets)/sizeof(int));
  1481. /* enable auto inc in case it is disabled */
  1482. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL));
  1483. tmp |= RLC_SRM_CNTL__AUTO_INCR_ADDR_MASK;
  1484. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL), tmp);
  1485. /* write register_restore table to offset 0x0 using RLC_SRM_ARAM_ADDR/DATA */
  1486. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_ADDR),
  1487. RLC_SAVE_RESTORE_ADDR_STARTING_OFFSET);
  1488. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  1489. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_DATA),
  1490. adev->gfx.rlc.register_restore[i]);
  1491. /* load direct register */
  1492. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_ADDR), 0);
  1493. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  1494. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_DATA),
  1495. adev->gfx.rlc.register_restore[i]);
  1496. /* load indirect register */
  1497. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1498. adev->gfx.rlc.reg_list_format_start);
  1499. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  1500. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA),
  1501. register_list_format[i]);
  1502. /* set save/restore list size */
  1503. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  1504. list_size = list_size >> 1;
  1505. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1506. adev->gfx.rlc.reg_restore_list_size);
  1507. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA), list_size);
  1508. /* write the starting offsets to RLC scratch ram */
  1509. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1510. adev->gfx.rlc.starting_offsets_start);
  1511. for (i = 0; i < sizeof(indirect_start_offsets)/sizeof(int); i++)
  1512. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA),
  1513. indirect_start_offsets[i]);
  1514. /* load unique indirect regs*/
  1515. for (i = 0; i < sizeof(unique_indirect_regs)/sizeof(int); i++) {
  1516. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_INDEX_CNTL_ADDR_0) + i,
  1517. unique_indirect_regs[i] & 0x3FFFF);
  1518. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_INDEX_CNTL_DATA_0) + i,
  1519. unique_indirect_regs[i] >> 20);
  1520. }
  1521. kfree(register_list_format);
  1522. return 0;
  1523. }
  1524. static void gfx_v9_0_enable_save_restore_machine(struct amdgpu_device *adev)
  1525. {
  1526. WREG32_FIELD15(GC, 0, RLC_SRM_CNTL, SRM_ENABLE, 1);
  1527. }
  1528. static void pwr_10_0_gfxip_control_over_cgpg(struct amdgpu_device *adev,
  1529. bool enable)
  1530. {
  1531. uint32_t data = 0;
  1532. uint32_t default_data = 0;
  1533. default_data = data = RREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS));
  1534. if (enable == true) {
  1535. /* enable GFXIP control over CGPG */
  1536. data |= PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK;
  1537. if(default_data != data)
  1538. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1539. /* update status */
  1540. data &= ~PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS_MASK;
  1541. data |= (2 << PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS__SHIFT);
  1542. if(default_data != data)
  1543. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1544. } else {
  1545. /* restore GFXIP control over GCPG */
  1546. data &= ~PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK;
  1547. if(default_data != data)
  1548. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1549. }
  1550. }
  1551. static void gfx_v9_0_init_gfx_power_gating(struct amdgpu_device *adev)
  1552. {
  1553. uint32_t data = 0;
  1554. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  1555. AMD_PG_SUPPORT_GFX_SMG |
  1556. AMD_PG_SUPPORT_GFX_DMG)) {
  1557. /* init IDLE_POLL_COUNT = 60 */
  1558. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_CNTL));
  1559. data &= ~CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT_MASK;
  1560. data |= (0x60 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  1561. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_CNTL), data);
  1562. /* init RLC PG Delay */
  1563. data = 0;
  1564. data |= (0x10 << RLC_PG_DELAY__POWER_UP_DELAY__SHIFT);
  1565. data |= (0x10 << RLC_PG_DELAY__POWER_DOWN_DELAY__SHIFT);
  1566. data |= (0x10 << RLC_PG_DELAY__CMD_PROPAGATE_DELAY__SHIFT);
  1567. data |= (0x40 << RLC_PG_DELAY__MEM_SLEEP_DELAY__SHIFT);
  1568. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY), data);
  1569. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_2));
  1570. data &= ~RLC_PG_DELAY_2__SERDES_CMD_DELAY_MASK;
  1571. data |= (0x4 << RLC_PG_DELAY_2__SERDES_CMD_DELAY__SHIFT);
  1572. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_2), data);
  1573. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_3));
  1574. data &= ~RLC_PG_DELAY_3__CGCG_ACTIVE_BEFORE_CGPG_MASK;
  1575. data |= (0xff << RLC_PG_DELAY_3__CGCG_ACTIVE_BEFORE_CGPG__SHIFT);
  1576. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_3), data);
  1577. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_AUTO_PG_CTRL));
  1578. data &= ~RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD_MASK;
  1579. /* program GRBM_REG_SAVE_GFX_IDLE_THRESHOLD to 0x55f0 */
  1580. data |= (0x55f0 << RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD__SHIFT);
  1581. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_AUTO_PG_CTRL), data);
  1582. pwr_10_0_gfxip_control_over_cgpg(adev, true);
  1583. }
  1584. }
  1585. static void gfx_v9_0_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  1586. bool enable)
  1587. {
  1588. uint32_t data = 0;
  1589. uint32_t default_data = 0;
  1590. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1591. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1592. SMU_CLK_SLOWDOWN_ON_PU_ENABLE,
  1593. enable ? 1 : 0);
  1594. if (default_data != data)
  1595. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1596. }
  1597. static void gfx_v9_0_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  1598. bool enable)
  1599. {
  1600. uint32_t data = 0;
  1601. uint32_t default_data = 0;
  1602. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1603. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1604. SMU_CLK_SLOWDOWN_ON_PD_ENABLE,
  1605. enable ? 1 : 0);
  1606. if(default_data != data)
  1607. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1608. }
  1609. static void gfx_v9_0_enable_cp_power_gating(struct amdgpu_device *adev,
  1610. bool enable)
  1611. {
  1612. uint32_t data = 0;
  1613. uint32_t default_data = 0;
  1614. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1615. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1616. CP_PG_DISABLE,
  1617. enable ? 0 : 1);
  1618. if(default_data != data)
  1619. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1620. }
  1621. static void gfx_v9_0_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
  1622. bool enable)
  1623. {
  1624. uint32_t data, default_data;
  1625. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1626. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1627. GFX_POWER_GATING_ENABLE,
  1628. enable ? 1 : 0);
  1629. if(default_data != data)
  1630. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1631. }
  1632. static void gfx_v9_0_enable_gfx_pipeline_powergating(struct amdgpu_device *adev,
  1633. bool enable)
  1634. {
  1635. uint32_t data, default_data;
  1636. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1637. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1638. GFX_PIPELINE_PG_ENABLE,
  1639. enable ? 1 : 0);
  1640. if(default_data != data)
  1641. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1642. if (!enable)
  1643. /* read any GFX register to wake up GFX */
  1644. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmDB_RENDER_CONTROL));
  1645. }
  1646. static void gfx_v9_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  1647. bool enable)
  1648. {
  1649. uint32_t data, default_data;
  1650. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1651. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1652. STATIC_PER_CU_PG_ENABLE,
  1653. enable ? 1 : 0);
  1654. if(default_data != data)
  1655. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1656. }
  1657. static void gfx_v9_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  1658. bool enable)
  1659. {
  1660. uint32_t data, default_data;
  1661. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1662. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1663. DYN_PER_CU_PG_ENABLE,
  1664. enable ? 1 : 0);
  1665. if(default_data != data)
  1666. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1667. }
  1668. static void gfx_v9_0_init_pg(struct amdgpu_device *adev)
  1669. {
  1670. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  1671. AMD_PG_SUPPORT_GFX_SMG |
  1672. AMD_PG_SUPPORT_GFX_DMG |
  1673. AMD_PG_SUPPORT_CP |
  1674. AMD_PG_SUPPORT_GDS |
  1675. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  1676. gfx_v9_0_init_csb(adev);
  1677. gfx_v9_0_init_rlc_save_restore_list(adev);
  1678. gfx_v9_0_enable_save_restore_machine(adev);
  1679. if (adev->asic_type == CHIP_RAVEN) {
  1680. WREG32(mmRLC_JUMP_TABLE_RESTORE,
  1681. adev->gfx.rlc.cp_table_gpu_addr >> 8);
  1682. gfx_v9_0_init_gfx_power_gating(adev);
  1683. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  1684. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, true);
  1685. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, true);
  1686. } else {
  1687. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, false);
  1688. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, false);
  1689. }
  1690. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  1691. gfx_v9_0_enable_cp_power_gating(adev, true);
  1692. else
  1693. gfx_v9_0_enable_cp_power_gating(adev, false);
  1694. }
  1695. }
  1696. }
  1697. void gfx_v9_0_rlc_stop(struct amdgpu_device *adev)
  1698. {
  1699. WREG32_FIELD15(GC, 0, RLC_CNTL, RLC_ENABLE_F32, 0);
  1700. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  1701. gfx_v9_0_wait_for_rlc_serdes(adev);
  1702. }
  1703. static void gfx_v9_0_rlc_reset(struct amdgpu_device *adev)
  1704. {
  1705. WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  1706. udelay(50);
  1707. WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  1708. udelay(50);
  1709. }
  1710. static void gfx_v9_0_rlc_start(struct amdgpu_device *adev)
  1711. {
  1712. #ifdef AMDGPU_RLC_DEBUG_RETRY
  1713. u32 rlc_ucode_ver;
  1714. #endif
  1715. WREG32_FIELD15(GC, 0, RLC_CNTL, RLC_ENABLE_F32, 1);
  1716. /* carrizo do enable cp interrupt after cp inited */
  1717. if (!(adev->flags & AMD_IS_APU))
  1718. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  1719. udelay(50);
  1720. #ifdef AMDGPU_RLC_DEBUG_RETRY
  1721. /* RLC_GPM_GENERAL_6 : RLC Ucode version */
  1722. rlc_ucode_ver = RREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_6);
  1723. if(rlc_ucode_ver == 0x108) {
  1724. DRM_INFO("Using rlc debug ucode. mmRLC_GPM_GENERAL_6 ==0x08%x / fw_ver == %i \n",
  1725. rlc_ucode_ver, adev->gfx.rlc_fw_version);
  1726. /* RLC_GPM_TIMER_INT_3 : Timer interval in RefCLK cycles,
  1727. * default is 0x9C4 to create a 100us interval */
  1728. WREG32_SOC15(GC, 0, mmRLC_GPM_TIMER_INT_3, 0x9C4);
  1729. /* RLC_GPM_GENERAL_12 : Minimum gap between wptr and rptr
  1730. * to disable the page fault retry interrupts, default is
  1731. * 0x100 (256) */
  1732. WREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_12, 0x100);
  1733. }
  1734. #endif
  1735. }
  1736. static int gfx_v9_0_rlc_load_microcode(struct amdgpu_device *adev)
  1737. {
  1738. const struct rlc_firmware_header_v2_0 *hdr;
  1739. const __le32 *fw_data;
  1740. unsigned i, fw_size;
  1741. if (!adev->gfx.rlc_fw)
  1742. return -EINVAL;
  1743. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  1744. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  1745. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  1746. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1747. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  1748. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR,
  1749. RLCG_UCODE_LOADING_START_ADDRESS);
  1750. for (i = 0; i < fw_size; i++)
  1751. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  1752. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  1753. return 0;
  1754. }
  1755. static int gfx_v9_0_rlc_resume(struct amdgpu_device *adev)
  1756. {
  1757. int r;
  1758. if (amdgpu_sriov_vf(adev))
  1759. return 0;
  1760. gfx_v9_0_rlc_stop(adev);
  1761. /* disable CG */
  1762. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, 0);
  1763. /* disable PG */
  1764. WREG32_SOC15(GC, 0, mmRLC_PG_CNTL, 0);
  1765. gfx_v9_0_rlc_reset(adev);
  1766. gfx_v9_0_init_pg(adev);
  1767. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  1768. /* legacy rlc firmware loading */
  1769. r = gfx_v9_0_rlc_load_microcode(adev);
  1770. if (r)
  1771. return r;
  1772. }
  1773. if (adev->asic_type == CHIP_RAVEN) {
  1774. if (amdgpu_lbpw != 0)
  1775. gfx_v9_0_enable_lbpw(adev, true);
  1776. else
  1777. gfx_v9_0_enable_lbpw(adev, false);
  1778. }
  1779. gfx_v9_0_rlc_start(adev);
  1780. return 0;
  1781. }
  1782. static void gfx_v9_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  1783. {
  1784. int i;
  1785. u32 tmp = RREG32_SOC15(GC, 0, mmCP_ME_CNTL);
  1786. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, enable ? 0 : 1);
  1787. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, enable ? 0 : 1);
  1788. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, enable ? 0 : 1);
  1789. if (!enable) {
  1790. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1791. adev->gfx.gfx_ring[i].ready = false;
  1792. }
  1793. WREG32_SOC15(GC, 0, mmCP_ME_CNTL, tmp);
  1794. udelay(50);
  1795. }
  1796. static int gfx_v9_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  1797. {
  1798. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  1799. const struct gfx_firmware_header_v1_0 *ce_hdr;
  1800. const struct gfx_firmware_header_v1_0 *me_hdr;
  1801. const __le32 *fw_data;
  1802. unsigned i, fw_size;
  1803. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  1804. return -EINVAL;
  1805. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  1806. adev->gfx.pfp_fw->data;
  1807. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  1808. adev->gfx.ce_fw->data;
  1809. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  1810. adev->gfx.me_fw->data;
  1811. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  1812. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  1813. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  1814. gfx_v9_0_cp_gfx_enable(adev, false);
  1815. /* PFP */
  1816. fw_data = (const __le32 *)
  1817. (adev->gfx.pfp_fw->data +
  1818. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  1819. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  1820. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_ADDR, 0);
  1821. for (i = 0; i < fw_size; i++)
  1822. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  1823. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  1824. /* CE */
  1825. fw_data = (const __le32 *)
  1826. (adev->gfx.ce_fw->data +
  1827. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  1828. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  1829. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_ADDR, 0);
  1830. for (i = 0; i < fw_size; i++)
  1831. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  1832. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  1833. /* ME */
  1834. fw_data = (const __le32 *)
  1835. (adev->gfx.me_fw->data +
  1836. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  1837. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  1838. WREG32_SOC15(GC, 0, mmCP_ME_RAM_WADDR, 0);
  1839. for (i = 0; i < fw_size; i++)
  1840. WREG32_SOC15(GC, 0, mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  1841. WREG32_SOC15(GC, 0, mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  1842. return 0;
  1843. }
  1844. static int gfx_v9_0_cp_gfx_start(struct amdgpu_device *adev)
  1845. {
  1846. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  1847. const struct cs_section_def *sect = NULL;
  1848. const struct cs_extent_def *ext = NULL;
  1849. int r, i, tmp;
  1850. /* init the CP */
  1851. WREG32_SOC15(GC, 0, mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  1852. WREG32_SOC15(GC, 0, mmCP_DEVICE_ID, 1);
  1853. gfx_v9_0_cp_gfx_enable(adev, true);
  1854. r = amdgpu_ring_alloc(ring, gfx_v9_0_get_csb_size(adev) + 4 + 3);
  1855. if (r) {
  1856. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  1857. return r;
  1858. }
  1859. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1860. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1861. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1862. amdgpu_ring_write(ring, 0x80000000);
  1863. amdgpu_ring_write(ring, 0x80000000);
  1864. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  1865. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1866. if (sect->id == SECT_CONTEXT) {
  1867. amdgpu_ring_write(ring,
  1868. PACKET3(PACKET3_SET_CONTEXT_REG,
  1869. ext->reg_count));
  1870. amdgpu_ring_write(ring,
  1871. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  1872. for (i = 0; i < ext->reg_count; i++)
  1873. amdgpu_ring_write(ring, ext->extent[i]);
  1874. }
  1875. }
  1876. }
  1877. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1878. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1879. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1880. amdgpu_ring_write(ring, 0);
  1881. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  1882. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  1883. amdgpu_ring_write(ring, 0x8000);
  1884. amdgpu_ring_write(ring, 0x8000);
  1885. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG,1));
  1886. tmp = (PACKET3_SET_UCONFIG_REG_INDEX_TYPE |
  1887. (SOC15_REG_OFFSET(GC, 0, mmVGT_INDEX_TYPE) - PACKET3_SET_UCONFIG_REG_START));
  1888. amdgpu_ring_write(ring, tmp);
  1889. amdgpu_ring_write(ring, 0);
  1890. amdgpu_ring_commit(ring);
  1891. return 0;
  1892. }
  1893. static int gfx_v9_0_cp_gfx_resume(struct amdgpu_device *adev)
  1894. {
  1895. struct amdgpu_ring *ring;
  1896. u32 tmp;
  1897. u32 rb_bufsz;
  1898. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  1899. /* Set the write pointer delay */
  1900. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_DELAY, 0);
  1901. /* set the RB to use vmid 0 */
  1902. WREG32_SOC15(GC, 0, mmCP_RB_VMID, 0);
  1903. /* Set ring buffer size */
  1904. ring = &adev->gfx.gfx_ring[0];
  1905. rb_bufsz = order_base_2(ring->ring_size / 8);
  1906. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  1907. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  1908. #ifdef __BIG_ENDIAN
  1909. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  1910. #endif
  1911. WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
  1912. /* Initialize the ring buffer's write pointers */
  1913. ring->wptr = 0;
  1914. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  1915. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
  1916. /* set the wb address wether it's enabled or not */
  1917. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  1918. WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  1919. WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & CP_RB_RPTR_ADDR_HI__RB_RPTR_ADDR_HI_MASK);
  1920. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  1921. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_LO, lower_32_bits(wptr_gpu_addr));
  1922. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_HI, upper_32_bits(wptr_gpu_addr));
  1923. mdelay(1);
  1924. WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
  1925. rb_addr = ring->gpu_addr >> 8;
  1926. WREG32_SOC15(GC, 0, mmCP_RB0_BASE, rb_addr);
  1927. WREG32_SOC15(GC, 0, mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  1928. tmp = RREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL);
  1929. if (ring->use_doorbell) {
  1930. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  1931. DOORBELL_OFFSET, ring->doorbell_index);
  1932. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  1933. DOORBELL_EN, 1);
  1934. } else {
  1935. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL, DOORBELL_EN, 0);
  1936. }
  1937. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL, tmp);
  1938. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  1939. DOORBELL_RANGE_LOWER, ring->doorbell_index);
  1940. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  1941. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_UPPER,
  1942. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  1943. /* start the ring */
  1944. gfx_v9_0_cp_gfx_start(adev);
  1945. ring->ready = true;
  1946. return 0;
  1947. }
  1948. static void gfx_v9_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  1949. {
  1950. int i;
  1951. if (enable) {
  1952. WREG32_SOC15(GC, 0, mmCP_MEC_CNTL, 0);
  1953. } else {
  1954. WREG32_SOC15(GC, 0, mmCP_MEC_CNTL,
  1955. (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  1956. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1957. adev->gfx.compute_ring[i].ready = false;
  1958. adev->gfx.kiq.ring.ready = false;
  1959. }
  1960. udelay(50);
  1961. }
  1962. static int gfx_v9_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  1963. {
  1964. const struct gfx_firmware_header_v1_0 *mec_hdr;
  1965. const __le32 *fw_data;
  1966. unsigned i;
  1967. u32 tmp;
  1968. if (!adev->gfx.mec_fw)
  1969. return -EINVAL;
  1970. gfx_v9_0_cp_compute_enable(adev, false);
  1971. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1972. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  1973. fw_data = (const __le32 *)
  1974. (adev->gfx.mec_fw->data +
  1975. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  1976. tmp = 0;
  1977. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, VMID, 0);
  1978. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, CACHE_POLICY, 0);
  1979. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_CNTL, tmp);
  1980. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_LO,
  1981. adev->gfx.mec.mec_fw_gpu_addr & 0xFFFFF000);
  1982. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_HI,
  1983. upper_32_bits(adev->gfx.mec.mec_fw_gpu_addr));
  1984. /* MEC1 */
  1985. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR,
  1986. mec_hdr->jt_offset);
  1987. for (i = 0; i < mec_hdr->jt_size; i++)
  1988. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_DATA,
  1989. le32_to_cpup(fw_data + mec_hdr->jt_offset + i));
  1990. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR,
  1991. adev->gfx.mec_fw_version);
  1992. /* Todo : Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  1993. return 0;
  1994. }
  1995. /* KIQ functions */
  1996. static void gfx_v9_0_kiq_setting(struct amdgpu_ring *ring)
  1997. {
  1998. uint32_t tmp;
  1999. struct amdgpu_device *adev = ring->adev;
  2000. /* tell RLC which is KIQ queue */
  2001. tmp = RREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS);
  2002. tmp &= 0xffffff00;
  2003. tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
  2004. WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp);
  2005. tmp |= 0x80;
  2006. WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp);
  2007. }
  2008. static int gfx_v9_0_kiq_kcq_enable(struct amdgpu_device *adev)
  2009. {
  2010. struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring;
  2011. uint32_t scratch, tmp = 0;
  2012. uint64_t queue_mask = 0;
  2013. int r, i;
  2014. for (i = 0; i < AMDGPU_MAX_COMPUTE_QUEUES; ++i) {
  2015. if (!test_bit(i, adev->gfx.mec.queue_bitmap))
  2016. continue;
  2017. /* This situation may be hit in the future if a new HW
  2018. * generation exposes more than 64 queues. If so, the
  2019. * definition of queue_mask needs updating */
  2020. if (WARN_ON(i >= (sizeof(queue_mask)*8))) {
  2021. DRM_ERROR("Invalid KCQ enabled: %d\n", i);
  2022. break;
  2023. }
  2024. queue_mask |= (1ull << i);
  2025. }
  2026. r = amdgpu_gfx_scratch_get(adev, &scratch);
  2027. if (r) {
  2028. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  2029. return r;
  2030. }
  2031. WREG32(scratch, 0xCAFEDEAD);
  2032. r = amdgpu_ring_alloc(kiq_ring, (7 * adev->gfx.num_compute_rings) + 11);
  2033. if (r) {
  2034. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  2035. amdgpu_gfx_scratch_free(adev, scratch);
  2036. return r;
  2037. }
  2038. /* set resources */
  2039. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_RESOURCES, 6));
  2040. amdgpu_ring_write(kiq_ring, PACKET3_SET_RESOURCES_VMID_MASK(0) |
  2041. PACKET3_SET_RESOURCES_QUEUE_TYPE(0)); /* vmid_mask:0 queue_type:0 (KIQ) */
  2042. amdgpu_ring_write(kiq_ring, lower_32_bits(queue_mask)); /* queue mask lo */
  2043. amdgpu_ring_write(kiq_ring, upper_32_bits(queue_mask)); /* queue mask hi */
  2044. amdgpu_ring_write(kiq_ring, 0); /* gws mask lo */
  2045. amdgpu_ring_write(kiq_ring, 0); /* gws mask hi */
  2046. amdgpu_ring_write(kiq_ring, 0); /* oac mask */
  2047. amdgpu_ring_write(kiq_ring, 0); /* gds heap base:0, gds heap size:0 */
  2048. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2049. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2050. uint64_t mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
  2051. uint64_t wptr_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2052. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
  2053. /* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/
  2054. amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
  2055. PACKET3_MAP_QUEUES_QUEUE_SEL(0) | /* Queue_Sel */
  2056. PACKET3_MAP_QUEUES_VMID(0) | /* VMID */
  2057. PACKET3_MAP_QUEUES_QUEUE(ring->queue) |
  2058. PACKET3_MAP_QUEUES_PIPE(ring->pipe) |
  2059. PACKET3_MAP_QUEUES_ME((ring->me == 1 ? 0 : 1)) |
  2060. PACKET3_MAP_QUEUES_QUEUE_TYPE(0) | /*queue_type: normal compute queue */
  2061. PACKET3_MAP_QUEUES_ALLOC_FORMAT(1) | /* alloc format: all_on_one_pipe */
  2062. PACKET3_MAP_QUEUES_ENGINE_SEL(0) | /* engine_sel: compute */
  2063. PACKET3_MAP_QUEUES_NUM_QUEUES(1)); /* num_queues: must be 1 */
  2064. amdgpu_ring_write(kiq_ring, PACKET3_MAP_QUEUES_DOORBELL_OFFSET(ring->doorbell_index));
  2065. amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr));
  2066. amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr));
  2067. amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr));
  2068. amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr));
  2069. }
  2070. /* write to scratch for completion */
  2071. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  2072. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  2073. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  2074. amdgpu_ring_commit(kiq_ring);
  2075. for (i = 0; i < adev->usec_timeout; i++) {
  2076. tmp = RREG32(scratch);
  2077. if (tmp == 0xDEADBEEF)
  2078. break;
  2079. DRM_UDELAY(1);
  2080. }
  2081. if (i >= adev->usec_timeout) {
  2082. DRM_ERROR("KCQ enable failed (scratch(0x%04X)=0x%08X)\n",
  2083. scratch, tmp);
  2084. r = -EINVAL;
  2085. }
  2086. amdgpu_gfx_scratch_free(adev, scratch);
  2087. return r;
  2088. }
  2089. static int gfx_v9_0_mqd_init(struct amdgpu_ring *ring)
  2090. {
  2091. struct amdgpu_device *adev = ring->adev;
  2092. struct v9_mqd *mqd = ring->mqd_ptr;
  2093. uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
  2094. uint32_t tmp;
  2095. mqd->header = 0xC0310800;
  2096. mqd->compute_pipelinestat_enable = 0x00000001;
  2097. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  2098. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  2099. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  2100. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  2101. mqd->compute_misc_reserved = 0x00000003;
  2102. mqd->dynamic_cu_mask_addr_lo =
  2103. lower_32_bits(ring->mqd_gpu_addr
  2104. + offsetof(struct v9_mqd_allocation, dynamic_cu_mask));
  2105. mqd->dynamic_cu_mask_addr_hi =
  2106. upper_32_bits(ring->mqd_gpu_addr
  2107. + offsetof(struct v9_mqd_allocation, dynamic_cu_mask));
  2108. eop_base_addr = ring->eop_gpu_addr >> 8;
  2109. mqd->cp_hqd_eop_base_addr_lo = eop_base_addr;
  2110. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
  2111. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2112. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL);
  2113. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  2114. (order_base_2(GFX9_MEC_HPD_SIZE / 4) - 1));
  2115. mqd->cp_hqd_eop_control = tmp;
  2116. /* enable doorbell? */
  2117. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  2118. if (ring->use_doorbell) {
  2119. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2120. DOORBELL_OFFSET, ring->doorbell_index);
  2121. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2122. DOORBELL_EN, 1);
  2123. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2124. DOORBELL_SOURCE, 0);
  2125. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2126. DOORBELL_HIT, 0);
  2127. } else {
  2128. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2129. DOORBELL_EN, 0);
  2130. }
  2131. mqd->cp_hqd_pq_doorbell_control = tmp;
  2132. /* disable the queue if it's active */
  2133. ring->wptr = 0;
  2134. mqd->cp_hqd_dequeue_request = 0;
  2135. mqd->cp_hqd_pq_rptr = 0;
  2136. mqd->cp_hqd_pq_wptr_lo = 0;
  2137. mqd->cp_hqd_pq_wptr_hi = 0;
  2138. /* set the pointer to the MQD */
  2139. mqd->cp_mqd_base_addr_lo = ring->mqd_gpu_addr & 0xfffffffc;
  2140. mqd->cp_mqd_base_addr_hi = upper_32_bits(ring->mqd_gpu_addr);
  2141. /* set MQD vmid to 0 */
  2142. tmp = RREG32_SOC15(GC, 0, mmCP_MQD_CONTROL);
  2143. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  2144. mqd->cp_mqd_control = tmp;
  2145. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2146. hqd_gpu_addr = ring->gpu_addr >> 8;
  2147. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  2148. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  2149. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2150. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL);
  2151. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  2152. (order_base_2(ring->ring_size / 4) - 1));
  2153. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  2154. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  2155. #ifdef __BIG_ENDIAN
  2156. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  2157. #endif
  2158. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  2159. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  2160. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  2161. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  2162. mqd->cp_hqd_pq_control = tmp;
  2163. /* set the wb address whether it's enabled or not */
  2164. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2165. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  2166. mqd->cp_hqd_pq_rptr_report_addr_hi =
  2167. upper_32_bits(wb_gpu_addr) & 0xffff;
  2168. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2169. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2170. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  2171. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  2172. tmp = 0;
  2173. /* enable the doorbell if requested */
  2174. if (ring->use_doorbell) {
  2175. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  2176. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2177. DOORBELL_OFFSET, ring->doorbell_index);
  2178. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2179. DOORBELL_EN, 1);
  2180. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2181. DOORBELL_SOURCE, 0);
  2182. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2183. DOORBELL_HIT, 0);
  2184. }
  2185. mqd->cp_hqd_pq_doorbell_control = tmp;
  2186. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2187. ring->wptr = 0;
  2188. mqd->cp_hqd_pq_rptr = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR);
  2189. /* set the vmid for the queue */
  2190. mqd->cp_hqd_vmid = 0;
  2191. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE);
  2192. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  2193. mqd->cp_hqd_persistent_state = tmp;
  2194. /* set MIN_IB_AVAIL_SIZE */
  2195. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_IB_CONTROL);
  2196. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MIN_IB_AVAIL_SIZE, 3);
  2197. mqd->cp_hqd_ib_control = tmp;
  2198. /* activate the queue */
  2199. mqd->cp_hqd_active = 1;
  2200. return 0;
  2201. }
  2202. static int gfx_v9_0_kiq_init_register(struct amdgpu_ring *ring)
  2203. {
  2204. struct amdgpu_device *adev = ring->adev;
  2205. struct v9_mqd *mqd = ring->mqd_ptr;
  2206. int j;
  2207. /* disable wptr polling */
  2208. WREG32_FIELD15(GC, 0, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  2209. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR,
  2210. mqd->cp_hqd_eop_base_addr_lo);
  2211. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR_HI,
  2212. mqd->cp_hqd_eop_base_addr_hi);
  2213. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2214. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL,
  2215. mqd->cp_hqd_eop_control);
  2216. /* enable doorbell? */
  2217. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  2218. mqd->cp_hqd_pq_doorbell_control);
  2219. /* disable the queue if it's active */
  2220. if (RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1) {
  2221. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST, 1);
  2222. for (j = 0; j < adev->usec_timeout; j++) {
  2223. if (!(RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1))
  2224. break;
  2225. udelay(1);
  2226. }
  2227. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST,
  2228. mqd->cp_hqd_dequeue_request);
  2229. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR,
  2230. mqd->cp_hqd_pq_rptr);
  2231. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
  2232. mqd->cp_hqd_pq_wptr_lo);
  2233. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
  2234. mqd->cp_hqd_pq_wptr_hi);
  2235. }
  2236. /* set the pointer to the MQD */
  2237. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR,
  2238. mqd->cp_mqd_base_addr_lo);
  2239. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR_HI,
  2240. mqd->cp_mqd_base_addr_hi);
  2241. /* set MQD vmid to 0 */
  2242. WREG32_SOC15(GC, 0, mmCP_MQD_CONTROL,
  2243. mqd->cp_mqd_control);
  2244. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2245. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE,
  2246. mqd->cp_hqd_pq_base_lo);
  2247. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE_HI,
  2248. mqd->cp_hqd_pq_base_hi);
  2249. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2250. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL,
  2251. mqd->cp_hqd_pq_control);
  2252. /* set the wb address whether it's enabled or not */
  2253. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  2254. mqd->cp_hqd_pq_rptr_report_addr_lo);
  2255. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  2256. mqd->cp_hqd_pq_rptr_report_addr_hi);
  2257. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2258. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR,
  2259. mqd->cp_hqd_pq_wptr_poll_addr_lo);
  2260. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  2261. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  2262. /* enable the doorbell if requested */
  2263. if (ring->use_doorbell) {
  2264. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_LOWER,
  2265. (AMDGPU_DOORBELL64_KIQ *2) << 2);
  2266. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_UPPER,
  2267. (AMDGPU_DOORBELL64_USERQUEUE_END * 2) << 2);
  2268. }
  2269. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  2270. mqd->cp_hqd_pq_doorbell_control);
  2271. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2272. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
  2273. mqd->cp_hqd_pq_wptr_lo);
  2274. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
  2275. mqd->cp_hqd_pq_wptr_hi);
  2276. /* set the vmid for the queue */
  2277. WREG32_SOC15(GC, 0, mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  2278. WREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE,
  2279. mqd->cp_hqd_persistent_state);
  2280. /* activate the queue */
  2281. WREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE,
  2282. mqd->cp_hqd_active);
  2283. if (ring->use_doorbell)
  2284. WREG32_FIELD15(GC, 0, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  2285. return 0;
  2286. }
  2287. static int gfx_v9_0_kiq_init_queue(struct amdgpu_ring *ring)
  2288. {
  2289. struct amdgpu_device *adev = ring->adev;
  2290. struct v9_mqd *mqd = ring->mqd_ptr;
  2291. int mqd_idx = AMDGPU_MAX_COMPUTE_RINGS;
  2292. gfx_v9_0_kiq_setting(ring);
  2293. if (adev->gfx.in_reset) { /* for GPU_RESET case */
  2294. /* reset MQD to a clean status */
  2295. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2296. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(struct v9_mqd_allocation));
  2297. /* reset ring buffer */
  2298. ring->wptr = 0;
  2299. amdgpu_ring_clear_ring(ring);
  2300. mutex_lock(&adev->srbm_mutex);
  2301. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2302. gfx_v9_0_kiq_init_register(ring);
  2303. soc15_grbm_select(adev, 0, 0, 0, 0);
  2304. mutex_unlock(&adev->srbm_mutex);
  2305. } else {
  2306. memset((void *)mqd, 0, sizeof(struct v9_mqd_allocation));
  2307. ((struct v9_mqd_allocation *)mqd)->dynamic_cu_mask = 0xFFFFFFFF;
  2308. ((struct v9_mqd_allocation *)mqd)->dynamic_rb_mask = 0xFFFFFFFF;
  2309. mutex_lock(&adev->srbm_mutex);
  2310. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2311. gfx_v9_0_mqd_init(ring);
  2312. gfx_v9_0_kiq_init_register(ring);
  2313. soc15_grbm_select(adev, 0, 0, 0, 0);
  2314. mutex_unlock(&adev->srbm_mutex);
  2315. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2316. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(struct v9_mqd_allocation));
  2317. }
  2318. return 0;
  2319. }
  2320. static int gfx_v9_0_kcq_init_queue(struct amdgpu_ring *ring)
  2321. {
  2322. struct amdgpu_device *adev = ring->adev;
  2323. struct v9_mqd *mqd = ring->mqd_ptr;
  2324. int mqd_idx = ring - &adev->gfx.compute_ring[0];
  2325. if (!adev->gfx.in_reset && !adev->gfx.in_suspend) {
  2326. memset((void *)mqd, 0, sizeof(struct v9_mqd_allocation));
  2327. ((struct v9_mqd_allocation *)mqd)->dynamic_cu_mask = 0xFFFFFFFF;
  2328. ((struct v9_mqd_allocation *)mqd)->dynamic_rb_mask = 0xFFFFFFFF;
  2329. mutex_lock(&adev->srbm_mutex);
  2330. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2331. gfx_v9_0_mqd_init(ring);
  2332. soc15_grbm_select(adev, 0, 0, 0, 0);
  2333. mutex_unlock(&adev->srbm_mutex);
  2334. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2335. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(struct v9_mqd_allocation));
  2336. } else if (adev->gfx.in_reset) { /* for GPU_RESET case */
  2337. /* reset MQD to a clean status */
  2338. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2339. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(struct v9_mqd_allocation));
  2340. /* reset ring buffer */
  2341. ring->wptr = 0;
  2342. amdgpu_ring_clear_ring(ring);
  2343. } else {
  2344. amdgpu_ring_clear_ring(ring);
  2345. }
  2346. return 0;
  2347. }
  2348. static int gfx_v9_0_kiq_resume(struct amdgpu_device *adev)
  2349. {
  2350. struct amdgpu_ring *ring = NULL;
  2351. int r = 0, i;
  2352. gfx_v9_0_cp_compute_enable(adev, true);
  2353. ring = &adev->gfx.kiq.ring;
  2354. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2355. if (unlikely(r != 0))
  2356. goto done;
  2357. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  2358. if (!r) {
  2359. r = gfx_v9_0_kiq_init_queue(ring);
  2360. amdgpu_bo_kunmap(ring->mqd_obj);
  2361. ring->mqd_ptr = NULL;
  2362. }
  2363. amdgpu_bo_unreserve(ring->mqd_obj);
  2364. if (r)
  2365. goto done;
  2366. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2367. ring = &adev->gfx.compute_ring[i];
  2368. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2369. if (unlikely(r != 0))
  2370. goto done;
  2371. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  2372. if (!r) {
  2373. r = gfx_v9_0_kcq_init_queue(ring);
  2374. amdgpu_bo_kunmap(ring->mqd_obj);
  2375. ring->mqd_ptr = NULL;
  2376. }
  2377. amdgpu_bo_unreserve(ring->mqd_obj);
  2378. if (r)
  2379. goto done;
  2380. }
  2381. r = gfx_v9_0_kiq_kcq_enable(adev);
  2382. done:
  2383. return r;
  2384. }
  2385. static int gfx_v9_0_cp_resume(struct amdgpu_device *adev)
  2386. {
  2387. int r, i;
  2388. struct amdgpu_ring *ring;
  2389. if (!(adev->flags & AMD_IS_APU))
  2390. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  2391. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  2392. /* legacy firmware loading */
  2393. r = gfx_v9_0_cp_gfx_load_microcode(adev);
  2394. if (r)
  2395. return r;
  2396. r = gfx_v9_0_cp_compute_load_microcode(adev);
  2397. if (r)
  2398. return r;
  2399. }
  2400. r = gfx_v9_0_cp_gfx_resume(adev);
  2401. if (r)
  2402. return r;
  2403. r = gfx_v9_0_kiq_resume(adev);
  2404. if (r)
  2405. return r;
  2406. ring = &adev->gfx.gfx_ring[0];
  2407. r = amdgpu_ring_test_ring(ring);
  2408. if (r) {
  2409. ring->ready = false;
  2410. return r;
  2411. }
  2412. ring = &adev->gfx.kiq.ring;
  2413. ring->ready = true;
  2414. r = amdgpu_ring_test_ring(ring);
  2415. if (r)
  2416. ring->ready = false;
  2417. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2418. ring = &adev->gfx.compute_ring[i];
  2419. ring->ready = true;
  2420. r = amdgpu_ring_test_ring(ring);
  2421. if (r)
  2422. ring->ready = false;
  2423. }
  2424. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  2425. return 0;
  2426. }
  2427. static void gfx_v9_0_cp_enable(struct amdgpu_device *adev, bool enable)
  2428. {
  2429. gfx_v9_0_cp_gfx_enable(adev, enable);
  2430. gfx_v9_0_cp_compute_enable(adev, enable);
  2431. }
  2432. static int gfx_v9_0_hw_init(void *handle)
  2433. {
  2434. int r;
  2435. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2436. gfx_v9_0_init_golden_registers(adev);
  2437. gfx_v9_0_gpu_init(adev);
  2438. r = gfx_v9_0_rlc_resume(adev);
  2439. if (r)
  2440. return r;
  2441. r = gfx_v9_0_cp_resume(adev);
  2442. if (r)
  2443. return r;
  2444. r = gfx_v9_0_ngg_en(adev);
  2445. if (r)
  2446. return r;
  2447. return r;
  2448. }
  2449. static int gfx_v9_0_hw_fini(void *handle)
  2450. {
  2451. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2452. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  2453. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  2454. if (amdgpu_sriov_vf(adev)) {
  2455. pr_debug("For SRIOV client, shouldn't do anything.\n");
  2456. return 0;
  2457. }
  2458. gfx_v9_0_cp_enable(adev, false);
  2459. gfx_v9_0_rlc_stop(adev);
  2460. return 0;
  2461. }
  2462. static int gfx_v9_0_suspend(void *handle)
  2463. {
  2464. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2465. adev->gfx.in_suspend = true;
  2466. return gfx_v9_0_hw_fini(adev);
  2467. }
  2468. static int gfx_v9_0_resume(void *handle)
  2469. {
  2470. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2471. int r;
  2472. r = gfx_v9_0_hw_init(adev);
  2473. adev->gfx.in_suspend = false;
  2474. return r;
  2475. }
  2476. static bool gfx_v9_0_is_idle(void *handle)
  2477. {
  2478. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2479. if (REG_GET_FIELD(RREG32_SOC15(GC, 0, mmGRBM_STATUS),
  2480. GRBM_STATUS, GUI_ACTIVE))
  2481. return false;
  2482. else
  2483. return true;
  2484. }
  2485. static int gfx_v9_0_wait_for_idle(void *handle)
  2486. {
  2487. unsigned i;
  2488. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2489. for (i = 0; i < adev->usec_timeout; i++) {
  2490. if (gfx_v9_0_is_idle(handle))
  2491. return 0;
  2492. udelay(1);
  2493. }
  2494. return -ETIMEDOUT;
  2495. }
  2496. static int gfx_v9_0_soft_reset(void *handle)
  2497. {
  2498. u32 grbm_soft_reset = 0;
  2499. u32 tmp;
  2500. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2501. /* GRBM_STATUS */
  2502. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS);
  2503. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  2504. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  2505. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  2506. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  2507. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  2508. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK)) {
  2509. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2510. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  2511. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2512. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  2513. }
  2514. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  2515. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2516. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  2517. }
  2518. /* GRBM_STATUS2 */
  2519. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS2);
  2520. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  2521. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2522. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  2523. if (grbm_soft_reset) {
  2524. /* stop the rlc */
  2525. gfx_v9_0_rlc_stop(adev);
  2526. /* Disable GFX parsing/prefetching */
  2527. gfx_v9_0_cp_gfx_enable(adev, false);
  2528. /* Disable MEC parsing/prefetching */
  2529. gfx_v9_0_cp_compute_enable(adev, false);
  2530. if (grbm_soft_reset) {
  2531. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2532. tmp |= grbm_soft_reset;
  2533. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  2534. WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
  2535. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2536. udelay(50);
  2537. tmp &= ~grbm_soft_reset;
  2538. WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
  2539. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2540. }
  2541. /* Wait a little for things to settle down */
  2542. udelay(50);
  2543. }
  2544. return 0;
  2545. }
  2546. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  2547. {
  2548. uint64_t clock;
  2549. mutex_lock(&adev->gfx.gpu_clock_mutex);
  2550. WREG32_SOC15(GC, 0, mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  2551. clock = (uint64_t)RREG32_SOC15(GC, 0, mmRLC_GPU_CLOCK_COUNT_LSB) |
  2552. ((uint64_t)RREG32_SOC15(GC, 0, mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  2553. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  2554. return clock;
  2555. }
  2556. static void gfx_v9_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  2557. uint32_t vmid,
  2558. uint32_t gds_base, uint32_t gds_size,
  2559. uint32_t gws_base, uint32_t gws_size,
  2560. uint32_t oa_base, uint32_t oa_size)
  2561. {
  2562. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  2563. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  2564. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  2565. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  2566. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  2567. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  2568. /* GDS Base */
  2569. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2570. amdgpu_gds_reg_offset[vmid].mem_base,
  2571. gds_base);
  2572. /* GDS Size */
  2573. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2574. amdgpu_gds_reg_offset[vmid].mem_size,
  2575. gds_size);
  2576. /* GWS */
  2577. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2578. amdgpu_gds_reg_offset[vmid].gws,
  2579. gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  2580. /* OA */
  2581. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2582. amdgpu_gds_reg_offset[vmid].oa,
  2583. (1 << (oa_size + oa_base)) - (1 << oa_base));
  2584. }
  2585. static int gfx_v9_0_early_init(void *handle)
  2586. {
  2587. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2588. adev->gfx.num_gfx_rings = GFX9_NUM_GFX_RINGS;
  2589. adev->gfx.num_compute_rings = AMDGPU_MAX_COMPUTE_RINGS;
  2590. gfx_v9_0_set_ring_funcs(adev);
  2591. gfx_v9_0_set_irq_funcs(adev);
  2592. gfx_v9_0_set_gds_init(adev);
  2593. gfx_v9_0_set_rlc_funcs(adev);
  2594. return 0;
  2595. }
  2596. static int gfx_v9_0_late_init(void *handle)
  2597. {
  2598. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2599. int r;
  2600. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  2601. if (r)
  2602. return r;
  2603. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  2604. if (r)
  2605. return r;
  2606. return 0;
  2607. }
  2608. static void gfx_v9_0_enter_rlc_safe_mode(struct amdgpu_device *adev)
  2609. {
  2610. uint32_t rlc_setting, data;
  2611. unsigned i;
  2612. if (adev->gfx.rlc.in_safe_mode)
  2613. return;
  2614. /* if RLC is not enabled, do nothing */
  2615. rlc_setting = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  2616. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  2617. return;
  2618. if (adev->cg_flags &
  2619. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG |
  2620. AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  2621. data = RLC_SAFE_MODE__CMD_MASK;
  2622. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  2623. WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
  2624. /* wait for RLC_SAFE_MODE */
  2625. for (i = 0; i < adev->usec_timeout; i++) {
  2626. if (!REG_GET_FIELD(SOC15_REG_OFFSET(GC, 0, mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  2627. break;
  2628. udelay(1);
  2629. }
  2630. adev->gfx.rlc.in_safe_mode = true;
  2631. }
  2632. }
  2633. static void gfx_v9_0_exit_rlc_safe_mode(struct amdgpu_device *adev)
  2634. {
  2635. uint32_t rlc_setting, data;
  2636. if (!adev->gfx.rlc.in_safe_mode)
  2637. return;
  2638. /* if RLC is not enabled, do nothing */
  2639. rlc_setting = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  2640. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  2641. return;
  2642. if (adev->cg_flags &
  2643. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  2644. /*
  2645. * Try to exit safe mode only if it is already in safe
  2646. * mode.
  2647. */
  2648. data = RLC_SAFE_MODE__CMD_MASK;
  2649. WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
  2650. adev->gfx.rlc.in_safe_mode = false;
  2651. }
  2652. }
  2653. static void gfx_v9_0_update_gfx_cg_power_gating(struct amdgpu_device *adev,
  2654. bool enable)
  2655. {
  2656. /* TODO: double check if we need to perform under safe mdoe */
  2657. /* gfx_v9_0_enter_rlc_safe_mode(adev); */
  2658. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
  2659. gfx_v9_0_enable_gfx_cg_power_gating(adev, true);
  2660. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
  2661. gfx_v9_0_enable_gfx_pipeline_powergating(adev, true);
  2662. } else {
  2663. gfx_v9_0_enable_gfx_cg_power_gating(adev, false);
  2664. gfx_v9_0_enable_gfx_pipeline_powergating(adev, false);
  2665. }
  2666. /* gfx_v9_0_exit_rlc_safe_mode(adev); */
  2667. }
  2668. static void gfx_v9_0_update_gfx_mg_power_gating(struct amdgpu_device *adev,
  2669. bool enable)
  2670. {
  2671. /* TODO: double check if we need to perform under safe mode */
  2672. /* gfx_v9_0_enter_rlc_safe_mode(adev); */
  2673. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  2674. gfx_v9_0_enable_gfx_static_mg_power_gating(adev, true);
  2675. else
  2676. gfx_v9_0_enable_gfx_static_mg_power_gating(adev, false);
  2677. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  2678. gfx_v9_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  2679. else
  2680. gfx_v9_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  2681. /* gfx_v9_0_exit_rlc_safe_mode(adev); */
  2682. }
  2683. static void gfx_v9_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  2684. bool enable)
  2685. {
  2686. uint32_t data, def;
  2687. /* It is disabled by HW by default */
  2688. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  2689. /* 1 - RLC_CGTT_MGCG_OVERRIDE */
  2690. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2691. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK |
  2692. RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  2693. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  2694. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  2695. /* only for Vega10 & Raven1 */
  2696. data |= RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK;
  2697. if (def != data)
  2698. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2699. /* MGLS is a global flag to control all MGLS in GFX */
  2700. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  2701. /* 2 - RLC memory Light sleep */
  2702. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  2703. def = data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2704. data |= RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  2705. if (def != data)
  2706. WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
  2707. }
  2708. /* 3 - CP memory Light sleep */
  2709. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  2710. def = data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2711. data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2712. if (def != data)
  2713. WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
  2714. }
  2715. }
  2716. } else {
  2717. /* 1 - MGCG_OVERRIDE */
  2718. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2719. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK |
  2720. RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK |
  2721. RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  2722. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  2723. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  2724. if (def != data)
  2725. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2726. /* 2 - disable MGLS in RLC */
  2727. data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2728. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  2729. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  2730. WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
  2731. }
  2732. /* 3 - disable MGLS in CP */
  2733. data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2734. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  2735. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2736. WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
  2737. }
  2738. }
  2739. }
  2740. static void gfx_v9_0_update_3d_clock_gating(struct amdgpu_device *adev,
  2741. bool enable)
  2742. {
  2743. uint32_t data, def;
  2744. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  2745. /* Enable 3D CGCG/CGLS */
  2746. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  2747. /* write cmd to clear cgcg/cgls ov */
  2748. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2749. /* unset CGCG override */
  2750. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_GFX3D_CG_OVERRIDE_MASK;
  2751. /* update CGCG and CGLS override bits */
  2752. if (def != data)
  2753. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2754. /* enable 3Dcgcg FSM(0x0020003f) */
  2755. def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2756. data = (0x2000 << RLC_CGCG_CGLS_CTRL_3D__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  2757. RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK;
  2758. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS)
  2759. data |= (0x000F << RLC_CGCG_CGLS_CTRL_3D__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  2760. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK;
  2761. if (def != data)
  2762. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
  2763. /* set IDLE_POLL_COUNT(0x00900100) */
  2764. def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
  2765. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  2766. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  2767. if (def != data)
  2768. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
  2769. } else {
  2770. /* Disable CGCG/CGLS */
  2771. def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2772. /* disable cgcg, cgls should be disabled */
  2773. data &= ~(RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK |
  2774. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK);
  2775. /* disable cgcg and cgls in FSM */
  2776. if (def != data)
  2777. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
  2778. }
  2779. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  2780. }
  2781. static void gfx_v9_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  2782. bool enable)
  2783. {
  2784. uint32_t def, data;
  2785. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  2786. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  2787. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2788. /* unset CGCG override */
  2789. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGCG_OVERRIDE_MASK;
  2790. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  2791. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  2792. else
  2793. data |= RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  2794. /* update CGCG and CGLS override bits */
  2795. if (def != data)
  2796. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2797. /* enable cgcg FSM(0x0020003F) */
  2798. def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  2799. data = (0x2000 << RLC_CGCG_CGLS_CTRL__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  2800. RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  2801. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  2802. data |= (0x000F << RLC_CGCG_CGLS_CTRL__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  2803. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  2804. if (def != data)
  2805. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
  2806. /* set IDLE_POLL_COUNT(0x00900100) */
  2807. def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
  2808. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  2809. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  2810. if (def != data)
  2811. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
  2812. } else {
  2813. def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  2814. /* reset CGCG/CGLS bits */
  2815. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  2816. /* disable cgcg and cgls in FSM */
  2817. if (def != data)
  2818. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
  2819. }
  2820. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  2821. }
  2822. static int gfx_v9_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  2823. bool enable)
  2824. {
  2825. if (enable) {
  2826. /* CGCG/CGLS should be enabled after MGCG/MGLS
  2827. * === MGCG + MGLS ===
  2828. */
  2829. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  2830. /* === CGCG /CGLS for GFX 3D Only === */
  2831. gfx_v9_0_update_3d_clock_gating(adev, enable);
  2832. /* === CGCG + CGLS === */
  2833. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  2834. } else {
  2835. /* CGCG/CGLS should be disabled before MGCG/MGLS
  2836. * === CGCG + CGLS ===
  2837. */
  2838. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  2839. /* === CGCG /CGLS for GFX 3D Only === */
  2840. gfx_v9_0_update_3d_clock_gating(adev, enable);
  2841. /* === MGCG + MGLS === */
  2842. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  2843. }
  2844. return 0;
  2845. }
  2846. static const struct amdgpu_rlc_funcs gfx_v9_0_rlc_funcs = {
  2847. .enter_safe_mode = gfx_v9_0_enter_rlc_safe_mode,
  2848. .exit_safe_mode = gfx_v9_0_exit_rlc_safe_mode
  2849. };
  2850. static int gfx_v9_0_set_powergating_state(void *handle,
  2851. enum amd_powergating_state state)
  2852. {
  2853. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2854. bool enable = (state == AMD_PG_STATE_GATE) ? true : false;
  2855. switch (adev->asic_type) {
  2856. case CHIP_RAVEN:
  2857. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  2858. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, true);
  2859. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, true);
  2860. } else {
  2861. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, false);
  2862. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, false);
  2863. }
  2864. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  2865. gfx_v9_0_enable_cp_power_gating(adev, true);
  2866. else
  2867. gfx_v9_0_enable_cp_power_gating(adev, false);
  2868. /* update gfx cgpg state */
  2869. gfx_v9_0_update_gfx_cg_power_gating(adev, enable);
  2870. /* update mgcg state */
  2871. gfx_v9_0_update_gfx_mg_power_gating(adev, enable);
  2872. break;
  2873. default:
  2874. break;
  2875. }
  2876. return 0;
  2877. }
  2878. static int gfx_v9_0_set_clockgating_state(void *handle,
  2879. enum amd_clockgating_state state)
  2880. {
  2881. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2882. if (amdgpu_sriov_vf(adev))
  2883. return 0;
  2884. switch (adev->asic_type) {
  2885. case CHIP_VEGA10:
  2886. case CHIP_RAVEN:
  2887. gfx_v9_0_update_gfx_clock_gating(adev,
  2888. state == AMD_CG_STATE_GATE ? true : false);
  2889. break;
  2890. default:
  2891. break;
  2892. }
  2893. return 0;
  2894. }
  2895. static void gfx_v9_0_get_clockgating_state(void *handle, u32 *flags)
  2896. {
  2897. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2898. int data;
  2899. if (amdgpu_sriov_vf(adev))
  2900. *flags = 0;
  2901. /* AMD_CG_SUPPORT_GFX_MGCG */
  2902. data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2903. if (!(data & RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK))
  2904. *flags |= AMD_CG_SUPPORT_GFX_MGCG;
  2905. /* AMD_CG_SUPPORT_GFX_CGCG */
  2906. data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  2907. if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK)
  2908. *flags |= AMD_CG_SUPPORT_GFX_CGCG;
  2909. /* AMD_CG_SUPPORT_GFX_CGLS */
  2910. if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK)
  2911. *flags |= AMD_CG_SUPPORT_GFX_CGLS;
  2912. /* AMD_CG_SUPPORT_GFX_RLC_LS */
  2913. data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2914. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK)
  2915. *flags |= AMD_CG_SUPPORT_GFX_RLC_LS | AMD_CG_SUPPORT_GFX_MGLS;
  2916. /* AMD_CG_SUPPORT_GFX_CP_LS */
  2917. data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2918. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK)
  2919. *flags |= AMD_CG_SUPPORT_GFX_CP_LS | AMD_CG_SUPPORT_GFX_MGLS;
  2920. /* AMD_CG_SUPPORT_GFX_3D_CGCG */
  2921. data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2922. if (data & RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK)
  2923. *flags |= AMD_CG_SUPPORT_GFX_3D_CGCG;
  2924. /* AMD_CG_SUPPORT_GFX_3D_CGLS */
  2925. if (data & RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK)
  2926. *flags |= AMD_CG_SUPPORT_GFX_3D_CGLS;
  2927. }
  2928. static u64 gfx_v9_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
  2929. {
  2930. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 is 32bit rptr*/
  2931. }
  2932. static u64 gfx_v9_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  2933. {
  2934. struct amdgpu_device *adev = ring->adev;
  2935. u64 wptr;
  2936. /* XXX check if swapping is necessary on BE */
  2937. if (ring->use_doorbell) {
  2938. wptr = atomic64_read((atomic64_t *)&adev->wb.wb[ring->wptr_offs]);
  2939. } else {
  2940. wptr = RREG32_SOC15(GC, 0, mmCP_RB0_WPTR);
  2941. wptr += (u64)RREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI) << 32;
  2942. }
  2943. return wptr;
  2944. }
  2945. static void gfx_v9_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  2946. {
  2947. struct amdgpu_device *adev = ring->adev;
  2948. if (ring->use_doorbell) {
  2949. /* XXX check if swapping is necessary on BE */
  2950. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  2951. WDOORBELL64(ring->doorbell_index, ring->wptr);
  2952. } else {
  2953. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  2954. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
  2955. }
  2956. }
  2957. static void gfx_v9_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  2958. {
  2959. u32 ref_and_mask, reg_mem_engine;
  2960. struct nbio_hdp_flush_reg *nbio_hf_reg;
  2961. if (ring->adev->flags & AMD_IS_APU)
  2962. nbio_hf_reg = &nbio_v7_0_hdp_flush_reg;
  2963. else
  2964. nbio_hf_reg = &nbio_v6_1_hdp_flush_reg;
  2965. if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) {
  2966. switch (ring->me) {
  2967. case 1:
  2968. ref_and_mask = nbio_hf_reg->ref_and_mask_cp2 << ring->pipe;
  2969. break;
  2970. case 2:
  2971. ref_and_mask = nbio_hf_reg->ref_and_mask_cp6 << ring->pipe;
  2972. break;
  2973. default:
  2974. return;
  2975. }
  2976. reg_mem_engine = 0;
  2977. } else {
  2978. ref_and_mask = nbio_hf_reg->ref_and_mask_cp0;
  2979. reg_mem_engine = 1; /* pfp */
  2980. }
  2981. gfx_v9_0_wait_reg_mem(ring, reg_mem_engine, 0, 1,
  2982. nbio_hf_reg->hdp_flush_req_offset,
  2983. nbio_hf_reg->hdp_flush_done_offset,
  2984. ref_and_mask, ref_and_mask, 0x20);
  2985. }
  2986. static void gfx_v9_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  2987. {
  2988. gfx_v9_0_write_data_to_reg(ring, 0, true,
  2989. SOC15_REG_OFFSET(HDP, 0, mmHDP_DEBUG0), 1);
  2990. }
  2991. static void gfx_v9_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  2992. struct amdgpu_ib *ib,
  2993. unsigned vm_id, bool ctx_switch)
  2994. {
  2995. u32 header, control = 0;
  2996. if (ib->flags & AMDGPU_IB_FLAG_CE)
  2997. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  2998. else
  2999. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  3000. control |= ib->length_dw | (vm_id << 24);
  3001. if (amdgpu_sriov_vf(ring->adev) && (ib->flags & AMDGPU_IB_FLAG_PREEMPT)) {
  3002. control |= INDIRECT_BUFFER_PRE_ENB(1);
  3003. if (!(ib->flags & AMDGPU_IB_FLAG_CE))
  3004. gfx_v9_0_ring_emit_de_meta(ring);
  3005. }
  3006. amdgpu_ring_write(ring, header);
  3007. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  3008. amdgpu_ring_write(ring,
  3009. #ifdef __BIG_ENDIAN
  3010. (2 << 0) |
  3011. #endif
  3012. lower_32_bits(ib->gpu_addr));
  3013. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  3014. amdgpu_ring_write(ring, control);
  3015. }
  3016. static void gfx_v9_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  3017. struct amdgpu_ib *ib,
  3018. unsigned vm_id, bool ctx_switch)
  3019. {
  3020. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vm_id << 24);
  3021. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  3022. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  3023. amdgpu_ring_write(ring,
  3024. #ifdef __BIG_ENDIAN
  3025. (2 << 0) |
  3026. #endif
  3027. lower_32_bits(ib->gpu_addr));
  3028. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  3029. amdgpu_ring_write(ring, control);
  3030. }
  3031. static void gfx_v9_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  3032. u64 seq, unsigned flags)
  3033. {
  3034. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  3035. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  3036. /* RELEASE_MEM - flush caches, send int */
  3037. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 6));
  3038. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3039. EOP_TC_ACTION_EN |
  3040. EOP_TC_WB_ACTION_EN |
  3041. EOP_TC_MD_ACTION_EN |
  3042. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3043. EVENT_INDEX(5)));
  3044. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  3045. /*
  3046. * the address should be Qword aligned if 64bit write, Dword
  3047. * aligned if only send 32bit data low (discard data high)
  3048. */
  3049. if (write64bit)
  3050. BUG_ON(addr & 0x7);
  3051. else
  3052. BUG_ON(addr & 0x3);
  3053. amdgpu_ring_write(ring, lower_32_bits(addr));
  3054. amdgpu_ring_write(ring, upper_32_bits(addr));
  3055. amdgpu_ring_write(ring, lower_32_bits(seq));
  3056. amdgpu_ring_write(ring, upper_32_bits(seq));
  3057. amdgpu_ring_write(ring, 0);
  3058. }
  3059. static void gfx_v9_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  3060. {
  3061. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  3062. uint32_t seq = ring->fence_drv.sync_seq;
  3063. uint64_t addr = ring->fence_drv.gpu_addr;
  3064. gfx_v9_0_wait_reg_mem(ring, usepfp, 1, 0,
  3065. lower_32_bits(addr), upper_32_bits(addr),
  3066. seq, 0xffffffff, 4);
  3067. }
  3068. static void gfx_v9_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  3069. unsigned vm_id, uint64_t pd_addr)
  3070. {
  3071. struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
  3072. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  3073. uint32_t req = ring->adev->gart.gart_funcs->get_invalidate_req(vm_id);
  3074. unsigned eng = ring->vm_inv_eng;
  3075. pd_addr = amdgpu_gart_get_vm_pde(ring->adev, pd_addr);
  3076. pd_addr |= AMDGPU_PTE_VALID;
  3077. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  3078. hub->ctx0_ptb_addr_lo32 + (2 * vm_id),
  3079. lower_32_bits(pd_addr));
  3080. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  3081. hub->ctx0_ptb_addr_hi32 + (2 * vm_id),
  3082. upper_32_bits(pd_addr));
  3083. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  3084. hub->vm_inv_eng0_req + eng, req);
  3085. /* wait for the invalidate to complete */
  3086. gfx_v9_0_wait_reg_mem(ring, 0, 0, 0, hub->vm_inv_eng0_ack +
  3087. eng, 0, 1 << vm_id, 1 << vm_id, 0x20);
  3088. /* compute doesn't have PFP */
  3089. if (usepfp) {
  3090. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  3091. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  3092. amdgpu_ring_write(ring, 0x0);
  3093. }
  3094. }
  3095. static u64 gfx_v9_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
  3096. {
  3097. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 hardware is 32bit rptr */
  3098. }
  3099. static u64 gfx_v9_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  3100. {
  3101. u64 wptr;
  3102. /* XXX check if swapping is necessary on BE */
  3103. if (ring->use_doorbell)
  3104. wptr = atomic64_read((atomic64_t *)&ring->adev->wb.wb[ring->wptr_offs]);
  3105. else
  3106. BUG();
  3107. return wptr;
  3108. }
  3109. static void gfx_v9_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  3110. {
  3111. struct amdgpu_device *adev = ring->adev;
  3112. /* XXX check if swapping is necessary on BE */
  3113. if (ring->use_doorbell) {
  3114. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  3115. WDOORBELL64(ring->doorbell_index, ring->wptr);
  3116. } else{
  3117. BUG(); /* only DOORBELL method supported on gfx9 now */
  3118. }
  3119. }
  3120. static void gfx_v9_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr,
  3121. u64 seq, unsigned int flags)
  3122. {
  3123. /* we only allocate 32bit for each seq wb address */
  3124. BUG_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  3125. /* write fence seq to the "addr" */
  3126. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3127. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3128. WRITE_DATA_DST_SEL(5) | WR_CONFIRM));
  3129. amdgpu_ring_write(ring, lower_32_bits(addr));
  3130. amdgpu_ring_write(ring, upper_32_bits(addr));
  3131. amdgpu_ring_write(ring, lower_32_bits(seq));
  3132. if (flags & AMDGPU_FENCE_FLAG_INT) {
  3133. /* set register to trigger INT */
  3134. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3135. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3136. WRITE_DATA_DST_SEL(0) | WR_CONFIRM));
  3137. amdgpu_ring_write(ring, SOC15_REG_OFFSET(GC, 0, mmCPC_INT_STATUS));
  3138. amdgpu_ring_write(ring, 0);
  3139. amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */
  3140. }
  3141. }
  3142. static void gfx_v9_ring_emit_sb(struct amdgpu_ring *ring)
  3143. {
  3144. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3145. amdgpu_ring_write(ring, 0);
  3146. }
  3147. static void gfx_v9_0_ring_emit_ce_meta(struct amdgpu_ring *ring)
  3148. {
  3149. static struct v9_ce_ib_state ce_payload = {0};
  3150. uint64_t csa_addr;
  3151. int cnt;
  3152. cnt = (sizeof(ce_payload) >> 2) + 4 - 2;
  3153. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  3154. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  3155. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  3156. WRITE_DATA_DST_SEL(8) |
  3157. WR_CONFIRM) |
  3158. WRITE_DATA_CACHE_POLICY(0));
  3159. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  3160. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  3161. amdgpu_ring_write_multiple(ring, (void *)&ce_payload, sizeof(ce_payload) >> 2);
  3162. }
  3163. static void gfx_v9_0_ring_emit_de_meta(struct amdgpu_ring *ring)
  3164. {
  3165. static struct v9_de_ib_state de_payload = {0};
  3166. uint64_t csa_addr, gds_addr;
  3167. int cnt;
  3168. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  3169. gds_addr = csa_addr + 4096;
  3170. de_payload.gds_backup_addrlo = lower_32_bits(gds_addr);
  3171. de_payload.gds_backup_addrhi = upper_32_bits(gds_addr);
  3172. cnt = (sizeof(de_payload) >> 2) + 4 - 2;
  3173. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  3174. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  3175. WRITE_DATA_DST_SEL(8) |
  3176. WR_CONFIRM) |
  3177. WRITE_DATA_CACHE_POLICY(0));
  3178. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  3179. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  3180. amdgpu_ring_write_multiple(ring, (void *)&de_payload, sizeof(de_payload) >> 2);
  3181. }
  3182. static void gfx_v9_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  3183. {
  3184. uint32_t dw2 = 0;
  3185. if (amdgpu_sriov_vf(ring->adev))
  3186. gfx_v9_0_ring_emit_ce_meta(ring);
  3187. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  3188. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  3189. /* set load_global_config & load_global_uconfig */
  3190. dw2 |= 0x8001;
  3191. /* set load_cs_sh_regs */
  3192. dw2 |= 0x01000000;
  3193. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  3194. dw2 |= 0x10002;
  3195. /* set load_ce_ram if preamble presented */
  3196. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  3197. dw2 |= 0x10000000;
  3198. } else {
  3199. /* still load_ce_ram if this is the first time preamble presented
  3200. * although there is no context switch happens.
  3201. */
  3202. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  3203. dw2 |= 0x10000000;
  3204. }
  3205. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3206. amdgpu_ring_write(ring, dw2);
  3207. amdgpu_ring_write(ring, 0);
  3208. }
  3209. static unsigned gfx_v9_0_ring_emit_init_cond_exec(struct amdgpu_ring *ring)
  3210. {
  3211. unsigned ret;
  3212. amdgpu_ring_write(ring, PACKET3(PACKET3_COND_EXEC, 3));
  3213. amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr));
  3214. amdgpu_ring_write(ring, upper_32_bits(ring->cond_exe_gpu_addr));
  3215. amdgpu_ring_write(ring, 0); /* discard following DWs if *cond_exec_gpu_addr==0 */
  3216. ret = ring->wptr & ring->buf_mask;
  3217. amdgpu_ring_write(ring, 0x55aa55aa); /* patch dummy value later */
  3218. return ret;
  3219. }
  3220. static void gfx_v9_0_ring_emit_patch_cond_exec(struct amdgpu_ring *ring, unsigned offset)
  3221. {
  3222. unsigned cur;
  3223. BUG_ON(offset > ring->buf_mask);
  3224. BUG_ON(ring->ring[offset] != 0x55aa55aa);
  3225. cur = (ring->wptr & ring->buf_mask) - 1;
  3226. if (likely(cur > offset))
  3227. ring->ring[offset] = cur - offset;
  3228. else
  3229. ring->ring[offset] = (ring->ring_size>>2) - offset + cur;
  3230. }
  3231. static void gfx_v9_0_ring_emit_tmz(struct amdgpu_ring *ring, bool start)
  3232. {
  3233. amdgpu_ring_write(ring, PACKET3(PACKET3_FRAME_CONTROL, 0));
  3234. amdgpu_ring_write(ring, FRAME_CMD(start ? 0 : 1)); /* frame_end */
  3235. }
  3236. static void gfx_v9_0_ring_emit_rreg(struct amdgpu_ring *ring, uint32_t reg)
  3237. {
  3238. struct amdgpu_device *adev = ring->adev;
  3239. amdgpu_ring_write(ring, PACKET3(PACKET3_COPY_DATA, 4));
  3240. amdgpu_ring_write(ring, 0 | /* src: register*/
  3241. (5 << 8) | /* dst: memory */
  3242. (1 << 20)); /* write confirm */
  3243. amdgpu_ring_write(ring, reg);
  3244. amdgpu_ring_write(ring, 0);
  3245. amdgpu_ring_write(ring, lower_32_bits(adev->wb.gpu_addr +
  3246. adev->virt.reg_val_offs * 4));
  3247. amdgpu_ring_write(ring, upper_32_bits(adev->wb.gpu_addr +
  3248. adev->virt.reg_val_offs * 4));
  3249. }
  3250. static void gfx_v9_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg,
  3251. uint32_t val)
  3252. {
  3253. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3254. amdgpu_ring_write(ring, (1 << 16)); /* no inc addr */
  3255. amdgpu_ring_write(ring, reg);
  3256. amdgpu_ring_write(ring, 0);
  3257. amdgpu_ring_write(ring, val);
  3258. }
  3259. static void gfx_v9_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  3260. enum amdgpu_interrupt_state state)
  3261. {
  3262. switch (state) {
  3263. case AMDGPU_IRQ_STATE_DISABLE:
  3264. case AMDGPU_IRQ_STATE_ENABLE:
  3265. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3266. TIME_STAMP_INT_ENABLE,
  3267. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3268. break;
  3269. default:
  3270. break;
  3271. }
  3272. }
  3273. static void gfx_v9_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  3274. int me, int pipe,
  3275. enum amdgpu_interrupt_state state)
  3276. {
  3277. u32 mec_int_cntl, mec_int_cntl_reg;
  3278. /*
  3279. * amdgpu controls only the first MEC. That's why this function only
  3280. * handles the setting of interrupts for this specific MEC. All other
  3281. * pipes' interrupts are set by amdkfd.
  3282. */
  3283. if (me == 1) {
  3284. switch (pipe) {
  3285. case 0:
  3286. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
  3287. break;
  3288. case 1:
  3289. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE1_INT_CNTL);
  3290. break;
  3291. case 2:
  3292. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE2_INT_CNTL);
  3293. break;
  3294. case 3:
  3295. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE3_INT_CNTL);
  3296. break;
  3297. default:
  3298. DRM_DEBUG("invalid pipe %d\n", pipe);
  3299. return;
  3300. }
  3301. } else {
  3302. DRM_DEBUG("invalid me %d\n", me);
  3303. return;
  3304. }
  3305. switch (state) {
  3306. case AMDGPU_IRQ_STATE_DISABLE:
  3307. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3308. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3309. TIME_STAMP_INT_ENABLE, 0);
  3310. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3311. break;
  3312. case AMDGPU_IRQ_STATE_ENABLE:
  3313. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3314. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3315. TIME_STAMP_INT_ENABLE, 1);
  3316. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3317. break;
  3318. default:
  3319. break;
  3320. }
  3321. }
  3322. static int gfx_v9_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  3323. struct amdgpu_irq_src *source,
  3324. unsigned type,
  3325. enum amdgpu_interrupt_state state)
  3326. {
  3327. switch (state) {
  3328. case AMDGPU_IRQ_STATE_DISABLE:
  3329. case AMDGPU_IRQ_STATE_ENABLE:
  3330. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3331. PRIV_REG_INT_ENABLE,
  3332. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3333. break;
  3334. default:
  3335. break;
  3336. }
  3337. return 0;
  3338. }
  3339. static int gfx_v9_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  3340. struct amdgpu_irq_src *source,
  3341. unsigned type,
  3342. enum amdgpu_interrupt_state state)
  3343. {
  3344. switch (state) {
  3345. case AMDGPU_IRQ_STATE_DISABLE:
  3346. case AMDGPU_IRQ_STATE_ENABLE:
  3347. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3348. PRIV_INSTR_INT_ENABLE,
  3349. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3350. default:
  3351. break;
  3352. }
  3353. return 0;
  3354. }
  3355. static int gfx_v9_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  3356. struct amdgpu_irq_src *src,
  3357. unsigned type,
  3358. enum amdgpu_interrupt_state state)
  3359. {
  3360. switch (type) {
  3361. case AMDGPU_CP_IRQ_GFX_EOP:
  3362. gfx_v9_0_set_gfx_eop_interrupt_state(adev, state);
  3363. break;
  3364. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  3365. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  3366. break;
  3367. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  3368. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  3369. break;
  3370. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  3371. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  3372. break;
  3373. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  3374. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  3375. break;
  3376. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  3377. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  3378. break;
  3379. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  3380. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  3381. break;
  3382. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  3383. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  3384. break;
  3385. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  3386. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  3387. break;
  3388. default:
  3389. break;
  3390. }
  3391. return 0;
  3392. }
  3393. static int gfx_v9_0_eop_irq(struct amdgpu_device *adev,
  3394. struct amdgpu_irq_src *source,
  3395. struct amdgpu_iv_entry *entry)
  3396. {
  3397. int i;
  3398. u8 me_id, pipe_id, queue_id;
  3399. struct amdgpu_ring *ring;
  3400. DRM_DEBUG("IH: CP EOP\n");
  3401. me_id = (entry->ring_id & 0x0c) >> 2;
  3402. pipe_id = (entry->ring_id & 0x03) >> 0;
  3403. queue_id = (entry->ring_id & 0x70) >> 4;
  3404. switch (me_id) {
  3405. case 0:
  3406. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  3407. break;
  3408. case 1:
  3409. case 2:
  3410. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3411. ring = &adev->gfx.compute_ring[i];
  3412. /* Per-queue interrupt is supported for MEC starting from VI.
  3413. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  3414. */
  3415. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  3416. amdgpu_fence_process(ring);
  3417. }
  3418. break;
  3419. }
  3420. return 0;
  3421. }
  3422. static int gfx_v9_0_priv_reg_irq(struct amdgpu_device *adev,
  3423. struct amdgpu_irq_src *source,
  3424. struct amdgpu_iv_entry *entry)
  3425. {
  3426. DRM_ERROR("Illegal register access in command stream\n");
  3427. schedule_work(&adev->reset_work);
  3428. return 0;
  3429. }
  3430. static int gfx_v9_0_priv_inst_irq(struct amdgpu_device *adev,
  3431. struct amdgpu_irq_src *source,
  3432. struct amdgpu_iv_entry *entry)
  3433. {
  3434. DRM_ERROR("Illegal instruction in command stream\n");
  3435. schedule_work(&adev->reset_work);
  3436. return 0;
  3437. }
  3438. static int gfx_v9_0_kiq_set_interrupt_state(struct amdgpu_device *adev,
  3439. struct amdgpu_irq_src *src,
  3440. unsigned int type,
  3441. enum amdgpu_interrupt_state state)
  3442. {
  3443. uint32_t tmp, target;
  3444. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  3445. if (ring->me == 1)
  3446. target = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
  3447. else
  3448. target = SOC15_REG_OFFSET(GC, 0, mmCP_ME2_PIPE0_INT_CNTL);
  3449. target += ring->pipe;
  3450. switch (type) {
  3451. case AMDGPU_CP_KIQ_IRQ_DRIVER0:
  3452. if (state == AMDGPU_IRQ_STATE_DISABLE) {
  3453. tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL);
  3454. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  3455. GENERIC2_INT_ENABLE, 0);
  3456. WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp);
  3457. tmp = RREG32(target);
  3458. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  3459. GENERIC2_INT_ENABLE, 0);
  3460. WREG32(target, tmp);
  3461. } else {
  3462. tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL);
  3463. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  3464. GENERIC2_INT_ENABLE, 1);
  3465. WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp);
  3466. tmp = RREG32(target);
  3467. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  3468. GENERIC2_INT_ENABLE, 1);
  3469. WREG32(target, tmp);
  3470. }
  3471. break;
  3472. default:
  3473. BUG(); /* kiq only support GENERIC2_INT now */
  3474. break;
  3475. }
  3476. return 0;
  3477. }
  3478. static int gfx_v9_0_kiq_irq(struct amdgpu_device *adev,
  3479. struct amdgpu_irq_src *source,
  3480. struct amdgpu_iv_entry *entry)
  3481. {
  3482. u8 me_id, pipe_id, queue_id;
  3483. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  3484. me_id = (entry->ring_id & 0x0c) >> 2;
  3485. pipe_id = (entry->ring_id & 0x03) >> 0;
  3486. queue_id = (entry->ring_id & 0x70) >> 4;
  3487. DRM_DEBUG("IH: CPC GENERIC2_INT, me:%d, pipe:%d, queue:%d\n",
  3488. me_id, pipe_id, queue_id);
  3489. amdgpu_fence_process(ring);
  3490. return 0;
  3491. }
  3492. static const struct amd_ip_funcs gfx_v9_0_ip_funcs = {
  3493. .name = "gfx_v9_0",
  3494. .early_init = gfx_v9_0_early_init,
  3495. .late_init = gfx_v9_0_late_init,
  3496. .sw_init = gfx_v9_0_sw_init,
  3497. .sw_fini = gfx_v9_0_sw_fini,
  3498. .hw_init = gfx_v9_0_hw_init,
  3499. .hw_fini = gfx_v9_0_hw_fini,
  3500. .suspend = gfx_v9_0_suspend,
  3501. .resume = gfx_v9_0_resume,
  3502. .is_idle = gfx_v9_0_is_idle,
  3503. .wait_for_idle = gfx_v9_0_wait_for_idle,
  3504. .soft_reset = gfx_v9_0_soft_reset,
  3505. .set_clockgating_state = gfx_v9_0_set_clockgating_state,
  3506. .set_powergating_state = gfx_v9_0_set_powergating_state,
  3507. .get_clockgating_state = gfx_v9_0_get_clockgating_state,
  3508. };
  3509. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_gfx = {
  3510. .type = AMDGPU_RING_TYPE_GFX,
  3511. .align_mask = 0xff,
  3512. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3513. .support_64bit_ptrs = true,
  3514. .vmhub = AMDGPU_GFXHUB,
  3515. .get_rptr = gfx_v9_0_ring_get_rptr_gfx,
  3516. .get_wptr = gfx_v9_0_ring_get_wptr_gfx,
  3517. .set_wptr = gfx_v9_0_ring_set_wptr_gfx,
  3518. .emit_frame_size = /* totally 242 maximum if 16 IBs */
  3519. 5 + /* COND_EXEC */
  3520. 7 + /* PIPELINE_SYNC */
  3521. 24 + /* VM_FLUSH */
  3522. 8 + /* FENCE for VM_FLUSH */
  3523. 20 + /* GDS switch */
  3524. 4 + /* double SWITCH_BUFFER,
  3525. the first COND_EXEC jump to the place just
  3526. prior to this double SWITCH_BUFFER */
  3527. 5 + /* COND_EXEC */
  3528. 7 + /* HDP_flush */
  3529. 4 + /* VGT_flush */
  3530. 14 + /* CE_META */
  3531. 31 + /* DE_META */
  3532. 3 + /* CNTX_CTRL */
  3533. 5 + /* HDP_INVL */
  3534. 8 + 8 + /* FENCE x2 */
  3535. 2, /* SWITCH_BUFFER */
  3536. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_gfx */
  3537. .emit_ib = gfx_v9_0_ring_emit_ib_gfx,
  3538. .emit_fence = gfx_v9_0_ring_emit_fence,
  3539. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  3540. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  3541. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  3542. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  3543. .emit_hdp_invalidate = gfx_v9_0_ring_emit_hdp_invalidate,
  3544. .test_ring = gfx_v9_0_ring_test_ring,
  3545. .test_ib = gfx_v9_0_ring_test_ib,
  3546. .insert_nop = amdgpu_ring_insert_nop,
  3547. .pad_ib = amdgpu_ring_generic_pad_ib,
  3548. .emit_switch_buffer = gfx_v9_ring_emit_sb,
  3549. .emit_cntxcntl = gfx_v9_ring_emit_cntxcntl,
  3550. .init_cond_exec = gfx_v9_0_ring_emit_init_cond_exec,
  3551. .patch_cond_exec = gfx_v9_0_ring_emit_patch_cond_exec,
  3552. .emit_tmz = gfx_v9_0_ring_emit_tmz,
  3553. };
  3554. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_compute = {
  3555. .type = AMDGPU_RING_TYPE_COMPUTE,
  3556. .align_mask = 0xff,
  3557. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3558. .support_64bit_ptrs = true,
  3559. .vmhub = AMDGPU_GFXHUB,
  3560. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  3561. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  3562. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  3563. .emit_frame_size =
  3564. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  3565. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  3566. 5 + /* gfx_v9_0_ring_emit_hdp_invalidate */
  3567. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  3568. 24 + /* gfx_v9_0_ring_emit_vm_flush */
  3569. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence x3 for user fence, vm fence */
  3570. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  3571. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  3572. .emit_fence = gfx_v9_0_ring_emit_fence,
  3573. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  3574. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  3575. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  3576. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  3577. .emit_hdp_invalidate = gfx_v9_0_ring_emit_hdp_invalidate,
  3578. .test_ring = gfx_v9_0_ring_test_ring,
  3579. .test_ib = gfx_v9_0_ring_test_ib,
  3580. .insert_nop = amdgpu_ring_insert_nop,
  3581. .pad_ib = amdgpu_ring_generic_pad_ib,
  3582. };
  3583. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_kiq = {
  3584. .type = AMDGPU_RING_TYPE_KIQ,
  3585. .align_mask = 0xff,
  3586. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3587. .support_64bit_ptrs = true,
  3588. .vmhub = AMDGPU_GFXHUB,
  3589. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  3590. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  3591. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  3592. .emit_frame_size =
  3593. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  3594. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  3595. 5 + /* gfx_v9_0_ring_emit_hdp_invalidate */
  3596. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  3597. 24 + /* gfx_v9_0_ring_emit_vm_flush */
  3598. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence_kiq x3 for user fence, vm fence */
  3599. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  3600. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  3601. .emit_fence = gfx_v9_0_ring_emit_fence_kiq,
  3602. .test_ring = gfx_v9_0_ring_test_ring,
  3603. .test_ib = gfx_v9_0_ring_test_ib,
  3604. .insert_nop = amdgpu_ring_insert_nop,
  3605. .pad_ib = amdgpu_ring_generic_pad_ib,
  3606. .emit_rreg = gfx_v9_0_ring_emit_rreg,
  3607. .emit_wreg = gfx_v9_0_ring_emit_wreg,
  3608. };
  3609. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev)
  3610. {
  3611. int i;
  3612. adev->gfx.kiq.ring.funcs = &gfx_v9_0_ring_funcs_kiq;
  3613. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3614. adev->gfx.gfx_ring[i].funcs = &gfx_v9_0_ring_funcs_gfx;
  3615. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  3616. adev->gfx.compute_ring[i].funcs = &gfx_v9_0_ring_funcs_compute;
  3617. }
  3618. static const struct amdgpu_irq_src_funcs gfx_v9_0_kiq_irq_funcs = {
  3619. .set = gfx_v9_0_kiq_set_interrupt_state,
  3620. .process = gfx_v9_0_kiq_irq,
  3621. };
  3622. static const struct amdgpu_irq_src_funcs gfx_v9_0_eop_irq_funcs = {
  3623. .set = gfx_v9_0_set_eop_interrupt_state,
  3624. .process = gfx_v9_0_eop_irq,
  3625. };
  3626. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_reg_irq_funcs = {
  3627. .set = gfx_v9_0_set_priv_reg_fault_state,
  3628. .process = gfx_v9_0_priv_reg_irq,
  3629. };
  3630. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_inst_irq_funcs = {
  3631. .set = gfx_v9_0_set_priv_inst_fault_state,
  3632. .process = gfx_v9_0_priv_inst_irq,
  3633. };
  3634. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev)
  3635. {
  3636. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  3637. adev->gfx.eop_irq.funcs = &gfx_v9_0_eop_irq_funcs;
  3638. adev->gfx.priv_reg_irq.num_types = 1;
  3639. adev->gfx.priv_reg_irq.funcs = &gfx_v9_0_priv_reg_irq_funcs;
  3640. adev->gfx.priv_inst_irq.num_types = 1;
  3641. adev->gfx.priv_inst_irq.funcs = &gfx_v9_0_priv_inst_irq_funcs;
  3642. adev->gfx.kiq.irq.num_types = AMDGPU_CP_KIQ_IRQ_LAST;
  3643. adev->gfx.kiq.irq.funcs = &gfx_v9_0_kiq_irq_funcs;
  3644. }
  3645. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev)
  3646. {
  3647. switch (adev->asic_type) {
  3648. case CHIP_VEGA10:
  3649. case CHIP_RAVEN:
  3650. adev->gfx.rlc.funcs = &gfx_v9_0_rlc_funcs;
  3651. break;
  3652. default:
  3653. break;
  3654. }
  3655. }
  3656. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev)
  3657. {
  3658. /* init asci gds info */
  3659. adev->gds.mem.total_size = RREG32_SOC15(GC, 0, mmGDS_VMID0_SIZE);
  3660. adev->gds.gws.total_size = 64;
  3661. adev->gds.oa.total_size = 16;
  3662. if (adev->gds.mem.total_size == 64 * 1024) {
  3663. adev->gds.mem.gfx_partition_size = 4096;
  3664. adev->gds.mem.cs_partition_size = 4096;
  3665. adev->gds.gws.gfx_partition_size = 4;
  3666. adev->gds.gws.cs_partition_size = 4;
  3667. adev->gds.oa.gfx_partition_size = 4;
  3668. adev->gds.oa.cs_partition_size = 1;
  3669. } else {
  3670. adev->gds.mem.gfx_partition_size = 1024;
  3671. adev->gds.mem.cs_partition_size = 1024;
  3672. adev->gds.gws.gfx_partition_size = 16;
  3673. adev->gds.gws.cs_partition_size = 16;
  3674. adev->gds.oa.gfx_partition_size = 4;
  3675. adev->gds.oa.cs_partition_size = 4;
  3676. }
  3677. }
  3678. static void gfx_v9_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  3679. u32 bitmap)
  3680. {
  3681. u32 data;
  3682. if (!bitmap)
  3683. return;
  3684. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  3685. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  3686. WREG32_SOC15(GC, 0, mmGC_USER_SHADER_ARRAY_CONFIG, data);
  3687. }
  3688. static u32 gfx_v9_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  3689. {
  3690. u32 data, mask;
  3691. data = RREG32_SOC15(GC, 0, mmCC_GC_SHADER_ARRAY_CONFIG);
  3692. data |= RREG32_SOC15(GC, 0, mmGC_USER_SHADER_ARRAY_CONFIG);
  3693. data &= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  3694. data >>= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  3695. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_cu_per_sh);
  3696. return (~data) & mask;
  3697. }
  3698. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  3699. struct amdgpu_cu_info *cu_info)
  3700. {
  3701. int i, j, k, counter, active_cu_number = 0;
  3702. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  3703. unsigned disable_masks[4 * 2];
  3704. if (!adev || !cu_info)
  3705. return -EINVAL;
  3706. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  3707. mutex_lock(&adev->grbm_idx_mutex);
  3708. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3709. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3710. mask = 1;
  3711. ao_bitmap = 0;
  3712. counter = 0;
  3713. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  3714. if (i < 4 && j < 2)
  3715. gfx_v9_0_set_user_cu_inactive_bitmap(
  3716. adev, disable_masks[i * 2 + j]);
  3717. bitmap = gfx_v9_0_get_cu_active_bitmap(adev);
  3718. cu_info->bitmap[i][j] = bitmap;
  3719. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  3720. if (bitmap & mask) {
  3721. if (counter < adev->gfx.config.max_cu_per_sh)
  3722. ao_bitmap |= mask;
  3723. counter ++;
  3724. }
  3725. mask <<= 1;
  3726. }
  3727. active_cu_number += counter;
  3728. if (i < 2 && j < 2)
  3729. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  3730. cu_info->ao_cu_bitmap[i][j] = ao_bitmap;
  3731. }
  3732. }
  3733. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3734. mutex_unlock(&adev->grbm_idx_mutex);
  3735. cu_info->number = active_cu_number;
  3736. cu_info->ao_cu_mask = ao_cu_mask;
  3737. return 0;
  3738. }
  3739. const struct amdgpu_ip_block_version gfx_v9_0_ip_block =
  3740. {
  3741. .type = AMD_IP_BLOCK_TYPE_GFX,
  3742. .major = 9,
  3743. .minor = 0,
  3744. .rev = 0,
  3745. .funcs = &gfx_v9_0_ip_funcs,
  3746. };