gfx_v8_0.c 244 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "vi.h"
  28. #include "vi_structs.h"
  29. #include "vid.h"
  30. #include "amdgpu_ucode.h"
  31. #include "amdgpu_atombios.h"
  32. #include "atombios_i2c.h"
  33. #include "clearstate_vi.h"
  34. #include "gmc/gmc_8_2_d.h"
  35. #include "gmc/gmc_8_2_sh_mask.h"
  36. #include "oss/oss_3_0_d.h"
  37. #include "oss/oss_3_0_sh_mask.h"
  38. #include "bif/bif_5_0_d.h"
  39. #include "bif/bif_5_0_sh_mask.h"
  40. #include "gca/gfx_8_0_d.h"
  41. #include "gca/gfx_8_0_enum.h"
  42. #include "gca/gfx_8_0_sh_mask.h"
  43. #include "gca/gfx_8_0_enum.h"
  44. #include "dce/dce_10_0_d.h"
  45. #include "dce/dce_10_0_sh_mask.h"
  46. #include "smu/smu_7_1_3_d.h"
  47. #define GFX8_NUM_GFX_RINGS 1
  48. #define GFX8_MEC_HPD_SIZE 2048
  49. #define TOPAZ_GB_ADDR_CONFIG_GOLDEN 0x22010001
  50. #define CARRIZO_GB_ADDR_CONFIG_GOLDEN 0x22010001
  51. #define POLARIS11_GB_ADDR_CONFIG_GOLDEN 0x22011002
  52. #define TONGA_GB_ADDR_CONFIG_GOLDEN 0x22011003
  53. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  54. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  55. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  56. #define MICRO_TILE_MODE_NEW(x) ((x) << GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT)
  57. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  58. #define BANK_WIDTH(x) ((x) << GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT)
  59. #define BANK_HEIGHT(x) ((x) << GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT)
  60. #define MACRO_TILE_ASPECT(x) ((x) << GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT)
  61. #define NUM_BANKS(x) ((x) << GB_MACROTILE_MODE0__NUM_BANKS__SHIFT)
  62. #define RLC_CGTT_MGCG_OVERRIDE__CPF_MASK 0x00000001L
  63. #define RLC_CGTT_MGCG_OVERRIDE__RLC_MASK 0x00000002L
  64. #define RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK 0x00000004L
  65. #define RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK 0x00000008L
  66. #define RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK 0x00000010L
  67. #define RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK 0x00000020L
  68. /* BPM SERDES CMD */
  69. #define SET_BPM_SERDES_CMD 1
  70. #define CLE_BPM_SERDES_CMD 0
  71. /* BPM Register Address*/
  72. enum {
  73. BPM_REG_CGLS_EN = 0, /* Enable/Disable CGLS */
  74. BPM_REG_CGLS_ON, /* ON/OFF CGLS: shall be controlled by RLC FW */
  75. BPM_REG_CGCG_OVERRIDE, /* Set/Clear CGCG Override */
  76. BPM_REG_MGCG_OVERRIDE, /* Set/Clear MGCG Override */
  77. BPM_REG_FGCG_OVERRIDE, /* Set/Clear FGCG Override */
  78. BPM_REG_FGCG_MAX
  79. };
  80. #define RLC_FormatDirectRegListLength 14
  81. MODULE_FIRMWARE("amdgpu/carrizo_ce.bin");
  82. MODULE_FIRMWARE("amdgpu/carrizo_pfp.bin");
  83. MODULE_FIRMWARE("amdgpu/carrizo_me.bin");
  84. MODULE_FIRMWARE("amdgpu/carrizo_mec.bin");
  85. MODULE_FIRMWARE("amdgpu/carrizo_mec2.bin");
  86. MODULE_FIRMWARE("amdgpu/carrizo_rlc.bin");
  87. MODULE_FIRMWARE("amdgpu/stoney_ce.bin");
  88. MODULE_FIRMWARE("amdgpu/stoney_pfp.bin");
  89. MODULE_FIRMWARE("amdgpu/stoney_me.bin");
  90. MODULE_FIRMWARE("amdgpu/stoney_mec.bin");
  91. MODULE_FIRMWARE("amdgpu/stoney_rlc.bin");
  92. MODULE_FIRMWARE("amdgpu/tonga_ce.bin");
  93. MODULE_FIRMWARE("amdgpu/tonga_pfp.bin");
  94. MODULE_FIRMWARE("amdgpu/tonga_me.bin");
  95. MODULE_FIRMWARE("amdgpu/tonga_mec.bin");
  96. MODULE_FIRMWARE("amdgpu/tonga_mec2.bin");
  97. MODULE_FIRMWARE("amdgpu/tonga_rlc.bin");
  98. MODULE_FIRMWARE("amdgpu/topaz_ce.bin");
  99. MODULE_FIRMWARE("amdgpu/topaz_pfp.bin");
  100. MODULE_FIRMWARE("amdgpu/topaz_me.bin");
  101. MODULE_FIRMWARE("amdgpu/topaz_mec.bin");
  102. MODULE_FIRMWARE("amdgpu/topaz_rlc.bin");
  103. MODULE_FIRMWARE("amdgpu/fiji_ce.bin");
  104. MODULE_FIRMWARE("amdgpu/fiji_pfp.bin");
  105. MODULE_FIRMWARE("amdgpu/fiji_me.bin");
  106. MODULE_FIRMWARE("amdgpu/fiji_mec.bin");
  107. MODULE_FIRMWARE("amdgpu/fiji_mec2.bin");
  108. MODULE_FIRMWARE("amdgpu/fiji_rlc.bin");
  109. MODULE_FIRMWARE("amdgpu/polaris11_ce.bin");
  110. MODULE_FIRMWARE("amdgpu/polaris11_pfp.bin");
  111. MODULE_FIRMWARE("amdgpu/polaris11_me.bin");
  112. MODULE_FIRMWARE("amdgpu/polaris11_mec.bin");
  113. MODULE_FIRMWARE("amdgpu/polaris11_mec2.bin");
  114. MODULE_FIRMWARE("amdgpu/polaris11_rlc.bin");
  115. MODULE_FIRMWARE("amdgpu/polaris10_ce.bin");
  116. MODULE_FIRMWARE("amdgpu/polaris10_pfp.bin");
  117. MODULE_FIRMWARE("amdgpu/polaris10_me.bin");
  118. MODULE_FIRMWARE("amdgpu/polaris10_mec.bin");
  119. MODULE_FIRMWARE("amdgpu/polaris10_mec2.bin");
  120. MODULE_FIRMWARE("amdgpu/polaris10_rlc.bin");
  121. MODULE_FIRMWARE("amdgpu/polaris12_ce.bin");
  122. MODULE_FIRMWARE("amdgpu/polaris12_pfp.bin");
  123. MODULE_FIRMWARE("amdgpu/polaris12_me.bin");
  124. MODULE_FIRMWARE("amdgpu/polaris12_mec.bin");
  125. MODULE_FIRMWARE("amdgpu/polaris12_mec2.bin");
  126. MODULE_FIRMWARE("amdgpu/polaris12_rlc.bin");
  127. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  128. {
  129. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  130. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  131. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  132. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  133. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  134. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  135. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  136. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  137. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  138. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  139. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  140. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  141. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  142. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  143. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  144. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  145. };
  146. static const u32 golden_settings_tonga_a11[] =
  147. {
  148. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  149. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  150. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  151. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  152. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  153. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
  154. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  155. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  156. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  157. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  158. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  159. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  160. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
  161. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  162. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  163. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  164. };
  165. static const u32 tonga_golden_common_all[] =
  166. {
  167. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  168. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  169. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  170. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  171. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  172. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  173. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  174. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  175. };
  176. static const u32 tonga_mgcg_cgcg_init[] =
  177. {
  178. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  179. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  180. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  181. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  182. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  183. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  184. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  185. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  186. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  187. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  188. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  189. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  190. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  191. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  192. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  193. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  194. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  195. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  196. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  197. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  198. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  199. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  200. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  201. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  202. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  203. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  204. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  205. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  206. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  207. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  208. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  209. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  210. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  211. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  212. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  213. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  214. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  215. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  216. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  217. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  218. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  219. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  220. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  221. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  222. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  223. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  224. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  225. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  226. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  227. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  228. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  229. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  230. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  231. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  232. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  233. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  234. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  235. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  236. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  237. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  238. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  239. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  240. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  241. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  242. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  243. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  244. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  245. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  246. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  247. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  248. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  249. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  250. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  251. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  252. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  253. };
  254. static const u32 golden_settings_polaris11_a11[] =
  255. {
  256. mmCB_HW_CONTROL, 0x0000f3cf, 0x00007208,
  257. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  258. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  259. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  260. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  261. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  262. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  263. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  264. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  265. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  266. mmSQ_CONFIG, 0x07f80000, 0x01180000,
  267. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  268. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  269. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f3,
  270. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  271. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00003210,
  272. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  273. };
  274. static const u32 polaris11_golden_common_all[] =
  275. {
  276. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  277. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011002,
  278. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  279. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  280. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  281. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  282. };
  283. static const u32 golden_settings_polaris10_a11[] =
  284. {
  285. mmATC_MISC_CG, 0x000c0fc0, 0x000c0200,
  286. mmCB_HW_CONTROL, 0x0001f3cf, 0x00007208,
  287. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  288. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  289. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  290. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  291. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  292. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  293. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x0000002a,
  294. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  295. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  296. mmSQ_CONFIG, 0x07f80000, 0x07180000,
  297. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  298. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  299. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f7,
  300. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  301. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  302. };
  303. static const u32 polaris10_golden_common_all[] =
  304. {
  305. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  306. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  307. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  308. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  309. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  310. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  311. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  312. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  313. };
  314. static const u32 fiji_golden_common_all[] =
  315. {
  316. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  317. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x3a00161a,
  318. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002e,
  319. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  320. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  321. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  322. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  323. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  324. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  325. mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x00000009,
  326. };
  327. static const u32 golden_settings_fiji_a10[] =
  328. {
  329. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  330. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  331. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  332. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  333. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  334. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  335. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  336. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  337. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  338. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000ff,
  339. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  340. };
  341. static const u32 fiji_mgcg_cgcg_init[] =
  342. {
  343. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  344. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  345. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  346. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  347. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  348. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  349. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  350. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  351. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  352. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  353. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  354. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  355. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  356. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  357. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  358. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  359. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  360. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  361. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  362. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  363. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  364. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  365. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  366. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  367. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  368. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  369. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  370. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  371. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  372. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  373. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  374. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  375. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  376. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  377. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  378. };
  379. static const u32 golden_settings_iceland_a11[] =
  380. {
  381. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  382. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  383. mmDB_DEBUG3, 0xc0000000, 0xc0000000,
  384. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  385. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  386. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  387. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x00000002,
  388. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  389. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  390. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  391. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  392. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  393. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  394. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  395. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  396. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00000010,
  397. };
  398. static const u32 iceland_golden_common_all[] =
  399. {
  400. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  401. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  402. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  403. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  404. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  405. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  406. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  407. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  408. };
  409. static const u32 iceland_mgcg_cgcg_init[] =
  410. {
  411. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  412. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  413. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  414. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  415. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0xc0000100,
  416. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0xc0000100,
  417. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0xc0000100,
  418. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  419. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  420. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  421. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  422. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  423. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  424. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  425. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  426. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  427. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  428. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  429. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  430. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  431. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  432. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  433. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0xff000100,
  434. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  435. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  436. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  437. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  438. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  439. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  440. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  441. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  442. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  443. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  444. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  445. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  446. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  447. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  448. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  449. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  450. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  451. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  452. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  453. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  454. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  455. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  456. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  457. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  458. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  459. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  460. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  461. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  462. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  463. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  464. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  465. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  466. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  467. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  468. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  469. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  470. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  471. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  472. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  473. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  474. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  475. };
  476. static const u32 cz_golden_settings_a11[] =
  477. {
  478. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  479. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  480. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  481. mmPA_SC_ENHANCE, 0xffffffff, 0x00000001,
  482. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  483. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  484. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  485. mmTA_CNTL_AUX, 0x000f000f, 0x00010000,
  486. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  487. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  488. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f3,
  489. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001302
  490. };
  491. static const u32 cz_golden_common_all[] =
  492. {
  493. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  494. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  495. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  496. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  497. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  498. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  499. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  500. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  501. };
  502. static const u32 cz_mgcg_cgcg_init[] =
  503. {
  504. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  505. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  506. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  507. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  508. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  509. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  510. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x00000100,
  511. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  512. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  513. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  514. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  515. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  516. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  517. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  518. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  519. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  520. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  521. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  522. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  523. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  524. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  525. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  526. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  527. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  528. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  529. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  530. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  531. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  532. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  533. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  534. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  535. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  536. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  537. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  538. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  539. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  540. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  541. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  542. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  543. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  544. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  545. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  546. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  547. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  548. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  549. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  550. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  551. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  552. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  553. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  554. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  555. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  556. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  557. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  558. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  559. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  560. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  561. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  562. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  563. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  564. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  565. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  566. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  567. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  568. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  569. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  570. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  571. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  572. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  573. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  574. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  575. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  576. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  577. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  578. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  579. };
  580. static const u32 stoney_golden_settings_a11[] =
  581. {
  582. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  583. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  584. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  585. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  586. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  587. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  588. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  589. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  590. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f1,
  591. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x10101010,
  592. };
  593. static const u32 stoney_golden_common_all[] =
  594. {
  595. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  596. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000000,
  597. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  598. mmGB_ADDR_CONFIG, 0xffffffff, 0x12010001,
  599. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  600. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  601. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  602. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  603. };
  604. static const u32 stoney_mgcg_cgcg_init[] =
  605. {
  606. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  607. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  608. mmCP_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  609. mmRLC_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  610. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96940200,
  611. };
  612. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev);
  613. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  614. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev);
  615. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev);
  616. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev);
  617. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev);
  618. static void gfx_v8_0_ring_emit_ce_meta(struct amdgpu_ring *ring);
  619. static void gfx_v8_0_ring_emit_de_meta(struct amdgpu_ring *ring);
  620. static int gfx_v8_0_compute_mqd_sw_init(struct amdgpu_device *adev);
  621. static void gfx_v8_0_compute_mqd_sw_fini(struct amdgpu_device *adev);
  622. static void gfx_v8_0_init_golden_registers(struct amdgpu_device *adev)
  623. {
  624. switch (adev->asic_type) {
  625. case CHIP_TOPAZ:
  626. amdgpu_program_register_sequence(adev,
  627. iceland_mgcg_cgcg_init,
  628. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  629. amdgpu_program_register_sequence(adev,
  630. golden_settings_iceland_a11,
  631. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  632. amdgpu_program_register_sequence(adev,
  633. iceland_golden_common_all,
  634. (const u32)ARRAY_SIZE(iceland_golden_common_all));
  635. break;
  636. case CHIP_FIJI:
  637. amdgpu_program_register_sequence(adev,
  638. fiji_mgcg_cgcg_init,
  639. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  640. amdgpu_program_register_sequence(adev,
  641. golden_settings_fiji_a10,
  642. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  643. amdgpu_program_register_sequence(adev,
  644. fiji_golden_common_all,
  645. (const u32)ARRAY_SIZE(fiji_golden_common_all));
  646. break;
  647. case CHIP_TONGA:
  648. amdgpu_program_register_sequence(adev,
  649. tonga_mgcg_cgcg_init,
  650. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  651. amdgpu_program_register_sequence(adev,
  652. golden_settings_tonga_a11,
  653. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  654. amdgpu_program_register_sequence(adev,
  655. tonga_golden_common_all,
  656. (const u32)ARRAY_SIZE(tonga_golden_common_all));
  657. break;
  658. case CHIP_POLARIS11:
  659. case CHIP_POLARIS12:
  660. amdgpu_program_register_sequence(adev,
  661. golden_settings_polaris11_a11,
  662. (const u32)ARRAY_SIZE(golden_settings_polaris11_a11));
  663. amdgpu_program_register_sequence(adev,
  664. polaris11_golden_common_all,
  665. (const u32)ARRAY_SIZE(polaris11_golden_common_all));
  666. break;
  667. case CHIP_POLARIS10:
  668. amdgpu_program_register_sequence(adev,
  669. golden_settings_polaris10_a11,
  670. (const u32)ARRAY_SIZE(golden_settings_polaris10_a11));
  671. amdgpu_program_register_sequence(adev,
  672. polaris10_golden_common_all,
  673. (const u32)ARRAY_SIZE(polaris10_golden_common_all));
  674. WREG32_SMC(ixCG_ACLK_CNTL, 0x0000001C);
  675. if (adev->pdev->revision == 0xc7 &&
  676. ((adev->pdev->subsystem_device == 0xb37 && adev->pdev->subsystem_vendor == 0x1002) ||
  677. (adev->pdev->subsystem_device == 0x4a8 && adev->pdev->subsystem_vendor == 0x1043) ||
  678. (adev->pdev->subsystem_device == 0x9480 && adev->pdev->subsystem_vendor == 0x1682))) {
  679. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1E, 0xDD);
  680. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1F, 0xD0);
  681. }
  682. break;
  683. case CHIP_CARRIZO:
  684. amdgpu_program_register_sequence(adev,
  685. cz_mgcg_cgcg_init,
  686. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  687. amdgpu_program_register_sequence(adev,
  688. cz_golden_settings_a11,
  689. (const u32)ARRAY_SIZE(cz_golden_settings_a11));
  690. amdgpu_program_register_sequence(adev,
  691. cz_golden_common_all,
  692. (const u32)ARRAY_SIZE(cz_golden_common_all));
  693. break;
  694. case CHIP_STONEY:
  695. amdgpu_program_register_sequence(adev,
  696. stoney_mgcg_cgcg_init,
  697. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  698. amdgpu_program_register_sequence(adev,
  699. stoney_golden_settings_a11,
  700. (const u32)ARRAY_SIZE(stoney_golden_settings_a11));
  701. amdgpu_program_register_sequence(adev,
  702. stoney_golden_common_all,
  703. (const u32)ARRAY_SIZE(stoney_golden_common_all));
  704. break;
  705. default:
  706. break;
  707. }
  708. }
  709. static void gfx_v8_0_scratch_init(struct amdgpu_device *adev)
  710. {
  711. adev->gfx.scratch.num_reg = 7;
  712. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  713. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  714. }
  715. static int gfx_v8_0_ring_test_ring(struct amdgpu_ring *ring)
  716. {
  717. struct amdgpu_device *adev = ring->adev;
  718. uint32_t scratch;
  719. uint32_t tmp = 0;
  720. unsigned i;
  721. int r;
  722. r = amdgpu_gfx_scratch_get(adev, &scratch);
  723. if (r) {
  724. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  725. return r;
  726. }
  727. WREG32(scratch, 0xCAFEDEAD);
  728. r = amdgpu_ring_alloc(ring, 3);
  729. if (r) {
  730. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  731. ring->idx, r);
  732. amdgpu_gfx_scratch_free(adev, scratch);
  733. return r;
  734. }
  735. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  736. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  737. amdgpu_ring_write(ring, 0xDEADBEEF);
  738. amdgpu_ring_commit(ring);
  739. for (i = 0; i < adev->usec_timeout; i++) {
  740. tmp = RREG32(scratch);
  741. if (tmp == 0xDEADBEEF)
  742. break;
  743. DRM_UDELAY(1);
  744. }
  745. if (i < adev->usec_timeout) {
  746. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  747. ring->idx, i);
  748. } else {
  749. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  750. ring->idx, scratch, tmp);
  751. r = -EINVAL;
  752. }
  753. amdgpu_gfx_scratch_free(adev, scratch);
  754. return r;
  755. }
  756. static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  757. {
  758. struct amdgpu_device *adev = ring->adev;
  759. struct amdgpu_ib ib;
  760. struct dma_fence *f = NULL;
  761. uint32_t scratch;
  762. uint32_t tmp = 0;
  763. long r;
  764. r = amdgpu_gfx_scratch_get(adev, &scratch);
  765. if (r) {
  766. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  767. return r;
  768. }
  769. WREG32(scratch, 0xCAFEDEAD);
  770. memset(&ib, 0, sizeof(ib));
  771. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  772. if (r) {
  773. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  774. goto err1;
  775. }
  776. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  777. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  778. ib.ptr[2] = 0xDEADBEEF;
  779. ib.length_dw = 3;
  780. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  781. if (r)
  782. goto err2;
  783. r = dma_fence_wait_timeout(f, false, timeout);
  784. if (r == 0) {
  785. DRM_ERROR("amdgpu: IB test timed out.\n");
  786. r = -ETIMEDOUT;
  787. goto err2;
  788. } else if (r < 0) {
  789. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  790. goto err2;
  791. }
  792. tmp = RREG32(scratch);
  793. if (tmp == 0xDEADBEEF) {
  794. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  795. r = 0;
  796. } else {
  797. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  798. scratch, tmp);
  799. r = -EINVAL;
  800. }
  801. err2:
  802. amdgpu_ib_free(adev, &ib, NULL);
  803. dma_fence_put(f);
  804. err1:
  805. amdgpu_gfx_scratch_free(adev, scratch);
  806. return r;
  807. }
  808. static void gfx_v8_0_free_microcode(struct amdgpu_device *adev) {
  809. release_firmware(adev->gfx.pfp_fw);
  810. adev->gfx.pfp_fw = NULL;
  811. release_firmware(adev->gfx.me_fw);
  812. adev->gfx.me_fw = NULL;
  813. release_firmware(adev->gfx.ce_fw);
  814. adev->gfx.ce_fw = NULL;
  815. release_firmware(adev->gfx.rlc_fw);
  816. adev->gfx.rlc_fw = NULL;
  817. release_firmware(adev->gfx.mec_fw);
  818. adev->gfx.mec_fw = NULL;
  819. if ((adev->asic_type != CHIP_STONEY) &&
  820. (adev->asic_type != CHIP_TOPAZ))
  821. release_firmware(adev->gfx.mec2_fw);
  822. adev->gfx.mec2_fw = NULL;
  823. kfree(adev->gfx.rlc.register_list_format);
  824. }
  825. static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)
  826. {
  827. const char *chip_name;
  828. char fw_name[30];
  829. int err;
  830. struct amdgpu_firmware_info *info = NULL;
  831. const struct common_firmware_header *header = NULL;
  832. const struct gfx_firmware_header_v1_0 *cp_hdr;
  833. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  834. unsigned int *tmp = NULL, i;
  835. DRM_DEBUG("\n");
  836. switch (adev->asic_type) {
  837. case CHIP_TOPAZ:
  838. chip_name = "topaz";
  839. break;
  840. case CHIP_TONGA:
  841. chip_name = "tonga";
  842. break;
  843. case CHIP_CARRIZO:
  844. chip_name = "carrizo";
  845. break;
  846. case CHIP_FIJI:
  847. chip_name = "fiji";
  848. break;
  849. case CHIP_POLARIS11:
  850. chip_name = "polaris11";
  851. break;
  852. case CHIP_POLARIS10:
  853. chip_name = "polaris10";
  854. break;
  855. case CHIP_POLARIS12:
  856. chip_name = "polaris12";
  857. break;
  858. case CHIP_STONEY:
  859. chip_name = "stoney";
  860. break;
  861. default:
  862. BUG();
  863. }
  864. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  865. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  866. if (err)
  867. goto out;
  868. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  869. if (err)
  870. goto out;
  871. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  872. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  873. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  874. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  875. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  876. if (err)
  877. goto out;
  878. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  879. if (err)
  880. goto out;
  881. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  882. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  883. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  884. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  885. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  886. if (err)
  887. goto out;
  888. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  889. if (err)
  890. goto out;
  891. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  892. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  893. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  894. /*
  895. * Support for MCBP/Virtualization in combination with chained IBs is
  896. * formal released on feature version #46
  897. */
  898. if (adev->gfx.ce_feature_version >= 46 &&
  899. adev->gfx.pfp_feature_version >= 46) {
  900. adev->virt.chained_ib_support = true;
  901. DRM_INFO("Chained IB support enabled!\n");
  902. } else
  903. adev->virt.chained_ib_support = false;
  904. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  905. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  906. if (err)
  907. goto out;
  908. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  909. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  910. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  911. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  912. adev->gfx.rlc.save_and_restore_offset =
  913. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  914. adev->gfx.rlc.clear_state_descriptor_offset =
  915. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  916. adev->gfx.rlc.avail_scratch_ram_locations =
  917. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  918. adev->gfx.rlc.reg_restore_list_size =
  919. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  920. adev->gfx.rlc.reg_list_format_start =
  921. le32_to_cpu(rlc_hdr->reg_list_format_start);
  922. adev->gfx.rlc.reg_list_format_separate_start =
  923. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  924. adev->gfx.rlc.starting_offsets_start =
  925. le32_to_cpu(rlc_hdr->starting_offsets_start);
  926. adev->gfx.rlc.reg_list_format_size_bytes =
  927. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  928. adev->gfx.rlc.reg_list_size_bytes =
  929. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  930. adev->gfx.rlc.register_list_format =
  931. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  932. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  933. if (!adev->gfx.rlc.register_list_format) {
  934. err = -ENOMEM;
  935. goto out;
  936. }
  937. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  938. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  939. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  940. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  941. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  942. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  943. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  944. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  945. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  946. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  947. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  948. if (err)
  949. goto out;
  950. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  951. if (err)
  952. goto out;
  953. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  954. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  955. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  956. if ((adev->asic_type != CHIP_STONEY) &&
  957. (adev->asic_type != CHIP_TOPAZ)) {
  958. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  959. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  960. if (!err) {
  961. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  962. if (err)
  963. goto out;
  964. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  965. adev->gfx.mec2_fw->data;
  966. adev->gfx.mec2_fw_version =
  967. le32_to_cpu(cp_hdr->header.ucode_version);
  968. adev->gfx.mec2_feature_version =
  969. le32_to_cpu(cp_hdr->ucode_feature_version);
  970. } else {
  971. err = 0;
  972. adev->gfx.mec2_fw = NULL;
  973. }
  974. }
  975. if (adev->firmware.load_type == AMDGPU_FW_LOAD_SMU) {
  976. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  977. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  978. info->fw = adev->gfx.pfp_fw;
  979. header = (const struct common_firmware_header *)info->fw->data;
  980. adev->firmware.fw_size +=
  981. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  982. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  983. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  984. info->fw = adev->gfx.me_fw;
  985. header = (const struct common_firmware_header *)info->fw->data;
  986. adev->firmware.fw_size +=
  987. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  988. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  989. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  990. info->fw = adev->gfx.ce_fw;
  991. header = (const struct common_firmware_header *)info->fw->data;
  992. adev->firmware.fw_size +=
  993. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  994. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  995. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  996. info->fw = adev->gfx.rlc_fw;
  997. header = (const struct common_firmware_header *)info->fw->data;
  998. adev->firmware.fw_size +=
  999. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1000. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  1001. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  1002. info->fw = adev->gfx.mec_fw;
  1003. header = (const struct common_firmware_header *)info->fw->data;
  1004. adev->firmware.fw_size +=
  1005. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1006. /* we need account JT in */
  1007. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1008. adev->firmware.fw_size +=
  1009. ALIGN(le32_to_cpu(cp_hdr->jt_size) << 2, PAGE_SIZE);
  1010. if (amdgpu_sriov_vf(adev)) {
  1011. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_STORAGE];
  1012. info->ucode_id = AMDGPU_UCODE_ID_STORAGE;
  1013. info->fw = adev->gfx.mec_fw;
  1014. adev->firmware.fw_size +=
  1015. ALIGN(le32_to_cpu(64 * PAGE_SIZE), PAGE_SIZE);
  1016. }
  1017. if (adev->gfx.mec2_fw) {
  1018. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  1019. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  1020. info->fw = adev->gfx.mec2_fw;
  1021. header = (const struct common_firmware_header *)info->fw->data;
  1022. adev->firmware.fw_size +=
  1023. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1024. }
  1025. }
  1026. out:
  1027. if (err) {
  1028. dev_err(adev->dev,
  1029. "gfx8: Failed to load firmware \"%s\"\n",
  1030. fw_name);
  1031. release_firmware(adev->gfx.pfp_fw);
  1032. adev->gfx.pfp_fw = NULL;
  1033. release_firmware(adev->gfx.me_fw);
  1034. adev->gfx.me_fw = NULL;
  1035. release_firmware(adev->gfx.ce_fw);
  1036. adev->gfx.ce_fw = NULL;
  1037. release_firmware(adev->gfx.rlc_fw);
  1038. adev->gfx.rlc_fw = NULL;
  1039. release_firmware(adev->gfx.mec_fw);
  1040. adev->gfx.mec_fw = NULL;
  1041. release_firmware(adev->gfx.mec2_fw);
  1042. adev->gfx.mec2_fw = NULL;
  1043. }
  1044. return err;
  1045. }
  1046. static void gfx_v8_0_get_csb_buffer(struct amdgpu_device *adev,
  1047. volatile u32 *buffer)
  1048. {
  1049. u32 count = 0, i;
  1050. const struct cs_section_def *sect = NULL;
  1051. const struct cs_extent_def *ext = NULL;
  1052. if (adev->gfx.rlc.cs_data == NULL)
  1053. return;
  1054. if (buffer == NULL)
  1055. return;
  1056. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1057. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1058. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1059. buffer[count++] = cpu_to_le32(0x80000000);
  1060. buffer[count++] = cpu_to_le32(0x80000000);
  1061. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  1062. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1063. if (sect->id == SECT_CONTEXT) {
  1064. buffer[count++] =
  1065. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  1066. buffer[count++] = cpu_to_le32(ext->reg_index -
  1067. PACKET3_SET_CONTEXT_REG_START);
  1068. for (i = 0; i < ext->reg_count; i++)
  1069. buffer[count++] = cpu_to_le32(ext->extent[i]);
  1070. } else {
  1071. return;
  1072. }
  1073. }
  1074. }
  1075. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1076. buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG -
  1077. PACKET3_SET_CONTEXT_REG_START);
  1078. buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config);
  1079. buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config_1);
  1080. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1081. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  1082. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  1083. buffer[count++] = cpu_to_le32(0);
  1084. }
  1085. static void cz_init_cp_jump_table(struct amdgpu_device *adev)
  1086. {
  1087. const __le32 *fw_data;
  1088. volatile u32 *dst_ptr;
  1089. int me, i, max_me = 4;
  1090. u32 bo_offset = 0;
  1091. u32 table_offset, table_size;
  1092. if (adev->asic_type == CHIP_CARRIZO)
  1093. max_me = 5;
  1094. /* write the cp table buffer */
  1095. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  1096. for (me = 0; me < max_me; me++) {
  1097. if (me == 0) {
  1098. const struct gfx_firmware_header_v1_0 *hdr =
  1099. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  1100. fw_data = (const __le32 *)
  1101. (adev->gfx.ce_fw->data +
  1102. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1103. table_offset = le32_to_cpu(hdr->jt_offset);
  1104. table_size = le32_to_cpu(hdr->jt_size);
  1105. } else if (me == 1) {
  1106. const struct gfx_firmware_header_v1_0 *hdr =
  1107. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  1108. fw_data = (const __le32 *)
  1109. (adev->gfx.pfp_fw->data +
  1110. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1111. table_offset = le32_to_cpu(hdr->jt_offset);
  1112. table_size = le32_to_cpu(hdr->jt_size);
  1113. } else if (me == 2) {
  1114. const struct gfx_firmware_header_v1_0 *hdr =
  1115. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  1116. fw_data = (const __le32 *)
  1117. (adev->gfx.me_fw->data +
  1118. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1119. table_offset = le32_to_cpu(hdr->jt_offset);
  1120. table_size = le32_to_cpu(hdr->jt_size);
  1121. } else if (me == 3) {
  1122. const struct gfx_firmware_header_v1_0 *hdr =
  1123. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1124. fw_data = (const __le32 *)
  1125. (adev->gfx.mec_fw->data +
  1126. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1127. table_offset = le32_to_cpu(hdr->jt_offset);
  1128. table_size = le32_to_cpu(hdr->jt_size);
  1129. } else if (me == 4) {
  1130. const struct gfx_firmware_header_v1_0 *hdr =
  1131. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  1132. fw_data = (const __le32 *)
  1133. (adev->gfx.mec2_fw->data +
  1134. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1135. table_offset = le32_to_cpu(hdr->jt_offset);
  1136. table_size = le32_to_cpu(hdr->jt_size);
  1137. }
  1138. for (i = 0; i < table_size; i ++) {
  1139. dst_ptr[bo_offset + i] =
  1140. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  1141. }
  1142. bo_offset += table_size;
  1143. }
  1144. }
  1145. static void gfx_v8_0_rlc_fini(struct amdgpu_device *adev)
  1146. {
  1147. int r;
  1148. /* clear state block */
  1149. if (adev->gfx.rlc.clear_state_obj) {
  1150. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, true);
  1151. if (unlikely(r != 0))
  1152. dev_warn(adev->dev, "(%d) reserve RLC cbs bo failed\n", r);
  1153. amdgpu_bo_unpin(adev->gfx.rlc.clear_state_obj);
  1154. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1155. amdgpu_bo_unref(&adev->gfx.rlc.clear_state_obj);
  1156. adev->gfx.rlc.clear_state_obj = NULL;
  1157. }
  1158. /* jump table block */
  1159. if (adev->gfx.rlc.cp_table_obj) {
  1160. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, true);
  1161. if (unlikely(r != 0))
  1162. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  1163. amdgpu_bo_unpin(adev->gfx.rlc.cp_table_obj);
  1164. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1165. amdgpu_bo_unref(&adev->gfx.rlc.cp_table_obj);
  1166. adev->gfx.rlc.cp_table_obj = NULL;
  1167. }
  1168. }
  1169. static int gfx_v8_0_rlc_init(struct amdgpu_device *adev)
  1170. {
  1171. volatile u32 *dst_ptr;
  1172. u32 dws;
  1173. const struct cs_section_def *cs_data;
  1174. int r;
  1175. adev->gfx.rlc.cs_data = vi_cs_data;
  1176. cs_data = adev->gfx.rlc.cs_data;
  1177. if (cs_data) {
  1178. /* clear state block */
  1179. adev->gfx.rlc.clear_state_size = dws = gfx_v8_0_get_csb_size(adev);
  1180. if (adev->gfx.rlc.clear_state_obj == NULL) {
  1181. r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
  1182. AMDGPU_GEM_DOMAIN_VRAM,
  1183. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  1184. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  1185. NULL, NULL,
  1186. &adev->gfx.rlc.clear_state_obj);
  1187. if (r) {
  1188. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  1189. gfx_v8_0_rlc_fini(adev);
  1190. return r;
  1191. }
  1192. }
  1193. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1194. if (unlikely(r != 0)) {
  1195. gfx_v8_0_rlc_fini(adev);
  1196. return r;
  1197. }
  1198. r = amdgpu_bo_pin(adev->gfx.rlc.clear_state_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1199. &adev->gfx.rlc.clear_state_gpu_addr);
  1200. if (r) {
  1201. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1202. dev_warn(adev->dev, "(%d) pin RLC cbs bo failed\n", r);
  1203. gfx_v8_0_rlc_fini(adev);
  1204. return r;
  1205. }
  1206. r = amdgpu_bo_kmap(adev->gfx.rlc.clear_state_obj, (void **)&adev->gfx.rlc.cs_ptr);
  1207. if (r) {
  1208. dev_warn(adev->dev, "(%d) map RLC cbs bo failed\n", r);
  1209. gfx_v8_0_rlc_fini(adev);
  1210. return r;
  1211. }
  1212. /* set up the cs buffer */
  1213. dst_ptr = adev->gfx.rlc.cs_ptr;
  1214. gfx_v8_0_get_csb_buffer(adev, dst_ptr);
  1215. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  1216. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1217. }
  1218. if ((adev->asic_type == CHIP_CARRIZO) ||
  1219. (adev->asic_type == CHIP_STONEY)) {
  1220. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  1221. if (adev->gfx.rlc.cp_table_obj == NULL) {
  1222. r = amdgpu_bo_create(adev, adev->gfx.rlc.cp_table_size, PAGE_SIZE, true,
  1223. AMDGPU_GEM_DOMAIN_VRAM,
  1224. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  1225. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  1226. NULL, NULL,
  1227. &adev->gfx.rlc.cp_table_obj);
  1228. if (r) {
  1229. dev_warn(adev->dev, "(%d) create RLC cp table bo failed\n", r);
  1230. return r;
  1231. }
  1232. }
  1233. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  1234. if (unlikely(r != 0)) {
  1235. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  1236. return r;
  1237. }
  1238. r = amdgpu_bo_pin(adev->gfx.rlc.cp_table_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1239. &adev->gfx.rlc.cp_table_gpu_addr);
  1240. if (r) {
  1241. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1242. dev_warn(adev->dev, "(%d) pin RLC cp table bo failed\n", r);
  1243. return r;
  1244. }
  1245. r = amdgpu_bo_kmap(adev->gfx.rlc.cp_table_obj, (void **)&adev->gfx.rlc.cp_table_ptr);
  1246. if (r) {
  1247. dev_warn(adev->dev, "(%d) map RLC cp table bo failed\n", r);
  1248. return r;
  1249. }
  1250. cz_init_cp_jump_table(adev);
  1251. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  1252. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1253. }
  1254. return 0;
  1255. }
  1256. static void gfx_v8_0_mec_fini(struct amdgpu_device *adev)
  1257. {
  1258. int r;
  1259. if (adev->gfx.mec.hpd_eop_obj) {
  1260. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, true);
  1261. if (unlikely(r != 0))
  1262. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  1263. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  1264. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1265. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  1266. adev->gfx.mec.hpd_eop_obj = NULL;
  1267. }
  1268. }
  1269. static int gfx_v8_0_kiq_acquire(struct amdgpu_device *adev,
  1270. struct amdgpu_ring *ring)
  1271. {
  1272. int queue_bit;
  1273. int mec, pipe, queue;
  1274. queue_bit = adev->gfx.mec.num_mec
  1275. * adev->gfx.mec.num_pipe_per_mec
  1276. * adev->gfx.mec.num_queue_per_pipe;
  1277. while (queue_bit-- >= 0) {
  1278. if (test_bit(queue_bit, adev->gfx.mec.queue_bitmap))
  1279. continue;
  1280. amdgpu_bit_to_queue(adev, queue_bit, &mec, &pipe, &queue);
  1281. /* Using pipes 2/3 from MEC 2 seems cause problems */
  1282. if (mec == 1 && pipe > 1)
  1283. continue;
  1284. ring->me = mec + 1;
  1285. ring->pipe = pipe;
  1286. ring->queue = queue;
  1287. return 0;
  1288. }
  1289. dev_err(adev->dev, "Failed to find a queue for KIQ\n");
  1290. return -EINVAL;
  1291. }
  1292. static int gfx_v8_0_kiq_init_ring(struct amdgpu_device *adev,
  1293. struct amdgpu_ring *ring,
  1294. struct amdgpu_irq_src *irq)
  1295. {
  1296. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  1297. int r = 0;
  1298. mutex_init(&kiq->ring_mutex);
  1299. r = amdgpu_wb_get(adev, &adev->virt.reg_val_offs);
  1300. if (r)
  1301. return r;
  1302. ring->adev = NULL;
  1303. ring->ring_obj = NULL;
  1304. ring->use_doorbell = true;
  1305. ring->doorbell_index = AMDGPU_DOORBELL_KIQ;
  1306. r = gfx_v8_0_kiq_acquire(adev, ring);
  1307. if (r)
  1308. return r;
  1309. ring->eop_gpu_addr = kiq->eop_gpu_addr;
  1310. sprintf(ring->name, "kiq %d.%d.%d", ring->me, ring->pipe, ring->queue);
  1311. r = amdgpu_ring_init(adev, ring, 1024,
  1312. irq, AMDGPU_CP_KIQ_IRQ_DRIVER0);
  1313. if (r)
  1314. dev_warn(adev->dev, "(%d) failed to init kiq ring\n", r);
  1315. return r;
  1316. }
  1317. static void gfx_v8_0_kiq_free_ring(struct amdgpu_ring *ring,
  1318. struct amdgpu_irq_src *irq)
  1319. {
  1320. amdgpu_wb_free(ring->adev, ring->adev->virt.reg_val_offs);
  1321. amdgpu_ring_fini(ring);
  1322. }
  1323. static void gfx_v8_0_compute_queue_acquire(struct amdgpu_device *adev)
  1324. {
  1325. int i, queue, pipe, mec;
  1326. /* policy for amdgpu compute queue ownership */
  1327. for (i = 0; i < AMDGPU_MAX_COMPUTE_QUEUES; ++i) {
  1328. queue = i % adev->gfx.mec.num_queue_per_pipe;
  1329. pipe = (i / adev->gfx.mec.num_queue_per_pipe)
  1330. % adev->gfx.mec.num_pipe_per_mec;
  1331. mec = (i / adev->gfx.mec.num_queue_per_pipe)
  1332. / adev->gfx.mec.num_pipe_per_mec;
  1333. /* we've run out of HW */
  1334. if (mec >= adev->gfx.mec.num_mec)
  1335. break;
  1336. if (adev->gfx.mec.num_mec > 1) {
  1337. /* policy: amdgpu owns the first two queues of the first MEC */
  1338. if (mec == 0 && queue < 2)
  1339. set_bit(i, adev->gfx.mec.queue_bitmap);
  1340. } else {
  1341. /* policy: amdgpu owns all queues in the first pipe */
  1342. if (mec == 0 && pipe == 0)
  1343. set_bit(i, adev->gfx.mec.queue_bitmap);
  1344. }
  1345. }
  1346. /* update the number of active compute rings */
  1347. adev->gfx.num_compute_rings =
  1348. bitmap_weight(adev->gfx.mec.queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  1349. /* If you hit this case and edited the policy, you probably just
  1350. * need to increase AMDGPU_MAX_COMPUTE_RINGS */
  1351. if (WARN_ON(adev->gfx.num_compute_rings > AMDGPU_MAX_COMPUTE_RINGS))
  1352. adev->gfx.num_compute_rings = AMDGPU_MAX_COMPUTE_RINGS;
  1353. }
  1354. static int gfx_v8_0_mec_init(struct amdgpu_device *adev)
  1355. {
  1356. int r;
  1357. u32 *hpd;
  1358. size_t mec_hpd_size;
  1359. bitmap_zero(adev->gfx.mec.queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  1360. switch (adev->asic_type) {
  1361. case CHIP_FIJI:
  1362. case CHIP_TONGA:
  1363. case CHIP_POLARIS11:
  1364. case CHIP_POLARIS12:
  1365. case CHIP_POLARIS10:
  1366. case CHIP_CARRIZO:
  1367. adev->gfx.mec.num_mec = 2;
  1368. break;
  1369. case CHIP_TOPAZ:
  1370. case CHIP_STONEY:
  1371. default:
  1372. adev->gfx.mec.num_mec = 1;
  1373. break;
  1374. }
  1375. adev->gfx.mec.num_pipe_per_mec = 4;
  1376. adev->gfx.mec.num_queue_per_pipe = 8;
  1377. /* take ownership of the relevant compute queues */
  1378. gfx_v8_0_compute_queue_acquire(adev);
  1379. mec_hpd_size = adev->gfx.num_compute_rings * GFX8_MEC_HPD_SIZE;
  1380. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  1381. r = amdgpu_bo_create(adev,
  1382. mec_hpd_size,
  1383. PAGE_SIZE, true,
  1384. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  1385. &adev->gfx.mec.hpd_eop_obj);
  1386. if (r) {
  1387. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  1388. return r;
  1389. }
  1390. }
  1391. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  1392. if (unlikely(r != 0)) {
  1393. gfx_v8_0_mec_fini(adev);
  1394. return r;
  1395. }
  1396. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  1397. &adev->gfx.mec.hpd_eop_gpu_addr);
  1398. if (r) {
  1399. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  1400. gfx_v8_0_mec_fini(adev);
  1401. return r;
  1402. }
  1403. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  1404. if (r) {
  1405. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  1406. gfx_v8_0_mec_fini(adev);
  1407. return r;
  1408. }
  1409. memset(hpd, 0, mec_hpd_size);
  1410. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  1411. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1412. return 0;
  1413. }
  1414. static void gfx_v8_0_kiq_fini(struct amdgpu_device *adev)
  1415. {
  1416. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  1417. amdgpu_bo_free_kernel(&kiq->eop_obj, &kiq->eop_gpu_addr, NULL);
  1418. }
  1419. static int gfx_v8_0_kiq_init(struct amdgpu_device *adev)
  1420. {
  1421. int r;
  1422. u32 *hpd;
  1423. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  1424. r = amdgpu_bo_create_kernel(adev, GFX8_MEC_HPD_SIZE, PAGE_SIZE,
  1425. AMDGPU_GEM_DOMAIN_GTT, &kiq->eop_obj,
  1426. &kiq->eop_gpu_addr, (void **)&hpd);
  1427. if (r) {
  1428. dev_warn(adev->dev, "failed to create KIQ bo (%d).\n", r);
  1429. return r;
  1430. }
  1431. memset(hpd, 0, GFX8_MEC_HPD_SIZE);
  1432. r = amdgpu_bo_reserve(kiq->eop_obj, true);
  1433. if (unlikely(r != 0))
  1434. dev_warn(adev->dev, "(%d) reserve kiq eop bo failed\n", r);
  1435. amdgpu_bo_kunmap(kiq->eop_obj);
  1436. amdgpu_bo_unreserve(kiq->eop_obj);
  1437. return 0;
  1438. }
  1439. static const u32 vgpr_init_compute_shader[] =
  1440. {
  1441. 0x7e000209, 0x7e020208,
  1442. 0x7e040207, 0x7e060206,
  1443. 0x7e080205, 0x7e0a0204,
  1444. 0x7e0c0203, 0x7e0e0202,
  1445. 0x7e100201, 0x7e120200,
  1446. 0x7e140209, 0x7e160208,
  1447. 0x7e180207, 0x7e1a0206,
  1448. 0x7e1c0205, 0x7e1e0204,
  1449. 0x7e200203, 0x7e220202,
  1450. 0x7e240201, 0x7e260200,
  1451. 0x7e280209, 0x7e2a0208,
  1452. 0x7e2c0207, 0x7e2e0206,
  1453. 0x7e300205, 0x7e320204,
  1454. 0x7e340203, 0x7e360202,
  1455. 0x7e380201, 0x7e3a0200,
  1456. 0x7e3c0209, 0x7e3e0208,
  1457. 0x7e400207, 0x7e420206,
  1458. 0x7e440205, 0x7e460204,
  1459. 0x7e480203, 0x7e4a0202,
  1460. 0x7e4c0201, 0x7e4e0200,
  1461. 0x7e500209, 0x7e520208,
  1462. 0x7e540207, 0x7e560206,
  1463. 0x7e580205, 0x7e5a0204,
  1464. 0x7e5c0203, 0x7e5e0202,
  1465. 0x7e600201, 0x7e620200,
  1466. 0x7e640209, 0x7e660208,
  1467. 0x7e680207, 0x7e6a0206,
  1468. 0x7e6c0205, 0x7e6e0204,
  1469. 0x7e700203, 0x7e720202,
  1470. 0x7e740201, 0x7e760200,
  1471. 0x7e780209, 0x7e7a0208,
  1472. 0x7e7c0207, 0x7e7e0206,
  1473. 0xbf8a0000, 0xbf810000,
  1474. };
  1475. static const u32 sgpr_init_compute_shader[] =
  1476. {
  1477. 0xbe8a0100, 0xbe8c0102,
  1478. 0xbe8e0104, 0xbe900106,
  1479. 0xbe920108, 0xbe940100,
  1480. 0xbe960102, 0xbe980104,
  1481. 0xbe9a0106, 0xbe9c0108,
  1482. 0xbe9e0100, 0xbea00102,
  1483. 0xbea20104, 0xbea40106,
  1484. 0xbea60108, 0xbea80100,
  1485. 0xbeaa0102, 0xbeac0104,
  1486. 0xbeae0106, 0xbeb00108,
  1487. 0xbeb20100, 0xbeb40102,
  1488. 0xbeb60104, 0xbeb80106,
  1489. 0xbeba0108, 0xbebc0100,
  1490. 0xbebe0102, 0xbec00104,
  1491. 0xbec20106, 0xbec40108,
  1492. 0xbec60100, 0xbec80102,
  1493. 0xbee60004, 0xbee70005,
  1494. 0xbeea0006, 0xbeeb0007,
  1495. 0xbee80008, 0xbee90009,
  1496. 0xbefc0000, 0xbf8a0000,
  1497. 0xbf810000, 0x00000000,
  1498. };
  1499. static const u32 vgpr_init_regs[] =
  1500. {
  1501. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xffffffff,
  1502. mmCOMPUTE_RESOURCE_LIMITS, 0,
  1503. mmCOMPUTE_NUM_THREAD_X, 256*4,
  1504. mmCOMPUTE_NUM_THREAD_Y, 1,
  1505. mmCOMPUTE_NUM_THREAD_Z, 1,
  1506. mmCOMPUTE_PGM_RSRC2, 20,
  1507. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1508. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1509. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1510. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1511. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1512. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1513. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1514. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1515. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1516. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1517. };
  1518. static const u32 sgpr1_init_regs[] =
  1519. {
  1520. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0x0f,
  1521. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1522. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1523. mmCOMPUTE_NUM_THREAD_Y, 1,
  1524. mmCOMPUTE_NUM_THREAD_Z, 1,
  1525. mmCOMPUTE_PGM_RSRC2, 20,
  1526. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1527. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1528. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1529. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1530. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1531. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1532. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1533. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1534. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1535. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1536. };
  1537. static const u32 sgpr2_init_regs[] =
  1538. {
  1539. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xf0,
  1540. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1541. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1542. mmCOMPUTE_NUM_THREAD_Y, 1,
  1543. mmCOMPUTE_NUM_THREAD_Z, 1,
  1544. mmCOMPUTE_PGM_RSRC2, 20,
  1545. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1546. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1547. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1548. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1549. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1550. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1551. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1552. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1553. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1554. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1555. };
  1556. static const u32 sec_ded_counter_registers[] =
  1557. {
  1558. mmCPC_EDC_ATC_CNT,
  1559. mmCPC_EDC_SCRATCH_CNT,
  1560. mmCPC_EDC_UCODE_CNT,
  1561. mmCPF_EDC_ATC_CNT,
  1562. mmCPF_EDC_ROQ_CNT,
  1563. mmCPF_EDC_TAG_CNT,
  1564. mmCPG_EDC_ATC_CNT,
  1565. mmCPG_EDC_DMA_CNT,
  1566. mmCPG_EDC_TAG_CNT,
  1567. mmDC_EDC_CSINVOC_CNT,
  1568. mmDC_EDC_RESTORE_CNT,
  1569. mmDC_EDC_STATE_CNT,
  1570. mmGDS_EDC_CNT,
  1571. mmGDS_EDC_GRBM_CNT,
  1572. mmGDS_EDC_OA_DED,
  1573. mmSPI_EDC_CNT,
  1574. mmSQC_ATC_EDC_GATCL1_CNT,
  1575. mmSQC_EDC_CNT,
  1576. mmSQ_EDC_DED_CNT,
  1577. mmSQ_EDC_INFO,
  1578. mmSQ_EDC_SEC_CNT,
  1579. mmTCC_EDC_CNT,
  1580. mmTCP_ATC_EDC_GATCL1_CNT,
  1581. mmTCP_EDC_CNT,
  1582. mmTD_EDC_CNT
  1583. };
  1584. static int gfx_v8_0_do_edc_gpr_workarounds(struct amdgpu_device *adev)
  1585. {
  1586. struct amdgpu_ring *ring = &adev->gfx.compute_ring[0];
  1587. struct amdgpu_ib ib;
  1588. struct dma_fence *f = NULL;
  1589. int r, i;
  1590. u32 tmp;
  1591. unsigned total_size, vgpr_offset, sgpr_offset;
  1592. u64 gpu_addr;
  1593. /* only supported on CZ */
  1594. if (adev->asic_type != CHIP_CARRIZO)
  1595. return 0;
  1596. /* bail if the compute ring is not ready */
  1597. if (!ring->ready)
  1598. return 0;
  1599. tmp = RREG32(mmGB_EDC_MODE);
  1600. WREG32(mmGB_EDC_MODE, 0);
  1601. total_size =
  1602. (((ARRAY_SIZE(vgpr_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1603. total_size +=
  1604. (((ARRAY_SIZE(sgpr1_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1605. total_size +=
  1606. (((ARRAY_SIZE(sgpr2_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1607. total_size = ALIGN(total_size, 256);
  1608. vgpr_offset = total_size;
  1609. total_size += ALIGN(sizeof(vgpr_init_compute_shader), 256);
  1610. sgpr_offset = total_size;
  1611. total_size += sizeof(sgpr_init_compute_shader);
  1612. /* allocate an indirect buffer to put the commands in */
  1613. memset(&ib, 0, sizeof(ib));
  1614. r = amdgpu_ib_get(adev, NULL, total_size, &ib);
  1615. if (r) {
  1616. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  1617. return r;
  1618. }
  1619. /* load the compute shaders */
  1620. for (i = 0; i < ARRAY_SIZE(vgpr_init_compute_shader); i++)
  1621. ib.ptr[i + (vgpr_offset / 4)] = vgpr_init_compute_shader[i];
  1622. for (i = 0; i < ARRAY_SIZE(sgpr_init_compute_shader); i++)
  1623. ib.ptr[i + (sgpr_offset / 4)] = sgpr_init_compute_shader[i];
  1624. /* init the ib length to 0 */
  1625. ib.length_dw = 0;
  1626. /* VGPR */
  1627. /* write the register state for the compute dispatch */
  1628. for (i = 0; i < ARRAY_SIZE(vgpr_init_regs); i += 2) {
  1629. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1630. ib.ptr[ib.length_dw++] = vgpr_init_regs[i] - PACKET3_SET_SH_REG_START;
  1631. ib.ptr[ib.length_dw++] = vgpr_init_regs[i + 1];
  1632. }
  1633. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1634. gpu_addr = (ib.gpu_addr + (u64)vgpr_offset) >> 8;
  1635. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1636. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1637. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1638. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1639. /* write dispatch packet */
  1640. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1641. ib.ptr[ib.length_dw++] = 8; /* x */
  1642. ib.ptr[ib.length_dw++] = 1; /* y */
  1643. ib.ptr[ib.length_dw++] = 1; /* z */
  1644. ib.ptr[ib.length_dw++] =
  1645. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1646. /* write CS partial flush packet */
  1647. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1648. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1649. /* SGPR1 */
  1650. /* write the register state for the compute dispatch */
  1651. for (i = 0; i < ARRAY_SIZE(sgpr1_init_regs); i += 2) {
  1652. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1653. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i] - PACKET3_SET_SH_REG_START;
  1654. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i + 1];
  1655. }
  1656. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1657. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1658. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1659. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1660. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1661. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1662. /* write dispatch packet */
  1663. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1664. ib.ptr[ib.length_dw++] = 8; /* x */
  1665. ib.ptr[ib.length_dw++] = 1; /* y */
  1666. ib.ptr[ib.length_dw++] = 1; /* z */
  1667. ib.ptr[ib.length_dw++] =
  1668. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1669. /* write CS partial flush packet */
  1670. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1671. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1672. /* SGPR2 */
  1673. /* write the register state for the compute dispatch */
  1674. for (i = 0; i < ARRAY_SIZE(sgpr2_init_regs); i += 2) {
  1675. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1676. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i] - PACKET3_SET_SH_REG_START;
  1677. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i + 1];
  1678. }
  1679. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1680. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1681. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1682. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1683. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1684. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1685. /* write dispatch packet */
  1686. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1687. ib.ptr[ib.length_dw++] = 8; /* x */
  1688. ib.ptr[ib.length_dw++] = 1; /* y */
  1689. ib.ptr[ib.length_dw++] = 1; /* z */
  1690. ib.ptr[ib.length_dw++] =
  1691. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1692. /* write CS partial flush packet */
  1693. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1694. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1695. /* shedule the ib on the ring */
  1696. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  1697. if (r) {
  1698. DRM_ERROR("amdgpu: ib submit failed (%d).\n", r);
  1699. goto fail;
  1700. }
  1701. /* wait for the GPU to finish processing the IB */
  1702. r = dma_fence_wait(f, false);
  1703. if (r) {
  1704. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  1705. goto fail;
  1706. }
  1707. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, DED_MODE, 2);
  1708. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, PROP_FED, 1);
  1709. WREG32(mmGB_EDC_MODE, tmp);
  1710. tmp = RREG32(mmCC_GC_EDC_CONFIG);
  1711. tmp = REG_SET_FIELD(tmp, CC_GC_EDC_CONFIG, DIS_EDC, 0) | 1;
  1712. WREG32(mmCC_GC_EDC_CONFIG, tmp);
  1713. /* read back registers to clear the counters */
  1714. for (i = 0; i < ARRAY_SIZE(sec_ded_counter_registers); i++)
  1715. RREG32(sec_ded_counter_registers[i]);
  1716. fail:
  1717. amdgpu_ib_free(adev, &ib, NULL);
  1718. dma_fence_put(f);
  1719. return r;
  1720. }
  1721. static int gfx_v8_0_gpu_early_init(struct amdgpu_device *adev)
  1722. {
  1723. u32 gb_addr_config;
  1724. u32 mc_shared_chmap, mc_arb_ramcfg;
  1725. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  1726. u32 tmp;
  1727. int ret;
  1728. switch (adev->asic_type) {
  1729. case CHIP_TOPAZ:
  1730. adev->gfx.config.max_shader_engines = 1;
  1731. adev->gfx.config.max_tile_pipes = 2;
  1732. adev->gfx.config.max_cu_per_sh = 6;
  1733. adev->gfx.config.max_sh_per_se = 1;
  1734. adev->gfx.config.max_backends_per_se = 2;
  1735. adev->gfx.config.max_texture_channel_caches = 2;
  1736. adev->gfx.config.max_gprs = 256;
  1737. adev->gfx.config.max_gs_threads = 32;
  1738. adev->gfx.config.max_hw_contexts = 8;
  1739. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1740. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1741. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1742. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1743. gb_addr_config = TOPAZ_GB_ADDR_CONFIG_GOLDEN;
  1744. break;
  1745. case CHIP_FIJI:
  1746. adev->gfx.config.max_shader_engines = 4;
  1747. adev->gfx.config.max_tile_pipes = 16;
  1748. adev->gfx.config.max_cu_per_sh = 16;
  1749. adev->gfx.config.max_sh_per_se = 1;
  1750. adev->gfx.config.max_backends_per_se = 4;
  1751. adev->gfx.config.max_texture_channel_caches = 16;
  1752. adev->gfx.config.max_gprs = 256;
  1753. adev->gfx.config.max_gs_threads = 32;
  1754. adev->gfx.config.max_hw_contexts = 8;
  1755. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1756. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1757. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1758. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1759. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1760. break;
  1761. case CHIP_POLARIS11:
  1762. case CHIP_POLARIS12:
  1763. ret = amdgpu_atombios_get_gfx_info(adev);
  1764. if (ret)
  1765. return ret;
  1766. adev->gfx.config.max_gprs = 256;
  1767. adev->gfx.config.max_gs_threads = 32;
  1768. adev->gfx.config.max_hw_contexts = 8;
  1769. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1770. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1771. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1772. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1773. gb_addr_config = POLARIS11_GB_ADDR_CONFIG_GOLDEN;
  1774. break;
  1775. case CHIP_POLARIS10:
  1776. ret = amdgpu_atombios_get_gfx_info(adev);
  1777. if (ret)
  1778. return ret;
  1779. adev->gfx.config.max_gprs = 256;
  1780. adev->gfx.config.max_gs_threads = 32;
  1781. adev->gfx.config.max_hw_contexts = 8;
  1782. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1783. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1784. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1785. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1786. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1787. break;
  1788. case CHIP_TONGA:
  1789. adev->gfx.config.max_shader_engines = 4;
  1790. adev->gfx.config.max_tile_pipes = 8;
  1791. adev->gfx.config.max_cu_per_sh = 8;
  1792. adev->gfx.config.max_sh_per_se = 1;
  1793. adev->gfx.config.max_backends_per_se = 2;
  1794. adev->gfx.config.max_texture_channel_caches = 8;
  1795. adev->gfx.config.max_gprs = 256;
  1796. adev->gfx.config.max_gs_threads = 32;
  1797. adev->gfx.config.max_hw_contexts = 8;
  1798. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1799. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1800. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1801. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1802. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1803. break;
  1804. case CHIP_CARRIZO:
  1805. adev->gfx.config.max_shader_engines = 1;
  1806. adev->gfx.config.max_tile_pipes = 2;
  1807. adev->gfx.config.max_sh_per_se = 1;
  1808. adev->gfx.config.max_backends_per_se = 2;
  1809. adev->gfx.config.max_cu_per_sh = 8;
  1810. adev->gfx.config.max_texture_channel_caches = 2;
  1811. adev->gfx.config.max_gprs = 256;
  1812. adev->gfx.config.max_gs_threads = 32;
  1813. adev->gfx.config.max_hw_contexts = 8;
  1814. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1815. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1816. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1817. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1818. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1819. break;
  1820. case CHIP_STONEY:
  1821. adev->gfx.config.max_shader_engines = 1;
  1822. adev->gfx.config.max_tile_pipes = 2;
  1823. adev->gfx.config.max_sh_per_se = 1;
  1824. adev->gfx.config.max_backends_per_se = 1;
  1825. adev->gfx.config.max_cu_per_sh = 3;
  1826. adev->gfx.config.max_texture_channel_caches = 2;
  1827. adev->gfx.config.max_gprs = 256;
  1828. adev->gfx.config.max_gs_threads = 16;
  1829. adev->gfx.config.max_hw_contexts = 8;
  1830. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1831. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1832. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1833. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1834. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1835. break;
  1836. default:
  1837. adev->gfx.config.max_shader_engines = 2;
  1838. adev->gfx.config.max_tile_pipes = 4;
  1839. adev->gfx.config.max_cu_per_sh = 2;
  1840. adev->gfx.config.max_sh_per_se = 1;
  1841. adev->gfx.config.max_backends_per_se = 2;
  1842. adev->gfx.config.max_texture_channel_caches = 4;
  1843. adev->gfx.config.max_gprs = 256;
  1844. adev->gfx.config.max_gs_threads = 32;
  1845. adev->gfx.config.max_hw_contexts = 8;
  1846. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1847. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1848. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1849. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1850. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1851. break;
  1852. }
  1853. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1854. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1855. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  1856. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1857. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1858. if (adev->flags & AMD_IS_APU) {
  1859. /* Get memory bank mapping mode. */
  1860. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  1861. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1862. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1863. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  1864. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1865. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1866. /* Validate settings in case only one DIMM installed. */
  1867. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  1868. dimm00_addr_map = 0;
  1869. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  1870. dimm01_addr_map = 0;
  1871. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  1872. dimm10_addr_map = 0;
  1873. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  1874. dimm11_addr_map = 0;
  1875. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  1876. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  1877. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  1878. adev->gfx.config.mem_row_size_in_kb = 2;
  1879. else
  1880. adev->gfx.config.mem_row_size_in_kb = 1;
  1881. } else {
  1882. tmp = REG_GET_FIELD(mc_arb_ramcfg, MC_ARB_RAMCFG, NOOFCOLS);
  1883. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1884. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1885. adev->gfx.config.mem_row_size_in_kb = 4;
  1886. }
  1887. adev->gfx.config.shader_engine_tile_size = 32;
  1888. adev->gfx.config.num_gpus = 1;
  1889. adev->gfx.config.multi_gpu_tile_size = 64;
  1890. /* fix up row size */
  1891. switch (adev->gfx.config.mem_row_size_in_kb) {
  1892. case 1:
  1893. default:
  1894. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 0);
  1895. break;
  1896. case 2:
  1897. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 1);
  1898. break;
  1899. case 4:
  1900. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 2);
  1901. break;
  1902. }
  1903. adev->gfx.config.gb_addr_config = gb_addr_config;
  1904. return 0;
  1905. }
  1906. static int gfx_v8_0_compute_ring_init(struct amdgpu_device *adev, int ring_id,
  1907. int mec, int pipe, int queue)
  1908. {
  1909. int r;
  1910. unsigned irq_type;
  1911. struct amdgpu_ring *ring = &adev->gfx.compute_ring[ring_id];
  1912. ring = &adev->gfx.compute_ring[ring_id];
  1913. /* mec0 is me1 */
  1914. ring->me = mec + 1;
  1915. ring->pipe = pipe;
  1916. ring->queue = queue;
  1917. ring->ring_obj = NULL;
  1918. ring->use_doorbell = true;
  1919. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + ring_id;
  1920. ring->eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr
  1921. + (ring_id * GFX8_MEC_HPD_SIZE);
  1922. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1923. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP
  1924. + ((ring->me - 1) * adev->gfx.mec.num_pipe_per_mec)
  1925. + ring->pipe;
  1926. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1927. r = amdgpu_ring_init(adev, ring, 1024,
  1928. &adev->gfx.eop_irq, irq_type);
  1929. if (r)
  1930. return r;
  1931. return 0;
  1932. }
  1933. static int gfx_v8_0_sw_init(void *handle)
  1934. {
  1935. int i, j, k, r, ring_id;
  1936. struct amdgpu_ring *ring;
  1937. struct amdgpu_kiq *kiq;
  1938. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1939. /* KIQ event */
  1940. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 178, &adev->gfx.kiq.irq);
  1941. if (r)
  1942. return r;
  1943. /* EOP Event */
  1944. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 181, &adev->gfx.eop_irq);
  1945. if (r)
  1946. return r;
  1947. /* Privileged reg */
  1948. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 184,
  1949. &adev->gfx.priv_reg_irq);
  1950. if (r)
  1951. return r;
  1952. /* Privileged inst */
  1953. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 185,
  1954. &adev->gfx.priv_inst_irq);
  1955. if (r)
  1956. return r;
  1957. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1958. gfx_v8_0_scratch_init(adev);
  1959. r = gfx_v8_0_init_microcode(adev);
  1960. if (r) {
  1961. DRM_ERROR("Failed to load gfx firmware!\n");
  1962. return r;
  1963. }
  1964. r = gfx_v8_0_rlc_init(adev);
  1965. if (r) {
  1966. DRM_ERROR("Failed to init rlc BOs!\n");
  1967. return r;
  1968. }
  1969. r = gfx_v8_0_mec_init(adev);
  1970. if (r) {
  1971. DRM_ERROR("Failed to init MEC BOs!\n");
  1972. return r;
  1973. }
  1974. /* set up the gfx ring */
  1975. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1976. ring = &adev->gfx.gfx_ring[i];
  1977. ring->ring_obj = NULL;
  1978. sprintf(ring->name, "gfx");
  1979. /* no gfx doorbells on iceland */
  1980. if (adev->asic_type != CHIP_TOPAZ) {
  1981. ring->use_doorbell = true;
  1982. ring->doorbell_index = AMDGPU_DOORBELL_GFX_RING0;
  1983. }
  1984. r = amdgpu_ring_init(adev, ring, 1024, &adev->gfx.eop_irq,
  1985. AMDGPU_CP_IRQ_GFX_EOP);
  1986. if (r)
  1987. return r;
  1988. }
  1989. /* set up the compute queues - allocate horizontally across pipes */
  1990. ring_id = 0;
  1991. for (i = 0; i < adev->gfx.mec.num_mec; ++i) {
  1992. for (j = 0; j < adev->gfx.mec.num_queue_per_pipe; j++) {
  1993. for (k = 0; k < adev->gfx.mec.num_pipe_per_mec; k++) {
  1994. if (!amdgpu_is_mec_queue_enabled(adev, i, k, j))
  1995. continue;
  1996. r = gfx_v8_0_compute_ring_init(adev,
  1997. ring_id,
  1998. i, k, j);
  1999. if (r)
  2000. return r;
  2001. ring_id++;
  2002. }
  2003. }
  2004. }
  2005. r = gfx_v8_0_kiq_init(adev);
  2006. if (r) {
  2007. DRM_ERROR("Failed to init KIQ BOs!\n");
  2008. return r;
  2009. }
  2010. kiq = &adev->gfx.kiq;
  2011. r = gfx_v8_0_kiq_init_ring(adev, &kiq->ring, &kiq->irq);
  2012. if (r)
  2013. return r;
  2014. /* create MQD for all compute queues as well as KIQ for SRIOV case */
  2015. r = gfx_v8_0_compute_mqd_sw_init(adev);
  2016. if (r)
  2017. return r;
  2018. /* reserve GDS, GWS and OA resource for gfx */
  2019. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  2020. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  2021. &adev->gds.gds_gfx_bo, NULL, NULL);
  2022. if (r)
  2023. return r;
  2024. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  2025. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  2026. &adev->gds.gws_gfx_bo, NULL, NULL);
  2027. if (r)
  2028. return r;
  2029. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  2030. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  2031. &adev->gds.oa_gfx_bo, NULL, NULL);
  2032. if (r)
  2033. return r;
  2034. adev->gfx.ce_ram_size = 0x8000;
  2035. r = gfx_v8_0_gpu_early_init(adev);
  2036. if (r)
  2037. return r;
  2038. return 0;
  2039. }
  2040. static int gfx_v8_0_sw_fini(void *handle)
  2041. {
  2042. int i;
  2043. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2044. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  2045. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  2046. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  2047. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  2048. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  2049. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2050. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  2051. gfx_v8_0_compute_mqd_sw_fini(adev);
  2052. gfx_v8_0_kiq_free_ring(&adev->gfx.kiq.ring, &adev->gfx.kiq.irq);
  2053. gfx_v8_0_kiq_fini(adev);
  2054. gfx_v8_0_mec_fini(adev);
  2055. gfx_v8_0_rlc_fini(adev);
  2056. gfx_v8_0_free_microcode(adev);
  2057. return 0;
  2058. }
  2059. static void gfx_v8_0_tiling_mode_table_init(struct amdgpu_device *adev)
  2060. {
  2061. uint32_t *modearray, *mod2array;
  2062. const u32 num_tile_mode_states = ARRAY_SIZE(adev->gfx.config.tile_mode_array);
  2063. const u32 num_secondary_tile_mode_states = ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
  2064. u32 reg_offset;
  2065. modearray = adev->gfx.config.tile_mode_array;
  2066. mod2array = adev->gfx.config.macrotile_mode_array;
  2067. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2068. modearray[reg_offset] = 0;
  2069. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2070. mod2array[reg_offset] = 0;
  2071. switch (adev->asic_type) {
  2072. case CHIP_TOPAZ:
  2073. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2074. PIPE_CONFIG(ADDR_SURF_P2) |
  2075. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2076. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2077. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2078. PIPE_CONFIG(ADDR_SURF_P2) |
  2079. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2080. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2081. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2082. PIPE_CONFIG(ADDR_SURF_P2) |
  2083. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2084. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2085. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2086. PIPE_CONFIG(ADDR_SURF_P2) |
  2087. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2088. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2089. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2090. PIPE_CONFIG(ADDR_SURF_P2) |
  2091. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2092. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2093. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2094. PIPE_CONFIG(ADDR_SURF_P2) |
  2095. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2096. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2097. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2098. PIPE_CONFIG(ADDR_SURF_P2) |
  2099. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2100. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2101. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2102. PIPE_CONFIG(ADDR_SURF_P2));
  2103. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2104. PIPE_CONFIG(ADDR_SURF_P2) |
  2105. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2106. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2107. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2108. PIPE_CONFIG(ADDR_SURF_P2) |
  2109. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2110. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2111. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2112. PIPE_CONFIG(ADDR_SURF_P2) |
  2113. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2114. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2115. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2116. PIPE_CONFIG(ADDR_SURF_P2) |
  2117. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2118. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2119. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2120. PIPE_CONFIG(ADDR_SURF_P2) |
  2121. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2122. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2123. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2124. PIPE_CONFIG(ADDR_SURF_P2) |
  2125. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2126. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2127. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2128. PIPE_CONFIG(ADDR_SURF_P2) |
  2129. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2130. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2131. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2132. PIPE_CONFIG(ADDR_SURF_P2) |
  2133. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2134. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2135. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2136. PIPE_CONFIG(ADDR_SURF_P2) |
  2137. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2138. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2139. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2140. PIPE_CONFIG(ADDR_SURF_P2) |
  2141. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2142. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2143. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2144. PIPE_CONFIG(ADDR_SURF_P2) |
  2145. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2146. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2147. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2148. PIPE_CONFIG(ADDR_SURF_P2) |
  2149. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2150. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2151. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2152. PIPE_CONFIG(ADDR_SURF_P2) |
  2153. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2154. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2155. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2156. PIPE_CONFIG(ADDR_SURF_P2) |
  2157. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2158. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2159. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2160. PIPE_CONFIG(ADDR_SURF_P2) |
  2161. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2162. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2163. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2164. PIPE_CONFIG(ADDR_SURF_P2) |
  2165. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2166. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2167. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2168. PIPE_CONFIG(ADDR_SURF_P2) |
  2169. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2170. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2171. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2172. PIPE_CONFIG(ADDR_SURF_P2) |
  2173. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2174. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2175. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2176. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2177. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2178. NUM_BANKS(ADDR_SURF_8_BANK));
  2179. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2180. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2181. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2182. NUM_BANKS(ADDR_SURF_8_BANK));
  2183. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2184. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2185. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2186. NUM_BANKS(ADDR_SURF_8_BANK));
  2187. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2188. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2189. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2190. NUM_BANKS(ADDR_SURF_8_BANK));
  2191. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2192. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2193. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2194. NUM_BANKS(ADDR_SURF_8_BANK));
  2195. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2196. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2197. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2198. NUM_BANKS(ADDR_SURF_8_BANK));
  2199. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2200. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2201. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2202. NUM_BANKS(ADDR_SURF_8_BANK));
  2203. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2204. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2205. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2206. NUM_BANKS(ADDR_SURF_16_BANK));
  2207. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2208. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2209. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2210. NUM_BANKS(ADDR_SURF_16_BANK));
  2211. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2212. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2213. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2214. NUM_BANKS(ADDR_SURF_16_BANK));
  2215. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2216. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2217. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2218. NUM_BANKS(ADDR_SURF_16_BANK));
  2219. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2220. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2221. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2222. NUM_BANKS(ADDR_SURF_16_BANK));
  2223. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2224. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2225. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2226. NUM_BANKS(ADDR_SURF_16_BANK));
  2227. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2228. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2229. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2230. NUM_BANKS(ADDR_SURF_8_BANK));
  2231. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2232. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  2233. reg_offset != 23)
  2234. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2235. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2236. if (reg_offset != 7)
  2237. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2238. break;
  2239. case CHIP_FIJI:
  2240. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2241. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2242. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2243. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2244. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2245. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2246. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2247. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2248. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2249. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2250. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2251. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2252. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2253. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2254. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2255. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2256. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2257. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2258. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2259. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2260. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2261. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2262. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2263. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2264. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2265. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2266. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2267. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2268. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2269. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2270. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2271. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2272. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2273. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  2274. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2275. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2276. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2277. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2278. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2279. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2280. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2281. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2282. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2283. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2284. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2285. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2286. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2287. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2288. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2289. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2290. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2291. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2292. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2293. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2294. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2295. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2296. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2297. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2298. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2299. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2300. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2301. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2302. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2303. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2304. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2305. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2306. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2307. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2308. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2309. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2310. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2311. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2312. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2313. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2314. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2315. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2316. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2317. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2318. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2319. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2320. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2321. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2322. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2323. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2324. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2325. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2326. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2327. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2328. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2329. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2330. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2331. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2332. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2333. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2334. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2335. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2336. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2337. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2338. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2339. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2340. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2341. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2342. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2343. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2344. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2345. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2346. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2347. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2348. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2349. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2350. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2351. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2352. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2353. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2354. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2355. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2356. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2357. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2358. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2359. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2360. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2361. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2362. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2363. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2364. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2365. NUM_BANKS(ADDR_SURF_8_BANK));
  2366. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2367. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2368. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2369. NUM_BANKS(ADDR_SURF_8_BANK));
  2370. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2371. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2372. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2373. NUM_BANKS(ADDR_SURF_8_BANK));
  2374. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2375. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2376. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2377. NUM_BANKS(ADDR_SURF_8_BANK));
  2378. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2379. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2380. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2381. NUM_BANKS(ADDR_SURF_8_BANK));
  2382. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2383. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2384. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2385. NUM_BANKS(ADDR_SURF_8_BANK));
  2386. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2387. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2388. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2389. NUM_BANKS(ADDR_SURF_8_BANK));
  2390. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2391. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2392. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2393. NUM_BANKS(ADDR_SURF_8_BANK));
  2394. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2395. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2396. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2397. NUM_BANKS(ADDR_SURF_8_BANK));
  2398. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2399. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2400. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2401. NUM_BANKS(ADDR_SURF_8_BANK));
  2402. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2403. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2404. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2405. NUM_BANKS(ADDR_SURF_8_BANK));
  2406. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2407. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2408. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2409. NUM_BANKS(ADDR_SURF_8_BANK));
  2410. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2411. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2412. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2413. NUM_BANKS(ADDR_SURF_8_BANK));
  2414. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2415. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2416. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2417. NUM_BANKS(ADDR_SURF_4_BANK));
  2418. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2419. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2420. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2421. if (reg_offset != 7)
  2422. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2423. break;
  2424. case CHIP_TONGA:
  2425. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2426. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2427. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2428. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2429. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2430. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2431. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2432. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2433. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2434. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2435. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2436. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2437. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2438. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2439. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2440. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2441. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2442. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2443. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2444. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2445. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2446. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2447. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2448. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2449. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2450. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2451. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2452. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2453. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2454. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2455. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2456. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2457. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2458. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2459. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2460. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2461. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2462. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2463. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2464. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2465. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2466. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2467. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2468. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2469. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2470. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2471. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2472. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2473. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2474. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2475. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2476. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2477. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2478. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2479. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2480. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2481. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2482. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2483. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2484. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2485. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2486. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2487. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2488. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2489. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2490. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2491. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2492. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2493. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2494. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2495. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2496. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2497. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2498. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2499. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2500. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2501. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2502. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2503. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2504. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2505. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2506. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2507. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2508. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2509. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2510. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2511. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2512. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2513. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2514. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2515. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2516. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2517. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2518. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2519. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2520. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2521. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2522. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2523. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2524. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2525. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2526. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2527. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2528. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2529. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2530. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2531. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2532. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2533. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2534. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2535. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2536. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2537. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2538. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2539. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2540. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2541. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2542. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2543. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2544. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2545. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2546. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2547. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2548. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2549. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2550. NUM_BANKS(ADDR_SURF_16_BANK));
  2551. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2552. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2553. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2554. NUM_BANKS(ADDR_SURF_16_BANK));
  2555. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2556. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2557. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2558. NUM_BANKS(ADDR_SURF_16_BANK));
  2559. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2560. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2561. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2562. NUM_BANKS(ADDR_SURF_16_BANK));
  2563. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2564. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2565. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2566. NUM_BANKS(ADDR_SURF_16_BANK));
  2567. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2568. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2569. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2570. NUM_BANKS(ADDR_SURF_16_BANK));
  2571. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2572. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2573. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2574. NUM_BANKS(ADDR_SURF_16_BANK));
  2575. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2576. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2577. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2578. NUM_BANKS(ADDR_SURF_16_BANK));
  2579. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2580. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2581. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2582. NUM_BANKS(ADDR_SURF_16_BANK));
  2583. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2584. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2585. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2586. NUM_BANKS(ADDR_SURF_16_BANK));
  2587. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2588. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2589. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2590. NUM_BANKS(ADDR_SURF_16_BANK));
  2591. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2592. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2593. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2594. NUM_BANKS(ADDR_SURF_8_BANK));
  2595. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2596. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2597. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2598. NUM_BANKS(ADDR_SURF_4_BANK));
  2599. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2600. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2601. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2602. NUM_BANKS(ADDR_SURF_4_BANK));
  2603. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2604. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2605. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2606. if (reg_offset != 7)
  2607. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2608. break;
  2609. case CHIP_POLARIS11:
  2610. case CHIP_POLARIS12:
  2611. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2612. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2613. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2614. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2615. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2616. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2617. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2618. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2619. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2620. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2621. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2622. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2623. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2624. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2625. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2626. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2627. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2628. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2629. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2630. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2631. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2632. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2633. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2634. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2635. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2636. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2637. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2638. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2639. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2640. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2641. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2642. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2643. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2644. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  2645. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2646. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2647. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2648. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2649. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2650. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2651. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2652. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2653. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2654. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2655. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2656. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2657. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2658. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2659. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2660. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2661. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2662. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2663. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2664. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2665. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2666. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2667. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2668. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2669. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2670. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2671. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2672. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2673. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2674. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2675. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2676. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2677. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2678. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2679. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2680. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2681. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2682. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2683. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2684. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2685. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2686. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2687. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2688. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2689. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2690. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2691. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2692. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2693. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2694. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2695. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2696. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2697. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2698. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2699. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2700. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2701. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2702. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2703. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2704. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2705. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2706. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2707. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2708. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2709. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2710. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2711. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2712. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2713. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2714. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2715. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2716. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2717. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2718. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2719. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2720. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2721. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2722. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2723. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2724. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2725. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2726. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2727. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2728. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2729. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2730. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2731. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2732. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2733. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2734. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2735. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2736. NUM_BANKS(ADDR_SURF_16_BANK));
  2737. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2738. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2739. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2740. NUM_BANKS(ADDR_SURF_16_BANK));
  2741. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2742. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2743. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2744. NUM_BANKS(ADDR_SURF_16_BANK));
  2745. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2746. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2747. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2748. NUM_BANKS(ADDR_SURF_16_BANK));
  2749. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2750. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2751. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2752. NUM_BANKS(ADDR_SURF_16_BANK));
  2753. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2754. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2755. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2756. NUM_BANKS(ADDR_SURF_16_BANK));
  2757. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2758. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2759. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2760. NUM_BANKS(ADDR_SURF_16_BANK));
  2761. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2762. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2763. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2764. NUM_BANKS(ADDR_SURF_16_BANK));
  2765. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2766. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2767. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2768. NUM_BANKS(ADDR_SURF_16_BANK));
  2769. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2770. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2771. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2772. NUM_BANKS(ADDR_SURF_16_BANK));
  2773. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2774. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2775. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2776. NUM_BANKS(ADDR_SURF_16_BANK));
  2777. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2778. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2779. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2780. NUM_BANKS(ADDR_SURF_16_BANK));
  2781. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2782. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2783. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2784. NUM_BANKS(ADDR_SURF_8_BANK));
  2785. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2786. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2787. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2788. NUM_BANKS(ADDR_SURF_4_BANK));
  2789. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2790. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2791. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2792. if (reg_offset != 7)
  2793. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2794. break;
  2795. case CHIP_POLARIS10:
  2796. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2797. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2798. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2799. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2800. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2801. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2802. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2803. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2804. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2805. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2806. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2807. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2808. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2809. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2810. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2811. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2812. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2813. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2814. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2815. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2816. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2817. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2818. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2819. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2820. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2821. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2822. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2823. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2824. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2825. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2826. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2827. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2828. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2829. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2830. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2831. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2832. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2833. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2834. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2835. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2836. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2837. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2838. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2839. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2840. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2841. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2842. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2843. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2844. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2845. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2846. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2847. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2848. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2849. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2850. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2851. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2852. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2853. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2854. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2855. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2856. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2857. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2858. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2859. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2860. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2861. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2862. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2863. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2864. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2865. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2866. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2867. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2868. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2869. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2870. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2871. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2872. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2873. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2874. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2875. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2876. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2877. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2878. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2879. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2880. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2881. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2882. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2883. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2884. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2885. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2886. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2887. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2888. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2889. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2890. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2891. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2892. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2893. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2894. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2895. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2896. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2897. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2898. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2899. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2900. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2901. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2902. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2903. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2904. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2905. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2906. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2907. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2908. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2909. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2910. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2911. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2912. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2913. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2914. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2915. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2916. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2917. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2918. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2919. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2920. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2921. NUM_BANKS(ADDR_SURF_16_BANK));
  2922. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2923. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2924. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2925. NUM_BANKS(ADDR_SURF_16_BANK));
  2926. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2927. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2928. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2929. NUM_BANKS(ADDR_SURF_16_BANK));
  2930. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2931. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2932. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2933. NUM_BANKS(ADDR_SURF_16_BANK));
  2934. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2935. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2936. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2937. NUM_BANKS(ADDR_SURF_16_BANK));
  2938. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2939. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2940. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2941. NUM_BANKS(ADDR_SURF_16_BANK));
  2942. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2943. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2944. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2945. NUM_BANKS(ADDR_SURF_16_BANK));
  2946. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2947. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2948. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2949. NUM_BANKS(ADDR_SURF_16_BANK));
  2950. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2951. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2952. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2953. NUM_BANKS(ADDR_SURF_16_BANK));
  2954. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2955. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2956. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2957. NUM_BANKS(ADDR_SURF_16_BANK));
  2958. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2959. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2960. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2961. NUM_BANKS(ADDR_SURF_16_BANK));
  2962. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2963. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2964. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2965. NUM_BANKS(ADDR_SURF_8_BANK));
  2966. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2967. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2968. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2969. NUM_BANKS(ADDR_SURF_4_BANK));
  2970. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2971. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2972. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2973. NUM_BANKS(ADDR_SURF_4_BANK));
  2974. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2975. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2976. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2977. if (reg_offset != 7)
  2978. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2979. break;
  2980. case CHIP_STONEY:
  2981. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2982. PIPE_CONFIG(ADDR_SURF_P2) |
  2983. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2984. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2985. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2986. PIPE_CONFIG(ADDR_SURF_P2) |
  2987. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2988. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2989. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2990. PIPE_CONFIG(ADDR_SURF_P2) |
  2991. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2992. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2993. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2994. PIPE_CONFIG(ADDR_SURF_P2) |
  2995. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2996. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2997. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2998. PIPE_CONFIG(ADDR_SURF_P2) |
  2999. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3000. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3001. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3002. PIPE_CONFIG(ADDR_SURF_P2) |
  3003. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3004. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3005. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3006. PIPE_CONFIG(ADDR_SURF_P2) |
  3007. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3008. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3009. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  3010. PIPE_CONFIG(ADDR_SURF_P2));
  3011. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3012. PIPE_CONFIG(ADDR_SURF_P2) |
  3013. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3014. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3015. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3016. PIPE_CONFIG(ADDR_SURF_P2) |
  3017. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3018. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3019. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3020. PIPE_CONFIG(ADDR_SURF_P2) |
  3021. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3022. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3023. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3024. PIPE_CONFIG(ADDR_SURF_P2) |
  3025. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3026. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3027. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3028. PIPE_CONFIG(ADDR_SURF_P2) |
  3029. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3030. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3031. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  3032. PIPE_CONFIG(ADDR_SURF_P2) |
  3033. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3034. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3035. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3036. PIPE_CONFIG(ADDR_SURF_P2) |
  3037. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3038. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3039. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3040. PIPE_CONFIG(ADDR_SURF_P2) |
  3041. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3042. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3043. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3044. PIPE_CONFIG(ADDR_SURF_P2) |
  3045. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3046. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3047. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3048. PIPE_CONFIG(ADDR_SURF_P2) |
  3049. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3050. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3051. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  3052. PIPE_CONFIG(ADDR_SURF_P2) |
  3053. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3054. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3055. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  3056. PIPE_CONFIG(ADDR_SURF_P2) |
  3057. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3058. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3059. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3060. PIPE_CONFIG(ADDR_SURF_P2) |
  3061. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3062. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3063. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  3064. PIPE_CONFIG(ADDR_SURF_P2) |
  3065. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3066. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3067. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  3068. PIPE_CONFIG(ADDR_SURF_P2) |
  3069. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3070. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3071. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3072. PIPE_CONFIG(ADDR_SURF_P2) |
  3073. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3074. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3075. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3076. PIPE_CONFIG(ADDR_SURF_P2) |
  3077. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3078. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3079. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3080. PIPE_CONFIG(ADDR_SURF_P2) |
  3081. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3082. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3083. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3084. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3085. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3086. NUM_BANKS(ADDR_SURF_8_BANK));
  3087. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3088. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3089. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3090. NUM_BANKS(ADDR_SURF_8_BANK));
  3091. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3092. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3093. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3094. NUM_BANKS(ADDR_SURF_8_BANK));
  3095. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3096. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3097. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3098. NUM_BANKS(ADDR_SURF_8_BANK));
  3099. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3100. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3101. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3102. NUM_BANKS(ADDR_SURF_8_BANK));
  3103. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3104. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3105. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3106. NUM_BANKS(ADDR_SURF_8_BANK));
  3107. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3108. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3109. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3110. NUM_BANKS(ADDR_SURF_8_BANK));
  3111. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3112. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3113. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3114. NUM_BANKS(ADDR_SURF_16_BANK));
  3115. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3116. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3117. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3118. NUM_BANKS(ADDR_SURF_16_BANK));
  3119. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3120. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3121. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3122. NUM_BANKS(ADDR_SURF_16_BANK));
  3123. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3124. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3125. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3126. NUM_BANKS(ADDR_SURF_16_BANK));
  3127. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3128. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3129. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3130. NUM_BANKS(ADDR_SURF_16_BANK));
  3131. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3132. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3133. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3134. NUM_BANKS(ADDR_SURF_16_BANK));
  3135. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3136. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3137. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3138. NUM_BANKS(ADDR_SURF_8_BANK));
  3139. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3140. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3141. reg_offset != 23)
  3142. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3143. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3144. if (reg_offset != 7)
  3145. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3146. break;
  3147. default:
  3148. dev_warn(adev->dev,
  3149. "Unknown chip type (%d) in function gfx_v8_0_tiling_mode_table_init() falling through to CHIP_CARRIZO\n",
  3150. adev->asic_type);
  3151. case CHIP_CARRIZO:
  3152. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3153. PIPE_CONFIG(ADDR_SURF_P2) |
  3154. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  3155. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3156. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3157. PIPE_CONFIG(ADDR_SURF_P2) |
  3158. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  3159. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3160. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3161. PIPE_CONFIG(ADDR_SURF_P2) |
  3162. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  3163. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3164. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3165. PIPE_CONFIG(ADDR_SURF_P2) |
  3166. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  3167. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3168. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3169. PIPE_CONFIG(ADDR_SURF_P2) |
  3170. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3171. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3172. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3173. PIPE_CONFIG(ADDR_SURF_P2) |
  3174. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3175. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3176. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3177. PIPE_CONFIG(ADDR_SURF_P2) |
  3178. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3179. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3180. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  3181. PIPE_CONFIG(ADDR_SURF_P2));
  3182. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3183. PIPE_CONFIG(ADDR_SURF_P2) |
  3184. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3185. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3186. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3187. PIPE_CONFIG(ADDR_SURF_P2) |
  3188. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3189. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3190. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3191. PIPE_CONFIG(ADDR_SURF_P2) |
  3192. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3193. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3194. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3195. PIPE_CONFIG(ADDR_SURF_P2) |
  3196. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3197. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3198. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3199. PIPE_CONFIG(ADDR_SURF_P2) |
  3200. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3201. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3202. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  3203. PIPE_CONFIG(ADDR_SURF_P2) |
  3204. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3205. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3206. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3207. PIPE_CONFIG(ADDR_SURF_P2) |
  3208. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3209. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3210. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3211. PIPE_CONFIG(ADDR_SURF_P2) |
  3212. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3213. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3214. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3215. PIPE_CONFIG(ADDR_SURF_P2) |
  3216. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3217. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3218. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3219. PIPE_CONFIG(ADDR_SURF_P2) |
  3220. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3221. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3222. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  3223. PIPE_CONFIG(ADDR_SURF_P2) |
  3224. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3225. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3226. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  3227. PIPE_CONFIG(ADDR_SURF_P2) |
  3228. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3229. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3230. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3231. PIPE_CONFIG(ADDR_SURF_P2) |
  3232. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3233. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3234. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  3235. PIPE_CONFIG(ADDR_SURF_P2) |
  3236. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3237. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3238. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  3239. PIPE_CONFIG(ADDR_SURF_P2) |
  3240. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3241. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3242. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3243. PIPE_CONFIG(ADDR_SURF_P2) |
  3244. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3245. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3246. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3247. PIPE_CONFIG(ADDR_SURF_P2) |
  3248. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3249. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3250. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3251. PIPE_CONFIG(ADDR_SURF_P2) |
  3252. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3253. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3254. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3255. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3256. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3257. NUM_BANKS(ADDR_SURF_8_BANK));
  3258. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3259. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3260. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3261. NUM_BANKS(ADDR_SURF_8_BANK));
  3262. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3263. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3264. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3265. NUM_BANKS(ADDR_SURF_8_BANK));
  3266. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3267. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3268. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3269. NUM_BANKS(ADDR_SURF_8_BANK));
  3270. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3271. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3272. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3273. NUM_BANKS(ADDR_SURF_8_BANK));
  3274. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3275. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3276. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3277. NUM_BANKS(ADDR_SURF_8_BANK));
  3278. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3279. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3280. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3281. NUM_BANKS(ADDR_SURF_8_BANK));
  3282. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3283. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3284. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3285. NUM_BANKS(ADDR_SURF_16_BANK));
  3286. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3287. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3288. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3289. NUM_BANKS(ADDR_SURF_16_BANK));
  3290. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3291. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3292. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3293. NUM_BANKS(ADDR_SURF_16_BANK));
  3294. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3295. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3296. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3297. NUM_BANKS(ADDR_SURF_16_BANK));
  3298. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3299. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3300. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3301. NUM_BANKS(ADDR_SURF_16_BANK));
  3302. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3303. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3304. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3305. NUM_BANKS(ADDR_SURF_16_BANK));
  3306. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3307. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3308. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3309. NUM_BANKS(ADDR_SURF_8_BANK));
  3310. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3311. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3312. reg_offset != 23)
  3313. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3314. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3315. if (reg_offset != 7)
  3316. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3317. break;
  3318. }
  3319. }
  3320. static void gfx_v8_0_select_se_sh(struct amdgpu_device *adev,
  3321. u32 se_num, u32 sh_num, u32 instance)
  3322. {
  3323. u32 data;
  3324. if (instance == 0xffffffff)
  3325. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  3326. else
  3327. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  3328. if (se_num == 0xffffffff)
  3329. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  3330. else
  3331. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  3332. if (sh_num == 0xffffffff)
  3333. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  3334. else
  3335. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  3336. WREG32(mmGRBM_GFX_INDEX, data);
  3337. }
  3338. static u32 gfx_v8_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  3339. {
  3340. u32 data, mask;
  3341. data = RREG32(mmCC_RB_BACKEND_DISABLE) |
  3342. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3343. data = REG_GET_FIELD(data, GC_USER_RB_BACKEND_DISABLE, BACKEND_DISABLE);
  3344. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_backends_per_se /
  3345. adev->gfx.config.max_sh_per_se);
  3346. return (~data) & mask;
  3347. }
  3348. static void
  3349. gfx_v8_0_raster_config(struct amdgpu_device *adev, u32 *rconf, u32 *rconf1)
  3350. {
  3351. switch (adev->asic_type) {
  3352. case CHIP_FIJI:
  3353. *rconf |= RB_MAP_PKR0(2) | RB_MAP_PKR1(2) |
  3354. RB_XSEL2(1) | PKR_MAP(2) |
  3355. PKR_XSEL(1) | PKR_YSEL(1) |
  3356. SE_MAP(2) | SE_XSEL(2) | SE_YSEL(3);
  3357. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(3) |
  3358. SE_PAIR_YSEL(2);
  3359. break;
  3360. case CHIP_TONGA:
  3361. case CHIP_POLARIS10:
  3362. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3363. SE_XSEL(1) | SE_YSEL(1);
  3364. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(2) |
  3365. SE_PAIR_YSEL(2);
  3366. break;
  3367. case CHIP_TOPAZ:
  3368. case CHIP_CARRIZO:
  3369. *rconf |= RB_MAP_PKR0(2);
  3370. *rconf1 |= 0x0;
  3371. break;
  3372. case CHIP_POLARIS11:
  3373. case CHIP_POLARIS12:
  3374. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3375. SE_XSEL(1) | SE_YSEL(1);
  3376. *rconf1 |= 0x0;
  3377. break;
  3378. case CHIP_STONEY:
  3379. *rconf |= 0x0;
  3380. *rconf1 |= 0x0;
  3381. break;
  3382. default:
  3383. DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
  3384. break;
  3385. }
  3386. }
  3387. static void
  3388. gfx_v8_0_write_harvested_raster_configs(struct amdgpu_device *adev,
  3389. u32 raster_config, u32 raster_config_1,
  3390. unsigned rb_mask, unsigned num_rb)
  3391. {
  3392. unsigned sh_per_se = max_t(unsigned, adev->gfx.config.max_sh_per_se, 1);
  3393. unsigned num_se = max_t(unsigned, adev->gfx.config.max_shader_engines, 1);
  3394. unsigned rb_per_pkr = min_t(unsigned, num_rb / num_se / sh_per_se, 2);
  3395. unsigned rb_per_se = num_rb / num_se;
  3396. unsigned se_mask[4];
  3397. unsigned se;
  3398. se_mask[0] = ((1 << rb_per_se) - 1) & rb_mask;
  3399. se_mask[1] = (se_mask[0] << rb_per_se) & rb_mask;
  3400. se_mask[2] = (se_mask[1] << rb_per_se) & rb_mask;
  3401. se_mask[3] = (se_mask[2] << rb_per_se) & rb_mask;
  3402. WARN_ON(!(num_se == 1 || num_se == 2 || num_se == 4));
  3403. WARN_ON(!(sh_per_se == 1 || sh_per_se == 2));
  3404. WARN_ON(!(rb_per_pkr == 1 || rb_per_pkr == 2));
  3405. if ((num_se > 2) && ((!se_mask[0] && !se_mask[1]) ||
  3406. (!se_mask[2] && !se_mask[3]))) {
  3407. raster_config_1 &= ~SE_PAIR_MAP_MASK;
  3408. if (!se_mask[0] && !se_mask[1]) {
  3409. raster_config_1 |=
  3410. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_3);
  3411. } else {
  3412. raster_config_1 |=
  3413. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_0);
  3414. }
  3415. }
  3416. for (se = 0; se < num_se; se++) {
  3417. unsigned raster_config_se = raster_config;
  3418. unsigned pkr0_mask = ((1 << rb_per_pkr) - 1) << (se * rb_per_se);
  3419. unsigned pkr1_mask = pkr0_mask << rb_per_pkr;
  3420. int idx = (se / 2) * 2;
  3421. if ((num_se > 1) && (!se_mask[idx] || !se_mask[idx + 1])) {
  3422. raster_config_se &= ~SE_MAP_MASK;
  3423. if (!se_mask[idx]) {
  3424. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_3);
  3425. } else {
  3426. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_0);
  3427. }
  3428. }
  3429. pkr0_mask &= rb_mask;
  3430. pkr1_mask &= rb_mask;
  3431. if (rb_per_se > 2 && (!pkr0_mask || !pkr1_mask)) {
  3432. raster_config_se &= ~PKR_MAP_MASK;
  3433. if (!pkr0_mask) {
  3434. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_3);
  3435. } else {
  3436. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_0);
  3437. }
  3438. }
  3439. if (rb_per_se >= 2) {
  3440. unsigned rb0_mask = 1 << (se * rb_per_se);
  3441. unsigned rb1_mask = rb0_mask << 1;
  3442. rb0_mask &= rb_mask;
  3443. rb1_mask &= rb_mask;
  3444. if (!rb0_mask || !rb1_mask) {
  3445. raster_config_se &= ~RB_MAP_PKR0_MASK;
  3446. if (!rb0_mask) {
  3447. raster_config_se |=
  3448. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_3);
  3449. } else {
  3450. raster_config_se |=
  3451. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_0);
  3452. }
  3453. }
  3454. if (rb_per_se > 2) {
  3455. rb0_mask = 1 << (se * rb_per_se + rb_per_pkr);
  3456. rb1_mask = rb0_mask << 1;
  3457. rb0_mask &= rb_mask;
  3458. rb1_mask &= rb_mask;
  3459. if (!rb0_mask || !rb1_mask) {
  3460. raster_config_se &= ~RB_MAP_PKR1_MASK;
  3461. if (!rb0_mask) {
  3462. raster_config_se |=
  3463. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_3);
  3464. } else {
  3465. raster_config_se |=
  3466. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_0);
  3467. }
  3468. }
  3469. }
  3470. }
  3471. /* GRBM_GFX_INDEX has a different offset on VI */
  3472. gfx_v8_0_select_se_sh(adev, se, 0xffffffff, 0xffffffff);
  3473. WREG32(mmPA_SC_RASTER_CONFIG, raster_config_se);
  3474. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3475. }
  3476. /* GRBM_GFX_INDEX has a different offset on VI */
  3477. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3478. }
  3479. static void gfx_v8_0_setup_rb(struct amdgpu_device *adev)
  3480. {
  3481. int i, j;
  3482. u32 data;
  3483. u32 raster_config = 0, raster_config_1 = 0;
  3484. u32 active_rbs = 0;
  3485. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  3486. adev->gfx.config.max_sh_per_se;
  3487. unsigned num_rb_pipes;
  3488. mutex_lock(&adev->grbm_idx_mutex);
  3489. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3490. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3491. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3492. data = gfx_v8_0_get_rb_active_bitmap(adev);
  3493. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  3494. rb_bitmap_width_per_sh);
  3495. }
  3496. }
  3497. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3498. adev->gfx.config.backend_enable_mask = active_rbs;
  3499. adev->gfx.config.num_rbs = hweight32(active_rbs);
  3500. num_rb_pipes = min_t(unsigned, adev->gfx.config.max_backends_per_se *
  3501. adev->gfx.config.max_shader_engines, 16);
  3502. gfx_v8_0_raster_config(adev, &raster_config, &raster_config_1);
  3503. if (!adev->gfx.config.backend_enable_mask ||
  3504. adev->gfx.config.num_rbs >= num_rb_pipes) {
  3505. WREG32(mmPA_SC_RASTER_CONFIG, raster_config);
  3506. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3507. } else {
  3508. gfx_v8_0_write_harvested_raster_configs(adev, raster_config, raster_config_1,
  3509. adev->gfx.config.backend_enable_mask,
  3510. num_rb_pipes);
  3511. }
  3512. /* cache the values for userspace */
  3513. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3514. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3515. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3516. adev->gfx.config.rb_config[i][j].rb_backend_disable =
  3517. RREG32(mmCC_RB_BACKEND_DISABLE);
  3518. adev->gfx.config.rb_config[i][j].user_rb_backend_disable =
  3519. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3520. adev->gfx.config.rb_config[i][j].raster_config =
  3521. RREG32(mmPA_SC_RASTER_CONFIG);
  3522. adev->gfx.config.rb_config[i][j].raster_config_1 =
  3523. RREG32(mmPA_SC_RASTER_CONFIG_1);
  3524. }
  3525. }
  3526. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3527. mutex_unlock(&adev->grbm_idx_mutex);
  3528. }
  3529. /**
  3530. * gfx_v8_0_init_compute_vmid - gart enable
  3531. *
  3532. * @adev: amdgpu_device pointer
  3533. *
  3534. * Initialize compute vmid sh_mem registers
  3535. *
  3536. */
  3537. #define DEFAULT_SH_MEM_BASES (0x6000)
  3538. #define FIRST_COMPUTE_VMID (8)
  3539. #define LAST_COMPUTE_VMID (16)
  3540. static void gfx_v8_0_init_compute_vmid(struct amdgpu_device *adev)
  3541. {
  3542. int i;
  3543. uint32_t sh_mem_config;
  3544. uint32_t sh_mem_bases;
  3545. /*
  3546. * Configure apertures:
  3547. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  3548. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  3549. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  3550. */
  3551. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  3552. sh_mem_config = SH_MEM_ADDRESS_MODE_HSA64 <<
  3553. SH_MEM_CONFIG__ADDRESS_MODE__SHIFT |
  3554. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  3555. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT |
  3556. MTYPE_CC << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT |
  3557. SH_MEM_CONFIG__PRIVATE_ATC_MASK;
  3558. mutex_lock(&adev->srbm_mutex);
  3559. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  3560. vi_srbm_select(adev, 0, 0, 0, i);
  3561. /* CP and shaders */
  3562. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  3563. WREG32(mmSH_MEM_APE1_BASE, 1);
  3564. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3565. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  3566. }
  3567. vi_srbm_select(adev, 0, 0, 0, 0);
  3568. mutex_unlock(&adev->srbm_mutex);
  3569. }
  3570. static void gfx_v8_0_config_init(struct amdgpu_device *adev)
  3571. {
  3572. switch (adev->asic_type) {
  3573. default:
  3574. adev->gfx.config.double_offchip_lds_buf = 1;
  3575. break;
  3576. case CHIP_CARRIZO:
  3577. case CHIP_STONEY:
  3578. adev->gfx.config.double_offchip_lds_buf = 0;
  3579. break;
  3580. }
  3581. }
  3582. static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)
  3583. {
  3584. u32 tmp, sh_static_mem_cfg;
  3585. int i;
  3586. WREG32_FIELD(GRBM_CNTL, READ_TIMEOUT, 0xFF);
  3587. WREG32(mmGB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3588. WREG32(mmHDP_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3589. WREG32(mmDMIF_ADDR_CALC, adev->gfx.config.gb_addr_config);
  3590. gfx_v8_0_tiling_mode_table_init(adev);
  3591. gfx_v8_0_setup_rb(adev);
  3592. gfx_v8_0_get_cu_info(adev);
  3593. gfx_v8_0_config_init(adev);
  3594. /* XXX SH_MEM regs */
  3595. /* where to put LDS, scratch, GPUVM in FSA64 space */
  3596. sh_static_mem_cfg = REG_SET_FIELD(0, SH_STATIC_MEM_CONFIG,
  3597. SWIZZLE_ENABLE, 1);
  3598. sh_static_mem_cfg = REG_SET_FIELD(sh_static_mem_cfg, SH_STATIC_MEM_CONFIG,
  3599. ELEMENT_SIZE, 1);
  3600. sh_static_mem_cfg = REG_SET_FIELD(sh_static_mem_cfg, SH_STATIC_MEM_CONFIG,
  3601. INDEX_STRIDE, 3);
  3602. mutex_lock(&adev->srbm_mutex);
  3603. for (i = 0; i < adev->vm_manager.id_mgr[0].num_ids; i++) {
  3604. vi_srbm_select(adev, 0, 0, 0, i);
  3605. /* CP and shaders */
  3606. if (i == 0) {
  3607. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_UC);
  3608. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3609. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3610. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3611. WREG32(mmSH_MEM_CONFIG, tmp);
  3612. WREG32(mmSH_MEM_BASES, 0);
  3613. } else {
  3614. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_NC);
  3615. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3616. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3617. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3618. WREG32(mmSH_MEM_CONFIG, tmp);
  3619. tmp = adev->mc.shared_aperture_start >> 48;
  3620. WREG32(mmSH_MEM_BASES, tmp);
  3621. }
  3622. WREG32(mmSH_MEM_APE1_BASE, 1);
  3623. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3624. WREG32(mmSH_STATIC_MEM_CONFIG, sh_static_mem_cfg);
  3625. }
  3626. vi_srbm_select(adev, 0, 0, 0, 0);
  3627. mutex_unlock(&adev->srbm_mutex);
  3628. gfx_v8_0_init_compute_vmid(adev);
  3629. mutex_lock(&adev->grbm_idx_mutex);
  3630. /*
  3631. * making sure that the following register writes will be broadcasted
  3632. * to all the shaders
  3633. */
  3634. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3635. WREG32(mmPA_SC_FIFO_SIZE,
  3636. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  3637. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  3638. (adev->gfx.config.sc_prim_fifo_size_backend <<
  3639. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  3640. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  3641. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  3642. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  3643. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  3644. tmp = RREG32(mmSPI_ARB_PRIORITY);
  3645. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS0, 2);
  3646. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS1, 2);
  3647. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS2, 2);
  3648. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS3, 2);
  3649. WREG32(mmSPI_ARB_PRIORITY, tmp);
  3650. mutex_unlock(&adev->grbm_idx_mutex);
  3651. }
  3652. static void gfx_v8_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  3653. {
  3654. u32 i, j, k;
  3655. u32 mask;
  3656. mutex_lock(&adev->grbm_idx_mutex);
  3657. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3658. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3659. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3660. for (k = 0; k < adev->usec_timeout; k++) {
  3661. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  3662. break;
  3663. udelay(1);
  3664. }
  3665. }
  3666. }
  3667. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3668. mutex_unlock(&adev->grbm_idx_mutex);
  3669. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  3670. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  3671. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  3672. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  3673. for (k = 0; k < adev->usec_timeout; k++) {
  3674. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  3675. break;
  3676. udelay(1);
  3677. }
  3678. }
  3679. static void gfx_v8_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  3680. bool enable)
  3681. {
  3682. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  3683. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  3684. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  3685. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  3686. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  3687. WREG32(mmCP_INT_CNTL_RING0, tmp);
  3688. }
  3689. static void gfx_v8_0_init_csb(struct amdgpu_device *adev)
  3690. {
  3691. /* csib */
  3692. WREG32(mmRLC_CSIB_ADDR_HI,
  3693. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  3694. WREG32(mmRLC_CSIB_ADDR_LO,
  3695. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  3696. WREG32(mmRLC_CSIB_LENGTH,
  3697. adev->gfx.rlc.clear_state_size);
  3698. }
  3699. static void gfx_v8_0_parse_ind_reg_list(int *register_list_format,
  3700. int ind_offset,
  3701. int list_size,
  3702. int *unique_indices,
  3703. int *indices_count,
  3704. int max_indices,
  3705. int *ind_start_offsets,
  3706. int *offset_count,
  3707. int max_offset)
  3708. {
  3709. int indices;
  3710. bool new_entry = true;
  3711. for (; ind_offset < list_size; ind_offset++) {
  3712. if (new_entry) {
  3713. new_entry = false;
  3714. ind_start_offsets[*offset_count] = ind_offset;
  3715. *offset_count = *offset_count + 1;
  3716. BUG_ON(*offset_count >= max_offset);
  3717. }
  3718. if (register_list_format[ind_offset] == 0xFFFFFFFF) {
  3719. new_entry = true;
  3720. continue;
  3721. }
  3722. ind_offset += 2;
  3723. /* look for the matching indice */
  3724. for (indices = 0;
  3725. indices < *indices_count;
  3726. indices++) {
  3727. if (unique_indices[indices] ==
  3728. register_list_format[ind_offset])
  3729. break;
  3730. }
  3731. if (indices >= *indices_count) {
  3732. unique_indices[*indices_count] =
  3733. register_list_format[ind_offset];
  3734. indices = *indices_count;
  3735. *indices_count = *indices_count + 1;
  3736. BUG_ON(*indices_count >= max_indices);
  3737. }
  3738. register_list_format[ind_offset] = indices;
  3739. }
  3740. }
  3741. static int gfx_v8_0_init_save_restore_list(struct amdgpu_device *adev)
  3742. {
  3743. int i, temp, data;
  3744. int unique_indices[] = {0, 0, 0, 0, 0, 0, 0, 0};
  3745. int indices_count = 0;
  3746. int indirect_start_offsets[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
  3747. int offset_count = 0;
  3748. int list_size;
  3749. unsigned int *register_list_format =
  3750. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  3751. if (!register_list_format)
  3752. return -ENOMEM;
  3753. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  3754. adev->gfx.rlc.reg_list_format_size_bytes);
  3755. gfx_v8_0_parse_ind_reg_list(register_list_format,
  3756. RLC_FormatDirectRegListLength,
  3757. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  3758. unique_indices,
  3759. &indices_count,
  3760. sizeof(unique_indices) / sizeof(int),
  3761. indirect_start_offsets,
  3762. &offset_count,
  3763. sizeof(indirect_start_offsets)/sizeof(int));
  3764. /* save and restore list */
  3765. WREG32_FIELD(RLC_SRM_CNTL, AUTO_INCR_ADDR, 1);
  3766. WREG32(mmRLC_SRM_ARAM_ADDR, 0);
  3767. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  3768. WREG32(mmRLC_SRM_ARAM_DATA, adev->gfx.rlc.register_restore[i]);
  3769. /* indirect list */
  3770. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_list_format_start);
  3771. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  3772. WREG32(mmRLC_GPM_SCRATCH_DATA, register_list_format[i]);
  3773. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  3774. list_size = list_size >> 1;
  3775. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_restore_list_size);
  3776. WREG32(mmRLC_GPM_SCRATCH_DATA, list_size);
  3777. /* starting offsets starts */
  3778. WREG32(mmRLC_GPM_SCRATCH_ADDR,
  3779. adev->gfx.rlc.starting_offsets_start);
  3780. for (i = 0; i < sizeof(indirect_start_offsets)/sizeof(int); i++)
  3781. WREG32(mmRLC_GPM_SCRATCH_DATA,
  3782. indirect_start_offsets[i]);
  3783. /* unique indices */
  3784. temp = mmRLC_SRM_INDEX_CNTL_ADDR_0;
  3785. data = mmRLC_SRM_INDEX_CNTL_DATA_0;
  3786. for (i = 0; i < sizeof(unique_indices) / sizeof(int); i++) {
  3787. if (unique_indices[i] != 0) {
  3788. WREG32(temp + i, unique_indices[i] & 0x3FFFF);
  3789. WREG32(data + i, unique_indices[i] >> 20);
  3790. }
  3791. }
  3792. kfree(register_list_format);
  3793. return 0;
  3794. }
  3795. static void gfx_v8_0_enable_save_restore_machine(struct amdgpu_device *adev)
  3796. {
  3797. WREG32_FIELD(RLC_SRM_CNTL, SRM_ENABLE, 1);
  3798. }
  3799. static void gfx_v8_0_init_power_gating(struct amdgpu_device *adev)
  3800. {
  3801. uint32_t data;
  3802. WREG32_FIELD(CP_RB_WPTR_POLL_CNTL, IDLE_POLL_COUNT, 0x60);
  3803. data = REG_SET_FIELD(0, RLC_PG_DELAY, POWER_UP_DELAY, 0x10);
  3804. data = REG_SET_FIELD(data, RLC_PG_DELAY, POWER_DOWN_DELAY, 0x10);
  3805. data = REG_SET_FIELD(data, RLC_PG_DELAY, CMD_PROPAGATE_DELAY, 0x10);
  3806. data = REG_SET_FIELD(data, RLC_PG_DELAY, MEM_SLEEP_DELAY, 0x10);
  3807. WREG32(mmRLC_PG_DELAY, data);
  3808. WREG32_FIELD(RLC_PG_DELAY_2, SERDES_CMD_DELAY, 0x3);
  3809. WREG32_FIELD(RLC_AUTO_PG_CTRL, GRBM_REG_SAVE_GFX_IDLE_THRESHOLD, 0x55f0);
  3810. }
  3811. static void cz_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  3812. bool enable)
  3813. {
  3814. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PU_ENABLE, enable ? 1 : 0);
  3815. }
  3816. static void cz_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  3817. bool enable)
  3818. {
  3819. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PD_ENABLE, enable ? 1 : 0);
  3820. }
  3821. static void cz_enable_cp_power_gating(struct amdgpu_device *adev, bool enable)
  3822. {
  3823. WREG32_FIELD(RLC_PG_CNTL, CP_PG_DISABLE, enable ? 0 : 1);
  3824. }
  3825. static void gfx_v8_0_init_pg(struct amdgpu_device *adev)
  3826. {
  3827. if ((adev->asic_type == CHIP_CARRIZO) ||
  3828. (adev->asic_type == CHIP_STONEY)) {
  3829. gfx_v8_0_init_csb(adev);
  3830. gfx_v8_0_init_save_restore_list(adev);
  3831. gfx_v8_0_enable_save_restore_machine(adev);
  3832. WREG32(mmRLC_JUMP_TABLE_RESTORE, adev->gfx.rlc.cp_table_gpu_addr >> 8);
  3833. gfx_v8_0_init_power_gating(adev);
  3834. WREG32(mmRLC_PG_ALWAYS_ON_CU_MASK, adev->gfx.cu_info.ao_cu_mask);
  3835. } else if ((adev->asic_type == CHIP_POLARIS11) ||
  3836. (adev->asic_type == CHIP_POLARIS12)) {
  3837. gfx_v8_0_init_csb(adev);
  3838. gfx_v8_0_init_save_restore_list(adev);
  3839. gfx_v8_0_enable_save_restore_machine(adev);
  3840. gfx_v8_0_init_power_gating(adev);
  3841. }
  3842. }
  3843. static void gfx_v8_0_rlc_stop(struct amdgpu_device *adev)
  3844. {
  3845. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 0);
  3846. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  3847. gfx_v8_0_wait_for_rlc_serdes(adev);
  3848. }
  3849. static void gfx_v8_0_rlc_reset(struct amdgpu_device *adev)
  3850. {
  3851. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  3852. udelay(50);
  3853. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  3854. udelay(50);
  3855. }
  3856. static void gfx_v8_0_rlc_start(struct amdgpu_device *adev)
  3857. {
  3858. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 1);
  3859. /* carrizo do enable cp interrupt after cp inited */
  3860. if (!(adev->flags & AMD_IS_APU))
  3861. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  3862. udelay(50);
  3863. }
  3864. static int gfx_v8_0_rlc_load_microcode(struct amdgpu_device *adev)
  3865. {
  3866. const struct rlc_firmware_header_v2_0 *hdr;
  3867. const __le32 *fw_data;
  3868. unsigned i, fw_size;
  3869. if (!adev->gfx.rlc_fw)
  3870. return -EINVAL;
  3871. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  3872. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  3873. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  3874. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3875. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  3876. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  3877. for (i = 0; i < fw_size; i++)
  3878. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  3879. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  3880. return 0;
  3881. }
  3882. static int gfx_v8_0_rlc_resume(struct amdgpu_device *adev)
  3883. {
  3884. int r;
  3885. u32 tmp;
  3886. gfx_v8_0_rlc_stop(adev);
  3887. /* disable CG */
  3888. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL);
  3889. tmp &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  3890. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  3891. WREG32(mmRLC_CGCG_CGLS_CTRL, tmp);
  3892. if (adev->asic_type == CHIP_POLARIS11 ||
  3893. adev->asic_type == CHIP_POLARIS10 ||
  3894. adev->asic_type == CHIP_POLARIS12) {
  3895. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL_3D);
  3896. tmp &= ~0x3;
  3897. WREG32(mmRLC_CGCG_CGLS_CTRL_3D, tmp);
  3898. }
  3899. /* disable PG */
  3900. WREG32(mmRLC_PG_CNTL, 0);
  3901. gfx_v8_0_rlc_reset(adev);
  3902. gfx_v8_0_init_pg(adev);
  3903. if (!adev->pp_enabled) {
  3904. if (adev->firmware.load_type != AMDGPU_FW_LOAD_SMU) {
  3905. /* legacy rlc firmware loading */
  3906. r = gfx_v8_0_rlc_load_microcode(adev);
  3907. if (r)
  3908. return r;
  3909. } else {
  3910. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3911. AMDGPU_UCODE_ID_RLC_G);
  3912. if (r)
  3913. return -EINVAL;
  3914. }
  3915. }
  3916. gfx_v8_0_rlc_start(adev);
  3917. return 0;
  3918. }
  3919. static void gfx_v8_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  3920. {
  3921. int i;
  3922. u32 tmp = RREG32(mmCP_ME_CNTL);
  3923. if (enable) {
  3924. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  3925. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  3926. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  3927. } else {
  3928. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  3929. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  3930. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  3931. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3932. adev->gfx.gfx_ring[i].ready = false;
  3933. }
  3934. WREG32(mmCP_ME_CNTL, tmp);
  3935. udelay(50);
  3936. }
  3937. static int gfx_v8_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  3938. {
  3939. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  3940. const struct gfx_firmware_header_v1_0 *ce_hdr;
  3941. const struct gfx_firmware_header_v1_0 *me_hdr;
  3942. const __le32 *fw_data;
  3943. unsigned i, fw_size;
  3944. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  3945. return -EINVAL;
  3946. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  3947. adev->gfx.pfp_fw->data;
  3948. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  3949. adev->gfx.ce_fw->data;
  3950. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  3951. adev->gfx.me_fw->data;
  3952. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  3953. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  3954. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  3955. gfx_v8_0_cp_gfx_enable(adev, false);
  3956. /* PFP */
  3957. fw_data = (const __le32 *)
  3958. (adev->gfx.pfp_fw->data +
  3959. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  3960. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  3961. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  3962. for (i = 0; i < fw_size; i++)
  3963. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  3964. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  3965. /* CE */
  3966. fw_data = (const __le32 *)
  3967. (adev->gfx.ce_fw->data +
  3968. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  3969. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  3970. WREG32(mmCP_CE_UCODE_ADDR, 0);
  3971. for (i = 0; i < fw_size; i++)
  3972. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  3973. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  3974. /* ME */
  3975. fw_data = (const __le32 *)
  3976. (adev->gfx.me_fw->data +
  3977. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  3978. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  3979. WREG32(mmCP_ME_RAM_WADDR, 0);
  3980. for (i = 0; i < fw_size; i++)
  3981. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  3982. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  3983. return 0;
  3984. }
  3985. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev)
  3986. {
  3987. u32 count = 0;
  3988. const struct cs_section_def *sect = NULL;
  3989. const struct cs_extent_def *ext = NULL;
  3990. /* begin clear state */
  3991. count += 2;
  3992. /* context control state */
  3993. count += 3;
  3994. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3995. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3996. if (sect->id == SECT_CONTEXT)
  3997. count += 2 + ext->reg_count;
  3998. else
  3999. return 0;
  4000. }
  4001. }
  4002. /* pa_sc_raster_config/pa_sc_raster_config1 */
  4003. count += 4;
  4004. /* end clear state */
  4005. count += 2;
  4006. /* clear state */
  4007. count += 2;
  4008. return count;
  4009. }
  4010. static int gfx_v8_0_cp_gfx_start(struct amdgpu_device *adev)
  4011. {
  4012. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  4013. const struct cs_section_def *sect = NULL;
  4014. const struct cs_extent_def *ext = NULL;
  4015. int r, i;
  4016. /* init the CP */
  4017. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  4018. WREG32(mmCP_ENDIAN_SWAP, 0);
  4019. WREG32(mmCP_DEVICE_ID, 1);
  4020. gfx_v8_0_cp_gfx_enable(adev, true);
  4021. r = amdgpu_ring_alloc(ring, gfx_v8_0_get_csb_size(adev) + 4);
  4022. if (r) {
  4023. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  4024. return r;
  4025. }
  4026. /* clear state buffer */
  4027. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  4028. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  4029. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  4030. amdgpu_ring_write(ring, 0x80000000);
  4031. amdgpu_ring_write(ring, 0x80000000);
  4032. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  4033. for (ext = sect->section; ext->extent != NULL; ++ext) {
  4034. if (sect->id == SECT_CONTEXT) {
  4035. amdgpu_ring_write(ring,
  4036. PACKET3(PACKET3_SET_CONTEXT_REG,
  4037. ext->reg_count));
  4038. amdgpu_ring_write(ring,
  4039. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  4040. for (i = 0; i < ext->reg_count; i++)
  4041. amdgpu_ring_write(ring, ext->extent[i]);
  4042. }
  4043. }
  4044. }
  4045. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  4046. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  4047. switch (adev->asic_type) {
  4048. case CHIP_TONGA:
  4049. case CHIP_POLARIS10:
  4050. amdgpu_ring_write(ring, 0x16000012);
  4051. amdgpu_ring_write(ring, 0x0000002A);
  4052. break;
  4053. case CHIP_POLARIS11:
  4054. case CHIP_POLARIS12:
  4055. amdgpu_ring_write(ring, 0x16000012);
  4056. amdgpu_ring_write(ring, 0x00000000);
  4057. break;
  4058. case CHIP_FIJI:
  4059. amdgpu_ring_write(ring, 0x3a00161a);
  4060. amdgpu_ring_write(ring, 0x0000002e);
  4061. break;
  4062. case CHIP_CARRIZO:
  4063. amdgpu_ring_write(ring, 0x00000002);
  4064. amdgpu_ring_write(ring, 0x00000000);
  4065. break;
  4066. case CHIP_TOPAZ:
  4067. amdgpu_ring_write(ring, adev->gfx.config.num_rbs == 1 ?
  4068. 0x00000000 : 0x00000002);
  4069. amdgpu_ring_write(ring, 0x00000000);
  4070. break;
  4071. case CHIP_STONEY:
  4072. amdgpu_ring_write(ring, 0x00000000);
  4073. amdgpu_ring_write(ring, 0x00000000);
  4074. break;
  4075. default:
  4076. BUG();
  4077. }
  4078. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  4079. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  4080. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  4081. amdgpu_ring_write(ring, 0);
  4082. /* init the CE partitions */
  4083. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  4084. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  4085. amdgpu_ring_write(ring, 0x8000);
  4086. amdgpu_ring_write(ring, 0x8000);
  4087. amdgpu_ring_commit(ring);
  4088. return 0;
  4089. }
  4090. static void gfx_v8_0_set_cpg_door_bell(struct amdgpu_device *adev, struct amdgpu_ring *ring)
  4091. {
  4092. u32 tmp;
  4093. /* no gfx doorbells on iceland */
  4094. if (adev->asic_type == CHIP_TOPAZ)
  4095. return;
  4096. tmp = RREG32(mmCP_RB_DOORBELL_CONTROL);
  4097. if (ring->use_doorbell) {
  4098. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  4099. DOORBELL_OFFSET, ring->doorbell_index);
  4100. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  4101. DOORBELL_HIT, 0);
  4102. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  4103. DOORBELL_EN, 1);
  4104. } else {
  4105. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL, DOORBELL_EN, 0);
  4106. }
  4107. WREG32(mmCP_RB_DOORBELL_CONTROL, tmp);
  4108. if (adev->flags & AMD_IS_APU)
  4109. return;
  4110. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  4111. DOORBELL_RANGE_LOWER,
  4112. AMDGPU_DOORBELL_GFX_RING0);
  4113. WREG32(mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  4114. WREG32(mmCP_RB_DOORBELL_RANGE_UPPER,
  4115. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  4116. }
  4117. static int gfx_v8_0_cp_gfx_resume(struct amdgpu_device *adev)
  4118. {
  4119. struct amdgpu_ring *ring;
  4120. u32 tmp;
  4121. u32 rb_bufsz;
  4122. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  4123. int r;
  4124. /* Set the write pointer delay */
  4125. WREG32(mmCP_RB_WPTR_DELAY, 0);
  4126. /* set the RB to use vmid 0 */
  4127. WREG32(mmCP_RB_VMID, 0);
  4128. /* Set ring buffer size */
  4129. ring = &adev->gfx.gfx_ring[0];
  4130. rb_bufsz = order_base_2(ring->ring_size / 8);
  4131. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  4132. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  4133. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MTYPE, 3);
  4134. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MIN_IB_AVAILSZ, 1);
  4135. #ifdef __BIG_ENDIAN
  4136. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  4137. #endif
  4138. WREG32(mmCP_RB0_CNTL, tmp);
  4139. /* Initialize the ring buffer's read and write pointers */
  4140. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  4141. ring->wptr = 0;
  4142. WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  4143. /* set the wb address wether it's enabled or not */
  4144. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4145. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  4146. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  4147. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4148. WREG32(mmCP_RB_WPTR_POLL_ADDR_LO, lower_32_bits(wptr_gpu_addr));
  4149. WREG32(mmCP_RB_WPTR_POLL_ADDR_HI, upper_32_bits(wptr_gpu_addr));
  4150. mdelay(1);
  4151. WREG32(mmCP_RB0_CNTL, tmp);
  4152. rb_addr = ring->gpu_addr >> 8;
  4153. WREG32(mmCP_RB0_BASE, rb_addr);
  4154. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  4155. gfx_v8_0_set_cpg_door_bell(adev, ring);
  4156. /* start the ring */
  4157. amdgpu_ring_clear_ring(ring);
  4158. gfx_v8_0_cp_gfx_start(adev);
  4159. ring->ready = true;
  4160. r = amdgpu_ring_test_ring(ring);
  4161. if (r)
  4162. ring->ready = false;
  4163. return r;
  4164. }
  4165. static void gfx_v8_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  4166. {
  4167. int i;
  4168. if (enable) {
  4169. WREG32(mmCP_MEC_CNTL, 0);
  4170. } else {
  4171. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  4172. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4173. adev->gfx.compute_ring[i].ready = false;
  4174. adev->gfx.kiq.ring.ready = false;
  4175. }
  4176. udelay(50);
  4177. }
  4178. static int gfx_v8_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  4179. {
  4180. const struct gfx_firmware_header_v1_0 *mec_hdr;
  4181. const __le32 *fw_data;
  4182. unsigned i, fw_size;
  4183. if (!adev->gfx.mec_fw)
  4184. return -EINVAL;
  4185. gfx_v8_0_cp_compute_enable(adev, false);
  4186. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  4187. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  4188. fw_data = (const __le32 *)
  4189. (adev->gfx.mec_fw->data +
  4190. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  4191. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  4192. /* MEC1 */
  4193. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  4194. for (i = 0; i < fw_size; i++)
  4195. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data+i));
  4196. WREG32(mmCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version);
  4197. /* Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  4198. if (adev->gfx.mec2_fw) {
  4199. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  4200. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  4201. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  4202. fw_data = (const __le32 *)
  4203. (adev->gfx.mec2_fw->data +
  4204. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  4205. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  4206. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  4207. for (i = 0; i < fw_size; i++)
  4208. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data+i));
  4209. WREG32(mmCP_MEC_ME2_UCODE_ADDR, adev->gfx.mec2_fw_version);
  4210. }
  4211. return 0;
  4212. }
  4213. /* KIQ functions */
  4214. static void gfx_v8_0_kiq_setting(struct amdgpu_ring *ring)
  4215. {
  4216. uint32_t tmp;
  4217. struct amdgpu_device *adev = ring->adev;
  4218. /* tell RLC which is KIQ queue */
  4219. tmp = RREG32(mmRLC_CP_SCHEDULERS);
  4220. tmp &= 0xffffff00;
  4221. tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
  4222. WREG32(mmRLC_CP_SCHEDULERS, tmp);
  4223. tmp |= 0x80;
  4224. WREG32(mmRLC_CP_SCHEDULERS, tmp);
  4225. }
  4226. static int gfx_v8_0_kiq_kcq_enable(struct amdgpu_device *adev)
  4227. {
  4228. struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring;
  4229. uint32_t scratch, tmp = 0;
  4230. uint64_t queue_mask = 0;
  4231. int r, i;
  4232. for (i = 0; i < AMDGPU_MAX_COMPUTE_QUEUES; ++i) {
  4233. if (!test_bit(i, adev->gfx.mec.queue_bitmap))
  4234. continue;
  4235. /* This situation may be hit in the future if a new HW
  4236. * generation exposes more than 64 queues. If so, the
  4237. * definition of queue_mask needs updating */
  4238. if (WARN_ON(i > (sizeof(queue_mask)*8))) {
  4239. DRM_ERROR("Invalid KCQ enabled: %d\n", i);
  4240. break;
  4241. }
  4242. queue_mask |= (1ull << i);
  4243. }
  4244. r = amdgpu_gfx_scratch_get(adev, &scratch);
  4245. if (r) {
  4246. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  4247. return r;
  4248. }
  4249. WREG32(scratch, 0xCAFEDEAD);
  4250. r = amdgpu_ring_alloc(kiq_ring, (8 * adev->gfx.num_compute_rings) + 11);
  4251. if (r) {
  4252. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  4253. amdgpu_gfx_scratch_free(adev, scratch);
  4254. return r;
  4255. }
  4256. /* set resources */
  4257. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_RESOURCES, 6));
  4258. amdgpu_ring_write(kiq_ring, 0); /* vmid_mask:0 queue_type:0 (KIQ) */
  4259. amdgpu_ring_write(kiq_ring, lower_32_bits(queue_mask)); /* queue mask lo */
  4260. amdgpu_ring_write(kiq_ring, upper_32_bits(queue_mask)); /* queue mask hi */
  4261. amdgpu_ring_write(kiq_ring, 0); /* gws mask lo */
  4262. amdgpu_ring_write(kiq_ring, 0); /* gws mask hi */
  4263. amdgpu_ring_write(kiq_ring, 0); /* oac mask */
  4264. amdgpu_ring_write(kiq_ring, 0); /* gds heap base:0, gds heap size:0 */
  4265. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4266. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4267. uint64_t mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
  4268. uint64_t wptr_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4269. /* map queues */
  4270. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
  4271. /* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/
  4272. amdgpu_ring_write(kiq_ring,
  4273. PACKET3_MAP_QUEUES_NUM_QUEUES(1));
  4274. amdgpu_ring_write(kiq_ring,
  4275. PACKET3_MAP_QUEUES_DOORBELL_OFFSET(ring->doorbell_index) |
  4276. PACKET3_MAP_QUEUES_QUEUE(ring->queue) |
  4277. PACKET3_MAP_QUEUES_PIPE(ring->pipe) |
  4278. PACKET3_MAP_QUEUES_ME(ring->me == 1 ? 0 : 1)); /* doorbell */
  4279. amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr));
  4280. amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr));
  4281. amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr));
  4282. amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr));
  4283. }
  4284. /* write to scratch for completion */
  4285. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  4286. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  4287. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  4288. amdgpu_ring_commit(kiq_ring);
  4289. for (i = 0; i < adev->usec_timeout; i++) {
  4290. tmp = RREG32(scratch);
  4291. if (tmp == 0xDEADBEEF)
  4292. break;
  4293. DRM_UDELAY(1);
  4294. }
  4295. if (i >= adev->usec_timeout) {
  4296. DRM_ERROR("KCQ enable failed (scratch(0x%04X)=0x%08X)\n",
  4297. scratch, tmp);
  4298. r = -EINVAL;
  4299. }
  4300. amdgpu_gfx_scratch_free(adev, scratch);
  4301. return r;
  4302. }
  4303. static int gfx_v8_0_kiq_kcq_disable(struct amdgpu_device *adev)
  4304. {
  4305. struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring;
  4306. uint32_t scratch, tmp = 0;
  4307. int r, i;
  4308. r = amdgpu_gfx_scratch_get(adev, &scratch);
  4309. if (r) {
  4310. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  4311. return r;
  4312. }
  4313. WREG32(scratch, 0xCAFEDEAD);
  4314. r = amdgpu_ring_alloc(kiq_ring, 6 + 3);
  4315. if (r) {
  4316. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  4317. amdgpu_gfx_scratch_free(adev, scratch);
  4318. return r;
  4319. }
  4320. /* unmap queues */
  4321. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_UNMAP_QUEUES, 4));
  4322. amdgpu_ring_write(kiq_ring,
  4323. PACKET3_UNMAP_QUEUES_ACTION(1)| /* RESET_QUEUES */
  4324. PACKET3_UNMAP_QUEUES_QUEUE_SEL(2)); /* select all queues */
  4325. amdgpu_ring_write(kiq_ring, 0);
  4326. amdgpu_ring_write(kiq_ring, 0);
  4327. amdgpu_ring_write(kiq_ring, 0);
  4328. amdgpu_ring_write(kiq_ring, 0);
  4329. /* write to scratch for completion */
  4330. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  4331. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  4332. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  4333. amdgpu_ring_commit(kiq_ring);
  4334. for (i = 0; i < adev->usec_timeout; i++) {
  4335. tmp = RREG32(scratch);
  4336. if (tmp == 0xDEADBEEF)
  4337. break;
  4338. DRM_UDELAY(1);
  4339. }
  4340. if (i >= adev->usec_timeout) {
  4341. DRM_ERROR("KCQ disabled failed (scratch(0x%04X)=0x%08X)\n",
  4342. scratch, tmp);
  4343. r = -EINVAL;
  4344. }
  4345. amdgpu_gfx_scratch_free(adev, scratch);
  4346. return r;
  4347. }
  4348. static int gfx_v8_0_deactivate_hqd(struct amdgpu_device *adev, u32 req)
  4349. {
  4350. int i, r = 0;
  4351. if (RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK) {
  4352. WREG32_FIELD(CP_HQD_DEQUEUE_REQUEST, DEQUEUE_REQ, req);
  4353. for (i = 0; i < adev->usec_timeout; i++) {
  4354. if (!(RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK))
  4355. break;
  4356. udelay(1);
  4357. }
  4358. if (i == adev->usec_timeout)
  4359. r = -ETIMEDOUT;
  4360. }
  4361. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 0);
  4362. WREG32(mmCP_HQD_PQ_RPTR, 0);
  4363. WREG32(mmCP_HQD_PQ_WPTR, 0);
  4364. return r;
  4365. }
  4366. static int gfx_v8_0_mqd_init(struct amdgpu_ring *ring)
  4367. {
  4368. struct amdgpu_device *adev = ring->adev;
  4369. struct vi_mqd *mqd = ring->mqd_ptr;
  4370. uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
  4371. uint32_t tmp;
  4372. /* init the mqd struct */
  4373. memset(mqd, 0, sizeof(struct vi_mqd));
  4374. mqd->header = 0xC0310800;
  4375. mqd->compute_pipelinestat_enable = 0x00000001;
  4376. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  4377. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  4378. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  4379. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  4380. mqd->compute_misc_reserved = 0x00000003;
  4381. eop_base_addr = ring->eop_gpu_addr >> 8;
  4382. mqd->cp_hqd_eop_base_addr_lo = eop_base_addr;
  4383. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
  4384. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4385. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  4386. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  4387. (order_base_2(GFX8_MEC_HPD_SIZE / 4) - 1));
  4388. mqd->cp_hqd_eop_control = tmp;
  4389. /* enable doorbell? */
  4390. tmp = REG_SET_FIELD(RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL),
  4391. CP_HQD_PQ_DOORBELL_CONTROL,
  4392. DOORBELL_EN,
  4393. ring->use_doorbell ? 1 : 0);
  4394. mqd->cp_hqd_pq_doorbell_control = tmp;
  4395. /* set the pointer to the MQD */
  4396. mqd->cp_mqd_base_addr_lo = ring->mqd_gpu_addr & 0xfffffffc;
  4397. mqd->cp_mqd_base_addr_hi = upper_32_bits(ring->mqd_gpu_addr);
  4398. /* set MQD vmid to 0 */
  4399. tmp = RREG32(mmCP_MQD_CONTROL);
  4400. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  4401. mqd->cp_mqd_control = tmp;
  4402. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4403. hqd_gpu_addr = ring->gpu_addr >> 8;
  4404. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  4405. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  4406. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4407. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  4408. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  4409. (order_base_2(ring->ring_size / 4) - 1));
  4410. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  4411. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  4412. #ifdef __BIG_ENDIAN
  4413. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  4414. #endif
  4415. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  4416. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  4417. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  4418. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  4419. mqd->cp_hqd_pq_control = tmp;
  4420. /* set the wb address whether it's enabled or not */
  4421. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4422. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  4423. mqd->cp_hqd_pq_rptr_report_addr_hi =
  4424. upper_32_bits(wb_gpu_addr) & 0xffff;
  4425. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  4426. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4427. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  4428. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  4429. tmp = 0;
  4430. /* enable the doorbell if requested */
  4431. if (ring->use_doorbell) {
  4432. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4433. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4434. DOORBELL_OFFSET, ring->doorbell_index);
  4435. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4436. DOORBELL_EN, 1);
  4437. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4438. DOORBELL_SOURCE, 0);
  4439. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4440. DOORBELL_HIT, 0);
  4441. }
  4442. mqd->cp_hqd_pq_doorbell_control = tmp;
  4443. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4444. ring->wptr = 0;
  4445. mqd->cp_hqd_pq_wptr = ring->wptr;
  4446. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  4447. /* set the vmid for the queue */
  4448. mqd->cp_hqd_vmid = 0;
  4449. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  4450. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  4451. mqd->cp_hqd_persistent_state = tmp;
  4452. /* set MTYPE */
  4453. tmp = RREG32(mmCP_HQD_IB_CONTROL);
  4454. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MIN_IB_AVAIL_SIZE, 3);
  4455. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MTYPE, 3);
  4456. mqd->cp_hqd_ib_control = tmp;
  4457. tmp = RREG32(mmCP_HQD_IQ_TIMER);
  4458. tmp = REG_SET_FIELD(tmp, CP_HQD_IQ_TIMER, MTYPE, 3);
  4459. mqd->cp_hqd_iq_timer = tmp;
  4460. tmp = RREG32(mmCP_HQD_CTX_SAVE_CONTROL);
  4461. tmp = REG_SET_FIELD(tmp, CP_HQD_CTX_SAVE_CONTROL, MTYPE, 3);
  4462. mqd->cp_hqd_ctx_save_control = tmp;
  4463. /* defaults */
  4464. mqd->cp_hqd_eop_rptr = RREG32(mmCP_HQD_EOP_RPTR);
  4465. mqd->cp_hqd_eop_wptr = RREG32(mmCP_HQD_EOP_WPTR);
  4466. mqd->cp_hqd_pipe_priority = RREG32(mmCP_HQD_PIPE_PRIORITY);
  4467. mqd->cp_hqd_queue_priority = RREG32(mmCP_HQD_QUEUE_PRIORITY);
  4468. mqd->cp_hqd_quantum = RREG32(mmCP_HQD_QUANTUM);
  4469. mqd->cp_hqd_ctx_save_base_addr_lo = RREG32(mmCP_HQD_CTX_SAVE_BASE_ADDR_LO);
  4470. mqd->cp_hqd_ctx_save_base_addr_hi = RREG32(mmCP_HQD_CTX_SAVE_BASE_ADDR_HI);
  4471. mqd->cp_hqd_cntl_stack_offset = RREG32(mmCP_HQD_CNTL_STACK_OFFSET);
  4472. mqd->cp_hqd_cntl_stack_size = RREG32(mmCP_HQD_CNTL_STACK_SIZE);
  4473. mqd->cp_hqd_wg_state_offset = RREG32(mmCP_HQD_WG_STATE_OFFSET);
  4474. mqd->cp_hqd_ctx_save_size = RREG32(mmCP_HQD_CTX_SAVE_SIZE);
  4475. mqd->cp_hqd_eop_done_events = RREG32(mmCP_HQD_EOP_EVENTS);
  4476. mqd->cp_hqd_error = RREG32(mmCP_HQD_ERROR);
  4477. mqd->cp_hqd_eop_wptr_mem = RREG32(mmCP_HQD_EOP_WPTR_MEM);
  4478. mqd->cp_hqd_eop_dones = RREG32(mmCP_HQD_EOP_DONES);
  4479. /* activate the queue */
  4480. mqd->cp_hqd_active = 1;
  4481. return 0;
  4482. }
  4483. int gfx_v8_0_mqd_commit(struct amdgpu_device *adev,
  4484. struct vi_mqd *mqd)
  4485. {
  4486. uint32_t mqd_reg;
  4487. uint32_t *mqd_data;
  4488. /* HQD registers extend from mmCP_MQD_BASE_ADDR to mmCP_HQD_ERROR */
  4489. mqd_data = &mqd->cp_mqd_base_addr_lo;
  4490. /* disable wptr polling */
  4491. WREG32_FIELD(CP_PQ_WPTR_POLL_CNTL, EN, 0);
  4492. /* program all HQD registers */
  4493. for (mqd_reg = mmCP_HQD_VMID; mqd_reg <= mmCP_HQD_EOP_CONTROL; mqd_reg++)
  4494. WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]);
  4495. /* Tonga errata: EOP RPTR/WPTR should be left unmodified.
  4496. * This is safe since EOP RPTR==WPTR for any inactive HQD
  4497. * on ASICs that do not support context-save.
  4498. * EOP writes/reads can start anywhere in the ring.
  4499. */
  4500. if (adev->asic_type != CHIP_TONGA) {
  4501. WREG32(mmCP_HQD_EOP_RPTR, mqd->cp_hqd_eop_rptr);
  4502. WREG32(mmCP_HQD_EOP_WPTR, mqd->cp_hqd_eop_wptr);
  4503. WREG32(mmCP_HQD_EOP_WPTR_MEM, mqd->cp_hqd_eop_wptr_mem);
  4504. }
  4505. for (mqd_reg = mmCP_HQD_EOP_EVENTS; mqd_reg <= mmCP_HQD_ERROR; mqd_reg++)
  4506. WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]);
  4507. /* activate the HQD */
  4508. for (mqd_reg = mmCP_MQD_BASE_ADDR; mqd_reg <= mmCP_HQD_ACTIVE; mqd_reg++)
  4509. WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]);
  4510. return 0;
  4511. }
  4512. static int gfx_v8_0_kiq_init_queue(struct amdgpu_ring *ring)
  4513. {
  4514. int r = 0;
  4515. struct amdgpu_device *adev = ring->adev;
  4516. struct vi_mqd *mqd = ring->mqd_ptr;
  4517. int mqd_idx = AMDGPU_MAX_COMPUTE_RINGS;
  4518. gfx_v8_0_kiq_setting(ring);
  4519. if (adev->gfx.in_reset) { /* for GPU_RESET case */
  4520. /* reset MQD to a clean status */
  4521. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4522. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(*mqd));
  4523. /* reset ring buffer */
  4524. ring->wptr = 0;
  4525. amdgpu_ring_clear_ring(ring);
  4526. mutex_lock(&adev->srbm_mutex);
  4527. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4528. r = gfx_v8_0_deactivate_hqd(adev, 1);
  4529. if (r) {
  4530. dev_err(adev->dev, "failed to deactivate ring %s\n", ring->name);
  4531. goto out_unlock;
  4532. }
  4533. gfx_v8_0_mqd_commit(adev, mqd);
  4534. vi_srbm_select(adev, 0, 0, 0, 0);
  4535. mutex_unlock(&adev->srbm_mutex);
  4536. } else {
  4537. mutex_lock(&adev->srbm_mutex);
  4538. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4539. gfx_v8_0_mqd_init(ring);
  4540. r = gfx_v8_0_deactivate_hqd(adev, 1);
  4541. if (r) {
  4542. dev_err(adev->dev, "failed to deactivate ring %s\n", ring->name);
  4543. goto out_unlock;
  4544. }
  4545. gfx_v8_0_mqd_commit(adev, mqd);
  4546. vi_srbm_select(adev, 0, 0, 0, 0);
  4547. mutex_unlock(&adev->srbm_mutex);
  4548. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4549. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(*mqd));
  4550. }
  4551. return r;
  4552. out_unlock:
  4553. vi_srbm_select(adev, 0, 0, 0, 0);
  4554. mutex_unlock(&adev->srbm_mutex);
  4555. return r;
  4556. }
  4557. static int gfx_v8_0_kcq_init_queue(struct amdgpu_ring *ring)
  4558. {
  4559. struct amdgpu_device *adev = ring->adev;
  4560. struct vi_mqd *mqd = ring->mqd_ptr;
  4561. int mqd_idx = ring - &adev->gfx.compute_ring[0];
  4562. if (!adev->gfx.in_reset && !adev->gfx.in_suspend) {
  4563. mutex_lock(&adev->srbm_mutex);
  4564. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4565. gfx_v8_0_mqd_init(ring);
  4566. vi_srbm_select(adev, 0, 0, 0, 0);
  4567. mutex_unlock(&adev->srbm_mutex);
  4568. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4569. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(*mqd));
  4570. } else if (adev->gfx.in_reset) { /* for GPU_RESET case */
  4571. /* reset MQD to a clean status */
  4572. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4573. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(*mqd));
  4574. /* reset ring buffer */
  4575. ring->wptr = 0;
  4576. amdgpu_ring_clear_ring(ring);
  4577. } else {
  4578. amdgpu_ring_clear_ring(ring);
  4579. }
  4580. return 0;
  4581. }
  4582. static void gfx_v8_0_set_mec_doorbell_range(struct amdgpu_device *adev)
  4583. {
  4584. if (adev->asic_type > CHIP_TONGA) {
  4585. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER, AMDGPU_DOORBELL_KIQ << 2);
  4586. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER, AMDGPU_DOORBELL_MEC_RING7 << 2);
  4587. }
  4588. /* enable doorbells */
  4589. WREG32_FIELD(CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  4590. }
  4591. static int gfx_v8_0_kiq_resume(struct amdgpu_device *adev)
  4592. {
  4593. struct amdgpu_ring *ring = NULL;
  4594. int r = 0, i;
  4595. gfx_v8_0_cp_compute_enable(adev, true);
  4596. ring = &adev->gfx.kiq.ring;
  4597. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4598. if (unlikely(r != 0))
  4599. goto done;
  4600. r = amdgpu_bo_kmap(ring->mqd_obj, &ring->mqd_ptr);
  4601. if (!r) {
  4602. r = gfx_v8_0_kiq_init_queue(ring);
  4603. amdgpu_bo_kunmap(ring->mqd_obj);
  4604. ring->mqd_ptr = NULL;
  4605. }
  4606. amdgpu_bo_unreserve(ring->mqd_obj);
  4607. if (r)
  4608. goto done;
  4609. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4610. ring = &adev->gfx.compute_ring[i];
  4611. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4612. if (unlikely(r != 0))
  4613. goto done;
  4614. r = amdgpu_bo_kmap(ring->mqd_obj, &ring->mqd_ptr);
  4615. if (!r) {
  4616. r = gfx_v8_0_kcq_init_queue(ring);
  4617. amdgpu_bo_kunmap(ring->mqd_obj);
  4618. ring->mqd_ptr = NULL;
  4619. }
  4620. amdgpu_bo_unreserve(ring->mqd_obj);
  4621. if (r)
  4622. goto done;
  4623. }
  4624. gfx_v8_0_set_mec_doorbell_range(adev);
  4625. r = gfx_v8_0_kiq_kcq_enable(adev);
  4626. if (r)
  4627. goto done;
  4628. /* Test KIQ */
  4629. ring = &adev->gfx.kiq.ring;
  4630. ring->ready = true;
  4631. r = amdgpu_ring_test_ring(ring);
  4632. if (r) {
  4633. ring->ready = false;
  4634. goto done;
  4635. }
  4636. /* Test KCQs */
  4637. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4638. ring = &adev->gfx.compute_ring[i];
  4639. ring->ready = true;
  4640. r = amdgpu_ring_test_ring(ring);
  4641. if (r)
  4642. ring->ready = false;
  4643. }
  4644. done:
  4645. return r;
  4646. }
  4647. static int gfx_v8_0_cp_resume(struct amdgpu_device *adev)
  4648. {
  4649. int r;
  4650. if (!(adev->flags & AMD_IS_APU))
  4651. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  4652. if (!adev->pp_enabled) {
  4653. if (adev->firmware.load_type != AMDGPU_FW_LOAD_SMU) {
  4654. /* legacy firmware loading */
  4655. r = gfx_v8_0_cp_gfx_load_microcode(adev);
  4656. if (r)
  4657. return r;
  4658. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4659. if (r)
  4660. return r;
  4661. } else {
  4662. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4663. AMDGPU_UCODE_ID_CP_CE);
  4664. if (r)
  4665. return -EINVAL;
  4666. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4667. AMDGPU_UCODE_ID_CP_PFP);
  4668. if (r)
  4669. return -EINVAL;
  4670. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4671. AMDGPU_UCODE_ID_CP_ME);
  4672. if (r)
  4673. return -EINVAL;
  4674. if (adev->asic_type == CHIP_TOPAZ) {
  4675. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4676. if (r)
  4677. return r;
  4678. } else {
  4679. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4680. AMDGPU_UCODE_ID_CP_MEC1);
  4681. if (r)
  4682. return -EINVAL;
  4683. }
  4684. }
  4685. }
  4686. r = gfx_v8_0_cp_gfx_resume(adev);
  4687. if (r)
  4688. return r;
  4689. r = gfx_v8_0_kiq_resume(adev);
  4690. if (r)
  4691. return r;
  4692. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  4693. return 0;
  4694. }
  4695. static void gfx_v8_0_cp_enable(struct amdgpu_device *adev, bool enable)
  4696. {
  4697. gfx_v8_0_cp_gfx_enable(adev, enable);
  4698. gfx_v8_0_cp_compute_enable(adev, enable);
  4699. }
  4700. static int gfx_v8_0_hw_init(void *handle)
  4701. {
  4702. int r;
  4703. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4704. gfx_v8_0_init_golden_registers(adev);
  4705. gfx_v8_0_gpu_init(adev);
  4706. r = gfx_v8_0_rlc_resume(adev);
  4707. if (r)
  4708. return r;
  4709. r = gfx_v8_0_cp_resume(adev);
  4710. return r;
  4711. }
  4712. static int gfx_v8_0_hw_fini(void *handle)
  4713. {
  4714. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4715. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  4716. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  4717. if (amdgpu_sriov_vf(adev)) {
  4718. pr_debug("For SRIOV client, shouldn't do anything.\n");
  4719. return 0;
  4720. }
  4721. gfx_v8_0_kiq_kcq_disable(adev);
  4722. gfx_v8_0_cp_enable(adev, false);
  4723. gfx_v8_0_rlc_stop(adev);
  4724. amdgpu_set_powergating_state(adev,
  4725. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_UNGATE);
  4726. return 0;
  4727. }
  4728. static int gfx_v8_0_suspend(void *handle)
  4729. {
  4730. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4731. adev->gfx.in_suspend = true;
  4732. return gfx_v8_0_hw_fini(adev);
  4733. }
  4734. static int gfx_v8_0_resume(void *handle)
  4735. {
  4736. int r;
  4737. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4738. r = gfx_v8_0_hw_init(adev);
  4739. adev->gfx.in_suspend = false;
  4740. return r;
  4741. }
  4742. static bool gfx_v8_0_is_idle(void *handle)
  4743. {
  4744. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4745. if (REG_GET_FIELD(RREG32(mmGRBM_STATUS), GRBM_STATUS, GUI_ACTIVE))
  4746. return false;
  4747. else
  4748. return true;
  4749. }
  4750. static int gfx_v8_0_wait_for_idle(void *handle)
  4751. {
  4752. unsigned i;
  4753. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4754. for (i = 0; i < adev->usec_timeout; i++) {
  4755. if (gfx_v8_0_is_idle(handle))
  4756. return 0;
  4757. udelay(1);
  4758. }
  4759. return -ETIMEDOUT;
  4760. }
  4761. static bool gfx_v8_0_check_soft_reset(void *handle)
  4762. {
  4763. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4764. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4765. u32 tmp;
  4766. /* GRBM_STATUS */
  4767. tmp = RREG32(mmGRBM_STATUS);
  4768. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  4769. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  4770. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  4771. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  4772. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  4773. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK |
  4774. GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  4775. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4776. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  4777. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4778. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  4779. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4780. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4781. }
  4782. /* GRBM_STATUS2 */
  4783. tmp = RREG32(mmGRBM_STATUS2);
  4784. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  4785. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4786. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  4787. if (REG_GET_FIELD(tmp, GRBM_STATUS2, CPF_BUSY) ||
  4788. REG_GET_FIELD(tmp, GRBM_STATUS2, CPC_BUSY) ||
  4789. REG_GET_FIELD(tmp, GRBM_STATUS2, CPG_BUSY)) {
  4790. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4791. SOFT_RESET_CPF, 1);
  4792. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4793. SOFT_RESET_CPC, 1);
  4794. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4795. SOFT_RESET_CPG, 1);
  4796. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET,
  4797. SOFT_RESET_GRBM, 1);
  4798. }
  4799. /* SRBM_STATUS */
  4800. tmp = RREG32(mmSRBM_STATUS);
  4801. if (REG_GET_FIELD(tmp, SRBM_STATUS, GRBM_RQ_PENDING))
  4802. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4803. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4804. if (REG_GET_FIELD(tmp, SRBM_STATUS, SEM_BUSY))
  4805. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4806. SRBM_SOFT_RESET, SOFT_RESET_SEM, 1);
  4807. if (grbm_soft_reset || srbm_soft_reset) {
  4808. adev->gfx.grbm_soft_reset = grbm_soft_reset;
  4809. adev->gfx.srbm_soft_reset = srbm_soft_reset;
  4810. return true;
  4811. } else {
  4812. adev->gfx.grbm_soft_reset = 0;
  4813. adev->gfx.srbm_soft_reset = 0;
  4814. return false;
  4815. }
  4816. }
  4817. static int gfx_v8_0_pre_soft_reset(void *handle)
  4818. {
  4819. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4820. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4821. if ((!adev->gfx.grbm_soft_reset) &&
  4822. (!adev->gfx.srbm_soft_reset))
  4823. return 0;
  4824. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4825. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4826. /* stop the rlc */
  4827. gfx_v8_0_rlc_stop(adev);
  4828. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4829. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4830. /* Disable GFX parsing/prefetching */
  4831. gfx_v8_0_cp_gfx_enable(adev, false);
  4832. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4833. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4834. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4835. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4836. int i;
  4837. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4838. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4839. mutex_lock(&adev->srbm_mutex);
  4840. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4841. gfx_v8_0_deactivate_hqd(adev, 2);
  4842. vi_srbm_select(adev, 0, 0, 0, 0);
  4843. mutex_unlock(&adev->srbm_mutex);
  4844. }
  4845. /* Disable MEC parsing/prefetching */
  4846. gfx_v8_0_cp_compute_enable(adev, false);
  4847. }
  4848. return 0;
  4849. }
  4850. static int gfx_v8_0_soft_reset(void *handle)
  4851. {
  4852. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4853. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4854. u32 tmp;
  4855. if ((!adev->gfx.grbm_soft_reset) &&
  4856. (!adev->gfx.srbm_soft_reset))
  4857. return 0;
  4858. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4859. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4860. if (grbm_soft_reset || srbm_soft_reset) {
  4861. tmp = RREG32(mmGMCON_DEBUG);
  4862. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 1);
  4863. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 1);
  4864. WREG32(mmGMCON_DEBUG, tmp);
  4865. udelay(50);
  4866. }
  4867. if (grbm_soft_reset) {
  4868. tmp = RREG32(mmGRBM_SOFT_RESET);
  4869. tmp |= grbm_soft_reset;
  4870. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  4871. WREG32(mmGRBM_SOFT_RESET, tmp);
  4872. tmp = RREG32(mmGRBM_SOFT_RESET);
  4873. udelay(50);
  4874. tmp &= ~grbm_soft_reset;
  4875. WREG32(mmGRBM_SOFT_RESET, tmp);
  4876. tmp = RREG32(mmGRBM_SOFT_RESET);
  4877. }
  4878. if (srbm_soft_reset) {
  4879. tmp = RREG32(mmSRBM_SOFT_RESET);
  4880. tmp |= srbm_soft_reset;
  4881. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  4882. WREG32(mmSRBM_SOFT_RESET, tmp);
  4883. tmp = RREG32(mmSRBM_SOFT_RESET);
  4884. udelay(50);
  4885. tmp &= ~srbm_soft_reset;
  4886. WREG32(mmSRBM_SOFT_RESET, tmp);
  4887. tmp = RREG32(mmSRBM_SOFT_RESET);
  4888. }
  4889. if (grbm_soft_reset || srbm_soft_reset) {
  4890. tmp = RREG32(mmGMCON_DEBUG);
  4891. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 0);
  4892. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 0);
  4893. WREG32(mmGMCON_DEBUG, tmp);
  4894. }
  4895. /* Wait a little for things to settle down */
  4896. udelay(50);
  4897. return 0;
  4898. }
  4899. static int gfx_v8_0_post_soft_reset(void *handle)
  4900. {
  4901. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4902. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4903. if ((!adev->gfx.grbm_soft_reset) &&
  4904. (!adev->gfx.srbm_soft_reset))
  4905. return 0;
  4906. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4907. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4908. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4909. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4910. gfx_v8_0_cp_gfx_resume(adev);
  4911. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4912. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4913. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4914. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4915. int i;
  4916. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4917. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4918. mutex_lock(&adev->srbm_mutex);
  4919. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4920. gfx_v8_0_deactivate_hqd(adev, 2);
  4921. vi_srbm_select(adev, 0, 0, 0, 0);
  4922. mutex_unlock(&adev->srbm_mutex);
  4923. }
  4924. gfx_v8_0_kiq_resume(adev);
  4925. }
  4926. gfx_v8_0_rlc_start(adev);
  4927. return 0;
  4928. }
  4929. /**
  4930. * gfx_v8_0_get_gpu_clock_counter - return GPU clock counter snapshot
  4931. *
  4932. * @adev: amdgpu_device pointer
  4933. *
  4934. * Fetches a GPU clock counter snapshot.
  4935. * Returns the 64 bit clock counter snapshot.
  4936. */
  4937. static uint64_t gfx_v8_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  4938. {
  4939. uint64_t clock;
  4940. mutex_lock(&adev->gfx.gpu_clock_mutex);
  4941. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  4942. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  4943. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  4944. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  4945. return clock;
  4946. }
  4947. static void gfx_v8_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  4948. uint32_t vmid,
  4949. uint32_t gds_base, uint32_t gds_size,
  4950. uint32_t gws_base, uint32_t gws_size,
  4951. uint32_t oa_base, uint32_t oa_size)
  4952. {
  4953. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  4954. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  4955. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  4956. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  4957. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  4958. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  4959. /* GDS Base */
  4960. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4961. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4962. WRITE_DATA_DST_SEL(0)));
  4963. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  4964. amdgpu_ring_write(ring, 0);
  4965. amdgpu_ring_write(ring, gds_base);
  4966. /* GDS Size */
  4967. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4968. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4969. WRITE_DATA_DST_SEL(0)));
  4970. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  4971. amdgpu_ring_write(ring, 0);
  4972. amdgpu_ring_write(ring, gds_size);
  4973. /* GWS */
  4974. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4975. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4976. WRITE_DATA_DST_SEL(0)));
  4977. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  4978. amdgpu_ring_write(ring, 0);
  4979. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  4980. /* OA */
  4981. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4982. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4983. WRITE_DATA_DST_SEL(0)));
  4984. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  4985. amdgpu_ring_write(ring, 0);
  4986. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  4987. }
  4988. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  4989. {
  4990. WREG32(mmSQ_IND_INDEX,
  4991. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  4992. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  4993. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  4994. (SQ_IND_INDEX__FORCE_READ_MASK));
  4995. return RREG32(mmSQ_IND_DATA);
  4996. }
  4997. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  4998. uint32_t wave, uint32_t thread,
  4999. uint32_t regno, uint32_t num, uint32_t *out)
  5000. {
  5001. WREG32(mmSQ_IND_INDEX,
  5002. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  5003. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  5004. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  5005. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  5006. (SQ_IND_INDEX__FORCE_READ_MASK) |
  5007. (SQ_IND_INDEX__AUTO_INCR_MASK));
  5008. while (num--)
  5009. *(out++) = RREG32(mmSQ_IND_DATA);
  5010. }
  5011. static void gfx_v8_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  5012. {
  5013. /* type 0 wave data */
  5014. dst[(*no_fields)++] = 0;
  5015. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  5016. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  5017. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  5018. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  5019. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  5020. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  5021. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  5022. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  5023. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  5024. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  5025. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  5026. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  5027. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_LO);
  5028. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_HI);
  5029. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_LO);
  5030. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_HI);
  5031. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  5032. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  5033. }
  5034. static void gfx_v8_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  5035. uint32_t wave, uint32_t start,
  5036. uint32_t size, uint32_t *dst)
  5037. {
  5038. wave_read_regs(
  5039. adev, simd, wave, 0,
  5040. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  5041. }
  5042. static const struct amdgpu_gfx_funcs gfx_v8_0_gfx_funcs = {
  5043. .get_gpu_clock_counter = &gfx_v8_0_get_gpu_clock_counter,
  5044. .select_se_sh = &gfx_v8_0_select_se_sh,
  5045. .read_wave_data = &gfx_v8_0_read_wave_data,
  5046. .read_wave_sgprs = &gfx_v8_0_read_wave_sgprs,
  5047. };
  5048. static int gfx_v8_0_early_init(void *handle)
  5049. {
  5050. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5051. adev->gfx.num_gfx_rings = GFX8_NUM_GFX_RINGS;
  5052. adev->gfx.num_compute_rings = AMDGPU_MAX_COMPUTE_RINGS;
  5053. adev->gfx.funcs = &gfx_v8_0_gfx_funcs;
  5054. gfx_v8_0_set_ring_funcs(adev);
  5055. gfx_v8_0_set_irq_funcs(adev);
  5056. gfx_v8_0_set_gds_init(adev);
  5057. gfx_v8_0_set_rlc_funcs(adev);
  5058. return 0;
  5059. }
  5060. static int gfx_v8_0_late_init(void *handle)
  5061. {
  5062. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5063. int r;
  5064. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  5065. if (r)
  5066. return r;
  5067. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  5068. if (r)
  5069. return r;
  5070. /* requires IBs so do in late init after IB pool is initialized */
  5071. r = gfx_v8_0_do_edc_gpr_workarounds(adev);
  5072. if (r)
  5073. return r;
  5074. amdgpu_set_powergating_state(adev,
  5075. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_GATE);
  5076. return 0;
  5077. }
  5078. static void gfx_v8_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  5079. bool enable)
  5080. {
  5081. if ((adev->asic_type == CHIP_POLARIS11) ||
  5082. (adev->asic_type == CHIP_POLARIS12))
  5083. /* Send msg to SMU via Powerplay */
  5084. amdgpu_set_powergating_state(adev,
  5085. AMD_IP_BLOCK_TYPE_SMC,
  5086. enable ?
  5087. AMD_PG_STATE_GATE : AMD_PG_STATE_UNGATE);
  5088. WREG32_FIELD(RLC_PG_CNTL, STATIC_PER_CU_PG_ENABLE, enable ? 1 : 0);
  5089. }
  5090. static void gfx_v8_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  5091. bool enable)
  5092. {
  5093. WREG32_FIELD(RLC_PG_CNTL, DYN_PER_CU_PG_ENABLE, enable ? 1 : 0);
  5094. }
  5095. static void polaris11_enable_gfx_quick_mg_power_gating(struct amdgpu_device *adev,
  5096. bool enable)
  5097. {
  5098. WREG32_FIELD(RLC_PG_CNTL, QUICK_PG_ENABLE, enable ? 1 : 0);
  5099. }
  5100. static void cz_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
  5101. bool enable)
  5102. {
  5103. WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_ENABLE, enable ? 1 : 0);
  5104. }
  5105. static void cz_enable_gfx_pipeline_power_gating(struct amdgpu_device *adev,
  5106. bool enable)
  5107. {
  5108. WREG32_FIELD(RLC_PG_CNTL, GFX_PIPELINE_PG_ENABLE, enable ? 1 : 0);
  5109. /* Read any GFX register to wake up GFX. */
  5110. if (!enable)
  5111. RREG32(mmDB_RENDER_CONTROL);
  5112. }
  5113. static void cz_update_gfx_cg_power_gating(struct amdgpu_device *adev,
  5114. bool enable)
  5115. {
  5116. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
  5117. cz_enable_gfx_cg_power_gating(adev, true);
  5118. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
  5119. cz_enable_gfx_pipeline_power_gating(adev, true);
  5120. } else {
  5121. cz_enable_gfx_cg_power_gating(adev, false);
  5122. cz_enable_gfx_pipeline_power_gating(adev, false);
  5123. }
  5124. }
  5125. static int gfx_v8_0_set_powergating_state(void *handle,
  5126. enum amd_powergating_state state)
  5127. {
  5128. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5129. bool enable = (state == AMD_PG_STATE_GATE);
  5130. if (amdgpu_sriov_vf(adev))
  5131. return 0;
  5132. switch (adev->asic_type) {
  5133. case CHIP_CARRIZO:
  5134. case CHIP_STONEY:
  5135. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  5136. cz_enable_sck_slow_down_on_power_up(adev, true);
  5137. cz_enable_sck_slow_down_on_power_down(adev, true);
  5138. } else {
  5139. cz_enable_sck_slow_down_on_power_up(adev, false);
  5140. cz_enable_sck_slow_down_on_power_down(adev, false);
  5141. }
  5142. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  5143. cz_enable_cp_power_gating(adev, true);
  5144. else
  5145. cz_enable_cp_power_gating(adev, false);
  5146. cz_update_gfx_cg_power_gating(adev, enable);
  5147. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  5148. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  5149. else
  5150. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  5151. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  5152. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  5153. else
  5154. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  5155. break;
  5156. case CHIP_POLARIS11:
  5157. case CHIP_POLARIS12:
  5158. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  5159. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  5160. else
  5161. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  5162. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  5163. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  5164. else
  5165. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  5166. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_QUICK_MG) && enable)
  5167. polaris11_enable_gfx_quick_mg_power_gating(adev, true);
  5168. else
  5169. polaris11_enable_gfx_quick_mg_power_gating(adev, false);
  5170. break;
  5171. default:
  5172. break;
  5173. }
  5174. return 0;
  5175. }
  5176. static void gfx_v8_0_get_clockgating_state(void *handle, u32 *flags)
  5177. {
  5178. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5179. int data;
  5180. if (amdgpu_sriov_vf(adev))
  5181. *flags = 0;
  5182. /* AMD_CG_SUPPORT_GFX_MGCG */
  5183. data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5184. if (!(data & RLC_CGTT_MGCG_OVERRIDE__CPF_MASK))
  5185. *flags |= AMD_CG_SUPPORT_GFX_MGCG;
  5186. /* AMD_CG_SUPPORT_GFX_CGLG */
  5187. data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  5188. if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK)
  5189. *flags |= AMD_CG_SUPPORT_GFX_CGCG;
  5190. /* AMD_CG_SUPPORT_GFX_CGLS */
  5191. if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK)
  5192. *flags |= AMD_CG_SUPPORT_GFX_CGLS;
  5193. /* AMD_CG_SUPPORT_GFX_CGTS */
  5194. data = RREG32(mmCGTS_SM_CTRL_REG);
  5195. if (!(data & CGTS_SM_CTRL_REG__OVERRIDE_MASK))
  5196. *flags |= AMD_CG_SUPPORT_GFX_CGTS;
  5197. /* AMD_CG_SUPPORT_GFX_CGTS_LS */
  5198. if (!(data & CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK))
  5199. *flags |= AMD_CG_SUPPORT_GFX_CGTS_LS;
  5200. /* AMD_CG_SUPPORT_GFX_RLC_LS */
  5201. data = RREG32(mmRLC_MEM_SLP_CNTL);
  5202. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK)
  5203. *flags |= AMD_CG_SUPPORT_GFX_RLC_LS | AMD_CG_SUPPORT_GFX_MGLS;
  5204. /* AMD_CG_SUPPORT_GFX_CP_LS */
  5205. data = RREG32(mmCP_MEM_SLP_CNTL);
  5206. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK)
  5207. *flags |= AMD_CG_SUPPORT_GFX_CP_LS | AMD_CG_SUPPORT_GFX_MGLS;
  5208. }
  5209. static void gfx_v8_0_send_serdes_cmd(struct amdgpu_device *adev,
  5210. uint32_t reg_addr, uint32_t cmd)
  5211. {
  5212. uint32_t data;
  5213. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  5214. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  5215. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  5216. data = RREG32(mmRLC_SERDES_WR_CTRL);
  5217. if (adev->asic_type == CHIP_STONEY)
  5218. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5219. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5220. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5221. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5222. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5223. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5224. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5225. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5226. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5227. else
  5228. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5229. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5230. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5231. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5232. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5233. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5234. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5235. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5236. RLC_SERDES_WR_CTRL__BPM_DATA_MASK |
  5237. RLC_SERDES_WR_CTRL__REG_ADDR_MASK |
  5238. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5239. data |= (RLC_SERDES_WR_CTRL__RSVD_BPM_ADDR_MASK |
  5240. (cmd << RLC_SERDES_WR_CTRL__BPM_DATA__SHIFT) |
  5241. (reg_addr << RLC_SERDES_WR_CTRL__REG_ADDR__SHIFT) |
  5242. (0xff << RLC_SERDES_WR_CTRL__BPM_ADDR__SHIFT));
  5243. WREG32(mmRLC_SERDES_WR_CTRL, data);
  5244. }
  5245. #define MSG_ENTER_RLC_SAFE_MODE 1
  5246. #define MSG_EXIT_RLC_SAFE_MODE 0
  5247. #define RLC_GPR_REG2__REQ_MASK 0x00000001
  5248. #define RLC_GPR_REG2__REQ__SHIFT 0
  5249. #define RLC_GPR_REG2__MESSAGE__SHIFT 0x00000001
  5250. #define RLC_GPR_REG2__MESSAGE_MASK 0x0000001e
  5251. static void iceland_enter_rlc_safe_mode(struct amdgpu_device *adev)
  5252. {
  5253. u32 data;
  5254. unsigned i;
  5255. data = RREG32(mmRLC_CNTL);
  5256. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5257. return;
  5258. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5259. data |= RLC_SAFE_MODE__CMD_MASK;
  5260. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5261. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  5262. WREG32(mmRLC_SAFE_MODE, data);
  5263. for (i = 0; i < adev->usec_timeout; i++) {
  5264. if ((RREG32(mmRLC_GPM_STAT) &
  5265. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5266. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  5267. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5268. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  5269. break;
  5270. udelay(1);
  5271. }
  5272. for (i = 0; i < adev->usec_timeout; i++) {
  5273. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5274. break;
  5275. udelay(1);
  5276. }
  5277. adev->gfx.rlc.in_safe_mode = true;
  5278. }
  5279. }
  5280. static void iceland_exit_rlc_safe_mode(struct amdgpu_device *adev)
  5281. {
  5282. u32 data = 0;
  5283. unsigned i;
  5284. data = RREG32(mmRLC_CNTL);
  5285. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5286. return;
  5287. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5288. if (adev->gfx.rlc.in_safe_mode) {
  5289. data |= RLC_SAFE_MODE__CMD_MASK;
  5290. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5291. WREG32(mmRLC_SAFE_MODE, data);
  5292. adev->gfx.rlc.in_safe_mode = false;
  5293. }
  5294. }
  5295. for (i = 0; i < adev->usec_timeout; i++) {
  5296. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5297. break;
  5298. udelay(1);
  5299. }
  5300. }
  5301. static const struct amdgpu_rlc_funcs iceland_rlc_funcs = {
  5302. .enter_safe_mode = iceland_enter_rlc_safe_mode,
  5303. .exit_safe_mode = iceland_exit_rlc_safe_mode
  5304. };
  5305. static void gfx_v8_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  5306. bool enable)
  5307. {
  5308. uint32_t temp, data;
  5309. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5310. /* It is disabled by HW by default */
  5311. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  5312. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5313. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS)
  5314. /* 1 - RLC memory Light sleep */
  5315. WREG32_FIELD(RLC_MEM_SLP_CNTL, RLC_MEM_LS_EN, 1);
  5316. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS)
  5317. WREG32_FIELD(CP_MEM_SLP_CNTL, CP_MEM_LS_EN, 1);
  5318. }
  5319. /* 3 - RLC_CGTT_MGCG_OVERRIDE */
  5320. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5321. if (adev->flags & AMD_IS_APU)
  5322. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5323. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5324. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK);
  5325. else
  5326. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5327. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5328. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5329. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5330. if (temp != data)
  5331. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5332. /* 4 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5333. gfx_v8_0_wait_for_rlc_serdes(adev);
  5334. /* 5 - clear mgcg override */
  5335. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5336. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS) {
  5337. /* 6 - Enable CGTS(Tree Shade) MGCG /MGLS */
  5338. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5339. data &= ~(CGTS_SM_CTRL_REG__SM_MODE_MASK);
  5340. data |= (0x2 << CGTS_SM_CTRL_REG__SM_MODE__SHIFT);
  5341. data |= CGTS_SM_CTRL_REG__SM_MODE_ENABLE_MASK;
  5342. data &= ~CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  5343. if ((adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) &&
  5344. (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS_LS))
  5345. data &= ~CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  5346. data |= CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN_MASK;
  5347. data |= (0x96 << CGTS_SM_CTRL_REG__ON_MONITOR_ADD__SHIFT);
  5348. if (temp != data)
  5349. WREG32(mmCGTS_SM_CTRL_REG, data);
  5350. }
  5351. udelay(50);
  5352. /* 7 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5353. gfx_v8_0_wait_for_rlc_serdes(adev);
  5354. } else {
  5355. /* 1 - MGCG_OVERRIDE[0] for CP and MGCG_OVERRIDE[1] for RLC */
  5356. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5357. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5358. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5359. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5360. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5361. if (temp != data)
  5362. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5363. /* 2 - disable MGLS in RLC */
  5364. data = RREG32(mmRLC_MEM_SLP_CNTL);
  5365. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  5366. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  5367. WREG32(mmRLC_MEM_SLP_CNTL, data);
  5368. }
  5369. /* 3 - disable MGLS in CP */
  5370. data = RREG32(mmCP_MEM_SLP_CNTL);
  5371. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  5372. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  5373. WREG32(mmCP_MEM_SLP_CNTL, data);
  5374. }
  5375. /* 4 - Disable CGTS(Tree Shade) MGCG and MGLS */
  5376. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5377. data |= (CGTS_SM_CTRL_REG__OVERRIDE_MASK |
  5378. CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK);
  5379. if (temp != data)
  5380. WREG32(mmCGTS_SM_CTRL_REG, data);
  5381. /* 5 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5382. gfx_v8_0_wait_for_rlc_serdes(adev);
  5383. /* 6 - set mgcg override */
  5384. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5385. udelay(50);
  5386. /* 7- wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5387. gfx_v8_0_wait_for_rlc_serdes(adev);
  5388. }
  5389. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5390. }
  5391. static void gfx_v8_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  5392. bool enable)
  5393. {
  5394. uint32_t temp, temp1, data, data1;
  5395. temp = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  5396. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5397. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  5398. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5399. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK;
  5400. if (temp1 != data1)
  5401. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5402. /* : wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5403. gfx_v8_0_wait_for_rlc_serdes(adev);
  5404. /* 2 - clear cgcg override */
  5405. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5406. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5407. gfx_v8_0_wait_for_rlc_serdes(adev);
  5408. /* 3 - write cmd to set CGLS */
  5409. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, SET_BPM_SERDES_CMD);
  5410. /* 4 - enable cgcg */
  5411. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  5412. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5413. /* enable cgls*/
  5414. data |= RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5415. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5416. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK;
  5417. if (temp1 != data1)
  5418. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5419. } else {
  5420. data &= ~RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5421. }
  5422. if (temp != data)
  5423. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5424. /* 5 enable cntx_empty_int_enable/cntx_busy_int_enable/
  5425. * Cmp_busy/GFX_Idle interrupts
  5426. */
  5427. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  5428. } else {
  5429. /* disable cntx_empty_int_enable & GFX Idle interrupt */
  5430. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  5431. /* TEST CGCG */
  5432. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5433. data1 |= (RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK |
  5434. RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK);
  5435. if (temp1 != data1)
  5436. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5437. /* read gfx register to wake up cgcg */
  5438. RREG32(mmCB_CGTT_SCLK_CTRL);
  5439. RREG32(mmCB_CGTT_SCLK_CTRL);
  5440. RREG32(mmCB_CGTT_SCLK_CTRL);
  5441. RREG32(mmCB_CGTT_SCLK_CTRL);
  5442. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5443. gfx_v8_0_wait_for_rlc_serdes(adev);
  5444. /* write cmd to Set CGCG Overrride */
  5445. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5446. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5447. gfx_v8_0_wait_for_rlc_serdes(adev);
  5448. /* write cmd to Clear CGLS */
  5449. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, CLE_BPM_SERDES_CMD);
  5450. /* disable cgcg, cgls should be disabled too. */
  5451. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  5452. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  5453. if (temp != data)
  5454. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5455. /* enable interrupts again for PG */
  5456. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  5457. }
  5458. gfx_v8_0_wait_for_rlc_serdes(adev);
  5459. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5460. }
  5461. static int gfx_v8_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  5462. bool enable)
  5463. {
  5464. if (enable) {
  5465. /* CGCG/CGLS should be enabled after MGCG/MGLS/TS(CG/LS)
  5466. * === MGCG + MGLS + TS(CG/LS) ===
  5467. */
  5468. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5469. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5470. } else {
  5471. /* CGCG/CGLS should be disabled before MGCG/MGLS/TS(CG/LS)
  5472. * === CGCG + CGLS ===
  5473. */
  5474. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5475. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5476. }
  5477. return 0;
  5478. }
  5479. static int gfx_v8_0_tonga_update_gfx_clock_gating(struct amdgpu_device *adev,
  5480. enum amd_clockgating_state state)
  5481. {
  5482. uint32_t msg_id, pp_state = 0;
  5483. uint32_t pp_support_state = 0;
  5484. void *pp_handle = adev->powerplay.pp_handle;
  5485. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_CGLS)) {
  5486. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5487. pp_support_state = PP_STATE_SUPPORT_LS;
  5488. pp_state = PP_STATE_LS;
  5489. }
  5490. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG) {
  5491. pp_support_state |= PP_STATE_SUPPORT_CG;
  5492. pp_state |= PP_STATE_CG;
  5493. }
  5494. if (state == AMD_CG_STATE_UNGATE)
  5495. pp_state = 0;
  5496. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5497. PP_BLOCK_GFX_CG,
  5498. pp_support_state,
  5499. pp_state);
  5500. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5501. }
  5502. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_MGCG | AMD_CG_SUPPORT_GFX_MGLS)) {
  5503. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5504. pp_support_state = PP_STATE_SUPPORT_LS;
  5505. pp_state = PP_STATE_LS;
  5506. }
  5507. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG) {
  5508. pp_support_state |= PP_STATE_SUPPORT_CG;
  5509. pp_state |= PP_STATE_CG;
  5510. }
  5511. if (state == AMD_CG_STATE_UNGATE)
  5512. pp_state = 0;
  5513. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5514. PP_BLOCK_GFX_MG,
  5515. pp_support_state,
  5516. pp_state);
  5517. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5518. }
  5519. return 0;
  5520. }
  5521. static int gfx_v8_0_polaris_update_gfx_clock_gating(struct amdgpu_device *adev,
  5522. enum amd_clockgating_state state)
  5523. {
  5524. uint32_t msg_id, pp_state = 0;
  5525. uint32_t pp_support_state = 0;
  5526. void *pp_handle = adev->powerplay.pp_handle;
  5527. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_CGLS)) {
  5528. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5529. pp_support_state = PP_STATE_SUPPORT_LS;
  5530. pp_state = PP_STATE_LS;
  5531. }
  5532. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG) {
  5533. pp_support_state |= PP_STATE_SUPPORT_CG;
  5534. pp_state |= PP_STATE_CG;
  5535. }
  5536. if (state == AMD_CG_STATE_UNGATE)
  5537. pp_state = 0;
  5538. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5539. PP_BLOCK_GFX_CG,
  5540. pp_support_state,
  5541. pp_state);
  5542. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5543. }
  5544. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_3D_CGCG | AMD_CG_SUPPORT_GFX_3D_CGLS)) {
  5545. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS) {
  5546. pp_support_state = PP_STATE_SUPPORT_LS;
  5547. pp_state = PP_STATE_LS;
  5548. }
  5549. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG) {
  5550. pp_support_state |= PP_STATE_SUPPORT_CG;
  5551. pp_state |= PP_STATE_CG;
  5552. }
  5553. if (state == AMD_CG_STATE_UNGATE)
  5554. pp_state = 0;
  5555. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5556. PP_BLOCK_GFX_3D,
  5557. pp_support_state,
  5558. pp_state);
  5559. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5560. }
  5561. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_MGCG | AMD_CG_SUPPORT_GFX_MGLS)) {
  5562. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5563. pp_support_state = PP_STATE_SUPPORT_LS;
  5564. pp_state = PP_STATE_LS;
  5565. }
  5566. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG) {
  5567. pp_support_state |= PP_STATE_SUPPORT_CG;
  5568. pp_state |= PP_STATE_CG;
  5569. }
  5570. if (state == AMD_CG_STATE_UNGATE)
  5571. pp_state = 0;
  5572. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5573. PP_BLOCK_GFX_MG,
  5574. pp_support_state,
  5575. pp_state);
  5576. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5577. }
  5578. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  5579. pp_support_state = PP_STATE_SUPPORT_LS;
  5580. if (state == AMD_CG_STATE_UNGATE)
  5581. pp_state = 0;
  5582. else
  5583. pp_state = PP_STATE_LS;
  5584. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5585. PP_BLOCK_GFX_RLC,
  5586. pp_support_state,
  5587. pp_state);
  5588. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5589. }
  5590. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  5591. pp_support_state = PP_STATE_SUPPORT_LS;
  5592. if (state == AMD_CG_STATE_UNGATE)
  5593. pp_state = 0;
  5594. else
  5595. pp_state = PP_STATE_LS;
  5596. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5597. PP_BLOCK_GFX_CP,
  5598. pp_support_state,
  5599. pp_state);
  5600. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5601. }
  5602. return 0;
  5603. }
  5604. static int gfx_v8_0_set_clockgating_state(void *handle,
  5605. enum amd_clockgating_state state)
  5606. {
  5607. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5608. if (amdgpu_sriov_vf(adev))
  5609. return 0;
  5610. switch (adev->asic_type) {
  5611. case CHIP_FIJI:
  5612. case CHIP_CARRIZO:
  5613. case CHIP_STONEY:
  5614. gfx_v8_0_update_gfx_clock_gating(adev,
  5615. state == AMD_CG_STATE_GATE);
  5616. break;
  5617. case CHIP_TONGA:
  5618. gfx_v8_0_tonga_update_gfx_clock_gating(adev, state);
  5619. break;
  5620. case CHIP_POLARIS10:
  5621. case CHIP_POLARIS11:
  5622. case CHIP_POLARIS12:
  5623. gfx_v8_0_polaris_update_gfx_clock_gating(adev, state);
  5624. break;
  5625. default:
  5626. break;
  5627. }
  5628. return 0;
  5629. }
  5630. static u64 gfx_v8_0_ring_get_rptr(struct amdgpu_ring *ring)
  5631. {
  5632. return ring->adev->wb.wb[ring->rptr_offs];
  5633. }
  5634. static u64 gfx_v8_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  5635. {
  5636. struct amdgpu_device *adev = ring->adev;
  5637. if (ring->use_doorbell)
  5638. /* XXX check if swapping is necessary on BE */
  5639. return ring->adev->wb.wb[ring->wptr_offs];
  5640. else
  5641. return RREG32(mmCP_RB0_WPTR);
  5642. }
  5643. static void gfx_v8_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  5644. {
  5645. struct amdgpu_device *adev = ring->adev;
  5646. if (ring->use_doorbell) {
  5647. /* XXX check if swapping is necessary on BE */
  5648. adev->wb.wb[ring->wptr_offs] = lower_32_bits(ring->wptr);
  5649. WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr));
  5650. } else {
  5651. WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  5652. (void)RREG32(mmCP_RB0_WPTR);
  5653. }
  5654. }
  5655. static void gfx_v8_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  5656. {
  5657. u32 ref_and_mask, reg_mem_engine;
  5658. if ((ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) ||
  5659. (ring->funcs->type == AMDGPU_RING_TYPE_KIQ)) {
  5660. switch (ring->me) {
  5661. case 1:
  5662. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  5663. break;
  5664. case 2:
  5665. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  5666. break;
  5667. default:
  5668. return;
  5669. }
  5670. reg_mem_engine = 0;
  5671. } else {
  5672. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  5673. reg_mem_engine = WAIT_REG_MEM_ENGINE(1); /* pfp */
  5674. }
  5675. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5676. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  5677. WAIT_REG_MEM_FUNCTION(3) | /* == */
  5678. reg_mem_engine));
  5679. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  5680. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  5681. amdgpu_ring_write(ring, ref_and_mask);
  5682. amdgpu_ring_write(ring, ref_and_mask);
  5683. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5684. }
  5685. static void gfx_v8_0_ring_emit_vgt_flush(struct amdgpu_ring *ring)
  5686. {
  5687. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  5688. amdgpu_ring_write(ring, EVENT_TYPE(VS_PARTIAL_FLUSH) |
  5689. EVENT_INDEX(4));
  5690. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  5691. amdgpu_ring_write(ring, EVENT_TYPE(VGT_FLUSH) |
  5692. EVENT_INDEX(0));
  5693. }
  5694. static void gfx_v8_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  5695. {
  5696. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5697. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5698. WRITE_DATA_DST_SEL(0) |
  5699. WR_CONFIRM));
  5700. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  5701. amdgpu_ring_write(ring, 0);
  5702. amdgpu_ring_write(ring, 1);
  5703. }
  5704. static void gfx_v8_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  5705. struct amdgpu_ib *ib,
  5706. unsigned vm_id, bool ctx_switch)
  5707. {
  5708. u32 header, control = 0;
  5709. if (ib->flags & AMDGPU_IB_FLAG_CE)
  5710. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  5711. else
  5712. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  5713. control |= ib->length_dw | (vm_id << 24);
  5714. if (amdgpu_sriov_vf(ring->adev) && (ib->flags & AMDGPU_IB_FLAG_PREEMPT)) {
  5715. control |= INDIRECT_BUFFER_PRE_ENB(1);
  5716. if (!(ib->flags & AMDGPU_IB_FLAG_CE))
  5717. gfx_v8_0_ring_emit_de_meta(ring);
  5718. }
  5719. amdgpu_ring_write(ring, header);
  5720. amdgpu_ring_write(ring,
  5721. #ifdef __BIG_ENDIAN
  5722. (2 << 0) |
  5723. #endif
  5724. (ib->gpu_addr & 0xFFFFFFFC));
  5725. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5726. amdgpu_ring_write(ring, control);
  5727. }
  5728. static void gfx_v8_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  5729. struct amdgpu_ib *ib,
  5730. unsigned vm_id, bool ctx_switch)
  5731. {
  5732. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vm_id << 24);
  5733. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  5734. amdgpu_ring_write(ring,
  5735. #ifdef __BIG_ENDIAN
  5736. (2 << 0) |
  5737. #endif
  5738. (ib->gpu_addr & 0xFFFFFFFC));
  5739. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5740. amdgpu_ring_write(ring, control);
  5741. }
  5742. static void gfx_v8_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  5743. u64 seq, unsigned flags)
  5744. {
  5745. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5746. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5747. /* EVENT_WRITE_EOP - flush caches, send int */
  5748. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  5749. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5750. EOP_TC_ACTION_EN |
  5751. EOP_TC_WB_ACTION_EN |
  5752. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5753. EVENT_INDEX(5)));
  5754. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5755. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  5756. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5757. amdgpu_ring_write(ring, lower_32_bits(seq));
  5758. amdgpu_ring_write(ring, upper_32_bits(seq));
  5759. }
  5760. static void gfx_v8_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  5761. {
  5762. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  5763. uint32_t seq = ring->fence_drv.sync_seq;
  5764. uint64_t addr = ring->fence_drv.gpu_addr;
  5765. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5766. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  5767. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  5768. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  5769. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5770. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  5771. amdgpu_ring_write(ring, seq);
  5772. amdgpu_ring_write(ring, 0xffffffff);
  5773. amdgpu_ring_write(ring, 4); /* poll interval */
  5774. }
  5775. static void gfx_v8_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  5776. unsigned vm_id, uint64_t pd_addr)
  5777. {
  5778. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  5779. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5780. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5781. WRITE_DATA_DST_SEL(0)) |
  5782. WR_CONFIRM);
  5783. if (vm_id < 8) {
  5784. amdgpu_ring_write(ring,
  5785. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  5786. } else {
  5787. amdgpu_ring_write(ring,
  5788. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  5789. }
  5790. amdgpu_ring_write(ring, 0);
  5791. amdgpu_ring_write(ring, pd_addr >> 12);
  5792. /* bits 0-15 are the VM contexts0-15 */
  5793. /* invalidate the cache */
  5794. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5795. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5796. WRITE_DATA_DST_SEL(0)));
  5797. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5798. amdgpu_ring_write(ring, 0);
  5799. amdgpu_ring_write(ring, 1 << vm_id);
  5800. /* wait for the invalidate to complete */
  5801. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5802. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  5803. WAIT_REG_MEM_FUNCTION(0) | /* always */
  5804. WAIT_REG_MEM_ENGINE(0))); /* me */
  5805. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5806. amdgpu_ring_write(ring, 0);
  5807. amdgpu_ring_write(ring, 0); /* ref */
  5808. amdgpu_ring_write(ring, 0); /* mask */
  5809. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5810. /* compute doesn't have PFP */
  5811. if (usepfp) {
  5812. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  5813. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  5814. amdgpu_ring_write(ring, 0x0);
  5815. }
  5816. }
  5817. static u64 gfx_v8_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  5818. {
  5819. return ring->adev->wb.wb[ring->wptr_offs];
  5820. }
  5821. static void gfx_v8_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  5822. {
  5823. struct amdgpu_device *adev = ring->adev;
  5824. /* XXX check if swapping is necessary on BE */
  5825. adev->wb.wb[ring->wptr_offs] = lower_32_bits(ring->wptr);
  5826. WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr));
  5827. }
  5828. static void gfx_v8_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  5829. u64 addr, u64 seq,
  5830. unsigned flags)
  5831. {
  5832. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5833. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5834. /* RELEASE_MEM - flush caches, send int */
  5835. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  5836. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5837. EOP_TC_ACTION_EN |
  5838. EOP_TC_WB_ACTION_EN |
  5839. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5840. EVENT_INDEX(5)));
  5841. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5842. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5843. amdgpu_ring_write(ring, upper_32_bits(addr));
  5844. amdgpu_ring_write(ring, lower_32_bits(seq));
  5845. amdgpu_ring_write(ring, upper_32_bits(seq));
  5846. }
  5847. static void gfx_v8_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr,
  5848. u64 seq, unsigned int flags)
  5849. {
  5850. /* we only allocate 32bit for each seq wb address */
  5851. BUG_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  5852. /* write fence seq to the "addr" */
  5853. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5854. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5855. WRITE_DATA_DST_SEL(5) | WR_CONFIRM));
  5856. amdgpu_ring_write(ring, lower_32_bits(addr));
  5857. amdgpu_ring_write(ring, upper_32_bits(addr));
  5858. amdgpu_ring_write(ring, lower_32_bits(seq));
  5859. if (flags & AMDGPU_FENCE_FLAG_INT) {
  5860. /* set register to trigger INT */
  5861. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5862. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5863. WRITE_DATA_DST_SEL(0) | WR_CONFIRM));
  5864. amdgpu_ring_write(ring, mmCPC_INT_STATUS);
  5865. amdgpu_ring_write(ring, 0);
  5866. amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */
  5867. }
  5868. }
  5869. static void gfx_v8_ring_emit_sb(struct amdgpu_ring *ring)
  5870. {
  5871. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5872. amdgpu_ring_write(ring, 0);
  5873. }
  5874. static void gfx_v8_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  5875. {
  5876. uint32_t dw2 = 0;
  5877. if (amdgpu_sriov_vf(ring->adev))
  5878. gfx_v8_0_ring_emit_ce_meta(ring);
  5879. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  5880. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  5881. gfx_v8_0_ring_emit_vgt_flush(ring);
  5882. /* set load_global_config & load_global_uconfig */
  5883. dw2 |= 0x8001;
  5884. /* set load_cs_sh_regs */
  5885. dw2 |= 0x01000000;
  5886. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  5887. dw2 |= 0x10002;
  5888. /* set load_ce_ram if preamble presented */
  5889. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  5890. dw2 |= 0x10000000;
  5891. } else {
  5892. /* still load_ce_ram if this is the first time preamble presented
  5893. * although there is no context switch happens.
  5894. */
  5895. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  5896. dw2 |= 0x10000000;
  5897. }
  5898. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  5899. amdgpu_ring_write(ring, dw2);
  5900. amdgpu_ring_write(ring, 0);
  5901. }
  5902. static unsigned gfx_v8_0_ring_emit_init_cond_exec(struct amdgpu_ring *ring)
  5903. {
  5904. unsigned ret;
  5905. amdgpu_ring_write(ring, PACKET3(PACKET3_COND_EXEC, 3));
  5906. amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr));
  5907. amdgpu_ring_write(ring, upper_32_bits(ring->cond_exe_gpu_addr));
  5908. amdgpu_ring_write(ring, 0); /* discard following DWs if *cond_exec_gpu_addr==0 */
  5909. ret = ring->wptr & ring->buf_mask;
  5910. amdgpu_ring_write(ring, 0x55aa55aa); /* patch dummy value later */
  5911. return ret;
  5912. }
  5913. static void gfx_v8_0_ring_emit_patch_cond_exec(struct amdgpu_ring *ring, unsigned offset)
  5914. {
  5915. unsigned cur;
  5916. BUG_ON(offset > ring->buf_mask);
  5917. BUG_ON(ring->ring[offset] != 0x55aa55aa);
  5918. cur = (ring->wptr & ring->buf_mask) - 1;
  5919. if (likely(cur > offset))
  5920. ring->ring[offset] = cur - offset;
  5921. else
  5922. ring->ring[offset] = (ring->ring_size >> 2) - offset + cur;
  5923. }
  5924. static void gfx_v8_0_ring_emit_rreg(struct amdgpu_ring *ring, uint32_t reg)
  5925. {
  5926. struct amdgpu_device *adev = ring->adev;
  5927. amdgpu_ring_write(ring, PACKET3(PACKET3_COPY_DATA, 4));
  5928. amdgpu_ring_write(ring, 0 | /* src: register*/
  5929. (5 << 8) | /* dst: memory */
  5930. (1 << 20)); /* write confirm */
  5931. amdgpu_ring_write(ring, reg);
  5932. amdgpu_ring_write(ring, 0);
  5933. amdgpu_ring_write(ring, lower_32_bits(adev->wb.gpu_addr +
  5934. adev->virt.reg_val_offs * 4));
  5935. amdgpu_ring_write(ring, upper_32_bits(adev->wb.gpu_addr +
  5936. adev->virt.reg_val_offs * 4));
  5937. }
  5938. static void gfx_v8_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg,
  5939. uint32_t val)
  5940. {
  5941. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5942. amdgpu_ring_write(ring, (1 << 16)); /* no inc addr */
  5943. amdgpu_ring_write(ring, reg);
  5944. amdgpu_ring_write(ring, 0);
  5945. amdgpu_ring_write(ring, val);
  5946. }
  5947. static void gfx_v8_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  5948. enum amdgpu_interrupt_state state)
  5949. {
  5950. WREG32_FIELD(CP_INT_CNTL_RING0, TIME_STAMP_INT_ENABLE,
  5951. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5952. }
  5953. static void gfx_v8_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  5954. int me, int pipe,
  5955. enum amdgpu_interrupt_state state)
  5956. {
  5957. /* Me 0 is reserved for graphics */
  5958. if (me < 1 || me > adev->gfx.mec.num_mec) {
  5959. DRM_ERROR("Ignoring request to enable interrupts for invalid me:%d\n", me);
  5960. return;
  5961. }
  5962. if (pipe >= adev->gfx.mec.num_pipe_per_mec) {
  5963. DRM_ERROR("Ignoring request to enable interrupts for invalid "
  5964. "me:%d pipe:%d\n", pipe, me);
  5965. return;
  5966. }
  5967. mutex_lock(&adev->srbm_mutex);
  5968. vi_srbm_select(adev, me, pipe, 0, 0);
  5969. WREG32_FIELD(CPC_INT_CNTL, TIME_STAMP_INT_ENABLE,
  5970. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5971. vi_srbm_select(adev, 0, 0, 0, 0);
  5972. mutex_unlock(&adev->srbm_mutex);
  5973. }
  5974. static int gfx_v8_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  5975. struct amdgpu_irq_src *source,
  5976. unsigned type,
  5977. enum amdgpu_interrupt_state state)
  5978. {
  5979. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_REG_INT_ENABLE,
  5980. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5981. return 0;
  5982. }
  5983. static int gfx_v8_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  5984. struct amdgpu_irq_src *source,
  5985. unsigned type,
  5986. enum amdgpu_interrupt_state state)
  5987. {
  5988. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_INSTR_INT_ENABLE,
  5989. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5990. return 0;
  5991. }
  5992. static int gfx_v8_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  5993. struct amdgpu_irq_src *src,
  5994. unsigned type,
  5995. enum amdgpu_interrupt_state state)
  5996. {
  5997. switch (type) {
  5998. case AMDGPU_CP_IRQ_GFX_EOP:
  5999. gfx_v8_0_set_gfx_eop_interrupt_state(adev, state);
  6000. break;
  6001. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  6002. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  6003. break;
  6004. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  6005. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  6006. break;
  6007. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  6008. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  6009. break;
  6010. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  6011. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  6012. break;
  6013. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  6014. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  6015. break;
  6016. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  6017. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  6018. break;
  6019. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  6020. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  6021. break;
  6022. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  6023. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  6024. break;
  6025. default:
  6026. break;
  6027. }
  6028. return 0;
  6029. }
  6030. static int gfx_v8_0_eop_irq(struct amdgpu_device *adev,
  6031. struct amdgpu_irq_src *source,
  6032. struct amdgpu_iv_entry *entry)
  6033. {
  6034. int i;
  6035. u8 me_id, pipe_id, queue_id;
  6036. struct amdgpu_ring *ring;
  6037. DRM_DEBUG("IH: CP EOP\n");
  6038. me_id = (entry->ring_id & 0x0c) >> 2;
  6039. pipe_id = (entry->ring_id & 0x03) >> 0;
  6040. queue_id = (entry->ring_id & 0x70) >> 4;
  6041. switch (me_id) {
  6042. case 0:
  6043. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  6044. break;
  6045. case 1:
  6046. case 2:
  6047. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  6048. ring = &adev->gfx.compute_ring[i];
  6049. /* Per-queue interrupt is supported for MEC starting from VI.
  6050. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  6051. */
  6052. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  6053. amdgpu_fence_process(ring);
  6054. }
  6055. break;
  6056. }
  6057. return 0;
  6058. }
  6059. static int gfx_v8_0_priv_reg_irq(struct amdgpu_device *adev,
  6060. struct amdgpu_irq_src *source,
  6061. struct amdgpu_iv_entry *entry)
  6062. {
  6063. DRM_ERROR("Illegal register access in command stream\n");
  6064. schedule_work(&adev->reset_work);
  6065. return 0;
  6066. }
  6067. static int gfx_v8_0_priv_inst_irq(struct amdgpu_device *adev,
  6068. struct amdgpu_irq_src *source,
  6069. struct amdgpu_iv_entry *entry)
  6070. {
  6071. DRM_ERROR("Illegal instruction in command stream\n");
  6072. schedule_work(&adev->reset_work);
  6073. return 0;
  6074. }
  6075. static int gfx_v8_0_kiq_set_interrupt_state(struct amdgpu_device *adev,
  6076. struct amdgpu_irq_src *src,
  6077. unsigned int type,
  6078. enum amdgpu_interrupt_state state)
  6079. {
  6080. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  6081. switch (type) {
  6082. case AMDGPU_CP_KIQ_IRQ_DRIVER0:
  6083. WREG32_FIELD(CPC_INT_CNTL, GENERIC2_INT_ENABLE,
  6084. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6085. if (ring->me == 1)
  6086. WREG32_FIELD_OFFSET(CP_ME1_PIPE0_INT_CNTL,
  6087. ring->pipe,
  6088. GENERIC2_INT_ENABLE,
  6089. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6090. else
  6091. WREG32_FIELD_OFFSET(CP_ME2_PIPE0_INT_CNTL,
  6092. ring->pipe,
  6093. GENERIC2_INT_ENABLE,
  6094. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6095. break;
  6096. default:
  6097. BUG(); /* kiq only support GENERIC2_INT now */
  6098. break;
  6099. }
  6100. return 0;
  6101. }
  6102. static int gfx_v8_0_kiq_irq(struct amdgpu_device *adev,
  6103. struct amdgpu_irq_src *source,
  6104. struct amdgpu_iv_entry *entry)
  6105. {
  6106. u8 me_id, pipe_id, queue_id;
  6107. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  6108. me_id = (entry->ring_id & 0x0c) >> 2;
  6109. pipe_id = (entry->ring_id & 0x03) >> 0;
  6110. queue_id = (entry->ring_id & 0x70) >> 4;
  6111. DRM_DEBUG("IH: CPC GENERIC2_INT, me:%d, pipe:%d, queue:%d\n",
  6112. me_id, pipe_id, queue_id);
  6113. amdgpu_fence_process(ring);
  6114. return 0;
  6115. }
  6116. static const struct amd_ip_funcs gfx_v8_0_ip_funcs = {
  6117. .name = "gfx_v8_0",
  6118. .early_init = gfx_v8_0_early_init,
  6119. .late_init = gfx_v8_0_late_init,
  6120. .sw_init = gfx_v8_0_sw_init,
  6121. .sw_fini = gfx_v8_0_sw_fini,
  6122. .hw_init = gfx_v8_0_hw_init,
  6123. .hw_fini = gfx_v8_0_hw_fini,
  6124. .suspend = gfx_v8_0_suspend,
  6125. .resume = gfx_v8_0_resume,
  6126. .is_idle = gfx_v8_0_is_idle,
  6127. .wait_for_idle = gfx_v8_0_wait_for_idle,
  6128. .check_soft_reset = gfx_v8_0_check_soft_reset,
  6129. .pre_soft_reset = gfx_v8_0_pre_soft_reset,
  6130. .soft_reset = gfx_v8_0_soft_reset,
  6131. .post_soft_reset = gfx_v8_0_post_soft_reset,
  6132. .set_clockgating_state = gfx_v8_0_set_clockgating_state,
  6133. .set_powergating_state = gfx_v8_0_set_powergating_state,
  6134. .get_clockgating_state = gfx_v8_0_get_clockgating_state,
  6135. };
  6136. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {
  6137. .type = AMDGPU_RING_TYPE_GFX,
  6138. .align_mask = 0xff,
  6139. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6140. .support_64bit_ptrs = false,
  6141. .get_rptr = gfx_v8_0_ring_get_rptr,
  6142. .get_wptr = gfx_v8_0_ring_get_wptr_gfx,
  6143. .set_wptr = gfx_v8_0_ring_set_wptr_gfx,
  6144. .emit_frame_size = /* maximum 215dw if count 16 IBs in */
  6145. 5 + /* COND_EXEC */
  6146. 7 + /* PIPELINE_SYNC */
  6147. 19 + /* VM_FLUSH */
  6148. 8 + /* FENCE for VM_FLUSH */
  6149. 20 + /* GDS switch */
  6150. 4 + /* double SWITCH_BUFFER,
  6151. the first COND_EXEC jump to the place just
  6152. prior to this double SWITCH_BUFFER */
  6153. 5 + /* COND_EXEC */
  6154. 7 + /* HDP_flush */
  6155. 4 + /* VGT_flush */
  6156. 14 + /* CE_META */
  6157. 31 + /* DE_META */
  6158. 3 + /* CNTX_CTRL */
  6159. 5 + /* HDP_INVL */
  6160. 8 + 8 + /* FENCE x2 */
  6161. 2, /* SWITCH_BUFFER */
  6162. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_gfx */
  6163. .emit_ib = gfx_v8_0_ring_emit_ib_gfx,
  6164. .emit_fence = gfx_v8_0_ring_emit_fence_gfx,
  6165. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  6166. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  6167. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  6168. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  6169. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  6170. .test_ring = gfx_v8_0_ring_test_ring,
  6171. .test_ib = gfx_v8_0_ring_test_ib,
  6172. .insert_nop = amdgpu_ring_insert_nop,
  6173. .pad_ib = amdgpu_ring_generic_pad_ib,
  6174. .emit_switch_buffer = gfx_v8_ring_emit_sb,
  6175. .emit_cntxcntl = gfx_v8_ring_emit_cntxcntl,
  6176. .init_cond_exec = gfx_v8_0_ring_emit_init_cond_exec,
  6177. .patch_cond_exec = gfx_v8_0_ring_emit_patch_cond_exec,
  6178. };
  6179. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {
  6180. .type = AMDGPU_RING_TYPE_COMPUTE,
  6181. .align_mask = 0xff,
  6182. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6183. .support_64bit_ptrs = false,
  6184. .get_rptr = gfx_v8_0_ring_get_rptr,
  6185. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  6186. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  6187. .emit_frame_size =
  6188. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  6189. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  6190. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  6191. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  6192. 17 + /* gfx_v8_0_ring_emit_vm_flush */
  6193. 7 + 7 + 7, /* gfx_v8_0_ring_emit_fence_compute x3 for user fence, vm fence */
  6194. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_compute */
  6195. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  6196. .emit_fence = gfx_v8_0_ring_emit_fence_compute,
  6197. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  6198. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  6199. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  6200. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  6201. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  6202. .test_ring = gfx_v8_0_ring_test_ring,
  6203. .test_ib = gfx_v8_0_ring_test_ib,
  6204. .insert_nop = amdgpu_ring_insert_nop,
  6205. .pad_ib = amdgpu_ring_generic_pad_ib,
  6206. };
  6207. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_kiq = {
  6208. .type = AMDGPU_RING_TYPE_KIQ,
  6209. .align_mask = 0xff,
  6210. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6211. .support_64bit_ptrs = false,
  6212. .get_rptr = gfx_v8_0_ring_get_rptr,
  6213. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  6214. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  6215. .emit_frame_size =
  6216. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  6217. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  6218. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  6219. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  6220. 17 + /* gfx_v8_0_ring_emit_vm_flush */
  6221. 7 + 7 + 7, /* gfx_v8_0_ring_emit_fence_kiq x3 for user fence, vm fence */
  6222. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_compute */
  6223. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  6224. .emit_fence = gfx_v8_0_ring_emit_fence_kiq,
  6225. .test_ring = gfx_v8_0_ring_test_ring,
  6226. .test_ib = gfx_v8_0_ring_test_ib,
  6227. .insert_nop = amdgpu_ring_insert_nop,
  6228. .pad_ib = amdgpu_ring_generic_pad_ib,
  6229. .emit_rreg = gfx_v8_0_ring_emit_rreg,
  6230. .emit_wreg = gfx_v8_0_ring_emit_wreg,
  6231. };
  6232. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev)
  6233. {
  6234. int i;
  6235. adev->gfx.kiq.ring.funcs = &gfx_v8_0_ring_funcs_kiq;
  6236. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  6237. adev->gfx.gfx_ring[i].funcs = &gfx_v8_0_ring_funcs_gfx;
  6238. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  6239. adev->gfx.compute_ring[i].funcs = &gfx_v8_0_ring_funcs_compute;
  6240. }
  6241. static const struct amdgpu_irq_src_funcs gfx_v8_0_eop_irq_funcs = {
  6242. .set = gfx_v8_0_set_eop_interrupt_state,
  6243. .process = gfx_v8_0_eop_irq,
  6244. };
  6245. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_reg_irq_funcs = {
  6246. .set = gfx_v8_0_set_priv_reg_fault_state,
  6247. .process = gfx_v8_0_priv_reg_irq,
  6248. };
  6249. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_inst_irq_funcs = {
  6250. .set = gfx_v8_0_set_priv_inst_fault_state,
  6251. .process = gfx_v8_0_priv_inst_irq,
  6252. };
  6253. static const struct amdgpu_irq_src_funcs gfx_v8_0_kiq_irq_funcs = {
  6254. .set = gfx_v8_0_kiq_set_interrupt_state,
  6255. .process = gfx_v8_0_kiq_irq,
  6256. };
  6257. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  6258. {
  6259. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  6260. adev->gfx.eop_irq.funcs = &gfx_v8_0_eop_irq_funcs;
  6261. adev->gfx.priv_reg_irq.num_types = 1;
  6262. adev->gfx.priv_reg_irq.funcs = &gfx_v8_0_priv_reg_irq_funcs;
  6263. adev->gfx.priv_inst_irq.num_types = 1;
  6264. adev->gfx.priv_inst_irq.funcs = &gfx_v8_0_priv_inst_irq_funcs;
  6265. adev->gfx.kiq.irq.num_types = AMDGPU_CP_KIQ_IRQ_LAST;
  6266. adev->gfx.kiq.irq.funcs = &gfx_v8_0_kiq_irq_funcs;
  6267. }
  6268. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev)
  6269. {
  6270. adev->gfx.rlc.funcs = &iceland_rlc_funcs;
  6271. }
  6272. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev)
  6273. {
  6274. /* init asci gds info */
  6275. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  6276. adev->gds.gws.total_size = 64;
  6277. adev->gds.oa.total_size = 16;
  6278. if (adev->gds.mem.total_size == 64 * 1024) {
  6279. adev->gds.mem.gfx_partition_size = 4096;
  6280. adev->gds.mem.cs_partition_size = 4096;
  6281. adev->gds.gws.gfx_partition_size = 4;
  6282. adev->gds.gws.cs_partition_size = 4;
  6283. adev->gds.oa.gfx_partition_size = 4;
  6284. adev->gds.oa.cs_partition_size = 1;
  6285. } else {
  6286. adev->gds.mem.gfx_partition_size = 1024;
  6287. adev->gds.mem.cs_partition_size = 1024;
  6288. adev->gds.gws.gfx_partition_size = 16;
  6289. adev->gds.gws.cs_partition_size = 16;
  6290. adev->gds.oa.gfx_partition_size = 4;
  6291. adev->gds.oa.cs_partition_size = 4;
  6292. }
  6293. }
  6294. static void gfx_v8_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  6295. u32 bitmap)
  6296. {
  6297. u32 data;
  6298. if (!bitmap)
  6299. return;
  6300. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  6301. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  6302. WREG32(mmGC_USER_SHADER_ARRAY_CONFIG, data);
  6303. }
  6304. static u32 gfx_v8_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  6305. {
  6306. u32 data, mask;
  6307. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG) |
  6308. RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  6309. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_cu_per_sh);
  6310. return ~REG_GET_FIELD(data, CC_GC_SHADER_ARRAY_CONFIG, INACTIVE_CUS) & mask;
  6311. }
  6312. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev)
  6313. {
  6314. int i, j, k, counter, active_cu_number = 0;
  6315. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  6316. struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
  6317. unsigned disable_masks[4 * 2];
  6318. u32 ao_cu_num;
  6319. memset(cu_info, 0, sizeof(*cu_info));
  6320. if (adev->flags & AMD_IS_APU)
  6321. ao_cu_num = 2;
  6322. else
  6323. ao_cu_num = adev->gfx.config.max_cu_per_sh;
  6324. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  6325. mutex_lock(&adev->grbm_idx_mutex);
  6326. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  6327. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  6328. mask = 1;
  6329. ao_bitmap = 0;
  6330. counter = 0;
  6331. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  6332. if (i < 4 && j < 2)
  6333. gfx_v8_0_set_user_cu_inactive_bitmap(
  6334. adev, disable_masks[i * 2 + j]);
  6335. bitmap = gfx_v8_0_get_cu_active_bitmap(adev);
  6336. cu_info->bitmap[i][j] = bitmap;
  6337. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  6338. if (bitmap & mask) {
  6339. if (counter < ao_cu_num)
  6340. ao_bitmap |= mask;
  6341. counter ++;
  6342. }
  6343. mask <<= 1;
  6344. }
  6345. active_cu_number += counter;
  6346. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  6347. }
  6348. }
  6349. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  6350. mutex_unlock(&adev->grbm_idx_mutex);
  6351. cu_info->number = active_cu_number;
  6352. cu_info->ao_cu_mask = ao_cu_mask;
  6353. }
  6354. const struct amdgpu_ip_block_version gfx_v8_0_ip_block =
  6355. {
  6356. .type = AMD_IP_BLOCK_TYPE_GFX,
  6357. .major = 8,
  6358. .minor = 0,
  6359. .rev = 0,
  6360. .funcs = &gfx_v8_0_ip_funcs,
  6361. };
  6362. const struct amdgpu_ip_block_version gfx_v8_1_ip_block =
  6363. {
  6364. .type = AMD_IP_BLOCK_TYPE_GFX,
  6365. .major = 8,
  6366. .minor = 1,
  6367. .rev = 0,
  6368. .funcs = &gfx_v8_0_ip_funcs,
  6369. };
  6370. static void gfx_v8_0_ring_emit_ce_meta(struct amdgpu_ring *ring)
  6371. {
  6372. uint64_t ce_payload_addr;
  6373. int cnt_ce;
  6374. static union {
  6375. struct vi_ce_ib_state regular;
  6376. struct vi_ce_ib_state_chained_ib chained;
  6377. } ce_payload = {};
  6378. if (ring->adev->virt.chained_ib_support) {
  6379. ce_payload_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096 +
  6380. offsetof(struct vi_gfx_meta_data_chained_ib, ce_payload);
  6381. cnt_ce = (sizeof(ce_payload.chained) >> 2) + 4 - 2;
  6382. } else {
  6383. ce_payload_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096 +
  6384. offsetof(struct vi_gfx_meta_data, ce_payload);
  6385. cnt_ce = (sizeof(ce_payload.regular) >> 2) + 4 - 2;
  6386. }
  6387. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt_ce));
  6388. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  6389. WRITE_DATA_DST_SEL(8) |
  6390. WR_CONFIRM) |
  6391. WRITE_DATA_CACHE_POLICY(0));
  6392. amdgpu_ring_write(ring, lower_32_bits(ce_payload_addr));
  6393. amdgpu_ring_write(ring, upper_32_bits(ce_payload_addr));
  6394. amdgpu_ring_write_multiple(ring, (void *)&ce_payload, cnt_ce - 2);
  6395. }
  6396. static void gfx_v8_0_ring_emit_de_meta(struct amdgpu_ring *ring)
  6397. {
  6398. uint64_t de_payload_addr, gds_addr, csa_addr;
  6399. int cnt_de;
  6400. static union {
  6401. struct vi_de_ib_state regular;
  6402. struct vi_de_ib_state_chained_ib chained;
  6403. } de_payload = {};
  6404. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  6405. gds_addr = csa_addr + 4096;
  6406. if (ring->adev->virt.chained_ib_support) {
  6407. de_payload.chained.gds_backup_addrlo = lower_32_bits(gds_addr);
  6408. de_payload.chained.gds_backup_addrhi = upper_32_bits(gds_addr);
  6409. de_payload_addr = csa_addr + offsetof(struct vi_gfx_meta_data_chained_ib, de_payload);
  6410. cnt_de = (sizeof(de_payload.chained) >> 2) + 4 - 2;
  6411. } else {
  6412. de_payload.regular.gds_backup_addrlo = lower_32_bits(gds_addr);
  6413. de_payload.regular.gds_backup_addrhi = upper_32_bits(gds_addr);
  6414. de_payload_addr = csa_addr + offsetof(struct vi_gfx_meta_data, de_payload);
  6415. cnt_de = (sizeof(de_payload.regular) >> 2) + 4 - 2;
  6416. }
  6417. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt_de));
  6418. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  6419. WRITE_DATA_DST_SEL(8) |
  6420. WR_CONFIRM) |
  6421. WRITE_DATA_CACHE_POLICY(0));
  6422. amdgpu_ring_write(ring, lower_32_bits(de_payload_addr));
  6423. amdgpu_ring_write(ring, upper_32_bits(de_payload_addr));
  6424. amdgpu_ring_write_multiple(ring, (void *)&de_payload, cnt_de - 2);
  6425. }
  6426. /* create MQD for each compute queue */
  6427. static int gfx_v8_0_compute_mqd_sw_init(struct amdgpu_device *adev)
  6428. {
  6429. struct amdgpu_ring *ring = NULL;
  6430. int r, i;
  6431. /* create MQD for KIQ */
  6432. ring = &adev->gfx.kiq.ring;
  6433. if (!ring->mqd_obj) {
  6434. r = amdgpu_bo_create_kernel(adev, sizeof(struct vi_mqd), PAGE_SIZE,
  6435. AMDGPU_GEM_DOMAIN_GTT, &ring->mqd_obj,
  6436. &ring->mqd_gpu_addr, &ring->mqd_ptr);
  6437. if (r) {
  6438. dev_warn(adev->dev, "failed to create ring mqd ob (%d)", r);
  6439. return r;
  6440. }
  6441. /* prepare MQD backup */
  6442. adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS] = kmalloc(sizeof(struct vi_mqd), GFP_KERNEL);
  6443. if (!adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS])
  6444. dev_warn(adev->dev, "no memory to create MQD backup for ring %s\n", ring->name);
  6445. }
  6446. /* create MQD for each KCQ */
  6447. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  6448. ring = &adev->gfx.compute_ring[i];
  6449. if (!ring->mqd_obj) {
  6450. r = amdgpu_bo_create_kernel(adev, sizeof(struct vi_mqd), PAGE_SIZE,
  6451. AMDGPU_GEM_DOMAIN_GTT, &ring->mqd_obj,
  6452. &ring->mqd_gpu_addr, &ring->mqd_ptr);
  6453. if (r) {
  6454. dev_warn(adev->dev, "failed to create ring mqd ob (%d)", r);
  6455. return r;
  6456. }
  6457. /* prepare MQD backup */
  6458. adev->gfx.mec.mqd_backup[i] = kmalloc(sizeof(struct vi_mqd), GFP_KERNEL);
  6459. if (!adev->gfx.mec.mqd_backup[i])
  6460. dev_warn(adev->dev, "no memory to create MQD backup for ring %s\n", ring->name);
  6461. }
  6462. }
  6463. return 0;
  6464. }
  6465. static void gfx_v8_0_compute_mqd_sw_fini(struct amdgpu_device *adev)
  6466. {
  6467. struct amdgpu_ring *ring = NULL;
  6468. int i;
  6469. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  6470. ring = &adev->gfx.compute_ring[i];
  6471. kfree(adev->gfx.mec.mqd_backup[i]);
  6472. amdgpu_bo_free_kernel(&ring->mqd_obj,
  6473. &ring->mqd_gpu_addr,
  6474. &ring->mqd_ptr);
  6475. }
  6476. ring = &adev->gfx.kiq.ring;
  6477. kfree(adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS]);
  6478. amdgpu_bo_free_kernel(&ring->mqd_obj,
  6479. &ring->mqd_gpu_addr,
  6480. &ring->mqd_ptr);
  6481. }