phy-mxs-usb.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589
  1. /*
  2. * Copyright 2012-2014 Freescale Semiconductor, Inc.
  3. * Copyright (C) 2012 Marek Vasut <marex@denx.de>
  4. * on behalf of DENX Software Engineering GmbH
  5. *
  6. * The code contained herein is licensed under the GNU General Public
  7. * License. You may obtain a copy of the GNU General Public License
  8. * Version 2 or later at the following locations:
  9. *
  10. * http://www.opensource.org/licenses/gpl-license.html
  11. * http://www.gnu.org/copyleft/gpl.html
  12. */
  13. #include <linux/module.h>
  14. #include <linux/kernel.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/clk.h>
  17. #include <linux/usb/otg.h>
  18. #include <linux/stmp_device.h>
  19. #include <linux/delay.h>
  20. #include <linux/err.h>
  21. #include <linux/io.h>
  22. #include <linux/of_device.h>
  23. #include <linux/regmap.h>
  24. #include <linux/mfd/syscon.h>
  25. #define DRIVER_NAME "mxs_phy"
  26. #define HW_USBPHY_PWD 0x00
  27. #define HW_USBPHY_CTRL 0x30
  28. #define HW_USBPHY_CTRL_SET 0x34
  29. #define HW_USBPHY_CTRL_CLR 0x38
  30. #define HW_USBPHY_DEBUG_SET 0x54
  31. #define HW_USBPHY_DEBUG_CLR 0x58
  32. #define HW_USBPHY_IP 0x90
  33. #define HW_USBPHY_IP_SET 0x94
  34. #define HW_USBPHY_IP_CLR 0x98
  35. #define BM_USBPHY_CTRL_SFTRST BIT(31)
  36. #define BM_USBPHY_CTRL_CLKGATE BIT(30)
  37. #define BM_USBPHY_CTRL_OTG_ID_VALUE BIT(27)
  38. #define BM_USBPHY_CTRL_ENAUTOSET_USBCLKS BIT(26)
  39. #define BM_USBPHY_CTRL_ENAUTOCLR_USBCLKGATE BIT(25)
  40. #define BM_USBPHY_CTRL_ENVBUSCHG_WKUP BIT(23)
  41. #define BM_USBPHY_CTRL_ENIDCHG_WKUP BIT(22)
  42. #define BM_USBPHY_CTRL_ENDPDMCHG_WKUP BIT(21)
  43. #define BM_USBPHY_CTRL_ENAUTOCLR_PHY_PWD BIT(20)
  44. #define BM_USBPHY_CTRL_ENAUTOCLR_CLKGATE BIT(19)
  45. #define BM_USBPHY_CTRL_ENAUTO_PWRON_PLL BIT(18)
  46. #define BM_USBPHY_CTRL_ENUTMILEVEL3 BIT(15)
  47. #define BM_USBPHY_CTRL_ENUTMILEVEL2 BIT(14)
  48. #define BM_USBPHY_CTRL_ENHOSTDISCONDETECT BIT(1)
  49. #define BM_USBPHY_IP_FIX (BIT(17) | BIT(18))
  50. #define BM_USBPHY_DEBUG_CLKGATE BIT(30)
  51. /* Anatop Registers */
  52. #define ANADIG_ANA_MISC0 0x150
  53. #define ANADIG_ANA_MISC0_SET 0x154
  54. #define ANADIG_ANA_MISC0_CLR 0x158
  55. #define ANADIG_USB1_VBUS_DET_STAT 0x1c0
  56. #define ANADIG_USB2_VBUS_DET_STAT 0x220
  57. #define ANADIG_USB1_LOOPBACK_SET 0x1e4
  58. #define ANADIG_USB1_LOOPBACK_CLR 0x1e8
  59. #define ANADIG_USB2_LOOPBACK_SET 0x244
  60. #define ANADIG_USB2_LOOPBACK_CLR 0x248
  61. #define ANADIG_USB1_MISC 0x1f0
  62. #define ANADIG_USB2_MISC 0x250
  63. #define BM_ANADIG_ANA_MISC0_STOP_MODE_CONFIG BIT(12)
  64. #define BM_ANADIG_ANA_MISC0_STOP_MODE_CONFIG_SL BIT(11)
  65. #define BM_ANADIG_USB1_VBUS_DET_STAT_VBUS_VALID BIT(3)
  66. #define BM_ANADIG_USB2_VBUS_DET_STAT_VBUS_VALID BIT(3)
  67. #define BM_ANADIG_USB1_LOOPBACK_UTMI_DIG_TST1 BIT(2)
  68. #define BM_ANADIG_USB1_LOOPBACK_TSTI_TX_EN BIT(5)
  69. #define BM_ANADIG_USB2_LOOPBACK_UTMI_DIG_TST1 BIT(2)
  70. #define BM_ANADIG_USB2_LOOPBACK_TSTI_TX_EN BIT(5)
  71. #define BM_ANADIG_USB1_MISC_RX_VPIN_FS BIT(29)
  72. #define BM_ANADIG_USB1_MISC_RX_VMIN_FS BIT(28)
  73. #define BM_ANADIG_USB2_MISC_RX_VPIN_FS BIT(29)
  74. #define BM_ANADIG_USB2_MISC_RX_VMIN_FS BIT(28)
  75. #define to_mxs_phy(p) container_of((p), struct mxs_phy, phy)
  76. /* Do disconnection between PHY and controller without vbus */
  77. #define MXS_PHY_DISCONNECT_LINE_WITHOUT_VBUS BIT(0)
  78. /*
  79. * The PHY will be in messy if there is a wakeup after putting
  80. * bus to suspend (set portsc.suspendM) but before setting PHY to low
  81. * power mode (set portsc.phcd).
  82. */
  83. #define MXS_PHY_ABNORMAL_IN_SUSPEND BIT(1)
  84. /*
  85. * The SOF sends too fast after resuming, it will cause disconnection
  86. * between host and high speed device.
  87. */
  88. #define MXS_PHY_SENDING_SOF_TOO_FAST BIT(2)
  89. /*
  90. * IC has bug fixes logic, they include
  91. * MXS_PHY_ABNORMAL_IN_SUSPEND and MXS_PHY_SENDING_SOF_TOO_FAST
  92. * which are described at above flags, the RTL will handle it
  93. * according to different versions.
  94. */
  95. #define MXS_PHY_NEED_IP_FIX BIT(3)
  96. struct mxs_phy_data {
  97. unsigned int flags;
  98. };
  99. static const struct mxs_phy_data imx23_phy_data = {
  100. .flags = MXS_PHY_ABNORMAL_IN_SUSPEND | MXS_PHY_SENDING_SOF_TOO_FAST,
  101. };
  102. static const struct mxs_phy_data imx6q_phy_data = {
  103. .flags = MXS_PHY_SENDING_SOF_TOO_FAST |
  104. MXS_PHY_DISCONNECT_LINE_WITHOUT_VBUS |
  105. MXS_PHY_NEED_IP_FIX,
  106. };
  107. static const struct mxs_phy_data imx6sl_phy_data = {
  108. .flags = MXS_PHY_DISCONNECT_LINE_WITHOUT_VBUS |
  109. MXS_PHY_NEED_IP_FIX,
  110. };
  111. static const struct mxs_phy_data vf610_phy_data = {
  112. .flags = MXS_PHY_DISCONNECT_LINE_WITHOUT_VBUS |
  113. MXS_PHY_NEED_IP_FIX,
  114. };
  115. static const struct mxs_phy_data imx6sx_phy_data = {
  116. .flags = MXS_PHY_DISCONNECT_LINE_WITHOUT_VBUS,
  117. };
  118. static const struct of_device_id mxs_phy_dt_ids[] = {
  119. { .compatible = "fsl,imx6sx-usbphy", .data = &imx6sx_phy_data, },
  120. { .compatible = "fsl,imx6sl-usbphy", .data = &imx6sl_phy_data, },
  121. { .compatible = "fsl,imx6q-usbphy", .data = &imx6q_phy_data, },
  122. { .compatible = "fsl,imx23-usbphy", .data = &imx23_phy_data, },
  123. { .compatible = "fsl,vf610-usbphy", .data = &vf610_phy_data, },
  124. { /* sentinel */ }
  125. };
  126. MODULE_DEVICE_TABLE(of, mxs_phy_dt_ids);
  127. struct mxs_phy {
  128. struct usb_phy phy;
  129. struct clk *clk;
  130. const struct mxs_phy_data *data;
  131. struct regmap *regmap_anatop;
  132. int port_id;
  133. };
  134. static inline bool is_imx6q_phy(struct mxs_phy *mxs_phy)
  135. {
  136. return mxs_phy->data == &imx6q_phy_data;
  137. }
  138. static inline bool is_imx6sl_phy(struct mxs_phy *mxs_phy)
  139. {
  140. return mxs_phy->data == &imx6sl_phy_data;
  141. }
  142. /*
  143. * PHY needs some 32K cycles to switch from 32K clock to
  144. * bus (such as AHB/AXI, etc) clock.
  145. */
  146. static void mxs_phy_clock_switch_delay(void)
  147. {
  148. usleep_range(300, 400);
  149. }
  150. static int mxs_phy_hw_init(struct mxs_phy *mxs_phy)
  151. {
  152. int ret;
  153. void __iomem *base = mxs_phy->phy.io_priv;
  154. ret = stmp_reset_block(base + HW_USBPHY_CTRL);
  155. if (ret)
  156. return ret;
  157. /* Power up the PHY */
  158. writel(0, base + HW_USBPHY_PWD);
  159. /*
  160. * USB PHY Ctrl Setting
  161. * - Auto clock/power on
  162. * - Enable full/low speed support
  163. */
  164. writel(BM_USBPHY_CTRL_ENAUTOSET_USBCLKS |
  165. BM_USBPHY_CTRL_ENAUTOCLR_USBCLKGATE |
  166. BM_USBPHY_CTRL_ENAUTOCLR_PHY_PWD |
  167. BM_USBPHY_CTRL_ENAUTOCLR_CLKGATE |
  168. BM_USBPHY_CTRL_ENAUTO_PWRON_PLL |
  169. BM_USBPHY_CTRL_ENUTMILEVEL2 |
  170. BM_USBPHY_CTRL_ENUTMILEVEL3,
  171. base + HW_USBPHY_CTRL_SET);
  172. if (mxs_phy->data->flags & MXS_PHY_NEED_IP_FIX)
  173. writel(BM_USBPHY_IP_FIX, base + HW_USBPHY_IP_SET);
  174. return 0;
  175. }
  176. /* Return true if the vbus is there */
  177. static bool mxs_phy_get_vbus_status(struct mxs_phy *mxs_phy)
  178. {
  179. unsigned int vbus_value;
  180. if (mxs_phy->port_id == 0)
  181. regmap_read(mxs_phy->regmap_anatop,
  182. ANADIG_USB1_VBUS_DET_STAT,
  183. &vbus_value);
  184. else if (mxs_phy->port_id == 1)
  185. regmap_read(mxs_phy->regmap_anatop,
  186. ANADIG_USB2_VBUS_DET_STAT,
  187. &vbus_value);
  188. if (vbus_value & BM_ANADIG_USB1_VBUS_DET_STAT_VBUS_VALID)
  189. return true;
  190. else
  191. return false;
  192. }
  193. static void __mxs_phy_disconnect_line(struct mxs_phy *mxs_phy, bool disconnect)
  194. {
  195. void __iomem *base = mxs_phy->phy.io_priv;
  196. u32 reg;
  197. if (disconnect)
  198. writel_relaxed(BM_USBPHY_DEBUG_CLKGATE,
  199. base + HW_USBPHY_DEBUG_CLR);
  200. if (mxs_phy->port_id == 0) {
  201. reg = disconnect ? ANADIG_USB1_LOOPBACK_SET
  202. : ANADIG_USB1_LOOPBACK_CLR;
  203. regmap_write(mxs_phy->regmap_anatop, reg,
  204. BM_ANADIG_USB1_LOOPBACK_UTMI_DIG_TST1 |
  205. BM_ANADIG_USB1_LOOPBACK_TSTI_TX_EN);
  206. } else if (mxs_phy->port_id == 1) {
  207. reg = disconnect ? ANADIG_USB2_LOOPBACK_SET
  208. : ANADIG_USB2_LOOPBACK_CLR;
  209. regmap_write(mxs_phy->regmap_anatop, reg,
  210. BM_ANADIG_USB2_LOOPBACK_UTMI_DIG_TST1 |
  211. BM_ANADIG_USB2_LOOPBACK_TSTI_TX_EN);
  212. }
  213. if (!disconnect)
  214. writel_relaxed(BM_USBPHY_DEBUG_CLKGATE,
  215. base + HW_USBPHY_DEBUG_SET);
  216. /* Delay some time, and let Linestate be SE0 for controller */
  217. if (disconnect)
  218. usleep_range(500, 1000);
  219. }
  220. static bool mxs_phy_is_otg_host(struct mxs_phy *mxs_phy)
  221. {
  222. void __iomem *base = mxs_phy->phy.io_priv;
  223. u32 phyctrl = readl(base + HW_USBPHY_CTRL);
  224. if (IS_ENABLED(CONFIG_USB_OTG) &&
  225. !(phyctrl & BM_USBPHY_CTRL_OTG_ID_VALUE))
  226. return true;
  227. return false;
  228. }
  229. static void mxs_phy_disconnect_line(struct mxs_phy *mxs_phy, bool on)
  230. {
  231. bool vbus_is_on = false;
  232. /* If the SoCs don't need to disconnect line without vbus, quit */
  233. if (!(mxs_phy->data->flags & MXS_PHY_DISCONNECT_LINE_WITHOUT_VBUS))
  234. return;
  235. /* If the SoCs don't have anatop, quit */
  236. if (!mxs_phy->regmap_anatop)
  237. return;
  238. vbus_is_on = mxs_phy_get_vbus_status(mxs_phy);
  239. if (on && !vbus_is_on && !mxs_phy_is_otg_host(mxs_phy))
  240. __mxs_phy_disconnect_line(mxs_phy, true);
  241. else
  242. __mxs_phy_disconnect_line(mxs_phy, false);
  243. }
  244. static int mxs_phy_init(struct usb_phy *phy)
  245. {
  246. int ret;
  247. struct mxs_phy *mxs_phy = to_mxs_phy(phy);
  248. mxs_phy_clock_switch_delay();
  249. ret = clk_prepare_enable(mxs_phy->clk);
  250. if (ret)
  251. return ret;
  252. return mxs_phy_hw_init(mxs_phy);
  253. }
  254. static void mxs_phy_shutdown(struct usb_phy *phy)
  255. {
  256. struct mxs_phy *mxs_phy = to_mxs_phy(phy);
  257. u32 value = BM_USBPHY_CTRL_ENVBUSCHG_WKUP |
  258. BM_USBPHY_CTRL_ENDPDMCHG_WKUP |
  259. BM_USBPHY_CTRL_ENIDCHG_WKUP |
  260. BM_USBPHY_CTRL_ENAUTOSET_USBCLKS |
  261. BM_USBPHY_CTRL_ENAUTOCLR_USBCLKGATE |
  262. BM_USBPHY_CTRL_ENAUTOCLR_PHY_PWD |
  263. BM_USBPHY_CTRL_ENAUTOCLR_CLKGATE |
  264. BM_USBPHY_CTRL_ENAUTO_PWRON_PLL;
  265. writel(value, phy->io_priv + HW_USBPHY_CTRL_CLR);
  266. writel(0xffffffff, phy->io_priv + HW_USBPHY_PWD);
  267. writel(BM_USBPHY_CTRL_CLKGATE,
  268. phy->io_priv + HW_USBPHY_CTRL_SET);
  269. clk_disable_unprepare(mxs_phy->clk);
  270. }
  271. static bool mxs_phy_is_low_speed_connection(struct mxs_phy *mxs_phy)
  272. {
  273. unsigned int line_state;
  274. /* bit definition is the same for all controllers */
  275. unsigned int dp_bit = BM_ANADIG_USB1_MISC_RX_VPIN_FS,
  276. dm_bit = BM_ANADIG_USB1_MISC_RX_VMIN_FS;
  277. unsigned int reg = ANADIG_USB1_MISC;
  278. /* If the SoCs don't have anatop, quit */
  279. if (!mxs_phy->regmap_anatop)
  280. return false;
  281. if (mxs_phy->port_id == 0)
  282. reg = ANADIG_USB1_MISC;
  283. else if (mxs_phy->port_id == 1)
  284. reg = ANADIG_USB2_MISC;
  285. regmap_read(mxs_phy->regmap_anatop, reg, &line_state);
  286. if ((line_state & (dp_bit | dm_bit)) == dm_bit)
  287. return true;
  288. else
  289. return false;
  290. }
  291. static int mxs_phy_suspend(struct usb_phy *x, int suspend)
  292. {
  293. int ret;
  294. struct mxs_phy *mxs_phy = to_mxs_phy(x);
  295. bool low_speed_connection, vbus_is_on;
  296. low_speed_connection = mxs_phy_is_low_speed_connection(mxs_phy);
  297. vbus_is_on = mxs_phy_get_vbus_status(mxs_phy);
  298. if (suspend) {
  299. /*
  300. * FIXME: Do not power down RXPWD1PT1 bit for low speed
  301. * connect. The low speed connection will have problem at
  302. * very rare cases during usb suspend and resume process.
  303. */
  304. if (low_speed_connection & vbus_is_on) {
  305. /*
  306. * If value to be set as pwd value is not 0xffffffff,
  307. * several 32Khz cycles are needed.
  308. */
  309. mxs_phy_clock_switch_delay();
  310. writel(0xffbfffff, x->io_priv + HW_USBPHY_PWD);
  311. } else {
  312. writel(0xffffffff, x->io_priv + HW_USBPHY_PWD);
  313. }
  314. writel(BM_USBPHY_CTRL_CLKGATE,
  315. x->io_priv + HW_USBPHY_CTRL_SET);
  316. clk_disable_unprepare(mxs_phy->clk);
  317. } else {
  318. mxs_phy_clock_switch_delay();
  319. ret = clk_prepare_enable(mxs_phy->clk);
  320. if (ret)
  321. return ret;
  322. writel(BM_USBPHY_CTRL_CLKGATE,
  323. x->io_priv + HW_USBPHY_CTRL_CLR);
  324. writel(0, x->io_priv + HW_USBPHY_PWD);
  325. }
  326. return 0;
  327. }
  328. static int mxs_phy_set_wakeup(struct usb_phy *x, bool enabled)
  329. {
  330. struct mxs_phy *mxs_phy = to_mxs_phy(x);
  331. u32 value = BM_USBPHY_CTRL_ENVBUSCHG_WKUP |
  332. BM_USBPHY_CTRL_ENDPDMCHG_WKUP |
  333. BM_USBPHY_CTRL_ENIDCHG_WKUP;
  334. if (enabled) {
  335. mxs_phy_disconnect_line(mxs_phy, true);
  336. writel_relaxed(value, x->io_priv + HW_USBPHY_CTRL_SET);
  337. } else {
  338. writel_relaxed(value, x->io_priv + HW_USBPHY_CTRL_CLR);
  339. mxs_phy_disconnect_line(mxs_phy, false);
  340. }
  341. return 0;
  342. }
  343. static int mxs_phy_on_connect(struct usb_phy *phy,
  344. enum usb_device_speed speed)
  345. {
  346. dev_dbg(phy->dev, "%s device has connected\n",
  347. (speed == USB_SPEED_HIGH) ? "HS" : "FS/LS");
  348. if (speed == USB_SPEED_HIGH)
  349. writel(BM_USBPHY_CTRL_ENHOSTDISCONDETECT,
  350. phy->io_priv + HW_USBPHY_CTRL_SET);
  351. return 0;
  352. }
  353. static int mxs_phy_on_disconnect(struct usb_phy *phy,
  354. enum usb_device_speed speed)
  355. {
  356. dev_dbg(phy->dev, "%s device has disconnected\n",
  357. (speed == USB_SPEED_HIGH) ? "HS" : "FS/LS");
  358. /* Sometimes, the speed is not high speed when the error occurs */
  359. if (readl(phy->io_priv + HW_USBPHY_CTRL) &
  360. BM_USBPHY_CTRL_ENHOSTDISCONDETECT)
  361. writel(BM_USBPHY_CTRL_ENHOSTDISCONDETECT,
  362. phy->io_priv + HW_USBPHY_CTRL_CLR);
  363. return 0;
  364. }
  365. static int mxs_phy_probe(struct platform_device *pdev)
  366. {
  367. struct resource *res;
  368. void __iomem *base;
  369. struct clk *clk;
  370. struct mxs_phy *mxs_phy;
  371. int ret;
  372. const struct of_device_id *of_id =
  373. of_match_device(mxs_phy_dt_ids, &pdev->dev);
  374. struct device_node *np = pdev->dev.of_node;
  375. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  376. base = devm_ioremap_resource(&pdev->dev, res);
  377. if (IS_ERR(base))
  378. return PTR_ERR(base);
  379. clk = devm_clk_get(&pdev->dev, NULL);
  380. if (IS_ERR(clk)) {
  381. dev_err(&pdev->dev,
  382. "can't get the clock, err=%ld", PTR_ERR(clk));
  383. return PTR_ERR(clk);
  384. }
  385. mxs_phy = devm_kzalloc(&pdev->dev, sizeof(*mxs_phy), GFP_KERNEL);
  386. if (!mxs_phy)
  387. return -ENOMEM;
  388. /* Some SoCs don't have anatop registers */
  389. if (of_get_property(np, "fsl,anatop", NULL)) {
  390. mxs_phy->regmap_anatop = syscon_regmap_lookup_by_phandle
  391. (np, "fsl,anatop");
  392. if (IS_ERR(mxs_phy->regmap_anatop)) {
  393. dev_dbg(&pdev->dev,
  394. "failed to find regmap for anatop\n");
  395. return PTR_ERR(mxs_phy->regmap_anatop);
  396. }
  397. }
  398. ret = of_alias_get_id(np, "usbphy");
  399. if (ret < 0)
  400. dev_dbg(&pdev->dev, "failed to get alias id, errno %d\n", ret);
  401. mxs_phy->port_id = ret;
  402. mxs_phy->phy.io_priv = base;
  403. mxs_phy->phy.dev = &pdev->dev;
  404. mxs_phy->phy.label = DRIVER_NAME;
  405. mxs_phy->phy.init = mxs_phy_init;
  406. mxs_phy->phy.shutdown = mxs_phy_shutdown;
  407. mxs_phy->phy.set_suspend = mxs_phy_suspend;
  408. mxs_phy->phy.notify_connect = mxs_phy_on_connect;
  409. mxs_phy->phy.notify_disconnect = mxs_phy_on_disconnect;
  410. mxs_phy->phy.type = USB_PHY_TYPE_USB2;
  411. mxs_phy->phy.set_wakeup = mxs_phy_set_wakeup;
  412. mxs_phy->clk = clk;
  413. mxs_phy->data = of_id->data;
  414. platform_set_drvdata(pdev, mxs_phy);
  415. device_set_wakeup_capable(&pdev->dev, true);
  416. ret = usb_add_phy_dev(&mxs_phy->phy);
  417. if (ret)
  418. return ret;
  419. return 0;
  420. }
  421. static int mxs_phy_remove(struct platform_device *pdev)
  422. {
  423. struct mxs_phy *mxs_phy = platform_get_drvdata(pdev);
  424. usb_remove_phy(&mxs_phy->phy);
  425. return 0;
  426. }
  427. #ifdef CONFIG_PM_SLEEP
  428. static void mxs_phy_enable_ldo_in_suspend(struct mxs_phy *mxs_phy, bool on)
  429. {
  430. unsigned int reg = on ? ANADIG_ANA_MISC0_SET : ANADIG_ANA_MISC0_CLR;
  431. /* If the SoCs don't have anatop, quit */
  432. if (!mxs_phy->regmap_anatop)
  433. return;
  434. if (is_imx6q_phy(mxs_phy))
  435. regmap_write(mxs_phy->regmap_anatop, reg,
  436. BM_ANADIG_ANA_MISC0_STOP_MODE_CONFIG);
  437. else if (is_imx6sl_phy(mxs_phy))
  438. regmap_write(mxs_phy->regmap_anatop,
  439. reg, BM_ANADIG_ANA_MISC0_STOP_MODE_CONFIG_SL);
  440. }
  441. static int mxs_phy_system_suspend(struct device *dev)
  442. {
  443. struct mxs_phy *mxs_phy = dev_get_drvdata(dev);
  444. if (device_may_wakeup(dev))
  445. mxs_phy_enable_ldo_in_suspend(mxs_phy, true);
  446. return 0;
  447. }
  448. static int mxs_phy_system_resume(struct device *dev)
  449. {
  450. struct mxs_phy *mxs_phy = dev_get_drvdata(dev);
  451. if (device_may_wakeup(dev))
  452. mxs_phy_enable_ldo_in_suspend(mxs_phy, false);
  453. return 0;
  454. }
  455. #endif /* CONFIG_PM_SLEEP */
  456. static SIMPLE_DEV_PM_OPS(mxs_phy_pm, mxs_phy_system_suspend,
  457. mxs_phy_system_resume);
  458. static struct platform_driver mxs_phy_driver = {
  459. .probe = mxs_phy_probe,
  460. .remove = mxs_phy_remove,
  461. .driver = {
  462. .name = DRIVER_NAME,
  463. .of_match_table = mxs_phy_dt_ids,
  464. .pm = &mxs_phy_pm,
  465. },
  466. };
  467. static int __init mxs_phy_module_init(void)
  468. {
  469. return platform_driver_register(&mxs_phy_driver);
  470. }
  471. postcore_initcall(mxs_phy_module_init);
  472. static void __exit mxs_phy_module_exit(void)
  473. {
  474. platform_driver_unregister(&mxs_phy_driver);
  475. }
  476. module_exit(mxs_phy_module_exit);
  477. MODULE_ALIAS("platform:mxs-usb-phy");
  478. MODULE_AUTHOR("Marek Vasut <marex@denx.de>");
  479. MODULE_AUTHOR("Richard Zhao <richard.zhao@freescale.com>");
  480. MODULE_DESCRIPTION("Freescale MXS USB PHY driver");
  481. MODULE_LICENSE("GPL");