musb_core.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593
  1. /*
  2. * MUSB OTG driver defines
  3. *
  4. * Copyright 2005 Mentor Graphics Corporation
  5. * Copyright (C) 2005-2006 by Texas Instruments
  6. * Copyright (C) 2006-2007 Nokia Corporation
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * version 2 as published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but
  13. * WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  15. * General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  20. * 02110-1301 USA
  21. *
  22. * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
  23. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  24. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  25. * NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
  26. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  27. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  28. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  29. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  30. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  31. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  32. *
  33. */
  34. #ifndef __MUSB_CORE_H__
  35. #define __MUSB_CORE_H__
  36. #include <linux/slab.h>
  37. #include <linux/list.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/errno.h>
  40. #include <linux/timer.h>
  41. #include <linux/device.h>
  42. #include <linux/usb/ch9.h>
  43. #include <linux/usb/gadget.h>
  44. #include <linux/usb.h>
  45. #include <linux/usb/otg.h>
  46. #include <linux/usb/musb.h>
  47. #include <linux/phy/phy.h>
  48. #include <linux/workqueue.h>
  49. struct musb;
  50. struct musb_hw_ep;
  51. struct musb_ep;
  52. /* Helper defines for struct musb->hwvers */
  53. #define MUSB_HWVERS_MAJOR(x) ((x >> 10) & 0x1f)
  54. #define MUSB_HWVERS_MINOR(x) (x & 0x3ff)
  55. #define MUSB_HWVERS_RC 0x8000
  56. #define MUSB_HWVERS_1300 0x52C
  57. #define MUSB_HWVERS_1400 0x590
  58. #define MUSB_HWVERS_1800 0x720
  59. #define MUSB_HWVERS_1900 0x784
  60. #define MUSB_HWVERS_2000 0x800
  61. #include "musb_debug.h"
  62. #include "musb_dma.h"
  63. #include "musb_io.h"
  64. #include "musb_regs.h"
  65. #include "musb_gadget.h"
  66. #include <linux/usb/hcd.h>
  67. #include "musb_host.h"
  68. /* NOTE: otg and peripheral-only state machines start at B_IDLE.
  69. * OTG or host-only go to A_IDLE when ID is sensed.
  70. */
  71. #define is_peripheral_active(m) (!(m)->is_host)
  72. #define is_host_active(m) ((m)->is_host)
  73. enum {
  74. MUSB_PORT_MODE_HOST = 1,
  75. MUSB_PORT_MODE_GADGET,
  76. MUSB_PORT_MODE_DUAL_ROLE,
  77. };
  78. /****************************** CONSTANTS ********************************/
  79. #ifndef MUSB_C_NUM_EPS
  80. #define MUSB_C_NUM_EPS ((u8)16)
  81. #endif
  82. #ifndef MUSB_MAX_END0_PACKET
  83. #define MUSB_MAX_END0_PACKET ((u16)MUSB_EP0_FIFOSIZE)
  84. #endif
  85. /* host side ep0 states */
  86. enum musb_h_ep0_state {
  87. MUSB_EP0_IDLE,
  88. MUSB_EP0_START, /* expect ack of setup */
  89. MUSB_EP0_IN, /* expect IN DATA */
  90. MUSB_EP0_OUT, /* expect ack of OUT DATA */
  91. MUSB_EP0_STATUS, /* expect ack of STATUS */
  92. } __attribute__ ((packed));
  93. /* peripheral side ep0 states */
  94. enum musb_g_ep0_state {
  95. MUSB_EP0_STAGE_IDLE, /* idle, waiting for SETUP */
  96. MUSB_EP0_STAGE_SETUP, /* received SETUP */
  97. MUSB_EP0_STAGE_TX, /* IN data */
  98. MUSB_EP0_STAGE_RX, /* OUT data */
  99. MUSB_EP0_STAGE_STATUSIN, /* (after OUT data) */
  100. MUSB_EP0_STAGE_STATUSOUT, /* (after IN data) */
  101. MUSB_EP0_STAGE_ACKWAIT, /* after zlp, before statusin */
  102. } __attribute__ ((packed));
  103. /*
  104. * OTG protocol constants. See USB OTG 1.3 spec,
  105. * sections 5.5 "Device Timings" and 6.6.5 "Timers".
  106. */
  107. #define OTG_TIME_A_WAIT_VRISE 100 /* msec (max) */
  108. #define OTG_TIME_A_WAIT_BCON 1100 /* min 1 second */
  109. #define OTG_TIME_A_AIDL_BDIS 200 /* min 200 msec */
  110. #define OTG_TIME_B_ASE0_BRST 100 /* min 3.125 ms */
  111. /****************************** FUNCTIONS ********************************/
  112. #define MUSB_HST_MODE(_musb)\
  113. { (_musb)->is_host = true; }
  114. #define MUSB_DEV_MODE(_musb) \
  115. { (_musb)->is_host = false; }
  116. #define test_devctl_hst_mode(_x) \
  117. (musb_readb((_x)->mregs, MUSB_DEVCTL)&MUSB_DEVCTL_HM)
  118. #define MUSB_MODE(musb) ((musb)->is_host ? "Host" : "Peripheral")
  119. /******************************** TYPES *************************************/
  120. struct musb_io;
  121. /**
  122. * struct musb_platform_ops - Operations passed to musb_core by HW glue layer
  123. * @quirks: flags for platform specific quirks
  124. * @enable: enable device
  125. * @disable: disable device
  126. * @ep_offset: returns the end point offset
  127. * @ep_select: selects the specified end point
  128. * @fifo_mode: sets the fifo mode
  129. * @fifo_offset: returns the fifo offset
  130. * @readb: read 8 bits
  131. * @writeb: write 8 bits
  132. * @readw: read 16 bits
  133. * @writew: write 16 bits
  134. * @readl: read 32 bits
  135. * @writel: write 32 bits
  136. * @read_fifo: reads the fifo
  137. * @write_fifo: writes to fifo
  138. * @init: turns on clocks, sets up platform-specific registers, etc
  139. * @exit: undoes @init
  140. * @set_mode: forcefully changes operating mode
  141. * @try_ilde: tries to idle the IP
  142. * @vbus_status: returns vbus status if possible
  143. * @set_vbus: forces vbus status
  144. * @adjust_channel_params: pre check for standard dma channel_program func
  145. */
  146. struct musb_platform_ops {
  147. #define MUSB_DMA_UX500 BIT(6)
  148. #define MUSB_DMA_CPPI41 BIT(5)
  149. #define MUSB_DMA_CPPI BIT(4)
  150. #define MUSB_DMA_TUSB_OMAP BIT(3)
  151. #define MUSB_DMA_INVENTRA BIT(2)
  152. #define MUSB_IN_TUSB BIT(1)
  153. #define MUSB_INDEXED_EP BIT(0)
  154. u32 quirks;
  155. int (*init)(struct musb *musb);
  156. int (*exit)(struct musb *musb);
  157. void (*enable)(struct musb *musb);
  158. void (*disable)(struct musb *musb);
  159. u32 (*ep_offset)(u8 epnum, u16 offset);
  160. void (*ep_select)(void __iomem *mbase, u8 epnum);
  161. u16 fifo_mode;
  162. u32 (*fifo_offset)(u8 epnum);
  163. u8 (*readb)(const void __iomem *addr, unsigned offset);
  164. void (*writeb)(void __iomem *addr, unsigned offset, u8 data);
  165. u16 (*readw)(const void __iomem *addr, unsigned offset);
  166. void (*writew)(void __iomem *addr, unsigned offset, u16 data);
  167. u32 (*readl)(const void __iomem *addr, unsigned offset);
  168. void (*writel)(void __iomem *addr, unsigned offset, u32 data);
  169. void (*read_fifo)(struct musb_hw_ep *hw_ep, u16 len, u8 *buf);
  170. void (*write_fifo)(struct musb_hw_ep *hw_ep, u16 len, const u8 *buf);
  171. int (*set_mode)(struct musb *musb, u8 mode);
  172. void (*try_idle)(struct musb *musb, unsigned long timeout);
  173. int (*reset)(struct musb *musb);
  174. int (*vbus_status)(struct musb *musb);
  175. void (*set_vbus)(struct musb *musb, int on);
  176. int (*adjust_channel_params)(struct dma_channel *channel,
  177. u16 packet_sz, u8 *mode,
  178. dma_addr_t *dma_addr, u32 *len);
  179. };
  180. /*
  181. * struct musb_hw_ep - endpoint hardware (bidirectional)
  182. *
  183. * Ordered slightly for better cacheline locality.
  184. */
  185. struct musb_hw_ep {
  186. struct musb *musb;
  187. void __iomem *fifo;
  188. void __iomem *regs;
  189. #if IS_ENABLED(CONFIG_USB_MUSB_TUSB6010)
  190. void __iomem *conf;
  191. #endif
  192. /* index in musb->endpoints[] */
  193. u8 epnum;
  194. /* hardware configuration, possibly dynamic */
  195. bool is_shared_fifo;
  196. bool tx_double_buffered;
  197. bool rx_double_buffered;
  198. u16 max_packet_sz_tx;
  199. u16 max_packet_sz_rx;
  200. struct dma_channel *tx_channel;
  201. struct dma_channel *rx_channel;
  202. #if IS_ENABLED(CONFIG_USB_MUSB_TUSB6010)
  203. /* TUSB has "asynchronous" and "synchronous" dma modes */
  204. dma_addr_t fifo_async;
  205. dma_addr_t fifo_sync;
  206. void __iomem *fifo_sync_va;
  207. #endif
  208. void __iomem *target_regs;
  209. /* currently scheduled peripheral endpoint */
  210. struct musb_qh *in_qh;
  211. struct musb_qh *out_qh;
  212. u8 rx_reinit;
  213. u8 tx_reinit;
  214. /* peripheral side */
  215. struct musb_ep ep_in; /* TX */
  216. struct musb_ep ep_out; /* RX */
  217. };
  218. static inline struct musb_request *next_in_request(struct musb_hw_ep *hw_ep)
  219. {
  220. return next_request(&hw_ep->ep_in);
  221. }
  222. static inline struct musb_request *next_out_request(struct musb_hw_ep *hw_ep)
  223. {
  224. return next_request(&hw_ep->ep_out);
  225. }
  226. struct musb_csr_regs {
  227. /* FIFO registers */
  228. u16 txmaxp, txcsr, rxmaxp, rxcsr;
  229. u16 rxfifoadd, txfifoadd;
  230. u8 txtype, txinterval, rxtype, rxinterval;
  231. u8 rxfifosz, txfifosz;
  232. u8 txfunaddr, txhubaddr, txhubport;
  233. u8 rxfunaddr, rxhubaddr, rxhubport;
  234. };
  235. struct musb_context_registers {
  236. u8 power;
  237. u8 intrusbe;
  238. u16 frame;
  239. u8 index, testmode;
  240. u8 devctl, busctl, misc;
  241. u32 otg_interfsel;
  242. struct musb_csr_regs index_regs[MUSB_C_NUM_EPS];
  243. };
  244. /*
  245. * struct musb - Driver instance data.
  246. */
  247. struct musb {
  248. /* device lock */
  249. spinlock_t lock;
  250. struct musb_io io;
  251. const struct musb_platform_ops *ops;
  252. struct musb_context_registers context;
  253. irqreturn_t (*isr)(int, void *);
  254. struct work_struct irq_work;
  255. struct delayed_work recover_work;
  256. struct delayed_work deassert_reset_work;
  257. struct delayed_work finish_resume_work;
  258. u16 hwvers;
  259. u16 intrrxe;
  260. u16 intrtxe;
  261. /* this hub status bit is reserved by USB 2.0 and not seen by usbcore */
  262. #define MUSB_PORT_STAT_RESUME (1 << 31)
  263. u32 port1_status;
  264. unsigned long rh_timer;
  265. enum musb_h_ep0_state ep0_stage;
  266. /* bulk traffic normally dedicates endpoint hardware, and each
  267. * direction has its own ring of host side endpoints.
  268. * we try to progress the transfer at the head of each endpoint's
  269. * queue until it completes or NAKs too much; then we try the next
  270. * endpoint.
  271. */
  272. struct musb_hw_ep *bulk_ep;
  273. struct list_head control; /* of musb_qh */
  274. struct list_head in_bulk; /* of musb_qh */
  275. struct list_head out_bulk; /* of musb_qh */
  276. struct timer_list otg_timer;
  277. struct notifier_block nb;
  278. struct dma_controller *dma_controller;
  279. struct device *controller;
  280. void __iomem *ctrl_base;
  281. void __iomem *mregs;
  282. #if IS_ENABLED(CONFIG_USB_MUSB_TUSB6010)
  283. dma_addr_t async;
  284. dma_addr_t sync;
  285. void __iomem *sync_va;
  286. u8 tusb_revision;
  287. #endif
  288. /* passed down from chip/board specific irq handlers */
  289. u8 int_usb;
  290. u16 int_rx;
  291. u16 int_tx;
  292. struct usb_phy *xceiv;
  293. struct phy *phy;
  294. int nIrq;
  295. unsigned irq_wake:1;
  296. struct musb_hw_ep endpoints[MUSB_C_NUM_EPS];
  297. #define control_ep endpoints
  298. #define VBUSERR_RETRY_COUNT 3
  299. u16 vbuserr_retry;
  300. u16 epmask;
  301. u8 nr_endpoints;
  302. int (*board_set_power)(int state);
  303. u8 min_power; /* vbus for periph, in mA/2 */
  304. int port_mode; /* MUSB_PORT_MODE_* */
  305. bool is_host;
  306. int a_wait_bcon; /* VBUS timeout in msecs */
  307. unsigned long idle_timeout; /* Next timeout in jiffies */
  308. /* active means connected and not suspended */
  309. unsigned is_active:1;
  310. unsigned is_multipoint:1;
  311. unsigned hb_iso_rx:1; /* high bandwidth iso rx? */
  312. unsigned hb_iso_tx:1; /* high bandwidth iso tx? */
  313. unsigned dyn_fifo:1; /* dynamic FIFO supported? */
  314. unsigned bulk_split:1;
  315. #define can_bulk_split(musb,type) \
  316. (((type) == USB_ENDPOINT_XFER_BULK) && (musb)->bulk_split)
  317. unsigned bulk_combine:1;
  318. #define can_bulk_combine(musb,type) \
  319. (((type) == USB_ENDPOINT_XFER_BULK) && (musb)->bulk_combine)
  320. /* is_suspended means USB B_PERIPHERAL suspend */
  321. unsigned is_suspended:1;
  322. unsigned need_finish_resume :1;
  323. /* may_wakeup means remote wakeup is enabled */
  324. unsigned may_wakeup:1;
  325. /* is_self_powered is reported in device status and the
  326. * config descriptor. is_bus_powered means B_PERIPHERAL
  327. * draws some VBUS current; both can be true.
  328. */
  329. unsigned is_self_powered:1;
  330. unsigned is_bus_powered:1;
  331. unsigned set_address:1;
  332. unsigned test_mode:1;
  333. unsigned softconnect:1;
  334. u8 address;
  335. u8 test_mode_nr;
  336. u16 ackpend; /* ep0 */
  337. enum musb_g_ep0_state ep0_state;
  338. struct usb_gadget g; /* the gadget */
  339. struct usb_gadget_driver *gadget_driver; /* its driver */
  340. struct usb_hcd *hcd; /* the usb hcd */
  341. /*
  342. * FIXME: Remove this flag.
  343. *
  344. * This is only added to allow Blackfin to work
  345. * with current driver. For some unknown reason
  346. * Blackfin doesn't work with double buffering
  347. * and that's enabled by default.
  348. *
  349. * We added this flag to forcefully disable double
  350. * buffering until we get it working.
  351. */
  352. unsigned double_buffer_not_ok:1;
  353. struct musb_hdrc_config *config;
  354. int xceiv_old_state;
  355. #ifdef CONFIG_DEBUG_FS
  356. struct dentry *debugfs_root;
  357. #endif
  358. };
  359. static inline struct musb *gadget_to_musb(struct usb_gadget *g)
  360. {
  361. return container_of(g, struct musb, g);
  362. }
  363. #ifdef CONFIG_BLACKFIN
  364. static inline int musb_read_fifosize(struct musb *musb,
  365. struct musb_hw_ep *hw_ep, u8 epnum)
  366. {
  367. musb->nr_endpoints++;
  368. musb->epmask |= (1 << epnum);
  369. if (epnum < 5) {
  370. hw_ep->max_packet_sz_tx = 128;
  371. hw_ep->max_packet_sz_rx = 128;
  372. } else {
  373. hw_ep->max_packet_sz_tx = 1024;
  374. hw_ep->max_packet_sz_rx = 1024;
  375. }
  376. hw_ep->is_shared_fifo = false;
  377. return 0;
  378. }
  379. static inline void musb_configure_ep0(struct musb *musb)
  380. {
  381. musb->endpoints[0].max_packet_sz_tx = MUSB_EP0_FIFOSIZE;
  382. musb->endpoints[0].max_packet_sz_rx = MUSB_EP0_FIFOSIZE;
  383. musb->endpoints[0].is_shared_fifo = true;
  384. }
  385. #else
  386. static inline int musb_read_fifosize(struct musb *musb,
  387. struct musb_hw_ep *hw_ep, u8 epnum)
  388. {
  389. void __iomem *mbase = musb->mregs;
  390. u8 reg = 0;
  391. /* read from core using indexed model */
  392. reg = musb_readb(mbase, musb->io.ep_offset(epnum, MUSB_FIFOSIZE));
  393. /* 0's returned when no more endpoints */
  394. if (!reg)
  395. return -ENODEV;
  396. musb->nr_endpoints++;
  397. musb->epmask |= (1 << epnum);
  398. hw_ep->max_packet_sz_tx = 1 << (reg & 0x0f);
  399. /* shared TX/RX FIFO? */
  400. if ((reg & 0xf0) == 0xf0) {
  401. hw_ep->max_packet_sz_rx = hw_ep->max_packet_sz_tx;
  402. hw_ep->is_shared_fifo = true;
  403. return 0;
  404. } else {
  405. hw_ep->max_packet_sz_rx = 1 << ((reg & 0xf0) >> 4);
  406. hw_ep->is_shared_fifo = false;
  407. }
  408. return 0;
  409. }
  410. static inline void musb_configure_ep0(struct musb *musb)
  411. {
  412. musb->endpoints[0].max_packet_sz_tx = MUSB_EP0_FIFOSIZE;
  413. musb->endpoints[0].max_packet_sz_rx = MUSB_EP0_FIFOSIZE;
  414. musb->endpoints[0].is_shared_fifo = true;
  415. }
  416. #endif /* CONFIG_BLACKFIN */
  417. /***************************** Glue it together *****************************/
  418. extern const char musb_driver_name[];
  419. extern void musb_stop(struct musb *musb);
  420. extern void musb_start(struct musb *musb);
  421. extern void musb_write_fifo(struct musb_hw_ep *ep, u16 len, const u8 *src);
  422. extern void musb_read_fifo(struct musb_hw_ep *ep, u16 len, u8 *dst);
  423. extern void musb_load_testpacket(struct musb *);
  424. extern irqreturn_t musb_interrupt(struct musb *);
  425. extern void musb_hnp_stop(struct musb *musb);
  426. static inline void musb_platform_set_vbus(struct musb *musb, int is_on)
  427. {
  428. if (musb->ops->set_vbus)
  429. musb->ops->set_vbus(musb, is_on);
  430. }
  431. static inline void musb_platform_enable(struct musb *musb)
  432. {
  433. if (musb->ops->enable)
  434. musb->ops->enable(musb);
  435. }
  436. static inline void musb_platform_disable(struct musb *musb)
  437. {
  438. if (musb->ops->disable)
  439. musb->ops->disable(musb);
  440. }
  441. static inline int musb_platform_set_mode(struct musb *musb, u8 mode)
  442. {
  443. if (!musb->ops->set_mode)
  444. return 0;
  445. return musb->ops->set_mode(musb, mode);
  446. }
  447. static inline void musb_platform_try_idle(struct musb *musb,
  448. unsigned long timeout)
  449. {
  450. if (musb->ops->try_idle)
  451. musb->ops->try_idle(musb, timeout);
  452. }
  453. static inline int musb_platform_reset(struct musb *musb)
  454. {
  455. if (!musb->ops->reset)
  456. return -EINVAL;
  457. return musb->ops->reset(musb);
  458. }
  459. static inline int musb_platform_get_vbus_status(struct musb *musb)
  460. {
  461. if (!musb->ops->vbus_status)
  462. return 0;
  463. return musb->ops->vbus_status(musb);
  464. }
  465. static inline int musb_platform_init(struct musb *musb)
  466. {
  467. if (!musb->ops->init)
  468. return -EINVAL;
  469. return musb->ops->init(musb);
  470. }
  471. static inline int musb_platform_exit(struct musb *musb)
  472. {
  473. if (!musb->ops->exit)
  474. return -EINVAL;
  475. return musb->ops->exit(musb);
  476. }
  477. #endif /* __MUSB_CORE_H__ */