gadget.c 68 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830
  1. /**
  2. * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
  3. *
  4. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
  5. *
  6. * Authors: Felipe Balbi <balbi@ti.com>,
  7. * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
  8. *
  9. * This program is free software: you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 of
  11. * the License as published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/delay.h>
  20. #include <linux/slab.h>
  21. #include <linux/spinlock.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/pm_runtime.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/io.h>
  26. #include <linux/list.h>
  27. #include <linux/dma-mapping.h>
  28. #include <linux/usb/ch9.h>
  29. #include <linux/usb/gadget.h>
  30. #include "debug.h"
  31. #include "core.h"
  32. #include "gadget.h"
  33. #include "io.h"
  34. /**
  35. * dwc3_gadget_set_test_mode - Enables USB2 Test Modes
  36. * @dwc: pointer to our context structure
  37. * @mode: the mode to set (J, K SE0 NAK, Force Enable)
  38. *
  39. * Caller should take care of locking. This function will
  40. * return 0 on success or -EINVAL if wrong Test Selector
  41. * is passed
  42. */
  43. int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
  44. {
  45. u32 reg;
  46. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  47. reg &= ~DWC3_DCTL_TSTCTRL_MASK;
  48. switch (mode) {
  49. case TEST_J:
  50. case TEST_K:
  51. case TEST_SE0_NAK:
  52. case TEST_PACKET:
  53. case TEST_FORCE_EN:
  54. reg |= mode << 1;
  55. break;
  56. default:
  57. return -EINVAL;
  58. }
  59. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  60. return 0;
  61. }
  62. /**
  63. * dwc3_gadget_get_link_state - Gets current state of USB Link
  64. * @dwc: pointer to our context structure
  65. *
  66. * Caller should take care of locking. This function will
  67. * return the link state on success (>= 0) or -ETIMEDOUT.
  68. */
  69. int dwc3_gadget_get_link_state(struct dwc3 *dwc)
  70. {
  71. u32 reg;
  72. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  73. return DWC3_DSTS_USBLNKST(reg);
  74. }
  75. /**
  76. * dwc3_gadget_set_link_state - Sets USB Link to a particular State
  77. * @dwc: pointer to our context structure
  78. * @state: the state to put link into
  79. *
  80. * Caller should take care of locking. This function will
  81. * return 0 on success or -ETIMEDOUT.
  82. */
  83. int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
  84. {
  85. int retries = 10000;
  86. u32 reg;
  87. /*
  88. * Wait until device controller is ready. Only applies to 1.94a and
  89. * later RTL.
  90. */
  91. if (dwc->revision >= DWC3_REVISION_194A) {
  92. while (--retries) {
  93. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  94. if (reg & DWC3_DSTS_DCNRD)
  95. udelay(5);
  96. else
  97. break;
  98. }
  99. if (retries <= 0)
  100. return -ETIMEDOUT;
  101. }
  102. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  103. reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
  104. /* set requested state */
  105. reg |= DWC3_DCTL_ULSTCHNGREQ(state);
  106. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  107. /*
  108. * The following code is racy when called from dwc3_gadget_wakeup,
  109. * and is not needed, at least on newer versions
  110. */
  111. if (dwc->revision >= DWC3_REVISION_194A)
  112. return 0;
  113. /* wait for a change in DSTS */
  114. retries = 10000;
  115. while (--retries) {
  116. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  117. if (DWC3_DSTS_USBLNKST(reg) == state)
  118. return 0;
  119. udelay(5);
  120. }
  121. dwc3_trace(trace_dwc3_gadget,
  122. "link state change request timed out");
  123. return -ETIMEDOUT;
  124. }
  125. /**
  126. * dwc3_gadget_resize_tx_fifos - reallocate fifo spaces for current use-case
  127. * @dwc: pointer to our context structure
  128. *
  129. * This function will a best effort FIFO allocation in order
  130. * to improve FIFO usage and throughput, while still allowing
  131. * us to enable as many endpoints as possible.
  132. *
  133. * Keep in mind that this operation will be highly dependent
  134. * on the configured size for RAM1 - which contains TxFifo -,
  135. * the amount of endpoints enabled on coreConsultant tool, and
  136. * the width of the Master Bus.
  137. *
  138. * In the ideal world, we would always be able to satisfy the
  139. * following equation:
  140. *
  141. * ((512 + 2 * MDWIDTH-Bytes) + (Number of IN Endpoints - 1) * \
  142. * (3 * (1024 + MDWIDTH-Bytes) + MDWIDTH-Bytes)) / MDWIDTH-Bytes
  143. *
  144. * Unfortunately, due to many variables that's not always the case.
  145. */
  146. int dwc3_gadget_resize_tx_fifos(struct dwc3 *dwc)
  147. {
  148. int last_fifo_depth = 0;
  149. int ram1_depth;
  150. int fifo_size;
  151. int mdwidth;
  152. int num;
  153. if (!dwc->needs_fifo_resize)
  154. return 0;
  155. ram1_depth = DWC3_RAM1_DEPTH(dwc->hwparams.hwparams7);
  156. mdwidth = DWC3_MDWIDTH(dwc->hwparams.hwparams0);
  157. /* MDWIDTH is represented in bits, we need it in bytes */
  158. mdwidth >>= 3;
  159. /*
  160. * FIXME For now we will only allocate 1 wMaxPacketSize space
  161. * for each enabled endpoint, later patches will come to
  162. * improve this algorithm so that we better use the internal
  163. * FIFO space
  164. */
  165. for (num = 0; num < dwc->num_in_eps; num++) {
  166. /* bit0 indicates direction; 1 means IN ep */
  167. struct dwc3_ep *dep = dwc->eps[(num << 1) | 1];
  168. int mult = 1;
  169. int tmp;
  170. if (!(dep->flags & DWC3_EP_ENABLED))
  171. continue;
  172. if (usb_endpoint_xfer_bulk(dep->endpoint.desc)
  173. || usb_endpoint_xfer_isoc(dep->endpoint.desc))
  174. mult = 3;
  175. /*
  176. * REVISIT: the following assumes we will always have enough
  177. * space available on the FIFO RAM for all possible use cases.
  178. * Make sure that's true somehow and change FIFO allocation
  179. * accordingly.
  180. *
  181. * If we have Bulk or Isochronous endpoints, we want
  182. * them to be able to be very, very fast. So we're giving
  183. * those endpoints a fifo_size which is enough for 3 full
  184. * packets
  185. */
  186. tmp = mult * (dep->endpoint.maxpacket + mdwidth);
  187. tmp += mdwidth;
  188. fifo_size = DIV_ROUND_UP(tmp, mdwidth);
  189. fifo_size |= (last_fifo_depth << 16);
  190. dwc3_trace(trace_dwc3_gadget, "%s: Fifo Addr %04x Size %d",
  191. dep->name, last_fifo_depth, fifo_size & 0xffff);
  192. dwc3_writel(dwc->regs, DWC3_GTXFIFOSIZ(num), fifo_size);
  193. last_fifo_depth += (fifo_size & 0xffff);
  194. }
  195. return 0;
  196. }
  197. void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
  198. int status)
  199. {
  200. struct dwc3 *dwc = dep->dwc;
  201. int i;
  202. if (req->queued) {
  203. i = 0;
  204. do {
  205. dep->busy_slot++;
  206. /*
  207. * Skip LINK TRB. We can't use req->trb and check for
  208. * DWC3_TRBCTL_LINK_TRB because it points the TRB we
  209. * just completed (not the LINK TRB).
  210. */
  211. if (((dep->busy_slot & DWC3_TRB_MASK) ==
  212. DWC3_TRB_NUM- 1) &&
  213. usb_endpoint_xfer_isoc(dep->endpoint.desc))
  214. dep->busy_slot++;
  215. } while(++i < req->request.num_mapped_sgs);
  216. req->queued = false;
  217. }
  218. list_del(&req->list);
  219. req->trb = NULL;
  220. if (req->request.status == -EINPROGRESS)
  221. req->request.status = status;
  222. if (dwc->ep0_bounced && dep->number == 0)
  223. dwc->ep0_bounced = false;
  224. else
  225. usb_gadget_unmap_request(&dwc->gadget, &req->request,
  226. req->direction);
  227. dev_dbg(dwc->dev, "request %p from %s completed %d/%d ===> %d\n",
  228. req, dep->name, req->request.actual,
  229. req->request.length, status);
  230. trace_dwc3_gadget_giveback(req);
  231. spin_unlock(&dwc->lock);
  232. usb_gadget_giveback_request(&dep->endpoint, &req->request);
  233. spin_lock(&dwc->lock);
  234. }
  235. int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
  236. {
  237. u32 timeout = 500;
  238. u32 reg;
  239. trace_dwc3_gadget_generic_cmd(cmd, param);
  240. dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
  241. dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
  242. do {
  243. reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
  244. if (!(reg & DWC3_DGCMD_CMDACT)) {
  245. dwc3_trace(trace_dwc3_gadget,
  246. "Command Complete --> %d",
  247. DWC3_DGCMD_STATUS(reg));
  248. return 0;
  249. }
  250. /*
  251. * We can't sleep here, because it's also called from
  252. * interrupt context.
  253. */
  254. timeout--;
  255. if (!timeout) {
  256. dwc3_trace(trace_dwc3_gadget,
  257. "Command Timed Out");
  258. return -ETIMEDOUT;
  259. }
  260. udelay(1);
  261. } while (1);
  262. }
  263. int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
  264. unsigned cmd, struct dwc3_gadget_ep_cmd_params *params)
  265. {
  266. struct dwc3_ep *dep = dwc->eps[ep];
  267. u32 timeout = 500;
  268. u32 reg;
  269. trace_dwc3_gadget_ep_cmd(dep, cmd, params);
  270. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR0(ep), params->param0);
  271. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR1(ep), params->param1);
  272. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR2(ep), params->param2);
  273. dwc3_writel(dwc->regs, DWC3_DEPCMD(ep), cmd | DWC3_DEPCMD_CMDACT);
  274. do {
  275. reg = dwc3_readl(dwc->regs, DWC3_DEPCMD(ep));
  276. if (!(reg & DWC3_DEPCMD_CMDACT)) {
  277. dwc3_trace(trace_dwc3_gadget,
  278. "Command Complete --> %d",
  279. DWC3_DEPCMD_STATUS(reg));
  280. return 0;
  281. }
  282. /*
  283. * We can't sleep here, because it is also called from
  284. * interrupt context.
  285. */
  286. timeout--;
  287. if (!timeout) {
  288. dwc3_trace(trace_dwc3_gadget,
  289. "Command Timed Out");
  290. return -ETIMEDOUT;
  291. }
  292. udelay(1);
  293. } while (1);
  294. }
  295. static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
  296. struct dwc3_trb *trb)
  297. {
  298. u32 offset = (char *) trb - (char *) dep->trb_pool;
  299. return dep->trb_pool_dma + offset;
  300. }
  301. static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
  302. {
  303. struct dwc3 *dwc = dep->dwc;
  304. if (dep->trb_pool)
  305. return 0;
  306. dep->trb_pool = dma_alloc_coherent(dwc->dev,
  307. sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
  308. &dep->trb_pool_dma, GFP_KERNEL);
  309. if (!dep->trb_pool) {
  310. dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
  311. dep->name);
  312. return -ENOMEM;
  313. }
  314. return 0;
  315. }
  316. static void dwc3_free_trb_pool(struct dwc3_ep *dep)
  317. {
  318. struct dwc3 *dwc = dep->dwc;
  319. dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
  320. dep->trb_pool, dep->trb_pool_dma);
  321. dep->trb_pool = NULL;
  322. dep->trb_pool_dma = 0;
  323. }
  324. static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
  325. {
  326. struct dwc3_gadget_ep_cmd_params params;
  327. u32 cmd;
  328. memset(&params, 0x00, sizeof(params));
  329. if (dep->number != 1) {
  330. cmd = DWC3_DEPCMD_DEPSTARTCFG;
  331. /* XferRscIdx == 0 for ep0 and 2 for the remaining */
  332. if (dep->number > 1) {
  333. if (dwc->start_config_issued)
  334. return 0;
  335. dwc->start_config_issued = true;
  336. cmd |= DWC3_DEPCMD_PARAM(2);
  337. }
  338. return dwc3_send_gadget_ep_cmd(dwc, 0, cmd, &params);
  339. }
  340. return 0;
  341. }
  342. static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
  343. const struct usb_endpoint_descriptor *desc,
  344. const struct usb_ss_ep_comp_descriptor *comp_desc,
  345. bool ignore, bool restore)
  346. {
  347. struct dwc3_gadget_ep_cmd_params params;
  348. memset(&params, 0x00, sizeof(params));
  349. params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
  350. | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
  351. /* Burst size is only needed in SuperSpeed mode */
  352. if (dwc->gadget.speed == USB_SPEED_SUPER) {
  353. u32 burst = dep->endpoint.maxburst - 1;
  354. params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst);
  355. }
  356. if (ignore)
  357. params.param0 |= DWC3_DEPCFG_IGN_SEQ_NUM;
  358. if (restore) {
  359. params.param0 |= DWC3_DEPCFG_ACTION_RESTORE;
  360. params.param2 |= dep->saved_state;
  361. }
  362. params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN
  363. | DWC3_DEPCFG_XFER_NOT_READY_EN;
  364. if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
  365. params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
  366. | DWC3_DEPCFG_STREAM_EVENT_EN;
  367. dep->stream_capable = true;
  368. }
  369. if (!usb_endpoint_xfer_control(desc))
  370. params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
  371. /*
  372. * We are doing 1:1 mapping for endpoints, meaning
  373. * Physical Endpoints 2 maps to Logical Endpoint 2 and
  374. * so on. We consider the direction bit as part of the physical
  375. * endpoint number. So USB endpoint 0x81 is 0x03.
  376. */
  377. params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
  378. /*
  379. * We must use the lower 16 TX FIFOs even though
  380. * HW might have more
  381. */
  382. if (dep->direction)
  383. params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
  384. if (desc->bInterval) {
  385. params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
  386. dep->interval = 1 << (desc->bInterval - 1);
  387. }
  388. return dwc3_send_gadget_ep_cmd(dwc, dep->number,
  389. DWC3_DEPCMD_SETEPCONFIG, &params);
  390. }
  391. static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
  392. {
  393. struct dwc3_gadget_ep_cmd_params params;
  394. memset(&params, 0x00, sizeof(params));
  395. params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
  396. return dwc3_send_gadget_ep_cmd(dwc, dep->number,
  397. DWC3_DEPCMD_SETTRANSFRESOURCE, &params);
  398. }
  399. /**
  400. * __dwc3_gadget_ep_enable - Initializes a HW endpoint
  401. * @dep: endpoint to be initialized
  402. * @desc: USB Endpoint Descriptor
  403. *
  404. * Caller should take care of locking
  405. */
  406. static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
  407. const struct usb_endpoint_descriptor *desc,
  408. const struct usb_ss_ep_comp_descriptor *comp_desc,
  409. bool ignore, bool restore)
  410. {
  411. struct dwc3 *dwc = dep->dwc;
  412. u32 reg;
  413. int ret;
  414. dwc3_trace(trace_dwc3_gadget, "Enabling %s", dep->name);
  415. if (!(dep->flags & DWC3_EP_ENABLED)) {
  416. ret = dwc3_gadget_start_config(dwc, dep);
  417. if (ret)
  418. return ret;
  419. }
  420. ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc, ignore,
  421. restore);
  422. if (ret)
  423. return ret;
  424. if (!(dep->flags & DWC3_EP_ENABLED)) {
  425. struct dwc3_trb *trb_st_hw;
  426. struct dwc3_trb *trb_link;
  427. ret = dwc3_gadget_set_xfer_resource(dwc, dep);
  428. if (ret)
  429. return ret;
  430. dep->endpoint.desc = desc;
  431. dep->comp_desc = comp_desc;
  432. dep->type = usb_endpoint_type(desc);
  433. dep->flags |= DWC3_EP_ENABLED;
  434. reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
  435. reg |= DWC3_DALEPENA_EP(dep->number);
  436. dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
  437. if (!usb_endpoint_xfer_isoc(desc))
  438. return 0;
  439. /* Link TRB for ISOC. The HWO bit is never reset */
  440. trb_st_hw = &dep->trb_pool[0];
  441. trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
  442. memset(trb_link, 0, sizeof(*trb_link));
  443. trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
  444. trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
  445. trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
  446. trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
  447. }
  448. return 0;
  449. }
  450. static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force);
  451. static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
  452. {
  453. struct dwc3_request *req;
  454. if (!list_empty(&dep->req_queued)) {
  455. dwc3_stop_active_transfer(dwc, dep->number, true);
  456. /* - giveback all requests to gadget driver */
  457. while (!list_empty(&dep->req_queued)) {
  458. req = next_request(&dep->req_queued);
  459. dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
  460. }
  461. }
  462. while (!list_empty(&dep->request_list)) {
  463. req = next_request(&dep->request_list);
  464. dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
  465. }
  466. }
  467. /**
  468. * __dwc3_gadget_ep_disable - Disables a HW endpoint
  469. * @dep: the endpoint to disable
  470. *
  471. * This function also removes requests which are currently processed ny the
  472. * hardware and those which are not yet scheduled.
  473. * Caller should take care of locking.
  474. */
  475. static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
  476. {
  477. struct dwc3 *dwc = dep->dwc;
  478. u32 reg;
  479. dwc3_remove_requests(dwc, dep);
  480. /* make sure HW endpoint isn't stalled */
  481. if (dep->flags & DWC3_EP_STALL)
  482. __dwc3_gadget_ep_set_halt(dep, 0, false);
  483. reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
  484. reg &= ~DWC3_DALEPENA_EP(dep->number);
  485. dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
  486. dep->stream_capable = false;
  487. dep->endpoint.desc = NULL;
  488. dep->comp_desc = NULL;
  489. dep->type = 0;
  490. dep->flags = 0;
  491. return 0;
  492. }
  493. /* -------------------------------------------------------------------------- */
  494. static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
  495. const struct usb_endpoint_descriptor *desc)
  496. {
  497. return -EINVAL;
  498. }
  499. static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
  500. {
  501. return -EINVAL;
  502. }
  503. /* -------------------------------------------------------------------------- */
  504. static int dwc3_gadget_ep_enable(struct usb_ep *ep,
  505. const struct usb_endpoint_descriptor *desc)
  506. {
  507. struct dwc3_ep *dep;
  508. struct dwc3 *dwc;
  509. unsigned long flags;
  510. int ret;
  511. if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
  512. pr_debug("dwc3: invalid parameters\n");
  513. return -EINVAL;
  514. }
  515. if (!desc->wMaxPacketSize) {
  516. pr_debug("dwc3: missing wMaxPacketSize\n");
  517. return -EINVAL;
  518. }
  519. dep = to_dwc3_ep(ep);
  520. dwc = dep->dwc;
  521. if (dep->flags & DWC3_EP_ENABLED) {
  522. dev_WARN_ONCE(dwc->dev, true, "%s is already enabled\n",
  523. dep->name);
  524. return 0;
  525. }
  526. switch (usb_endpoint_type(desc)) {
  527. case USB_ENDPOINT_XFER_CONTROL:
  528. strlcat(dep->name, "-control", sizeof(dep->name));
  529. break;
  530. case USB_ENDPOINT_XFER_ISOC:
  531. strlcat(dep->name, "-isoc", sizeof(dep->name));
  532. break;
  533. case USB_ENDPOINT_XFER_BULK:
  534. strlcat(dep->name, "-bulk", sizeof(dep->name));
  535. break;
  536. case USB_ENDPOINT_XFER_INT:
  537. strlcat(dep->name, "-int", sizeof(dep->name));
  538. break;
  539. default:
  540. dev_err(dwc->dev, "invalid endpoint transfer type\n");
  541. }
  542. spin_lock_irqsave(&dwc->lock, flags);
  543. ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc, false, false);
  544. spin_unlock_irqrestore(&dwc->lock, flags);
  545. return ret;
  546. }
  547. static int dwc3_gadget_ep_disable(struct usb_ep *ep)
  548. {
  549. struct dwc3_ep *dep;
  550. struct dwc3 *dwc;
  551. unsigned long flags;
  552. int ret;
  553. if (!ep) {
  554. pr_debug("dwc3: invalid parameters\n");
  555. return -EINVAL;
  556. }
  557. dep = to_dwc3_ep(ep);
  558. dwc = dep->dwc;
  559. if (!(dep->flags & DWC3_EP_ENABLED)) {
  560. dev_WARN_ONCE(dwc->dev, true, "%s is already disabled\n",
  561. dep->name);
  562. return 0;
  563. }
  564. snprintf(dep->name, sizeof(dep->name), "ep%d%s",
  565. dep->number >> 1,
  566. (dep->number & 1) ? "in" : "out");
  567. spin_lock_irqsave(&dwc->lock, flags);
  568. ret = __dwc3_gadget_ep_disable(dep);
  569. spin_unlock_irqrestore(&dwc->lock, flags);
  570. return ret;
  571. }
  572. static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
  573. gfp_t gfp_flags)
  574. {
  575. struct dwc3_request *req;
  576. struct dwc3_ep *dep = to_dwc3_ep(ep);
  577. req = kzalloc(sizeof(*req), gfp_flags);
  578. if (!req)
  579. return NULL;
  580. req->epnum = dep->number;
  581. req->dep = dep;
  582. trace_dwc3_alloc_request(req);
  583. return &req->request;
  584. }
  585. static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
  586. struct usb_request *request)
  587. {
  588. struct dwc3_request *req = to_dwc3_request(request);
  589. trace_dwc3_free_request(req);
  590. kfree(req);
  591. }
  592. /**
  593. * dwc3_prepare_one_trb - setup one TRB from one request
  594. * @dep: endpoint for which this request is prepared
  595. * @req: dwc3_request pointer
  596. */
  597. static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
  598. struct dwc3_request *req, dma_addr_t dma,
  599. unsigned length, unsigned last, unsigned chain, unsigned node)
  600. {
  601. struct dwc3_trb *trb;
  602. dwc3_trace(trace_dwc3_gadget, "%s: req %p dma %08llx length %d%s%s",
  603. dep->name, req, (unsigned long long) dma,
  604. length, last ? " last" : "",
  605. chain ? " chain" : "");
  606. trb = &dep->trb_pool[dep->free_slot & DWC3_TRB_MASK];
  607. if (!req->trb) {
  608. dwc3_gadget_move_request_queued(req);
  609. req->trb = trb;
  610. req->trb_dma = dwc3_trb_dma_offset(dep, trb);
  611. req->start_slot = dep->free_slot & DWC3_TRB_MASK;
  612. }
  613. dep->free_slot++;
  614. /* Skip the LINK-TRB on ISOC */
  615. if (((dep->free_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
  616. usb_endpoint_xfer_isoc(dep->endpoint.desc))
  617. dep->free_slot++;
  618. trb->size = DWC3_TRB_SIZE_LENGTH(length);
  619. trb->bpl = lower_32_bits(dma);
  620. trb->bph = upper_32_bits(dma);
  621. switch (usb_endpoint_type(dep->endpoint.desc)) {
  622. case USB_ENDPOINT_XFER_CONTROL:
  623. trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
  624. break;
  625. case USB_ENDPOINT_XFER_ISOC:
  626. if (!node)
  627. trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
  628. else
  629. trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
  630. break;
  631. case USB_ENDPOINT_XFER_BULK:
  632. case USB_ENDPOINT_XFER_INT:
  633. trb->ctrl = DWC3_TRBCTL_NORMAL;
  634. break;
  635. default:
  636. /*
  637. * This is only possible with faulty memory because we
  638. * checked it already :)
  639. */
  640. BUG();
  641. }
  642. if (!req->request.no_interrupt && !chain)
  643. trb->ctrl |= DWC3_TRB_CTRL_IOC;
  644. if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  645. trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
  646. trb->ctrl |= DWC3_TRB_CTRL_CSP;
  647. } else if (last) {
  648. trb->ctrl |= DWC3_TRB_CTRL_LST;
  649. }
  650. if (chain)
  651. trb->ctrl |= DWC3_TRB_CTRL_CHN;
  652. if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
  653. trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id);
  654. trb->ctrl |= DWC3_TRB_CTRL_HWO;
  655. trace_dwc3_prepare_trb(dep, trb);
  656. }
  657. /*
  658. * dwc3_prepare_trbs - setup TRBs from requests
  659. * @dep: endpoint for which requests are being prepared
  660. * @starting: true if the endpoint is idle and no requests are queued.
  661. *
  662. * The function goes through the requests list and sets up TRBs for the
  663. * transfers. The function returns once there are no more TRBs available or
  664. * it runs out of requests.
  665. */
  666. static void dwc3_prepare_trbs(struct dwc3_ep *dep, bool starting)
  667. {
  668. struct dwc3_request *req, *n;
  669. u32 trbs_left;
  670. u32 max;
  671. unsigned int last_one = 0;
  672. BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
  673. /* the first request must not be queued */
  674. trbs_left = (dep->busy_slot - dep->free_slot) & DWC3_TRB_MASK;
  675. /* Can't wrap around on a non-isoc EP since there's no link TRB */
  676. if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  677. max = DWC3_TRB_NUM - (dep->free_slot & DWC3_TRB_MASK);
  678. if (trbs_left > max)
  679. trbs_left = max;
  680. }
  681. /*
  682. * If busy & slot are equal than it is either full or empty. If we are
  683. * starting to process requests then we are empty. Otherwise we are
  684. * full and don't do anything
  685. */
  686. if (!trbs_left) {
  687. if (!starting)
  688. return;
  689. trbs_left = DWC3_TRB_NUM;
  690. /*
  691. * In case we start from scratch, we queue the ISOC requests
  692. * starting from slot 1. This is done because we use ring
  693. * buffer and have no LST bit to stop us. Instead, we place
  694. * IOC bit every TRB_NUM/4. We try to avoid having an interrupt
  695. * after the first request so we start at slot 1 and have
  696. * 7 requests proceed before we hit the first IOC.
  697. * Other transfer types don't use the ring buffer and are
  698. * processed from the first TRB until the last one. Since we
  699. * don't wrap around we have to start at the beginning.
  700. */
  701. if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  702. dep->busy_slot = 1;
  703. dep->free_slot = 1;
  704. } else {
  705. dep->busy_slot = 0;
  706. dep->free_slot = 0;
  707. }
  708. }
  709. /* The last TRB is a link TRB, not used for xfer */
  710. if ((trbs_left <= 1) && usb_endpoint_xfer_isoc(dep->endpoint.desc))
  711. return;
  712. list_for_each_entry_safe(req, n, &dep->request_list, list) {
  713. unsigned length;
  714. dma_addr_t dma;
  715. last_one = false;
  716. if (req->request.num_mapped_sgs > 0) {
  717. struct usb_request *request = &req->request;
  718. struct scatterlist *sg = request->sg;
  719. struct scatterlist *s;
  720. int i;
  721. for_each_sg(sg, s, request->num_mapped_sgs, i) {
  722. unsigned chain = true;
  723. length = sg_dma_len(s);
  724. dma = sg_dma_address(s);
  725. if (i == (request->num_mapped_sgs - 1) ||
  726. sg_is_last(s)) {
  727. if (list_empty(&dep->request_list))
  728. last_one = true;
  729. chain = false;
  730. }
  731. trbs_left--;
  732. if (!trbs_left)
  733. last_one = true;
  734. if (last_one)
  735. chain = false;
  736. dwc3_prepare_one_trb(dep, req, dma, length,
  737. last_one, chain, i);
  738. if (last_one)
  739. break;
  740. }
  741. if (last_one)
  742. break;
  743. } else {
  744. dma = req->request.dma;
  745. length = req->request.length;
  746. trbs_left--;
  747. if (!trbs_left)
  748. last_one = 1;
  749. /* Is this the last request? */
  750. if (list_is_last(&req->list, &dep->request_list))
  751. last_one = 1;
  752. dwc3_prepare_one_trb(dep, req, dma, length,
  753. last_one, false, 0);
  754. if (last_one)
  755. break;
  756. }
  757. }
  758. }
  759. static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param,
  760. int start_new)
  761. {
  762. struct dwc3_gadget_ep_cmd_params params;
  763. struct dwc3_request *req;
  764. struct dwc3 *dwc = dep->dwc;
  765. int ret;
  766. u32 cmd;
  767. if (start_new && (dep->flags & DWC3_EP_BUSY)) {
  768. dwc3_trace(trace_dwc3_gadget, "%s: endpoint busy", dep->name);
  769. return -EBUSY;
  770. }
  771. dep->flags &= ~DWC3_EP_PENDING_REQUEST;
  772. /*
  773. * If we are getting here after a short-out-packet we don't enqueue any
  774. * new requests as we try to set the IOC bit only on the last request.
  775. */
  776. if (start_new) {
  777. if (list_empty(&dep->req_queued))
  778. dwc3_prepare_trbs(dep, start_new);
  779. /* req points to the first request which will be sent */
  780. req = next_request(&dep->req_queued);
  781. } else {
  782. dwc3_prepare_trbs(dep, start_new);
  783. /*
  784. * req points to the first request where HWO changed from 0 to 1
  785. */
  786. req = next_request(&dep->req_queued);
  787. }
  788. if (!req) {
  789. dep->flags |= DWC3_EP_PENDING_REQUEST;
  790. return 0;
  791. }
  792. memset(&params, 0, sizeof(params));
  793. if (start_new) {
  794. params.param0 = upper_32_bits(req->trb_dma);
  795. params.param1 = lower_32_bits(req->trb_dma);
  796. cmd = DWC3_DEPCMD_STARTTRANSFER;
  797. } else {
  798. cmd = DWC3_DEPCMD_UPDATETRANSFER;
  799. }
  800. cmd |= DWC3_DEPCMD_PARAM(cmd_param);
  801. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
  802. if (ret < 0) {
  803. dev_dbg(dwc->dev, "failed to send STARTTRANSFER command\n");
  804. /*
  805. * FIXME we need to iterate over the list of requests
  806. * here and stop, unmap, free and del each of the linked
  807. * requests instead of what we do now.
  808. */
  809. usb_gadget_unmap_request(&dwc->gadget, &req->request,
  810. req->direction);
  811. list_del(&req->list);
  812. return ret;
  813. }
  814. dep->flags |= DWC3_EP_BUSY;
  815. if (start_new) {
  816. dep->resource_index = dwc3_gadget_ep_get_transfer_index(dwc,
  817. dep->number);
  818. WARN_ON_ONCE(!dep->resource_index);
  819. }
  820. return 0;
  821. }
  822. static void __dwc3_gadget_start_isoc(struct dwc3 *dwc,
  823. struct dwc3_ep *dep, u32 cur_uf)
  824. {
  825. u32 uf;
  826. if (list_empty(&dep->request_list)) {
  827. dwc3_trace(trace_dwc3_gadget,
  828. "ISOC ep %s run out for requests",
  829. dep->name);
  830. dep->flags |= DWC3_EP_PENDING_REQUEST;
  831. return;
  832. }
  833. /* 4 micro frames in the future */
  834. uf = cur_uf + dep->interval * 4;
  835. __dwc3_gadget_kick_transfer(dep, uf, 1);
  836. }
  837. static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
  838. struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
  839. {
  840. u32 cur_uf, mask;
  841. mask = ~(dep->interval - 1);
  842. cur_uf = event->parameters & mask;
  843. __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
  844. }
  845. static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
  846. {
  847. struct dwc3 *dwc = dep->dwc;
  848. int ret;
  849. req->request.actual = 0;
  850. req->request.status = -EINPROGRESS;
  851. req->direction = dep->direction;
  852. req->epnum = dep->number;
  853. /*
  854. * We only add to our list of requests now and
  855. * start consuming the list once we get XferNotReady
  856. * IRQ.
  857. *
  858. * That way, we avoid doing anything that we don't need
  859. * to do now and defer it until the point we receive a
  860. * particular token from the Host side.
  861. *
  862. * This will also avoid Host cancelling URBs due to too
  863. * many NAKs.
  864. */
  865. ret = usb_gadget_map_request(&dwc->gadget, &req->request,
  866. dep->direction);
  867. if (ret)
  868. return ret;
  869. list_add_tail(&req->list, &dep->request_list);
  870. /*
  871. * There are a few special cases:
  872. *
  873. * 1. XferNotReady with empty list of requests. We need to kick the
  874. * transfer here in that situation, otherwise we will be NAKing
  875. * forever. If we get XferNotReady before gadget driver has a
  876. * chance to queue a request, we will ACK the IRQ but won't be
  877. * able to receive the data until the next request is queued.
  878. * The following code is handling exactly that.
  879. *
  880. */
  881. if (dep->flags & DWC3_EP_PENDING_REQUEST) {
  882. /*
  883. * If xfernotready is already elapsed and it is a case
  884. * of isoc transfer, then issue END TRANSFER, so that
  885. * you can receive xfernotready again and can have
  886. * notion of current microframe.
  887. */
  888. if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  889. if (list_empty(&dep->req_queued)) {
  890. dwc3_stop_active_transfer(dwc, dep->number, true);
  891. dep->flags = DWC3_EP_ENABLED;
  892. }
  893. return 0;
  894. }
  895. ret = __dwc3_gadget_kick_transfer(dep, 0, true);
  896. if (ret && ret != -EBUSY)
  897. dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
  898. dep->name);
  899. return ret;
  900. }
  901. /*
  902. * 2. XferInProgress on Isoc EP with an active transfer. We need to
  903. * kick the transfer here after queuing a request, otherwise the
  904. * core may not see the modified TRB(s).
  905. */
  906. if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
  907. (dep->flags & DWC3_EP_BUSY) &&
  908. !(dep->flags & DWC3_EP_MISSED_ISOC)) {
  909. WARN_ON_ONCE(!dep->resource_index);
  910. ret = __dwc3_gadget_kick_transfer(dep, dep->resource_index,
  911. false);
  912. if (ret && ret != -EBUSY)
  913. dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
  914. dep->name);
  915. return ret;
  916. }
  917. /*
  918. * 4. Stream Capable Bulk Endpoints. We need to start the transfer
  919. * right away, otherwise host will not know we have streams to be
  920. * handled.
  921. */
  922. if (dep->stream_capable) {
  923. ret = __dwc3_gadget_kick_transfer(dep, 0, true);
  924. if (ret && ret != -EBUSY)
  925. dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
  926. dep->name);
  927. }
  928. return 0;
  929. }
  930. static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
  931. gfp_t gfp_flags)
  932. {
  933. struct dwc3_request *req = to_dwc3_request(request);
  934. struct dwc3_ep *dep = to_dwc3_ep(ep);
  935. struct dwc3 *dwc = dep->dwc;
  936. unsigned long flags;
  937. int ret;
  938. spin_lock_irqsave(&dwc->lock, flags);
  939. if (!dep->endpoint.desc) {
  940. dev_dbg(dwc->dev, "trying to queue request %p to disabled %s\n",
  941. request, ep->name);
  942. ret = -ESHUTDOWN;
  943. goto out;
  944. }
  945. if (WARN(req->dep != dep, "request %p belongs to '%s'\n",
  946. request, req->dep->name)) {
  947. ret = -EINVAL;
  948. goto out;
  949. }
  950. trace_dwc3_ep_queue(req);
  951. ret = __dwc3_gadget_ep_queue(dep, req);
  952. out:
  953. spin_unlock_irqrestore(&dwc->lock, flags);
  954. return ret;
  955. }
  956. static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
  957. struct usb_request *request)
  958. {
  959. struct dwc3_request *req = to_dwc3_request(request);
  960. struct dwc3_request *r = NULL;
  961. struct dwc3_ep *dep = to_dwc3_ep(ep);
  962. struct dwc3 *dwc = dep->dwc;
  963. unsigned long flags;
  964. int ret = 0;
  965. trace_dwc3_ep_dequeue(req);
  966. spin_lock_irqsave(&dwc->lock, flags);
  967. list_for_each_entry(r, &dep->request_list, list) {
  968. if (r == req)
  969. break;
  970. }
  971. if (r != req) {
  972. list_for_each_entry(r, &dep->req_queued, list) {
  973. if (r == req)
  974. break;
  975. }
  976. if (r == req) {
  977. /* wait until it is processed */
  978. dwc3_stop_active_transfer(dwc, dep->number, true);
  979. goto out1;
  980. }
  981. dev_err(dwc->dev, "request %p was not queued to %s\n",
  982. request, ep->name);
  983. ret = -EINVAL;
  984. goto out0;
  985. }
  986. out1:
  987. /* giveback the request */
  988. dwc3_gadget_giveback(dep, req, -ECONNRESET);
  989. out0:
  990. spin_unlock_irqrestore(&dwc->lock, flags);
  991. return ret;
  992. }
  993. int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
  994. {
  995. struct dwc3_gadget_ep_cmd_params params;
  996. struct dwc3 *dwc = dep->dwc;
  997. int ret;
  998. if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  999. dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
  1000. return -EINVAL;
  1001. }
  1002. memset(&params, 0x00, sizeof(params));
  1003. if (value) {
  1004. if (!protocol && ((dep->direction && dep->flags & DWC3_EP_BUSY) ||
  1005. (!list_empty(&dep->req_queued) ||
  1006. !list_empty(&dep->request_list)))) {
  1007. dev_dbg(dwc->dev, "%s: pending request, cannot halt\n",
  1008. dep->name);
  1009. return -EAGAIN;
  1010. }
  1011. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  1012. DWC3_DEPCMD_SETSTALL, &params);
  1013. if (ret)
  1014. dev_err(dwc->dev, "failed to set STALL on %s\n",
  1015. dep->name);
  1016. else
  1017. dep->flags |= DWC3_EP_STALL;
  1018. } else {
  1019. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  1020. DWC3_DEPCMD_CLEARSTALL, &params);
  1021. if (ret)
  1022. dev_err(dwc->dev, "failed to clear STALL on %s\n",
  1023. dep->name);
  1024. else
  1025. dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
  1026. }
  1027. return ret;
  1028. }
  1029. static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
  1030. {
  1031. struct dwc3_ep *dep = to_dwc3_ep(ep);
  1032. struct dwc3 *dwc = dep->dwc;
  1033. unsigned long flags;
  1034. int ret;
  1035. spin_lock_irqsave(&dwc->lock, flags);
  1036. ret = __dwc3_gadget_ep_set_halt(dep, value, false);
  1037. spin_unlock_irqrestore(&dwc->lock, flags);
  1038. return ret;
  1039. }
  1040. static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
  1041. {
  1042. struct dwc3_ep *dep = to_dwc3_ep(ep);
  1043. struct dwc3 *dwc = dep->dwc;
  1044. unsigned long flags;
  1045. int ret;
  1046. spin_lock_irqsave(&dwc->lock, flags);
  1047. dep->flags |= DWC3_EP_WEDGE;
  1048. if (dep->number == 0 || dep->number == 1)
  1049. ret = __dwc3_gadget_ep0_set_halt(ep, 1);
  1050. else
  1051. ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
  1052. spin_unlock_irqrestore(&dwc->lock, flags);
  1053. return ret;
  1054. }
  1055. /* -------------------------------------------------------------------------- */
  1056. static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
  1057. .bLength = USB_DT_ENDPOINT_SIZE,
  1058. .bDescriptorType = USB_DT_ENDPOINT,
  1059. .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
  1060. };
  1061. static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
  1062. .enable = dwc3_gadget_ep0_enable,
  1063. .disable = dwc3_gadget_ep0_disable,
  1064. .alloc_request = dwc3_gadget_ep_alloc_request,
  1065. .free_request = dwc3_gadget_ep_free_request,
  1066. .queue = dwc3_gadget_ep0_queue,
  1067. .dequeue = dwc3_gadget_ep_dequeue,
  1068. .set_halt = dwc3_gadget_ep0_set_halt,
  1069. .set_wedge = dwc3_gadget_ep_set_wedge,
  1070. };
  1071. static const struct usb_ep_ops dwc3_gadget_ep_ops = {
  1072. .enable = dwc3_gadget_ep_enable,
  1073. .disable = dwc3_gadget_ep_disable,
  1074. .alloc_request = dwc3_gadget_ep_alloc_request,
  1075. .free_request = dwc3_gadget_ep_free_request,
  1076. .queue = dwc3_gadget_ep_queue,
  1077. .dequeue = dwc3_gadget_ep_dequeue,
  1078. .set_halt = dwc3_gadget_ep_set_halt,
  1079. .set_wedge = dwc3_gadget_ep_set_wedge,
  1080. };
  1081. /* -------------------------------------------------------------------------- */
  1082. static int dwc3_gadget_get_frame(struct usb_gadget *g)
  1083. {
  1084. struct dwc3 *dwc = gadget_to_dwc(g);
  1085. u32 reg;
  1086. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1087. return DWC3_DSTS_SOFFN(reg);
  1088. }
  1089. static int dwc3_gadget_wakeup(struct usb_gadget *g)
  1090. {
  1091. struct dwc3 *dwc = gadget_to_dwc(g);
  1092. unsigned long timeout;
  1093. unsigned long flags;
  1094. u32 reg;
  1095. int ret = 0;
  1096. u8 link_state;
  1097. u8 speed;
  1098. spin_lock_irqsave(&dwc->lock, flags);
  1099. /*
  1100. * According to the Databook Remote wakeup request should
  1101. * be issued only when the device is in early suspend state.
  1102. *
  1103. * We can check that via USB Link State bits in DSTS register.
  1104. */
  1105. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1106. speed = reg & DWC3_DSTS_CONNECTSPD;
  1107. if (speed == DWC3_DSTS_SUPERSPEED) {
  1108. dev_dbg(dwc->dev, "no wakeup on SuperSpeed\n");
  1109. ret = -EINVAL;
  1110. goto out;
  1111. }
  1112. link_state = DWC3_DSTS_USBLNKST(reg);
  1113. switch (link_state) {
  1114. case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
  1115. case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
  1116. break;
  1117. default:
  1118. dev_dbg(dwc->dev, "can't wakeup from link state %d\n",
  1119. link_state);
  1120. ret = -EINVAL;
  1121. goto out;
  1122. }
  1123. ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
  1124. if (ret < 0) {
  1125. dev_err(dwc->dev, "failed to put link in Recovery\n");
  1126. goto out;
  1127. }
  1128. /* Recent versions do this automatically */
  1129. if (dwc->revision < DWC3_REVISION_194A) {
  1130. /* write zeroes to Link Change Request */
  1131. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1132. reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
  1133. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1134. }
  1135. /* poll until Link State changes to ON */
  1136. timeout = jiffies + msecs_to_jiffies(100);
  1137. while (!time_after(jiffies, timeout)) {
  1138. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1139. /* in HS, means ON */
  1140. if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
  1141. break;
  1142. }
  1143. if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
  1144. dev_err(dwc->dev, "failed to send remote wakeup\n");
  1145. ret = -EINVAL;
  1146. }
  1147. out:
  1148. spin_unlock_irqrestore(&dwc->lock, flags);
  1149. return ret;
  1150. }
  1151. static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
  1152. int is_selfpowered)
  1153. {
  1154. struct dwc3 *dwc = gadget_to_dwc(g);
  1155. unsigned long flags;
  1156. spin_lock_irqsave(&dwc->lock, flags);
  1157. g->is_selfpowered = !!is_selfpowered;
  1158. spin_unlock_irqrestore(&dwc->lock, flags);
  1159. return 0;
  1160. }
  1161. static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
  1162. {
  1163. u32 reg;
  1164. u32 timeout = 500;
  1165. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1166. if (is_on) {
  1167. if (dwc->revision <= DWC3_REVISION_187A) {
  1168. reg &= ~DWC3_DCTL_TRGTULST_MASK;
  1169. reg |= DWC3_DCTL_TRGTULST_RX_DET;
  1170. }
  1171. if (dwc->revision >= DWC3_REVISION_194A)
  1172. reg &= ~DWC3_DCTL_KEEP_CONNECT;
  1173. reg |= DWC3_DCTL_RUN_STOP;
  1174. if (dwc->has_hibernation)
  1175. reg |= DWC3_DCTL_KEEP_CONNECT;
  1176. dwc->pullups_connected = true;
  1177. } else {
  1178. reg &= ~DWC3_DCTL_RUN_STOP;
  1179. if (dwc->has_hibernation && !suspend)
  1180. reg &= ~DWC3_DCTL_KEEP_CONNECT;
  1181. dwc->pullups_connected = false;
  1182. }
  1183. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1184. do {
  1185. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1186. if (is_on) {
  1187. if (!(reg & DWC3_DSTS_DEVCTRLHLT))
  1188. break;
  1189. } else {
  1190. if (reg & DWC3_DSTS_DEVCTRLHLT)
  1191. break;
  1192. }
  1193. timeout--;
  1194. if (!timeout)
  1195. return -ETIMEDOUT;
  1196. udelay(1);
  1197. } while (1);
  1198. dwc3_trace(trace_dwc3_gadget, "gadget %s data soft-%s",
  1199. dwc->gadget_driver
  1200. ? dwc->gadget_driver->function : "no-function",
  1201. is_on ? "connect" : "disconnect");
  1202. return 0;
  1203. }
  1204. static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
  1205. {
  1206. struct dwc3 *dwc = gadget_to_dwc(g);
  1207. unsigned long flags;
  1208. int ret;
  1209. is_on = !!is_on;
  1210. spin_lock_irqsave(&dwc->lock, flags);
  1211. ret = dwc3_gadget_run_stop(dwc, is_on, false);
  1212. spin_unlock_irqrestore(&dwc->lock, flags);
  1213. return ret;
  1214. }
  1215. static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
  1216. {
  1217. u32 reg;
  1218. /* Enable all but Start and End of Frame IRQs */
  1219. reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
  1220. DWC3_DEVTEN_EVNTOVERFLOWEN |
  1221. DWC3_DEVTEN_CMDCMPLTEN |
  1222. DWC3_DEVTEN_ERRTICERREN |
  1223. DWC3_DEVTEN_WKUPEVTEN |
  1224. DWC3_DEVTEN_ULSTCNGEN |
  1225. DWC3_DEVTEN_CONNECTDONEEN |
  1226. DWC3_DEVTEN_USBRSTEN |
  1227. DWC3_DEVTEN_DISCONNEVTEN);
  1228. dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
  1229. }
  1230. static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
  1231. {
  1232. /* mask all interrupts */
  1233. dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
  1234. }
  1235. static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
  1236. static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
  1237. static int dwc3_gadget_start(struct usb_gadget *g,
  1238. struct usb_gadget_driver *driver)
  1239. {
  1240. struct dwc3 *dwc = gadget_to_dwc(g);
  1241. struct dwc3_ep *dep;
  1242. unsigned long flags;
  1243. int ret = 0;
  1244. int irq;
  1245. u32 reg;
  1246. irq = platform_get_irq(to_platform_device(dwc->dev), 0);
  1247. ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
  1248. IRQF_SHARED, "dwc3", dwc);
  1249. if (ret) {
  1250. dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
  1251. irq, ret);
  1252. goto err0;
  1253. }
  1254. spin_lock_irqsave(&dwc->lock, flags);
  1255. if (dwc->gadget_driver) {
  1256. dev_err(dwc->dev, "%s is already bound to %s\n",
  1257. dwc->gadget.name,
  1258. dwc->gadget_driver->driver.name);
  1259. ret = -EBUSY;
  1260. goto err1;
  1261. }
  1262. dwc->gadget_driver = driver;
  1263. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  1264. reg &= ~(DWC3_DCFG_SPEED_MASK);
  1265. /**
  1266. * WORKAROUND: DWC3 revision < 2.20a have an issue
  1267. * which would cause metastability state on Run/Stop
  1268. * bit if we try to force the IP to USB2-only mode.
  1269. *
  1270. * Because of that, we cannot configure the IP to any
  1271. * speed other than the SuperSpeed
  1272. *
  1273. * Refers to:
  1274. *
  1275. * STAR#9000525659: Clock Domain Crossing on DCTL in
  1276. * USB 2.0 Mode
  1277. */
  1278. if (dwc->revision < DWC3_REVISION_220A) {
  1279. reg |= DWC3_DCFG_SUPERSPEED;
  1280. } else {
  1281. switch (dwc->maximum_speed) {
  1282. case USB_SPEED_LOW:
  1283. reg |= DWC3_DSTS_LOWSPEED;
  1284. break;
  1285. case USB_SPEED_FULL:
  1286. reg |= DWC3_DSTS_FULLSPEED1;
  1287. break;
  1288. case USB_SPEED_HIGH:
  1289. reg |= DWC3_DSTS_HIGHSPEED;
  1290. break;
  1291. case USB_SPEED_SUPER: /* FALLTHROUGH */
  1292. case USB_SPEED_UNKNOWN: /* FALTHROUGH */
  1293. default:
  1294. reg |= DWC3_DSTS_SUPERSPEED;
  1295. }
  1296. }
  1297. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  1298. dwc->start_config_issued = false;
  1299. /* Start with SuperSpeed Default */
  1300. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
  1301. dep = dwc->eps[0];
  1302. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
  1303. false);
  1304. if (ret) {
  1305. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1306. goto err2;
  1307. }
  1308. dep = dwc->eps[1];
  1309. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
  1310. false);
  1311. if (ret) {
  1312. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1313. goto err3;
  1314. }
  1315. /* begin to receive SETUP packets */
  1316. dwc->ep0state = EP0_SETUP_PHASE;
  1317. dwc3_ep0_out_start(dwc);
  1318. dwc3_gadget_enable_irq(dwc);
  1319. spin_unlock_irqrestore(&dwc->lock, flags);
  1320. return 0;
  1321. err3:
  1322. __dwc3_gadget_ep_disable(dwc->eps[0]);
  1323. err2:
  1324. dwc->gadget_driver = NULL;
  1325. err1:
  1326. spin_unlock_irqrestore(&dwc->lock, flags);
  1327. free_irq(irq, dwc);
  1328. err0:
  1329. return ret;
  1330. }
  1331. static int dwc3_gadget_stop(struct usb_gadget *g)
  1332. {
  1333. struct dwc3 *dwc = gadget_to_dwc(g);
  1334. unsigned long flags;
  1335. int irq;
  1336. spin_lock_irqsave(&dwc->lock, flags);
  1337. dwc3_gadget_disable_irq(dwc);
  1338. __dwc3_gadget_ep_disable(dwc->eps[0]);
  1339. __dwc3_gadget_ep_disable(dwc->eps[1]);
  1340. dwc->gadget_driver = NULL;
  1341. spin_unlock_irqrestore(&dwc->lock, flags);
  1342. irq = platform_get_irq(to_platform_device(dwc->dev), 0);
  1343. free_irq(irq, dwc);
  1344. return 0;
  1345. }
  1346. static const struct usb_gadget_ops dwc3_gadget_ops = {
  1347. .get_frame = dwc3_gadget_get_frame,
  1348. .wakeup = dwc3_gadget_wakeup,
  1349. .set_selfpowered = dwc3_gadget_set_selfpowered,
  1350. .pullup = dwc3_gadget_pullup,
  1351. .udc_start = dwc3_gadget_start,
  1352. .udc_stop = dwc3_gadget_stop,
  1353. };
  1354. /* -------------------------------------------------------------------------- */
  1355. static int dwc3_gadget_init_hw_endpoints(struct dwc3 *dwc,
  1356. u8 num, u32 direction)
  1357. {
  1358. struct dwc3_ep *dep;
  1359. u8 i;
  1360. for (i = 0; i < num; i++) {
  1361. u8 epnum = (i << 1) | (!!direction);
  1362. dep = kzalloc(sizeof(*dep), GFP_KERNEL);
  1363. if (!dep)
  1364. return -ENOMEM;
  1365. dep->dwc = dwc;
  1366. dep->number = epnum;
  1367. dep->direction = !!direction;
  1368. dwc->eps[epnum] = dep;
  1369. snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
  1370. (epnum & 1) ? "in" : "out");
  1371. dep->endpoint.name = dep->name;
  1372. dwc3_trace(trace_dwc3_gadget, "initializing %s", dep->name);
  1373. if (epnum == 0 || epnum == 1) {
  1374. usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
  1375. dep->endpoint.maxburst = 1;
  1376. dep->endpoint.ops = &dwc3_gadget_ep0_ops;
  1377. if (!epnum)
  1378. dwc->gadget.ep0 = &dep->endpoint;
  1379. } else {
  1380. int ret;
  1381. usb_ep_set_maxpacket_limit(&dep->endpoint, 1024);
  1382. dep->endpoint.max_streams = 15;
  1383. dep->endpoint.ops = &dwc3_gadget_ep_ops;
  1384. list_add_tail(&dep->endpoint.ep_list,
  1385. &dwc->gadget.ep_list);
  1386. ret = dwc3_alloc_trb_pool(dep);
  1387. if (ret)
  1388. return ret;
  1389. }
  1390. INIT_LIST_HEAD(&dep->request_list);
  1391. INIT_LIST_HEAD(&dep->req_queued);
  1392. }
  1393. return 0;
  1394. }
  1395. static int dwc3_gadget_init_endpoints(struct dwc3 *dwc)
  1396. {
  1397. int ret;
  1398. INIT_LIST_HEAD(&dwc->gadget.ep_list);
  1399. ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_out_eps, 0);
  1400. if (ret < 0) {
  1401. dwc3_trace(trace_dwc3_gadget,
  1402. "failed to allocate OUT endpoints");
  1403. return ret;
  1404. }
  1405. ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_in_eps, 1);
  1406. if (ret < 0) {
  1407. dwc3_trace(trace_dwc3_gadget,
  1408. "failed to allocate IN endpoints");
  1409. return ret;
  1410. }
  1411. return 0;
  1412. }
  1413. static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
  1414. {
  1415. struct dwc3_ep *dep;
  1416. u8 epnum;
  1417. for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1418. dep = dwc->eps[epnum];
  1419. if (!dep)
  1420. continue;
  1421. /*
  1422. * Physical endpoints 0 and 1 are special; they form the
  1423. * bi-directional USB endpoint 0.
  1424. *
  1425. * For those two physical endpoints, we don't allocate a TRB
  1426. * pool nor do we add them the endpoints list. Due to that, we
  1427. * shouldn't do these two operations otherwise we would end up
  1428. * with all sorts of bugs when removing dwc3.ko.
  1429. */
  1430. if (epnum != 0 && epnum != 1) {
  1431. dwc3_free_trb_pool(dep);
  1432. list_del(&dep->endpoint.ep_list);
  1433. }
  1434. kfree(dep);
  1435. }
  1436. }
  1437. /* -------------------------------------------------------------------------- */
  1438. static int __dwc3_cleanup_done_trbs(struct dwc3 *dwc, struct dwc3_ep *dep,
  1439. struct dwc3_request *req, struct dwc3_trb *trb,
  1440. const struct dwc3_event_depevt *event, int status)
  1441. {
  1442. unsigned int count;
  1443. unsigned int s_pkt = 0;
  1444. unsigned int trb_status;
  1445. trace_dwc3_complete_trb(dep, trb);
  1446. if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
  1447. /*
  1448. * We continue despite the error. There is not much we
  1449. * can do. If we don't clean it up we loop forever. If
  1450. * we skip the TRB then it gets overwritten after a
  1451. * while since we use them in a ring buffer. A BUG()
  1452. * would help. Lets hope that if this occurs, someone
  1453. * fixes the root cause instead of looking away :)
  1454. */
  1455. dev_err(dwc->dev, "%s's TRB (%p) still owned by HW\n",
  1456. dep->name, trb);
  1457. count = trb->size & DWC3_TRB_SIZE_MASK;
  1458. if (dep->direction) {
  1459. if (count) {
  1460. trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size);
  1461. if (trb_status == DWC3_TRBSTS_MISSED_ISOC) {
  1462. dev_dbg(dwc->dev, "incomplete IN transfer %s\n",
  1463. dep->name);
  1464. /*
  1465. * If missed isoc occurred and there is
  1466. * no request queued then issue END
  1467. * TRANSFER, so that core generates
  1468. * next xfernotready and we will issue
  1469. * a fresh START TRANSFER.
  1470. * If there are still queued request
  1471. * then wait, do not issue either END
  1472. * or UPDATE TRANSFER, just attach next
  1473. * request in request_list during
  1474. * giveback.If any future queued request
  1475. * is successfully transferred then we
  1476. * will issue UPDATE TRANSFER for all
  1477. * request in the request_list.
  1478. */
  1479. dep->flags |= DWC3_EP_MISSED_ISOC;
  1480. } else {
  1481. dev_err(dwc->dev, "incomplete IN transfer %s\n",
  1482. dep->name);
  1483. status = -ECONNRESET;
  1484. }
  1485. } else {
  1486. dep->flags &= ~DWC3_EP_MISSED_ISOC;
  1487. }
  1488. } else {
  1489. if (count && (event->status & DEPEVT_STATUS_SHORT))
  1490. s_pkt = 1;
  1491. }
  1492. /*
  1493. * We assume here we will always receive the entire data block
  1494. * which we should receive. Meaning, if we program RX to
  1495. * receive 4K but we receive only 2K, we assume that's all we
  1496. * should receive and we simply bounce the request back to the
  1497. * gadget driver for further processing.
  1498. */
  1499. req->request.actual += req->request.length - count;
  1500. if (s_pkt)
  1501. return 1;
  1502. if ((event->status & DEPEVT_STATUS_LST) &&
  1503. (trb->ctrl & (DWC3_TRB_CTRL_LST |
  1504. DWC3_TRB_CTRL_HWO)))
  1505. return 1;
  1506. if ((event->status & DEPEVT_STATUS_IOC) &&
  1507. (trb->ctrl & DWC3_TRB_CTRL_IOC))
  1508. return 1;
  1509. return 0;
  1510. }
  1511. static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
  1512. const struct dwc3_event_depevt *event, int status)
  1513. {
  1514. struct dwc3_request *req;
  1515. struct dwc3_trb *trb;
  1516. unsigned int slot;
  1517. unsigned int i;
  1518. int ret;
  1519. do {
  1520. req = next_request(&dep->req_queued);
  1521. if (!req) {
  1522. WARN_ON_ONCE(1);
  1523. return 1;
  1524. }
  1525. i = 0;
  1526. do {
  1527. slot = req->start_slot + i;
  1528. if ((slot == DWC3_TRB_NUM - 1) &&
  1529. usb_endpoint_xfer_isoc(dep->endpoint.desc))
  1530. slot++;
  1531. slot %= DWC3_TRB_NUM;
  1532. trb = &dep->trb_pool[slot];
  1533. ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
  1534. event, status);
  1535. if (ret)
  1536. break;
  1537. }while (++i < req->request.num_mapped_sgs);
  1538. dwc3_gadget_giveback(dep, req, status);
  1539. if (ret)
  1540. break;
  1541. } while (1);
  1542. if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
  1543. list_empty(&dep->req_queued)) {
  1544. if (list_empty(&dep->request_list)) {
  1545. /*
  1546. * If there is no entry in request list then do
  1547. * not issue END TRANSFER now. Just set PENDING
  1548. * flag, so that END TRANSFER is issued when an
  1549. * entry is added into request list.
  1550. */
  1551. dep->flags = DWC3_EP_PENDING_REQUEST;
  1552. } else {
  1553. dwc3_stop_active_transfer(dwc, dep->number, true);
  1554. dep->flags = DWC3_EP_ENABLED;
  1555. }
  1556. return 1;
  1557. }
  1558. return 1;
  1559. }
  1560. static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
  1561. struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
  1562. {
  1563. unsigned status = 0;
  1564. int clean_busy;
  1565. if (event->status & DEPEVT_STATUS_BUSERR)
  1566. status = -ECONNRESET;
  1567. clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
  1568. if (clean_busy)
  1569. dep->flags &= ~DWC3_EP_BUSY;
  1570. /*
  1571. * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
  1572. * See dwc3_gadget_linksts_change_interrupt() for 1st half.
  1573. */
  1574. if (dwc->revision < DWC3_REVISION_183A) {
  1575. u32 reg;
  1576. int i;
  1577. for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
  1578. dep = dwc->eps[i];
  1579. if (!(dep->flags & DWC3_EP_ENABLED))
  1580. continue;
  1581. if (!list_empty(&dep->req_queued))
  1582. return;
  1583. }
  1584. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1585. reg |= dwc->u1u2;
  1586. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1587. dwc->u1u2 = 0;
  1588. }
  1589. }
  1590. static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
  1591. const struct dwc3_event_depevt *event)
  1592. {
  1593. struct dwc3_ep *dep;
  1594. u8 epnum = event->endpoint_number;
  1595. dep = dwc->eps[epnum];
  1596. if (!(dep->flags & DWC3_EP_ENABLED))
  1597. return;
  1598. if (epnum == 0 || epnum == 1) {
  1599. dwc3_ep0_interrupt(dwc, event);
  1600. return;
  1601. }
  1602. switch (event->endpoint_event) {
  1603. case DWC3_DEPEVT_XFERCOMPLETE:
  1604. dep->resource_index = 0;
  1605. if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  1606. dev_dbg(dwc->dev, "%s is an Isochronous endpoint\n",
  1607. dep->name);
  1608. return;
  1609. }
  1610. dwc3_endpoint_transfer_complete(dwc, dep, event);
  1611. break;
  1612. case DWC3_DEPEVT_XFERINPROGRESS:
  1613. dwc3_endpoint_transfer_complete(dwc, dep, event);
  1614. break;
  1615. case DWC3_DEPEVT_XFERNOTREADY:
  1616. if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  1617. dwc3_gadget_start_isoc(dwc, dep, event);
  1618. } else {
  1619. int ret;
  1620. dwc3_trace(trace_dwc3_gadget, "%s: reason %s",
  1621. dep->name, event->status &
  1622. DEPEVT_STATUS_TRANSFER_ACTIVE
  1623. ? "Transfer Active"
  1624. : "Transfer Not Active");
  1625. ret = __dwc3_gadget_kick_transfer(dep, 0, 1);
  1626. if (!ret || ret == -EBUSY)
  1627. return;
  1628. dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
  1629. dep->name);
  1630. }
  1631. break;
  1632. case DWC3_DEPEVT_STREAMEVT:
  1633. if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
  1634. dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
  1635. dep->name);
  1636. return;
  1637. }
  1638. switch (event->status) {
  1639. case DEPEVT_STREAMEVT_FOUND:
  1640. dwc3_trace(trace_dwc3_gadget,
  1641. "Stream %d found and started",
  1642. event->parameters);
  1643. break;
  1644. case DEPEVT_STREAMEVT_NOTFOUND:
  1645. /* FALLTHROUGH */
  1646. default:
  1647. dev_dbg(dwc->dev, "Couldn't find suitable stream\n");
  1648. }
  1649. break;
  1650. case DWC3_DEPEVT_RXTXFIFOEVT:
  1651. dev_dbg(dwc->dev, "%s FIFO Overrun\n", dep->name);
  1652. break;
  1653. case DWC3_DEPEVT_EPCMDCMPLT:
  1654. dwc3_trace(trace_dwc3_gadget, "Endpoint Command Complete");
  1655. break;
  1656. }
  1657. }
  1658. static void dwc3_disconnect_gadget(struct dwc3 *dwc)
  1659. {
  1660. if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
  1661. spin_unlock(&dwc->lock);
  1662. dwc->gadget_driver->disconnect(&dwc->gadget);
  1663. spin_lock(&dwc->lock);
  1664. }
  1665. }
  1666. static void dwc3_suspend_gadget(struct dwc3 *dwc)
  1667. {
  1668. if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
  1669. spin_unlock(&dwc->lock);
  1670. dwc->gadget_driver->suspend(&dwc->gadget);
  1671. spin_lock(&dwc->lock);
  1672. }
  1673. }
  1674. static void dwc3_resume_gadget(struct dwc3 *dwc)
  1675. {
  1676. if (dwc->gadget_driver && dwc->gadget_driver->resume) {
  1677. spin_unlock(&dwc->lock);
  1678. dwc->gadget_driver->resume(&dwc->gadget);
  1679. spin_lock(&dwc->lock);
  1680. }
  1681. }
  1682. static void dwc3_reset_gadget(struct dwc3 *dwc)
  1683. {
  1684. if (!dwc->gadget_driver)
  1685. return;
  1686. if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
  1687. spin_unlock(&dwc->lock);
  1688. usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver);
  1689. spin_lock(&dwc->lock);
  1690. }
  1691. }
  1692. static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force)
  1693. {
  1694. struct dwc3_ep *dep;
  1695. struct dwc3_gadget_ep_cmd_params params;
  1696. u32 cmd;
  1697. int ret;
  1698. dep = dwc->eps[epnum];
  1699. if (!dep->resource_index)
  1700. return;
  1701. /*
  1702. * NOTICE: We are violating what the Databook says about the
  1703. * EndTransfer command. Ideally we would _always_ wait for the
  1704. * EndTransfer Command Completion IRQ, but that's causing too
  1705. * much trouble synchronizing between us and gadget driver.
  1706. *
  1707. * We have discussed this with the IP Provider and it was
  1708. * suggested to giveback all requests here, but give HW some
  1709. * extra time to synchronize with the interconnect. We're using
  1710. * an arbitrary 100us delay for that.
  1711. *
  1712. * Note also that a similar handling was tested by Synopsys
  1713. * (thanks a lot Paul) and nothing bad has come out of it.
  1714. * In short, what we're doing is:
  1715. *
  1716. * - Issue EndTransfer WITH CMDIOC bit set
  1717. * - Wait 100us
  1718. */
  1719. cmd = DWC3_DEPCMD_ENDTRANSFER;
  1720. cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
  1721. cmd |= DWC3_DEPCMD_CMDIOC;
  1722. cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
  1723. memset(&params, 0, sizeof(params));
  1724. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
  1725. WARN_ON_ONCE(ret);
  1726. dep->resource_index = 0;
  1727. dep->flags &= ~DWC3_EP_BUSY;
  1728. udelay(100);
  1729. }
  1730. static void dwc3_stop_active_transfers(struct dwc3 *dwc)
  1731. {
  1732. u32 epnum;
  1733. for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1734. struct dwc3_ep *dep;
  1735. dep = dwc->eps[epnum];
  1736. if (!dep)
  1737. continue;
  1738. if (!(dep->flags & DWC3_EP_ENABLED))
  1739. continue;
  1740. dwc3_remove_requests(dwc, dep);
  1741. }
  1742. }
  1743. static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
  1744. {
  1745. u32 epnum;
  1746. for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1747. struct dwc3_ep *dep;
  1748. struct dwc3_gadget_ep_cmd_params params;
  1749. int ret;
  1750. dep = dwc->eps[epnum];
  1751. if (!dep)
  1752. continue;
  1753. if (!(dep->flags & DWC3_EP_STALL))
  1754. continue;
  1755. dep->flags &= ~DWC3_EP_STALL;
  1756. memset(&params, 0, sizeof(params));
  1757. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  1758. DWC3_DEPCMD_CLEARSTALL, &params);
  1759. WARN_ON_ONCE(ret);
  1760. }
  1761. }
  1762. static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
  1763. {
  1764. int reg;
  1765. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1766. reg &= ~DWC3_DCTL_INITU1ENA;
  1767. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1768. reg &= ~DWC3_DCTL_INITU2ENA;
  1769. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1770. dwc3_disconnect_gadget(dwc);
  1771. dwc->start_config_issued = false;
  1772. dwc->gadget.speed = USB_SPEED_UNKNOWN;
  1773. dwc->setup_packet_pending = false;
  1774. usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
  1775. }
  1776. static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
  1777. {
  1778. u32 reg;
  1779. /*
  1780. * WORKAROUND: DWC3 revisions <1.88a have an issue which
  1781. * would cause a missing Disconnect Event if there's a
  1782. * pending Setup Packet in the FIFO.
  1783. *
  1784. * There's no suggested workaround on the official Bug
  1785. * report, which states that "unless the driver/application
  1786. * is doing any special handling of a disconnect event,
  1787. * there is no functional issue".
  1788. *
  1789. * Unfortunately, it turns out that we _do_ some special
  1790. * handling of a disconnect event, namely complete all
  1791. * pending transfers, notify gadget driver of the
  1792. * disconnection, and so on.
  1793. *
  1794. * Our suggested workaround is to follow the Disconnect
  1795. * Event steps here, instead, based on a setup_packet_pending
  1796. * flag. Such flag gets set whenever we have a XferNotReady
  1797. * event on EP0 and gets cleared on XferComplete for the
  1798. * same endpoint.
  1799. *
  1800. * Refers to:
  1801. *
  1802. * STAR#9000466709: RTL: Device : Disconnect event not
  1803. * generated if setup packet pending in FIFO
  1804. */
  1805. if (dwc->revision < DWC3_REVISION_188A) {
  1806. if (dwc->setup_packet_pending)
  1807. dwc3_gadget_disconnect_interrupt(dwc);
  1808. }
  1809. dwc3_reset_gadget(dwc);
  1810. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1811. reg &= ~DWC3_DCTL_TSTCTRL_MASK;
  1812. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1813. dwc->test_mode = false;
  1814. dwc3_stop_active_transfers(dwc);
  1815. dwc3_clear_stall_all_ep(dwc);
  1816. dwc->start_config_issued = false;
  1817. /* Reset device address to zero */
  1818. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  1819. reg &= ~(DWC3_DCFG_DEVADDR_MASK);
  1820. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  1821. }
  1822. static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
  1823. {
  1824. u32 reg;
  1825. u32 usb30_clock = DWC3_GCTL_CLK_BUS;
  1826. /*
  1827. * We change the clock only at SS but I dunno why I would want to do
  1828. * this. Maybe it becomes part of the power saving plan.
  1829. */
  1830. if (speed != DWC3_DSTS_SUPERSPEED)
  1831. return;
  1832. /*
  1833. * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
  1834. * each time on Connect Done.
  1835. */
  1836. if (!usb30_clock)
  1837. return;
  1838. reg = dwc3_readl(dwc->regs, DWC3_GCTL);
  1839. reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
  1840. dwc3_writel(dwc->regs, DWC3_GCTL, reg);
  1841. }
  1842. static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
  1843. {
  1844. struct dwc3_ep *dep;
  1845. int ret;
  1846. u32 reg;
  1847. u8 speed;
  1848. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1849. speed = reg & DWC3_DSTS_CONNECTSPD;
  1850. dwc->speed = speed;
  1851. dwc3_update_ram_clk_sel(dwc, speed);
  1852. switch (speed) {
  1853. case DWC3_DCFG_SUPERSPEED:
  1854. /*
  1855. * WORKAROUND: DWC3 revisions <1.90a have an issue which
  1856. * would cause a missing USB3 Reset event.
  1857. *
  1858. * In such situations, we should force a USB3 Reset
  1859. * event by calling our dwc3_gadget_reset_interrupt()
  1860. * routine.
  1861. *
  1862. * Refers to:
  1863. *
  1864. * STAR#9000483510: RTL: SS : USB3 reset event may
  1865. * not be generated always when the link enters poll
  1866. */
  1867. if (dwc->revision < DWC3_REVISION_190A)
  1868. dwc3_gadget_reset_interrupt(dwc);
  1869. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
  1870. dwc->gadget.ep0->maxpacket = 512;
  1871. dwc->gadget.speed = USB_SPEED_SUPER;
  1872. break;
  1873. case DWC3_DCFG_HIGHSPEED:
  1874. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
  1875. dwc->gadget.ep0->maxpacket = 64;
  1876. dwc->gadget.speed = USB_SPEED_HIGH;
  1877. break;
  1878. case DWC3_DCFG_FULLSPEED2:
  1879. case DWC3_DCFG_FULLSPEED1:
  1880. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
  1881. dwc->gadget.ep0->maxpacket = 64;
  1882. dwc->gadget.speed = USB_SPEED_FULL;
  1883. break;
  1884. case DWC3_DCFG_LOWSPEED:
  1885. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
  1886. dwc->gadget.ep0->maxpacket = 8;
  1887. dwc->gadget.speed = USB_SPEED_LOW;
  1888. break;
  1889. }
  1890. /* Enable USB2 LPM Capability */
  1891. if ((dwc->revision > DWC3_REVISION_194A)
  1892. && (speed != DWC3_DCFG_SUPERSPEED)) {
  1893. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  1894. reg |= DWC3_DCFG_LPM_CAP;
  1895. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  1896. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1897. reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
  1898. reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold);
  1899. /*
  1900. * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
  1901. * DCFG.LPMCap is set, core responses with an ACK and the
  1902. * BESL value in the LPM token is less than or equal to LPM
  1903. * NYET threshold.
  1904. */
  1905. WARN_ONCE(dwc->revision < DWC3_REVISION_240A
  1906. && dwc->has_lpm_erratum,
  1907. "LPM Erratum not available on dwc3 revisisions < 2.40a\n");
  1908. if (dwc->has_lpm_erratum && dwc->revision >= DWC3_REVISION_240A)
  1909. reg |= DWC3_DCTL_LPM_ERRATA(dwc->lpm_nyet_threshold);
  1910. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1911. } else {
  1912. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1913. reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
  1914. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1915. }
  1916. dep = dwc->eps[0];
  1917. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
  1918. false);
  1919. if (ret) {
  1920. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1921. return;
  1922. }
  1923. dep = dwc->eps[1];
  1924. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
  1925. false);
  1926. if (ret) {
  1927. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1928. return;
  1929. }
  1930. /*
  1931. * Configure PHY via GUSB3PIPECTLn if required.
  1932. *
  1933. * Update GTXFIFOSIZn
  1934. *
  1935. * In both cases reset values should be sufficient.
  1936. */
  1937. }
  1938. static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
  1939. {
  1940. /*
  1941. * TODO take core out of low power mode when that's
  1942. * implemented.
  1943. */
  1944. dwc->gadget_driver->resume(&dwc->gadget);
  1945. }
  1946. static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
  1947. unsigned int evtinfo)
  1948. {
  1949. enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
  1950. unsigned int pwropt;
  1951. /*
  1952. * WORKAROUND: DWC3 < 2.50a have an issue when configured without
  1953. * Hibernation mode enabled which would show up when device detects
  1954. * host-initiated U3 exit.
  1955. *
  1956. * In that case, device will generate a Link State Change Interrupt
  1957. * from U3 to RESUME which is only necessary if Hibernation is
  1958. * configured in.
  1959. *
  1960. * There are no functional changes due to such spurious event and we
  1961. * just need to ignore it.
  1962. *
  1963. * Refers to:
  1964. *
  1965. * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
  1966. * operational mode
  1967. */
  1968. pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
  1969. if ((dwc->revision < DWC3_REVISION_250A) &&
  1970. (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
  1971. if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
  1972. (next == DWC3_LINK_STATE_RESUME)) {
  1973. dwc3_trace(trace_dwc3_gadget,
  1974. "ignoring transition U3 -> Resume");
  1975. return;
  1976. }
  1977. }
  1978. /*
  1979. * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
  1980. * on the link partner, the USB session might do multiple entry/exit
  1981. * of low power states before a transfer takes place.
  1982. *
  1983. * Due to this problem, we might experience lower throughput. The
  1984. * suggested workaround is to disable DCTL[12:9] bits if we're
  1985. * transitioning from U1/U2 to U0 and enable those bits again
  1986. * after a transfer completes and there are no pending transfers
  1987. * on any of the enabled endpoints.
  1988. *
  1989. * This is the first half of that workaround.
  1990. *
  1991. * Refers to:
  1992. *
  1993. * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
  1994. * core send LGO_Ux entering U0
  1995. */
  1996. if (dwc->revision < DWC3_REVISION_183A) {
  1997. if (next == DWC3_LINK_STATE_U0) {
  1998. u32 u1u2;
  1999. u32 reg;
  2000. switch (dwc->link_state) {
  2001. case DWC3_LINK_STATE_U1:
  2002. case DWC3_LINK_STATE_U2:
  2003. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  2004. u1u2 = reg & (DWC3_DCTL_INITU2ENA
  2005. | DWC3_DCTL_ACCEPTU2ENA
  2006. | DWC3_DCTL_INITU1ENA
  2007. | DWC3_DCTL_ACCEPTU1ENA);
  2008. if (!dwc->u1u2)
  2009. dwc->u1u2 = reg & u1u2;
  2010. reg &= ~u1u2;
  2011. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  2012. break;
  2013. default:
  2014. /* do nothing */
  2015. break;
  2016. }
  2017. }
  2018. }
  2019. switch (next) {
  2020. case DWC3_LINK_STATE_U1:
  2021. if (dwc->speed == USB_SPEED_SUPER)
  2022. dwc3_suspend_gadget(dwc);
  2023. break;
  2024. case DWC3_LINK_STATE_U2:
  2025. case DWC3_LINK_STATE_U3:
  2026. dwc3_suspend_gadget(dwc);
  2027. break;
  2028. case DWC3_LINK_STATE_RESUME:
  2029. dwc3_resume_gadget(dwc);
  2030. break;
  2031. default:
  2032. /* do nothing */
  2033. break;
  2034. }
  2035. dwc->link_state = next;
  2036. }
  2037. static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
  2038. unsigned int evtinfo)
  2039. {
  2040. unsigned int is_ss = evtinfo & BIT(4);
  2041. /**
  2042. * WORKAROUND: DWC3 revison 2.20a with hibernation support
  2043. * have a known issue which can cause USB CV TD.9.23 to fail
  2044. * randomly.
  2045. *
  2046. * Because of this issue, core could generate bogus hibernation
  2047. * events which SW needs to ignore.
  2048. *
  2049. * Refers to:
  2050. *
  2051. * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
  2052. * Device Fallback from SuperSpeed
  2053. */
  2054. if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
  2055. return;
  2056. /* enter hibernation here */
  2057. }
  2058. static void dwc3_gadget_interrupt(struct dwc3 *dwc,
  2059. const struct dwc3_event_devt *event)
  2060. {
  2061. switch (event->type) {
  2062. case DWC3_DEVICE_EVENT_DISCONNECT:
  2063. dwc3_gadget_disconnect_interrupt(dwc);
  2064. break;
  2065. case DWC3_DEVICE_EVENT_RESET:
  2066. dwc3_gadget_reset_interrupt(dwc);
  2067. break;
  2068. case DWC3_DEVICE_EVENT_CONNECT_DONE:
  2069. dwc3_gadget_conndone_interrupt(dwc);
  2070. break;
  2071. case DWC3_DEVICE_EVENT_WAKEUP:
  2072. dwc3_gadget_wakeup_interrupt(dwc);
  2073. break;
  2074. case DWC3_DEVICE_EVENT_HIBER_REQ:
  2075. if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
  2076. "unexpected hibernation event\n"))
  2077. break;
  2078. dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
  2079. break;
  2080. case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
  2081. dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
  2082. break;
  2083. case DWC3_DEVICE_EVENT_EOPF:
  2084. dwc3_trace(trace_dwc3_gadget, "End of Periodic Frame");
  2085. break;
  2086. case DWC3_DEVICE_EVENT_SOF:
  2087. dwc3_trace(trace_dwc3_gadget, "Start of Periodic Frame");
  2088. break;
  2089. case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
  2090. dwc3_trace(trace_dwc3_gadget, "Erratic Error");
  2091. break;
  2092. case DWC3_DEVICE_EVENT_CMD_CMPL:
  2093. dwc3_trace(trace_dwc3_gadget, "Command Complete");
  2094. break;
  2095. case DWC3_DEVICE_EVENT_OVERFLOW:
  2096. dwc3_trace(trace_dwc3_gadget, "Overflow");
  2097. break;
  2098. default:
  2099. dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
  2100. }
  2101. }
  2102. static void dwc3_process_event_entry(struct dwc3 *dwc,
  2103. const union dwc3_event *event)
  2104. {
  2105. trace_dwc3_event(event->raw);
  2106. /* Endpoint IRQ, handle it and return early */
  2107. if (event->type.is_devspec == 0) {
  2108. /* depevt */
  2109. return dwc3_endpoint_interrupt(dwc, &event->depevt);
  2110. }
  2111. switch (event->type.type) {
  2112. case DWC3_EVENT_TYPE_DEV:
  2113. dwc3_gadget_interrupt(dwc, &event->devt);
  2114. break;
  2115. /* REVISIT what to do with Carkit and I2C events ? */
  2116. default:
  2117. dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
  2118. }
  2119. }
  2120. static irqreturn_t dwc3_process_event_buf(struct dwc3 *dwc, u32 buf)
  2121. {
  2122. struct dwc3_event_buffer *evt;
  2123. irqreturn_t ret = IRQ_NONE;
  2124. int left;
  2125. u32 reg;
  2126. evt = dwc->ev_buffs[buf];
  2127. left = evt->count;
  2128. if (!(evt->flags & DWC3_EVENT_PENDING))
  2129. return IRQ_NONE;
  2130. while (left > 0) {
  2131. union dwc3_event event;
  2132. event.raw = *(u32 *) (evt->buf + evt->lpos);
  2133. dwc3_process_event_entry(dwc, &event);
  2134. /*
  2135. * FIXME we wrap around correctly to the next entry as
  2136. * almost all entries are 4 bytes in size. There is one
  2137. * entry which has 12 bytes which is a regular entry
  2138. * followed by 8 bytes data. ATM I don't know how
  2139. * things are organized if we get next to the a
  2140. * boundary so I worry about that once we try to handle
  2141. * that.
  2142. */
  2143. evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
  2144. left -= 4;
  2145. dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(buf), 4);
  2146. }
  2147. evt->count = 0;
  2148. evt->flags &= ~DWC3_EVENT_PENDING;
  2149. ret = IRQ_HANDLED;
  2150. /* Unmask interrupt */
  2151. reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(buf));
  2152. reg &= ~DWC3_GEVNTSIZ_INTMASK;
  2153. dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(buf), reg);
  2154. return ret;
  2155. }
  2156. static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc)
  2157. {
  2158. struct dwc3 *dwc = _dwc;
  2159. unsigned long flags;
  2160. irqreturn_t ret = IRQ_NONE;
  2161. int i;
  2162. spin_lock_irqsave(&dwc->lock, flags);
  2163. for (i = 0; i < dwc->num_event_buffers; i++)
  2164. ret |= dwc3_process_event_buf(dwc, i);
  2165. spin_unlock_irqrestore(&dwc->lock, flags);
  2166. return ret;
  2167. }
  2168. static irqreturn_t dwc3_check_event_buf(struct dwc3 *dwc, u32 buf)
  2169. {
  2170. struct dwc3_event_buffer *evt;
  2171. u32 count;
  2172. u32 reg;
  2173. evt = dwc->ev_buffs[buf];
  2174. count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(buf));
  2175. count &= DWC3_GEVNTCOUNT_MASK;
  2176. if (!count)
  2177. return IRQ_NONE;
  2178. evt->count = count;
  2179. evt->flags |= DWC3_EVENT_PENDING;
  2180. /* Mask interrupt */
  2181. reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(buf));
  2182. reg |= DWC3_GEVNTSIZ_INTMASK;
  2183. dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(buf), reg);
  2184. return IRQ_WAKE_THREAD;
  2185. }
  2186. static irqreturn_t dwc3_interrupt(int irq, void *_dwc)
  2187. {
  2188. struct dwc3 *dwc = _dwc;
  2189. int i;
  2190. irqreturn_t ret = IRQ_NONE;
  2191. spin_lock(&dwc->lock);
  2192. for (i = 0; i < dwc->num_event_buffers; i++) {
  2193. irqreturn_t status;
  2194. status = dwc3_check_event_buf(dwc, i);
  2195. if (status == IRQ_WAKE_THREAD)
  2196. ret = status;
  2197. }
  2198. spin_unlock(&dwc->lock);
  2199. return ret;
  2200. }
  2201. /**
  2202. * dwc3_gadget_init - Initializes gadget related registers
  2203. * @dwc: pointer to our controller context structure
  2204. *
  2205. * Returns 0 on success otherwise negative errno.
  2206. */
  2207. int dwc3_gadget_init(struct dwc3 *dwc)
  2208. {
  2209. int ret;
  2210. dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
  2211. &dwc->ctrl_req_addr, GFP_KERNEL);
  2212. if (!dwc->ctrl_req) {
  2213. dev_err(dwc->dev, "failed to allocate ctrl request\n");
  2214. ret = -ENOMEM;
  2215. goto err0;
  2216. }
  2217. dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
  2218. &dwc->ep0_trb_addr, GFP_KERNEL);
  2219. if (!dwc->ep0_trb) {
  2220. dev_err(dwc->dev, "failed to allocate ep0 trb\n");
  2221. ret = -ENOMEM;
  2222. goto err1;
  2223. }
  2224. dwc->setup_buf = kzalloc(DWC3_EP0_BOUNCE_SIZE, GFP_KERNEL);
  2225. if (!dwc->setup_buf) {
  2226. ret = -ENOMEM;
  2227. goto err2;
  2228. }
  2229. dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
  2230. DWC3_EP0_BOUNCE_SIZE, &dwc->ep0_bounce_addr,
  2231. GFP_KERNEL);
  2232. if (!dwc->ep0_bounce) {
  2233. dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
  2234. ret = -ENOMEM;
  2235. goto err3;
  2236. }
  2237. dwc->gadget.ops = &dwc3_gadget_ops;
  2238. dwc->gadget.max_speed = USB_SPEED_SUPER;
  2239. dwc->gadget.speed = USB_SPEED_UNKNOWN;
  2240. dwc->gadget.sg_supported = true;
  2241. dwc->gadget.name = "dwc3-gadget";
  2242. /*
  2243. * Per databook, DWC3 needs buffer size to be aligned to MaxPacketSize
  2244. * on ep out.
  2245. */
  2246. dwc->gadget.quirk_ep_out_aligned_size = true;
  2247. /*
  2248. * REVISIT: Here we should clear all pending IRQs to be
  2249. * sure we're starting from a well known location.
  2250. */
  2251. ret = dwc3_gadget_init_endpoints(dwc);
  2252. if (ret)
  2253. goto err4;
  2254. ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
  2255. if (ret) {
  2256. dev_err(dwc->dev, "failed to register udc\n");
  2257. goto err4;
  2258. }
  2259. return 0;
  2260. err4:
  2261. dwc3_gadget_free_endpoints(dwc);
  2262. dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
  2263. dwc->ep0_bounce, dwc->ep0_bounce_addr);
  2264. err3:
  2265. kfree(dwc->setup_buf);
  2266. err2:
  2267. dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
  2268. dwc->ep0_trb, dwc->ep0_trb_addr);
  2269. err1:
  2270. dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
  2271. dwc->ctrl_req, dwc->ctrl_req_addr);
  2272. err0:
  2273. return ret;
  2274. }
  2275. /* -------------------------------------------------------------------------- */
  2276. void dwc3_gadget_exit(struct dwc3 *dwc)
  2277. {
  2278. usb_del_gadget_udc(&dwc->gadget);
  2279. dwc3_gadget_free_endpoints(dwc);
  2280. dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
  2281. dwc->ep0_bounce, dwc->ep0_bounce_addr);
  2282. kfree(dwc->setup_buf);
  2283. dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
  2284. dwc->ep0_trb, dwc->ep0_trb_addr);
  2285. dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
  2286. dwc->ctrl_req, dwc->ctrl_req_addr);
  2287. }
  2288. int dwc3_gadget_suspend(struct dwc3 *dwc)
  2289. {
  2290. if (dwc->pullups_connected) {
  2291. dwc3_gadget_disable_irq(dwc);
  2292. dwc3_gadget_run_stop(dwc, true, true);
  2293. }
  2294. __dwc3_gadget_ep_disable(dwc->eps[0]);
  2295. __dwc3_gadget_ep_disable(dwc->eps[1]);
  2296. dwc->dcfg = dwc3_readl(dwc->regs, DWC3_DCFG);
  2297. return 0;
  2298. }
  2299. int dwc3_gadget_resume(struct dwc3 *dwc)
  2300. {
  2301. struct dwc3_ep *dep;
  2302. int ret;
  2303. /* Start with SuperSpeed Default */
  2304. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
  2305. dep = dwc->eps[0];
  2306. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
  2307. false);
  2308. if (ret)
  2309. goto err0;
  2310. dep = dwc->eps[1];
  2311. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
  2312. false);
  2313. if (ret)
  2314. goto err1;
  2315. /* begin to receive SETUP packets */
  2316. dwc->ep0state = EP0_SETUP_PHASE;
  2317. dwc3_ep0_out_start(dwc);
  2318. dwc3_writel(dwc->regs, DWC3_DCFG, dwc->dcfg);
  2319. if (dwc->pullups_connected) {
  2320. dwc3_gadget_enable_irq(dwc);
  2321. dwc3_gadget_run_stop(dwc, true, false);
  2322. }
  2323. return 0;
  2324. err1:
  2325. __dwc3_gadget_ep_disable(dwc->eps[0]);
  2326. err0:
  2327. return ret;
  2328. }