dwc3-omap.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671
  1. /**
  2. * dwc3-omap.c - OMAP Specific Glue layer
  3. *
  4. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
  5. *
  6. * Authors: Felipe Balbi <balbi@ti.com>,
  7. * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
  8. *
  9. * This program is free software: you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 of
  11. * the License as published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #include <linux/module.h>
  19. #include <linux/kernel.h>
  20. #include <linux/slab.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/platform_data/dwc3-omap.h>
  24. #include <linux/pm_runtime.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/ioport.h>
  27. #include <linux/io.h>
  28. #include <linux/of.h>
  29. #include <linux/of_platform.h>
  30. #include <linux/extcon.h>
  31. #include <linux/regulator/consumer.h>
  32. #include <linux/usb/otg.h>
  33. /*
  34. * All these registers belong to OMAP's Wrapper around the
  35. * DesignWare USB3 Core.
  36. */
  37. #define USBOTGSS_REVISION 0x0000
  38. #define USBOTGSS_SYSCONFIG 0x0010
  39. #define USBOTGSS_IRQ_EOI 0x0020
  40. #define USBOTGSS_EOI_OFFSET 0x0008
  41. #define USBOTGSS_IRQSTATUS_RAW_0 0x0024
  42. #define USBOTGSS_IRQSTATUS_0 0x0028
  43. #define USBOTGSS_IRQENABLE_SET_0 0x002c
  44. #define USBOTGSS_IRQENABLE_CLR_0 0x0030
  45. #define USBOTGSS_IRQ0_OFFSET 0x0004
  46. #define USBOTGSS_IRQSTATUS_RAW_1 0x0030
  47. #define USBOTGSS_IRQSTATUS_1 0x0034
  48. #define USBOTGSS_IRQENABLE_SET_1 0x0038
  49. #define USBOTGSS_IRQENABLE_CLR_1 0x003c
  50. #define USBOTGSS_IRQSTATUS_RAW_2 0x0040
  51. #define USBOTGSS_IRQSTATUS_2 0x0044
  52. #define USBOTGSS_IRQENABLE_SET_2 0x0048
  53. #define USBOTGSS_IRQENABLE_CLR_2 0x004c
  54. #define USBOTGSS_IRQSTATUS_RAW_3 0x0050
  55. #define USBOTGSS_IRQSTATUS_3 0x0054
  56. #define USBOTGSS_IRQENABLE_SET_3 0x0058
  57. #define USBOTGSS_IRQENABLE_CLR_3 0x005c
  58. #define USBOTGSS_IRQSTATUS_EOI_MISC 0x0030
  59. #define USBOTGSS_IRQSTATUS_RAW_MISC 0x0034
  60. #define USBOTGSS_IRQSTATUS_MISC 0x0038
  61. #define USBOTGSS_IRQENABLE_SET_MISC 0x003c
  62. #define USBOTGSS_IRQENABLE_CLR_MISC 0x0040
  63. #define USBOTGSS_IRQMISC_OFFSET 0x03fc
  64. #define USBOTGSS_UTMI_OTG_CTRL 0x0080
  65. #define USBOTGSS_UTMI_OTG_STATUS 0x0084
  66. #define USBOTGSS_UTMI_OTG_OFFSET 0x0480
  67. #define USBOTGSS_TXFIFO_DEPTH 0x0508
  68. #define USBOTGSS_RXFIFO_DEPTH 0x050c
  69. #define USBOTGSS_MMRAM_OFFSET 0x0100
  70. #define USBOTGSS_FLADJ 0x0104
  71. #define USBOTGSS_DEBUG_CFG 0x0108
  72. #define USBOTGSS_DEBUG_DATA 0x010c
  73. #define USBOTGSS_DEV_EBC_EN 0x0110
  74. #define USBOTGSS_DEBUG_OFFSET 0x0600
  75. /* SYSCONFIG REGISTER */
  76. #define USBOTGSS_SYSCONFIG_DMADISABLE (1 << 16)
  77. /* IRQ_EOI REGISTER */
  78. #define USBOTGSS_IRQ_EOI_LINE_NUMBER (1 << 0)
  79. /* IRQS0 BITS */
  80. #define USBOTGSS_IRQO_COREIRQ_ST (1 << 0)
  81. /* IRQMISC BITS */
  82. #define USBOTGSS_IRQMISC_DMADISABLECLR (1 << 17)
  83. #define USBOTGSS_IRQMISC_OEVT (1 << 16)
  84. #define USBOTGSS_IRQMISC_DRVVBUS_RISE (1 << 13)
  85. #define USBOTGSS_IRQMISC_CHRGVBUS_RISE (1 << 12)
  86. #define USBOTGSS_IRQMISC_DISCHRGVBUS_RISE (1 << 11)
  87. #define USBOTGSS_IRQMISC_IDPULLUP_RISE (1 << 8)
  88. #define USBOTGSS_IRQMISC_DRVVBUS_FALL (1 << 5)
  89. #define USBOTGSS_IRQMISC_CHRGVBUS_FALL (1 << 4)
  90. #define USBOTGSS_IRQMISC_DISCHRGVBUS_FALL (1 << 3)
  91. #define USBOTGSS_IRQMISC_IDPULLUP_FALL (1 << 0)
  92. /* UTMI_OTG_CTRL REGISTER */
  93. #define USBOTGSS_UTMI_OTG_CTRL_DRVVBUS (1 << 5)
  94. #define USBOTGSS_UTMI_OTG_CTRL_CHRGVBUS (1 << 4)
  95. #define USBOTGSS_UTMI_OTG_CTRL_DISCHRGVBUS (1 << 3)
  96. #define USBOTGSS_UTMI_OTG_CTRL_IDPULLUP (1 << 0)
  97. /* UTMI_OTG_STATUS REGISTER */
  98. #define USBOTGSS_UTMI_OTG_STATUS_SW_MODE (1 << 31)
  99. #define USBOTGSS_UTMI_OTG_STATUS_POWERPRESENT (1 << 9)
  100. #define USBOTGSS_UTMI_OTG_STATUS_TXBITSTUFFENABLE (1 << 8)
  101. #define USBOTGSS_UTMI_OTG_STATUS_IDDIG (1 << 4)
  102. #define USBOTGSS_UTMI_OTG_STATUS_SESSEND (1 << 3)
  103. #define USBOTGSS_UTMI_OTG_STATUS_SESSVALID (1 << 2)
  104. #define USBOTGSS_UTMI_OTG_STATUS_VBUSVALID (1 << 1)
  105. struct dwc3_omap {
  106. struct device *dev;
  107. int irq;
  108. void __iomem *base;
  109. u32 utmi_otg_status;
  110. u32 utmi_otg_offset;
  111. u32 irqmisc_offset;
  112. u32 irq_eoi_offset;
  113. u32 debug_offset;
  114. u32 irq0_offset;
  115. u32 dma_status:1;
  116. struct extcon_specific_cable_nb extcon_vbus_dev;
  117. struct extcon_specific_cable_nb extcon_id_dev;
  118. struct notifier_block vbus_nb;
  119. struct notifier_block id_nb;
  120. struct regulator *vbus_reg;
  121. };
  122. enum omap_dwc3_vbus_id_status {
  123. OMAP_DWC3_ID_FLOAT,
  124. OMAP_DWC3_ID_GROUND,
  125. OMAP_DWC3_VBUS_OFF,
  126. OMAP_DWC3_VBUS_VALID,
  127. };
  128. static inline u32 dwc3_omap_readl(void __iomem *base, u32 offset)
  129. {
  130. return readl(base + offset);
  131. }
  132. static inline void dwc3_omap_writel(void __iomem *base, u32 offset, u32 value)
  133. {
  134. writel(value, base + offset);
  135. }
  136. static u32 dwc3_omap_read_utmi_status(struct dwc3_omap *omap)
  137. {
  138. return dwc3_omap_readl(omap->base, USBOTGSS_UTMI_OTG_STATUS +
  139. omap->utmi_otg_offset);
  140. }
  141. static void dwc3_omap_write_utmi_status(struct dwc3_omap *omap, u32 value)
  142. {
  143. dwc3_omap_writel(omap->base, USBOTGSS_UTMI_OTG_STATUS +
  144. omap->utmi_otg_offset, value);
  145. }
  146. static u32 dwc3_omap_read_irq0_status(struct dwc3_omap *omap)
  147. {
  148. return dwc3_omap_readl(omap->base, USBOTGSS_IRQSTATUS_0 -
  149. omap->irq0_offset);
  150. }
  151. static void dwc3_omap_write_irq0_status(struct dwc3_omap *omap, u32 value)
  152. {
  153. dwc3_omap_writel(omap->base, USBOTGSS_IRQSTATUS_0 -
  154. omap->irq0_offset, value);
  155. }
  156. static u32 dwc3_omap_read_irqmisc_status(struct dwc3_omap *omap)
  157. {
  158. return dwc3_omap_readl(omap->base, USBOTGSS_IRQSTATUS_MISC +
  159. omap->irqmisc_offset);
  160. }
  161. static void dwc3_omap_write_irqmisc_status(struct dwc3_omap *omap, u32 value)
  162. {
  163. dwc3_omap_writel(omap->base, USBOTGSS_IRQSTATUS_MISC +
  164. omap->irqmisc_offset, value);
  165. }
  166. static void dwc3_omap_write_irqmisc_set(struct dwc3_omap *omap, u32 value)
  167. {
  168. dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_SET_MISC +
  169. omap->irqmisc_offset, value);
  170. }
  171. static void dwc3_omap_write_irq0_set(struct dwc3_omap *omap, u32 value)
  172. {
  173. dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_SET_0 -
  174. omap->irq0_offset, value);
  175. }
  176. static void dwc3_omap_write_irqmisc_clr(struct dwc3_omap *omap, u32 value)
  177. {
  178. dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_CLR_MISC +
  179. omap->irqmisc_offset, value);
  180. }
  181. static void dwc3_omap_write_irq0_clr(struct dwc3_omap *omap, u32 value)
  182. {
  183. dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_CLR_0 -
  184. omap->irq0_offset, value);
  185. }
  186. static void dwc3_omap_set_mailbox(struct dwc3_omap *omap,
  187. enum omap_dwc3_vbus_id_status status)
  188. {
  189. int ret;
  190. u32 val;
  191. switch (status) {
  192. case OMAP_DWC3_ID_GROUND:
  193. dev_dbg(omap->dev, "ID GND\n");
  194. if (omap->vbus_reg) {
  195. ret = regulator_enable(omap->vbus_reg);
  196. if (ret) {
  197. dev_dbg(omap->dev, "regulator enable failed\n");
  198. return;
  199. }
  200. }
  201. val = dwc3_omap_read_utmi_status(omap);
  202. val &= ~(USBOTGSS_UTMI_OTG_STATUS_IDDIG
  203. | USBOTGSS_UTMI_OTG_STATUS_VBUSVALID
  204. | USBOTGSS_UTMI_OTG_STATUS_SESSEND);
  205. val |= USBOTGSS_UTMI_OTG_STATUS_SESSVALID
  206. | USBOTGSS_UTMI_OTG_STATUS_POWERPRESENT;
  207. dwc3_omap_write_utmi_status(omap, val);
  208. break;
  209. case OMAP_DWC3_VBUS_VALID:
  210. dev_dbg(omap->dev, "VBUS Connect\n");
  211. val = dwc3_omap_read_utmi_status(omap);
  212. val &= ~USBOTGSS_UTMI_OTG_STATUS_SESSEND;
  213. val |= USBOTGSS_UTMI_OTG_STATUS_IDDIG
  214. | USBOTGSS_UTMI_OTG_STATUS_VBUSVALID
  215. | USBOTGSS_UTMI_OTG_STATUS_SESSVALID
  216. | USBOTGSS_UTMI_OTG_STATUS_POWERPRESENT;
  217. dwc3_omap_write_utmi_status(omap, val);
  218. break;
  219. case OMAP_DWC3_ID_FLOAT:
  220. if (omap->vbus_reg)
  221. regulator_disable(omap->vbus_reg);
  222. case OMAP_DWC3_VBUS_OFF:
  223. dev_dbg(omap->dev, "VBUS Disconnect\n");
  224. val = dwc3_omap_read_utmi_status(omap);
  225. val &= ~(USBOTGSS_UTMI_OTG_STATUS_SESSVALID
  226. | USBOTGSS_UTMI_OTG_STATUS_VBUSVALID
  227. | USBOTGSS_UTMI_OTG_STATUS_POWERPRESENT);
  228. val |= USBOTGSS_UTMI_OTG_STATUS_SESSEND
  229. | USBOTGSS_UTMI_OTG_STATUS_IDDIG;
  230. dwc3_omap_write_utmi_status(omap, val);
  231. break;
  232. default:
  233. dev_dbg(omap->dev, "invalid state\n");
  234. }
  235. }
  236. static irqreturn_t dwc3_omap_interrupt(int irq, void *_omap)
  237. {
  238. struct dwc3_omap *omap = _omap;
  239. u32 reg;
  240. reg = dwc3_omap_read_irqmisc_status(omap);
  241. if (reg & USBOTGSS_IRQMISC_DMADISABLECLR) {
  242. dev_dbg(omap->dev, "DMA Disable was Cleared\n");
  243. omap->dma_status = false;
  244. }
  245. if (reg & USBOTGSS_IRQMISC_OEVT)
  246. dev_dbg(omap->dev, "OTG Event\n");
  247. if (reg & USBOTGSS_IRQMISC_DRVVBUS_RISE)
  248. dev_dbg(omap->dev, "DRVVBUS Rise\n");
  249. if (reg & USBOTGSS_IRQMISC_CHRGVBUS_RISE)
  250. dev_dbg(omap->dev, "CHRGVBUS Rise\n");
  251. if (reg & USBOTGSS_IRQMISC_DISCHRGVBUS_RISE)
  252. dev_dbg(omap->dev, "DISCHRGVBUS Rise\n");
  253. if (reg & USBOTGSS_IRQMISC_IDPULLUP_RISE)
  254. dev_dbg(omap->dev, "IDPULLUP Rise\n");
  255. if (reg & USBOTGSS_IRQMISC_DRVVBUS_FALL)
  256. dev_dbg(omap->dev, "DRVVBUS Fall\n");
  257. if (reg & USBOTGSS_IRQMISC_CHRGVBUS_FALL)
  258. dev_dbg(omap->dev, "CHRGVBUS Fall\n");
  259. if (reg & USBOTGSS_IRQMISC_DISCHRGVBUS_FALL)
  260. dev_dbg(omap->dev, "DISCHRGVBUS Fall\n");
  261. if (reg & USBOTGSS_IRQMISC_IDPULLUP_FALL)
  262. dev_dbg(omap->dev, "IDPULLUP Fall\n");
  263. dwc3_omap_write_irqmisc_status(omap, reg);
  264. reg = dwc3_omap_read_irq0_status(omap);
  265. dwc3_omap_write_irq0_status(omap, reg);
  266. return IRQ_HANDLED;
  267. }
  268. static int dwc3_omap_remove_core(struct device *dev, void *c)
  269. {
  270. struct platform_device *pdev = to_platform_device(dev);
  271. of_device_unregister(pdev);
  272. return 0;
  273. }
  274. static void dwc3_omap_enable_irqs(struct dwc3_omap *omap)
  275. {
  276. u32 reg;
  277. /* enable all IRQs */
  278. reg = USBOTGSS_IRQO_COREIRQ_ST;
  279. dwc3_omap_write_irq0_set(omap, reg);
  280. reg = (USBOTGSS_IRQMISC_OEVT |
  281. USBOTGSS_IRQMISC_DRVVBUS_RISE |
  282. USBOTGSS_IRQMISC_CHRGVBUS_RISE |
  283. USBOTGSS_IRQMISC_DISCHRGVBUS_RISE |
  284. USBOTGSS_IRQMISC_IDPULLUP_RISE |
  285. USBOTGSS_IRQMISC_DRVVBUS_FALL |
  286. USBOTGSS_IRQMISC_CHRGVBUS_FALL |
  287. USBOTGSS_IRQMISC_DISCHRGVBUS_FALL |
  288. USBOTGSS_IRQMISC_IDPULLUP_FALL);
  289. dwc3_omap_write_irqmisc_set(omap, reg);
  290. }
  291. static void dwc3_omap_disable_irqs(struct dwc3_omap *omap)
  292. {
  293. u32 reg;
  294. /* disable all IRQs */
  295. reg = USBOTGSS_IRQO_COREIRQ_ST;
  296. dwc3_omap_write_irq0_clr(omap, reg);
  297. reg = (USBOTGSS_IRQMISC_OEVT |
  298. USBOTGSS_IRQMISC_DRVVBUS_RISE |
  299. USBOTGSS_IRQMISC_CHRGVBUS_RISE |
  300. USBOTGSS_IRQMISC_DISCHRGVBUS_RISE |
  301. USBOTGSS_IRQMISC_IDPULLUP_RISE |
  302. USBOTGSS_IRQMISC_DRVVBUS_FALL |
  303. USBOTGSS_IRQMISC_CHRGVBUS_FALL |
  304. USBOTGSS_IRQMISC_DISCHRGVBUS_FALL |
  305. USBOTGSS_IRQMISC_IDPULLUP_FALL);
  306. dwc3_omap_write_irqmisc_clr(omap, reg);
  307. }
  308. static u64 dwc3_omap_dma_mask = DMA_BIT_MASK(32);
  309. static int dwc3_omap_id_notifier(struct notifier_block *nb,
  310. unsigned long event, void *ptr)
  311. {
  312. struct dwc3_omap *omap = container_of(nb, struct dwc3_omap, id_nb);
  313. if (event)
  314. dwc3_omap_set_mailbox(omap, OMAP_DWC3_ID_GROUND);
  315. else
  316. dwc3_omap_set_mailbox(omap, OMAP_DWC3_ID_FLOAT);
  317. return NOTIFY_DONE;
  318. }
  319. static int dwc3_omap_vbus_notifier(struct notifier_block *nb,
  320. unsigned long event, void *ptr)
  321. {
  322. struct dwc3_omap *omap = container_of(nb, struct dwc3_omap, vbus_nb);
  323. if (event)
  324. dwc3_omap_set_mailbox(omap, OMAP_DWC3_VBUS_VALID);
  325. else
  326. dwc3_omap_set_mailbox(omap, OMAP_DWC3_VBUS_OFF);
  327. return NOTIFY_DONE;
  328. }
  329. static void dwc3_omap_map_offset(struct dwc3_omap *omap)
  330. {
  331. struct device_node *node = omap->dev->of_node;
  332. /*
  333. * Differentiate between OMAP5 and AM437x.
  334. *
  335. * For OMAP5(ES2.0) and AM437x wrapper revision is same, even
  336. * though there are changes in wrapper register offsets.
  337. *
  338. * Using dt compatible to differentiate AM437x.
  339. */
  340. if (of_device_is_compatible(node, "ti,am437x-dwc3")) {
  341. omap->irq_eoi_offset = USBOTGSS_EOI_OFFSET;
  342. omap->irq0_offset = USBOTGSS_IRQ0_OFFSET;
  343. omap->irqmisc_offset = USBOTGSS_IRQMISC_OFFSET;
  344. omap->utmi_otg_offset = USBOTGSS_UTMI_OTG_OFFSET;
  345. omap->debug_offset = USBOTGSS_DEBUG_OFFSET;
  346. }
  347. }
  348. static void dwc3_omap_set_utmi_mode(struct dwc3_omap *omap)
  349. {
  350. u32 reg;
  351. struct device_node *node = omap->dev->of_node;
  352. int utmi_mode = 0;
  353. reg = dwc3_omap_read_utmi_status(omap);
  354. of_property_read_u32(node, "utmi-mode", &utmi_mode);
  355. switch (utmi_mode) {
  356. case DWC3_OMAP_UTMI_MODE_SW:
  357. reg |= USBOTGSS_UTMI_OTG_STATUS_SW_MODE;
  358. break;
  359. case DWC3_OMAP_UTMI_MODE_HW:
  360. reg &= ~USBOTGSS_UTMI_OTG_STATUS_SW_MODE;
  361. break;
  362. default:
  363. dev_dbg(omap->dev, "UNKNOWN utmi mode %d\n", utmi_mode);
  364. }
  365. dwc3_omap_write_utmi_status(omap, reg);
  366. }
  367. static int dwc3_omap_extcon_register(struct dwc3_omap *omap)
  368. {
  369. int ret;
  370. struct device_node *node = omap->dev->of_node;
  371. struct extcon_dev *edev;
  372. if (of_property_read_bool(node, "extcon")) {
  373. edev = extcon_get_edev_by_phandle(omap->dev, 0);
  374. if (IS_ERR(edev)) {
  375. dev_vdbg(omap->dev, "couldn't get extcon device\n");
  376. return -EPROBE_DEFER;
  377. }
  378. omap->vbus_nb.notifier_call = dwc3_omap_vbus_notifier;
  379. ret = extcon_register_interest(&omap->extcon_vbus_dev,
  380. edev->name, "USB",
  381. &omap->vbus_nb);
  382. if (ret < 0)
  383. dev_vdbg(omap->dev, "failed to register notifier for USB\n");
  384. omap->id_nb.notifier_call = dwc3_omap_id_notifier;
  385. ret = extcon_register_interest(&omap->extcon_id_dev,
  386. edev->name, "USB-HOST",
  387. &omap->id_nb);
  388. if (ret < 0)
  389. dev_vdbg(omap->dev, "failed to register notifier for USB-HOST\n");
  390. if (extcon_get_cable_state(edev, "USB") == true)
  391. dwc3_omap_set_mailbox(omap, OMAP_DWC3_VBUS_VALID);
  392. if (extcon_get_cable_state(edev, "USB-HOST") == true)
  393. dwc3_omap_set_mailbox(omap, OMAP_DWC3_ID_GROUND);
  394. }
  395. return 0;
  396. }
  397. static int dwc3_omap_probe(struct platform_device *pdev)
  398. {
  399. struct device_node *node = pdev->dev.of_node;
  400. struct dwc3_omap *omap;
  401. struct resource *res;
  402. struct device *dev = &pdev->dev;
  403. struct regulator *vbus_reg = NULL;
  404. int ret;
  405. int irq;
  406. u32 reg;
  407. void __iomem *base;
  408. if (!node) {
  409. dev_err(dev, "device node not found\n");
  410. return -EINVAL;
  411. }
  412. omap = devm_kzalloc(dev, sizeof(*omap), GFP_KERNEL);
  413. if (!omap)
  414. return -ENOMEM;
  415. platform_set_drvdata(pdev, omap);
  416. irq = platform_get_irq(pdev, 0);
  417. if (irq < 0) {
  418. dev_err(dev, "missing IRQ resource\n");
  419. return -EINVAL;
  420. }
  421. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  422. base = devm_ioremap_resource(dev, res);
  423. if (IS_ERR(base))
  424. return PTR_ERR(base);
  425. if (of_property_read_bool(node, "vbus-supply")) {
  426. vbus_reg = devm_regulator_get(dev, "vbus");
  427. if (IS_ERR(vbus_reg)) {
  428. dev_err(dev, "vbus init failed\n");
  429. return PTR_ERR(vbus_reg);
  430. }
  431. }
  432. omap->dev = dev;
  433. omap->irq = irq;
  434. omap->base = base;
  435. omap->vbus_reg = vbus_reg;
  436. dev->dma_mask = &dwc3_omap_dma_mask;
  437. pm_runtime_enable(dev);
  438. ret = pm_runtime_get_sync(dev);
  439. if (ret < 0) {
  440. dev_err(dev, "get_sync failed with err %d\n", ret);
  441. goto err0;
  442. }
  443. dwc3_omap_map_offset(omap);
  444. dwc3_omap_set_utmi_mode(omap);
  445. /* check the DMA Status */
  446. reg = dwc3_omap_readl(omap->base, USBOTGSS_SYSCONFIG);
  447. omap->dma_status = !!(reg & USBOTGSS_SYSCONFIG_DMADISABLE);
  448. ret = devm_request_irq(dev, omap->irq, dwc3_omap_interrupt, 0,
  449. "dwc3-omap", omap);
  450. if (ret) {
  451. dev_err(dev, "failed to request IRQ #%d --> %d\n",
  452. omap->irq, ret);
  453. goto err1;
  454. }
  455. dwc3_omap_enable_irqs(omap);
  456. ret = dwc3_omap_extcon_register(omap);
  457. if (ret < 0)
  458. goto err2;
  459. ret = of_platform_populate(node, NULL, NULL, dev);
  460. if (ret) {
  461. dev_err(&pdev->dev, "failed to create dwc3 core\n");
  462. goto err3;
  463. }
  464. return 0;
  465. err3:
  466. if (omap->extcon_vbus_dev.edev)
  467. extcon_unregister_interest(&omap->extcon_vbus_dev);
  468. if (omap->extcon_id_dev.edev)
  469. extcon_unregister_interest(&omap->extcon_id_dev);
  470. err2:
  471. dwc3_omap_disable_irqs(omap);
  472. err1:
  473. pm_runtime_put_sync(dev);
  474. err0:
  475. pm_runtime_disable(dev);
  476. return ret;
  477. }
  478. static int dwc3_omap_remove(struct platform_device *pdev)
  479. {
  480. struct dwc3_omap *omap = platform_get_drvdata(pdev);
  481. if (omap->extcon_vbus_dev.edev)
  482. extcon_unregister_interest(&omap->extcon_vbus_dev);
  483. if (omap->extcon_id_dev.edev)
  484. extcon_unregister_interest(&omap->extcon_id_dev);
  485. dwc3_omap_disable_irqs(omap);
  486. device_for_each_child(&pdev->dev, NULL, dwc3_omap_remove_core);
  487. pm_runtime_put_sync(&pdev->dev);
  488. pm_runtime_disable(&pdev->dev);
  489. return 0;
  490. }
  491. static const struct of_device_id of_dwc3_match[] = {
  492. {
  493. .compatible = "ti,dwc3"
  494. },
  495. {
  496. .compatible = "ti,am437x-dwc3"
  497. },
  498. { },
  499. };
  500. MODULE_DEVICE_TABLE(of, of_dwc3_match);
  501. #ifdef CONFIG_PM_SLEEP
  502. static int dwc3_omap_suspend(struct device *dev)
  503. {
  504. struct dwc3_omap *omap = dev_get_drvdata(dev);
  505. omap->utmi_otg_status = dwc3_omap_read_utmi_status(omap);
  506. dwc3_omap_disable_irqs(omap);
  507. return 0;
  508. }
  509. static int dwc3_omap_resume(struct device *dev)
  510. {
  511. struct dwc3_omap *omap = dev_get_drvdata(dev);
  512. dwc3_omap_write_utmi_status(omap, omap->utmi_otg_status);
  513. dwc3_omap_enable_irqs(omap);
  514. pm_runtime_disable(dev);
  515. pm_runtime_set_active(dev);
  516. pm_runtime_enable(dev);
  517. return 0;
  518. }
  519. static const struct dev_pm_ops dwc3_omap_dev_pm_ops = {
  520. SET_SYSTEM_SLEEP_PM_OPS(dwc3_omap_suspend, dwc3_omap_resume)
  521. };
  522. #define DEV_PM_OPS (&dwc3_omap_dev_pm_ops)
  523. #else
  524. #define DEV_PM_OPS NULL
  525. #endif /* CONFIG_PM_SLEEP */
  526. static struct platform_driver dwc3_omap_driver = {
  527. .probe = dwc3_omap_probe,
  528. .remove = dwc3_omap_remove,
  529. .driver = {
  530. .name = "omap-dwc3",
  531. .of_match_table = of_dwc3_match,
  532. .pm = DEV_PM_OPS,
  533. },
  534. };
  535. module_platform_driver(dwc3_omap_driver);
  536. MODULE_ALIAS("platform:omap-dwc3");
  537. MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
  538. MODULE_LICENSE("GPL v2");
  539. MODULE_DESCRIPTION("DesignWare USB3 OMAP Glue Layer");