omap4-common.c 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282
  1. /*
  2. * OMAP4 specific common source file.
  3. *
  4. * Copyright (C) 2010 Texas Instruments, Inc.
  5. * Author:
  6. * Santosh Shilimkar <santosh.shilimkar@ti.com>
  7. *
  8. *
  9. * This program is free software,you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/init.h>
  15. #include <linux/io.h>
  16. #include <linux/irq.h>
  17. #include <linux/irqchip.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/memblock.h>
  20. #include <linux/of_irq.h>
  21. #include <linux/of_platform.h>
  22. #include <linux/export.h>
  23. #include <linux/irqchip/arm-gic.h>
  24. #include <linux/irqchip/irq-crossbar.h>
  25. #include <linux/of_address.h>
  26. #include <linux/reboot.h>
  27. #include <linux/genalloc.h>
  28. #include <asm/hardware/cache-l2x0.h>
  29. #include <asm/mach/map.h>
  30. #include <asm/memblock.h>
  31. #include <asm/smp_twd.h>
  32. #include "omap-wakeupgen.h"
  33. #include "soc.h"
  34. #include "iomap.h"
  35. #include "common.h"
  36. #include "mmc.h"
  37. #include "prminst44xx.h"
  38. #include "prcm_mpu44xx.h"
  39. #include "omap4-sar-layout.h"
  40. #include "omap-secure.h"
  41. #include "sram.h"
  42. #ifdef CONFIG_CACHE_L2X0
  43. static void __iomem *l2cache_base;
  44. #endif
  45. static void __iomem *sar_ram_base;
  46. static void __iomem *gic_dist_base_addr;
  47. static void __iomem *twd_base;
  48. #define IRQ_LOCALTIMER 29
  49. #ifdef CONFIG_OMAP4_ERRATA_I688
  50. /* Used to implement memory barrier on DRAM path */
  51. #define OMAP4_DRAM_BARRIER_VA 0xfe600000
  52. void __iomem *dram_sync, *sram_sync;
  53. static phys_addr_t paddr;
  54. static u32 size;
  55. void omap_bus_sync(void)
  56. {
  57. if (dram_sync && sram_sync) {
  58. writel_relaxed(readl_relaxed(dram_sync), dram_sync);
  59. writel_relaxed(readl_relaxed(sram_sync), sram_sync);
  60. isb();
  61. }
  62. }
  63. EXPORT_SYMBOL(omap_bus_sync);
  64. static int __init omap4_sram_init(void)
  65. {
  66. struct device_node *np;
  67. struct gen_pool *sram_pool;
  68. np = of_find_compatible_node(NULL, NULL, "ti,omap4-mpu");
  69. if (!np)
  70. pr_warn("%s:Unable to allocate sram needed to handle errata I688\n",
  71. __func__);
  72. sram_pool = of_get_named_gen_pool(np, "sram", 0);
  73. if (!sram_pool)
  74. pr_warn("%s:Unable to get sram pool needed to handle errata I688\n",
  75. __func__);
  76. else
  77. sram_sync = (void *)gen_pool_alloc(sram_pool, PAGE_SIZE);
  78. return 0;
  79. }
  80. omap_arch_initcall(omap4_sram_init);
  81. /* Steal one page physical memory for barrier implementation */
  82. int __init omap_barrier_reserve_memblock(void)
  83. {
  84. size = ALIGN(PAGE_SIZE, SZ_1M);
  85. paddr = arm_memblock_steal(size, SZ_1M);
  86. return 0;
  87. }
  88. void __init omap_barriers_init(void)
  89. {
  90. struct map_desc dram_io_desc[1];
  91. dram_io_desc[0].virtual = OMAP4_DRAM_BARRIER_VA;
  92. dram_io_desc[0].pfn = __phys_to_pfn(paddr);
  93. dram_io_desc[0].length = size;
  94. dram_io_desc[0].type = MT_MEMORY_RW_SO;
  95. iotable_init(dram_io_desc, ARRAY_SIZE(dram_io_desc));
  96. dram_sync = (void __iomem *) dram_io_desc[0].virtual;
  97. pr_info("OMAP4: Map 0x%08llx to 0x%08lx for dram barrier\n",
  98. (long long) paddr, dram_io_desc[0].virtual);
  99. }
  100. #else
  101. void __init omap_barriers_init(void)
  102. {}
  103. #endif
  104. void gic_dist_disable(void)
  105. {
  106. if (gic_dist_base_addr)
  107. writel_relaxed(0x0, gic_dist_base_addr + GIC_DIST_CTRL);
  108. }
  109. void gic_dist_enable(void)
  110. {
  111. if (gic_dist_base_addr)
  112. writel_relaxed(0x1, gic_dist_base_addr + GIC_DIST_CTRL);
  113. }
  114. bool gic_dist_disabled(void)
  115. {
  116. return !(readl_relaxed(gic_dist_base_addr + GIC_DIST_CTRL) & 0x1);
  117. }
  118. void gic_timer_retrigger(void)
  119. {
  120. u32 twd_int = readl_relaxed(twd_base + TWD_TIMER_INTSTAT);
  121. u32 gic_int = readl_relaxed(gic_dist_base_addr + GIC_DIST_PENDING_SET);
  122. u32 twd_ctrl = readl_relaxed(twd_base + TWD_TIMER_CONTROL);
  123. if (twd_int && !(gic_int & BIT(IRQ_LOCALTIMER))) {
  124. /*
  125. * The local timer interrupt got lost while the distributor was
  126. * disabled. Ack the pending interrupt, and retrigger it.
  127. */
  128. pr_warn("%s: lost localtimer interrupt\n", __func__);
  129. writel_relaxed(1, twd_base + TWD_TIMER_INTSTAT);
  130. if (!(twd_ctrl & TWD_TIMER_CONTROL_PERIODIC)) {
  131. writel_relaxed(1, twd_base + TWD_TIMER_COUNTER);
  132. twd_ctrl |= TWD_TIMER_CONTROL_ENABLE;
  133. writel_relaxed(twd_ctrl, twd_base + TWD_TIMER_CONTROL);
  134. }
  135. }
  136. }
  137. #ifdef CONFIG_CACHE_L2X0
  138. void __iomem *omap4_get_l2cache_base(void)
  139. {
  140. return l2cache_base;
  141. }
  142. static void omap4_l2c310_write_sec(unsigned long val, unsigned reg)
  143. {
  144. unsigned smc_op;
  145. switch (reg) {
  146. case L2X0_CTRL:
  147. smc_op = OMAP4_MON_L2X0_CTRL_INDEX;
  148. break;
  149. case L2X0_AUX_CTRL:
  150. smc_op = OMAP4_MON_L2X0_AUXCTRL_INDEX;
  151. break;
  152. case L2X0_DEBUG_CTRL:
  153. smc_op = OMAP4_MON_L2X0_DBG_CTRL_INDEX;
  154. break;
  155. case L310_PREFETCH_CTRL:
  156. smc_op = OMAP4_MON_L2X0_PREFETCH_INDEX;
  157. break;
  158. case L310_POWER_CTRL:
  159. pr_info_once("OMAP L2C310: ROM does not support power control setting\n");
  160. return;
  161. default:
  162. WARN_ONCE(1, "OMAP L2C310: ignoring write to reg 0x%x\n", reg);
  163. return;
  164. }
  165. omap_smc1(smc_op, val);
  166. }
  167. int __init omap_l2_cache_init(void)
  168. {
  169. u32 aux_ctrl;
  170. /* Static mapping, never released */
  171. l2cache_base = ioremap(OMAP44XX_L2CACHE_BASE, SZ_4K);
  172. if (WARN_ON(!l2cache_base))
  173. return -ENOMEM;
  174. /* 16-way associativity, parity disabled, way size - 64KB (es2.0 +) */
  175. aux_ctrl = L2C_AUX_CTRL_SHARED_OVERRIDE |
  176. L310_AUX_CTRL_DATA_PREFETCH |
  177. L310_AUX_CTRL_INSTR_PREFETCH;
  178. outer_cache.write_sec = omap4_l2c310_write_sec;
  179. if (of_have_populated_dt())
  180. l2x0_of_init(aux_ctrl, 0xcf9fffff);
  181. else
  182. l2x0_init(l2cache_base, aux_ctrl, 0xcf9fffff);
  183. return 0;
  184. }
  185. #endif
  186. void __iomem *omap4_get_sar_ram_base(void)
  187. {
  188. return sar_ram_base;
  189. }
  190. /*
  191. * SAR RAM used to save and restore the HW
  192. * context in low power modes
  193. */
  194. static int __init omap4_sar_ram_init(void)
  195. {
  196. unsigned long sar_base;
  197. /*
  198. * To avoid code running on other OMAPs in
  199. * multi-omap builds
  200. */
  201. if (cpu_is_omap44xx())
  202. sar_base = OMAP44XX_SAR_RAM_BASE;
  203. else if (soc_is_omap54xx())
  204. sar_base = OMAP54XX_SAR_RAM_BASE;
  205. else
  206. return -ENOMEM;
  207. /* Static mapping, never released */
  208. sar_ram_base = ioremap(sar_base, SZ_16K);
  209. if (WARN_ON(!sar_ram_base))
  210. return -ENOMEM;
  211. return 0;
  212. }
  213. omap_early_initcall(omap4_sar_ram_init);
  214. void __init omap_gic_of_init(void)
  215. {
  216. struct device_node *np;
  217. /* Extract GIC distributor and TWD bases for OMAP4460 ROM Errata WA */
  218. if (!cpu_is_omap446x())
  219. goto skip_errata_init;
  220. np = of_find_compatible_node(NULL, NULL, "arm,cortex-a9-gic");
  221. gic_dist_base_addr = of_iomap(np, 0);
  222. WARN_ON(!gic_dist_base_addr);
  223. np = of_find_compatible_node(NULL, NULL, "arm,cortex-a9-twd-timer");
  224. twd_base = of_iomap(np, 0);
  225. WARN_ON(!twd_base);
  226. skip_errata_init:
  227. omap_wakeupgen_init();
  228. #ifdef CONFIG_IRQ_CROSSBAR
  229. irqcrossbar_init();
  230. #endif
  231. irqchip_init();
  232. }