si_dpm.c 255 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <drm/drmP.h>
  24. #include "amdgpu.h"
  25. #include "amdgpu_pm.h"
  26. #include "amdgpu_dpm.h"
  27. #include "amdgpu_atombios.h"
  28. #include "sid.h"
  29. #include "r600_dpm.h"
  30. #include "si_dpm.h"
  31. #include "atom.h"
  32. #include "../include/pptable.h"
  33. #include <linux/math64.h>
  34. #include <linux/seq_file.h>
  35. #include <linux/firmware.h>
  36. #define MC_CG_ARB_FREQ_F0 0x0a
  37. #define MC_CG_ARB_FREQ_F1 0x0b
  38. #define MC_CG_ARB_FREQ_F2 0x0c
  39. #define MC_CG_ARB_FREQ_F3 0x0d
  40. #define SMC_RAM_END 0x20000
  41. #define SCLK_MIN_DEEPSLEEP_FREQ 1350
  42. /* sizeof(ATOM_PPLIB_EXTENDEDHEADER) */
  43. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V2 12
  44. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V3 14
  45. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V4 16
  46. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V5 18
  47. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V6 20
  48. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V7 22
  49. #define BIOS_SCRATCH_4 0x5cd
  50. MODULE_FIRMWARE("radeon/tahiti_smc.bin");
  51. MODULE_FIRMWARE("radeon/pitcairn_smc.bin");
  52. MODULE_FIRMWARE("radeon/pitcairn_k_smc.bin");
  53. MODULE_FIRMWARE("radeon/verde_smc.bin");
  54. MODULE_FIRMWARE("radeon/verde_k_smc.bin");
  55. MODULE_FIRMWARE("radeon/oland_smc.bin");
  56. MODULE_FIRMWARE("radeon/oland_k_smc.bin");
  57. MODULE_FIRMWARE("radeon/hainan_smc.bin");
  58. MODULE_FIRMWARE("radeon/hainan_k_smc.bin");
  59. MODULE_FIRMWARE("radeon/banks_k_2_smc.bin");
  60. union power_info {
  61. struct _ATOM_POWERPLAY_INFO info;
  62. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  63. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  64. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  65. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  66. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  67. struct _ATOM_PPLIB_POWERPLAYTABLE4 pplib4;
  68. struct _ATOM_PPLIB_POWERPLAYTABLE5 pplib5;
  69. };
  70. union fan_info {
  71. struct _ATOM_PPLIB_FANTABLE fan;
  72. struct _ATOM_PPLIB_FANTABLE2 fan2;
  73. struct _ATOM_PPLIB_FANTABLE3 fan3;
  74. };
  75. union pplib_clock_info {
  76. struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
  77. struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
  78. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  79. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  80. struct _ATOM_PPLIB_SI_CLOCK_INFO si;
  81. };
  82. static const u32 r600_utc[R600_PM_NUMBER_OF_TC] =
  83. {
  84. R600_UTC_DFLT_00,
  85. R600_UTC_DFLT_01,
  86. R600_UTC_DFLT_02,
  87. R600_UTC_DFLT_03,
  88. R600_UTC_DFLT_04,
  89. R600_UTC_DFLT_05,
  90. R600_UTC_DFLT_06,
  91. R600_UTC_DFLT_07,
  92. R600_UTC_DFLT_08,
  93. R600_UTC_DFLT_09,
  94. R600_UTC_DFLT_10,
  95. R600_UTC_DFLT_11,
  96. R600_UTC_DFLT_12,
  97. R600_UTC_DFLT_13,
  98. R600_UTC_DFLT_14,
  99. };
  100. static const u32 r600_dtc[R600_PM_NUMBER_OF_TC] =
  101. {
  102. R600_DTC_DFLT_00,
  103. R600_DTC_DFLT_01,
  104. R600_DTC_DFLT_02,
  105. R600_DTC_DFLT_03,
  106. R600_DTC_DFLT_04,
  107. R600_DTC_DFLT_05,
  108. R600_DTC_DFLT_06,
  109. R600_DTC_DFLT_07,
  110. R600_DTC_DFLT_08,
  111. R600_DTC_DFLT_09,
  112. R600_DTC_DFLT_10,
  113. R600_DTC_DFLT_11,
  114. R600_DTC_DFLT_12,
  115. R600_DTC_DFLT_13,
  116. R600_DTC_DFLT_14,
  117. };
  118. static const struct si_cac_config_reg cac_weights_tahiti[] =
  119. {
  120. { 0x0, 0x0000ffff, 0, 0xc, SISLANDS_CACCONFIG_CGIND },
  121. { 0x0, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  122. { 0x1, 0x0000ffff, 0, 0x101, SISLANDS_CACCONFIG_CGIND },
  123. { 0x1, 0xffff0000, 16, 0xc, SISLANDS_CACCONFIG_CGIND },
  124. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  125. { 0x3, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  126. { 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  127. { 0x4, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  128. { 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  129. { 0x5, 0x0000ffff, 0, 0x8fc, SISLANDS_CACCONFIG_CGIND },
  130. { 0x5, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  131. { 0x6, 0x0000ffff, 0, 0x95, SISLANDS_CACCONFIG_CGIND },
  132. { 0x6, 0xffff0000, 16, 0x34e, SISLANDS_CACCONFIG_CGIND },
  133. { 0x18f, 0x0000ffff, 0, 0x1a1, SISLANDS_CACCONFIG_CGIND },
  134. { 0x7, 0x0000ffff, 0, 0xda, SISLANDS_CACCONFIG_CGIND },
  135. { 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  136. { 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  137. { 0x8, 0xffff0000, 16, 0x46, SISLANDS_CACCONFIG_CGIND },
  138. { 0x9, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  139. { 0xa, 0x0000ffff, 0, 0x208, SISLANDS_CACCONFIG_CGIND },
  140. { 0xb, 0x0000ffff, 0, 0xe7, SISLANDS_CACCONFIG_CGIND },
  141. { 0xb, 0xffff0000, 16, 0x948, SISLANDS_CACCONFIG_CGIND },
  142. { 0xc, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  143. { 0xd, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  144. { 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  145. { 0xe, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  146. { 0xf, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  147. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  148. { 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  149. { 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  150. { 0x11, 0x0000ffff, 0, 0x167, SISLANDS_CACCONFIG_CGIND },
  151. { 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  152. { 0x12, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  153. { 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  154. { 0x13, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  155. { 0x14, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  156. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  157. { 0x15, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
  158. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  159. { 0x16, 0x0000ffff, 0, 0x31, SISLANDS_CACCONFIG_CGIND },
  160. { 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  161. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  162. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  163. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  164. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  165. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  166. { 0x1a, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  167. { 0x1a, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  168. { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  169. { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  170. { 0x1c, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  171. { 0x1c, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  172. { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  173. { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  174. { 0x1e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  175. { 0x1e, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  176. { 0x1f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  177. { 0x1f, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  178. { 0x20, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  179. { 0x6d, 0x0000ffff, 0, 0x18e, SISLANDS_CACCONFIG_CGIND },
  180. { 0xFFFFFFFF }
  181. };
  182. static const struct si_cac_config_reg lcac_tahiti[] =
  183. {
  184. { 0x143, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
  185. { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  186. { 0x146, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
  187. { 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  188. { 0x149, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
  189. { 0x149, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  190. { 0x14c, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
  191. { 0x14c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  192. { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  193. { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  194. { 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  195. { 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  196. { 0x9e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  197. { 0x9e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  198. { 0x101, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  199. { 0x101, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  200. { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  201. { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  202. { 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  203. { 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  204. { 0x10a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  205. { 0x10a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  206. { 0x10d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  207. { 0x10d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  208. { 0x8c, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  209. { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  210. { 0x8f, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  211. { 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  212. { 0x92, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  213. { 0x92, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  214. { 0x95, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  215. { 0x95, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  216. { 0x14f, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  217. { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  218. { 0x152, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  219. { 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  220. { 0x155, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  221. { 0x155, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  222. { 0x158, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  223. { 0x158, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  224. { 0x110, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  225. { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  226. { 0x113, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  227. { 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  228. { 0x116, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  229. { 0x116, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  230. { 0x119, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  231. { 0x119, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  232. { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  233. { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  234. { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  235. { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  236. { 0x122, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  237. { 0x122, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  238. { 0x125, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  239. { 0x125, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  240. { 0x128, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  241. { 0x128, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  242. { 0x12b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  243. { 0x12b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  244. { 0x15b, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  245. { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  246. { 0x15e, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  247. { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  248. { 0x161, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  249. { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  250. { 0x164, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  251. { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  252. { 0x167, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  253. { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  254. { 0x16a, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  255. { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  256. { 0x16d, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  257. { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  258. { 0x170, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  259. { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  260. { 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  261. { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  262. { 0x176, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  263. { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  264. { 0x179, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  265. { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  266. { 0x17c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  267. { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  268. { 0x17f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  269. { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  270. { 0xFFFFFFFF }
  271. };
  272. static const struct si_cac_config_reg cac_override_tahiti[] =
  273. {
  274. { 0xFFFFFFFF }
  275. };
  276. static const struct si_powertune_data powertune_data_tahiti =
  277. {
  278. ((1 << 16) | 27027),
  279. 6,
  280. 0,
  281. 4,
  282. 95,
  283. {
  284. 0UL,
  285. 0UL,
  286. 4521550UL,
  287. 309631529UL,
  288. -1270850L,
  289. 4513710L,
  290. 40
  291. },
  292. 595000000UL,
  293. 12,
  294. {
  295. 0,
  296. 0,
  297. 0,
  298. 0,
  299. 0,
  300. 0,
  301. 0,
  302. 0
  303. },
  304. true
  305. };
  306. static const struct si_dte_data dte_data_tahiti =
  307. {
  308. { 1159409, 0, 0, 0, 0 },
  309. { 777, 0, 0, 0, 0 },
  310. 2,
  311. 54000,
  312. 127000,
  313. 25,
  314. 2,
  315. 10,
  316. 13,
  317. { 27, 31, 35, 39, 43, 47, 54, 61, 67, 74, 81, 88, 95, 0, 0, 0 },
  318. { 240888759, 221057860, 235370597, 162287531, 158510299, 131423027, 116673180, 103067515, 87941937, 76209048, 68209175, 64090048, 58301890, 0, 0, 0 },
  319. { 12024, 11189, 11451, 8411, 7939, 6666, 5681, 4905, 4241, 3720, 3354, 3122, 2890, 0, 0, 0 },
  320. 85,
  321. false
  322. };
  323. #if 0
  324. static const struct si_dte_data dte_data_tahiti_le =
  325. {
  326. { 0x1E8480, 0x7A1200, 0x2160EC0, 0x3938700, 0 },
  327. { 0x7D, 0x7D, 0x4E4, 0xB00, 0 },
  328. 0x5,
  329. 0xAFC8,
  330. 0x64,
  331. 0x32,
  332. 1,
  333. 0,
  334. 0x10,
  335. { 0x78, 0x7C, 0x82, 0x88, 0x8E, 0x94, 0x9A, 0xA0, 0xA6, 0xAC, 0xB0, 0xB4, 0xB8, 0xBC, 0xC0, 0xC4 },
  336. { 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700 },
  337. { 0x2AF8, 0x2AF8, 0x29BB, 0x27F9, 0x2637, 0x2475, 0x22B3, 0x20F1, 0x1F2F, 0x1D6D, 0x1734, 0x1414, 0x10F4, 0xDD4, 0xAB4, 0x794 },
  338. 85,
  339. true
  340. };
  341. #endif
  342. static const struct si_dte_data dte_data_tahiti_pro =
  343. {
  344. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  345. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  346. 5,
  347. 45000,
  348. 100,
  349. 0xA,
  350. 1,
  351. 0,
  352. 0x10,
  353. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  354. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  355. { 0x7D0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  356. 90,
  357. true
  358. };
  359. static const struct si_dte_data dte_data_new_zealand =
  360. {
  361. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0 },
  362. { 0x29B, 0x3E9, 0x537, 0x7D2, 0 },
  363. 0x5,
  364. 0xAFC8,
  365. 0x69,
  366. 0x32,
  367. 1,
  368. 0,
  369. 0x10,
  370. { 0x82, 0xA0, 0xB4, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE },
  371. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  372. { 0xDAC, 0x1388, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685 },
  373. 85,
  374. true
  375. };
  376. static const struct si_dte_data dte_data_aruba_pro =
  377. {
  378. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  379. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  380. 5,
  381. 45000,
  382. 100,
  383. 0xA,
  384. 1,
  385. 0,
  386. 0x10,
  387. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  388. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  389. { 0x1000, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  390. 90,
  391. true
  392. };
  393. static const struct si_dte_data dte_data_malta =
  394. {
  395. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  396. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  397. 5,
  398. 45000,
  399. 100,
  400. 0xA,
  401. 1,
  402. 0,
  403. 0x10,
  404. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  405. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  406. { 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  407. 90,
  408. true
  409. };
  410. static const struct si_cac_config_reg cac_weights_pitcairn[] =
  411. {
  412. { 0x0, 0x0000ffff, 0, 0x8a, SISLANDS_CACCONFIG_CGIND },
  413. { 0x0, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  414. { 0x1, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  415. { 0x1, 0xffff0000, 16, 0x24d, SISLANDS_CACCONFIG_CGIND },
  416. { 0x2, 0x0000ffff, 0, 0x19, SISLANDS_CACCONFIG_CGIND },
  417. { 0x3, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  418. { 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  419. { 0x4, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
  420. { 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  421. { 0x5, 0x0000ffff, 0, 0xc11, SISLANDS_CACCONFIG_CGIND },
  422. { 0x5, 0xffff0000, 16, 0x7f3, SISLANDS_CACCONFIG_CGIND },
  423. { 0x6, 0x0000ffff, 0, 0x403, SISLANDS_CACCONFIG_CGIND },
  424. { 0x6, 0xffff0000, 16, 0x367, SISLANDS_CACCONFIG_CGIND },
  425. { 0x18f, 0x0000ffff, 0, 0x4c9, SISLANDS_CACCONFIG_CGIND },
  426. { 0x7, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  427. { 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  428. { 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  429. { 0x8, 0xffff0000, 16, 0x45d, SISLANDS_CACCONFIG_CGIND },
  430. { 0x9, 0x0000ffff, 0, 0x36d, SISLANDS_CACCONFIG_CGIND },
  431. { 0xa, 0x0000ffff, 0, 0x534, SISLANDS_CACCONFIG_CGIND },
  432. { 0xb, 0x0000ffff, 0, 0x5da, SISLANDS_CACCONFIG_CGIND },
  433. { 0xb, 0xffff0000, 16, 0x880, SISLANDS_CACCONFIG_CGIND },
  434. { 0xc, 0x0000ffff, 0, 0x201, SISLANDS_CACCONFIG_CGIND },
  435. { 0xd, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  436. { 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  437. { 0xe, 0x0000ffff, 0, 0x9f, SISLANDS_CACCONFIG_CGIND },
  438. { 0xf, 0x0000ffff, 0, 0x1f, SISLANDS_CACCONFIG_CGIND },
  439. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  440. { 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  441. { 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  442. { 0x11, 0x0000ffff, 0, 0x5de, SISLANDS_CACCONFIG_CGIND },
  443. { 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  444. { 0x12, 0x0000ffff, 0, 0x7b, SISLANDS_CACCONFIG_CGIND },
  445. { 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  446. { 0x13, 0xffff0000, 16, 0x13, SISLANDS_CACCONFIG_CGIND },
  447. { 0x14, 0x0000ffff, 0, 0xf9, SISLANDS_CACCONFIG_CGIND },
  448. { 0x15, 0x0000ffff, 0, 0x66, SISLANDS_CACCONFIG_CGIND },
  449. { 0x15, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  450. { 0x4e, 0x0000ffff, 0, 0x13, SISLANDS_CACCONFIG_CGIND },
  451. { 0x16, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  452. { 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  453. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  454. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  455. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  456. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  457. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  458. { 0x1a, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  459. { 0x1a, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  460. { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  461. { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  462. { 0x1c, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  463. { 0x1c, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  464. { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  465. { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  466. { 0x1e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  467. { 0x1e, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  468. { 0x1f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  469. { 0x1f, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  470. { 0x20, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  471. { 0x6d, 0x0000ffff, 0, 0x186, SISLANDS_CACCONFIG_CGIND },
  472. { 0xFFFFFFFF }
  473. };
  474. static const struct si_cac_config_reg lcac_pitcairn[] =
  475. {
  476. { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  477. { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  478. { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  479. { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  480. { 0x110, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  481. { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  482. { 0x14f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  483. { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  484. { 0x8c, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  485. { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  486. { 0x143, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  487. { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  488. { 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  489. { 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  490. { 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  491. { 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  492. { 0x113, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  493. { 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  494. { 0x152, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  495. { 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  496. { 0x8f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  497. { 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  498. { 0x146, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  499. { 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  500. { 0x9e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  501. { 0x9e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  502. { 0x10a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  503. { 0x10a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  504. { 0x116, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  505. { 0x116, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  506. { 0x155, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  507. { 0x155, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  508. { 0x92, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  509. { 0x92, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  510. { 0x149, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  511. { 0x149, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  512. { 0x101, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  513. { 0x101, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  514. { 0x10d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  515. { 0x10d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  516. { 0x119, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  517. { 0x119, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  518. { 0x158, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  519. { 0x158, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  520. { 0x95, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  521. { 0x95, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  522. { 0x14c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  523. { 0x14c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  524. { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  525. { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  526. { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  527. { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  528. { 0x122, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  529. { 0x122, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  530. { 0x125, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  531. { 0x125, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  532. { 0x128, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  533. { 0x128, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  534. { 0x12b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  535. { 0x12b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  536. { 0x164, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  537. { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  538. { 0x167, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  539. { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  540. { 0x16a, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  541. { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  542. { 0x15e, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  543. { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  544. { 0x161, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  545. { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  546. { 0x15b, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  547. { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  548. { 0x16d, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  549. { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  550. { 0x170, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  551. { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  552. { 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  553. { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  554. { 0x176, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  555. { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  556. { 0x179, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  557. { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  558. { 0x17c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  559. { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  560. { 0x17f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  561. { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  562. { 0xFFFFFFFF }
  563. };
  564. static const struct si_cac_config_reg cac_override_pitcairn[] =
  565. {
  566. { 0xFFFFFFFF }
  567. };
  568. static const struct si_powertune_data powertune_data_pitcairn =
  569. {
  570. ((1 << 16) | 27027),
  571. 5,
  572. 0,
  573. 6,
  574. 100,
  575. {
  576. 51600000UL,
  577. 1800000UL,
  578. 7194395UL,
  579. 309631529UL,
  580. -1270850L,
  581. 4513710L,
  582. 100
  583. },
  584. 117830498UL,
  585. 12,
  586. {
  587. 0,
  588. 0,
  589. 0,
  590. 0,
  591. 0,
  592. 0,
  593. 0,
  594. 0
  595. },
  596. true
  597. };
  598. static const struct si_dte_data dte_data_pitcairn =
  599. {
  600. { 0, 0, 0, 0, 0 },
  601. { 0, 0, 0, 0, 0 },
  602. 0,
  603. 0,
  604. 0,
  605. 0,
  606. 0,
  607. 0,
  608. 0,
  609. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  610. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  611. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  612. 0,
  613. false
  614. };
  615. static const struct si_dte_data dte_data_curacao_xt =
  616. {
  617. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  618. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  619. 5,
  620. 45000,
  621. 100,
  622. 0xA,
  623. 1,
  624. 0,
  625. 0x10,
  626. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  627. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  628. { 0x1D17, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  629. 90,
  630. true
  631. };
  632. static const struct si_dte_data dte_data_curacao_pro =
  633. {
  634. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  635. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  636. 5,
  637. 45000,
  638. 100,
  639. 0xA,
  640. 1,
  641. 0,
  642. 0x10,
  643. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  644. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  645. { 0x1D17, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  646. 90,
  647. true
  648. };
  649. static const struct si_dte_data dte_data_neptune_xt =
  650. {
  651. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  652. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  653. 5,
  654. 45000,
  655. 100,
  656. 0xA,
  657. 1,
  658. 0,
  659. 0x10,
  660. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  661. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  662. { 0x3A2F, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  663. 90,
  664. true
  665. };
  666. static const struct si_cac_config_reg cac_weights_chelsea_pro[] =
  667. {
  668. { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
  669. { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  670. { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
  671. { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
  672. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  673. { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  674. { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  675. { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  676. { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
  677. { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  678. { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
  679. { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
  680. { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
  681. { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  682. { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
  683. { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
  684. { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
  685. { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  686. { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
  687. { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
  688. { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
  689. { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
  690. { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
  691. { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
  692. { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
  693. { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  694. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  695. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  696. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  697. { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
  698. { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  699. { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
  700. { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
  701. { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
  702. { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  703. { 0x14, 0x0000ffff, 0, 0x2BD, SISLANDS_CACCONFIG_CGIND },
  704. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  705. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  706. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  707. { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  708. { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
  709. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  710. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  711. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  712. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  713. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  714. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  715. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  716. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  717. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  718. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  719. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  720. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  721. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  722. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  723. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  724. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  725. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  726. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  727. { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
  728. { 0xFFFFFFFF }
  729. };
  730. static const struct si_cac_config_reg cac_weights_chelsea_xt[] =
  731. {
  732. { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
  733. { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  734. { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
  735. { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
  736. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  737. { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  738. { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  739. { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  740. { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
  741. { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  742. { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
  743. { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
  744. { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
  745. { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  746. { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
  747. { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
  748. { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
  749. { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  750. { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
  751. { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
  752. { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
  753. { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
  754. { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
  755. { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
  756. { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
  757. { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  758. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  759. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  760. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  761. { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
  762. { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  763. { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
  764. { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
  765. { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
  766. { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  767. { 0x14, 0x0000ffff, 0, 0x30A, SISLANDS_CACCONFIG_CGIND },
  768. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  769. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  770. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  771. { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  772. { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
  773. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  774. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  775. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  776. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  777. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  778. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  779. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  780. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  781. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  782. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  783. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  784. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  785. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  786. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  787. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  788. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  789. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  790. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  791. { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
  792. { 0xFFFFFFFF }
  793. };
  794. static const struct si_cac_config_reg cac_weights_heathrow[] =
  795. {
  796. { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
  797. { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  798. { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
  799. { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
  800. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  801. { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  802. { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  803. { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  804. { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
  805. { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  806. { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
  807. { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
  808. { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
  809. { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  810. { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
  811. { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
  812. { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
  813. { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  814. { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
  815. { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
  816. { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
  817. { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
  818. { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
  819. { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
  820. { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
  821. { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  822. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  823. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  824. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  825. { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
  826. { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  827. { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
  828. { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
  829. { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
  830. { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  831. { 0x14, 0x0000ffff, 0, 0x362, SISLANDS_CACCONFIG_CGIND },
  832. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  833. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  834. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  835. { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  836. { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
  837. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  838. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  839. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  840. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  841. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  842. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  843. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  844. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  845. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  846. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  847. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  848. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  849. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  850. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  851. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  852. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  853. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  854. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  855. { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
  856. { 0xFFFFFFFF }
  857. };
  858. static const struct si_cac_config_reg cac_weights_cape_verde_pro[] =
  859. {
  860. { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
  861. { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  862. { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
  863. { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
  864. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  865. { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  866. { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  867. { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  868. { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
  869. { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  870. { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
  871. { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
  872. { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
  873. { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  874. { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
  875. { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
  876. { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
  877. { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  878. { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
  879. { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
  880. { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
  881. { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
  882. { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
  883. { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
  884. { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
  885. { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  886. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  887. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  888. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  889. { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
  890. { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  891. { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
  892. { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
  893. { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
  894. { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  895. { 0x14, 0x0000ffff, 0, 0x315, SISLANDS_CACCONFIG_CGIND },
  896. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  897. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  898. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  899. { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  900. { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
  901. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  902. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  903. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  904. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  905. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  906. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  907. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  908. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  909. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  910. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  911. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  912. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  913. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  914. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  915. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  916. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  917. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  918. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  919. { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
  920. { 0xFFFFFFFF }
  921. };
  922. static const struct si_cac_config_reg cac_weights_cape_verde[] =
  923. {
  924. { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
  925. { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  926. { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
  927. { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
  928. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  929. { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  930. { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  931. { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  932. { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
  933. { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  934. { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
  935. { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
  936. { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
  937. { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  938. { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
  939. { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
  940. { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
  941. { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  942. { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
  943. { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
  944. { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
  945. { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
  946. { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
  947. { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
  948. { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
  949. { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  950. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  951. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  952. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  953. { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
  954. { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  955. { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
  956. { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
  957. { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
  958. { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  959. { 0x14, 0x0000ffff, 0, 0x3BA, SISLANDS_CACCONFIG_CGIND },
  960. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  961. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  962. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  963. { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  964. { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
  965. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  966. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  967. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  968. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  969. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  970. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  971. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  972. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  973. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  974. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  975. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  976. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  977. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  978. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  979. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  980. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  981. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  982. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  983. { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
  984. { 0xFFFFFFFF }
  985. };
  986. static const struct si_cac_config_reg lcac_cape_verde[] =
  987. {
  988. { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  989. { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  990. { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  991. { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  992. { 0x110, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  993. { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  994. { 0x14f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  995. { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  996. { 0x8c, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  997. { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  998. { 0x143, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  999. { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1000. { 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1001. { 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1002. { 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1003. { 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1004. { 0x113, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  1005. { 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1006. { 0x152, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  1007. { 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1008. { 0x8f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1009. { 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1010. { 0x146, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1011. { 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1012. { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1013. { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1014. { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1015. { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1016. { 0x164, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1017. { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1018. { 0x167, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1019. { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1020. { 0x16a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1021. { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1022. { 0x15e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1023. { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1024. { 0x161, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1025. { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1026. { 0x15b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1027. { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1028. { 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1029. { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1030. { 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1031. { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1032. { 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1033. { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1034. { 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1035. { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1036. { 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1037. { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1038. { 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1039. { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1040. { 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1041. { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1042. { 0xFFFFFFFF }
  1043. };
  1044. static const struct si_cac_config_reg cac_override_cape_verde[] =
  1045. {
  1046. { 0xFFFFFFFF }
  1047. };
  1048. static const struct si_powertune_data powertune_data_cape_verde =
  1049. {
  1050. ((1 << 16) | 0x6993),
  1051. 5,
  1052. 0,
  1053. 7,
  1054. 105,
  1055. {
  1056. 0UL,
  1057. 0UL,
  1058. 7194395UL,
  1059. 309631529UL,
  1060. -1270850L,
  1061. 4513710L,
  1062. 100
  1063. },
  1064. 117830498UL,
  1065. 12,
  1066. {
  1067. 0,
  1068. 0,
  1069. 0,
  1070. 0,
  1071. 0,
  1072. 0,
  1073. 0,
  1074. 0
  1075. },
  1076. true
  1077. };
  1078. static const struct si_dte_data dte_data_cape_verde =
  1079. {
  1080. { 0, 0, 0, 0, 0 },
  1081. { 0, 0, 0, 0, 0 },
  1082. 0,
  1083. 0,
  1084. 0,
  1085. 0,
  1086. 0,
  1087. 0,
  1088. 0,
  1089. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  1090. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  1091. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  1092. 0,
  1093. false
  1094. };
  1095. static const struct si_dte_data dte_data_venus_xtx =
  1096. {
  1097. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  1098. { 0x71C, 0xAAB, 0xE39, 0x11C7, 0x0 },
  1099. 5,
  1100. 55000,
  1101. 0x69,
  1102. 0xA,
  1103. 1,
  1104. 0,
  1105. 0x3,
  1106. { 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1107. { 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1108. { 0xD6D8, 0x88B8, 0x1555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1109. 90,
  1110. true
  1111. };
  1112. static const struct si_dte_data dte_data_venus_xt =
  1113. {
  1114. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  1115. { 0xBDA, 0x11C7, 0x17B4, 0x1DA1, 0x0 },
  1116. 5,
  1117. 55000,
  1118. 0x69,
  1119. 0xA,
  1120. 1,
  1121. 0,
  1122. 0x3,
  1123. { 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1124. { 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1125. { 0xAFC8, 0x88B8, 0x238E, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1126. 90,
  1127. true
  1128. };
  1129. static const struct si_dte_data dte_data_venus_pro =
  1130. {
  1131. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  1132. { 0x11C7, 0x1AAB, 0x238E, 0x2C72, 0x0 },
  1133. 5,
  1134. 55000,
  1135. 0x69,
  1136. 0xA,
  1137. 1,
  1138. 0,
  1139. 0x3,
  1140. { 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1141. { 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1142. { 0x88B8, 0x88B8, 0x3555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1143. 90,
  1144. true
  1145. };
  1146. static const struct si_cac_config_reg cac_weights_oland[] =
  1147. {
  1148. { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
  1149. { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  1150. { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
  1151. { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
  1152. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1153. { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  1154. { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  1155. { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  1156. { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
  1157. { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  1158. { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
  1159. { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
  1160. { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
  1161. { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  1162. { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
  1163. { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
  1164. { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
  1165. { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  1166. { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
  1167. { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
  1168. { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
  1169. { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
  1170. { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
  1171. { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
  1172. { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
  1173. { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  1174. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  1175. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1176. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1177. { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
  1178. { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  1179. { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
  1180. { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
  1181. { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
  1182. { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  1183. { 0x14, 0x0000ffff, 0, 0x3BA, SISLANDS_CACCONFIG_CGIND },
  1184. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1185. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  1186. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1187. { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  1188. { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
  1189. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1190. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1191. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1192. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1193. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1194. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1195. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1196. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1197. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1198. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1199. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1200. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1201. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1202. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1203. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1204. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1205. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1206. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1207. { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
  1208. { 0xFFFFFFFF }
  1209. };
  1210. static const struct si_cac_config_reg cac_weights_mars_pro[] =
  1211. {
  1212. { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
  1213. { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1214. { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
  1215. { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
  1216. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1217. { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1218. { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1219. { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1220. { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
  1221. { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
  1222. { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
  1223. { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
  1224. { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
  1225. { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
  1226. { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
  1227. { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
  1228. { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
  1229. { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
  1230. { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
  1231. { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
  1232. { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
  1233. { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
  1234. { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
  1235. { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  1236. { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
  1237. { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
  1238. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  1239. { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
  1240. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1241. { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  1242. { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
  1243. { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1244. { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
  1245. { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
  1246. { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
  1247. { 0x14, 0x0000ffff, 0, 0x2, SISLANDS_CACCONFIG_CGIND },
  1248. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1249. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  1250. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1251. { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
  1252. { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
  1253. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1254. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1255. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1256. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1257. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1258. { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
  1259. { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1260. { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1261. { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1262. { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
  1263. { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
  1264. { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1265. { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1266. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1267. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1268. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1269. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1270. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1271. { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
  1272. { 0xFFFFFFFF }
  1273. };
  1274. static const struct si_cac_config_reg cac_weights_mars_xt[] =
  1275. {
  1276. { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
  1277. { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1278. { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
  1279. { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
  1280. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1281. { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1282. { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1283. { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1284. { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
  1285. { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
  1286. { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
  1287. { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
  1288. { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
  1289. { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
  1290. { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
  1291. { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
  1292. { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
  1293. { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
  1294. { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
  1295. { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
  1296. { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
  1297. { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
  1298. { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
  1299. { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  1300. { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
  1301. { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
  1302. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  1303. { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
  1304. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1305. { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  1306. { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
  1307. { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1308. { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
  1309. { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
  1310. { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
  1311. { 0x14, 0x0000ffff, 0, 0x60, SISLANDS_CACCONFIG_CGIND },
  1312. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1313. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  1314. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1315. { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
  1316. { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
  1317. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1318. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1319. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1320. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1321. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1322. { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
  1323. { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1324. { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1325. { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1326. { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
  1327. { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
  1328. { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1329. { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1330. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1331. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1332. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1333. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1334. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1335. { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
  1336. { 0xFFFFFFFF }
  1337. };
  1338. static const struct si_cac_config_reg cac_weights_oland_pro[] =
  1339. {
  1340. { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
  1341. { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1342. { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
  1343. { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
  1344. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1345. { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1346. { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1347. { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1348. { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
  1349. { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
  1350. { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
  1351. { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
  1352. { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
  1353. { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
  1354. { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
  1355. { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
  1356. { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
  1357. { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
  1358. { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
  1359. { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
  1360. { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
  1361. { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
  1362. { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
  1363. { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  1364. { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
  1365. { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
  1366. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  1367. { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
  1368. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1369. { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  1370. { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
  1371. { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1372. { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
  1373. { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
  1374. { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
  1375. { 0x14, 0x0000ffff, 0, 0x90, SISLANDS_CACCONFIG_CGIND },
  1376. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1377. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  1378. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1379. { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
  1380. { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
  1381. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1382. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1383. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1384. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1385. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1386. { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
  1387. { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1388. { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1389. { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1390. { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
  1391. { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
  1392. { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1393. { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1394. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1395. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1396. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1397. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1398. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1399. { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
  1400. { 0xFFFFFFFF }
  1401. };
  1402. static const struct si_cac_config_reg cac_weights_oland_xt[] =
  1403. {
  1404. { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
  1405. { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1406. { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
  1407. { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
  1408. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1409. { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1410. { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1411. { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1412. { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
  1413. { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
  1414. { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
  1415. { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
  1416. { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
  1417. { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
  1418. { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
  1419. { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
  1420. { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
  1421. { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
  1422. { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
  1423. { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
  1424. { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
  1425. { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
  1426. { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
  1427. { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  1428. { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
  1429. { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
  1430. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  1431. { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
  1432. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1433. { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  1434. { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
  1435. { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1436. { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
  1437. { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
  1438. { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
  1439. { 0x14, 0x0000ffff, 0, 0x120, SISLANDS_CACCONFIG_CGIND },
  1440. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1441. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  1442. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1443. { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
  1444. { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
  1445. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1446. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1447. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1448. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1449. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1450. { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
  1451. { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1452. { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1453. { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1454. { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
  1455. { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
  1456. { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1457. { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1458. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1459. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1460. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1461. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1462. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1463. { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
  1464. { 0xFFFFFFFF }
  1465. };
  1466. static const struct si_cac_config_reg lcac_oland[] =
  1467. {
  1468. { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1469. { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1470. { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1471. { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1472. { 0x110, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  1473. { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1474. { 0x14f, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  1475. { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1476. { 0x8c, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  1477. { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1478. { 0x143, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  1479. { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1480. { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1481. { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1482. { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1483. { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1484. { 0x164, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1485. { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1486. { 0x167, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1487. { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1488. { 0x16a, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1489. { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1490. { 0x15e, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1491. { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1492. { 0x161, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1493. { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1494. { 0x15b, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1495. { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1496. { 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1497. { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1498. { 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1499. { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1500. { 0x173, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1501. { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1502. { 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1503. { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1504. { 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1505. { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1506. { 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1507. { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1508. { 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1509. { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1510. { 0xFFFFFFFF }
  1511. };
  1512. static const struct si_cac_config_reg lcac_mars_pro[] =
  1513. {
  1514. { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1515. { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1516. { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1517. { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1518. { 0x110, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  1519. { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1520. { 0x14f, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  1521. { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1522. { 0x8c, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  1523. { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1524. { 0x143, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1525. { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1526. { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1527. { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1528. { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1529. { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1530. { 0x164, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1531. { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1532. { 0x167, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1533. { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1534. { 0x16a, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1535. { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1536. { 0x15e, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1537. { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1538. { 0x161, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1539. { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1540. { 0x15b, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1541. { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1542. { 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1543. { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1544. { 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1545. { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1546. { 0x173, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1547. { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1548. { 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1549. { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1550. { 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1551. { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1552. { 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1553. { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1554. { 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1555. { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1556. { 0xFFFFFFFF }
  1557. };
  1558. static const struct si_cac_config_reg cac_override_oland[] =
  1559. {
  1560. { 0xFFFFFFFF }
  1561. };
  1562. static const struct si_powertune_data powertune_data_oland =
  1563. {
  1564. ((1 << 16) | 0x6993),
  1565. 5,
  1566. 0,
  1567. 7,
  1568. 105,
  1569. {
  1570. 0UL,
  1571. 0UL,
  1572. 7194395UL,
  1573. 309631529UL,
  1574. -1270850L,
  1575. 4513710L,
  1576. 100
  1577. },
  1578. 117830498UL,
  1579. 12,
  1580. {
  1581. 0,
  1582. 0,
  1583. 0,
  1584. 0,
  1585. 0,
  1586. 0,
  1587. 0,
  1588. 0
  1589. },
  1590. true
  1591. };
  1592. static const struct si_powertune_data powertune_data_mars_pro =
  1593. {
  1594. ((1 << 16) | 0x6993),
  1595. 5,
  1596. 0,
  1597. 7,
  1598. 105,
  1599. {
  1600. 0UL,
  1601. 0UL,
  1602. 7194395UL,
  1603. 309631529UL,
  1604. -1270850L,
  1605. 4513710L,
  1606. 100
  1607. },
  1608. 117830498UL,
  1609. 12,
  1610. {
  1611. 0,
  1612. 0,
  1613. 0,
  1614. 0,
  1615. 0,
  1616. 0,
  1617. 0,
  1618. 0
  1619. },
  1620. true
  1621. };
  1622. static const struct si_dte_data dte_data_oland =
  1623. {
  1624. { 0, 0, 0, 0, 0 },
  1625. { 0, 0, 0, 0, 0 },
  1626. 0,
  1627. 0,
  1628. 0,
  1629. 0,
  1630. 0,
  1631. 0,
  1632. 0,
  1633. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  1634. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  1635. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  1636. 0,
  1637. false
  1638. };
  1639. static const struct si_dte_data dte_data_mars_pro =
  1640. {
  1641. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  1642. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  1643. 5,
  1644. 55000,
  1645. 105,
  1646. 0xA,
  1647. 1,
  1648. 0,
  1649. 0x10,
  1650. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  1651. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  1652. { 0xF627, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1653. 90,
  1654. true
  1655. };
  1656. static const struct si_dte_data dte_data_sun_xt =
  1657. {
  1658. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  1659. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  1660. 5,
  1661. 55000,
  1662. 105,
  1663. 0xA,
  1664. 1,
  1665. 0,
  1666. 0x10,
  1667. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  1668. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  1669. { 0xD555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1670. 90,
  1671. true
  1672. };
  1673. static const struct si_cac_config_reg cac_weights_hainan[] =
  1674. {
  1675. { 0x0, 0x0000ffff, 0, 0x2d9, SISLANDS_CACCONFIG_CGIND },
  1676. { 0x0, 0xffff0000, 16, 0x22b, SISLANDS_CACCONFIG_CGIND },
  1677. { 0x1, 0x0000ffff, 0, 0x21c, SISLANDS_CACCONFIG_CGIND },
  1678. { 0x1, 0xffff0000, 16, 0x1dc, SISLANDS_CACCONFIG_CGIND },
  1679. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1680. { 0x3, 0x0000ffff, 0, 0x24e, SISLANDS_CACCONFIG_CGIND },
  1681. { 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1682. { 0x4, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1683. { 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1684. { 0x5, 0x0000ffff, 0, 0x35e, SISLANDS_CACCONFIG_CGIND },
  1685. { 0x5, 0xffff0000, 16, 0x1143, SISLANDS_CACCONFIG_CGIND },
  1686. { 0x6, 0x0000ffff, 0, 0xe17, SISLANDS_CACCONFIG_CGIND },
  1687. { 0x6, 0xffff0000, 16, 0x441, SISLANDS_CACCONFIG_CGIND },
  1688. { 0x18f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1689. { 0x7, 0x0000ffff, 0, 0x28b, SISLANDS_CACCONFIG_CGIND },
  1690. { 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1691. { 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1692. { 0x8, 0xffff0000, 16, 0xabe, SISLANDS_CACCONFIG_CGIND },
  1693. { 0x9, 0x0000ffff, 0, 0xf11, SISLANDS_CACCONFIG_CGIND },
  1694. { 0xa, 0x0000ffff, 0, 0x907, SISLANDS_CACCONFIG_CGIND },
  1695. { 0xb, 0x0000ffff, 0, 0xb45, SISLANDS_CACCONFIG_CGIND },
  1696. { 0xb, 0xffff0000, 16, 0xd1e, SISLANDS_CACCONFIG_CGIND },
  1697. { 0xc, 0x0000ffff, 0, 0xa2c, SISLANDS_CACCONFIG_CGIND },
  1698. { 0xd, 0x0000ffff, 0, 0x62, SISLANDS_CACCONFIG_CGIND },
  1699. { 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1700. { 0xe, 0x0000ffff, 0, 0x1f3, SISLANDS_CACCONFIG_CGIND },
  1701. { 0xf, 0x0000ffff, 0, 0x42, SISLANDS_CACCONFIG_CGIND },
  1702. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1703. { 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1704. { 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1705. { 0x11, 0x0000ffff, 0, 0x709, SISLANDS_CACCONFIG_CGIND },
  1706. { 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1707. { 0x12, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1708. { 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1709. { 0x13, 0xffff0000, 16, 0x3a, SISLANDS_CACCONFIG_CGIND },
  1710. { 0x14, 0x0000ffff, 0, 0x357, SISLANDS_CACCONFIG_CGIND },
  1711. { 0x15, 0x0000ffff, 0, 0x9f, SISLANDS_CACCONFIG_CGIND },
  1712. { 0x15, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1713. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1714. { 0x16, 0x0000ffff, 0, 0x314, SISLANDS_CACCONFIG_CGIND },
  1715. { 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1716. { 0x17, 0x0000ffff, 0, 0x6d, SISLANDS_CACCONFIG_CGIND },
  1717. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1718. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1719. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1720. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1721. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1722. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1723. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1724. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1725. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1726. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1727. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1728. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1729. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1730. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1731. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1732. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1733. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1734. { 0x6d, 0x0000ffff, 0, 0x1b9, SISLANDS_CACCONFIG_CGIND },
  1735. { 0xFFFFFFFF }
  1736. };
  1737. static const struct si_powertune_data powertune_data_hainan =
  1738. {
  1739. ((1 << 16) | 0x6993),
  1740. 5,
  1741. 0,
  1742. 9,
  1743. 105,
  1744. {
  1745. 0UL,
  1746. 0UL,
  1747. 7194395UL,
  1748. 309631529UL,
  1749. -1270850L,
  1750. 4513710L,
  1751. 100
  1752. },
  1753. 117830498UL,
  1754. 12,
  1755. {
  1756. 0,
  1757. 0,
  1758. 0,
  1759. 0,
  1760. 0,
  1761. 0,
  1762. 0,
  1763. 0
  1764. },
  1765. true
  1766. };
  1767. static struct rv7xx_power_info *rv770_get_pi(struct amdgpu_device *adev);
  1768. static struct evergreen_power_info *evergreen_get_pi(struct amdgpu_device *adev);
  1769. static struct ni_power_info *ni_get_pi(struct amdgpu_device *adev);
  1770. static struct si_ps *si_get_ps(struct amdgpu_ps *rps);
  1771. static int si_populate_voltage_value(struct amdgpu_device *adev,
  1772. const struct atom_voltage_table *table,
  1773. u16 value, SISLANDS_SMC_VOLTAGE_VALUE *voltage);
  1774. static int si_get_std_voltage_value(struct amdgpu_device *adev,
  1775. SISLANDS_SMC_VOLTAGE_VALUE *voltage,
  1776. u16 *std_voltage);
  1777. static int si_write_smc_soft_register(struct amdgpu_device *adev,
  1778. u16 reg_offset, u32 value);
  1779. static int si_convert_power_level_to_smc(struct amdgpu_device *adev,
  1780. struct rv7xx_pl *pl,
  1781. SISLANDS_SMC_HW_PERFORMANCE_LEVEL *level);
  1782. static int si_calculate_sclk_params(struct amdgpu_device *adev,
  1783. u32 engine_clock,
  1784. SISLANDS_SMC_SCLK_VALUE *sclk);
  1785. static void si_thermal_start_smc_fan_control(struct amdgpu_device *adev);
  1786. static void si_fan_ctrl_set_default_mode(struct amdgpu_device *adev);
  1787. static void si_dpm_set_irq_funcs(struct amdgpu_device *adev);
  1788. static struct si_power_info *si_get_pi(struct amdgpu_device *adev)
  1789. {
  1790. struct si_power_info *pi = adev->pm.dpm.priv;
  1791. return pi;
  1792. }
  1793. static void si_calculate_leakage_for_v_and_t_formula(const struct ni_leakage_coeffients *coeff,
  1794. u16 v, s32 t, u32 ileakage, u32 *leakage)
  1795. {
  1796. s64 kt, kv, leakage_w, i_leakage, vddc;
  1797. s64 temperature, t_slope, t_intercept, av, bv, t_ref;
  1798. s64 tmp;
  1799. i_leakage = div64_s64(drm_int2fixp(ileakage), 100);
  1800. vddc = div64_s64(drm_int2fixp(v), 1000);
  1801. temperature = div64_s64(drm_int2fixp(t), 1000);
  1802. t_slope = div64_s64(drm_int2fixp(coeff->t_slope), 100000000);
  1803. t_intercept = div64_s64(drm_int2fixp(coeff->t_intercept), 100000000);
  1804. av = div64_s64(drm_int2fixp(coeff->av), 100000000);
  1805. bv = div64_s64(drm_int2fixp(coeff->bv), 100000000);
  1806. t_ref = drm_int2fixp(coeff->t_ref);
  1807. tmp = drm_fixp_mul(t_slope, vddc) + t_intercept;
  1808. kt = drm_fixp_exp(drm_fixp_mul(tmp, temperature));
  1809. kt = drm_fixp_div(kt, drm_fixp_exp(drm_fixp_mul(tmp, t_ref)));
  1810. kv = drm_fixp_mul(av, drm_fixp_exp(drm_fixp_mul(bv, vddc)));
  1811. leakage_w = drm_fixp_mul(drm_fixp_mul(drm_fixp_mul(i_leakage, kt), kv), vddc);
  1812. *leakage = drm_fixp2int(leakage_w * 1000);
  1813. }
  1814. static void si_calculate_leakage_for_v_and_t(struct amdgpu_device *adev,
  1815. const struct ni_leakage_coeffients *coeff,
  1816. u16 v,
  1817. s32 t,
  1818. u32 i_leakage,
  1819. u32 *leakage)
  1820. {
  1821. si_calculate_leakage_for_v_and_t_formula(coeff, v, t, i_leakage, leakage);
  1822. }
  1823. static void si_calculate_leakage_for_v_formula(const struct ni_leakage_coeffients *coeff,
  1824. const u32 fixed_kt, u16 v,
  1825. u32 ileakage, u32 *leakage)
  1826. {
  1827. s64 kt, kv, leakage_w, i_leakage, vddc;
  1828. i_leakage = div64_s64(drm_int2fixp(ileakage), 100);
  1829. vddc = div64_s64(drm_int2fixp(v), 1000);
  1830. kt = div64_s64(drm_int2fixp(fixed_kt), 100000000);
  1831. kv = drm_fixp_mul(div64_s64(drm_int2fixp(coeff->av), 100000000),
  1832. drm_fixp_exp(drm_fixp_mul(div64_s64(drm_int2fixp(coeff->bv), 100000000), vddc)));
  1833. leakage_w = drm_fixp_mul(drm_fixp_mul(drm_fixp_mul(i_leakage, kt), kv), vddc);
  1834. *leakage = drm_fixp2int(leakage_w * 1000);
  1835. }
  1836. static void si_calculate_leakage_for_v(struct amdgpu_device *adev,
  1837. const struct ni_leakage_coeffients *coeff,
  1838. const u32 fixed_kt,
  1839. u16 v,
  1840. u32 i_leakage,
  1841. u32 *leakage)
  1842. {
  1843. si_calculate_leakage_for_v_formula(coeff, fixed_kt, v, i_leakage, leakage);
  1844. }
  1845. static void si_update_dte_from_pl2(struct amdgpu_device *adev,
  1846. struct si_dte_data *dte_data)
  1847. {
  1848. u32 p_limit1 = adev->pm.dpm.tdp_limit;
  1849. u32 p_limit2 = adev->pm.dpm.near_tdp_limit;
  1850. u32 k = dte_data->k;
  1851. u32 t_max = dte_data->max_t;
  1852. u32 t_split[5] = { 10, 15, 20, 25, 30 };
  1853. u32 t_0 = dte_data->t0;
  1854. u32 i;
  1855. if (p_limit2 != 0 && p_limit2 <= p_limit1) {
  1856. dte_data->tdep_count = 3;
  1857. for (i = 0; i < k; i++) {
  1858. dte_data->r[i] =
  1859. (t_split[i] * (t_max - t_0/(u32)1000) * (1 << 14)) /
  1860. (p_limit2 * (u32)100);
  1861. }
  1862. dte_data->tdep_r[1] = dte_data->r[4] * 2;
  1863. for (i = 2; i < SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE; i++) {
  1864. dte_data->tdep_r[i] = dte_data->r[4];
  1865. }
  1866. } else {
  1867. DRM_ERROR("Invalid PL2! DTE will not be updated.\n");
  1868. }
  1869. }
  1870. static struct rv7xx_power_info *rv770_get_pi(struct amdgpu_device *adev)
  1871. {
  1872. struct rv7xx_power_info *pi = adev->pm.dpm.priv;
  1873. return pi;
  1874. }
  1875. static struct ni_power_info *ni_get_pi(struct amdgpu_device *adev)
  1876. {
  1877. struct ni_power_info *pi = adev->pm.dpm.priv;
  1878. return pi;
  1879. }
  1880. static struct si_ps *si_get_ps(struct amdgpu_ps *aps)
  1881. {
  1882. struct si_ps *ps = aps->ps_priv;
  1883. return ps;
  1884. }
  1885. static void si_initialize_powertune_defaults(struct amdgpu_device *adev)
  1886. {
  1887. struct ni_power_info *ni_pi = ni_get_pi(adev);
  1888. struct si_power_info *si_pi = si_get_pi(adev);
  1889. bool update_dte_from_pl2 = false;
  1890. if (adev->asic_type == CHIP_TAHITI) {
  1891. si_pi->cac_weights = cac_weights_tahiti;
  1892. si_pi->lcac_config = lcac_tahiti;
  1893. si_pi->cac_override = cac_override_tahiti;
  1894. si_pi->powertune_data = &powertune_data_tahiti;
  1895. si_pi->dte_data = dte_data_tahiti;
  1896. switch (adev->pdev->device) {
  1897. case 0x6798:
  1898. si_pi->dte_data.enable_dte_by_default = true;
  1899. break;
  1900. case 0x6799:
  1901. si_pi->dte_data = dte_data_new_zealand;
  1902. break;
  1903. case 0x6790:
  1904. case 0x6791:
  1905. case 0x6792:
  1906. case 0x679E:
  1907. si_pi->dte_data = dte_data_aruba_pro;
  1908. update_dte_from_pl2 = true;
  1909. break;
  1910. case 0x679B:
  1911. si_pi->dte_data = dte_data_malta;
  1912. update_dte_from_pl2 = true;
  1913. break;
  1914. case 0x679A:
  1915. si_pi->dte_data = dte_data_tahiti_pro;
  1916. update_dte_from_pl2 = true;
  1917. break;
  1918. default:
  1919. if (si_pi->dte_data.enable_dte_by_default == true)
  1920. DRM_ERROR("DTE is not enabled!\n");
  1921. break;
  1922. }
  1923. } else if (adev->asic_type == CHIP_PITCAIRN) {
  1924. si_pi->cac_weights = cac_weights_pitcairn;
  1925. si_pi->lcac_config = lcac_pitcairn;
  1926. si_pi->cac_override = cac_override_pitcairn;
  1927. si_pi->powertune_data = &powertune_data_pitcairn;
  1928. switch (adev->pdev->device) {
  1929. case 0x6810:
  1930. case 0x6818:
  1931. si_pi->dte_data = dte_data_curacao_xt;
  1932. update_dte_from_pl2 = true;
  1933. break;
  1934. case 0x6819:
  1935. case 0x6811:
  1936. si_pi->dte_data = dte_data_curacao_pro;
  1937. update_dte_from_pl2 = true;
  1938. break;
  1939. case 0x6800:
  1940. case 0x6806:
  1941. si_pi->dte_data = dte_data_neptune_xt;
  1942. update_dte_from_pl2 = true;
  1943. break;
  1944. default:
  1945. si_pi->dte_data = dte_data_pitcairn;
  1946. break;
  1947. }
  1948. } else if (adev->asic_type == CHIP_VERDE) {
  1949. si_pi->lcac_config = lcac_cape_verde;
  1950. si_pi->cac_override = cac_override_cape_verde;
  1951. si_pi->powertune_data = &powertune_data_cape_verde;
  1952. switch (adev->pdev->device) {
  1953. case 0x683B:
  1954. case 0x683F:
  1955. case 0x6829:
  1956. case 0x6835:
  1957. si_pi->cac_weights = cac_weights_cape_verde_pro;
  1958. si_pi->dte_data = dte_data_cape_verde;
  1959. break;
  1960. case 0x682C:
  1961. si_pi->cac_weights = cac_weights_cape_verde_pro;
  1962. si_pi->dte_data = dte_data_sun_xt;
  1963. update_dte_from_pl2 = true;
  1964. break;
  1965. case 0x6825:
  1966. case 0x6827:
  1967. si_pi->cac_weights = cac_weights_heathrow;
  1968. si_pi->dte_data = dte_data_cape_verde;
  1969. break;
  1970. case 0x6824:
  1971. case 0x682D:
  1972. si_pi->cac_weights = cac_weights_chelsea_xt;
  1973. si_pi->dte_data = dte_data_cape_verde;
  1974. break;
  1975. case 0x682F:
  1976. si_pi->cac_weights = cac_weights_chelsea_pro;
  1977. si_pi->dte_data = dte_data_cape_verde;
  1978. break;
  1979. case 0x6820:
  1980. si_pi->cac_weights = cac_weights_heathrow;
  1981. si_pi->dte_data = dte_data_venus_xtx;
  1982. break;
  1983. case 0x6821:
  1984. si_pi->cac_weights = cac_weights_heathrow;
  1985. si_pi->dte_data = dte_data_venus_xt;
  1986. break;
  1987. case 0x6823:
  1988. case 0x682B:
  1989. case 0x6822:
  1990. case 0x682A:
  1991. si_pi->cac_weights = cac_weights_chelsea_pro;
  1992. si_pi->dte_data = dte_data_venus_pro;
  1993. break;
  1994. default:
  1995. si_pi->cac_weights = cac_weights_cape_verde;
  1996. si_pi->dte_data = dte_data_cape_verde;
  1997. break;
  1998. }
  1999. } else if (adev->asic_type == CHIP_OLAND) {
  2000. si_pi->lcac_config = lcac_mars_pro;
  2001. si_pi->cac_override = cac_override_oland;
  2002. si_pi->powertune_data = &powertune_data_mars_pro;
  2003. si_pi->dte_data = dte_data_mars_pro;
  2004. switch (adev->pdev->device) {
  2005. case 0x6601:
  2006. case 0x6621:
  2007. case 0x6603:
  2008. case 0x6605:
  2009. si_pi->cac_weights = cac_weights_mars_pro;
  2010. update_dte_from_pl2 = true;
  2011. break;
  2012. case 0x6600:
  2013. case 0x6606:
  2014. case 0x6620:
  2015. case 0x6604:
  2016. si_pi->cac_weights = cac_weights_mars_xt;
  2017. update_dte_from_pl2 = true;
  2018. break;
  2019. case 0x6611:
  2020. case 0x6613:
  2021. case 0x6608:
  2022. si_pi->cac_weights = cac_weights_oland_pro;
  2023. update_dte_from_pl2 = true;
  2024. break;
  2025. case 0x6610:
  2026. si_pi->cac_weights = cac_weights_oland_xt;
  2027. update_dte_from_pl2 = true;
  2028. break;
  2029. default:
  2030. si_pi->cac_weights = cac_weights_oland;
  2031. si_pi->lcac_config = lcac_oland;
  2032. si_pi->cac_override = cac_override_oland;
  2033. si_pi->powertune_data = &powertune_data_oland;
  2034. si_pi->dte_data = dte_data_oland;
  2035. break;
  2036. }
  2037. } else if (adev->asic_type == CHIP_HAINAN) {
  2038. si_pi->cac_weights = cac_weights_hainan;
  2039. si_pi->lcac_config = lcac_oland;
  2040. si_pi->cac_override = cac_override_oland;
  2041. si_pi->powertune_data = &powertune_data_hainan;
  2042. si_pi->dte_data = dte_data_sun_xt;
  2043. update_dte_from_pl2 = true;
  2044. } else {
  2045. DRM_ERROR("Unknown SI asic revision, failed to initialize PowerTune!\n");
  2046. return;
  2047. }
  2048. ni_pi->enable_power_containment = false;
  2049. ni_pi->enable_cac = false;
  2050. ni_pi->enable_sq_ramping = false;
  2051. si_pi->enable_dte = false;
  2052. if (si_pi->powertune_data->enable_powertune_by_default) {
  2053. ni_pi->enable_power_containment = true;
  2054. ni_pi->enable_cac = true;
  2055. if (si_pi->dte_data.enable_dte_by_default) {
  2056. si_pi->enable_dte = true;
  2057. if (update_dte_from_pl2)
  2058. si_update_dte_from_pl2(adev, &si_pi->dte_data);
  2059. }
  2060. ni_pi->enable_sq_ramping = true;
  2061. }
  2062. ni_pi->driver_calculate_cac_leakage = true;
  2063. ni_pi->cac_configuration_required = true;
  2064. if (ni_pi->cac_configuration_required) {
  2065. ni_pi->support_cac_long_term_average = true;
  2066. si_pi->dyn_powertune_data.l2_lta_window_size =
  2067. si_pi->powertune_data->l2_lta_window_size_default;
  2068. si_pi->dyn_powertune_data.lts_truncate =
  2069. si_pi->powertune_data->lts_truncate_default;
  2070. } else {
  2071. ni_pi->support_cac_long_term_average = false;
  2072. si_pi->dyn_powertune_data.l2_lta_window_size = 0;
  2073. si_pi->dyn_powertune_data.lts_truncate = 0;
  2074. }
  2075. si_pi->dyn_powertune_data.disable_uvd_powertune = false;
  2076. }
  2077. static u32 si_get_smc_power_scaling_factor(struct amdgpu_device *adev)
  2078. {
  2079. return 1;
  2080. }
  2081. static u32 si_calculate_cac_wintime(struct amdgpu_device *adev)
  2082. {
  2083. u32 xclk;
  2084. u32 wintime;
  2085. u32 cac_window;
  2086. u32 cac_window_size;
  2087. xclk = amdgpu_asic_get_xclk(adev);
  2088. if (xclk == 0)
  2089. return 0;
  2090. cac_window = RREG32(CG_CAC_CTRL) & CAC_WINDOW_MASK;
  2091. cac_window_size = ((cac_window & 0xFFFF0000) >> 16) * (cac_window & 0x0000FFFF);
  2092. wintime = (cac_window_size * 100) / xclk;
  2093. return wintime;
  2094. }
  2095. static u32 si_scale_power_for_smc(u32 power_in_watts, u32 scaling_factor)
  2096. {
  2097. return power_in_watts;
  2098. }
  2099. static int si_calculate_adjusted_tdp_limits(struct amdgpu_device *adev,
  2100. bool adjust_polarity,
  2101. u32 tdp_adjustment,
  2102. u32 *tdp_limit,
  2103. u32 *near_tdp_limit)
  2104. {
  2105. u32 adjustment_delta, max_tdp_limit;
  2106. if (tdp_adjustment > (u32)adev->pm.dpm.tdp_od_limit)
  2107. return -EINVAL;
  2108. max_tdp_limit = ((100 + 100) * adev->pm.dpm.tdp_limit) / 100;
  2109. if (adjust_polarity) {
  2110. *tdp_limit = ((100 + tdp_adjustment) * adev->pm.dpm.tdp_limit) / 100;
  2111. *near_tdp_limit = adev->pm.dpm.near_tdp_limit_adjusted + (*tdp_limit - adev->pm.dpm.tdp_limit);
  2112. } else {
  2113. *tdp_limit = ((100 - tdp_adjustment) * adev->pm.dpm.tdp_limit) / 100;
  2114. adjustment_delta = adev->pm.dpm.tdp_limit - *tdp_limit;
  2115. if (adjustment_delta < adev->pm.dpm.near_tdp_limit_adjusted)
  2116. *near_tdp_limit = adev->pm.dpm.near_tdp_limit_adjusted - adjustment_delta;
  2117. else
  2118. *near_tdp_limit = 0;
  2119. }
  2120. if ((*tdp_limit <= 0) || (*tdp_limit > max_tdp_limit))
  2121. return -EINVAL;
  2122. if ((*near_tdp_limit <= 0) || (*near_tdp_limit > *tdp_limit))
  2123. return -EINVAL;
  2124. return 0;
  2125. }
  2126. static int si_populate_smc_tdp_limits(struct amdgpu_device *adev,
  2127. struct amdgpu_ps *amdgpu_state)
  2128. {
  2129. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2130. struct si_power_info *si_pi = si_get_pi(adev);
  2131. if (ni_pi->enable_power_containment) {
  2132. SISLANDS_SMC_STATETABLE *smc_table = &si_pi->smc_statetable;
  2133. PP_SIslands_PAPMParameters *papm_parm;
  2134. struct amdgpu_ppm_table *ppm = adev->pm.dpm.dyn_state.ppm_table;
  2135. u32 scaling_factor = si_get_smc_power_scaling_factor(adev);
  2136. u32 tdp_limit;
  2137. u32 near_tdp_limit;
  2138. int ret;
  2139. if (scaling_factor == 0)
  2140. return -EINVAL;
  2141. memset(smc_table, 0, sizeof(SISLANDS_SMC_STATETABLE));
  2142. ret = si_calculate_adjusted_tdp_limits(adev,
  2143. false, /* ??? */
  2144. adev->pm.dpm.tdp_adjustment,
  2145. &tdp_limit,
  2146. &near_tdp_limit);
  2147. if (ret)
  2148. return ret;
  2149. smc_table->dpm2Params.TDPLimit =
  2150. cpu_to_be32(si_scale_power_for_smc(tdp_limit, scaling_factor) * 1000);
  2151. smc_table->dpm2Params.NearTDPLimit =
  2152. cpu_to_be32(si_scale_power_for_smc(near_tdp_limit, scaling_factor) * 1000);
  2153. smc_table->dpm2Params.SafePowerLimit =
  2154. cpu_to_be32(si_scale_power_for_smc((near_tdp_limit * SISLANDS_DPM2_TDP_SAFE_LIMIT_PERCENT) / 100, scaling_factor) * 1000);
  2155. ret = amdgpu_si_copy_bytes_to_smc(adev,
  2156. (si_pi->state_table_start + offsetof(SISLANDS_SMC_STATETABLE, dpm2Params) +
  2157. offsetof(PP_SIslands_DPM2Parameters, TDPLimit)),
  2158. (u8 *)(&(smc_table->dpm2Params.TDPLimit)),
  2159. sizeof(u32) * 3,
  2160. si_pi->sram_end);
  2161. if (ret)
  2162. return ret;
  2163. if (si_pi->enable_ppm) {
  2164. papm_parm = &si_pi->papm_parm;
  2165. memset(papm_parm, 0, sizeof(PP_SIslands_PAPMParameters));
  2166. papm_parm->NearTDPLimitTherm = cpu_to_be32(ppm->dgpu_tdp);
  2167. papm_parm->dGPU_T_Limit = cpu_to_be32(ppm->tj_max);
  2168. papm_parm->dGPU_T_Warning = cpu_to_be32(95);
  2169. papm_parm->dGPU_T_Hysteresis = cpu_to_be32(5);
  2170. papm_parm->PlatformPowerLimit = 0xffffffff;
  2171. papm_parm->NearTDPLimitPAPM = 0xffffffff;
  2172. ret = amdgpu_si_copy_bytes_to_smc(adev, si_pi->papm_cfg_table_start,
  2173. (u8 *)papm_parm,
  2174. sizeof(PP_SIslands_PAPMParameters),
  2175. si_pi->sram_end);
  2176. if (ret)
  2177. return ret;
  2178. }
  2179. }
  2180. return 0;
  2181. }
  2182. static int si_populate_smc_tdp_limits_2(struct amdgpu_device *adev,
  2183. struct amdgpu_ps *amdgpu_state)
  2184. {
  2185. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2186. struct si_power_info *si_pi = si_get_pi(adev);
  2187. if (ni_pi->enable_power_containment) {
  2188. SISLANDS_SMC_STATETABLE *smc_table = &si_pi->smc_statetable;
  2189. u32 scaling_factor = si_get_smc_power_scaling_factor(adev);
  2190. int ret;
  2191. memset(smc_table, 0, sizeof(SISLANDS_SMC_STATETABLE));
  2192. smc_table->dpm2Params.NearTDPLimit =
  2193. cpu_to_be32(si_scale_power_for_smc(adev->pm.dpm.near_tdp_limit_adjusted, scaling_factor) * 1000);
  2194. smc_table->dpm2Params.SafePowerLimit =
  2195. cpu_to_be32(si_scale_power_for_smc((adev->pm.dpm.near_tdp_limit_adjusted * SISLANDS_DPM2_TDP_SAFE_LIMIT_PERCENT) / 100, scaling_factor) * 1000);
  2196. ret = amdgpu_si_copy_bytes_to_smc(adev,
  2197. (si_pi->state_table_start +
  2198. offsetof(SISLANDS_SMC_STATETABLE, dpm2Params) +
  2199. offsetof(PP_SIslands_DPM2Parameters, NearTDPLimit)),
  2200. (u8 *)(&(smc_table->dpm2Params.NearTDPLimit)),
  2201. sizeof(u32) * 2,
  2202. si_pi->sram_end);
  2203. if (ret)
  2204. return ret;
  2205. }
  2206. return 0;
  2207. }
  2208. static u16 si_calculate_power_efficiency_ratio(struct amdgpu_device *adev,
  2209. const u16 prev_std_vddc,
  2210. const u16 curr_std_vddc)
  2211. {
  2212. u64 margin = (u64)SISLANDS_DPM2_PWREFFICIENCYRATIO_MARGIN;
  2213. u64 prev_vddc = (u64)prev_std_vddc;
  2214. u64 curr_vddc = (u64)curr_std_vddc;
  2215. u64 pwr_efficiency_ratio, n, d;
  2216. if ((prev_vddc == 0) || (curr_vddc == 0))
  2217. return 0;
  2218. n = div64_u64((u64)1024 * curr_vddc * curr_vddc * ((u64)1000 + margin), (u64)1000);
  2219. d = prev_vddc * prev_vddc;
  2220. pwr_efficiency_ratio = div64_u64(n, d);
  2221. if (pwr_efficiency_ratio > (u64)0xFFFF)
  2222. return 0;
  2223. return (u16)pwr_efficiency_ratio;
  2224. }
  2225. static bool si_should_disable_uvd_powertune(struct amdgpu_device *adev,
  2226. struct amdgpu_ps *amdgpu_state)
  2227. {
  2228. struct si_power_info *si_pi = si_get_pi(adev);
  2229. if (si_pi->dyn_powertune_data.disable_uvd_powertune &&
  2230. amdgpu_state->vclk && amdgpu_state->dclk)
  2231. return true;
  2232. return false;
  2233. }
  2234. struct evergreen_power_info *evergreen_get_pi(struct amdgpu_device *adev)
  2235. {
  2236. struct evergreen_power_info *pi = adev->pm.dpm.priv;
  2237. return pi;
  2238. }
  2239. static int si_populate_power_containment_values(struct amdgpu_device *adev,
  2240. struct amdgpu_ps *amdgpu_state,
  2241. SISLANDS_SMC_SWSTATE *smc_state)
  2242. {
  2243. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  2244. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2245. struct si_ps *state = si_get_ps(amdgpu_state);
  2246. SISLANDS_SMC_VOLTAGE_VALUE vddc;
  2247. u32 prev_sclk;
  2248. u32 max_sclk;
  2249. u32 min_sclk;
  2250. u16 prev_std_vddc;
  2251. u16 curr_std_vddc;
  2252. int i;
  2253. u16 pwr_efficiency_ratio;
  2254. u8 max_ps_percent;
  2255. bool disable_uvd_power_tune;
  2256. int ret;
  2257. if (ni_pi->enable_power_containment == false)
  2258. return 0;
  2259. if (state->performance_level_count == 0)
  2260. return -EINVAL;
  2261. if (smc_state->levelCount != state->performance_level_count)
  2262. return -EINVAL;
  2263. disable_uvd_power_tune = si_should_disable_uvd_powertune(adev, amdgpu_state);
  2264. smc_state->levels[0].dpm2.MaxPS = 0;
  2265. smc_state->levels[0].dpm2.NearTDPDec = 0;
  2266. smc_state->levels[0].dpm2.AboveSafeInc = 0;
  2267. smc_state->levels[0].dpm2.BelowSafeInc = 0;
  2268. smc_state->levels[0].dpm2.PwrEfficiencyRatio = 0;
  2269. for (i = 1; i < state->performance_level_count; i++) {
  2270. prev_sclk = state->performance_levels[i-1].sclk;
  2271. max_sclk = state->performance_levels[i].sclk;
  2272. if (i == 1)
  2273. max_ps_percent = SISLANDS_DPM2_MAXPS_PERCENT_M;
  2274. else
  2275. max_ps_percent = SISLANDS_DPM2_MAXPS_PERCENT_H;
  2276. if (prev_sclk > max_sclk)
  2277. return -EINVAL;
  2278. if ((max_ps_percent == 0) ||
  2279. (prev_sclk == max_sclk) ||
  2280. disable_uvd_power_tune)
  2281. min_sclk = max_sclk;
  2282. else if (i == 1)
  2283. min_sclk = prev_sclk;
  2284. else
  2285. min_sclk = (prev_sclk * (u32)max_ps_percent) / 100;
  2286. if (min_sclk < state->performance_levels[0].sclk)
  2287. min_sclk = state->performance_levels[0].sclk;
  2288. if (min_sclk == 0)
  2289. return -EINVAL;
  2290. ret = si_populate_voltage_value(adev, &eg_pi->vddc_voltage_table,
  2291. state->performance_levels[i-1].vddc, &vddc);
  2292. if (ret)
  2293. return ret;
  2294. ret = si_get_std_voltage_value(adev, &vddc, &prev_std_vddc);
  2295. if (ret)
  2296. return ret;
  2297. ret = si_populate_voltage_value(adev, &eg_pi->vddc_voltage_table,
  2298. state->performance_levels[i].vddc, &vddc);
  2299. if (ret)
  2300. return ret;
  2301. ret = si_get_std_voltage_value(adev, &vddc, &curr_std_vddc);
  2302. if (ret)
  2303. return ret;
  2304. pwr_efficiency_ratio = si_calculate_power_efficiency_ratio(adev,
  2305. prev_std_vddc, curr_std_vddc);
  2306. smc_state->levels[i].dpm2.MaxPS = (u8)((SISLANDS_DPM2_MAX_PULSE_SKIP * (max_sclk - min_sclk)) / max_sclk);
  2307. smc_state->levels[i].dpm2.NearTDPDec = SISLANDS_DPM2_NEAR_TDP_DEC;
  2308. smc_state->levels[i].dpm2.AboveSafeInc = SISLANDS_DPM2_ABOVE_SAFE_INC;
  2309. smc_state->levels[i].dpm2.BelowSafeInc = SISLANDS_DPM2_BELOW_SAFE_INC;
  2310. smc_state->levels[i].dpm2.PwrEfficiencyRatio = cpu_to_be16(pwr_efficiency_ratio);
  2311. }
  2312. return 0;
  2313. }
  2314. static int si_populate_sq_ramping_values(struct amdgpu_device *adev,
  2315. struct amdgpu_ps *amdgpu_state,
  2316. SISLANDS_SMC_SWSTATE *smc_state)
  2317. {
  2318. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2319. struct si_ps *state = si_get_ps(amdgpu_state);
  2320. u32 sq_power_throttle, sq_power_throttle2;
  2321. bool enable_sq_ramping = ni_pi->enable_sq_ramping;
  2322. int i;
  2323. if (state->performance_level_count == 0)
  2324. return -EINVAL;
  2325. if (smc_state->levelCount != state->performance_level_count)
  2326. return -EINVAL;
  2327. if (adev->pm.dpm.sq_ramping_threshold == 0)
  2328. return -EINVAL;
  2329. if (SISLANDS_DPM2_SQ_RAMP_MAX_POWER > (MAX_POWER_MASK >> MAX_POWER_SHIFT))
  2330. enable_sq_ramping = false;
  2331. if (SISLANDS_DPM2_SQ_RAMP_MIN_POWER > (MIN_POWER_MASK >> MIN_POWER_SHIFT))
  2332. enable_sq_ramping = false;
  2333. if (SISLANDS_DPM2_SQ_RAMP_MAX_POWER_DELTA > (MAX_POWER_DELTA_MASK >> MAX_POWER_DELTA_SHIFT))
  2334. enable_sq_ramping = false;
  2335. if (SISLANDS_DPM2_SQ_RAMP_STI_SIZE > (STI_SIZE_MASK >> STI_SIZE_SHIFT))
  2336. enable_sq_ramping = false;
  2337. if (SISLANDS_DPM2_SQ_RAMP_LTI_RATIO > (LTI_RATIO_MASK >> LTI_RATIO_SHIFT))
  2338. enable_sq_ramping = false;
  2339. for (i = 0; i < state->performance_level_count; i++) {
  2340. sq_power_throttle = 0;
  2341. sq_power_throttle2 = 0;
  2342. if ((state->performance_levels[i].sclk >= adev->pm.dpm.sq_ramping_threshold) &&
  2343. enable_sq_ramping) {
  2344. sq_power_throttle |= MAX_POWER(SISLANDS_DPM2_SQ_RAMP_MAX_POWER);
  2345. sq_power_throttle |= MIN_POWER(SISLANDS_DPM2_SQ_RAMP_MIN_POWER);
  2346. sq_power_throttle2 |= MAX_POWER_DELTA(SISLANDS_DPM2_SQ_RAMP_MAX_POWER_DELTA);
  2347. sq_power_throttle2 |= STI_SIZE(SISLANDS_DPM2_SQ_RAMP_STI_SIZE);
  2348. sq_power_throttle2 |= LTI_RATIO(SISLANDS_DPM2_SQ_RAMP_LTI_RATIO);
  2349. } else {
  2350. sq_power_throttle |= MAX_POWER_MASK | MIN_POWER_MASK;
  2351. sq_power_throttle2 |= MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
  2352. }
  2353. smc_state->levels[i].SQPowerThrottle = cpu_to_be32(sq_power_throttle);
  2354. smc_state->levels[i].SQPowerThrottle_2 = cpu_to_be32(sq_power_throttle2);
  2355. }
  2356. return 0;
  2357. }
  2358. static int si_enable_power_containment(struct amdgpu_device *adev,
  2359. struct amdgpu_ps *amdgpu_new_state,
  2360. bool enable)
  2361. {
  2362. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2363. PPSMC_Result smc_result;
  2364. int ret = 0;
  2365. if (ni_pi->enable_power_containment) {
  2366. if (enable) {
  2367. if (!si_should_disable_uvd_powertune(adev, amdgpu_new_state)) {
  2368. smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_TDPClampingActive);
  2369. if (smc_result != PPSMC_Result_OK) {
  2370. ret = -EINVAL;
  2371. ni_pi->pc_enabled = false;
  2372. } else {
  2373. ni_pi->pc_enabled = true;
  2374. }
  2375. }
  2376. } else {
  2377. smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_TDPClampingInactive);
  2378. if (smc_result != PPSMC_Result_OK)
  2379. ret = -EINVAL;
  2380. ni_pi->pc_enabled = false;
  2381. }
  2382. }
  2383. return ret;
  2384. }
  2385. static int si_initialize_smc_dte_tables(struct amdgpu_device *adev)
  2386. {
  2387. struct si_power_info *si_pi = si_get_pi(adev);
  2388. int ret = 0;
  2389. struct si_dte_data *dte_data = &si_pi->dte_data;
  2390. Smc_SIslands_DTE_Configuration *dte_tables = NULL;
  2391. u32 table_size;
  2392. u8 tdep_count;
  2393. u32 i;
  2394. if (dte_data == NULL)
  2395. si_pi->enable_dte = false;
  2396. if (si_pi->enable_dte == false)
  2397. return 0;
  2398. if (dte_data->k <= 0)
  2399. return -EINVAL;
  2400. dte_tables = kzalloc(sizeof(Smc_SIslands_DTE_Configuration), GFP_KERNEL);
  2401. if (dte_tables == NULL) {
  2402. si_pi->enable_dte = false;
  2403. return -ENOMEM;
  2404. }
  2405. table_size = dte_data->k;
  2406. if (table_size > SMC_SISLANDS_DTE_MAX_FILTER_STAGES)
  2407. table_size = SMC_SISLANDS_DTE_MAX_FILTER_STAGES;
  2408. tdep_count = dte_data->tdep_count;
  2409. if (tdep_count > SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE)
  2410. tdep_count = SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE;
  2411. dte_tables->K = cpu_to_be32(table_size);
  2412. dte_tables->T0 = cpu_to_be32(dte_data->t0);
  2413. dte_tables->MaxT = cpu_to_be32(dte_data->max_t);
  2414. dte_tables->WindowSize = dte_data->window_size;
  2415. dte_tables->temp_select = dte_data->temp_select;
  2416. dte_tables->DTE_mode = dte_data->dte_mode;
  2417. dte_tables->Tthreshold = cpu_to_be32(dte_data->t_threshold);
  2418. if (tdep_count > 0)
  2419. table_size--;
  2420. for (i = 0; i < table_size; i++) {
  2421. dte_tables->tau[i] = cpu_to_be32(dte_data->tau[i]);
  2422. dte_tables->R[i] = cpu_to_be32(dte_data->r[i]);
  2423. }
  2424. dte_tables->Tdep_count = tdep_count;
  2425. for (i = 0; i < (u32)tdep_count; i++) {
  2426. dte_tables->T_limits[i] = dte_data->t_limits[i];
  2427. dte_tables->Tdep_tau[i] = cpu_to_be32(dte_data->tdep_tau[i]);
  2428. dte_tables->Tdep_R[i] = cpu_to_be32(dte_data->tdep_r[i]);
  2429. }
  2430. ret = amdgpu_si_copy_bytes_to_smc(adev, si_pi->dte_table_start,
  2431. (u8 *)dte_tables,
  2432. sizeof(Smc_SIslands_DTE_Configuration),
  2433. si_pi->sram_end);
  2434. kfree(dte_tables);
  2435. return ret;
  2436. }
  2437. static int si_get_cac_std_voltage_max_min(struct amdgpu_device *adev,
  2438. u16 *max, u16 *min)
  2439. {
  2440. struct si_power_info *si_pi = si_get_pi(adev);
  2441. struct amdgpu_cac_leakage_table *table =
  2442. &adev->pm.dpm.dyn_state.cac_leakage_table;
  2443. u32 i;
  2444. u32 v0_loadline;
  2445. if (table == NULL)
  2446. return -EINVAL;
  2447. *max = 0;
  2448. *min = 0xFFFF;
  2449. for (i = 0; i < table->count; i++) {
  2450. if (table->entries[i].vddc > *max)
  2451. *max = table->entries[i].vddc;
  2452. if (table->entries[i].vddc < *min)
  2453. *min = table->entries[i].vddc;
  2454. }
  2455. if (si_pi->powertune_data->lkge_lut_v0_percent > 100)
  2456. return -EINVAL;
  2457. v0_loadline = (*min) * (100 - si_pi->powertune_data->lkge_lut_v0_percent) / 100;
  2458. if (v0_loadline > 0xFFFFUL)
  2459. return -EINVAL;
  2460. *min = (u16)v0_loadline;
  2461. if ((*min > *max) || (*max == 0) || (*min == 0))
  2462. return -EINVAL;
  2463. return 0;
  2464. }
  2465. static u16 si_get_cac_std_voltage_step(u16 max, u16 min)
  2466. {
  2467. return ((max - min) + (SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES - 1)) /
  2468. SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES;
  2469. }
  2470. static int si_init_dte_leakage_table(struct amdgpu_device *adev,
  2471. PP_SIslands_CacConfig *cac_tables,
  2472. u16 vddc_max, u16 vddc_min, u16 vddc_step,
  2473. u16 t0, u16 t_step)
  2474. {
  2475. struct si_power_info *si_pi = si_get_pi(adev);
  2476. u32 leakage;
  2477. unsigned int i, j;
  2478. s32 t;
  2479. u32 smc_leakage;
  2480. u32 scaling_factor;
  2481. u16 voltage;
  2482. scaling_factor = si_get_smc_power_scaling_factor(adev);
  2483. for (i = 0; i < SMC_SISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES ; i++) {
  2484. t = (1000 * (i * t_step + t0));
  2485. for (j = 0; j < SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES; j++) {
  2486. voltage = vddc_max - (vddc_step * j);
  2487. si_calculate_leakage_for_v_and_t(adev,
  2488. &si_pi->powertune_data->leakage_coefficients,
  2489. voltage,
  2490. t,
  2491. si_pi->dyn_powertune_data.cac_leakage,
  2492. &leakage);
  2493. smc_leakage = si_scale_power_for_smc(leakage, scaling_factor) / 4;
  2494. if (smc_leakage > 0xFFFF)
  2495. smc_leakage = 0xFFFF;
  2496. cac_tables->cac_lkge_lut[i][SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES-1-j] =
  2497. cpu_to_be16((u16)smc_leakage);
  2498. }
  2499. }
  2500. return 0;
  2501. }
  2502. static int si_init_simplified_leakage_table(struct amdgpu_device *adev,
  2503. PP_SIslands_CacConfig *cac_tables,
  2504. u16 vddc_max, u16 vddc_min, u16 vddc_step)
  2505. {
  2506. struct si_power_info *si_pi = si_get_pi(adev);
  2507. u32 leakage;
  2508. unsigned int i, j;
  2509. u32 smc_leakage;
  2510. u32 scaling_factor;
  2511. u16 voltage;
  2512. scaling_factor = si_get_smc_power_scaling_factor(adev);
  2513. for (j = 0; j < SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES; j++) {
  2514. voltage = vddc_max - (vddc_step * j);
  2515. si_calculate_leakage_for_v(adev,
  2516. &si_pi->powertune_data->leakage_coefficients,
  2517. si_pi->powertune_data->fixed_kt,
  2518. voltage,
  2519. si_pi->dyn_powertune_data.cac_leakage,
  2520. &leakage);
  2521. smc_leakage = si_scale_power_for_smc(leakage, scaling_factor) / 4;
  2522. if (smc_leakage > 0xFFFF)
  2523. smc_leakage = 0xFFFF;
  2524. for (i = 0; i < SMC_SISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES ; i++)
  2525. cac_tables->cac_lkge_lut[i][SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES-1-j] =
  2526. cpu_to_be16((u16)smc_leakage);
  2527. }
  2528. return 0;
  2529. }
  2530. static int si_initialize_smc_cac_tables(struct amdgpu_device *adev)
  2531. {
  2532. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2533. struct si_power_info *si_pi = si_get_pi(adev);
  2534. PP_SIslands_CacConfig *cac_tables = NULL;
  2535. u16 vddc_max, vddc_min, vddc_step;
  2536. u16 t0, t_step;
  2537. u32 load_line_slope, reg;
  2538. int ret = 0;
  2539. u32 ticks_per_us = amdgpu_asic_get_xclk(adev) / 100;
  2540. if (ni_pi->enable_cac == false)
  2541. return 0;
  2542. cac_tables = kzalloc(sizeof(PP_SIslands_CacConfig), GFP_KERNEL);
  2543. if (!cac_tables)
  2544. return -ENOMEM;
  2545. reg = RREG32(CG_CAC_CTRL) & ~CAC_WINDOW_MASK;
  2546. reg |= CAC_WINDOW(si_pi->powertune_data->cac_window);
  2547. WREG32(CG_CAC_CTRL, reg);
  2548. si_pi->dyn_powertune_data.cac_leakage = adev->pm.dpm.cac_leakage;
  2549. si_pi->dyn_powertune_data.dc_pwr_value =
  2550. si_pi->powertune_data->dc_cac[NISLANDS_DCCAC_LEVEL_0];
  2551. si_pi->dyn_powertune_data.wintime = si_calculate_cac_wintime(adev);
  2552. si_pi->dyn_powertune_data.shift_n = si_pi->powertune_data->shift_n_default;
  2553. si_pi->dyn_powertune_data.leakage_minimum_temperature = 80 * 1000;
  2554. ret = si_get_cac_std_voltage_max_min(adev, &vddc_max, &vddc_min);
  2555. if (ret)
  2556. goto done_free;
  2557. vddc_step = si_get_cac_std_voltage_step(vddc_max, vddc_min);
  2558. vddc_min = vddc_max - (vddc_step * (SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES - 1));
  2559. t_step = 4;
  2560. t0 = 60;
  2561. if (si_pi->enable_dte || ni_pi->driver_calculate_cac_leakage)
  2562. ret = si_init_dte_leakage_table(adev, cac_tables,
  2563. vddc_max, vddc_min, vddc_step,
  2564. t0, t_step);
  2565. else
  2566. ret = si_init_simplified_leakage_table(adev, cac_tables,
  2567. vddc_max, vddc_min, vddc_step);
  2568. if (ret)
  2569. goto done_free;
  2570. load_line_slope = ((u32)adev->pm.dpm.load_line_slope << SMC_SISLANDS_SCALE_R) / 100;
  2571. cac_tables->l2numWin_TDP = cpu_to_be32(si_pi->dyn_powertune_data.l2_lta_window_size);
  2572. cac_tables->lts_truncate_n = si_pi->dyn_powertune_data.lts_truncate;
  2573. cac_tables->SHIFT_N = si_pi->dyn_powertune_data.shift_n;
  2574. cac_tables->lkge_lut_V0 = cpu_to_be32((u32)vddc_min);
  2575. cac_tables->lkge_lut_Vstep = cpu_to_be32((u32)vddc_step);
  2576. cac_tables->R_LL = cpu_to_be32(load_line_slope);
  2577. cac_tables->WinTime = cpu_to_be32(si_pi->dyn_powertune_data.wintime);
  2578. cac_tables->calculation_repeats = cpu_to_be32(2);
  2579. cac_tables->dc_cac = cpu_to_be32(0);
  2580. cac_tables->log2_PG_LKG_SCALE = 12;
  2581. cac_tables->cac_temp = si_pi->powertune_data->operating_temp;
  2582. cac_tables->lkge_lut_T0 = cpu_to_be32((u32)t0);
  2583. cac_tables->lkge_lut_Tstep = cpu_to_be32((u32)t_step);
  2584. ret = amdgpu_si_copy_bytes_to_smc(adev, si_pi->cac_table_start,
  2585. (u8 *)cac_tables,
  2586. sizeof(PP_SIslands_CacConfig),
  2587. si_pi->sram_end);
  2588. if (ret)
  2589. goto done_free;
  2590. ret = si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_ticks_per_us, ticks_per_us);
  2591. done_free:
  2592. if (ret) {
  2593. ni_pi->enable_cac = false;
  2594. ni_pi->enable_power_containment = false;
  2595. }
  2596. kfree(cac_tables);
  2597. return ret;
  2598. }
  2599. static int si_program_cac_config_registers(struct amdgpu_device *adev,
  2600. const struct si_cac_config_reg *cac_config_regs)
  2601. {
  2602. const struct si_cac_config_reg *config_regs = cac_config_regs;
  2603. u32 data = 0, offset;
  2604. if (!config_regs)
  2605. return -EINVAL;
  2606. while (config_regs->offset != 0xFFFFFFFF) {
  2607. switch (config_regs->type) {
  2608. case SISLANDS_CACCONFIG_CGIND:
  2609. offset = SMC_CG_IND_START + config_regs->offset;
  2610. if (offset < SMC_CG_IND_END)
  2611. data = RREG32_SMC(offset);
  2612. break;
  2613. default:
  2614. data = RREG32(config_regs->offset);
  2615. break;
  2616. }
  2617. data &= ~config_regs->mask;
  2618. data |= ((config_regs->value << config_regs->shift) & config_regs->mask);
  2619. switch (config_regs->type) {
  2620. case SISLANDS_CACCONFIG_CGIND:
  2621. offset = SMC_CG_IND_START + config_regs->offset;
  2622. if (offset < SMC_CG_IND_END)
  2623. WREG32_SMC(offset, data);
  2624. break;
  2625. default:
  2626. WREG32(config_regs->offset, data);
  2627. break;
  2628. }
  2629. config_regs++;
  2630. }
  2631. return 0;
  2632. }
  2633. static int si_initialize_hardware_cac_manager(struct amdgpu_device *adev)
  2634. {
  2635. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2636. struct si_power_info *si_pi = si_get_pi(adev);
  2637. int ret;
  2638. if ((ni_pi->enable_cac == false) ||
  2639. (ni_pi->cac_configuration_required == false))
  2640. return 0;
  2641. ret = si_program_cac_config_registers(adev, si_pi->lcac_config);
  2642. if (ret)
  2643. return ret;
  2644. ret = si_program_cac_config_registers(adev, si_pi->cac_override);
  2645. if (ret)
  2646. return ret;
  2647. ret = si_program_cac_config_registers(adev, si_pi->cac_weights);
  2648. if (ret)
  2649. return ret;
  2650. return 0;
  2651. }
  2652. static int si_enable_smc_cac(struct amdgpu_device *adev,
  2653. struct amdgpu_ps *amdgpu_new_state,
  2654. bool enable)
  2655. {
  2656. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2657. struct si_power_info *si_pi = si_get_pi(adev);
  2658. PPSMC_Result smc_result;
  2659. int ret = 0;
  2660. if (ni_pi->enable_cac) {
  2661. if (enable) {
  2662. if (!si_should_disable_uvd_powertune(adev, amdgpu_new_state)) {
  2663. if (ni_pi->support_cac_long_term_average) {
  2664. smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_CACLongTermAvgEnable);
  2665. if (smc_result != PPSMC_Result_OK)
  2666. ni_pi->support_cac_long_term_average = false;
  2667. }
  2668. smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_EnableCac);
  2669. if (smc_result != PPSMC_Result_OK) {
  2670. ret = -EINVAL;
  2671. ni_pi->cac_enabled = false;
  2672. } else {
  2673. ni_pi->cac_enabled = true;
  2674. }
  2675. if (si_pi->enable_dte) {
  2676. smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_EnableDTE);
  2677. if (smc_result != PPSMC_Result_OK)
  2678. ret = -EINVAL;
  2679. }
  2680. }
  2681. } else if (ni_pi->cac_enabled) {
  2682. if (si_pi->enable_dte)
  2683. smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_DisableDTE);
  2684. smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_DisableCac);
  2685. ni_pi->cac_enabled = false;
  2686. if (ni_pi->support_cac_long_term_average)
  2687. smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_CACLongTermAvgDisable);
  2688. }
  2689. }
  2690. return ret;
  2691. }
  2692. static int si_init_smc_spll_table(struct amdgpu_device *adev)
  2693. {
  2694. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2695. struct si_power_info *si_pi = si_get_pi(adev);
  2696. SMC_SISLANDS_SPLL_DIV_TABLE *spll_table;
  2697. SISLANDS_SMC_SCLK_VALUE sclk_params;
  2698. u32 fb_div, p_div;
  2699. u32 clk_s, clk_v;
  2700. u32 sclk = 0;
  2701. int ret = 0;
  2702. u32 tmp;
  2703. int i;
  2704. if (si_pi->spll_table_start == 0)
  2705. return -EINVAL;
  2706. spll_table = kzalloc(sizeof(SMC_SISLANDS_SPLL_DIV_TABLE), GFP_KERNEL);
  2707. if (spll_table == NULL)
  2708. return -ENOMEM;
  2709. for (i = 0; i < 256; i++) {
  2710. ret = si_calculate_sclk_params(adev, sclk, &sclk_params);
  2711. if (ret)
  2712. break;
  2713. p_div = (sclk_params.vCG_SPLL_FUNC_CNTL & SPLL_PDIV_A_MASK) >> SPLL_PDIV_A_SHIFT;
  2714. fb_div = (sclk_params.vCG_SPLL_FUNC_CNTL_3 & SPLL_FB_DIV_MASK) >> SPLL_FB_DIV_SHIFT;
  2715. clk_s = (sclk_params.vCG_SPLL_SPREAD_SPECTRUM & CLK_S_MASK) >> CLK_S_SHIFT;
  2716. clk_v = (sclk_params.vCG_SPLL_SPREAD_SPECTRUM_2 & CLK_V_MASK) >> CLK_V_SHIFT;
  2717. fb_div &= ~0x00001FFF;
  2718. fb_div >>= 1;
  2719. clk_v >>= 6;
  2720. if (p_div & ~(SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_SHIFT))
  2721. ret = -EINVAL;
  2722. if (fb_div & ~(SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_SHIFT))
  2723. ret = -EINVAL;
  2724. if (clk_s & ~(SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT))
  2725. ret = -EINVAL;
  2726. if (clk_v & ~(SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_SHIFT))
  2727. ret = -EINVAL;
  2728. if (ret)
  2729. break;
  2730. tmp = ((fb_div << SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_MASK) |
  2731. ((p_div << SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_MASK);
  2732. spll_table->freq[i] = cpu_to_be32(tmp);
  2733. tmp = ((clk_v << SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_MASK) |
  2734. ((clk_s << SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_MASK);
  2735. spll_table->ss[i] = cpu_to_be32(tmp);
  2736. sclk += 512;
  2737. }
  2738. if (!ret)
  2739. ret = amdgpu_si_copy_bytes_to_smc(adev, si_pi->spll_table_start,
  2740. (u8 *)spll_table,
  2741. sizeof(SMC_SISLANDS_SPLL_DIV_TABLE),
  2742. si_pi->sram_end);
  2743. if (ret)
  2744. ni_pi->enable_power_containment = false;
  2745. kfree(spll_table);
  2746. return ret;
  2747. }
  2748. static u16 si_get_lower_of_leakage_and_vce_voltage(struct amdgpu_device *adev,
  2749. u16 vce_voltage)
  2750. {
  2751. u16 highest_leakage = 0;
  2752. struct si_power_info *si_pi = si_get_pi(adev);
  2753. int i;
  2754. for (i = 0; i < si_pi->leakage_voltage.count; i++){
  2755. if (highest_leakage < si_pi->leakage_voltage.entries[i].voltage)
  2756. highest_leakage = si_pi->leakage_voltage.entries[i].voltage;
  2757. }
  2758. if (si_pi->leakage_voltage.count && (highest_leakage < vce_voltage))
  2759. return highest_leakage;
  2760. return vce_voltage;
  2761. }
  2762. static int si_get_vce_clock_voltage(struct amdgpu_device *adev,
  2763. u32 evclk, u32 ecclk, u16 *voltage)
  2764. {
  2765. u32 i;
  2766. int ret = -EINVAL;
  2767. struct amdgpu_vce_clock_voltage_dependency_table *table =
  2768. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  2769. if (((evclk == 0) && (ecclk == 0)) ||
  2770. (table && (table->count == 0))) {
  2771. *voltage = 0;
  2772. return 0;
  2773. }
  2774. for (i = 0; i < table->count; i++) {
  2775. if ((evclk <= table->entries[i].evclk) &&
  2776. (ecclk <= table->entries[i].ecclk)) {
  2777. *voltage = table->entries[i].v;
  2778. ret = 0;
  2779. break;
  2780. }
  2781. }
  2782. /* if no match return the highest voltage */
  2783. if (ret)
  2784. *voltage = table->entries[table->count - 1].v;
  2785. *voltage = si_get_lower_of_leakage_and_vce_voltage(adev, *voltage);
  2786. return ret;
  2787. }
  2788. static bool si_dpm_vblank_too_short(void *handle)
  2789. {
  2790. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2791. u32 vblank_time = amdgpu_dpm_get_vblank_time(adev);
  2792. /* we never hit the non-gddr5 limit so disable it */
  2793. u32 switch_limit = adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5 ? 450 : 0;
  2794. if (vblank_time < switch_limit)
  2795. return true;
  2796. else
  2797. return false;
  2798. }
  2799. static int ni_copy_and_switch_arb_sets(struct amdgpu_device *adev,
  2800. u32 arb_freq_src, u32 arb_freq_dest)
  2801. {
  2802. u32 mc_arb_dram_timing;
  2803. u32 mc_arb_dram_timing2;
  2804. u32 burst_time;
  2805. u32 mc_cg_config;
  2806. switch (arb_freq_src) {
  2807. case MC_CG_ARB_FREQ_F0:
  2808. mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING);
  2809. mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
  2810. burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE0_MASK) >> STATE0_SHIFT;
  2811. break;
  2812. case MC_CG_ARB_FREQ_F1:
  2813. mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING_1);
  2814. mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2_1);
  2815. burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE1_MASK) >> STATE1_SHIFT;
  2816. break;
  2817. case MC_CG_ARB_FREQ_F2:
  2818. mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING_2);
  2819. mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2_2);
  2820. burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE2_MASK) >> STATE2_SHIFT;
  2821. break;
  2822. case MC_CG_ARB_FREQ_F3:
  2823. mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING_3);
  2824. mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2_3);
  2825. burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE3_MASK) >> STATE3_SHIFT;
  2826. break;
  2827. default:
  2828. return -EINVAL;
  2829. }
  2830. switch (arb_freq_dest) {
  2831. case MC_CG_ARB_FREQ_F0:
  2832. WREG32(MC_ARB_DRAM_TIMING, mc_arb_dram_timing);
  2833. WREG32(MC_ARB_DRAM_TIMING2, mc_arb_dram_timing2);
  2834. WREG32_P(MC_ARB_BURST_TIME, STATE0(burst_time), ~STATE0_MASK);
  2835. break;
  2836. case MC_CG_ARB_FREQ_F1:
  2837. WREG32(MC_ARB_DRAM_TIMING_1, mc_arb_dram_timing);
  2838. WREG32(MC_ARB_DRAM_TIMING2_1, mc_arb_dram_timing2);
  2839. WREG32_P(MC_ARB_BURST_TIME, STATE1(burst_time), ~STATE1_MASK);
  2840. break;
  2841. case MC_CG_ARB_FREQ_F2:
  2842. WREG32(MC_ARB_DRAM_TIMING_2, mc_arb_dram_timing);
  2843. WREG32(MC_ARB_DRAM_TIMING2_2, mc_arb_dram_timing2);
  2844. WREG32_P(MC_ARB_BURST_TIME, STATE2(burst_time), ~STATE2_MASK);
  2845. break;
  2846. case MC_CG_ARB_FREQ_F3:
  2847. WREG32(MC_ARB_DRAM_TIMING_3, mc_arb_dram_timing);
  2848. WREG32(MC_ARB_DRAM_TIMING2_3, mc_arb_dram_timing2);
  2849. WREG32_P(MC_ARB_BURST_TIME, STATE3(burst_time), ~STATE3_MASK);
  2850. break;
  2851. default:
  2852. return -EINVAL;
  2853. }
  2854. mc_cg_config = RREG32(MC_CG_CONFIG) | 0x0000000F;
  2855. WREG32(MC_CG_CONFIG, mc_cg_config);
  2856. WREG32_P(MC_ARB_CG, CG_ARB_REQ(arb_freq_dest), ~CG_ARB_REQ_MASK);
  2857. return 0;
  2858. }
  2859. static void ni_update_current_ps(struct amdgpu_device *adev,
  2860. struct amdgpu_ps *rps)
  2861. {
  2862. struct si_ps *new_ps = si_get_ps(rps);
  2863. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  2864. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2865. eg_pi->current_rps = *rps;
  2866. ni_pi->current_ps = *new_ps;
  2867. eg_pi->current_rps.ps_priv = &ni_pi->current_ps;
  2868. adev->pm.dpm.current_ps = &eg_pi->current_rps;
  2869. }
  2870. static void ni_update_requested_ps(struct amdgpu_device *adev,
  2871. struct amdgpu_ps *rps)
  2872. {
  2873. struct si_ps *new_ps = si_get_ps(rps);
  2874. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  2875. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2876. eg_pi->requested_rps = *rps;
  2877. ni_pi->requested_ps = *new_ps;
  2878. eg_pi->requested_rps.ps_priv = &ni_pi->requested_ps;
  2879. adev->pm.dpm.requested_ps = &eg_pi->requested_rps;
  2880. }
  2881. static void ni_set_uvd_clock_before_set_eng_clock(struct amdgpu_device *adev,
  2882. struct amdgpu_ps *new_ps,
  2883. struct amdgpu_ps *old_ps)
  2884. {
  2885. struct si_ps *new_state = si_get_ps(new_ps);
  2886. struct si_ps *current_state = si_get_ps(old_ps);
  2887. if ((new_ps->vclk == old_ps->vclk) &&
  2888. (new_ps->dclk == old_ps->dclk))
  2889. return;
  2890. if (new_state->performance_levels[new_state->performance_level_count - 1].sclk >=
  2891. current_state->performance_levels[current_state->performance_level_count - 1].sclk)
  2892. return;
  2893. amdgpu_asic_set_uvd_clocks(adev, new_ps->vclk, new_ps->dclk);
  2894. }
  2895. static void ni_set_uvd_clock_after_set_eng_clock(struct amdgpu_device *adev,
  2896. struct amdgpu_ps *new_ps,
  2897. struct amdgpu_ps *old_ps)
  2898. {
  2899. struct si_ps *new_state = si_get_ps(new_ps);
  2900. struct si_ps *current_state = si_get_ps(old_ps);
  2901. if ((new_ps->vclk == old_ps->vclk) &&
  2902. (new_ps->dclk == old_ps->dclk))
  2903. return;
  2904. if (new_state->performance_levels[new_state->performance_level_count - 1].sclk <
  2905. current_state->performance_levels[current_state->performance_level_count - 1].sclk)
  2906. return;
  2907. amdgpu_asic_set_uvd_clocks(adev, new_ps->vclk, new_ps->dclk);
  2908. }
  2909. static u16 btc_find_voltage(struct atom_voltage_table *table, u16 voltage)
  2910. {
  2911. unsigned int i;
  2912. for (i = 0; i < table->count; i++)
  2913. if (voltage <= table->entries[i].value)
  2914. return table->entries[i].value;
  2915. return table->entries[table->count - 1].value;
  2916. }
  2917. static u32 btc_find_valid_clock(struct amdgpu_clock_array *clocks,
  2918. u32 max_clock, u32 requested_clock)
  2919. {
  2920. unsigned int i;
  2921. if ((clocks == NULL) || (clocks->count == 0))
  2922. return (requested_clock < max_clock) ? requested_clock : max_clock;
  2923. for (i = 0; i < clocks->count; i++) {
  2924. if (clocks->values[i] >= requested_clock)
  2925. return (clocks->values[i] < max_clock) ? clocks->values[i] : max_clock;
  2926. }
  2927. return (clocks->values[clocks->count - 1] < max_clock) ?
  2928. clocks->values[clocks->count - 1] : max_clock;
  2929. }
  2930. static u32 btc_get_valid_mclk(struct amdgpu_device *adev,
  2931. u32 max_mclk, u32 requested_mclk)
  2932. {
  2933. return btc_find_valid_clock(&adev->pm.dpm.dyn_state.valid_mclk_values,
  2934. max_mclk, requested_mclk);
  2935. }
  2936. static u32 btc_get_valid_sclk(struct amdgpu_device *adev,
  2937. u32 max_sclk, u32 requested_sclk)
  2938. {
  2939. return btc_find_valid_clock(&adev->pm.dpm.dyn_state.valid_sclk_values,
  2940. max_sclk, requested_sclk);
  2941. }
  2942. static void btc_get_max_clock_from_voltage_dependency_table(struct amdgpu_clock_voltage_dependency_table *table,
  2943. u32 *max_clock)
  2944. {
  2945. u32 i, clock = 0;
  2946. if ((table == NULL) || (table->count == 0)) {
  2947. *max_clock = clock;
  2948. return;
  2949. }
  2950. for (i = 0; i < table->count; i++) {
  2951. if (clock < table->entries[i].clk)
  2952. clock = table->entries[i].clk;
  2953. }
  2954. *max_clock = clock;
  2955. }
  2956. static void btc_apply_voltage_dependency_rules(struct amdgpu_clock_voltage_dependency_table *table,
  2957. u32 clock, u16 max_voltage, u16 *voltage)
  2958. {
  2959. u32 i;
  2960. if ((table == NULL) || (table->count == 0))
  2961. return;
  2962. for (i= 0; i < table->count; i++) {
  2963. if (clock <= table->entries[i].clk) {
  2964. if (*voltage < table->entries[i].v)
  2965. *voltage = (u16)((table->entries[i].v < max_voltage) ?
  2966. table->entries[i].v : max_voltage);
  2967. return;
  2968. }
  2969. }
  2970. *voltage = (*voltage > max_voltage) ? *voltage : max_voltage;
  2971. }
  2972. static void btc_adjust_clock_combinations(struct amdgpu_device *adev,
  2973. const struct amdgpu_clock_and_voltage_limits *max_limits,
  2974. struct rv7xx_pl *pl)
  2975. {
  2976. if ((pl->mclk == 0) || (pl->sclk == 0))
  2977. return;
  2978. if (pl->mclk == pl->sclk)
  2979. return;
  2980. if (pl->mclk > pl->sclk) {
  2981. if (((pl->mclk + (pl->sclk - 1)) / pl->sclk) > adev->pm.dpm.dyn_state.mclk_sclk_ratio)
  2982. pl->sclk = btc_get_valid_sclk(adev,
  2983. max_limits->sclk,
  2984. (pl->mclk +
  2985. (adev->pm.dpm.dyn_state.mclk_sclk_ratio - 1)) /
  2986. adev->pm.dpm.dyn_state.mclk_sclk_ratio);
  2987. } else {
  2988. if ((pl->sclk - pl->mclk) > adev->pm.dpm.dyn_state.sclk_mclk_delta)
  2989. pl->mclk = btc_get_valid_mclk(adev,
  2990. max_limits->mclk,
  2991. pl->sclk -
  2992. adev->pm.dpm.dyn_state.sclk_mclk_delta);
  2993. }
  2994. }
  2995. static void btc_apply_voltage_delta_rules(struct amdgpu_device *adev,
  2996. u16 max_vddc, u16 max_vddci,
  2997. u16 *vddc, u16 *vddci)
  2998. {
  2999. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  3000. u16 new_voltage;
  3001. if ((0 == *vddc) || (0 == *vddci))
  3002. return;
  3003. if (*vddc > *vddci) {
  3004. if ((*vddc - *vddci) > adev->pm.dpm.dyn_state.vddc_vddci_delta) {
  3005. new_voltage = btc_find_voltage(&eg_pi->vddci_voltage_table,
  3006. (*vddc - adev->pm.dpm.dyn_state.vddc_vddci_delta));
  3007. *vddci = (new_voltage < max_vddci) ? new_voltage : max_vddci;
  3008. }
  3009. } else {
  3010. if ((*vddci - *vddc) > adev->pm.dpm.dyn_state.vddc_vddci_delta) {
  3011. new_voltage = btc_find_voltage(&eg_pi->vddc_voltage_table,
  3012. (*vddci - adev->pm.dpm.dyn_state.vddc_vddci_delta));
  3013. *vddc = (new_voltage < max_vddc) ? new_voltage : max_vddc;
  3014. }
  3015. }
  3016. }
  3017. static enum amdgpu_pcie_gen r600_get_pcie_gen_support(struct amdgpu_device *adev,
  3018. u32 sys_mask,
  3019. enum amdgpu_pcie_gen asic_gen,
  3020. enum amdgpu_pcie_gen default_gen)
  3021. {
  3022. switch (asic_gen) {
  3023. case AMDGPU_PCIE_GEN1:
  3024. return AMDGPU_PCIE_GEN1;
  3025. case AMDGPU_PCIE_GEN2:
  3026. return AMDGPU_PCIE_GEN2;
  3027. case AMDGPU_PCIE_GEN3:
  3028. return AMDGPU_PCIE_GEN3;
  3029. default:
  3030. if ((sys_mask & DRM_PCIE_SPEED_80) && (default_gen == AMDGPU_PCIE_GEN3))
  3031. return AMDGPU_PCIE_GEN3;
  3032. else if ((sys_mask & DRM_PCIE_SPEED_50) && (default_gen == AMDGPU_PCIE_GEN2))
  3033. return AMDGPU_PCIE_GEN2;
  3034. else
  3035. return AMDGPU_PCIE_GEN1;
  3036. }
  3037. return AMDGPU_PCIE_GEN1;
  3038. }
  3039. static void r600_calculate_u_and_p(u32 i, u32 r_c, u32 p_b,
  3040. u32 *p, u32 *u)
  3041. {
  3042. u32 b_c = 0;
  3043. u32 i_c;
  3044. u32 tmp;
  3045. i_c = (i * r_c) / 100;
  3046. tmp = i_c >> p_b;
  3047. while (tmp) {
  3048. b_c++;
  3049. tmp >>= 1;
  3050. }
  3051. *u = (b_c + 1) / 2;
  3052. *p = i_c / (1 << (2 * (*u)));
  3053. }
  3054. static int r600_calculate_at(u32 t, u32 h, u32 fh, u32 fl, u32 *tl, u32 *th)
  3055. {
  3056. u32 k, a, ah, al;
  3057. u32 t1;
  3058. if ((fl == 0) || (fh == 0) || (fl > fh))
  3059. return -EINVAL;
  3060. k = (100 * fh) / fl;
  3061. t1 = (t * (k - 100));
  3062. a = (1000 * (100 * h + t1)) / (10000 + (t1 / 100));
  3063. a = (a + 5) / 10;
  3064. ah = ((a * t) + 5000) / 10000;
  3065. al = a - ah;
  3066. *th = t - ah;
  3067. *tl = t + al;
  3068. return 0;
  3069. }
  3070. static bool r600_is_uvd_state(u32 class, u32 class2)
  3071. {
  3072. if (class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  3073. return true;
  3074. if (class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
  3075. return true;
  3076. if (class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
  3077. return true;
  3078. if (class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
  3079. return true;
  3080. if (class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
  3081. return true;
  3082. return false;
  3083. }
  3084. static u8 rv770_get_memory_module_index(struct amdgpu_device *adev)
  3085. {
  3086. return (u8) ((RREG32(BIOS_SCRATCH_4) >> 16) & 0xff);
  3087. }
  3088. static void rv770_get_max_vddc(struct amdgpu_device *adev)
  3089. {
  3090. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3091. u16 vddc;
  3092. if (amdgpu_atombios_get_max_vddc(adev, 0, 0, &vddc))
  3093. pi->max_vddc = 0;
  3094. else
  3095. pi->max_vddc = vddc;
  3096. }
  3097. static void rv770_get_engine_memory_ss(struct amdgpu_device *adev)
  3098. {
  3099. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3100. struct amdgpu_atom_ss ss;
  3101. pi->sclk_ss = amdgpu_atombios_get_asic_ss_info(adev, &ss,
  3102. ASIC_INTERNAL_ENGINE_SS, 0);
  3103. pi->mclk_ss = amdgpu_atombios_get_asic_ss_info(adev, &ss,
  3104. ASIC_INTERNAL_MEMORY_SS, 0);
  3105. if (pi->sclk_ss || pi->mclk_ss)
  3106. pi->dynamic_ss = true;
  3107. else
  3108. pi->dynamic_ss = false;
  3109. }
  3110. static void si_apply_state_adjust_rules(struct amdgpu_device *adev,
  3111. struct amdgpu_ps *rps)
  3112. {
  3113. struct si_ps *ps = si_get_ps(rps);
  3114. struct amdgpu_clock_and_voltage_limits *max_limits;
  3115. bool disable_mclk_switching = false;
  3116. bool disable_sclk_switching = false;
  3117. u32 mclk, sclk;
  3118. u16 vddc, vddci, min_vce_voltage = 0;
  3119. u32 max_sclk_vddc, max_mclk_vddci, max_mclk_vddc;
  3120. u32 max_sclk = 0, max_mclk = 0;
  3121. int i;
  3122. if (adev->asic_type == CHIP_HAINAN) {
  3123. if ((adev->pdev->revision == 0x81) ||
  3124. (adev->pdev->revision == 0x83) ||
  3125. (adev->pdev->revision == 0xC3) ||
  3126. (adev->pdev->device == 0x6664) ||
  3127. (adev->pdev->device == 0x6665) ||
  3128. (adev->pdev->device == 0x6667)) {
  3129. max_sclk = 75000;
  3130. }
  3131. } else if (adev->asic_type == CHIP_OLAND) {
  3132. if ((adev->pdev->revision == 0xC7) ||
  3133. (adev->pdev->revision == 0x80) ||
  3134. (adev->pdev->revision == 0x81) ||
  3135. (adev->pdev->revision == 0x83) ||
  3136. (adev->pdev->revision == 0x87) ||
  3137. (adev->pdev->device == 0x6604) ||
  3138. (adev->pdev->device == 0x6605)) {
  3139. max_sclk = 75000;
  3140. }
  3141. }
  3142. if (rps->vce_active) {
  3143. rps->evclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].evclk;
  3144. rps->ecclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].ecclk;
  3145. si_get_vce_clock_voltage(adev, rps->evclk, rps->ecclk,
  3146. &min_vce_voltage);
  3147. } else {
  3148. rps->evclk = 0;
  3149. rps->ecclk = 0;
  3150. }
  3151. if ((adev->pm.dpm.new_active_crtc_count > 1) ||
  3152. si_dpm_vblank_too_short(adev))
  3153. disable_mclk_switching = true;
  3154. if (rps->vclk || rps->dclk) {
  3155. disable_mclk_switching = true;
  3156. disable_sclk_switching = true;
  3157. }
  3158. if (adev->pm.dpm.ac_power)
  3159. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  3160. else
  3161. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  3162. for (i = ps->performance_level_count - 2; i >= 0; i--) {
  3163. if (ps->performance_levels[i].vddc > ps->performance_levels[i+1].vddc)
  3164. ps->performance_levels[i].vddc = ps->performance_levels[i+1].vddc;
  3165. }
  3166. if (adev->pm.dpm.ac_power == false) {
  3167. for (i = 0; i < ps->performance_level_count; i++) {
  3168. if (ps->performance_levels[i].mclk > max_limits->mclk)
  3169. ps->performance_levels[i].mclk = max_limits->mclk;
  3170. if (ps->performance_levels[i].sclk > max_limits->sclk)
  3171. ps->performance_levels[i].sclk = max_limits->sclk;
  3172. if (ps->performance_levels[i].vddc > max_limits->vddc)
  3173. ps->performance_levels[i].vddc = max_limits->vddc;
  3174. if (ps->performance_levels[i].vddci > max_limits->vddci)
  3175. ps->performance_levels[i].vddci = max_limits->vddci;
  3176. }
  3177. }
  3178. /* limit clocks to max supported clocks based on voltage dependency tables */
  3179. btc_get_max_clock_from_voltage_dependency_table(&adev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  3180. &max_sclk_vddc);
  3181. btc_get_max_clock_from_voltage_dependency_table(&adev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  3182. &max_mclk_vddci);
  3183. btc_get_max_clock_from_voltage_dependency_table(&adev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  3184. &max_mclk_vddc);
  3185. for (i = 0; i < ps->performance_level_count; i++) {
  3186. if (max_sclk_vddc) {
  3187. if (ps->performance_levels[i].sclk > max_sclk_vddc)
  3188. ps->performance_levels[i].sclk = max_sclk_vddc;
  3189. }
  3190. if (max_mclk_vddci) {
  3191. if (ps->performance_levels[i].mclk > max_mclk_vddci)
  3192. ps->performance_levels[i].mclk = max_mclk_vddci;
  3193. }
  3194. if (max_mclk_vddc) {
  3195. if (ps->performance_levels[i].mclk > max_mclk_vddc)
  3196. ps->performance_levels[i].mclk = max_mclk_vddc;
  3197. }
  3198. if (max_mclk) {
  3199. if (ps->performance_levels[i].mclk > max_mclk)
  3200. ps->performance_levels[i].mclk = max_mclk;
  3201. }
  3202. if (max_sclk) {
  3203. if (ps->performance_levels[i].sclk > max_sclk)
  3204. ps->performance_levels[i].sclk = max_sclk;
  3205. }
  3206. }
  3207. /* XXX validate the min clocks required for display */
  3208. if (disable_mclk_switching) {
  3209. mclk = ps->performance_levels[ps->performance_level_count - 1].mclk;
  3210. vddci = ps->performance_levels[ps->performance_level_count - 1].vddci;
  3211. } else {
  3212. mclk = ps->performance_levels[0].mclk;
  3213. vddci = ps->performance_levels[0].vddci;
  3214. }
  3215. if (disable_sclk_switching) {
  3216. sclk = ps->performance_levels[ps->performance_level_count - 1].sclk;
  3217. vddc = ps->performance_levels[ps->performance_level_count - 1].vddc;
  3218. } else {
  3219. sclk = ps->performance_levels[0].sclk;
  3220. vddc = ps->performance_levels[0].vddc;
  3221. }
  3222. if (rps->vce_active) {
  3223. if (sclk < adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].sclk)
  3224. sclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].sclk;
  3225. if (mclk < adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].mclk)
  3226. mclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].mclk;
  3227. }
  3228. /* adjusted low state */
  3229. ps->performance_levels[0].sclk = sclk;
  3230. ps->performance_levels[0].mclk = mclk;
  3231. ps->performance_levels[0].vddc = vddc;
  3232. ps->performance_levels[0].vddci = vddci;
  3233. if (disable_sclk_switching) {
  3234. sclk = ps->performance_levels[0].sclk;
  3235. for (i = 1; i < ps->performance_level_count; i++) {
  3236. if (sclk < ps->performance_levels[i].sclk)
  3237. sclk = ps->performance_levels[i].sclk;
  3238. }
  3239. for (i = 0; i < ps->performance_level_count; i++) {
  3240. ps->performance_levels[i].sclk = sclk;
  3241. ps->performance_levels[i].vddc = vddc;
  3242. }
  3243. } else {
  3244. for (i = 1; i < ps->performance_level_count; i++) {
  3245. if (ps->performance_levels[i].sclk < ps->performance_levels[i - 1].sclk)
  3246. ps->performance_levels[i].sclk = ps->performance_levels[i - 1].sclk;
  3247. if (ps->performance_levels[i].vddc < ps->performance_levels[i - 1].vddc)
  3248. ps->performance_levels[i].vddc = ps->performance_levels[i - 1].vddc;
  3249. }
  3250. }
  3251. if (disable_mclk_switching) {
  3252. mclk = ps->performance_levels[0].mclk;
  3253. for (i = 1; i < ps->performance_level_count; i++) {
  3254. if (mclk < ps->performance_levels[i].mclk)
  3255. mclk = ps->performance_levels[i].mclk;
  3256. }
  3257. for (i = 0; i < ps->performance_level_count; i++) {
  3258. ps->performance_levels[i].mclk = mclk;
  3259. ps->performance_levels[i].vddci = vddci;
  3260. }
  3261. } else {
  3262. for (i = 1; i < ps->performance_level_count; i++) {
  3263. if (ps->performance_levels[i].mclk < ps->performance_levels[i - 1].mclk)
  3264. ps->performance_levels[i].mclk = ps->performance_levels[i - 1].mclk;
  3265. if (ps->performance_levels[i].vddci < ps->performance_levels[i - 1].vddci)
  3266. ps->performance_levels[i].vddci = ps->performance_levels[i - 1].vddci;
  3267. }
  3268. }
  3269. for (i = 0; i < ps->performance_level_count; i++)
  3270. btc_adjust_clock_combinations(adev, max_limits,
  3271. &ps->performance_levels[i]);
  3272. for (i = 0; i < ps->performance_level_count; i++) {
  3273. if (ps->performance_levels[i].vddc < min_vce_voltage)
  3274. ps->performance_levels[i].vddc = min_vce_voltage;
  3275. btc_apply_voltage_dependency_rules(&adev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  3276. ps->performance_levels[i].sclk,
  3277. max_limits->vddc, &ps->performance_levels[i].vddc);
  3278. btc_apply_voltage_dependency_rules(&adev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  3279. ps->performance_levels[i].mclk,
  3280. max_limits->vddci, &ps->performance_levels[i].vddci);
  3281. btc_apply_voltage_dependency_rules(&adev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  3282. ps->performance_levels[i].mclk,
  3283. max_limits->vddc, &ps->performance_levels[i].vddc);
  3284. btc_apply_voltage_dependency_rules(&adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk,
  3285. adev->clock.current_dispclk,
  3286. max_limits->vddc, &ps->performance_levels[i].vddc);
  3287. }
  3288. for (i = 0; i < ps->performance_level_count; i++) {
  3289. btc_apply_voltage_delta_rules(adev,
  3290. max_limits->vddc, max_limits->vddci,
  3291. &ps->performance_levels[i].vddc,
  3292. &ps->performance_levels[i].vddci);
  3293. }
  3294. ps->dc_compatible = true;
  3295. for (i = 0; i < ps->performance_level_count; i++) {
  3296. if (ps->performance_levels[i].vddc > adev->pm.dpm.dyn_state.max_clock_voltage_on_dc.vddc)
  3297. ps->dc_compatible = false;
  3298. }
  3299. }
  3300. #if 0
  3301. static int si_read_smc_soft_register(struct amdgpu_device *adev,
  3302. u16 reg_offset, u32 *value)
  3303. {
  3304. struct si_power_info *si_pi = si_get_pi(adev);
  3305. return amdgpu_si_read_smc_sram_dword(adev,
  3306. si_pi->soft_regs_start + reg_offset, value,
  3307. si_pi->sram_end);
  3308. }
  3309. #endif
  3310. static int si_write_smc_soft_register(struct amdgpu_device *adev,
  3311. u16 reg_offset, u32 value)
  3312. {
  3313. struct si_power_info *si_pi = si_get_pi(adev);
  3314. return amdgpu_si_write_smc_sram_dword(adev,
  3315. si_pi->soft_regs_start + reg_offset,
  3316. value, si_pi->sram_end);
  3317. }
  3318. static bool si_is_special_1gb_platform(struct amdgpu_device *adev)
  3319. {
  3320. bool ret = false;
  3321. u32 tmp, width, row, column, bank, density;
  3322. bool is_memory_gddr5, is_special;
  3323. tmp = RREG32(MC_SEQ_MISC0);
  3324. is_memory_gddr5 = (MC_SEQ_MISC0_GDDR5_VALUE == ((tmp & MC_SEQ_MISC0_GDDR5_MASK) >> MC_SEQ_MISC0_GDDR5_SHIFT));
  3325. is_special = (MC_SEQ_MISC0_REV_ID_VALUE == ((tmp & MC_SEQ_MISC0_REV_ID_MASK) >> MC_SEQ_MISC0_REV_ID_SHIFT))
  3326. & (MC_SEQ_MISC0_VEN_ID_VALUE == ((tmp & MC_SEQ_MISC0_VEN_ID_MASK) >> MC_SEQ_MISC0_VEN_ID_SHIFT));
  3327. WREG32(MC_SEQ_IO_DEBUG_INDEX, 0xb);
  3328. width = ((RREG32(MC_SEQ_IO_DEBUG_DATA) >> 1) & 1) ? 16 : 32;
  3329. tmp = RREG32(MC_ARB_RAMCFG);
  3330. row = ((tmp & NOOFROWS_MASK) >> NOOFROWS_SHIFT) + 10;
  3331. column = ((tmp & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT) + 8;
  3332. bank = ((tmp & NOOFBANK_MASK) >> NOOFBANK_SHIFT) + 2;
  3333. density = (1 << (row + column - 20 + bank)) * width;
  3334. if ((adev->pdev->device == 0x6819) &&
  3335. is_memory_gddr5 && is_special && (density == 0x400))
  3336. ret = true;
  3337. return ret;
  3338. }
  3339. static void si_get_leakage_vddc(struct amdgpu_device *adev)
  3340. {
  3341. struct si_power_info *si_pi = si_get_pi(adev);
  3342. u16 vddc, count = 0;
  3343. int i, ret;
  3344. for (i = 0; i < SISLANDS_MAX_LEAKAGE_COUNT; i++) {
  3345. ret = amdgpu_atombios_get_leakage_vddc_based_on_leakage_idx(adev, &vddc, SISLANDS_LEAKAGE_INDEX0 + i);
  3346. if (!ret && (vddc > 0) && (vddc != (SISLANDS_LEAKAGE_INDEX0 + i))) {
  3347. si_pi->leakage_voltage.entries[count].voltage = vddc;
  3348. si_pi->leakage_voltage.entries[count].leakage_index =
  3349. SISLANDS_LEAKAGE_INDEX0 + i;
  3350. count++;
  3351. }
  3352. }
  3353. si_pi->leakage_voltage.count = count;
  3354. }
  3355. static int si_get_leakage_voltage_from_leakage_index(struct amdgpu_device *adev,
  3356. u32 index, u16 *leakage_voltage)
  3357. {
  3358. struct si_power_info *si_pi = si_get_pi(adev);
  3359. int i;
  3360. if (leakage_voltage == NULL)
  3361. return -EINVAL;
  3362. if ((index & 0xff00) != 0xff00)
  3363. return -EINVAL;
  3364. if ((index & 0xff) > SISLANDS_MAX_LEAKAGE_COUNT + 1)
  3365. return -EINVAL;
  3366. if (index < SISLANDS_LEAKAGE_INDEX0)
  3367. return -EINVAL;
  3368. for (i = 0; i < si_pi->leakage_voltage.count; i++) {
  3369. if (si_pi->leakage_voltage.entries[i].leakage_index == index) {
  3370. *leakage_voltage = si_pi->leakage_voltage.entries[i].voltage;
  3371. return 0;
  3372. }
  3373. }
  3374. return -EAGAIN;
  3375. }
  3376. static void si_set_dpm_event_sources(struct amdgpu_device *adev, u32 sources)
  3377. {
  3378. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3379. bool want_thermal_protection;
  3380. enum amdgpu_dpm_event_src dpm_event_src;
  3381. switch (sources) {
  3382. case 0:
  3383. default:
  3384. want_thermal_protection = false;
  3385. break;
  3386. case (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL):
  3387. want_thermal_protection = true;
  3388. dpm_event_src = AMDGPU_DPM_EVENT_SRC_DIGITAL;
  3389. break;
  3390. case (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL):
  3391. want_thermal_protection = true;
  3392. dpm_event_src = AMDGPU_DPM_EVENT_SRC_EXTERNAL;
  3393. break;
  3394. case ((1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL) |
  3395. (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL)):
  3396. want_thermal_protection = true;
  3397. dpm_event_src = AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL;
  3398. break;
  3399. }
  3400. if (want_thermal_protection) {
  3401. WREG32_P(CG_THERMAL_CTRL, DPM_EVENT_SRC(dpm_event_src), ~DPM_EVENT_SRC_MASK);
  3402. if (pi->thermal_protection)
  3403. WREG32_P(GENERAL_PWRMGT, 0, ~THERMAL_PROTECTION_DIS);
  3404. } else {
  3405. WREG32_P(GENERAL_PWRMGT, THERMAL_PROTECTION_DIS, ~THERMAL_PROTECTION_DIS);
  3406. }
  3407. }
  3408. static void si_enable_auto_throttle_source(struct amdgpu_device *adev,
  3409. enum amdgpu_dpm_auto_throttle_src source,
  3410. bool enable)
  3411. {
  3412. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3413. if (enable) {
  3414. if (!(pi->active_auto_throttle_sources & (1 << source))) {
  3415. pi->active_auto_throttle_sources |= 1 << source;
  3416. si_set_dpm_event_sources(adev, pi->active_auto_throttle_sources);
  3417. }
  3418. } else {
  3419. if (pi->active_auto_throttle_sources & (1 << source)) {
  3420. pi->active_auto_throttle_sources &= ~(1 << source);
  3421. si_set_dpm_event_sources(adev, pi->active_auto_throttle_sources);
  3422. }
  3423. }
  3424. }
  3425. static void si_start_dpm(struct amdgpu_device *adev)
  3426. {
  3427. WREG32_P(GENERAL_PWRMGT, GLOBAL_PWRMGT_EN, ~GLOBAL_PWRMGT_EN);
  3428. }
  3429. static void si_stop_dpm(struct amdgpu_device *adev)
  3430. {
  3431. WREG32_P(GENERAL_PWRMGT, 0, ~GLOBAL_PWRMGT_EN);
  3432. }
  3433. static void si_enable_sclk_control(struct amdgpu_device *adev, bool enable)
  3434. {
  3435. if (enable)
  3436. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~SCLK_PWRMGT_OFF);
  3437. else
  3438. WREG32_P(SCLK_PWRMGT_CNTL, SCLK_PWRMGT_OFF, ~SCLK_PWRMGT_OFF);
  3439. }
  3440. #if 0
  3441. static int si_notify_hardware_of_thermal_state(struct amdgpu_device *adev,
  3442. u32 thermal_level)
  3443. {
  3444. PPSMC_Result ret;
  3445. if (thermal_level == 0) {
  3446. ret = amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_EnableThermalInterrupt);
  3447. if (ret == PPSMC_Result_OK)
  3448. return 0;
  3449. else
  3450. return -EINVAL;
  3451. }
  3452. return 0;
  3453. }
  3454. static void si_notify_hardware_vpu_recovery_event(struct amdgpu_device *adev)
  3455. {
  3456. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_tdr_is_about_to_happen, true);
  3457. }
  3458. #endif
  3459. #if 0
  3460. static int si_notify_hw_of_powersource(struct amdgpu_device *adev, bool ac_power)
  3461. {
  3462. if (ac_power)
  3463. return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_RunningOnAC) == PPSMC_Result_OK) ?
  3464. 0 : -EINVAL;
  3465. return 0;
  3466. }
  3467. #endif
  3468. static PPSMC_Result si_send_msg_to_smc_with_parameter(struct amdgpu_device *adev,
  3469. PPSMC_Msg msg, u32 parameter)
  3470. {
  3471. WREG32(SMC_SCRATCH0, parameter);
  3472. return amdgpu_si_send_msg_to_smc(adev, msg);
  3473. }
  3474. static int si_restrict_performance_levels_before_switch(struct amdgpu_device *adev)
  3475. {
  3476. if (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_NoForcedLevel) != PPSMC_Result_OK)
  3477. return -EINVAL;
  3478. return (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetEnabledLevels, 1) == PPSMC_Result_OK) ?
  3479. 0 : -EINVAL;
  3480. }
  3481. static int si_dpm_force_performance_level(void *handle,
  3482. enum amd_dpm_forced_level level)
  3483. {
  3484. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3485. struct amdgpu_ps *rps = adev->pm.dpm.current_ps;
  3486. struct si_ps *ps = si_get_ps(rps);
  3487. u32 levels = ps->performance_level_count;
  3488. if (level == AMD_DPM_FORCED_LEVEL_HIGH) {
  3489. if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetEnabledLevels, levels) != PPSMC_Result_OK)
  3490. return -EINVAL;
  3491. if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetForcedLevels, 1) != PPSMC_Result_OK)
  3492. return -EINVAL;
  3493. } else if (level == AMD_DPM_FORCED_LEVEL_LOW) {
  3494. if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetForcedLevels, 0) != PPSMC_Result_OK)
  3495. return -EINVAL;
  3496. if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetEnabledLevels, 1) != PPSMC_Result_OK)
  3497. return -EINVAL;
  3498. } else if (level == AMD_DPM_FORCED_LEVEL_AUTO) {
  3499. if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetForcedLevels, 0) != PPSMC_Result_OK)
  3500. return -EINVAL;
  3501. if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetEnabledLevels, levels) != PPSMC_Result_OK)
  3502. return -EINVAL;
  3503. }
  3504. adev->pm.dpm.forced_level = level;
  3505. return 0;
  3506. }
  3507. #if 0
  3508. static int si_set_boot_state(struct amdgpu_device *adev)
  3509. {
  3510. return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_SwitchToInitialState) == PPSMC_Result_OK) ?
  3511. 0 : -EINVAL;
  3512. }
  3513. #endif
  3514. static int si_set_sw_state(struct amdgpu_device *adev)
  3515. {
  3516. return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_SwitchToSwState) == PPSMC_Result_OK) ?
  3517. 0 : -EINVAL;
  3518. }
  3519. static int si_halt_smc(struct amdgpu_device *adev)
  3520. {
  3521. if (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_Halt) != PPSMC_Result_OK)
  3522. return -EINVAL;
  3523. return (amdgpu_si_wait_for_smc_inactive(adev) == PPSMC_Result_OK) ?
  3524. 0 : -EINVAL;
  3525. }
  3526. static int si_resume_smc(struct amdgpu_device *adev)
  3527. {
  3528. if (amdgpu_si_send_msg_to_smc(adev, PPSMC_FlushDataCache) != PPSMC_Result_OK)
  3529. return -EINVAL;
  3530. return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_Resume) == PPSMC_Result_OK) ?
  3531. 0 : -EINVAL;
  3532. }
  3533. static void si_dpm_start_smc(struct amdgpu_device *adev)
  3534. {
  3535. amdgpu_si_program_jump_on_start(adev);
  3536. amdgpu_si_start_smc(adev);
  3537. amdgpu_si_smc_clock(adev, true);
  3538. }
  3539. static void si_dpm_stop_smc(struct amdgpu_device *adev)
  3540. {
  3541. amdgpu_si_reset_smc(adev);
  3542. amdgpu_si_smc_clock(adev, false);
  3543. }
  3544. static int si_process_firmware_header(struct amdgpu_device *adev)
  3545. {
  3546. struct si_power_info *si_pi = si_get_pi(adev);
  3547. u32 tmp;
  3548. int ret;
  3549. ret = amdgpu_si_read_smc_sram_dword(adev,
  3550. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3551. SISLANDS_SMC_FIRMWARE_HEADER_stateTable,
  3552. &tmp, si_pi->sram_end);
  3553. if (ret)
  3554. return ret;
  3555. si_pi->state_table_start = tmp;
  3556. ret = amdgpu_si_read_smc_sram_dword(adev,
  3557. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3558. SISLANDS_SMC_FIRMWARE_HEADER_softRegisters,
  3559. &tmp, si_pi->sram_end);
  3560. if (ret)
  3561. return ret;
  3562. si_pi->soft_regs_start = tmp;
  3563. ret = amdgpu_si_read_smc_sram_dword(adev,
  3564. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3565. SISLANDS_SMC_FIRMWARE_HEADER_mcRegisterTable,
  3566. &tmp, si_pi->sram_end);
  3567. if (ret)
  3568. return ret;
  3569. si_pi->mc_reg_table_start = tmp;
  3570. ret = amdgpu_si_read_smc_sram_dword(adev,
  3571. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3572. SISLANDS_SMC_FIRMWARE_HEADER_fanTable,
  3573. &tmp, si_pi->sram_end);
  3574. if (ret)
  3575. return ret;
  3576. si_pi->fan_table_start = tmp;
  3577. ret = amdgpu_si_read_smc_sram_dword(adev,
  3578. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3579. SISLANDS_SMC_FIRMWARE_HEADER_mcArbDramAutoRefreshTable,
  3580. &tmp, si_pi->sram_end);
  3581. if (ret)
  3582. return ret;
  3583. si_pi->arb_table_start = tmp;
  3584. ret = amdgpu_si_read_smc_sram_dword(adev,
  3585. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3586. SISLANDS_SMC_FIRMWARE_HEADER_CacConfigTable,
  3587. &tmp, si_pi->sram_end);
  3588. if (ret)
  3589. return ret;
  3590. si_pi->cac_table_start = tmp;
  3591. ret = amdgpu_si_read_smc_sram_dword(adev,
  3592. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3593. SISLANDS_SMC_FIRMWARE_HEADER_DteConfiguration,
  3594. &tmp, si_pi->sram_end);
  3595. if (ret)
  3596. return ret;
  3597. si_pi->dte_table_start = tmp;
  3598. ret = amdgpu_si_read_smc_sram_dword(adev,
  3599. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3600. SISLANDS_SMC_FIRMWARE_HEADER_spllTable,
  3601. &tmp, si_pi->sram_end);
  3602. if (ret)
  3603. return ret;
  3604. si_pi->spll_table_start = tmp;
  3605. ret = amdgpu_si_read_smc_sram_dword(adev,
  3606. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3607. SISLANDS_SMC_FIRMWARE_HEADER_PAPMParameters,
  3608. &tmp, si_pi->sram_end);
  3609. if (ret)
  3610. return ret;
  3611. si_pi->papm_cfg_table_start = tmp;
  3612. return ret;
  3613. }
  3614. static void si_read_clock_registers(struct amdgpu_device *adev)
  3615. {
  3616. struct si_power_info *si_pi = si_get_pi(adev);
  3617. si_pi->clock_registers.cg_spll_func_cntl = RREG32(CG_SPLL_FUNC_CNTL);
  3618. si_pi->clock_registers.cg_spll_func_cntl_2 = RREG32(CG_SPLL_FUNC_CNTL_2);
  3619. si_pi->clock_registers.cg_spll_func_cntl_3 = RREG32(CG_SPLL_FUNC_CNTL_3);
  3620. si_pi->clock_registers.cg_spll_func_cntl_4 = RREG32(CG_SPLL_FUNC_CNTL_4);
  3621. si_pi->clock_registers.cg_spll_spread_spectrum = RREG32(CG_SPLL_SPREAD_SPECTRUM);
  3622. si_pi->clock_registers.cg_spll_spread_spectrum_2 = RREG32(CG_SPLL_SPREAD_SPECTRUM_2);
  3623. si_pi->clock_registers.dll_cntl = RREG32(DLL_CNTL);
  3624. si_pi->clock_registers.mclk_pwrmgt_cntl = RREG32(MCLK_PWRMGT_CNTL);
  3625. si_pi->clock_registers.mpll_ad_func_cntl = RREG32(MPLL_AD_FUNC_CNTL);
  3626. si_pi->clock_registers.mpll_dq_func_cntl = RREG32(MPLL_DQ_FUNC_CNTL);
  3627. si_pi->clock_registers.mpll_func_cntl = RREG32(MPLL_FUNC_CNTL);
  3628. si_pi->clock_registers.mpll_func_cntl_1 = RREG32(MPLL_FUNC_CNTL_1);
  3629. si_pi->clock_registers.mpll_func_cntl_2 = RREG32(MPLL_FUNC_CNTL_2);
  3630. si_pi->clock_registers.mpll_ss1 = RREG32(MPLL_SS1);
  3631. si_pi->clock_registers.mpll_ss2 = RREG32(MPLL_SS2);
  3632. }
  3633. static void si_enable_thermal_protection(struct amdgpu_device *adev,
  3634. bool enable)
  3635. {
  3636. if (enable)
  3637. WREG32_P(GENERAL_PWRMGT, 0, ~THERMAL_PROTECTION_DIS);
  3638. else
  3639. WREG32_P(GENERAL_PWRMGT, THERMAL_PROTECTION_DIS, ~THERMAL_PROTECTION_DIS);
  3640. }
  3641. static void si_enable_acpi_power_management(struct amdgpu_device *adev)
  3642. {
  3643. WREG32_P(GENERAL_PWRMGT, STATIC_PM_EN, ~STATIC_PM_EN);
  3644. }
  3645. #if 0
  3646. static int si_enter_ulp_state(struct amdgpu_device *adev)
  3647. {
  3648. WREG32(SMC_MESSAGE_0, PPSMC_MSG_SwitchToMinimumPower);
  3649. udelay(25000);
  3650. return 0;
  3651. }
  3652. static int si_exit_ulp_state(struct amdgpu_device *adev)
  3653. {
  3654. int i;
  3655. WREG32(SMC_MESSAGE_0, PPSMC_MSG_ResumeFromMinimumPower);
  3656. udelay(7000);
  3657. for (i = 0; i < adev->usec_timeout; i++) {
  3658. if (RREG32(SMC_RESP_0) == 1)
  3659. break;
  3660. udelay(1000);
  3661. }
  3662. return 0;
  3663. }
  3664. #endif
  3665. static int si_notify_smc_display_change(struct amdgpu_device *adev,
  3666. bool has_display)
  3667. {
  3668. PPSMC_Msg msg = has_display ?
  3669. PPSMC_MSG_HasDisplay : PPSMC_MSG_NoDisplay;
  3670. return (amdgpu_si_send_msg_to_smc(adev, msg) == PPSMC_Result_OK) ?
  3671. 0 : -EINVAL;
  3672. }
  3673. static void si_program_response_times(struct amdgpu_device *adev)
  3674. {
  3675. u32 voltage_response_time, backbias_response_time, acpi_delay_time, vbi_time_out;
  3676. u32 vddc_dly, acpi_dly, vbi_dly;
  3677. u32 reference_clock;
  3678. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_mvdd_chg_time, 1);
  3679. voltage_response_time = (u32)adev->pm.dpm.voltage_response_time;
  3680. backbias_response_time = (u32)adev->pm.dpm.backbias_response_time;
  3681. if (voltage_response_time == 0)
  3682. voltage_response_time = 1000;
  3683. acpi_delay_time = 15000;
  3684. vbi_time_out = 100000;
  3685. reference_clock = amdgpu_asic_get_xclk(adev);
  3686. vddc_dly = (voltage_response_time * reference_clock) / 100;
  3687. acpi_dly = (acpi_delay_time * reference_clock) / 100;
  3688. vbi_dly = (vbi_time_out * reference_clock) / 100;
  3689. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_delay_vreg, vddc_dly);
  3690. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_delay_acpi, acpi_dly);
  3691. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_mclk_chg_timeout, vbi_dly);
  3692. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_mc_block_delay, 0xAA);
  3693. }
  3694. static void si_program_ds_registers(struct amdgpu_device *adev)
  3695. {
  3696. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  3697. u32 tmp;
  3698. /* DEEP_SLEEP_CLK_SEL field should be 0x10 on tahiti A0 */
  3699. if (adev->asic_type == CHIP_TAHITI && adev->rev_id == 0x0)
  3700. tmp = 0x10;
  3701. else
  3702. tmp = 0x1;
  3703. if (eg_pi->sclk_deep_sleep) {
  3704. WREG32_P(MISC_CLK_CNTL, DEEP_SLEEP_CLK_SEL(tmp), ~DEEP_SLEEP_CLK_SEL_MASK);
  3705. WREG32_P(CG_SPLL_AUTOSCALE_CNTL, AUTOSCALE_ON_SS_CLEAR,
  3706. ~AUTOSCALE_ON_SS_CLEAR);
  3707. }
  3708. }
  3709. static void si_program_display_gap(struct amdgpu_device *adev)
  3710. {
  3711. u32 tmp, pipe;
  3712. int i;
  3713. tmp = RREG32(CG_DISPLAY_GAP_CNTL) & ~(DISP1_GAP_MASK | DISP2_GAP_MASK);
  3714. if (adev->pm.dpm.new_active_crtc_count > 0)
  3715. tmp |= DISP1_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
  3716. else
  3717. tmp |= DISP1_GAP(R600_PM_DISPLAY_GAP_IGNORE);
  3718. if (adev->pm.dpm.new_active_crtc_count > 1)
  3719. tmp |= DISP2_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
  3720. else
  3721. tmp |= DISP2_GAP(R600_PM_DISPLAY_GAP_IGNORE);
  3722. WREG32(CG_DISPLAY_GAP_CNTL, tmp);
  3723. tmp = RREG32(DCCG_DISP_SLOW_SELECT_REG);
  3724. pipe = (tmp & DCCG_DISP1_SLOW_SELECT_MASK) >> DCCG_DISP1_SLOW_SELECT_SHIFT;
  3725. if ((adev->pm.dpm.new_active_crtc_count > 0) &&
  3726. (!(adev->pm.dpm.new_active_crtcs & (1 << pipe)))) {
  3727. /* find the first active crtc */
  3728. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  3729. if (adev->pm.dpm.new_active_crtcs & (1 << i))
  3730. break;
  3731. }
  3732. if (i == adev->mode_info.num_crtc)
  3733. pipe = 0;
  3734. else
  3735. pipe = i;
  3736. tmp &= ~DCCG_DISP1_SLOW_SELECT_MASK;
  3737. tmp |= DCCG_DISP1_SLOW_SELECT(pipe);
  3738. WREG32(DCCG_DISP_SLOW_SELECT_REG, tmp);
  3739. }
  3740. /* Setting this to false forces the performance state to low if the crtcs are disabled.
  3741. * This can be a problem on PowerXpress systems or if you want to use the card
  3742. * for offscreen rendering or compute if there are no crtcs enabled.
  3743. */
  3744. si_notify_smc_display_change(adev, adev->pm.dpm.new_active_crtc_count > 0);
  3745. }
  3746. static void si_enable_spread_spectrum(struct amdgpu_device *adev, bool enable)
  3747. {
  3748. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3749. if (enable) {
  3750. if (pi->sclk_ss)
  3751. WREG32_P(GENERAL_PWRMGT, DYN_SPREAD_SPECTRUM_EN, ~DYN_SPREAD_SPECTRUM_EN);
  3752. } else {
  3753. WREG32_P(CG_SPLL_SPREAD_SPECTRUM, 0, ~SSEN);
  3754. WREG32_P(GENERAL_PWRMGT, 0, ~DYN_SPREAD_SPECTRUM_EN);
  3755. }
  3756. }
  3757. static void si_setup_bsp(struct amdgpu_device *adev)
  3758. {
  3759. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3760. u32 xclk = amdgpu_asic_get_xclk(adev);
  3761. r600_calculate_u_and_p(pi->asi,
  3762. xclk,
  3763. 16,
  3764. &pi->bsp,
  3765. &pi->bsu);
  3766. r600_calculate_u_and_p(pi->pasi,
  3767. xclk,
  3768. 16,
  3769. &pi->pbsp,
  3770. &pi->pbsu);
  3771. pi->dsp = BSP(pi->bsp) | BSU(pi->bsu);
  3772. pi->psp = BSP(pi->pbsp) | BSU(pi->pbsu);
  3773. WREG32(CG_BSP, pi->dsp);
  3774. }
  3775. static void si_program_git(struct amdgpu_device *adev)
  3776. {
  3777. WREG32_P(CG_GIT, CG_GICST(R600_GICST_DFLT), ~CG_GICST_MASK);
  3778. }
  3779. static void si_program_tp(struct amdgpu_device *adev)
  3780. {
  3781. int i;
  3782. enum r600_td td = R600_TD_DFLT;
  3783. for (i = 0; i < R600_PM_NUMBER_OF_TC; i++)
  3784. WREG32(CG_FFCT_0 + i, (UTC_0(r600_utc[i]) | DTC_0(r600_dtc[i])));
  3785. if (td == R600_TD_AUTO)
  3786. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_FORCE_TREND_SEL);
  3787. else
  3788. WREG32_P(SCLK_PWRMGT_CNTL, FIR_FORCE_TREND_SEL, ~FIR_FORCE_TREND_SEL);
  3789. if (td == R600_TD_UP)
  3790. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_TREND_MODE);
  3791. if (td == R600_TD_DOWN)
  3792. WREG32_P(SCLK_PWRMGT_CNTL, FIR_TREND_MODE, ~FIR_TREND_MODE);
  3793. }
  3794. static void si_program_tpp(struct amdgpu_device *adev)
  3795. {
  3796. WREG32(CG_TPC, R600_TPC_DFLT);
  3797. }
  3798. static void si_program_sstp(struct amdgpu_device *adev)
  3799. {
  3800. WREG32(CG_SSP, (SSTU(R600_SSTU_DFLT) | SST(R600_SST_DFLT)));
  3801. }
  3802. static void si_enable_display_gap(struct amdgpu_device *adev)
  3803. {
  3804. u32 tmp = RREG32(CG_DISPLAY_GAP_CNTL);
  3805. tmp &= ~(DISP1_GAP_MASK | DISP2_GAP_MASK);
  3806. tmp |= (DISP1_GAP(R600_PM_DISPLAY_GAP_IGNORE) |
  3807. DISP2_GAP(R600_PM_DISPLAY_GAP_IGNORE));
  3808. tmp &= ~(DISP1_GAP_MCHG_MASK | DISP2_GAP_MCHG_MASK);
  3809. tmp |= (DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_VBLANK) |
  3810. DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE));
  3811. WREG32(CG_DISPLAY_GAP_CNTL, tmp);
  3812. }
  3813. static void si_program_vc(struct amdgpu_device *adev)
  3814. {
  3815. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3816. WREG32(CG_FTV, pi->vrc);
  3817. }
  3818. static void si_clear_vc(struct amdgpu_device *adev)
  3819. {
  3820. WREG32(CG_FTV, 0);
  3821. }
  3822. static u8 si_get_ddr3_mclk_frequency_ratio(u32 memory_clock)
  3823. {
  3824. u8 mc_para_index;
  3825. if (memory_clock < 10000)
  3826. mc_para_index = 0;
  3827. else if (memory_clock >= 80000)
  3828. mc_para_index = 0x0f;
  3829. else
  3830. mc_para_index = (u8)((memory_clock - 10000) / 5000 + 1);
  3831. return mc_para_index;
  3832. }
  3833. static u8 si_get_mclk_frequency_ratio(u32 memory_clock, bool strobe_mode)
  3834. {
  3835. u8 mc_para_index;
  3836. if (strobe_mode) {
  3837. if (memory_clock < 12500)
  3838. mc_para_index = 0x00;
  3839. else if (memory_clock > 47500)
  3840. mc_para_index = 0x0f;
  3841. else
  3842. mc_para_index = (u8)((memory_clock - 10000) / 2500);
  3843. } else {
  3844. if (memory_clock < 65000)
  3845. mc_para_index = 0x00;
  3846. else if (memory_clock > 135000)
  3847. mc_para_index = 0x0f;
  3848. else
  3849. mc_para_index = (u8)((memory_clock - 60000) / 5000);
  3850. }
  3851. return mc_para_index;
  3852. }
  3853. static u8 si_get_strobe_mode_settings(struct amdgpu_device *adev, u32 mclk)
  3854. {
  3855. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3856. bool strobe_mode = false;
  3857. u8 result = 0;
  3858. if (mclk <= pi->mclk_strobe_mode_threshold)
  3859. strobe_mode = true;
  3860. if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5)
  3861. result = si_get_mclk_frequency_ratio(mclk, strobe_mode);
  3862. else
  3863. result = si_get_ddr3_mclk_frequency_ratio(mclk);
  3864. if (strobe_mode)
  3865. result |= SISLANDS_SMC_STROBE_ENABLE;
  3866. return result;
  3867. }
  3868. static int si_upload_firmware(struct amdgpu_device *adev)
  3869. {
  3870. struct si_power_info *si_pi = si_get_pi(adev);
  3871. amdgpu_si_reset_smc(adev);
  3872. amdgpu_si_smc_clock(adev, false);
  3873. return amdgpu_si_load_smc_ucode(adev, si_pi->sram_end);
  3874. }
  3875. static bool si_validate_phase_shedding_tables(struct amdgpu_device *adev,
  3876. const struct atom_voltage_table *table,
  3877. const struct amdgpu_phase_shedding_limits_table *limits)
  3878. {
  3879. u32 data, num_bits, num_levels;
  3880. if ((table == NULL) || (limits == NULL))
  3881. return false;
  3882. data = table->mask_low;
  3883. num_bits = hweight32(data);
  3884. if (num_bits == 0)
  3885. return false;
  3886. num_levels = (1 << num_bits);
  3887. if (table->count != num_levels)
  3888. return false;
  3889. if (limits->count != (num_levels - 1))
  3890. return false;
  3891. return true;
  3892. }
  3893. static void si_trim_voltage_table_to_fit_state_table(struct amdgpu_device *adev,
  3894. u32 max_voltage_steps,
  3895. struct atom_voltage_table *voltage_table)
  3896. {
  3897. unsigned int i, diff;
  3898. if (voltage_table->count <= max_voltage_steps)
  3899. return;
  3900. diff = voltage_table->count - max_voltage_steps;
  3901. for (i= 0; i < max_voltage_steps; i++)
  3902. voltage_table->entries[i] = voltage_table->entries[i + diff];
  3903. voltage_table->count = max_voltage_steps;
  3904. }
  3905. static int si_get_svi2_voltage_table(struct amdgpu_device *adev,
  3906. struct amdgpu_clock_voltage_dependency_table *voltage_dependency_table,
  3907. struct atom_voltage_table *voltage_table)
  3908. {
  3909. u32 i;
  3910. if (voltage_dependency_table == NULL)
  3911. return -EINVAL;
  3912. voltage_table->mask_low = 0;
  3913. voltage_table->phase_delay = 0;
  3914. voltage_table->count = voltage_dependency_table->count;
  3915. for (i = 0; i < voltage_table->count; i++) {
  3916. voltage_table->entries[i].value = voltage_dependency_table->entries[i].v;
  3917. voltage_table->entries[i].smio_low = 0;
  3918. }
  3919. return 0;
  3920. }
  3921. static int si_construct_voltage_tables(struct amdgpu_device *adev)
  3922. {
  3923. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3924. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  3925. struct si_power_info *si_pi = si_get_pi(adev);
  3926. int ret;
  3927. if (pi->voltage_control) {
  3928. ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_VDDC,
  3929. VOLTAGE_OBJ_GPIO_LUT, &eg_pi->vddc_voltage_table);
  3930. if (ret)
  3931. return ret;
  3932. if (eg_pi->vddc_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
  3933. si_trim_voltage_table_to_fit_state_table(adev,
  3934. SISLANDS_MAX_NO_VREG_STEPS,
  3935. &eg_pi->vddc_voltage_table);
  3936. } else if (si_pi->voltage_control_svi2) {
  3937. ret = si_get_svi2_voltage_table(adev,
  3938. &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  3939. &eg_pi->vddc_voltage_table);
  3940. if (ret)
  3941. return ret;
  3942. } else {
  3943. return -EINVAL;
  3944. }
  3945. if (eg_pi->vddci_control) {
  3946. ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_VDDCI,
  3947. VOLTAGE_OBJ_GPIO_LUT, &eg_pi->vddci_voltage_table);
  3948. if (ret)
  3949. return ret;
  3950. if (eg_pi->vddci_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
  3951. si_trim_voltage_table_to_fit_state_table(adev,
  3952. SISLANDS_MAX_NO_VREG_STEPS,
  3953. &eg_pi->vddci_voltage_table);
  3954. }
  3955. if (si_pi->vddci_control_svi2) {
  3956. ret = si_get_svi2_voltage_table(adev,
  3957. &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  3958. &eg_pi->vddci_voltage_table);
  3959. if (ret)
  3960. return ret;
  3961. }
  3962. if (pi->mvdd_control) {
  3963. ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_MVDDC,
  3964. VOLTAGE_OBJ_GPIO_LUT, &si_pi->mvdd_voltage_table);
  3965. if (ret) {
  3966. pi->mvdd_control = false;
  3967. return ret;
  3968. }
  3969. if (si_pi->mvdd_voltage_table.count == 0) {
  3970. pi->mvdd_control = false;
  3971. return -EINVAL;
  3972. }
  3973. if (si_pi->mvdd_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
  3974. si_trim_voltage_table_to_fit_state_table(adev,
  3975. SISLANDS_MAX_NO_VREG_STEPS,
  3976. &si_pi->mvdd_voltage_table);
  3977. }
  3978. if (si_pi->vddc_phase_shed_control) {
  3979. ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_VDDC,
  3980. VOLTAGE_OBJ_PHASE_LUT, &si_pi->vddc_phase_shed_table);
  3981. if (ret)
  3982. si_pi->vddc_phase_shed_control = false;
  3983. if ((si_pi->vddc_phase_shed_table.count == 0) ||
  3984. (si_pi->vddc_phase_shed_table.count > SISLANDS_MAX_NO_VREG_STEPS))
  3985. si_pi->vddc_phase_shed_control = false;
  3986. }
  3987. return 0;
  3988. }
  3989. static void si_populate_smc_voltage_table(struct amdgpu_device *adev,
  3990. const struct atom_voltage_table *voltage_table,
  3991. SISLANDS_SMC_STATETABLE *table)
  3992. {
  3993. unsigned int i;
  3994. for (i = 0; i < voltage_table->count; i++)
  3995. table->lowSMIO[i] |= cpu_to_be32(voltage_table->entries[i].smio_low);
  3996. }
  3997. static int si_populate_smc_voltage_tables(struct amdgpu_device *adev,
  3998. SISLANDS_SMC_STATETABLE *table)
  3999. {
  4000. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4001. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  4002. struct si_power_info *si_pi = si_get_pi(adev);
  4003. u8 i;
  4004. if (si_pi->voltage_control_svi2) {
  4005. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_svi_rework_gpio_id_svc,
  4006. si_pi->svc_gpio_id);
  4007. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_svi_rework_gpio_id_svd,
  4008. si_pi->svd_gpio_id);
  4009. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_svi_rework_plat_type,
  4010. 2);
  4011. } else {
  4012. if (eg_pi->vddc_voltage_table.count) {
  4013. si_populate_smc_voltage_table(adev, &eg_pi->vddc_voltage_table, table);
  4014. table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDC] =
  4015. cpu_to_be32(eg_pi->vddc_voltage_table.mask_low);
  4016. for (i = 0; i < eg_pi->vddc_voltage_table.count; i++) {
  4017. if (pi->max_vddc_in_table <= eg_pi->vddc_voltage_table.entries[i].value) {
  4018. table->maxVDDCIndexInPPTable = i;
  4019. break;
  4020. }
  4021. }
  4022. }
  4023. if (eg_pi->vddci_voltage_table.count) {
  4024. si_populate_smc_voltage_table(adev, &eg_pi->vddci_voltage_table, table);
  4025. table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDCI] =
  4026. cpu_to_be32(eg_pi->vddci_voltage_table.mask_low);
  4027. }
  4028. if (si_pi->mvdd_voltage_table.count) {
  4029. si_populate_smc_voltage_table(adev, &si_pi->mvdd_voltage_table, table);
  4030. table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_MVDD] =
  4031. cpu_to_be32(si_pi->mvdd_voltage_table.mask_low);
  4032. }
  4033. if (si_pi->vddc_phase_shed_control) {
  4034. if (si_validate_phase_shedding_tables(adev, &si_pi->vddc_phase_shed_table,
  4035. &adev->pm.dpm.dyn_state.phase_shedding_limits_table)) {
  4036. si_populate_smc_voltage_table(adev, &si_pi->vddc_phase_shed_table, table);
  4037. table->phaseMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDC_PHASE_SHEDDING] =
  4038. cpu_to_be32(si_pi->vddc_phase_shed_table.mask_low);
  4039. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_phase_shedding_delay,
  4040. (u32)si_pi->vddc_phase_shed_table.phase_delay);
  4041. } else {
  4042. si_pi->vddc_phase_shed_control = false;
  4043. }
  4044. }
  4045. }
  4046. return 0;
  4047. }
  4048. static int si_populate_voltage_value(struct amdgpu_device *adev,
  4049. const struct atom_voltage_table *table,
  4050. u16 value, SISLANDS_SMC_VOLTAGE_VALUE *voltage)
  4051. {
  4052. unsigned int i;
  4053. for (i = 0; i < table->count; i++) {
  4054. if (value <= table->entries[i].value) {
  4055. voltage->index = (u8)i;
  4056. voltage->value = cpu_to_be16(table->entries[i].value);
  4057. break;
  4058. }
  4059. }
  4060. if (i >= table->count)
  4061. return -EINVAL;
  4062. return 0;
  4063. }
  4064. static int si_populate_mvdd_value(struct amdgpu_device *adev, u32 mclk,
  4065. SISLANDS_SMC_VOLTAGE_VALUE *voltage)
  4066. {
  4067. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4068. struct si_power_info *si_pi = si_get_pi(adev);
  4069. if (pi->mvdd_control) {
  4070. if (mclk <= pi->mvdd_split_frequency)
  4071. voltage->index = 0;
  4072. else
  4073. voltage->index = (u8)(si_pi->mvdd_voltage_table.count) - 1;
  4074. voltage->value = cpu_to_be16(si_pi->mvdd_voltage_table.entries[voltage->index].value);
  4075. }
  4076. return 0;
  4077. }
  4078. static int si_get_std_voltage_value(struct amdgpu_device *adev,
  4079. SISLANDS_SMC_VOLTAGE_VALUE *voltage,
  4080. u16 *std_voltage)
  4081. {
  4082. u16 v_index;
  4083. bool voltage_found = false;
  4084. *std_voltage = be16_to_cpu(voltage->value);
  4085. if (adev->pm.dpm.dyn_state.cac_leakage_table.entries) {
  4086. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_NEW_CAC_VOLTAGE) {
  4087. if (adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries == NULL)
  4088. return -EINVAL;
  4089. for (v_index = 0; (u32)v_index < adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
  4090. if (be16_to_cpu(voltage->value) ==
  4091. (u16)adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
  4092. voltage_found = true;
  4093. if ((u32)v_index < adev->pm.dpm.dyn_state.cac_leakage_table.count)
  4094. *std_voltage =
  4095. adev->pm.dpm.dyn_state.cac_leakage_table.entries[v_index].vddc;
  4096. else
  4097. *std_voltage =
  4098. adev->pm.dpm.dyn_state.cac_leakage_table.entries[adev->pm.dpm.dyn_state.cac_leakage_table.count-1].vddc;
  4099. break;
  4100. }
  4101. }
  4102. if (!voltage_found) {
  4103. for (v_index = 0; (u32)v_index < adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
  4104. if (be16_to_cpu(voltage->value) <=
  4105. (u16)adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
  4106. voltage_found = true;
  4107. if ((u32)v_index < adev->pm.dpm.dyn_state.cac_leakage_table.count)
  4108. *std_voltage =
  4109. adev->pm.dpm.dyn_state.cac_leakage_table.entries[v_index].vddc;
  4110. else
  4111. *std_voltage =
  4112. adev->pm.dpm.dyn_state.cac_leakage_table.entries[adev->pm.dpm.dyn_state.cac_leakage_table.count-1].vddc;
  4113. break;
  4114. }
  4115. }
  4116. }
  4117. } else {
  4118. if ((u32)voltage->index < adev->pm.dpm.dyn_state.cac_leakage_table.count)
  4119. *std_voltage = adev->pm.dpm.dyn_state.cac_leakage_table.entries[voltage->index].vddc;
  4120. }
  4121. }
  4122. return 0;
  4123. }
  4124. static int si_populate_std_voltage_value(struct amdgpu_device *adev,
  4125. u16 value, u8 index,
  4126. SISLANDS_SMC_VOLTAGE_VALUE *voltage)
  4127. {
  4128. voltage->index = index;
  4129. voltage->value = cpu_to_be16(value);
  4130. return 0;
  4131. }
  4132. static int si_populate_phase_shedding_value(struct amdgpu_device *adev,
  4133. const struct amdgpu_phase_shedding_limits_table *limits,
  4134. u16 voltage, u32 sclk, u32 mclk,
  4135. SISLANDS_SMC_VOLTAGE_VALUE *smc_voltage)
  4136. {
  4137. unsigned int i;
  4138. for (i = 0; i < limits->count; i++) {
  4139. if ((voltage <= limits->entries[i].voltage) &&
  4140. (sclk <= limits->entries[i].sclk) &&
  4141. (mclk <= limits->entries[i].mclk))
  4142. break;
  4143. }
  4144. smc_voltage->phase_settings = (u8)i;
  4145. return 0;
  4146. }
  4147. static int si_init_arb_table_index(struct amdgpu_device *adev)
  4148. {
  4149. struct si_power_info *si_pi = si_get_pi(adev);
  4150. u32 tmp;
  4151. int ret;
  4152. ret = amdgpu_si_read_smc_sram_dword(adev, si_pi->arb_table_start,
  4153. &tmp, si_pi->sram_end);
  4154. if (ret)
  4155. return ret;
  4156. tmp &= 0x00FFFFFF;
  4157. tmp |= MC_CG_ARB_FREQ_F1 << 24;
  4158. return amdgpu_si_write_smc_sram_dword(adev, si_pi->arb_table_start,
  4159. tmp, si_pi->sram_end);
  4160. }
  4161. static int si_initial_switch_from_arb_f0_to_f1(struct amdgpu_device *adev)
  4162. {
  4163. return ni_copy_and_switch_arb_sets(adev, MC_CG_ARB_FREQ_F0, MC_CG_ARB_FREQ_F1);
  4164. }
  4165. static int si_reset_to_default(struct amdgpu_device *adev)
  4166. {
  4167. return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_ResetToDefaults) == PPSMC_Result_OK) ?
  4168. 0 : -EINVAL;
  4169. }
  4170. static int si_force_switch_to_arb_f0(struct amdgpu_device *adev)
  4171. {
  4172. struct si_power_info *si_pi = si_get_pi(adev);
  4173. u32 tmp;
  4174. int ret;
  4175. ret = amdgpu_si_read_smc_sram_dword(adev, si_pi->arb_table_start,
  4176. &tmp, si_pi->sram_end);
  4177. if (ret)
  4178. return ret;
  4179. tmp = (tmp >> 24) & 0xff;
  4180. if (tmp == MC_CG_ARB_FREQ_F0)
  4181. return 0;
  4182. return ni_copy_and_switch_arb_sets(adev, tmp, MC_CG_ARB_FREQ_F0);
  4183. }
  4184. static u32 si_calculate_memory_refresh_rate(struct amdgpu_device *adev,
  4185. u32 engine_clock)
  4186. {
  4187. u32 dram_rows;
  4188. u32 dram_refresh_rate;
  4189. u32 mc_arb_rfsh_rate;
  4190. u32 tmp = (RREG32(MC_ARB_RAMCFG) & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  4191. if (tmp >= 4)
  4192. dram_rows = 16384;
  4193. else
  4194. dram_rows = 1 << (tmp + 10);
  4195. dram_refresh_rate = 1 << ((RREG32(MC_SEQ_MISC0) & 0x3) + 3);
  4196. mc_arb_rfsh_rate = ((engine_clock * 10) * dram_refresh_rate / dram_rows - 32) / 64;
  4197. return mc_arb_rfsh_rate;
  4198. }
  4199. static int si_populate_memory_timing_parameters(struct amdgpu_device *adev,
  4200. struct rv7xx_pl *pl,
  4201. SMC_SIslands_MCArbDramTimingRegisterSet *arb_regs)
  4202. {
  4203. u32 dram_timing;
  4204. u32 dram_timing2;
  4205. u32 burst_time;
  4206. arb_regs->mc_arb_rfsh_rate =
  4207. (u8)si_calculate_memory_refresh_rate(adev, pl->sclk);
  4208. amdgpu_atombios_set_engine_dram_timings(adev,
  4209. pl->sclk,
  4210. pl->mclk);
  4211. dram_timing = RREG32(MC_ARB_DRAM_TIMING);
  4212. dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
  4213. burst_time = RREG32(MC_ARB_BURST_TIME) & STATE0_MASK;
  4214. arb_regs->mc_arb_dram_timing = cpu_to_be32(dram_timing);
  4215. arb_regs->mc_arb_dram_timing2 = cpu_to_be32(dram_timing2);
  4216. arb_regs->mc_arb_burst_time = (u8)burst_time;
  4217. return 0;
  4218. }
  4219. static int si_do_program_memory_timing_parameters(struct amdgpu_device *adev,
  4220. struct amdgpu_ps *amdgpu_state,
  4221. unsigned int first_arb_set)
  4222. {
  4223. struct si_power_info *si_pi = si_get_pi(adev);
  4224. struct si_ps *state = si_get_ps(amdgpu_state);
  4225. SMC_SIslands_MCArbDramTimingRegisterSet arb_regs = { 0 };
  4226. int i, ret = 0;
  4227. for (i = 0; i < state->performance_level_count; i++) {
  4228. ret = si_populate_memory_timing_parameters(adev, &state->performance_levels[i], &arb_regs);
  4229. if (ret)
  4230. break;
  4231. ret = amdgpu_si_copy_bytes_to_smc(adev,
  4232. si_pi->arb_table_start +
  4233. offsetof(SMC_SIslands_MCArbDramTimingRegisters, data) +
  4234. sizeof(SMC_SIslands_MCArbDramTimingRegisterSet) * (first_arb_set + i),
  4235. (u8 *)&arb_regs,
  4236. sizeof(SMC_SIslands_MCArbDramTimingRegisterSet),
  4237. si_pi->sram_end);
  4238. if (ret)
  4239. break;
  4240. }
  4241. return ret;
  4242. }
  4243. static int si_program_memory_timing_parameters(struct amdgpu_device *adev,
  4244. struct amdgpu_ps *amdgpu_new_state)
  4245. {
  4246. return si_do_program_memory_timing_parameters(adev, amdgpu_new_state,
  4247. SISLANDS_DRIVER_STATE_ARB_INDEX);
  4248. }
  4249. static int si_populate_initial_mvdd_value(struct amdgpu_device *adev,
  4250. struct SISLANDS_SMC_VOLTAGE_VALUE *voltage)
  4251. {
  4252. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4253. struct si_power_info *si_pi = si_get_pi(adev);
  4254. if (pi->mvdd_control)
  4255. return si_populate_voltage_value(adev, &si_pi->mvdd_voltage_table,
  4256. si_pi->mvdd_bootup_value, voltage);
  4257. return 0;
  4258. }
  4259. static int si_populate_smc_initial_state(struct amdgpu_device *adev,
  4260. struct amdgpu_ps *amdgpu_initial_state,
  4261. SISLANDS_SMC_STATETABLE *table)
  4262. {
  4263. struct si_ps *initial_state = si_get_ps(amdgpu_initial_state);
  4264. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4265. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  4266. struct si_power_info *si_pi = si_get_pi(adev);
  4267. u32 reg;
  4268. int ret;
  4269. table->initialState.levels[0].mclk.vDLL_CNTL =
  4270. cpu_to_be32(si_pi->clock_registers.dll_cntl);
  4271. table->initialState.levels[0].mclk.vMCLK_PWRMGT_CNTL =
  4272. cpu_to_be32(si_pi->clock_registers.mclk_pwrmgt_cntl);
  4273. table->initialState.levels[0].mclk.vMPLL_AD_FUNC_CNTL =
  4274. cpu_to_be32(si_pi->clock_registers.mpll_ad_func_cntl);
  4275. table->initialState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL =
  4276. cpu_to_be32(si_pi->clock_registers.mpll_dq_func_cntl);
  4277. table->initialState.levels[0].mclk.vMPLL_FUNC_CNTL =
  4278. cpu_to_be32(si_pi->clock_registers.mpll_func_cntl);
  4279. table->initialState.levels[0].mclk.vMPLL_FUNC_CNTL_1 =
  4280. cpu_to_be32(si_pi->clock_registers.mpll_func_cntl_1);
  4281. table->initialState.levels[0].mclk.vMPLL_FUNC_CNTL_2 =
  4282. cpu_to_be32(si_pi->clock_registers.mpll_func_cntl_2);
  4283. table->initialState.levels[0].mclk.vMPLL_SS =
  4284. cpu_to_be32(si_pi->clock_registers.mpll_ss1);
  4285. table->initialState.levels[0].mclk.vMPLL_SS2 =
  4286. cpu_to_be32(si_pi->clock_registers.mpll_ss2);
  4287. table->initialState.levels[0].mclk.mclk_value =
  4288. cpu_to_be32(initial_state->performance_levels[0].mclk);
  4289. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
  4290. cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl);
  4291. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
  4292. cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_2);
  4293. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
  4294. cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_3);
  4295. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_4 =
  4296. cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_4);
  4297. table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM =
  4298. cpu_to_be32(si_pi->clock_registers.cg_spll_spread_spectrum);
  4299. table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM_2 =
  4300. cpu_to_be32(si_pi->clock_registers.cg_spll_spread_spectrum_2);
  4301. table->initialState.levels[0].sclk.sclk_value =
  4302. cpu_to_be32(initial_state->performance_levels[0].sclk);
  4303. table->initialState.levels[0].arbRefreshState =
  4304. SISLANDS_INITIAL_STATE_ARB_INDEX;
  4305. table->initialState.levels[0].ACIndex = 0;
  4306. ret = si_populate_voltage_value(adev, &eg_pi->vddc_voltage_table,
  4307. initial_state->performance_levels[0].vddc,
  4308. &table->initialState.levels[0].vddc);
  4309. if (!ret) {
  4310. u16 std_vddc;
  4311. ret = si_get_std_voltage_value(adev,
  4312. &table->initialState.levels[0].vddc,
  4313. &std_vddc);
  4314. if (!ret)
  4315. si_populate_std_voltage_value(adev, std_vddc,
  4316. table->initialState.levels[0].vddc.index,
  4317. &table->initialState.levels[0].std_vddc);
  4318. }
  4319. if (eg_pi->vddci_control)
  4320. si_populate_voltage_value(adev,
  4321. &eg_pi->vddci_voltage_table,
  4322. initial_state->performance_levels[0].vddci,
  4323. &table->initialState.levels[0].vddci);
  4324. if (si_pi->vddc_phase_shed_control)
  4325. si_populate_phase_shedding_value(adev,
  4326. &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
  4327. initial_state->performance_levels[0].vddc,
  4328. initial_state->performance_levels[0].sclk,
  4329. initial_state->performance_levels[0].mclk,
  4330. &table->initialState.levels[0].vddc);
  4331. si_populate_initial_mvdd_value(adev, &table->initialState.levels[0].mvdd);
  4332. reg = CG_R(0xffff) | CG_L(0);
  4333. table->initialState.levels[0].aT = cpu_to_be32(reg);
  4334. table->initialState.levels[0].bSP = cpu_to_be32(pi->dsp);
  4335. table->initialState.levels[0].gen2PCIE = (u8)si_pi->boot_pcie_gen;
  4336. if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5) {
  4337. table->initialState.levels[0].strobeMode =
  4338. si_get_strobe_mode_settings(adev,
  4339. initial_state->performance_levels[0].mclk);
  4340. if (initial_state->performance_levels[0].mclk > pi->mclk_edc_enable_threshold)
  4341. table->initialState.levels[0].mcFlags = SISLANDS_SMC_MC_EDC_RD_FLAG | SISLANDS_SMC_MC_EDC_WR_FLAG;
  4342. else
  4343. table->initialState.levels[0].mcFlags = 0;
  4344. }
  4345. table->initialState.levelCount = 1;
  4346. table->initialState.flags |= PPSMC_SWSTATE_FLAG_DC;
  4347. table->initialState.levels[0].dpm2.MaxPS = 0;
  4348. table->initialState.levels[0].dpm2.NearTDPDec = 0;
  4349. table->initialState.levels[0].dpm2.AboveSafeInc = 0;
  4350. table->initialState.levels[0].dpm2.BelowSafeInc = 0;
  4351. table->initialState.levels[0].dpm2.PwrEfficiencyRatio = 0;
  4352. reg = MIN_POWER_MASK | MAX_POWER_MASK;
  4353. table->initialState.levels[0].SQPowerThrottle = cpu_to_be32(reg);
  4354. reg = MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
  4355. table->initialState.levels[0].SQPowerThrottle_2 = cpu_to_be32(reg);
  4356. return 0;
  4357. }
  4358. static int si_populate_smc_acpi_state(struct amdgpu_device *adev,
  4359. SISLANDS_SMC_STATETABLE *table)
  4360. {
  4361. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4362. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  4363. struct si_power_info *si_pi = si_get_pi(adev);
  4364. u32 spll_func_cntl = si_pi->clock_registers.cg_spll_func_cntl;
  4365. u32 spll_func_cntl_2 = si_pi->clock_registers.cg_spll_func_cntl_2;
  4366. u32 spll_func_cntl_3 = si_pi->clock_registers.cg_spll_func_cntl_3;
  4367. u32 spll_func_cntl_4 = si_pi->clock_registers.cg_spll_func_cntl_4;
  4368. u32 dll_cntl = si_pi->clock_registers.dll_cntl;
  4369. u32 mclk_pwrmgt_cntl = si_pi->clock_registers.mclk_pwrmgt_cntl;
  4370. u32 mpll_ad_func_cntl = si_pi->clock_registers.mpll_ad_func_cntl;
  4371. u32 mpll_dq_func_cntl = si_pi->clock_registers.mpll_dq_func_cntl;
  4372. u32 mpll_func_cntl = si_pi->clock_registers.mpll_func_cntl;
  4373. u32 mpll_func_cntl_1 = si_pi->clock_registers.mpll_func_cntl_1;
  4374. u32 mpll_func_cntl_2 = si_pi->clock_registers.mpll_func_cntl_2;
  4375. u32 reg;
  4376. int ret;
  4377. table->ACPIState = table->initialState;
  4378. table->ACPIState.flags &= ~PPSMC_SWSTATE_FLAG_DC;
  4379. if (pi->acpi_vddc) {
  4380. ret = si_populate_voltage_value(adev, &eg_pi->vddc_voltage_table,
  4381. pi->acpi_vddc, &table->ACPIState.levels[0].vddc);
  4382. if (!ret) {
  4383. u16 std_vddc;
  4384. ret = si_get_std_voltage_value(adev,
  4385. &table->ACPIState.levels[0].vddc, &std_vddc);
  4386. if (!ret)
  4387. si_populate_std_voltage_value(adev, std_vddc,
  4388. table->ACPIState.levels[0].vddc.index,
  4389. &table->ACPIState.levels[0].std_vddc);
  4390. }
  4391. table->ACPIState.levels[0].gen2PCIE = si_pi->acpi_pcie_gen;
  4392. if (si_pi->vddc_phase_shed_control) {
  4393. si_populate_phase_shedding_value(adev,
  4394. &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
  4395. pi->acpi_vddc,
  4396. 0,
  4397. 0,
  4398. &table->ACPIState.levels[0].vddc);
  4399. }
  4400. } else {
  4401. ret = si_populate_voltage_value(adev, &eg_pi->vddc_voltage_table,
  4402. pi->min_vddc_in_table, &table->ACPIState.levels[0].vddc);
  4403. if (!ret) {
  4404. u16 std_vddc;
  4405. ret = si_get_std_voltage_value(adev,
  4406. &table->ACPIState.levels[0].vddc, &std_vddc);
  4407. if (!ret)
  4408. si_populate_std_voltage_value(adev, std_vddc,
  4409. table->ACPIState.levels[0].vddc.index,
  4410. &table->ACPIState.levels[0].std_vddc);
  4411. }
  4412. table->ACPIState.levels[0].gen2PCIE = (u8)r600_get_pcie_gen_support(adev,
  4413. si_pi->sys_pcie_mask,
  4414. si_pi->boot_pcie_gen,
  4415. AMDGPU_PCIE_GEN1);
  4416. if (si_pi->vddc_phase_shed_control)
  4417. si_populate_phase_shedding_value(adev,
  4418. &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
  4419. pi->min_vddc_in_table,
  4420. 0,
  4421. 0,
  4422. &table->ACPIState.levels[0].vddc);
  4423. }
  4424. if (pi->acpi_vddc) {
  4425. if (eg_pi->acpi_vddci)
  4426. si_populate_voltage_value(adev, &eg_pi->vddci_voltage_table,
  4427. eg_pi->acpi_vddci,
  4428. &table->ACPIState.levels[0].vddci);
  4429. }
  4430. mclk_pwrmgt_cntl |= MRDCK0_RESET | MRDCK1_RESET;
  4431. mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
  4432. dll_cntl &= ~(MRDCK0_BYPASS | MRDCK1_BYPASS);
  4433. spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
  4434. spll_func_cntl_2 |= SCLK_MUX_SEL(4);
  4435. table->ACPIState.levels[0].mclk.vDLL_CNTL =
  4436. cpu_to_be32(dll_cntl);
  4437. table->ACPIState.levels[0].mclk.vMCLK_PWRMGT_CNTL =
  4438. cpu_to_be32(mclk_pwrmgt_cntl);
  4439. table->ACPIState.levels[0].mclk.vMPLL_AD_FUNC_CNTL =
  4440. cpu_to_be32(mpll_ad_func_cntl);
  4441. table->ACPIState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL =
  4442. cpu_to_be32(mpll_dq_func_cntl);
  4443. table->ACPIState.levels[0].mclk.vMPLL_FUNC_CNTL =
  4444. cpu_to_be32(mpll_func_cntl);
  4445. table->ACPIState.levels[0].mclk.vMPLL_FUNC_CNTL_1 =
  4446. cpu_to_be32(mpll_func_cntl_1);
  4447. table->ACPIState.levels[0].mclk.vMPLL_FUNC_CNTL_2 =
  4448. cpu_to_be32(mpll_func_cntl_2);
  4449. table->ACPIState.levels[0].mclk.vMPLL_SS =
  4450. cpu_to_be32(si_pi->clock_registers.mpll_ss1);
  4451. table->ACPIState.levels[0].mclk.vMPLL_SS2 =
  4452. cpu_to_be32(si_pi->clock_registers.mpll_ss2);
  4453. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
  4454. cpu_to_be32(spll_func_cntl);
  4455. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
  4456. cpu_to_be32(spll_func_cntl_2);
  4457. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
  4458. cpu_to_be32(spll_func_cntl_3);
  4459. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_4 =
  4460. cpu_to_be32(spll_func_cntl_4);
  4461. table->ACPIState.levels[0].mclk.mclk_value = 0;
  4462. table->ACPIState.levels[0].sclk.sclk_value = 0;
  4463. si_populate_mvdd_value(adev, 0, &table->ACPIState.levels[0].mvdd);
  4464. if (eg_pi->dynamic_ac_timing)
  4465. table->ACPIState.levels[0].ACIndex = 0;
  4466. table->ACPIState.levels[0].dpm2.MaxPS = 0;
  4467. table->ACPIState.levels[0].dpm2.NearTDPDec = 0;
  4468. table->ACPIState.levels[0].dpm2.AboveSafeInc = 0;
  4469. table->ACPIState.levels[0].dpm2.BelowSafeInc = 0;
  4470. table->ACPIState.levels[0].dpm2.PwrEfficiencyRatio = 0;
  4471. reg = MIN_POWER_MASK | MAX_POWER_MASK;
  4472. table->ACPIState.levels[0].SQPowerThrottle = cpu_to_be32(reg);
  4473. reg = MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
  4474. table->ACPIState.levels[0].SQPowerThrottle_2 = cpu_to_be32(reg);
  4475. return 0;
  4476. }
  4477. static int si_populate_ulv_state(struct amdgpu_device *adev,
  4478. SISLANDS_SMC_SWSTATE *state)
  4479. {
  4480. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  4481. struct si_power_info *si_pi = si_get_pi(adev);
  4482. struct si_ulv_param *ulv = &si_pi->ulv;
  4483. u32 sclk_in_sr = 1350; /* ??? */
  4484. int ret;
  4485. ret = si_convert_power_level_to_smc(adev, &ulv->pl,
  4486. &state->levels[0]);
  4487. if (!ret) {
  4488. if (eg_pi->sclk_deep_sleep) {
  4489. if (sclk_in_sr <= SCLK_MIN_DEEPSLEEP_FREQ)
  4490. state->levels[0].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_BYPASS;
  4491. else
  4492. state->levels[0].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_THROTTLE;
  4493. }
  4494. if (ulv->one_pcie_lane_in_ulv)
  4495. state->flags |= PPSMC_SWSTATE_FLAG_PCIE_X1;
  4496. state->levels[0].arbRefreshState = (u8)(SISLANDS_ULV_STATE_ARB_INDEX);
  4497. state->levels[0].ACIndex = 1;
  4498. state->levels[0].std_vddc = state->levels[0].vddc;
  4499. state->levelCount = 1;
  4500. state->flags |= PPSMC_SWSTATE_FLAG_DC;
  4501. }
  4502. return ret;
  4503. }
  4504. static int si_program_ulv_memory_timing_parameters(struct amdgpu_device *adev)
  4505. {
  4506. struct si_power_info *si_pi = si_get_pi(adev);
  4507. struct si_ulv_param *ulv = &si_pi->ulv;
  4508. SMC_SIslands_MCArbDramTimingRegisterSet arb_regs = { 0 };
  4509. int ret;
  4510. ret = si_populate_memory_timing_parameters(adev, &ulv->pl,
  4511. &arb_regs);
  4512. if (ret)
  4513. return ret;
  4514. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_ulv_volt_change_delay,
  4515. ulv->volt_change_delay);
  4516. ret = amdgpu_si_copy_bytes_to_smc(adev,
  4517. si_pi->arb_table_start +
  4518. offsetof(SMC_SIslands_MCArbDramTimingRegisters, data) +
  4519. sizeof(SMC_SIslands_MCArbDramTimingRegisterSet) * SISLANDS_ULV_STATE_ARB_INDEX,
  4520. (u8 *)&arb_regs,
  4521. sizeof(SMC_SIslands_MCArbDramTimingRegisterSet),
  4522. si_pi->sram_end);
  4523. return ret;
  4524. }
  4525. static void si_get_mvdd_configuration(struct amdgpu_device *adev)
  4526. {
  4527. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4528. pi->mvdd_split_frequency = 30000;
  4529. }
  4530. static int si_init_smc_table(struct amdgpu_device *adev)
  4531. {
  4532. struct si_power_info *si_pi = si_get_pi(adev);
  4533. struct amdgpu_ps *amdgpu_boot_state = adev->pm.dpm.boot_ps;
  4534. const struct si_ulv_param *ulv = &si_pi->ulv;
  4535. SISLANDS_SMC_STATETABLE *table = &si_pi->smc_statetable;
  4536. int ret;
  4537. u32 lane_width;
  4538. u32 vr_hot_gpio;
  4539. si_populate_smc_voltage_tables(adev, table);
  4540. switch (adev->pm.int_thermal_type) {
  4541. case THERMAL_TYPE_SI:
  4542. case THERMAL_TYPE_EMC2103_WITH_INTERNAL:
  4543. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_INTERNAL;
  4544. break;
  4545. case THERMAL_TYPE_NONE:
  4546. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_NONE;
  4547. break;
  4548. default:
  4549. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_EXTERNAL;
  4550. break;
  4551. }
  4552. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC)
  4553. table->systemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
  4554. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REGULATOR_HOT) {
  4555. if ((adev->pdev->device != 0x6818) && (adev->pdev->device != 0x6819))
  4556. table->systemFlags |= PPSMC_SYSTEMFLAG_REGULATOR_HOT;
  4557. }
  4558. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
  4559. table->systemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
  4560. if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5)
  4561. table->systemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
  4562. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REVERT_GPIO5_POLARITY)
  4563. table->extraFlags |= PPSMC_EXTRAFLAGS_AC2DC_GPIO5_POLARITY_HIGH;
  4564. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_VRHOT_GPIO_CONFIGURABLE) {
  4565. table->systemFlags |= PPSMC_SYSTEMFLAG_REGULATOR_HOT_PROG_GPIO;
  4566. vr_hot_gpio = adev->pm.dpm.backbias_response_time;
  4567. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_vr_hot_gpio,
  4568. vr_hot_gpio);
  4569. }
  4570. ret = si_populate_smc_initial_state(adev, amdgpu_boot_state, table);
  4571. if (ret)
  4572. return ret;
  4573. ret = si_populate_smc_acpi_state(adev, table);
  4574. if (ret)
  4575. return ret;
  4576. table->driverState = table->initialState;
  4577. ret = si_do_program_memory_timing_parameters(adev, amdgpu_boot_state,
  4578. SISLANDS_INITIAL_STATE_ARB_INDEX);
  4579. if (ret)
  4580. return ret;
  4581. if (ulv->supported && ulv->pl.vddc) {
  4582. ret = si_populate_ulv_state(adev, &table->ULVState);
  4583. if (ret)
  4584. return ret;
  4585. ret = si_program_ulv_memory_timing_parameters(adev);
  4586. if (ret)
  4587. return ret;
  4588. WREG32(CG_ULV_CONTROL, ulv->cg_ulv_control);
  4589. WREG32(CG_ULV_PARAMETER, ulv->cg_ulv_parameter);
  4590. lane_width = amdgpu_get_pcie_lanes(adev);
  4591. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_non_ulv_pcie_link_width, lane_width);
  4592. } else {
  4593. table->ULVState = table->initialState;
  4594. }
  4595. return amdgpu_si_copy_bytes_to_smc(adev, si_pi->state_table_start,
  4596. (u8 *)table, sizeof(SISLANDS_SMC_STATETABLE),
  4597. si_pi->sram_end);
  4598. }
  4599. static int si_calculate_sclk_params(struct amdgpu_device *adev,
  4600. u32 engine_clock,
  4601. SISLANDS_SMC_SCLK_VALUE *sclk)
  4602. {
  4603. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4604. struct si_power_info *si_pi = si_get_pi(adev);
  4605. struct atom_clock_dividers dividers;
  4606. u32 spll_func_cntl = si_pi->clock_registers.cg_spll_func_cntl;
  4607. u32 spll_func_cntl_2 = si_pi->clock_registers.cg_spll_func_cntl_2;
  4608. u32 spll_func_cntl_3 = si_pi->clock_registers.cg_spll_func_cntl_3;
  4609. u32 spll_func_cntl_4 = si_pi->clock_registers.cg_spll_func_cntl_4;
  4610. u32 cg_spll_spread_spectrum = si_pi->clock_registers.cg_spll_spread_spectrum;
  4611. u32 cg_spll_spread_spectrum_2 = si_pi->clock_registers.cg_spll_spread_spectrum_2;
  4612. u64 tmp;
  4613. u32 reference_clock = adev->clock.spll.reference_freq;
  4614. u32 reference_divider;
  4615. u32 fbdiv;
  4616. int ret;
  4617. ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_ENGINE_PLL_PARAM,
  4618. engine_clock, false, &dividers);
  4619. if (ret)
  4620. return ret;
  4621. reference_divider = 1 + dividers.ref_div;
  4622. tmp = (u64) engine_clock * reference_divider * dividers.post_div * 16384;
  4623. do_div(tmp, reference_clock);
  4624. fbdiv = (u32) tmp;
  4625. spll_func_cntl &= ~(SPLL_PDIV_A_MASK | SPLL_REF_DIV_MASK);
  4626. spll_func_cntl |= SPLL_REF_DIV(dividers.ref_div);
  4627. spll_func_cntl |= SPLL_PDIV_A(dividers.post_div);
  4628. spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
  4629. spll_func_cntl_2 |= SCLK_MUX_SEL(2);
  4630. spll_func_cntl_3 &= ~SPLL_FB_DIV_MASK;
  4631. spll_func_cntl_3 |= SPLL_FB_DIV(fbdiv);
  4632. spll_func_cntl_3 |= SPLL_DITHEN;
  4633. if (pi->sclk_ss) {
  4634. struct amdgpu_atom_ss ss;
  4635. u32 vco_freq = engine_clock * dividers.post_div;
  4636. if (amdgpu_atombios_get_asic_ss_info(adev, &ss,
  4637. ASIC_INTERNAL_ENGINE_SS, vco_freq)) {
  4638. u32 clk_s = reference_clock * 5 / (reference_divider * ss.rate);
  4639. u32 clk_v = 4 * ss.percentage * fbdiv / (clk_s * 10000);
  4640. cg_spll_spread_spectrum &= ~CLK_S_MASK;
  4641. cg_spll_spread_spectrum |= CLK_S(clk_s);
  4642. cg_spll_spread_spectrum |= SSEN;
  4643. cg_spll_spread_spectrum_2 &= ~CLK_V_MASK;
  4644. cg_spll_spread_spectrum_2 |= CLK_V(clk_v);
  4645. }
  4646. }
  4647. sclk->sclk_value = engine_clock;
  4648. sclk->vCG_SPLL_FUNC_CNTL = spll_func_cntl;
  4649. sclk->vCG_SPLL_FUNC_CNTL_2 = spll_func_cntl_2;
  4650. sclk->vCG_SPLL_FUNC_CNTL_3 = spll_func_cntl_3;
  4651. sclk->vCG_SPLL_FUNC_CNTL_4 = spll_func_cntl_4;
  4652. sclk->vCG_SPLL_SPREAD_SPECTRUM = cg_spll_spread_spectrum;
  4653. sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cg_spll_spread_spectrum_2;
  4654. return 0;
  4655. }
  4656. static int si_populate_sclk_value(struct amdgpu_device *adev,
  4657. u32 engine_clock,
  4658. SISLANDS_SMC_SCLK_VALUE *sclk)
  4659. {
  4660. SISLANDS_SMC_SCLK_VALUE sclk_tmp;
  4661. int ret;
  4662. ret = si_calculate_sclk_params(adev, engine_clock, &sclk_tmp);
  4663. if (!ret) {
  4664. sclk->sclk_value = cpu_to_be32(sclk_tmp.sclk_value);
  4665. sclk->vCG_SPLL_FUNC_CNTL = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL);
  4666. sclk->vCG_SPLL_FUNC_CNTL_2 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_2);
  4667. sclk->vCG_SPLL_FUNC_CNTL_3 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_3);
  4668. sclk->vCG_SPLL_FUNC_CNTL_4 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_4);
  4669. sclk->vCG_SPLL_SPREAD_SPECTRUM = cpu_to_be32(sclk_tmp.vCG_SPLL_SPREAD_SPECTRUM);
  4670. sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cpu_to_be32(sclk_tmp.vCG_SPLL_SPREAD_SPECTRUM_2);
  4671. }
  4672. return ret;
  4673. }
  4674. static int si_populate_mclk_value(struct amdgpu_device *adev,
  4675. u32 engine_clock,
  4676. u32 memory_clock,
  4677. SISLANDS_SMC_MCLK_VALUE *mclk,
  4678. bool strobe_mode,
  4679. bool dll_state_on)
  4680. {
  4681. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4682. struct si_power_info *si_pi = si_get_pi(adev);
  4683. u32 dll_cntl = si_pi->clock_registers.dll_cntl;
  4684. u32 mclk_pwrmgt_cntl = si_pi->clock_registers.mclk_pwrmgt_cntl;
  4685. u32 mpll_ad_func_cntl = si_pi->clock_registers.mpll_ad_func_cntl;
  4686. u32 mpll_dq_func_cntl = si_pi->clock_registers.mpll_dq_func_cntl;
  4687. u32 mpll_func_cntl = si_pi->clock_registers.mpll_func_cntl;
  4688. u32 mpll_func_cntl_1 = si_pi->clock_registers.mpll_func_cntl_1;
  4689. u32 mpll_func_cntl_2 = si_pi->clock_registers.mpll_func_cntl_2;
  4690. u32 mpll_ss1 = si_pi->clock_registers.mpll_ss1;
  4691. u32 mpll_ss2 = si_pi->clock_registers.mpll_ss2;
  4692. struct atom_mpll_param mpll_param;
  4693. int ret;
  4694. ret = amdgpu_atombios_get_memory_pll_dividers(adev, memory_clock, strobe_mode, &mpll_param);
  4695. if (ret)
  4696. return ret;
  4697. mpll_func_cntl &= ~BWCTRL_MASK;
  4698. mpll_func_cntl |= BWCTRL(mpll_param.bwcntl);
  4699. mpll_func_cntl_1 &= ~(CLKF_MASK | CLKFRAC_MASK | VCO_MODE_MASK);
  4700. mpll_func_cntl_1 |= CLKF(mpll_param.clkf) |
  4701. CLKFRAC(mpll_param.clkfrac) | VCO_MODE(mpll_param.vco_mode);
  4702. mpll_ad_func_cntl &= ~YCLK_POST_DIV_MASK;
  4703. mpll_ad_func_cntl |= YCLK_POST_DIV(mpll_param.post_div);
  4704. if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5) {
  4705. mpll_dq_func_cntl &= ~(YCLK_SEL_MASK | YCLK_POST_DIV_MASK);
  4706. mpll_dq_func_cntl |= YCLK_SEL(mpll_param.yclk_sel) |
  4707. YCLK_POST_DIV(mpll_param.post_div);
  4708. }
  4709. if (pi->mclk_ss) {
  4710. struct amdgpu_atom_ss ss;
  4711. u32 freq_nom;
  4712. u32 tmp;
  4713. u32 reference_clock = adev->clock.mpll.reference_freq;
  4714. if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5)
  4715. freq_nom = memory_clock * 4;
  4716. else
  4717. freq_nom = memory_clock * 2;
  4718. tmp = freq_nom / reference_clock;
  4719. tmp = tmp * tmp;
  4720. if (amdgpu_atombios_get_asic_ss_info(adev, &ss,
  4721. ASIC_INTERNAL_MEMORY_SS, freq_nom)) {
  4722. u32 clks = reference_clock * 5 / ss.rate;
  4723. u32 clkv = (u32)((((131 * ss.percentage * ss.rate) / 100) * tmp) / freq_nom);
  4724. mpll_ss1 &= ~CLKV_MASK;
  4725. mpll_ss1 |= CLKV(clkv);
  4726. mpll_ss2 &= ~CLKS_MASK;
  4727. mpll_ss2 |= CLKS(clks);
  4728. }
  4729. }
  4730. mclk_pwrmgt_cntl &= ~DLL_SPEED_MASK;
  4731. mclk_pwrmgt_cntl |= DLL_SPEED(mpll_param.dll_speed);
  4732. if (dll_state_on)
  4733. mclk_pwrmgt_cntl |= MRDCK0_PDNB | MRDCK1_PDNB;
  4734. else
  4735. mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
  4736. mclk->mclk_value = cpu_to_be32(memory_clock);
  4737. mclk->vMPLL_FUNC_CNTL = cpu_to_be32(mpll_func_cntl);
  4738. mclk->vMPLL_FUNC_CNTL_1 = cpu_to_be32(mpll_func_cntl_1);
  4739. mclk->vMPLL_FUNC_CNTL_2 = cpu_to_be32(mpll_func_cntl_2);
  4740. mclk->vMPLL_AD_FUNC_CNTL = cpu_to_be32(mpll_ad_func_cntl);
  4741. mclk->vMPLL_DQ_FUNC_CNTL = cpu_to_be32(mpll_dq_func_cntl);
  4742. mclk->vMCLK_PWRMGT_CNTL = cpu_to_be32(mclk_pwrmgt_cntl);
  4743. mclk->vDLL_CNTL = cpu_to_be32(dll_cntl);
  4744. mclk->vMPLL_SS = cpu_to_be32(mpll_ss1);
  4745. mclk->vMPLL_SS2 = cpu_to_be32(mpll_ss2);
  4746. return 0;
  4747. }
  4748. static void si_populate_smc_sp(struct amdgpu_device *adev,
  4749. struct amdgpu_ps *amdgpu_state,
  4750. SISLANDS_SMC_SWSTATE *smc_state)
  4751. {
  4752. struct si_ps *ps = si_get_ps(amdgpu_state);
  4753. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4754. int i;
  4755. for (i = 0; i < ps->performance_level_count - 1; i++)
  4756. smc_state->levels[i].bSP = cpu_to_be32(pi->dsp);
  4757. smc_state->levels[ps->performance_level_count - 1].bSP =
  4758. cpu_to_be32(pi->psp);
  4759. }
  4760. static int si_convert_power_level_to_smc(struct amdgpu_device *adev,
  4761. struct rv7xx_pl *pl,
  4762. SISLANDS_SMC_HW_PERFORMANCE_LEVEL *level)
  4763. {
  4764. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4765. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  4766. struct si_power_info *si_pi = si_get_pi(adev);
  4767. int ret;
  4768. bool dll_state_on;
  4769. u16 std_vddc;
  4770. bool gmc_pg = false;
  4771. if (eg_pi->pcie_performance_request &&
  4772. (si_pi->force_pcie_gen != AMDGPU_PCIE_GEN_INVALID))
  4773. level->gen2PCIE = (u8)si_pi->force_pcie_gen;
  4774. else
  4775. level->gen2PCIE = (u8)pl->pcie_gen;
  4776. ret = si_populate_sclk_value(adev, pl->sclk, &level->sclk);
  4777. if (ret)
  4778. return ret;
  4779. level->mcFlags = 0;
  4780. if (pi->mclk_stutter_mode_threshold &&
  4781. (pl->mclk <= pi->mclk_stutter_mode_threshold) &&
  4782. !eg_pi->uvd_enabled &&
  4783. (RREG32(DPG_PIPE_STUTTER_CONTROL) & STUTTER_ENABLE) &&
  4784. (adev->pm.dpm.new_active_crtc_count <= 2)) {
  4785. level->mcFlags |= SISLANDS_SMC_MC_STUTTER_EN;
  4786. if (gmc_pg)
  4787. level->mcFlags |= SISLANDS_SMC_MC_PG_EN;
  4788. }
  4789. if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5) {
  4790. if (pl->mclk > pi->mclk_edc_enable_threshold)
  4791. level->mcFlags |= SISLANDS_SMC_MC_EDC_RD_FLAG;
  4792. if (pl->mclk > eg_pi->mclk_edc_wr_enable_threshold)
  4793. level->mcFlags |= SISLANDS_SMC_MC_EDC_WR_FLAG;
  4794. level->strobeMode = si_get_strobe_mode_settings(adev, pl->mclk);
  4795. if (level->strobeMode & SISLANDS_SMC_STROBE_ENABLE) {
  4796. if (si_get_mclk_frequency_ratio(pl->mclk, true) >=
  4797. ((RREG32(MC_SEQ_MISC7) >> 16) & 0xf))
  4798. dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  4799. else
  4800. dll_state_on = ((RREG32(MC_SEQ_MISC6) >> 1) & 0x1) ? true : false;
  4801. } else {
  4802. dll_state_on = false;
  4803. }
  4804. } else {
  4805. level->strobeMode = si_get_strobe_mode_settings(adev,
  4806. pl->mclk);
  4807. dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  4808. }
  4809. ret = si_populate_mclk_value(adev,
  4810. pl->sclk,
  4811. pl->mclk,
  4812. &level->mclk,
  4813. (level->strobeMode & SISLANDS_SMC_STROBE_ENABLE) != 0, dll_state_on);
  4814. if (ret)
  4815. return ret;
  4816. ret = si_populate_voltage_value(adev,
  4817. &eg_pi->vddc_voltage_table,
  4818. pl->vddc, &level->vddc);
  4819. if (ret)
  4820. return ret;
  4821. ret = si_get_std_voltage_value(adev, &level->vddc, &std_vddc);
  4822. if (ret)
  4823. return ret;
  4824. ret = si_populate_std_voltage_value(adev, std_vddc,
  4825. level->vddc.index, &level->std_vddc);
  4826. if (ret)
  4827. return ret;
  4828. if (eg_pi->vddci_control) {
  4829. ret = si_populate_voltage_value(adev, &eg_pi->vddci_voltage_table,
  4830. pl->vddci, &level->vddci);
  4831. if (ret)
  4832. return ret;
  4833. }
  4834. if (si_pi->vddc_phase_shed_control) {
  4835. ret = si_populate_phase_shedding_value(adev,
  4836. &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
  4837. pl->vddc,
  4838. pl->sclk,
  4839. pl->mclk,
  4840. &level->vddc);
  4841. if (ret)
  4842. return ret;
  4843. }
  4844. level->MaxPoweredUpCU = si_pi->max_cu;
  4845. ret = si_populate_mvdd_value(adev, pl->mclk, &level->mvdd);
  4846. return ret;
  4847. }
  4848. static int si_populate_smc_t(struct amdgpu_device *adev,
  4849. struct amdgpu_ps *amdgpu_state,
  4850. SISLANDS_SMC_SWSTATE *smc_state)
  4851. {
  4852. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4853. struct si_ps *state = si_get_ps(amdgpu_state);
  4854. u32 a_t;
  4855. u32 t_l, t_h;
  4856. u32 high_bsp;
  4857. int i, ret;
  4858. if (state->performance_level_count >= 9)
  4859. return -EINVAL;
  4860. if (state->performance_level_count < 2) {
  4861. a_t = CG_R(0xffff) | CG_L(0);
  4862. smc_state->levels[0].aT = cpu_to_be32(a_t);
  4863. return 0;
  4864. }
  4865. smc_state->levels[0].aT = cpu_to_be32(0);
  4866. for (i = 0; i <= state->performance_level_count - 2; i++) {
  4867. ret = r600_calculate_at(
  4868. (50 / SISLANDS_MAX_HARDWARE_POWERLEVELS) * 100 * (i + 1),
  4869. 100 * R600_AH_DFLT,
  4870. state->performance_levels[i + 1].sclk,
  4871. state->performance_levels[i].sclk,
  4872. &t_l,
  4873. &t_h);
  4874. if (ret) {
  4875. t_h = (i + 1) * 1000 - 50 * R600_AH_DFLT;
  4876. t_l = (i + 1) * 1000 + 50 * R600_AH_DFLT;
  4877. }
  4878. a_t = be32_to_cpu(smc_state->levels[i].aT) & ~CG_R_MASK;
  4879. a_t |= CG_R(t_l * pi->bsp / 20000);
  4880. smc_state->levels[i].aT = cpu_to_be32(a_t);
  4881. high_bsp = (i == state->performance_level_count - 2) ?
  4882. pi->pbsp : pi->bsp;
  4883. a_t = CG_R(0xffff) | CG_L(t_h * high_bsp / 20000);
  4884. smc_state->levels[i + 1].aT = cpu_to_be32(a_t);
  4885. }
  4886. return 0;
  4887. }
  4888. static int si_disable_ulv(struct amdgpu_device *adev)
  4889. {
  4890. struct si_power_info *si_pi = si_get_pi(adev);
  4891. struct si_ulv_param *ulv = &si_pi->ulv;
  4892. if (ulv->supported)
  4893. return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_DisableULV) == PPSMC_Result_OK) ?
  4894. 0 : -EINVAL;
  4895. return 0;
  4896. }
  4897. static bool si_is_state_ulv_compatible(struct amdgpu_device *adev,
  4898. struct amdgpu_ps *amdgpu_state)
  4899. {
  4900. const struct si_power_info *si_pi = si_get_pi(adev);
  4901. const struct si_ulv_param *ulv = &si_pi->ulv;
  4902. const struct si_ps *state = si_get_ps(amdgpu_state);
  4903. int i;
  4904. if (state->performance_levels[0].mclk != ulv->pl.mclk)
  4905. return false;
  4906. /* XXX validate against display requirements! */
  4907. for (i = 0; i < adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count; i++) {
  4908. if (adev->clock.current_dispclk <=
  4909. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[i].clk) {
  4910. if (ulv->pl.vddc <
  4911. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[i].v)
  4912. return false;
  4913. }
  4914. }
  4915. if ((amdgpu_state->vclk != 0) || (amdgpu_state->dclk != 0))
  4916. return false;
  4917. return true;
  4918. }
  4919. static int si_set_power_state_conditionally_enable_ulv(struct amdgpu_device *adev,
  4920. struct amdgpu_ps *amdgpu_new_state)
  4921. {
  4922. const struct si_power_info *si_pi = si_get_pi(adev);
  4923. const struct si_ulv_param *ulv = &si_pi->ulv;
  4924. if (ulv->supported) {
  4925. if (si_is_state_ulv_compatible(adev, amdgpu_new_state))
  4926. return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_EnableULV) == PPSMC_Result_OK) ?
  4927. 0 : -EINVAL;
  4928. }
  4929. return 0;
  4930. }
  4931. static int si_convert_power_state_to_smc(struct amdgpu_device *adev,
  4932. struct amdgpu_ps *amdgpu_state,
  4933. SISLANDS_SMC_SWSTATE *smc_state)
  4934. {
  4935. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  4936. struct ni_power_info *ni_pi = ni_get_pi(adev);
  4937. struct si_power_info *si_pi = si_get_pi(adev);
  4938. struct si_ps *state = si_get_ps(amdgpu_state);
  4939. int i, ret;
  4940. u32 threshold;
  4941. u32 sclk_in_sr = 1350; /* ??? */
  4942. if (state->performance_level_count > SISLANDS_MAX_HARDWARE_POWERLEVELS)
  4943. return -EINVAL;
  4944. threshold = state->performance_levels[state->performance_level_count-1].sclk * 100 / 100;
  4945. if (amdgpu_state->vclk && amdgpu_state->dclk) {
  4946. eg_pi->uvd_enabled = true;
  4947. if (eg_pi->smu_uvd_hs)
  4948. smc_state->flags |= PPSMC_SWSTATE_FLAG_UVD;
  4949. } else {
  4950. eg_pi->uvd_enabled = false;
  4951. }
  4952. if (state->dc_compatible)
  4953. smc_state->flags |= PPSMC_SWSTATE_FLAG_DC;
  4954. smc_state->levelCount = 0;
  4955. for (i = 0; i < state->performance_level_count; i++) {
  4956. if (eg_pi->sclk_deep_sleep) {
  4957. if ((i == 0) || si_pi->sclk_deep_sleep_above_low) {
  4958. if (sclk_in_sr <= SCLK_MIN_DEEPSLEEP_FREQ)
  4959. smc_state->levels[i].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_BYPASS;
  4960. else
  4961. smc_state->levels[i].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_THROTTLE;
  4962. }
  4963. }
  4964. ret = si_convert_power_level_to_smc(adev, &state->performance_levels[i],
  4965. &smc_state->levels[i]);
  4966. smc_state->levels[i].arbRefreshState =
  4967. (u8)(SISLANDS_DRIVER_STATE_ARB_INDEX + i);
  4968. if (ret)
  4969. return ret;
  4970. if (ni_pi->enable_power_containment)
  4971. smc_state->levels[i].displayWatermark =
  4972. (state->performance_levels[i].sclk < threshold) ?
  4973. PPSMC_DISPLAY_WATERMARK_LOW : PPSMC_DISPLAY_WATERMARK_HIGH;
  4974. else
  4975. smc_state->levels[i].displayWatermark = (i < 2) ?
  4976. PPSMC_DISPLAY_WATERMARK_LOW : PPSMC_DISPLAY_WATERMARK_HIGH;
  4977. if (eg_pi->dynamic_ac_timing)
  4978. smc_state->levels[i].ACIndex = SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT + i;
  4979. else
  4980. smc_state->levels[i].ACIndex = 0;
  4981. smc_state->levelCount++;
  4982. }
  4983. si_write_smc_soft_register(adev,
  4984. SI_SMC_SOFT_REGISTER_watermark_threshold,
  4985. threshold / 512);
  4986. si_populate_smc_sp(adev, amdgpu_state, smc_state);
  4987. ret = si_populate_power_containment_values(adev, amdgpu_state, smc_state);
  4988. if (ret)
  4989. ni_pi->enable_power_containment = false;
  4990. ret = si_populate_sq_ramping_values(adev, amdgpu_state, smc_state);
  4991. if (ret)
  4992. ni_pi->enable_sq_ramping = false;
  4993. return si_populate_smc_t(adev, amdgpu_state, smc_state);
  4994. }
  4995. static int si_upload_sw_state(struct amdgpu_device *adev,
  4996. struct amdgpu_ps *amdgpu_new_state)
  4997. {
  4998. struct si_power_info *si_pi = si_get_pi(adev);
  4999. struct si_ps *new_state = si_get_ps(amdgpu_new_state);
  5000. int ret;
  5001. u32 address = si_pi->state_table_start +
  5002. offsetof(SISLANDS_SMC_STATETABLE, driverState);
  5003. u32 state_size = sizeof(SISLANDS_SMC_SWSTATE) +
  5004. ((new_state->performance_level_count - 1) *
  5005. sizeof(SISLANDS_SMC_HW_PERFORMANCE_LEVEL));
  5006. SISLANDS_SMC_SWSTATE *smc_state = &si_pi->smc_statetable.driverState;
  5007. memset(smc_state, 0, state_size);
  5008. ret = si_convert_power_state_to_smc(adev, amdgpu_new_state, smc_state);
  5009. if (ret)
  5010. return ret;
  5011. return amdgpu_si_copy_bytes_to_smc(adev, address, (u8 *)smc_state,
  5012. state_size, si_pi->sram_end);
  5013. }
  5014. static int si_upload_ulv_state(struct amdgpu_device *adev)
  5015. {
  5016. struct si_power_info *si_pi = si_get_pi(adev);
  5017. struct si_ulv_param *ulv = &si_pi->ulv;
  5018. int ret = 0;
  5019. if (ulv->supported && ulv->pl.vddc) {
  5020. u32 address = si_pi->state_table_start +
  5021. offsetof(SISLANDS_SMC_STATETABLE, ULVState);
  5022. SISLANDS_SMC_SWSTATE *smc_state = &si_pi->smc_statetable.ULVState;
  5023. u32 state_size = sizeof(SISLANDS_SMC_SWSTATE);
  5024. memset(smc_state, 0, state_size);
  5025. ret = si_populate_ulv_state(adev, smc_state);
  5026. if (!ret)
  5027. ret = amdgpu_si_copy_bytes_to_smc(adev, address, (u8 *)smc_state,
  5028. state_size, si_pi->sram_end);
  5029. }
  5030. return ret;
  5031. }
  5032. static int si_upload_smc_data(struct amdgpu_device *adev)
  5033. {
  5034. struct amdgpu_crtc *amdgpu_crtc = NULL;
  5035. int i;
  5036. if (adev->pm.dpm.new_active_crtc_count == 0)
  5037. return 0;
  5038. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  5039. if (adev->pm.dpm.new_active_crtcs & (1 << i)) {
  5040. amdgpu_crtc = adev->mode_info.crtcs[i];
  5041. break;
  5042. }
  5043. }
  5044. if (amdgpu_crtc == NULL)
  5045. return 0;
  5046. if (amdgpu_crtc->line_time <= 0)
  5047. return 0;
  5048. if (si_write_smc_soft_register(adev,
  5049. SI_SMC_SOFT_REGISTER_crtc_index,
  5050. amdgpu_crtc->crtc_id) != PPSMC_Result_OK)
  5051. return 0;
  5052. if (si_write_smc_soft_register(adev,
  5053. SI_SMC_SOFT_REGISTER_mclk_change_block_cp_min,
  5054. amdgpu_crtc->wm_high / amdgpu_crtc->line_time) != PPSMC_Result_OK)
  5055. return 0;
  5056. if (si_write_smc_soft_register(adev,
  5057. SI_SMC_SOFT_REGISTER_mclk_change_block_cp_max,
  5058. amdgpu_crtc->wm_low / amdgpu_crtc->line_time) != PPSMC_Result_OK)
  5059. return 0;
  5060. return 0;
  5061. }
  5062. static int si_set_mc_special_registers(struct amdgpu_device *adev,
  5063. struct si_mc_reg_table *table)
  5064. {
  5065. u8 i, j, k;
  5066. u32 temp_reg;
  5067. for (i = 0, j = table->last; i < table->last; i++) {
  5068. if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
  5069. return -EINVAL;
  5070. switch (table->mc_reg_address[i].s1) {
  5071. case MC_SEQ_MISC1:
  5072. temp_reg = RREG32(MC_PMG_CMD_EMRS);
  5073. table->mc_reg_address[j].s1 = MC_PMG_CMD_EMRS;
  5074. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_EMRS_LP;
  5075. for (k = 0; k < table->num_entries; k++)
  5076. table->mc_reg_table_entry[k].mc_data[j] =
  5077. ((temp_reg & 0xffff0000)) |
  5078. ((table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16);
  5079. j++;
  5080. if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
  5081. return -EINVAL;
  5082. temp_reg = RREG32(MC_PMG_CMD_MRS);
  5083. table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS;
  5084. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS_LP;
  5085. for (k = 0; k < table->num_entries; k++) {
  5086. table->mc_reg_table_entry[k].mc_data[j] =
  5087. (temp_reg & 0xffff0000) |
  5088. (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  5089. if (adev->mc.vram_type != AMDGPU_VRAM_TYPE_GDDR5)
  5090. table->mc_reg_table_entry[k].mc_data[j] |= 0x100;
  5091. }
  5092. j++;
  5093. if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
  5094. return -EINVAL;
  5095. if (adev->mc.vram_type != AMDGPU_VRAM_TYPE_GDDR5) {
  5096. table->mc_reg_address[j].s1 = MC_PMG_AUTO_CMD;
  5097. table->mc_reg_address[j].s0 = MC_PMG_AUTO_CMD;
  5098. for (k = 0; k < table->num_entries; k++)
  5099. table->mc_reg_table_entry[k].mc_data[j] =
  5100. (table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16;
  5101. j++;
  5102. if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
  5103. return -EINVAL;
  5104. }
  5105. break;
  5106. case MC_SEQ_RESERVE_M:
  5107. temp_reg = RREG32(MC_PMG_CMD_MRS1);
  5108. table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS1;
  5109. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS1_LP;
  5110. for(k = 0; k < table->num_entries; k++)
  5111. table->mc_reg_table_entry[k].mc_data[j] =
  5112. (temp_reg & 0xffff0000) |
  5113. (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  5114. j++;
  5115. if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
  5116. return -EINVAL;
  5117. break;
  5118. default:
  5119. break;
  5120. }
  5121. }
  5122. table->last = j;
  5123. return 0;
  5124. }
  5125. static bool si_check_s0_mc_reg_index(u16 in_reg, u16 *out_reg)
  5126. {
  5127. bool result = true;
  5128. switch (in_reg) {
  5129. case MC_SEQ_RAS_TIMING:
  5130. *out_reg = MC_SEQ_RAS_TIMING_LP;
  5131. break;
  5132. case MC_SEQ_CAS_TIMING:
  5133. *out_reg = MC_SEQ_CAS_TIMING_LP;
  5134. break;
  5135. case MC_SEQ_MISC_TIMING:
  5136. *out_reg = MC_SEQ_MISC_TIMING_LP;
  5137. break;
  5138. case MC_SEQ_MISC_TIMING2:
  5139. *out_reg = MC_SEQ_MISC_TIMING2_LP;
  5140. break;
  5141. case MC_SEQ_RD_CTL_D0:
  5142. *out_reg = MC_SEQ_RD_CTL_D0_LP;
  5143. break;
  5144. case MC_SEQ_RD_CTL_D1:
  5145. *out_reg = MC_SEQ_RD_CTL_D1_LP;
  5146. break;
  5147. case MC_SEQ_WR_CTL_D0:
  5148. *out_reg = MC_SEQ_WR_CTL_D0_LP;
  5149. break;
  5150. case MC_SEQ_WR_CTL_D1:
  5151. *out_reg = MC_SEQ_WR_CTL_D1_LP;
  5152. break;
  5153. case MC_PMG_CMD_EMRS:
  5154. *out_reg = MC_SEQ_PMG_CMD_EMRS_LP;
  5155. break;
  5156. case MC_PMG_CMD_MRS:
  5157. *out_reg = MC_SEQ_PMG_CMD_MRS_LP;
  5158. break;
  5159. case MC_PMG_CMD_MRS1:
  5160. *out_reg = MC_SEQ_PMG_CMD_MRS1_LP;
  5161. break;
  5162. case MC_SEQ_PMG_TIMING:
  5163. *out_reg = MC_SEQ_PMG_TIMING_LP;
  5164. break;
  5165. case MC_PMG_CMD_MRS2:
  5166. *out_reg = MC_SEQ_PMG_CMD_MRS2_LP;
  5167. break;
  5168. case MC_SEQ_WR_CTL_2:
  5169. *out_reg = MC_SEQ_WR_CTL_2_LP;
  5170. break;
  5171. default:
  5172. result = false;
  5173. break;
  5174. }
  5175. return result;
  5176. }
  5177. static void si_set_valid_flag(struct si_mc_reg_table *table)
  5178. {
  5179. u8 i, j;
  5180. for (i = 0; i < table->last; i++) {
  5181. for (j = 1; j < table->num_entries; j++) {
  5182. if (table->mc_reg_table_entry[j-1].mc_data[i] != table->mc_reg_table_entry[j].mc_data[i]) {
  5183. table->valid_flag |= 1 << i;
  5184. break;
  5185. }
  5186. }
  5187. }
  5188. }
  5189. static void si_set_s0_mc_reg_index(struct si_mc_reg_table *table)
  5190. {
  5191. u32 i;
  5192. u16 address;
  5193. for (i = 0; i < table->last; i++)
  5194. table->mc_reg_address[i].s0 = si_check_s0_mc_reg_index(table->mc_reg_address[i].s1, &address) ?
  5195. address : table->mc_reg_address[i].s1;
  5196. }
  5197. static int si_copy_vbios_mc_reg_table(struct atom_mc_reg_table *table,
  5198. struct si_mc_reg_table *si_table)
  5199. {
  5200. u8 i, j;
  5201. if (table->last > SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
  5202. return -EINVAL;
  5203. if (table->num_entries > MAX_AC_TIMING_ENTRIES)
  5204. return -EINVAL;
  5205. for (i = 0; i < table->last; i++)
  5206. si_table->mc_reg_address[i].s1 = table->mc_reg_address[i].s1;
  5207. si_table->last = table->last;
  5208. for (i = 0; i < table->num_entries; i++) {
  5209. si_table->mc_reg_table_entry[i].mclk_max =
  5210. table->mc_reg_table_entry[i].mclk_max;
  5211. for (j = 0; j < table->last; j++) {
  5212. si_table->mc_reg_table_entry[i].mc_data[j] =
  5213. table->mc_reg_table_entry[i].mc_data[j];
  5214. }
  5215. }
  5216. si_table->num_entries = table->num_entries;
  5217. return 0;
  5218. }
  5219. static int si_initialize_mc_reg_table(struct amdgpu_device *adev)
  5220. {
  5221. struct si_power_info *si_pi = si_get_pi(adev);
  5222. struct atom_mc_reg_table *table;
  5223. struct si_mc_reg_table *si_table = &si_pi->mc_reg_table;
  5224. u8 module_index = rv770_get_memory_module_index(adev);
  5225. int ret;
  5226. table = kzalloc(sizeof(struct atom_mc_reg_table), GFP_KERNEL);
  5227. if (!table)
  5228. return -ENOMEM;
  5229. WREG32(MC_SEQ_RAS_TIMING_LP, RREG32(MC_SEQ_RAS_TIMING));
  5230. WREG32(MC_SEQ_CAS_TIMING_LP, RREG32(MC_SEQ_CAS_TIMING));
  5231. WREG32(MC_SEQ_MISC_TIMING_LP, RREG32(MC_SEQ_MISC_TIMING));
  5232. WREG32(MC_SEQ_MISC_TIMING2_LP, RREG32(MC_SEQ_MISC_TIMING2));
  5233. WREG32(MC_SEQ_PMG_CMD_EMRS_LP, RREG32(MC_PMG_CMD_EMRS));
  5234. WREG32(MC_SEQ_PMG_CMD_MRS_LP, RREG32(MC_PMG_CMD_MRS));
  5235. WREG32(MC_SEQ_PMG_CMD_MRS1_LP, RREG32(MC_PMG_CMD_MRS1));
  5236. WREG32(MC_SEQ_WR_CTL_D0_LP, RREG32(MC_SEQ_WR_CTL_D0));
  5237. WREG32(MC_SEQ_WR_CTL_D1_LP, RREG32(MC_SEQ_WR_CTL_D1));
  5238. WREG32(MC_SEQ_RD_CTL_D0_LP, RREG32(MC_SEQ_RD_CTL_D0));
  5239. WREG32(MC_SEQ_RD_CTL_D1_LP, RREG32(MC_SEQ_RD_CTL_D1));
  5240. WREG32(MC_SEQ_PMG_TIMING_LP, RREG32(MC_SEQ_PMG_TIMING));
  5241. WREG32(MC_SEQ_PMG_CMD_MRS2_LP, RREG32(MC_PMG_CMD_MRS2));
  5242. WREG32(MC_SEQ_WR_CTL_2_LP, RREG32(MC_SEQ_WR_CTL_2));
  5243. ret = amdgpu_atombios_init_mc_reg_table(adev, module_index, table);
  5244. if (ret)
  5245. goto init_mc_done;
  5246. ret = si_copy_vbios_mc_reg_table(table, si_table);
  5247. if (ret)
  5248. goto init_mc_done;
  5249. si_set_s0_mc_reg_index(si_table);
  5250. ret = si_set_mc_special_registers(adev, si_table);
  5251. if (ret)
  5252. goto init_mc_done;
  5253. si_set_valid_flag(si_table);
  5254. init_mc_done:
  5255. kfree(table);
  5256. return ret;
  5257. }
  5258. static void si_populate_mc_reg_addresses(struct amdgpu_device *adev,
  5259. SMC_SIslands_MCRegisters *mc_reg_table)
  5260. {
  5261. struct si_power_info *si_pi = si_get_pi(adev);
  5262. u32 i, j;
  5263. for (i = 0, j = 0; j < si_pi->mc_reg_table.last; j++) {
  5264. if (si_pi->mc_reg_table.valid_flag & (1 << j)) {
  5265. if (i >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
  5266. break;
  5267. mc_reg_table->address[i].s0 =
  5268. cpu_to_be16(si_pi->mc_reg_table.mc_reg_address[j].s0);
  5269. mc_reg_table->address[i].s1 =
  5270. cpu_to_be16(si_pi->mc_reg_table.mc_reg_address[j].s1);
  5271. i++;
  5272. }
  5273. }
  5274. mc_reg_table->last = (u8)i;
  5275. }
  5276. static void si_convert_mc_registers(const struct si_mc_reg_entry *entry,
  5277. SMC_SIslands_MCRegisterSet *data,
  5278. u32 num_entries, u32 valid_flag)
  5279. {
  5280. u32 i, j;
  5281. for(i = 0, j = 0; j < num_entries; j++) {
  5282. if (valid_flag & (1 << j)) {
  5283. data->value[i] = cpu_to_be32(entry->mc_data[j]);
  5284. i++;
  5285. }
  5286. }
  5287. }
  5288. static void si_convert_mc_reg_table_entry_to_smc(struct amdgpu_device *adev,
  5289. struct rv7xx_pl *pl,
  5290. SMC_SIslands_MCRegisterSet *mc_reg_table_data)
  5291. {
  5292. struct si_power_info *si_pi = si_get_pi(adev);
  5293. u32 i = 0;
  5294. for (i = 0; i < si_pi->mc_reg_table.num_entries; i++) {
  5295. if (pl->mclk <= si_pi->mc_reg_table.mc_reg_table_entry[i].mclk_max)
  5296. break;
  5297. }
  5298. if ((i == si_pi->mc_reg_table.num_entries) && (i > 0))
  5299. --i;
  5300. si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[i],
  5301. mc_reg_table_data, si_pi->mc_reg_table.last,
  5302. si_pi->mc_reg_table.valid_flag);
  5303. }
  5304. static void si_convert_mc_reg_table_to_smc(struct amdgpu_device *adev,
  5305. struct amdgpu_ps *amdgpu_state,
  5306. SMC_SIslands_MCRegisters *mc_reg_table)
  5307. {
  5308. struct si_ps *state = si_get_ps(amdgpu_state);
  5309. int i;
  5310. for (i = 0; i < state->performance_level_count; i++) {
  5311. si_convert_mc_reg_table_entry_to_smc(adev,
  5312. &state->performance_levels[i],
  5313. &mc_reg_table->data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT + i]);
  5314. }
  5315. }
  5316. static int si_populate_mc_reg_table(struct amdgpu_device *adev,
  5317. struct amdgpu_ps *amdgpu_boot_state)
  5318. {
  5319. struct si_ps *boot_state = si_get_ps(amdgpu_boot_state);
  5320. struct si_power_info *si_pi = si_get_pi(adev);
  5321. struct si_ulv_param *ulv = &si_pi->ulv;
  5322. SMC_SIslands_MCRegisters *smc_mc_reg_table = &si_pi->smc_mc_reg_table;
  5323. memset(smc_mc_reg_table, 0, sizeof(SMC_SIslands_MCRegisters));
  5324. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_seq_index, 1);
  5325. si_populate_mc_reg_addresses(adev, smc_mc_reg_table);
  5326. si_convert_mc_reg_table_entry_to_smc(adev, &boot_state->performance_levels[0],
  5327. &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_INITIAL_SLOT]);
  5328. si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[0],
  5329. &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ACPI_SLOT],
  5330. si_pi->mc_reg_table.last,
  5331. si_pi->mc_reg_table.valid_flag);
  5332. if (ulv->supported && ulv->pl.vddc != 0)
  5333. si_convert_mc_reg_table_entry_to_smc(adev, &ulv->pl,
  5334. &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ULV_SLOT]);
  5335. else
  5336. si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[0],
  5337. &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ULV_SLOT],
  5338. si_pi->mc_reg_table.last,
  5339. si_pi->mc_reg_table.valid_flag);
  5340. si_convert_mc_reg_table_to_smc(adev, amdgpu_boot_state, smc_mc_reg_table);
  5341. return amdgpu_si_copy_bytes_to_smc(adev, si_pi->mc_reg_table_start,
  5342. (u8 *)smc_mc_reg_table,
  5343. sizeof(SMC_SIslands_MCRegisters), si_pi->sram_end);
  5344. }
  5345. static int si_upload_mc_reg_table(struct amdgpu_device *adev,
  5346. struct amdgpu_ps *amdgpu_new_state)
  5347. {
  5348. struct si_ps *new_state = si_get_ps(amdgpu_new_state);
  5349. struct si_power_info *si_pi = si_get_pi(adev);
  5350. u32 address = si_pi->mc_reg_table_start +
  5351. offsetof(SMC_SIslands_MCRegisters,
  5352. data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT]);
  5353. SMC_SIslands_MCRegisters *smc_mc_reg_table = &si_pi->smc_mc_reg_table;
  5354. memset(smc_mc_reg_table, 0, sizeof(SMC_SIslands_MCRegisters));
  5355. si_convert_mc_reg_table_to_smc(adev, amdgpu_new_state, smc_mc_reg_table);
  5356. return amdgpu_si_copy_bytes_to_smc(adev, address,
  5357. (u8 *)&smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT],
  5358. sizeof(SMC_SIslands_MCRegisterSet) * new_state->performance_level_count,
  5359. si_pi->sram_end);
  5360. }
  5361. static void si_enable_voltage_control(struct amdgpu_device *adev, bool enable)
  5362. {
  5363. if (enable)
  5364. WREG32_P(GENERAL_PWRMGT, VOLT_PWRMGT_EN, ~VOLT_PWRMGT_EN);
  5365. else
  5366. WREG32_P(GENERAL_PWRMGT, 0, ~VOLT_PWRMGT_EN);
  5367. }
  5368. static enum amdgpu_pcie_gen si_get_maximum_link_speed(struct amdgpu_device *adev,
  5369. struct amdgpu_ps *amdgpu_state)
  5370. {
  5371. struct si_ps *state = si_get_ps(amdgpu_state);
  5372. int i;
  5373. u16 pcie_speed, max_speed = 0;
  5374. for (i = 0; i < state->performance_level_count; i++) {
  5375. pcie_speed = state->performance_levels[i].pcie_gen;
  5376. if (max_speed < pcie_speed)
  5377. max_speed = pcie_speed;
  5378. }
  5379. return max_speed;
  5380. }
  5381. static u16 si_get_current_pcie_speed(struct amdgpu_device *adev)
  5382. {
  5383. u32 speed_cntl;
  5384. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL) & LC_CURRENT_DATA_RATE_MASK;
  5385. speed_cntl >>= LC_CURRENT_DATA_RATE_SHIFT;
  5386. return (u16)speed_cntl;
  5387. }
  5388. static void si_request_link_speed_change_before_state_change(struct amdgpu_device *adev,
  5389. struct amdgpu_ps *amdgpu_new_state,
  5390. struct amdgpu_ps *amdgpu_current_state)
  5391. {
  5392. struct si_power_info *si_pi = si_get_pi(adev);
  5393. enum amdgpu_pcie_gen target_link_speed = si_get_maximum_link_speed(adev, amdgpu_new_state);
  5394. enum amdgpu_pcie_gen current_link_speed;
  5395. if (si_pi->force_pcie_gen == AMDGPU_PCIE_GEN_INVALID)
  5396. current_link_speed = si_get_maximum_link_speed(adev, amdgpu_current_state);
  5397. else
  5398. current_link_speed = si_pi->force_pcie_gen;
  5399. si_pi->force_pcie_gen = AMDGPU_PCIE_GEN_INVALID;
  5400. si_pi->pspp_notify_required = false;
  5401. if (target_link_speed > current_link_speed) {
  5402. switch (target_link_speed) {
  5403. #if defined(CONFIG_ACPI)
  5404. case AMDGPU_PCIE_GEN3:
  5405. if (amdgpu_acpi_pcie_performance_request(adev, PCIE_PERF_REQ_PECI_GEN3, false) == 0)
  5406. break;
  5407. si_pi->force_pcie_gen = AMDGPU_PCIE_GEN2;
  5408. if (current_link_speed == AMDGPU_PCIE_GEN2)
  5409. break;
  5410. case AMDGPU_PCIE_GEN2:
  5411. if (amdgpu_acpi_pcie_performance_request(adev, PCIE_PERF_REQ_PECI_GEN2, false) == 0)
  5412. break;
  5413. #endif
  5414. default:
  5415. si_pi->force_pcie_gen = si_get_current_pcie_speed(adev);
  5416. break;
  5417. }
  5418. } else {
  5419. if (target_link_speed < current_link_speed)
  5420. si_pi->pspp_notify_required = true;
  5421. }
  5422. }
  5423. static void si_notify_link_speed_change_after_state_change(struct amdgpu_device *adev,
  5424. struct amdgpu_ps *amdgpu_new_state,
  5425. struct amdgpu_ps *amdgpu_current_state)
  5426. {
  5427. struct si_power_info *si_pi = si_get_pi(adev);
  5428. enum amdgpu_pcie_gen target_link_speed = si_get_maximum_link_speed(adev, amdgpu_new_state);
  5429. u8 request;
  5430. if (si_pi->pspp_notify_required) {
  5431. if (target_link_speed == AMDGPU_PCIE_GEN3)
  5432. request = PCIE_PERF_REQ_PECI_GEN3;
  5433. else if (target_link_speed == AMDGPU_PCIE_GEN2)
  5434. request = PCIE_PERF_REQ_PECI_GEN2;
  5435. else
  5436. request = PCIE_PERF_REQ_PECI_GEN1;
  5437. if ((request == PCIE_PERF_REQ_PECI_GEN1) &&
  5438. (si_get_current_pcie_speed(adev) > 0))
  5439. return;
  5440. #if defined(CONFIG_ACPI)
  5441. amdgpu_acpi_pcie_performance_request(adev, request, false);
  5442. #endif
  5443. }
  5444. }
  5445. #if 0
  5446. static int si_ds_request(struct amdgpu_device *adev,
  5447. bool ds_status_on, u32 count_write)
  5448. {
  5449. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  5450. if (eg_pi->sclk_deep_sleep) {
  5451. if (ds_status_on)
  5452. return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_CancelThrottleOVRDSCLKDS) ==
  5453. PPSMC_Result_OK) ?
  5454. 0 : -EINVAL;
  5455. else
  5456. return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_ThrottleOVRDSCLKDS) ==
  5457. PPSMC_Result_OK) ? 0 : -EINVAL;
  5458. }
  5459. return 0;
  5460. }
  5461. #endif
  5462. static void si_set_max_cu_value(struct amdgpu_device *adev)
  5463. {
  5464. struct si_power_info *si_pi = si_get_pi(adev);
  5465. if (adev->asic_type == CHIP_VERDE) {
  5466. switch (adev->pdev->device) {
  5467. case 0x6820:
  5468. case 0x6825:
  5469. case 0x6821:
  5470. case 0x6823:
  5471. case 0x6827:
  5472. si_pi->max_cu = 10;
  5473. break;
  5474. case 0x682D:
  5475. case 0x6824:
  5476. case 0x682F:
  5477. case 0x6826:
  5478. si_pi->max_cu = 8;
  5479. break;
  5480. case 0x6828:
  5481. case 0x6830:
  5482. case 0x6831:
  5483. case 0x6838:
  5484. case 0x6839:
  5485. case 0x683D:
  5486. si_pi->max_cu = 10;
  5487. break;
  5488. case 0x683B:
  5489. case 0x683F:
  5490. case 0x6829:
  5491. si_pi->max_cu = 8;
  5492. break;
  5493. default:
  5494. si_pi->max_cu = 0;
  5495. break;
  5496. }
  5497. } else {
  5498. si_pi->max_cu = 0;
  5499. }
  5500. }
  5501. static int si_patch_single_dependency_table_based_on_leakage(struct amdgpu_device *adev,
  5502. struct amdgpu_clock_voltage_dependency_table *table)
  5503. {
  5504. u32 i;
  5505. int j;
  5506. u16 leakage_voltage;
  5507. if (table) {
  5508. for (i = 0; i < table->count; i++) {
  5509. switch (si_get_leakage_voltage_from_leakage_index(adev,
  5510. table->entries[i].v,
  5511. &leakage_voltage)) {
  5512. case 0:
  5513. table->entries[i].v = leakage_voltage;
  5514. break;
  5515. case -EAGAIN:
  5516. return -EINVAL;
  5517. case -EINVAL:
  5518. default:
  5519. break;
  5520. }
  5521. }
  5522. for (j = (table->count - 2); j >= 0; j--) {
  5523. table->entries[j].v = (table->entries[j].v <= table->entries[j + 1].v) ?
  5524. table->entries[j].v : table->entries[j + 1].v;
  5525. }
  5526. }
  5527. return 0;
  5528. }
  5529. static int si_patch_dependency_tables_based_on_leakage(struct amdgpu_device *adev)
  5530. {
  5531. int ret = 0;
  5532. ret = si_patch_single_dependency_table_based_on_leakage(adev,
  5533. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk);
  5534. if (ret)
  5535. DRM_ERROR("Could not patch vddc_on_sclk leakage table\n");
  5536. ret = si_patch_single_dependency_table_based_on_leakage(adev,
  5537. &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk);
  5538. if (ret)
  5539. DRM_ERROR("Could not patch vddc_on_mclk leakage table\n");
  5540. ret = si_patch_single_dependency_table_based_on_leakage(adev,
  5541. &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk);
  5542. if (ret)
  5543. DRM_ERROR("Could not patch vddci_on_mclk leakage table\n");
  5544. return ret;
  5545. }
  5546. static void si_set_pcie_lane_width_in_smc(struct amdgpu_device *adev,
  5547. struct amdgpu_ps *amdgpu_new_state,
  5548. struct amdgpu_ps *amdgpu_current_state)
  5549. {
  5550. u32 lane_width;
  5551. u32 new_lane_width =
  5552. (amdgpu_new_state->caps & ATOM_PPLIB_PCIE_LINK_WIDTH_MASK) >> ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT;
  5553. u32 current_lane_width =
  5554. (amdgpu_current_state->caps & ATOM_PPLIB_PCIE_LINK_WIDTH_MASK) >> ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT;
  5555. if (new_lane_width != current_lane_width) {
  5556. amdgpu_set_pcie_lanes(adev, new_lane_width);
  5557. lane_width = amdgpu_get_pcie_lanes(adev);
  5558. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_non_ulv_pcie_link_width, lane_width);
  5559. }
  5560. }
  5561. static void si_dpm_setup_asic(struct amdgpu_device *adev)
  5562. {
  5563. si_read_clock_registers(adev);
  5564. si_enable_acpi_power_management(adev);
  5565. }
  5566. static int si_thermal_enable_alert(struct amdgpu_device *adev,
  5567. bool enable)
  5568. {
  5569. u32 thermal_int = RREG32(CG_THERMAL_INT);
  5570. if (enable) {
  5571. PPSMC_Result result;
  5572. thermal_int &= ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
  5573. WREG32(CG_THERMAL_INT, thermal_int);
  5574. result = amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_EnableThermalInterrupt);
  5575. if (result != PPSMC_Result_OK) {
  5576. DRM_DEBUG_KMS("Could not enable thermal interrupts.\n");
  5577. return -EINVAL;
  5578. }
  5579. } else {
  5580. thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
  5581. WREG32(CG_THERMAL_INT, thermal_int);
  5582. }
  5583. return 0;
  5584. }
  5585. static int si_thermal_set_temperature_range(struct amdgpu_device *adev,
  5586. int min_temp, int max_temp)
  5587. {
  5588. int low_temp = 0 * 1000;
  5589. int high_temp = 255 * 1000;
  5590. if (low_temp < min_temp)
  5591. low_temp = min_temp;
  5592. if (high_temp > max_temp)
  5593. high_temp = max_temp;
  5594. if (high_temp < low_temp) {
  5595. DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
  5596. return -EINVAL;
  5597. }
  5598. WREG32_P(CG_THERMAL_INT, DIG_THERM_INTH(high_temp / 1000), ~DIG_THERM_INTH_MASK);
  5599. WREG32_P(CG_THERMAL_INT, DIG_THERM_INTL(low_temp / 1000), ~DIG_THERM_INTL_MASK);
  5600. WREG32_P(CG_THERMAL_CTRL, DIG_THERM_DPM(high_temp / 1000), ~DIG_THERM_DPM_MASK);
  5601. adev->pm.dpm.thermal.min_temp = low_temp;
  5602. adev->pm.dpm.thermal.max_temp = high_temp;
  5603. return 0;
  5604. }
  5605. static void si_fan_ctrl_set_static_mode(struct amdgpu_device *adev, u32 mode)
  5606. {
  5607. struct si_power_info *si_pi = si_get_pi(adev);
  5608. u32 tmp;
  5609. if (si_pi->fan_ctrl_is_in_default_mode) {
  5610. tmp = (RREG32(CG_FDO_CTRL2) & FDO_PWM_MODE_MASK) >> FDO_PWM_MODE_SHIFT;
  5611. si_pi->fan_ctrl_default_mode = tmp;
  5612. tmp = (RREG32(CG_FDO_CTRL2) & TMIN_MASK) >> TMIN_SHIFT;
  5613. si_pi->t_min = tmp;
  5614. si_pi->fan_ctrl_is_in_default_mode = false;
  5615. }
  5616. tmp = RREG32(CG_FDO_CTRL2) & ~TMIN_MASK;
  5617. tmp |= TMIN(0);
  5618. WREG32(CG_FDO_CTRL2, tmp);
  5619. tmp = RREG32(CG_FDO_CTRL2) & ~FDO_PWM_MODE_MASK;
  5620. tmp |= FDO_PWM_MODE(mode);
  5621. WREG32(CG_FDO_CTRL2, tmp);
  5622. }
  5623. static int si_thermal_setup_fan_table(struct amdgpu_device *adev)
  5624. {
  5625. struct si_power_info *si_pi = si_get_pi(adev);
  5626. PP_SIslands_FanTable fan_table = { FDO_MODE_HARDWARE };
  5627. u32 duty100;
  5628. u32 t_diff1, t_diff2, pwm_diff1, pwm_diff2;
  5629. u16 fdo_min, slope1, slope2;
  5630. u32 reference_clock, tmp;
  5631. int ret;
  5632. u64 tmp64;
  5633. if (!si_pi->fan_table_start) {
  5634. adev->pm.dpm.fan.ucode_fan_control = false;
  5635. return 0;
  5636. }
  5637. duty100 = (RREG32(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
  5638. if (duty100 == 0) {
  5639. adev->pm.dpm.fan.ucode_fan_control = false;
  5640. return 0;
  5641. }
  5642. tmp64 = (u64)adev->pm.dpm.fan.pwm_min * duty100;
  5643. do_div(tmp64, 10000);
  5644. fdo_min = (u16)tmp64;
  5645. t_diff1 = adev->pm.dpm.fan.t_med - adev->pm.dpm.fan.t_min;
  5646. t_diff2 = adev->pm.dpm.fan.t_high - adev->pm.dpm.fan.t_med;
  5647. pwm_diff1 = adev->pm.dpm.fan.pwm_med - adev->pm.dpm.fan.pwm_min;
  5648. pwm_diff2 = adev->pm.dpm.fan.pwm_high - adev->pm.dpm.fan.pwm_med;
  5649. slope1 = (u16)((50 + ((16 * duty100 * pwm_diff1) / t_diff1)) / 100);
  5650. slope2 = (u16)((50 + ((16 * duty100 * pwm_diff2) / t_diff2)) / 100);
  5651. fan_table.temp_min = cpu_to_be16((50 + adev->pm.dpm.fan.t_min) / 100);
  5652. fan_table.temp_med = cpu_to_be16((50 + adev->pm.dpm.fan.t_med) / 100);
  5653. fan_table.temp_max = cpu_to_be16((50 + adev->pm.dpm.fan.t_max) / 100);
  5654. fan_table.slope1 = cpu_to_be16(slope1);
  5655. fan_table.slope2 = cpu_to_be16(slope2);
  5656. fan_table.fdo_min = cpu_to_be16(fdo_min);
  5657. fan_table.hys_down = cpu_to_be16(adev->pm.dpm.fan.t_hyst);
  5658. fan_table.hys_up = cpu_to_be16(1);
  5659. fan_table.hys_slope = cpu_to_be16(1);
  5660. fan_table.temp_resp_lim = cpu_to_be16(5);
  5661. reference_clock = amdgpu_asic_get_xclk(adev);
  5662. fan_table.refresh_period = cpu_to_be32((adev->pm.dpm.fan.cycle_delay *
  5663. reference_clock) / 1600);
  5664. fan_table.fdo_max = cpu_to_be16((u16)duty100);
  5665. tmp = (RREG32(CG_MULT_THERMAL_CTRL) & TEMP_SEL_MASK) >> TEMP_SEL_SHIFT;
  5666. fan_table.temp_src = (uint8_t)tmp;
  5667. ret = amdgpu_si_copy_bytes_to_smc(adev,
  5668. si_pi->fan_table_start,
  5669. (u8 *)(&fan_table),
  5670. sizeof(fan_table),
  5671. si_pi->sram_end);
  5672. if (ret) {
  5673. DRM_ERROR("Failed to load fan table to the SMC.");
  5674. adev->pm.dpm.fan.ucode_fan_control = false;
  5675. }
  5676. return ret;
  5677. }
  5678. static int si_fan_ctrl_start_smc_fan_control(struct amdgpu_device *adev)
  5679. {
  5680. struct si_power_info *si_pi = si_get_pi(adev);
  5681. PPSMC_Result ret;
  5682. ret = amdgpu_si_send_msg_to_smc(adev, PPSMC_StartFanControl);
  5683. if (ret == PPSMC_Result_OK) {
  5684. si_pi->fan_is_controlled_by_smc = true;
  5685. return 0;
  5686. } else {
  5687. return -EINVAL;
  5688. }
  5689. }
  5690. static int si_fan_ctrl_stop_smc_fan_control(struct amdgpu_device *adev)
  5691. {
  5692. struct si_power_info *si_pi = si_get_pi(adev);
  5693. PPSMC_Result ret;
  5694. ret = amdgpu_si_send_msg_to_smc(adev, PPSMC_StopFanControl);
  5695. if (ret == PPSMC_Result_OK) {
  5696. si_pi->fan_is_controlled_by_smc = false;
  5697. return 0;
  5698. } else {
  5699. return -EINVAL;
  5700. }
  5701. }
  5702. static int si_dpm_get_fan_speed_percent(void *handle,
  5703. u32 *speed)
  5704. {
  5705. u32 duty, duty100;
  5706. u64 tmp64;
  5707. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5708. if (adev->pm.no_fan)
  5709. return -ENOENT;
  5710. duty100 = (RREG32(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
  5711. duty = (RREG32(CG_THERMAL_STATUS) & FDO_PWM_DUTY_MASK) >> FDO_PWM_DUTY_SHIFT;
  5712. if (duty100 == 0)
  5713. return -EINVAL;
  5714. tmp64 = (u64)duty * 100;
  5715. do_div(tmp64, duty100);
  5716. *speed = (u32)tmp64;
  5717. if (*speed > 100)
  5718. *speed = 100;
  5719. return 0;
  5720. }
  5721. static int si_dpm_set_fan_speed_percent(void *handle,
  5722. u32 speed)
  5723. {
  5724. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5725. struct si_power_info *si_pi = si_get_pi(adev);
  5726. u32 tmp;
  5727. u32 duty, duty100;
  5728. u64 tmp64;
  5729. if (adev->pm.no_fan)
  5730. return -ENOENT;
  5731. if (si_pi->fan_is_controlled_by_smc)
  5732. return -EINVAL;
  5733. if (speed > 100)
  5734. return -EINVAL;
  5735. duty100 = (RREG32(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
  5736. if (duty100 == 0)
  5737. return -EINVAL;
  5738. tmp64 = (u64)speed * duty100;
  5739. do_div(tmp64, 100);
  5740. duty = (u32)tmp64;
  5741. tmp = RREG32(CG_FDO_CTRL0) & ~FDO_STATIC_DUTY_MASK;
  5742. tmp |= FDO_STATIC_DUTY(duty);
  5743. WREG32(CG_FDO_CTRL0, tmp);
  5744. return 0;
  5745. }
  5746. static void si_dpm_set_fan_control_mode(void *handle, u32 mode)
  5747. {
  5748. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5749. if (mode) {
  5750. /* stop auto-manage */
  5751. if (adev->pm.dpm.fan.ucode_fan_control)
  5752. si_fan_ctrl_stop_smc_fan_control(adev);
  5753. si_fan_ctrl_set_static_mode(adev, mode);
  5754. } else {
  5755. /* restart auto-manage */
  5756. if (adev->pm.dpm.fan.ucode_fan_control)
  5757. si_thermal_start_smc_fan_control(adev);
  5758. else
  5759. si_fan_ctrl_set_default_mode(adev);
  5760. }
  5761. }
  5762. static u32 si_dpm_get_fan_control_mode(void *handle)
  5763. {
  5764. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5765. struct si_power_info *si_pi = si_get_pi(adev);
  5766. u32 tmp;
  5767. if (si_pi->fan_is_controlled_by_smc)
  5768. return 0;
  5769. tmp = RREG32(CG_FDO_CTRL2) & FDO_PWM_MODE_MASK;
  5770. return (tmp >> FDO_PWM_MODE_SHIFT);
  5771. }
  5772. #if 0
  5773. static int si_fan_ctrl_get_fan_speed_rpm(struct amdgpu_device *adev,
  5774. u32 *speed)
  5775. {
  5776. u32 tach_period;
  5777. u32 xclk = amdgpu_asic_get_xclk(adev);
  5778. if (adev->pm.no_fan)
  5779. return -ENOENT;
  5780. if (adev->pm.fan_pulses_per_revolution == 0)
  5781. return -ENOENT;
  5782. tach_period = (RREG32(CG_TACH_STATUS) & TACH_PERIOD_MASK) >> TACH_PERIOD_SHIFT;
  5783. if (tach_period == 0)
  5784. return -ENOENT;
  5785. *speed = 60 * xclk * 10000 / tach_period;
  5786. return 0;
  5787. }
  5788. static int si_fan_ctrl_set_fan_speed_rpm(struct amdgpu_device *adev,
  5789. u32 speed)
  5790. {
  5791. u32 tach_period, tmp;
  5792. u32 xclk = amdgpu_asic_get_xclk(adev);
  5793. if (adev->pm.no_fan)
  5794. return -ENOENT;
  5795. if (adev->pm.fan_pulses_per_revolution == 0)
  5796. return -ENOENT;
  5797. if ((speed < adev->pm.fan_min_rpm) ||
  5798. (speed > adev->pm.fan_max_rpm))
  5799. return -EINVAL;
  5800. if (adev->pm.dpm.fan.ucode_fan_control)
  5801. si_fan_ctrl_stop_smc_fan_control(adev);
  5802. tach_period = 60 * xclk * 10000 / (8 * speed);
  5803. tmp = RREG32(CG_TACH_CTRL) & ~TARGET_PERIOD_MASK;
  5804. tmp |= TARGET_PERIOD(tach_period);
  5805. WREG32(CG_TACH_CTRL, tmp);
  5806. si_fan_ctrl_set_static_mode(adev, FDO_PWM_MODE_STATIC_RPM);
  5807. return 0;
  5808. }
  5809. #endif
  5810. static void si_fan_ctrl_set_default_mode(struct amdgpu_device *adev)
  5811. {
  5812. struct si_power_info *si_pi = si_get_pi(adev);
  5813. u32 tmp;
  5814. if (!si_pi->fan_ctrl_is_in_default_mode) {
  5815. tmp = RREG32(CG_FDO_CTRL2) & ~FDO_PWM_MODE_MASK;
  5816. tmp |= FDO_PWM_MODE(si_pi->fan_ctrl_default_mode);
  5817. WREG32(CG_FDO_CTRL2, tmp);
  5818. tmp = RREG32(CG_FDO_CTRL2) & ~TMIN_MASK;
  5819. tmp |= TMIN(si_pi->t_min);
  5820. WREG32(CG_FDO_CTRL2, tmp);
  5821. si_pi->fan_ctrl_is_in_default_mode = true;
  5822. }
  5823. }
  5824. static void si_thermal_start_smc_fan_control(struct amdgpu_device *adev)
  5825. {
  5826. if (adev->pm.dpm.fan.ucode_fan_control) {
  5827. si_fan_ctrl_start_smc_fan_control(adev);
  5828. si_fan_ctrl_set_static_mode(adev, FDO_PWM_MODE_STATIC);
  5829. }
  5830. }
  5831. static void si_thermal_initialize(struct amdgpu_device *adev)
  5832. {
  5833. u32 tmp;
  5834. if (adev->pm.fan_pulses_per_revolution) {
  5835. tmp = RREG32(CG_TACH_CTRL) & ~EDGE_PER_REV_MASK;
  5836. tmp |= EDGE_PER_REV(adev->pm.fan_pulses_per_revolution -1);
  5837. WREG32(CG_TACH_CTRL, tmp);
  5838. }
  5839. tmp = RREG32(CG_FDO_CTRL2) & ~TACH_PWM_RESP_RATE_MASK;
  5840. tmp |= TACH_PWM_RESP_RATE(0x28);
  5841. WREG32(CG_FDO_CTRL2, tmp);
  5842. }
  5843. static int si_thermal_start_thermal_controller(struct amdgpu_device *adev)
  5844. {
  5845. int ret;
  5846. si_thermal_initialize(adev);
  5847. ret = si_thermal_set_temperature_range(adev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
  5848. if (ret)
  5849. return ret;
  5850. ret = si_thermal_enable_alert(adev, true);
  5851. if (ret)
  5852. return ret;
  5853. if (adev->pm.dpm.fan.ucode_fan_control) {
  5854. ret = si_halt_smc(adev);
  5855. if (ret)
  5856. return ret;
  5857. ret = si_thermal_setup_fan_table(adev);
  5858. if (ret)
  5859. return ret;
  5860. ret = si_resume_smc(adev);
  5861. if (ret)
  5862. return ret;
  5863. si_thermal_start_smc_fan_control(adev);
  5864. }
  5865. return 0;
  5866. }
  5867. static void si_thermal_stop_thermal_controller(struct amdgpu_device *adev)
  5868. {
  5869. if (!adev->pm.no_fan) {
  5870. si_fan_ctrl_set_default_mode(adev);
  5871. si_fan_ctrl_stop_smc_fan_control(adev);
  5872. }
  5873. }
  5874. static int si_dpm_enable(struct amdgpu_device *adev)
  5875. {
  5876. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  5877. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  5878. struct si_power_info *si_pi = si_get_pi(adev);
  5879. struct amdgpu_ps *boot_ps = adev->pm.dpm.boot_ps;
  5880. int ret;
  5881. if (amdgpu_si_is_smc_running(adev))
  5882. return -EINVAL;
  5883. if (pi->voltage_control || si_pi->voltage_control_svi2)
  5884. si_enable_voltage_control(adev, true);
  5885. if (pi->mvdd_control)
  5886. si_get_mvdd_configuration(adev);
  5887. if (pi->voltage_control || si_pi->voltage_control_svi2) {
  5888. ret = si_construct_voltage_tables(adev);
  5889. if (ret) {
  5890. DRM_ERROR("si_construct_voltage_tables failed\n");
  5891. return ret;
  5892. }
  5893. }
  5894. if (eg_pi->dynamic_ac_timing) {
  5895. ret = si_initialize_mc_reg_table(adev);
  5896. if (ret)
  5897. eg_pi->dynamic_ac_timing = false;
  5898. }
  5899. if (pi->dynamic_ss)
  5900. si_enable_spread_spectrum(adev, true);
  5901. if (pi->thermal_protection)
  5902. si_enable_thermal_protection(adev, true);
  5903. si_setup_bsp(adev);
  5904. si_program_git(adev);
  5905. si_program_tp(adev);
  5906. si_program_tpp(adev);
  5907. si_program_sstp(adev);
  5908. si_enable_display_gap(adev);
  5909. si_program_vc(adev);
  5910. ret = si_upload_firmware(adev);
  5911. if (ret) {
  5912. DRM_ERROR("si_upload_firmware failed\n");
  5913. return ret;
  5914. }
  5915. ret = si_process_firmware_header(adev);
  5916. if (ret) {
  5917. DRM_ERROR("si_process_firmware_header failed\n");
  5918. return ret;
  5919. }
  5920. ret = si_initial_switch_from_arb_f0_to_f1(adev);
  5921. if (ret) {
  5922. DRM_ERROR("si_initial_switch_from_arb_f0_to_f1 failed\n");
  5923. return ret;
  5924. }
  5925. ret = si_init_smc_table(adev);
  5926. if (ret) {
  5927. DRM_ERROR("si_init_smc_table failed\n");
  5928. return ret;
  5929. }
  5930. ret = si_init_smc_spll_table(adev);
  5931. if (ret) {
  5932. DRM_ERROR("si_init_smc_spll_table failed\n");
  5933. return ret;
  5934. }
  5935. ret = si_init_arb_table_index(adev);
  5936. if (ret) {
  5937. DRM_ERROR("si_init_arb_table_index failed\n");
  5938. return ret;
  5939. }
  5940. if (eg_pi->dynamic_ac_timing) {
  5941. ret = si_populate_mc_reg_table(adev, boot_ps);
  5942. if (ret) {
  5943. DRM_ERROR("si_populate_mc_reg_table failed\n");
  5944. return ret;
  5945. }
  5946. }
  5947. ret = si_initialize_smc_cac_tables(adev);
  5948. if (ret) {
  5949. DRM_ERROR("si_initialize_smc_cac_tables failed\n");
  5950. return ret;
  5951. }
  5952. ret = si_initialize_hardware_cac_manager(adev);
  5953. if (ret) {
  5954. DRM_ERROR("si_initialize_hardware_cac_manager failed\n");
  5955. return ret;
  5956. }
  5957. ret = si_initialize_smc_dte_tables(adev);
  5958. if (ret) {
  5959. DRM_ERROR("si_initialize_smc_dte_tables failed\n");
  5960. return ret;
  5961. }
  5962. ret = si_populate_smc_tdp_limits(adev, boot_ps);
  5963. if (ret) {
  5964. DRM_ERROR("si_populate_smc_tdp_limits failed\n");
  5965. return ret;
  5966. }
  5967. ret = si_populate_smc_tdp_limits_2(adev, boot_ps);
  5968. if (ret) {
  5969. DRM_ERROR("si_populate_smc_tdp_limits_2 failed\n");
  5970. return ret;
  5971. }
  5972. si_program_response_times(adev);
  5973. si_program_ds_registers(adev);
  5974. si_dpm_start_smc(adev);
  5975. ret = si_notify_smc_display_change(adev, false);
  5976. if (ret) {
  5977. DRM_ERROR("si_notify_smc_display_change failed\n");
  5978. return ret;
  5979. }
  5980. si_enable_sclk_control(adev, true);
  5981. si_start_dpm(adev);
  5982. si_enable_auto_throttle_source(adev, AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
  5983. si_thermal_start_thermal_controller(adev);
  5984. ni_update_current_ps(adev, boot_ps);
  5985. return 0;
  5986. }
  5987. static int si_set_temperature_range(struct amdgpu_device *adev)
  5988. {
  5989. int ret;
  5990. ret = si_thermal_enable_alert(adev, false);
  5991. if (ret)
  5992. return ret;
  5993. ret = si_thermal_set_temperature_range(adev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
  5994. if (ret)
  5995. return ret;
  5996. ret = si_thermal_enable_alert(adev, true);
  5997. if (ret)
  5998. return ret;
  5999. return ret;
  6000. }
  6001. static void si_dpm_disable(struct amdgpu_device *adev)
  6002. {
  6003. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  6004. struct amdgpu_ps *boot_ps = adev->pm.dpm.boot_ps;
  6005. if (!amdgpu_si_is_smc_running(adev))
  6006. return;
  6007. si_thermal_stop_thermal_controller(adev);
  6008. si_disable_ulv(adev);
  6009. si_clear_vc(adev);
  6010. if (pi->thermal_protection)
  6011. si_enable_thermal_protection(adev, false);
  6012. si_enable_power_containment(adev, boot_ps, false);
  6013. si_enable_smc_cac(adev, boot_ps, false);
  6014. si_enable_spread_spectrum(adev, false);
  6015. si_enable_auto_throttle_source(adev, AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL, false);
  6016. si_stop_dpm(adev);
  6017. si_reset_to_default(adev);
  6018. si_dpm_stop_smc(adev);
  6019. si_force_switch_to_arb_f0(adev);
  6020. ni_update_current_ps(adev, boot_ps);
  6021. }
  6022. static int si_dpm_pre_set_power_state(void *handle)
  6023. {
  6024. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6025. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  6026. struct amdgpu_ps requested_ps = *adev->pm.dpm.requested_ps;
  6027. struct amdgpu_ps *new_ps = &requested_ps;
  6028. ni_update_requested_ps(adev, new_ps);
  6029. si_apply_state_adjust_rules(adev, &eg_pi->requested_rps);
  6030. return 0;
  6031. }
  6032. static int si_power_control_set_level(struct amdgpu_device *adev)
  6033. {
  6034. struct amdgpu_ps *new_ps = adev->pm.dpm.requested_ps;
  6035. int ret;
  6036. ret = si_restrict_performance_levels_before_switch(adev);
  6037. if (ret)
  6038. return ret;
  6039. ret = si_halt_smc(adev);
  6040. if (ret)
  6041. return ret;
  6042. ret = si_populate_smc_tdp_limits(adev, new_ps);
  6043. if (ret)
  6044. return ret;
  6045. ret = si_populate_smc_tdp_limits_2(adev, new_ps);
  6046. if (ret)
  6047. return ret;
  6048. ret = si_resume_smc(adev);
  6049. if (ret)
  6050. return ret;
  6051. ret = si_set_sw_state(adev);
  6052. if (ret)
  6053. return ret;
  6054. return 0;
  6055. }
  6056. static int si_dpm_set_power_state(void *handle)
  6057. {
  6058. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6059. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  6060. struct amdgpu_ps *new_ps = &eg_pi->requested_rps;
  6061. struct amdgpu_ps *old_ps = &eg_pi->current_rps;
  6062. int ret;
  6063. ret = si_disable_ulv(adev);
  6064. if (ret) {
  6065. DRM_ERROR("si_disable_ulv failed\n");
  6066. return ret;
  6067. }
  6068. ret = si_restrict_performance_levels_before_switch(adev);
  6069. if (ret) {
  6070. DRM_ERROR("si_restrict_performance_levels_before_switch failed\n");
  6071. return ret;
  6072. }
  6073. if (eg_pi->pcie_performance_request)
  6074. si_request_link_speed_change_before_state_change(adev, new_ps, old_ps);
  6075. ni_set_uvd_clock_before_set_eng_clock(adev, new_ps, old_ps);
  6076. ret = si_enable_power_containment(adev, new_ps, false);
  6077. if (ret) {
  6078. DRM_ERROR("si_enable_power_containment failed\n");
  6079. return ret;
  6080. }
  6081. ret = si_enable_smc_cac(adev, new_ps, false);
  6082. if (ret) {
  6083. DRM_ERROR("si_enable_smc_cac failed\n");
  6084. return ret;
  6085. }
  6086. ret = si_halt_smc(adev);
  6087. if (ret) {
  6088. DRM_ERROR("si_halt_smc failed\n");
  6089. return ret;
  6090. }
  6091. ret = si_upload_sw_state(adev, new_ps);
  6092. if (ret) {
  6093. DRM_ERROR("si_upload_sw_state failed\n");
  6094. return ret;
  6095. }
  6096. ret = si_upload_smc_data(adev);
  6097. if (ret) {
  6098. DRM_ERROR("si_upload_smc_data failed\n");
  6099. return ret;
  6100. }
  6101. ret = si_upload_ulv_state(adev);
  6102. if (ret) {
  6103. DRM_ERROR("si_upload_ulv_state failed\n");
  6104. return ret;
  6105. }
  6106. if (eg_pi->dynamic_ac_timing) {
  6107. ret = si_upload_mc_reg_table(adev, new_ps);
  6108. if (ret) {
  6109. DRM_ERROR("si_upload_mc_reg_table failed\n");
  6110. return ret;
  6111. }
  6112. }
  6113. ret = si_program_memory_timing_parameters(adev, new_ps);
  6114. if (ret) {
  6115. DRM_ERROR("si_program_memory_timing_parameters failed\n");
  6116. return ret;
  6117. }
  6118. si_set_pcie_lane_width_in_smc(adev, new_ps, old_ps);
  6119. ret = si_resume_smc(adev);
  6120. if (ret) {
  6121. DRM_ERROR("si_resume_smc failed\n");
  6122. return ret;
  6123. }
  6124. ret = si_set_sw_state(adev);
  6125. if (ret) {
  6126. DRM_ERROR("si_set_sw_state failed\n");
  6127. return ret;
  6128. }
  6129. ni_set_uvd_clock_after_set_eng_clock(adev, new_ps, old_ps);
  6130. if (eg_pi->pcie_performance_request)
  6131. si_notify_link_speed_change_after_state_change(adev, new_ps, old_ps);
  6132. ret = si_set_power_state_conditionally_enable_ulv(adev, new_ps);
  6133. if (ret) {
  6134. DRM_ERROR("si_set_power_state_conditionally_enable_ulv failed\n");
  6135. return ret;
  6136. }
  6137. ret = si_enable_smc_cac(adev, new_ps, true);
  6138. if (ret) {
  6139. DRM_ERROR("si_enable_smc_cac failed\n");
  6140. return ret;
  6141. }
  6142. ret = si_enable_power_containment(adev, new_ps, true);
  6143. if (ret) {
  6144. DRM_ERROR("si_enable_power_containment failed\n");
  6145. return ret;
  6146. }
  6147. ret = si_power_control_set_level(adev);
  6148. if (ret) {
  6149. DRM_ERROR("si_power_control_set_level failed\n");
  6150. return ret;
  6151. }
  6152. return 0;
  6153. }
  6154. static void si_dpm_post_set_power_state(void *handle)
  6155. {
  6156. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6157. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  6158. struct amdgpu_ps *new_ps = &eg_pi->requested_rps;
  6159. ni_update_current_ps(adev, new_ps);
  6160. }
  6161. #if 0
  6162. void si_dpm_reset_asic(struct amdgpu_device *adev)
  6163. {
  6164. si_restrict_performance_levels_before_switch(adev);
  6165. si_disable_ulv(adev);
  6166. si_set_boot_state(adev);
  6167. }
  6168. #endif
  6169. static void si_dpm_display_configuration_changed(void *handle)
  6170. {
  6171. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6172. si_program_display_gap(adev);
  6173. }
  6174. static void si_parse_pplib_non_clock_info(struct amdgpu_device *adev,
  6175. struct amdgpu_ps *rps,
  6176. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
  6177. u8 table_rev)
  6178. {
  6179. rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  6180. rps->class = le16_to_cpu(non_clock_info->usClassification);
  6181. rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
  6182. if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
  6183. rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
  6184. rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
  6185. } else if (r600_is_uvd_state(rps->class, rps->class2)) {
  6186. rps->vclk = RV770_DEFAULT_VCLK_FREQ;
  6187. rps->dclk = RV770_DEFAULT_DCLK_FREQ;
  6188. } else {
  6189. rps->vclk = 0;
  6190. rps->dclk = 0;
  6191. }
  6192. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
  6193. adev->pm.dpm.boot_ps = rps;
  6194. if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  6195. adev->pm.dpm.uvd_ps = rps;
  6196. }
  6197. static void si_parse_pplib_clock_info(struct amdgpu_device *adev,
  6198. struct amdgpu_ps *rps, int index,
  6199. union pplib_clock_info *clock_info)
  6200. {
  6201. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  6202. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  6203. struct si_power_info *si_pi = si_get_pi(adev);
  6204. struct si_ps *ps = si_get_ps(rps);
  6205. u16 leakage_voltage;
  6206. struct rv7xx_pl *pl = &ps->performance_levels[index];
  6207. int ret;
  6208. ps->performance_level_count = index + 1;
  6209. pl->sclk = le16_to_cpu(clock_info->si.usEngineClockLow);
  6210. pl->sclk |= clock_info->si.ucEngineClockHigh << 16;
  6211. pl->mclk = le16_to_cpu(clock_info->si.usMemoryClockLow);
  6212. pl->mclk |= clock_info->si.ucMemoryClockHigh << 16;
  6213. pl->vddc = le16_to_cpu(clock_info->si.usVDDC);
  6214. pl->vddci = le16_to_cpu(clock_info->si.usVDDCI);
  6215. pl->flags = le32_to_cpu(clock_info->si.ulFlags);
  6216. pl->pcie_gen = r600_get_pcie_gen_support(adev,
  6217. si_pi->sys_pcie_mask,
  6218. si_pi->boot_pcie_gen,
  6219. clock_info->si.ucPCIEGen);
  6220. /* patch up vddc if necessary */
  6221. ret = si_get_leakage_voltage_from_leakage_index(adev, pl->vddc,
  6222. &leakage_voltage);
  6223. if (ret == 0)
  6224. pl->vddc = leakage_voltage;
  6225. if (rps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) {
  6226. pi->acpi_vddc = pl->vddc;
  6227. eg_pi->acpi_vddci = pl->vddci;
  6228. si_pi->acpi_pcie_gen = pl->pcie_gen;
  6229. }
  6230. if ((rps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) &&
  6231. index == 0) {
  6232. /* XXX disable for A0 tahiti */
  6233. si_pi->ulv.supported = false;
  6234. si_pi->ulv.pl = *pl;
  6235. si_pi->ulv.one_pcie_lane_in_ulv = false;
  6236. si_pi->ulv.volt_change_delay = SISLANDS_ULVVOLTAGECHANGEDELAY_DFLT;
  6237. si_pi->ulv.cg_ulv_parameter = SISLANDS_CGULVPARAMETER_DFLT;
  6238. si_pi->ulv.cg_ulv_control = SISLANDS_CGULVCONTROL_DFLT;
  6239. }
  6240. if (pi->min_vddc_in_table > pl->vddc)
  6241. pi->min_vddc_in_table = pl->vddc;
  6242. if (pi->max_vddc_in_table < pl->vddc)
  6243. pi->max_vddc_in_table = pl->vddc;
  6244. /* patch up boot state */
  6245. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  6246. u16 vddc, vddci, mvdd;
  6247. amdgpu_atombios_get_default_voltages(adev, &vddc, &vddci, &mvdd);
  6248. pl->mclk = adev->clock.default_mclk;
  6249. pl->sclk = adev->clock.default_sclk;
  6250. pl->vddc = vddc;
  6251. pl->vddci = vddci;
  6252. si_pi->mvdd_bootup_value = mvdd;
  6253. }
  6254. if ((rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) ==
  6255. ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
  6256. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk = pl->sclk;
  6257. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.mclk = pl->mclk;
  6258. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddc = pl->vddc;
  6259. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddci = pl->vddci;
  6260. }
  6261. }
  6262. union pplib_power_state {
  6263. struct _ATOM_PPLIB_STATE v1;
  6264. struct _ATOM_PPLIB_STATE_V2 v2;
  6265. };
  6266. static int si_parse_power_table(struct amdgpu_device *adev)
  6267. {
  6268. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  6269. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  6270. union pplib_power_state *power_state;
  6271. int i, j, k, non_clock_array_index, clock_array_index;
  6272. union pplib_clock_info *clock_info;
  6273. struct _StateArray *state_array;
  6274. struct _ClockInfoArray *clock_info_array;
  6275. struct _NonClockInfoArray *non_clock_info_array;
  6276. union power_info *power_info;
  6277. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  6278. u16 data_offset;
  6279. u8 frev, crev;
  6280. u8 *power_state_offset;
  6281. struct si_ps *ps;
  6282. if (!amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
  6283. &frev, &crev, &data_offset))
  6284. return -EINVAL;
  6285. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  6286. amdgpu_add_thermal_controller(adev);
  6287. state_array = (struct _StateArray *)
  6288. (mode_info->atom_context->bios + data_offset +
  6289. le16_to_cpu(power_info->pplib.usStateArrayOffset));
  6290. clock_info_array = (struct _ClockInfoArray *)
  6291. (mode_info->atom_context->bios + data_offset +
  6292. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
  6293. non_clock_info_array = (struct _NonClockInfoArray *)
  6294. (mode_info->atom_context->bios + data_offset +
  6295. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
  6296. adev->pm.dpm.ps = kzalloc(sizeof(struct amdgpu_ps) *
  6297. state_array->ucNumEntries, GFP_KERNEL);
  6298. if (!adev->pm.dpm.ps)
  6299. return -ENOMEM;
  6300. power_state_offset = (u8 *)state_array->states;
  6301. for (i = 0; i < state_array->ucNumEntries; i++) {
  6302. u8 *idx;
  6303. power_state = (union pplib_power_state *)power_state_offset;
  6304. non_clock_array_index = power_state->v2.nonClockInfoIndex;
  6305. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  6306. &non_clock_info_array->nonClockInfo[non_clock_array_index];
  6307. ps = kzalloc(sizeof(struct si_ps), GFP_KERNEL);
  6308. if (ps == NULL) {
  6309. kfree(adev->pm.dpm.ps);
  6310. return -ENOMEM;
  6311. }
  6312. adev->pm.dpm.ps[i].ps_priv = ps;
  6313. si_parse_pplib_non_clock_info(adev, &adev->pm.dpm.ps[i],
  6314. non_clock_info,
  6315. non_clock_info_array->ucEntrySize);
  6316. k = 0;
  6317. idx = (u8 *)&power_state->v2.clockInfoIndex[0];
  6318. for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
  6319. clock_array_index = idx[j];
  6320. if (clock_array_index >= clock_info_array->ucNumEntries)
  6321. continue;
  6322. if (k >= SISLANDS_MAX_HARDWARE_POWERLEVELS)
  6323. break;
  6324. clock_info = (union pplib_clock_info *)
  6325. ((u8 *)&clock_info_array->clockInfo[0] +
  6326. (clock_array_index * clock_info_array->ucEntrySize));
  6327. si_parse_pplib_clock_info(adev,
  6328. &adev->pm.dpm.ps[i], k,
  6329. clock_info);
  6330. k++;
  6331. }
  6332. power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
  6333. }
  6334. adev->pm.dpm.num_ps = state_array->ucNumEntries;
  6335. /* fill in the vce power states */
  6336. for (i = 0; i < adev->pm.dpm.num_of_vce_states; i++) {
  6337. u32 sclk, mclk;
  6338. clock_array_index = adev->pm.dpm.vce_states[i].clk_idx;
  6339. clock_info = (union pplib_clock_info *)
  6340. &clock_info_array->clockInfo[clock_array_index * clock_info_array->ucEntrySize];
  6341. sclk = le16_to_cpu(clock_info->si.usEngineClockLow);
  6342. sclk |= clock_info->si.ucEngineClockHigh << 16;
  6343. mclk = le16_to_cpu(clock_info->si.usMemoryClockLow);
  6344. mclk |= clock_info->si.ucMemoryClockHigh << 16;
  6345. adev->pm.dpm.vce_states[i].sclk = sclk;
  6346. adev->pm.dpm.vce_states[i].mclk = mclk;
  6347. }
  6348. return 0;
  6349. }
  6350. static int si_dpm_init(struct amdgpu_device *adev)
  6351. {
  6352. struct rv7xx_power_info *pi;
  6353. struct evergreen_power_info *eg_pi;
  6354. struct ni_power_info *ni_pi;
  6355. struct si_power_info *si_pi;
  6356. struct atom_clock_dividers dividers;
  6357. int ret;
  6358. u32 mask;
  6359. si_pi = kzalloc(sizeof(struct si_power_info), GFP_KERNEL);
  6360. if (si_pi == NULL)
  6361. return -ENOMEM;
  6362. adev->pm.dpm.priv = si_pi;
  6363. ni_pi = &si_pi->ni;
  6364. eg_pi = &ni_pi->eg;
  6365. pi = &eg_pi->rv7xx;
  6366. ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
  6367. if (ret)
  6368. si_pi->sys_pcie_mask = 0;
  6369. else
  6370. si_pi->sys_pcie_mask = mask;
  6371. si_pi->force_pcie_gen = AMDGPU_PCIE_GEN_INVALID;
  6372. si_pi->boot_pcie_gen = si_get_current_pcie_speed(adev);
  6373. si_set_max_cu_value(adev);
  6374. rv770_get_max_vddc(adev);
  6375. si_get_leakage_vddc(adev);
  6376. si_patch_dependency_tables_based_on_leakage(adev);
  6377. pi->acpi_vddc = 0;
  6378. eg_pi->acpi_vddci = 0;
  6379. pi->min_vddc_in_table = 0;
  6380. pi->max_vddc_in_table = 0;
  6381. ret = amdgpu_get_platform_caps(adev);
  6382. if (ret)
  6383. return ret;
  6384. ret = amdgpu_parse_extended_power_table(adev);
  6385. if (ret)
  6386. return ret;
  6387. ret = si_parse_power_table(adev);
  6388. if (ret)
  6389. return ret;
  6390. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries =
  6391. kzalloc(4 * sizeof(struct amdgpu_clock_voltage_dependency_entry), GFP_KERNEL);
  6392. if (!adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries) {
  6393. amdgpu_free_extended_power_table(adev);
  6394. return -ENOMEM;
  6395. }
  6396. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count = 4;
  6397. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].clk = 0;
  6398. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].v = 0;
  6399. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].clk = 36000;
  6400. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].v = 720;
  6401. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].clk = 54000;
  6402. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].v = 810;
  6403. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].clk = 72000;
  6404. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].v = 900;
  6405. if (adev->pm.dpm.voltage_response_time == 0)
  6406. adev->pm.dpm.voltage_response_time = R600_VOLTAGERESPONSETIME_DFLT;
  6407. if (adev->pm.dpm.backbias_response_time == 0)
  6408. adev->pm.dpm.backbias_response_time = R600_BACKBIASRESPONSETIME_DFLT;
  6409. ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_ENGINE_PLL_PARAM,
  6410. 0, false, &dividers);
  6411. if (ret)
  6412. pi->ref_div = dividers.ref_div + 1;
  6413. else
  6414. pi->ref_div = R600_REFERENCEDIVIDER_DFLT;
  6415. eg_pi->smu_uvd_hs = false;
  6416. pi->mclk_strobe_mode_threshold = 40000;
  6417. if (si_is_special_1gb_platform(adev))
  6418. pi->mclk_stutter_mode_threshold = 0;
  6419. else
  6420. pi->mclk_stutter_mode_threshold = pi->mclk_strobe_mode_threshold;
  6421. pi->mclk_edc_enable_threshold = 40000;
  6422. eg_pi->mclk_edc_wr_enable_threshold = 40000;
  6423. ni_pi->mclk_rtt_mode_threshold = eg_pi->mclk_edc_wr_enable_threshold;
  6424. pi->voltage_control =
  6425. amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_VDDC,
  6426. VOLTAGE_OBJ_GPIO_LUT);
  6427. if (!pi->voltage_control) {
  6428. si_pi->voltage_control_svi2 =
  6429. amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_VDDC,
  6430. VOLTAGE_OBJ_SVID2);
  6431. if (si_pi->voltage_control_svi2)
  6432. amdgpu_atombios_get_svi2_info(adev, SET_VOLTAGE_TYPE_ASIC_VDDC,
  6433. &si_pi->svd_gpio_id, &si_pi->svc_gpio_id);
  6434. }
  6435. pi->mvdd_control =
  6436. amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_MVDDC,
  6437. VOLTAGE_OBJ_GPIO_LUT);
  6438. eg_pi->vddci_control =
  6439. amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_VDDCI,
  6440. VOLTAGE_OBJ_GPIO_LUT);
  6441. if (!eg_pi->vddci_control)
  6442. si_pi->vddci_control_svi2 =
  6443. amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_VDDCI,
  6444. VOLTAGE_OBJ_SVID2);
  6445. si_pi->vddc_phase_shed_control =
  6446. amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_VDDC,
  6447. VOLTAGE_OBJ_PHASE_LUT);
  6448. rv770_get_engine_memory_ss(adev);
  6449. pi->asi = RV770_ASI_DFLT;
  6450. pi->pasi = CYPRESS_HASI_DFLT;
  6451. pi->vrc = SISLANDS_VRC_DFLT;
  6452. pi->gfx_clock_gating = true;
  6453. eg_pi->sclk_deep_sleep = true;
  6454. si_pi->sclk_deep_sleep_above_low = false;
  6455. if (adev->pm.int_thermal_type != THERMAL_TYPE_NONE)
  6456. pi->thermal_protection = true;
  6457. else
  6458. pi->thermal_protection = false;
  6459. eg_pi->dynamic_ac_timing = true;
  6460. eg_pi->light_sleep = true;
  6461. #if defined(CONFIG_ACPI)
  6462. eg_pi->pcie_performance_request =
  6463. amdgpu_acpi_is_pcie_performance_request_supported(adev);
  6464. #else
  6465. eg_pi->pcie_performance_request = false;
  6466. #endif
  6467. si_pi->sram_end = SMC_RAM_END;
  6468. adev->pm.dpm.dyn_state.mclk_sclk_ratio = 4;
  6469. adev->pm.dpm.dyn_state.sclk_mclk_delta = 15000;
  6470. adev->pm.dpm.dyn_state.vddc_vddci_delta = 200;
  6471. adev->pm.dpm.dyn_state.valid_sclk_values.count = 0;
  6472. adev->pm.dpm.dyn_state.valid_sclk_values.values = NULL;
  6473. adev->pm.dpm.dyn_state.valid_mclk_values.count = 0;
  6474. adev->pm.dpm.dyn_state.valid_mclk_values.values = NULL;
  6475. si_initialize_powertune_defaults(adev);
  6476. /* make sure dc limits are valid */
  6477. if ((adev->pm.dpm.dyn_state.max_clock_voltage_on_dc.sclk == 0) ||
  6478. (adev->pm.dpm.dyn_state.max_clock_voltage_on_dc.mclk == 0))
  6479. adev->pm.dpm.dyn_state.max_clock_voltage_on_dc =
  6480. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  6481. si_pi->fan_ctrl_is_in_default_mode = true;
  6482. return 0;
  6483. }
  6484. static void si_dpm_fini(struct amdgpu_device *adev)
  6485. {
  6486. int i;
  6487. if (adev->pm.dpm.ps)
  6488. for (i = 0; i < adev->pm.dpm.num_ps; i++)
  6489. kfree(adev->pm.dpm.ps[i].ps_priv);
  6490. kfree(adev->pm.dpm.ps);
  6491. kfree(adev->pm.dpm.priv);
  6492. kfree(adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries);
  6493. amdgpu_free_extended_power_table(adev);
  6494. }
  6495. static void si_dpm_debugfs_print_current_performance_level(void *handle,
  6496. struct seq_file *m)
  6497. {
  6498. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6499. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  6500. struct amdgpu_ps *rps = &eg_pi->current_rps;
  6501. struct si_ps *ps = si_get_ps(rps);
  6502. struct rv7xx_pl *pl;
  6503. u32 current_index =
  6504. (RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_STATE_INDEX_MASK) >>
  6505. CURRENT_STATE_INDEX_SHIFT;
  6506. if (current_index >= ps->performance_level_count) {
  6507. seq_printf(m, "invalid dpm profile %d\n", current_index);
  6508. } else {
  6509. pl = &ps->performance_levels[current_index];
  6510. seq_printf(m, "uvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  6511. seq_printf(m, "power level %d sclk: %u mclk: %u vddc: %u vddci: %u pcie gen: %u\n",
  6512. current_index, pl->sclk, pl->mclk, pl->vddc, pl->vddci, pl->pcie_gen + 1);
  6513. }
  6514. }
  6515. static int si_dpm_set_interrupt_state(struct amdgpu_device *adev,
  6516. struct amdgpu_irq_src *source,
  6517. unsigned type,
  6518. enum amdgpu_interrupt_state state)
  6519. {
  6520. u32 cg_thermal_int;
  6521. switch (type) {
  6522. case AMDGPU_THERMAL_IRQ_LOW_TO_HIGH:
  6523. switch (state) {
  6524. case AMDGPU_IRQ_STATE_DISABLE:
  6525. cg_thermal_int = RREG32_SMC(CG_THERMAL_INT);
  6526. cg_thermal_int |= THERM_INT_MASK_HIGH;
  6527. WREG32_SMC(CG_THERMAL_INT, cg_thermal_int);
  6528. break;
  6529. case AMDGPU_IRQ_STATE_ENABLE:
  6530. cg_thermal_int = RREG32_SMC(CG_THERMAL_INT);
  6531. cg_thermal_int &= ~THERM_INT_MASK_HIGH;
  6532. WREG32_SMC(CG_THERMAL_INT, cg_thermal_int);
  6533. break;
  6534. default:
  6535. break;
  6536. }
  6537. break;
  6538. case AMDGPU_THERMAL_IRQ_HIGH_TO_LOW:
  6539. switch (state) {
  6540. case AMDGPU_IRQ_STATE_DISABLE:
  6541. cg_thermal_int = RREG32_SMC(CG_THERMAL_INT);
  6542. cg_thermal_int |= THERM_INT_MASK_LOW;
  6543. WREG32_SMC(CG_THERMAL_INT, cg_thermal_int);
  6544. break;
  6545. case AMDGPU_IRQ_STATE_ENABLE:
  6546. cg_thermal_int = RREG32_SMC(CG_THERMAL_INT);
  6547. cg_thermal_int &= ~THERM_INT_MASK_LOW;
  6548. WREG32_SMC(CG_THERMAL_INT, cg_thermal_int);
  6549. break;
  6550. default:
  6551. break;
  6552. }
  6553. break;
  6554. default:
  6555. break;
  6556. }
  6557. return 0;
  6558. }
  6559. static int si_dpm_process_interrupt(struct amdgpu_device *adev,
  6560. struct amdgpu_irq_src *source,
  6561. struct amdgpu_iv_entry *entry)
  6562. {
  6563. bool queue_thermal = false;
  6564. if (entry == NULL)
  6565. return -EINVAL;
  6566. switch (entry->src_id) {
  6567. case 230: /* thermal low to high */
  6568. DRM_DEBUG("IH: thermal low to high\n");
  6569. adev->pm.dpm.thermal.high_to_low = false;
  6570. queue_thermal = true;
  6571. break;
  6572. case 231: /* thermal high to low */
  6573. DRM_DEBUG("IH: thermal high to low\n");
  6574. adev->pm.dpm.thermal.high_to_low = true;
  6575. queue_thermal = true;
  6576. break;
  6577. default:
  6578. break;
  6579. }
  6580. if (queue_thermal)
  6581. schedule_work(&adev->pm.dpm.thermal.work);
  6582. return 0;
  6583. }
  6584. static int si_dpm_late_init(void *handle)
  6585. {
  6586. int ret;
  6587. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6588. if (!amdgpu_dpm)
  6589. return 0;
  6590. /* init the sysfs and debugfs files late */
  6591. ret = amdgpu_pm_sysfs_init(adev);
  6592. if (ret)
  6593. return ret;
  6594. ret = si_set_temperature_range(adev);
  6595. if (ret)
  6596. return ret;
  6597. #if 0 //TODO ?
  6598. si_dpm_powergate_uvd(adev, true);
  6599. #endif
  6600. return 0;
  6601. }
  6602. /**
  6603. * si_dpm_init_microcode - load ucode images from disk
  6604. *
  6605. * @adev: amdgpu_device pointer
  6606. *
  6607. * Use the firmware interface to load the ucode images into
  6608. * the driver (not loaded into hw).
  6609. * Returns 0 on success, error on failure.
  6610. */
  6611. static int si_dpm_init_microcode(struct amdgpu_device *adev)
  6612. {
  6613. const char *chip_name;
  6614. char fw_name[30];
  6615. int err;
  6616. DRM_DEBUG("\n");
  6617. switch (adev->asic_type) {
  6618. case CHIP_TAHITI:
  6619. chip_name = "tahiti";
  6620. break;
  6621. case CHIP_PITCAIRN:
  6622. if ((adev->pdev->revision == 0x81) &&
  6623. ((adev->pdev->device == 0x6810) ||
  6624. (adev->pdev->device == 0x6811)))
  6625. chip_name = "pitcairn_k";
  6626. else
  6627. chip_name = "pitcairn";
  6628. break;
  6629. case CHIP_VERDE:
  6630. if (((adev->pdev->device == 0x6820) &&
  6631. ((adev->pdev->revision == 0x81) ||
  6632. (adev->pdev->revision == 0x83))) ||
  6633. ((adev->pdev->device == 0x6821) &&
  6634. ((adev->pdev->revision == 0x83) ||
  6635. (adev->pdev->revision == 0x87))) ||
  6636. ((adev->pdev->revision == 0x87) &&
  6637. ((adev->pdev->device == 0x6823) ||
  6638. (adev->pdev->device == 0x682b))))
  6639. chip_name = "verde_k";
  6640. else
  6641. chip_name = "verde";
  6642. break;
  6643. case CHIP_OLAND:
  6644. if (((adev->pdev->revision == 0x81) &&
  6645. ((adev->pdev->device == 0x6600) ||
  6646. (adev->pdev->device == 0x6604) ||
  6647. (adev->pdev->device == 0x6605) ||
  6648. (adev->pdev->device == 0x6610))) ||
  6649. ((adev->pdev->revision == 0x83) &&
  6650. (adev->pdev->device == 0x6610)))
  6651. chip_name = "oland_k";
  6652. else
  6653. chip_name = "oland";
  6654. break;
  6655. case CHIP_HAINAN:
  6656. if (((adev->pdev->revision == 0x81) &&
  6657. (adev->pdev->device == 0x6660)) ||
  6658. ((adev->pdev->revision == 0x83) &&
  6659. ((adev->pdev->device == 0x6660) ||
  6660. (adev->pdev->device == 0x6663) ||
  6661. (adev->pdev->device == 0x6665) ||
  6662. (adev->pdev->device == 0x6667))))
  6663. chip_name = "hainan_k";
  6664. else if ((adev->pdev->revision == 0xc3) &&
  6665. (adev->pdev->device == 0x6665))
  6666. chip_name = "banks_k_2";
  6667. else
  6668. chip_name = "hainan";
  6669. break;
  6670. default: BUG();
  6671. }
  6672. snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", chip_name);
  6673. err = request_firmware(&adev->pm.fw, fw_name, adev->dev);
  6674. if (err)
  6675. goto out;
  6676. err = amdgpu_ucode_validate(adev->pm.fw);
  6677. out:
  6678. if (err) {
  6679. DRM_ERROR("si_smc: Failed to load firmware. err = %d\"%s\"\n",
  6680. err, fw_name);
  6681. release_firmware(adev->pm.fw);
  6682. adev->pm.fw = NULL;
  6683. }
  6684. return err;
  6685. }
  6686. static int si_dpm_sw_init(void *handle)
  6687. {
  6688. int ret;
  6689. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6690. ret = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 230, &adev->pm.dpm.thermal.irq);
  6691. if (ret)
  6692. return ret;
  6693. ret = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 231, &adev->pm.dpm.thermal.irq);
  6694. if (ret)
  6695. return ret;
  6696. /* default to balanced state */
  6697. adev->pm.dpm.state = POWER_STATE_TYPE_BALANCED;
  6698. adev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
  6699. adev->pm.dpm.forced_level = AMD_DPM_FORCED_LEVEL_AUTO;
  6700. adev->pm.default_sclk = adev->clock.default_sclk;
  6701. adev->pm.default_mclk = adev->clock.default_mclk;
  6702. adev->pm.current_sclk = adev->clock.default_sclk;
  6703. adev->pm.current_mclk = adev->clock.default_mclk;
  6704. adev->pm.int_thermal_type = THERMAL_TYPE_NONE;
  6705. if (amdgpu_dpm == 0)
  6706. return 0;
  6707. ret = si_dpm_init_microcode(adev);
  6708. if (ret)
  6709. return ret;
  6710. INIT_WORK(&adev->pm.dpm.thermal.work, amdgpu_dpm_thermal_work_handler);
  6711. mutex_lock(&adev->pm.mutex);
  6712. ret = si_dpm_init(adev);
  6713. if (ret)
  6714. goto dpm_failed;
  6715. adev->pm.dpm.current_ps = adev->pm.dpm.requested_ps = adev->pm.dpm.boot_ps;
  6716. if (amdgpu_dpm == 1)
  6717. amdgpu_pm_print_power_states(adev);
  6718. mutex_unlock(&adev->pm.mutex);
  6719. DRM_INFO("amdgpu: dpm initialized\n");
  6720. return 0;
  6721. dpm_failed:
  6722. si_dpm_fini(adev);
  6723. mutex_unlock(&adev->pm.mutex);
  6724. DRM_ERROR("amdgpu: dpm initialization failed\n");
  6725. return ret;
  6726. }
  6727. static int si_dpm_sw_fini(void *handle)
  6728. {
  6729. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6730. flush_work(&adev->pm.dpm.thermal.work);
  6731. mutex_lock(&adev->pm.mutex);
  6732. amdgpu_pm_sysfs_fini(adev);
  6733. si_dpm_fini(adev);
  6734. mutex_unlock(&adev->pm.mutex);
  6735. return 0;
  6736. }
  6737. static int si_dpm_hw_init(void *handle)
  6738. {
  6739. int ret;
  6740. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6741. if (!amdgpu_dpm)
  6742. return 0;
  6743. mutex_lock(&adev->pm.mutex);
  6744. si_dpm_setup_asic(adev);
  6745. ret = si_dpm_enable(adev);
  6746. if (ret)
  6747. adev->pm.dpm_enabled = false;
  6748. else
  6749. adev->pm.dpm_enabled = true;
  6750. mutex_unlock(&adev->pm.mutex);
  6751. return ret;
  6752. }
  6753. static int si_dpm_hw_fini(void *handle)
  6754. {
  6755. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6756. if (adev->pm.dpm_enabled) {
  6757. mutex_lock(&adev->pm.mutex);
  6758. si_dpm_disable(adev);
  6759. mutex_unlock(&adev->pm.mutex);
  6760. }
  6761. return 0;
  6762. }
  6763. static int si_dpm_suspend(void *handle)
  6764. {
  6765. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6766. if (adev->pm.dpm_enabled) {
  6767. mutex_lock(&adev->pm.mutex);
  6768. /* disable dpm */
  6769. si_dpm_disable(adev);
  6770. /* reset the power state */
  6771. adev->pm.dpm.current_ps = adev->pm.dpm.requested_ps = adev->pm.dpm.boot_ps;
  6772. mutex_unlock(&adev->pm.mutex);
  6773. }
  6774. return 0;
  6775. }
  6776. static int si_dpm_resume(void *handle)
  6777. {
  6778. int ret;
  6779. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6780. if (adev->pm.dpm_enabled) {
  6781. /* asic init will reset to the boot state */
  6782. mutex_lock(&adev->pm.mutex);
  6783. si_dpm_setup_asic(adev);
  6784. ret = si_dpm_enable(adev);
  6785. if (ret)
  6786. adev->pm.dpm_enabled = false;
  6787. else
  6788. adev->pm.dpm_enabled = true;
  6789. mutex_unlock(&adev->pm.mutex);
  6790. if (adev->pm.dpm_enabled)
  6791. amdgpu_pm_compute_clocks(adev);
  6792. }
  6793. return 0;
  6794. }
  6795. static bool si_dpm_is_idle(void *handle)
  6796. {
  6797. /* XXX */
  6798. return true;
  6799. }
  6800. static int si_dpm_wait_for_idle(void *handle)
  6801. {
  6802. /* XXX */
  6803. return 0;
  6804. }
  6805. static int si_dpm_soft_reset(void *handle)
  6806. {
  6807. return 0;
  6808. }
  6809. static int si_dpm_set_clockgating_state(void *handle,
  6810. enum amd_clockgating_state state)
  6811. {
  6812. return 0;
  6813. }
  6814. static int si_dpm_set_powergating_state(void *handle,
  6815. enum amd_powergating_state state)
  6816. {
  6817. return 0;
  6818. }
  6819. /* get temperature in millidegrees */
  6820. static int si_dpm_get_temp(void *handle)
  6821. {
  6822. u32 temp;
  6823. int actual_temp = 0;
  6824. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6825. temp = (RREG32(CG_MULT_THERMAL_STATUS) & CTF_TEMP_MASK) >>
  6826. CTF_TEMP_SHIFT;
  6827. if (temp & 0x200)
  6828. actual_temp = 255;
  6829. else
  6830. actual_temp = temp & 0x1ff;
  6831. actual_temp = (actual_temp * 1000);
  6832. return actual_temp;
  6833. }
  6834. static u32 si_dpm_get_sclk(void *handle, bool low)
  6835. {
  6836. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6837. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  6838. struct si_ps *requested_state = si_get_ps(&eg_pi->requested_rps);
  6839. if (low)
  6840. return requested_state->performance_levels[0].sclk;
  6841. else
  6842. return requested_state->performance_levels[requested_state->performance_level_count - 1].sclk;
  6843. }
  6844. static u32 si_dpm_get_mclk(void *handle, bool low)
  6845. {
  6846. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6847. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  6848. struct si_ps *requested_state = si_get_ps(&eg_pi->requested_rps);
  6849. if (low)
  6850. return requested_state->performance_levels[0].mclk;
  6851. else
  6852. return requested_state->performance_levels[requested_state->performance_level_count - 1].mclk;
  6853. }
  6854. static void si_dpm_print_power_state(void *handle,
  6855. void *current_ps)
  6856. {
  6857. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6858. struct amdgpu_ps *rps = (struct amdgpu_ps *)current_ps;
  6859. struct si_ps *ps = si_get_ps(rps);
  6860. struct rv7xx_pl *pl;
  6861. int i;
  6862. amdgpu_dpm_print_class_info(rps->class, rps->class2);
  6863. amdgpu_dpm_print_cap_info(rps->caps);
  6864. DRM_INFO("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  6865. for (i = 0; i < ps->performance_level_count; i++) {
  6866. pl = &ps->performance_levels[i];
  6867. if (adev->asic_type >= CHIP_TAHITI)
  6868. DRM_INFO("\t\tpower level %d sclk: %u mclk: %u vddc: %u vddci: %u pcie gen: %u\n",
  6869. i, pl->sclk, pl->mclk, pl->vddc, pl->vddci, pl->pcie_gen + 1);
  6870. else
  6871. DRM_INFO("\t\tpower level %d sclk: %u mclk: %u vddc: %u vddci: %u\n",
  6872. i, pl->sclk, pl->mclk, pl->vddc, pl->vddci);
  6873. }
  6874. amdgpu_dpm_print_ps_status(adev, rps);
  6875. }
  6876. static int si_dpm_early_init(void *handle)
  6877. {
  6878. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6879. si_dpm_set_irq_funcs(adev);
  6880. return 0;
  6881. }
  6882. static inline bool si_are_power_levels_equal(const struct rv7xx_pl *si_cpl1,
  6883. const struct rv7xx_pl *si_cpl2)
  6884. {
  6885. return ((si_cpl1->mclk == si_cpl2->mclk) &&
  6886. (si_cpl1->sclk == si_cpl2->sclk) &&
  6887. (si_cpl1->pcie_gen == si_cpl2->pcie_gen) &&
  6888. (si_cpl1->vddc == si_cpl2->vddc) &&
  6889. (si_cpl1->vddci == si_cpl2->vddci));
  6890. }
  6891. static int si_check_state_equal(void *handle,
  6892. void *current_ps,
  6893. void *request_ps,
  6894. bool *equal)
  6895. {
  6896. struct si_ps *si_cps;
  6897. struct si_ps *si_rps;
  6898. int i;
  6899. struct amdgpu_ps *cps = (struct amdgpu_ps *)current_ps;
  6900. struct amdgpu_ps *rps = (struct amdgpu_ps *)request_ps;
  6901. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6902. if (adev == NULL || cps == NULL || rps == NULL || equal == NULL)
  6903. return -EINVAL;
  6904. si_cps = si_get_ps((struct amdgpu_ps *)cps);
  6905. si_rps = si_get_ps((struct amdgpu_ps *)rps);
  6906. if (si_cps == NULL) {
  6907. printk("si_cps is NULL\n");
  6908. *equal = false;
  6909. return 0;
  6910. }
  6911. if (si_cps->performance_level_count != si_rps->performance_level_count) {
  6912. *equal = false;
  6913. return 0;
  6914. }
  6915. for (i = 0; i < si_cps->performance_level_count; i++) {
  6916. if (!si_are_power_levels_equal(&(si_cps->performance_levels[i]),
  6917. &(si_rps->performance_levels[i]))) {
  6918. *equal = false;
  6919. return 0;
  6920. }
  6921. }
  6922. /* If all performance levels are the same try to use the UVD clocks to break the tie.*/
  6923. *equal = ((cps->vclk == rps->vclk) && (cps->dclk == rps->dclk));
  6924. *equal &= ((cps->evclk == rps->evclk) && (cps->ecclk == rps->ecclk));
  6925. return 0;
  6926. }
  6927. static int si_dpm_read_sensor(void *handle, int idx,
  6928. void *value, int *size)
  6929. {
  6930. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6931. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  6932. struct amdgpu_ps *rps = &eg_pi->current_rps;
  6933. struct si_ps *ps = si_get_ps(rps);
  6934. uint32_t sclk, mclk;
  6935. u32 pl_index =
  6936. (RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_STATE_INDEX_MASK) >>
  6937. CURRENT_STATE_INDEX_SHIFT;
  6938. /* size must be at least 4 bytes for all sensors */
  6939. if (*size < 4)
  6940. return -EINVAL;
  6941. switch (idx) {
  6942. case AMDGPU_PP_SENSOR_GFX_SCLK:
  6943. if (pl_index < ps->performance_level_count) {
  6944. sclk = ps->performance_levels[pl_index].sclk;
  6945. *((uint32_t *)value) = sclk;
  6946. *size = 4;
  6947. return 0;
  6948. }
  6949. return -EINVAL;
  6950. case AMDGPU_PP_SENSOR_GFX_MCLK:
  6951. if (pl_index < ps->performance_level_count) {
  6952. mclk = ps->performance_levels[pl_index].mclk;
  6953. *((uint32_t *)value) = mclk;
  6954. *size = 4;
  6955. return 0;
  6956. }
  6957. return -EINVAL;
  6958. case AMDGPU_PP_SENSOR_GPU_TEMP:
  6959. *((uint32_t *)value) = si_dpm_get_temp(adev);
  6960. *size = 4;
  6961. return 0;
  6962. default:
  6963. return -EINVAL;
  6964. }
  6965. }
  6966. const struct amd_ip_funcs si_dpm_ip_funcs = {
  6967. .name = "si_dpm",
  6968. .early_init = si_dpm_early_init,
  6969. .late_init = si_dpm_late_init,
  6970. .sw_init = si_dpm_sw_init,
  6971. .sw_fini = si_dpm_sw_fini,
  6972. .hw_init = si_dpm_hw_init,
  6973. .hw_fini = si_dpm_hw_fini,
  6974. .suspend = si_dpm_suspend,
  6975. .resume = si_dpm_resume,
  6976. .is_idle = si_dpm_is_idle,
  6977. .wait_for_idle = si_dpm_wait_for_idle,
  6978. .soft_reset = si_dpm_soft_reset,
  6979. .set_clockgating_state = si_dpm_set_clockgating_state,
  6980. .set_powergating_state = si_dpm_set_powergating_state,
  6981. };
  6982. const struct amd_pm_funcs si_dpm_funcs = {
  6983. .get_temperature = &si_dpm_get_temp,
  6984. .pre_set_power_state = &si_dpm_pre_set_power_state,
  6985. .set_power_state = &si_dpm_set_power_state,
  6986. .post_set_power_state = &si_dpm_post_set_power_state,
  6987. .display_configuration_changed = &si_dpm_display_configuration_changed,
  6988. .get_sclk = &si_dpm_get_sclk,
  6989. .get_mclk = &si_dpm_get_mclk,
  6990. .print_power_state = &si_dpm_print_power_state,
  6991. .debugfs_print_current_performance_level = &si_dpm_debugfs_print_current_performance_level,
  6992. .force_performance_level = &si_dpm_force_performance_level,
  6993. .vblank_too_short = &si_dpm_vblank_too_short,
  6994. .set_fan_control_mode = &si_dpm_set_fan_control_mode,
  6995. .get_fan_control_mode = &si_dpm_get_fan_control_mode,
  6996. .set_fan_speed_percent = &si_dpm_set_fan_speed_percent,
  6997. .get_fan_speed_percent = &si_dpm_get_fan_speed_percent,
  6998. .check_state_equal = &si_check_state_equal,
  6999. .get_vce_clock_state = amdgpu_get_vce_clock_state,
  7000. .read_sensor = &si_dpm_read_sensor,
  7001. };
  7002. static const struct amdgpu_irq_src_funcs si_dpm_irq_funcs = {
  7003. .set = si_dpm_set_interrupt_state,
  7004. .process = si_dpm_process_interrupt,
  7005. };
  7006. static void si_dpm_set_irq_funcs(struct amdgpu_device *adev)
  7007. {
  7008. adev->pm.dpm.thermal.irq.num_types = AMDGPU_THERMAL_IRQ_LAST;
  7009. adev->pm.dpm.thermal.irq.funcs = &si_dpm_irq_funcs;
  7010. }