amdgpu_cgs.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. *
  23. */
  24. #include <linux/list.h>
  25. #include <linux/slab.h>
  26. #include <linux/pci.h>
  27. #include <drm/drmP.h>
  28. #include <linux/firmware.h>
  29. #include <drm/amdgpu_drm.h>
  30. #include "amdgpu.h"
  31. #include "cgs_linux.h"
  32. #include "atom.h"
  33. #include "amdgpu_ucode.h"
  34. struct amdgpu_cgs_device {
  35. struct cgs_device base;
  36. struct amdgpu_device *adev;
  37. };
  38. #define CGS_FUNC_ADEV \
  39. struct amdgpu_device *adev = \
  40. ((struct amdgpu_cgs_device *)cgs_device)->adev
  41. static int amdgpu_cgs_gpu_mem_info(void *cgs_device, enum cgs_gpu_mem_type type,
  42. uint64_t *mc_start, uint64_t *mc_size,
  43. uint64_t *mem_size)
  44. {
  45. CGS_FUNC_ADEV;
  46. switch(type) {
  47. case CGS_GPU_MEM_TYPE__VISIBLE_CONTIG_FB:
  48. case CGS_GPU_MEM_TYPE__VISIBLE_FB:
  49. *mc_start = 0;
  50. *mc_size = adev->mc.visible_vram_size;
  51. *mem_size = adev->mc.visible_vram_size - adev->vram_pin_size;
  52. break;
  53. case CGS_GPU_MEM_TYPE__INVISIBLE_CONTIG_FB:
  54. case CGS_GPU_MEM_TYPE__INVISIBLE_FB:
  55. *mc_start = adev->mc.visible_vram_size;
  56. *mc_size = adev->mc.real_vram_size - adev->mc.visible_vram_size;
  57. *mem_size = *mc_size;
  58. break;
  59. case CGS_GPU_MEM_TYPE__GART_CACHEABLE:
  60. case CGS_GPU_MEM_TYPE__GART_WRITECOMBINE:
  61. *mc_start = adev->mc.gtt_start;
  62. *mc_size = adev->mc.gtt_size;
  63. *mem_size = adev->mc.gtt_size - adev->gart_pin_size;
  64. break;
  65. default:
  66. return -EINVAL;
  67. }
  68. return 0;
  69. }
  70. static int amdgpu_cgs_gmap_kmem(void *cgs_device, void *kmem,
  71. uint64_t size,
  72. uint64_t min_offset, uint64_t max_offset,
  73. cgs_handle_t *kmem_handle, uint64_t *mcaddr)
  74. {
  75. CGS_FUNC_ADEV;
  76. int ret;
  77. struct amdgpu_bo *bo;
  78. struct page *kmem_page = vmalloc_to_page(kmem);
  79. int npages = ALIGN(size, PAGE_SIZE) >> PAGE_SHIFT;
  80. struct sg_table *sg = drm_prime_pages_to_sg(&kmem_page, npages);
  81. ret = amdgpu_bo_create(adev, size, PAGE_SIZE, false,
  82. AMDGPU_GEM_DOMAIN_GTT, 0, sg, NULL, &bo);
  83. if (ret)
  84. return ret;
  85. ret = amdgpu_bo_reserve(bo, false);
  86. if (unlikely(ret != 0))
  87. return ret;
  88. /* pin buffer into GTT */
  89. ret = amdgpu_bo_pin_restricted(bo, AMDGPU_GEM_DOMAIN_GTT,
  90. min_offset, max_offset, mcaddr);
  91. amdgpu_bo_unreserve(bo);
  92. *kmem_handle = (cgs_handle_t)bo;
  93. return ret;
  94. }
  95. static int amdgpu_cgs_gunmap_kmem(void *cgs_device, cgs_handle_t kmem_handle)
  96. {
  97. struct amdgpu_bo *obj = (struct amdgpu_bo *)kmem_handle;
  98. if (obj) {
  99. int r = amdgpu_bo_reserve(obj, false);
  100. if (likely(r == 0)) {
  101. amdgpu_bo_unpin(obj);
  102. amdgpu_bo_unreserve(obj);
  103. }
  104. amdgpu_bo_unref(&obj);
  105. }
  106. return 0;
  107. }
  108. static int amdgpu_cgs_alloc_gpu_mem(void *cgs_device,
  109. enum cgs_gpu_mem_type type,
  110. uint64_t size, uint64_t align,
  111. uint64_t min_offset, uint64_t max_offset,
  112. cgs_handle_t *handle)
  113. {
  114. CGS_FUNC_ADEV;
  115. uint16_t flags = 0;
  116. int ret = 0;
  117. uint32_t domain = 0;
  118. struct amdgpu_bo *obj;
  119. struct ttm_placement placement;
  120. struct ttm_place place;
  121. if (min_offset > max_offset) {
  122. BUG_ON(1);
  123. return -EINVAL;
  124. }
  125. /* fail if the alignment is not a power of 2 */
  126. if (((align != 1) && (align & (align - 1)))
  127. || size == 0 || align == 0)
  128. return -EINVAL;
  129. switch(type) {
  130. case CGS_GPU_MEM_TYPE__VISIBLE_CONTIG_FB:
  131. case CGS_GPU_MEM_TYPE__VISIBLE_FB:
  132. flags = AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
  133. domain = AMDGPU_GEM_DOMAIN_VRAM;
  134. if (max_offset > adev->mc.real_vram_size)
  135. return -EINVAL;
  136. place.fpfn = min_offset >> PAGE_SHIFT;
  137. place.lpfn = max_offset >> PAGE_SHIFT;
  138. place.flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
  139. TTM_PL_FLAG_VRAM;
  140. break;
  141. case CGS_GPU_MEM_TYPE__INVISIBLE_CONTIG_FB:
  142. case CGS_GPU_MEM_TYPE__INVISIBLE_FB:
  143. flags = AMDGPU_GEM_CREATE_NO_CPU_ACCESS;
  144. domain = AMDGPU_GEM_DOMAIN_VRAM;
  145. if (adev->mc.visible_vram_size < adev->mc.real_vram_size) {
  146. place.fpfn =
  147. max(min_offset, adev->mc.visible_vram_size) >> PAGE_SHIFT;
  148. place.lpfn =
  149. min(max_offset, adev->mc.real_vram_size) >> PAGE_SHIFT;
  150. place.flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
  151. TTM_PL_FLAG_VRAM;
  152. }
  153. break;
  154. case CGS_GPU_MEM_TYPE__GART_CACHEABLE:
  155. domain = AMDGPU_GEM_DOMAIN_GTT;
  156. place.fpfn = min_offset >> PAGE_SHIFT;
  157. place.lpfn = max_offset >> PAGE_SHIFT;
  158. place.flags = TTM_PL_FLAG_CACHED | TTM_PL_FLAG_TT;
  159. break;
  160. case CGS_GPU_MEM_TYPE__GART_WRITECOMBINE:
  161. flags = AMDGPU_GEM_CREATE_CPU_GTT_USWC;
  162. domain = AMDGPU_GEM_DOMAIN_GTT;
  163. place.fpfn = min_offset >> PAGE_SHIFT;
  164. place.lpfn = max_offset >> PAGE_SHIFT;
  165. place.flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_TT |
  166. TTM_PL_FLAG_UNCACHED;
  167. break;
  168. default:
  169. return -EINVAL;
  170. }
  171. *handle = 0;
  172. placement.placement = &place;
  173. placement.num_placement = 1;
  174. placement.busy_placement = &place;
  175. placement.num_busy_placement = 1;
  176. ret = amdgpu_bo_create_restricted(adev, size, PAGE_SIZE,
  177. true, domain, flags,
  178. NULL, &placement, NULL,
  179. &obj);
  180. if (ret) {
  181. DRM_ERROR("(%d) bo create failed\n", ret);
  182. return ret;
  183. }
  184. *handle = (cgs_handle_t)obj;
  185. return ret;
  186. }
  187. static int amdgpu_cgs_import_gpu_mem(void *cgs_device, int dmabuf_fd,
  188. cgs_handle_t *handle)
  189. {
  190. CGS_FUNC_ADEV;
  191. int r;
  192. uint32_t dma_handle;
  193. struct drm_gem_object *obj;
  194. struct amdgpu_bo *bo;
  195. struct drm_device *dev = adev->ddev;
  196. struct drm_file *file_priv = NULL, *priv;
  197. mutex_lock(&dev->struct_mutex);
  198. list_for_each_entry(priv, &dev->filelist, lhead) {
  199. rcu_read_lock();
  200. if (priv->pid == get_pid(task_pid(current)))
  201. file_priv = priv;
  202. rcu_read_unlock();
  203. if (file_priv)
  204. break;
  205. }
  206. mutex_unlock(&dev->struct_mutex);
  207. r = dev->driver->prime_fd_to_handle(dev,
  208. file_priv, dmabuf_fd,
  209. &dma_handle);
  210. spin_lock(&file_priv->table_lock);
  211. /* Check if we currently have a reference on the object */
  212. obj = idr_find(&file_priv->object_idr, dma_handle);
  213. if (obj == NULL) {
  214. spin_unlock(&file_priv->table_lock);
  215. return -EINVAL;
  216. }
  217. spin_unlock(&file_priv->table_lock);
  218. bo = gem_to_amdgpu_bo(obj);
  219. *handle = (cgs_handle_t)bo;
  220. return 0;
  221. }
  222. static int amdgpu_cgs_free_gpu_mem(void *cgs_device, cgs_handle_t handle)
  223. {
  224. struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
  225. if (obj) {
  226. int r = amdgpu_bo_reserve(obj, false);
  227. if (likely(r == 0)) {
  228. amdgpu_bo_kunmap(obj);
  229. amdgpu_bo_unpin(obj);
  230. amdgpu_bo_unreserve(obj);
  231. }
  232. amdgpu_bo_unref(&obj);
  233. }
  234. return 0;
  235. }
  236. static int amdgpu_cgs_gmap_gpu_mem(void *cgs_device, cgs_handle_t handle,
  237. uint64_t *mcaddr)
  238. {
  239. int r;
  240. u64 min_offset, max_offset;
  241. struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
  242. WARN_ON_ONCE(obj->placement.num_placement > 1);
  243. min_offset = obj->placements[0].fpfn << PAGE_SHIFT;
  244. max_offset = obj->placements[0].lpfn << PAGE_SHIFT;
  245. r = amdgpu_bo_reserve(obj, false);
  246. if (unlikely(r != 0))
  247. return r;
  248. r = amdgpu_bo_pin_restricted(obj, AMDGPU_GEM_DOMAIN_GTT,
  249. min_offset, max_offset, mcaddr);
  250. amdgpu_bo_unreserve(obj);
  251. return r;
  252. }
  253. static int amdgpu_cgs_gunmap_gpu_mem(void *cgs_device, cgs_handle_t handle)
  254. {
  255. int r;
  256. struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
  257. r = amdgpu_bo_reserve(obj, false);
  258. if (unlikely(r != 0))
  259. return r;
  260. r = amdgpu_bo_unpin(obj);
  261. amdgpu_bo_unreserve(obj);
  262. return r;
  263. }
  264. static int amdgpu_cgs_kmap_gpu_mem(void *cgs_device, cgs_handle_t handle,
  265. void **map)
  266. {
  267. int r;
  268. struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
  269. r = amdgpu_bo_reserve(obj, false);
  270. if (unlikely(r != 0))
  271. return r;
  272. r = amdgpu_bo_kmap(obj, map);
  273. amdgpu_bo_unreserve(obj);
  274. return r;
  275. }
  276. static int amdgpu_cgs_kunmap_gpu_mem(void *cgs_device, cgs_handle_t handle)
  277. {
  278. int r;
  279. struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
  280. r = amdgpu_bo_reserve(obj, false);
  281. if (unlikely(r != 0))
  282. return r;
  283. amdgpu_bo_kunmap(obj);
  284. amdgpu_bo_unreserve(obj);
  285. return r;
  286. }
  287. static uint32_t amdgpu_cgs_read_register(void *cgs_device, unsigned offset)
  288. {
  289. CGS_FUNC_ADEV;
  290. return RREG32(offset);
  291. }
  292. static void amdgpu_cgs_write_register(void *cgs_device, unsigned offset,
  293. uint32_t value)
  294. {
  295. CGS_FUNC_ADEV;
  296. WREG32(offset, value);
  297. }
  298. static uint32_t amdgpu_cgs_read_ind_register(void *cgs_device,
  299. enum cgs_ind_reg space,
  300. unsigned index)
  301. {
  302. CGS_FUNC_ADEV;
  303. switch (space) {
  304. case CGS_IND_REG__MMIO:
  305. return RREG32_IDX(index);
  306. case CGS_IND_REG__PCIE:
  307. return RREG32_PCIE(index);
  308. case CGS_IND_REG__SMC:
  309. return RREG32_SMC(index);
  310. case CGS_IND_REG__UVD_CTX:
  311. return RREG32_UVD_CTX(index);
  312. case CGS_IND_REG__DIDT:
  313. return RREG32_DIDT(index);
  314. case CGS_IND_REG__AUDIO_ENDPT:
  315. DRM_ERROR("audio endpt register access not implemented.\n");
  316. return 0;
  317. }
  318. WARN(1, "Invalid indirect register space");
  319. return 0;
  320. }
  321. static void amdgpu_cgs_write_ind_register(void *cgs_device,
  322. enum cgs_ind_reg space,
  323. unsigned index, uint32_t value)
  324. {
  325. CGS_FUNC_ADEV;
  326. switch (space) {
  327. case CGS_IND_REG__MMIO:
  328. return WREG32_IDX(index, value);
  329. case CGS_IND_REG__PCIE:
  330. return WREG32_PCIE(index, value);
  331. case CGS_IND_REG__SMC:
  332. return WREG32_SMC(index, value);
  333. case CGS_IND_REG__UVD_CTX:
  334. return WREG32_UVD_CTX(index, value);
  335. case CGS_IND_REG__DIDT:
  336. return WREG32_DIDT(index, value);
  337. case CGS_IND_REG__AUDIO_ENDPT:
  338. DRM_ERROR("audio endpt register access not implemented.\n");
  339. return;
  340. }
  341. WARN(1, "Invalid indirect register space");
  342. }
  343. static uint8_t amdgpu_cgs_read_pci_config_byte(void *cgs_device, unsigned addr)
  344. {
  345. CGS_FUNC_ADEV;
  346. uint8_t val;
  347. int ret = pci_read_config_byte(adev->pdev, addr, &val);
  348. if (WARN(ret, "pci_read_config_byte error"))
  349. return 0;
  350. return val;
  351. }
  352. static uint16_t amdgpu_cgs_read_pci_config_word(void *cgs_device, unsigned addr)
  353. {
  354. CGS_FUNC_ADEV;
  355. uint16_t val;
  356. int ret = pci_read_config_word(adev->pdev, addr, &val);
  357. if (WARN(ret, "pci_read_config_word error"))
  358. return 0;
  359. return val;
  360. }
  361. static uint32_t amdgpu_cgs_read_pci_config_dword(void *cgs_device,
  362. unsigned addr)
  363. {
  364. CGS_FUNC_ADEV;
  365. uint32_t val;
  366. int ret = pci_read_config_dword(adev->pdev, addr, &val);
  367. if (WARN(ret, "pci_read_config_dword error"))
  368. return 0;
  369. return val;
  370. }
  371. static void amdgpu_cgs_write_pci_config_byte(void *cgs_device, unsigned addr,
  372. uint8_t value)
  373. {
  374. CGS_FUNC_ADEV;
  375. int ret = pci_write_config_byte(adev->pdev, addr, value);
  376. WARN(ret, "pci_write_config_byte error");
  377. }
  378. static void amdgpu_cgs_write_pci_config_word(void *cgs_device, unsigned addr,
  379. uint16_t value)
  380. {
  381. CGS_FUNC_ADEV;
  382. int ret = pci_write_config_word(adev->pdev, addr, value);
  383. WARN(ret, "pci_write_config_word error");
  384. }
  385. static void amdgpu_cgs_write_pci_config_dword(void *cgs_device, unsigned addr,
  386. uint32_t value)
  387. {
  388. CGS_FUNC_ADEV;
  389. int ret = pci_write_config_dword(adev->pdev, addr, value);
  390. WARN(ret, "pci_write_config_dword error");
  391. }
  392. static const void *amdgpu_cgs_atom_get_data_table(void *cgs_device,
  393. unsigned table, uint16_t *size,
  394. uint8_t *frev, uint8_t *crev)
  395. {
  396. CGS_FUNC_ADEV;
  397. uint16_t data_start;
  398. if (amdgpu_atom_parse_data_header(
  399. adev->mode_info.atom_context, table, size,
  400. frev, crev, &data_start))
  401. return (uint8_t*)adev->mode_info.atom_context->bios +
  402. data_start;
  403. return NULL;
  404. }
  405. static int amdgpu_cgs_atom_get_cmd_table_revs(void *cgs_device, unsigned table,
  406. uint8_t *frev, uint8_t *crev)
  407. {
  408. CGS_FUNC_ADEV;
  409. if (amdgpu_atom_parse_cmd_header(
  410. adev->mode_info.atom_context, table,
  411. frev, crev))
  412. return 0;
  413. return -EINVAL;
  414. }
  415. static int amdgpu_cgs_atom_exec_cmd_table(void *cgs_device, unsigned table,
  416. void *args)
  417. {
  418. CGS_FUNC_ADEV;
  419. return amdgpu_atom_execute_table(
  420. adev->mode_info.atom_context, table, args);
  421. }
  422. static int amdgpu_cgs_create_pm_request(void *cgs_device, cgs_handle_t *request)
  423. {
  424. /* TODO */
  425. return 0;
  426. }
  427. static int amdgpu_cgs_destroy_pm_request(void *cgs_device, cgs_handle_t request)
  428. {
  429. /* TODO */
  430. return 0;
  431. }
  432. static int amdgpu_cgs_set_pm_request(void *cgs_device, cgs_handle_t request,
  433. int active)
  434. {
  435. /* TODO */
  436. return 0;
  437. }
  438. static int amdgpu_cgs_pm_request_clock(void *cgs_device, cgs_handle_t request,
  439. enum cgs_clock clock, unsigned freq)
  440. {
  441. /* TODO */
  442. return 0;
  443. }
  444. static int amdgpu_cgs_pm_request_engine(void *cgs_device, cgs_handle_t request,
  445. enum cgs_engine engine, int powered)
  446. {
  447. /* TODO */
  448. return 0;
  449. }
  450. static int amdgpu_cgs_pm_query_clock_limits(void *cgs_device,
  451. enum cgs_clock clock,
  452. struct cgs_clock_limits *limits)
  453. {
  454. /* TODO */
  455. return 0;
  456. }
  457. static int amdgpu_cgs_set_camera_voltages(void *cgs_device, uint32_t mask,
  458. const uint32_t *voltages)
  459. {
  460. DRM_ERROR("not implemented");
  461. return -EPERM;
  462. }
  463. struct cgs_irq_params {
  464. unsigned src_id;
  465. cgs_irq_source_set_func_t set;
  466. cgs_irq_handler_func_t handler;
  467. void *private_data;
  468. };
  469. static int cgs_set_irq_state(struct amdgpu_device *adev,
  470. struct amdgpu_irq_src *src,
  471. unsigned type,
  472. enum amdgpu_interrupt_state state)
  473. {
  474. struct cgs_irq_params *irq_params =
  475. (struct cgs_irq_params *)src->data;
  476. if (!irq_params)
  477. return -EINVAL;
  478. if (!irq_params->set)
  479. return -EINVAL;
  480. return irq_params->set(irq_params->private_data,
  481. irq_params->src_id,
  482. type,
  483. (int)state);
  484. }
  485. static int cgs_process_irq(struct amdgpu_device *adev,
  486. struct amdgpu_irq_src *source,
  487. struct amdgpu_iv_entry *entry)
  488. {
  489. struct cgs_irq_params *irq_params =
  490. (struct cgs_irq_params *)source->data;
  491. if (!irq_params)
  492. return -EINVAL;
  493. if (!irq_params->handler)
  494. return -EINVAL;
  495. return irq_params->handler(irq_params->private_data,
  496. irq_params->src_id,
  497. entry->iv_entry);
  498. }
  499. static const struct amdgpu_irq_src_funcs cgs_irq_funcs = {
  500. .set = cgs_set_irq_state,
  501. .process = cgs_process_irq,
  502. };
  503. static int amdgpu_cgs_add_irq_source(void *cgs_device, unsigned src_id,
  504. unsigned num_types,
  505. cgs_irq_source_set_func_t set,
  506. cgs_irq_handler_func_t handler,
  507. void *private_data)
  508. {
  509. CGS_FUNC_ADEV;
  510. int ret = 0;
  511. struct cgs_irq_params *irq_params;
  512. struct amdgpu_irq_src *source =
  513. kzalloc(sizeof(struct amdgpu_irq_src), GFP_KERNEL);
  514. if (!source)
  515. return -ENOMEM;
  516. irq_params =
  517. kzalloc(sizeof(struct cgs_irq_params), GFP_KERNEL);
  518. if (!irq_params) {
  519. kfree(source);
  520. return -ENOMEM;
  521. }
  522. source->num_types = num_types;
  523. source->funcs = &cgs_irq_funcs;
  524. irq_params->src_id = src_id;
  525. irq_params->set = set;
  526. irq_params->handler = handler;
  527. irq_params->private_data = private_data;
  528. source->data = (void *)irq_params;
  529. ret = amdgpu_irq_add_id(adev, src_id, source);
  530. if (ret) {
  531. kfree(irq_params);
  532. kfree(source);
  533. }
  534. return ret;
  535. }
  536. static int amdgpu_cgs_irq_get(void *cgs_device, unsigned src_id, unsigned type)
  537. {
  538. CGS_FUNC_ADEV;
  539. return amdgpu_irq_get(adev, adev->irq.sources[src_id], type);
  540. }
  541. static int amdgpu_cgs_irq_put(void *cgs_device, unsigned src_id, unsigned type)
  542. {
  543. CGS_FUNC_ADEV;
  544. return amdgpu_irq_put(adev, adev->irq.sources[src_id], type);
  545. }
  546. int amdgpu_cgs_set_clockgating_state(void *cgs_device,
  547. enum amd_ip_block_type block_type,
  548. enum amd_clockgating_state state)
  549. {
  550. CGS_FUNC_ADEV;
  551. int i, r = -1;
  552. for (i = 0; i < adev->num_ip_blocks; i++) {
  553. if (!adev->ip_block_status[i].valid)
  554. continue;
  555. if (adev->ip_blocks[i].type == block_type) {
  556. r = adev->ip_blocks[i].funcs->set_clockgating_state(
  557. (void *)adev,
  558. state);
  559. break;
  560. }
  561. }
  562. return r;
  563. }
  564. int amdgpu_cgs_set_powergating_state(void *cgs_device,
  565. enum amd_ip_block_type block_type,
  566. enum amd_powergating_state state)
  567. {
  568. CGS_FUNC_ADEV;
  569. int i, r = -1;
  570. for (i = 0; i < adev->num_ip_blocks; i++) {
  571. if (!adev->ip_block_status[i].valid)
  572. continue;
  573. if (adev->ip_blocks[i].type == block_type) {
  574. r = adev->ip_blocks[i].funcs->set_powergating_state(
  575. (void *)adev,
  576. state);
  577. break;
  578. }
  579. }
  580. return r;
  581. }
  582. static uint32_t fw_type_convert(void *cgs_device, uint32_t fw_type)
  583. {
  584. CGS_FUNC_ADEV;
  585. enum AMDGPU_UCODE_ID result = AMDGPU_UCODE_ID_MAXIMUM;
  586. switch (fw_type) {
  587. case CGS_UCODE_ID_SDMA0:
  588. result = AMDGPU_UCODE_ID_SDMA0;
  589. break;
  590. case CGS_UCODE_ID_SDMA1:
  591. result = AMDGPU_UCODE_ID_SDMA1;
  592. break;
  593. case CGS_UCODE_ID_CP_CE:
  594. result = AMDGPU_UCODE_ID_CP_CE;
  595. break;
  596. case CGS_UCODE_ID_CP_PFP:
  597. result = AMDGPU_UCODE_ID_CP_PFP;
  598. break;
  599. case CGS_UCODE_ID_CP_ME:
  600. result = AMDGPU_UCODE_ID_CP_ME;
  601. break;
  602. case CGS_UCODE_ID_CP_MEC:
  603. case CGS_UCODE_ID_CP_MEC_JT1:
  604. result = AMDGPU_UCODE_ID_CP_MEC1;
  605. break;
  606. case CGS_UCODE_ID_CP_MEC_JT2:
  607. if (adev->asic_type == CHIP_TONGA)
  608. result = AMDGPU_UCODE_ID_CP_MEC2;
  609. else if (adev->asic_type == CHIP_CARRIZO)
  610. result = AMDGPU_UCODE_ID_CP_MEC1;
  611. break;
  612. case CGS_UCODE_ID_RLC_G:
  613. result = AMDGPU_UCODE_ID_RLC_G;
  614. break;
  615. default:
  616. DRM_ERROR("Firmware type not supported\n");
  617. }
  618. return result;
  619. }
  620. static int amdgpu_cgs_get_firmware_info(void *cgs_device,
  621. enum cgs_ucode_id type,
  622. struct cgs_firmware_info *info)
  623. {
  624. CGS_FUNC_ADEV;
  625. if (CGS_UCODE_ID_SMU != type) {
  626. uint64_t gpu_addr;
  627. uint32_t data_size;
  628. const struct gfx_firmware_header_v1_0 *header;
  629. enum AMDGPU_UCODE_ID id;
  630. struct amdgpu_firmware_info *ucode;
  631. id = fw_type_convert(cgs_device, type);
  632. ucode = &adev->firmware.ucode[id];
  633. if (ucode->fw == NULL)
  634. return -EINVAL;
  635. gpu_addr = ucode->mc_addr;
  636. header = (const struct gfx_firmware_header_v1_0 *)ucode->fw->data;
  637. data_size = le32_to_cpu(header->header.ucode_size_bytes);
  638. if ((type == CGS_UCODE_ID_CP_MEC_JT1) ||
  639. (type == CGS_UCODE_ID_CP_MEC_JT2)) {
  640. gpu_addr += le32_to_cpu(header->jt_offset) << 2;
  641. data_size = le32_to_cpu(header->jt_size) << 2;
  642. }
  643. info->mc_addr = gpu_addr;
  644. info->image_size = data_size;
  645. info->version = (uint16_t)le32_to_cpu(header->header.ucode_version);
  646. info->feature_version = (uint16_t)le32_to_cpu(header->ucode_feature_version);
  647. } else {
  648. char fw_name[30] = {0};
  649. int err = 0;
  650. uint32_t ucode_size;
  651. uint32_t ucode_start_address;
  652. const uint8_t *src;
  653. const struct smc_firmware_header_v1_0 *hdr;
  654. switch (adev->asic_type) {
  655. case CHIP_TONGA:
  656. strcpy(fw_name, "amdgpu/tonga_smc.bin");
  657. break;
  658. default:
  659. DRM_ERROR("SMC firmware not supported\n");
  660. return -EINVAL;
  661. }
  662. err = request_firmware(&adev->pm.fw, fw_name, adev->dev);
  663. if (err) {
  664. DRM_ERROR("Failed to request firmware\n");
  665. return err;
  666. }
  667. err = amdgpu_ucode_validate(adev->pm.fw);
  668. if (err) {
  669. DRM_ERROR("Failed to load firmware \"%s\"", fw_name);
  670. release_firmware(adev->pm.fw);
  671. adev->pm.fw = NULL;
  672. return err;
  673. }
  674. hdr = (const struct smc_firmware_header_v1_0 *) adev->pm.fw->data;
  675. adev->pm.fw_version = le32_to_cpu(hdr->header.ucode_version);
  676. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes);
  677. ucode_start_address = le32_to_cpu(hdr->ucode_start_addr);
  678. src = (const uint8_t *)(adev->pm.fw->data +
  679. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  680. info->version = adev->pm.fw_version;
  681. info->image_size = ucode_size;
  682. info->kptr = (void *)src;
  683. }
  684. return 0;
  685. }
  686. static const struct cgs_ops amdgpu_cgs_ops = {
  687. amdgpu_cgs_gpu_mem_info,
  688. amdgpu_cgs_gmap_kmem,
  689. amdgpu_cgs_gunmap_kmem,
  690. amdgpu_cgs_alloc_gpu_mem,
  691. amdgpu_cgs_free_gpu_mem,
  692. amdgpu_cgs_gmap_gpu_mem,
  693. amdgpu_cgs_gunmap_gpu_mem,
  694. amdgpu_cgs_kmap_gpu_mem,
  695. amdgpu_cgs_kunmap_gpu_mem,
  696. amdgpu_cgs_read_register,
  697. amdgpu_cgs_write_register,
  698. amdgpu_cgs_read_ind_register,
  699. amdgpu_cgs_write_ind_register,
  700. amdgpu_cgs_read_pci_config_byte,
  701. amdgpu_cgs_read_pci_config_word,
  702. amdgpu_cgs_read_pci_config_dword,
  703. amdgpu_cgs_write_pci_config_byte,
  704. amdgpu_cgs_write_pci_config_word,
  705. amdgpu_cgs_write_pci_config_dword,
  706. amdgpu_cgs_atom_get_data_table,
  707. amdgpu_cgs_atom_get_cmd_table_revs,
  708. amdgpu_cgs_atom_exec_cmd_table,
  709. amdgpu_cgs_create_pm_request,
  710. amdgpu_cgs_destroy_pm_request,
  711. amdgpu_cgs_set_pm_request,
  712. amdgpu_cgs_pm_request_clock,
  713. amdgpu_cgs_pm_request_engine,
  714. amdgpu_cgs_pm_query_clock_limits,
  715. amdgpu_cgs_set_camera_voltages,
  716. amdgpu_cgs_get_firmware_info,
  717. amdgpu_cgs_set_powergating_state,
  718. amdgpu_cgs_set_clockgating_state
  719. };
  720. static const struct cgs_os_ops amdgpu_cgs_os_ops = {
  721. amdgpu_cgs_import_gpu_mem,
  722. amdgpu_cgs_add_irq_source,
  723. amdgpu_cgs_irq_get,
  724. amdgpu_cgs_irq_put
  725. };
  726. void *amdgpu_cgs_create_device(struct amdgpu_device *adev)
  727. {
  728. struct amdgpu_cgs_device *cgs_device =
  729. kmalloc(sizeof(*cgs_device), GFP_KERNEL);
  730. if (!cgs_device) {
  731. DRM_ERROR("Couldn't allocate CGS device structure\n");
  732. return NULL;
  733. }
  734. cgs_device->base.ops = &amdgpu_cgs_ops;
  735. cgs_device->base.os_ops = &amdgpu_cgs_os_ops;
  736. cgs_device->adev = adev;
  737. return cgs_device;
  738. }
  739. void amdgpu_cgs_destroy_device(void *cgs_device)
  740. {
  741. kfree(cgs_device);
  742. }