omap_hwmod_2430_data.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671
  1. /*
  2. * omap_hwmod_2430_data.c - hardware modules present on the OMAP2430 chips
  3. *
  4. * Copyright (C) 2009-2011 Nokia Corporation
  5. * Copyright (C) 2012 Texas Instruments, Inc.
  6. * Paul Walmsley
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * XXX handle crossbar/shared link difference for L3?
  13. * XXX these should be marked initdata for multi-OMAP kernels
  14. */
  15. #include <linux/i2c-omap.h>
  16. #include <linux/platform_data/asoc-ti-mcbsp.h>
  17. #include <linux/platform_data/hsmmc-omap.h>
  18. #include <linux/platform_data/spi-omap2-mcspi.h>
  19. #include <linux/omap-dma.h>
  20. #include "omap_hwmod.h"
  21. #include "l3_2xxx.h"
  22. #include "soc.h"
  23. #include "omap_hwmod_common_data.h"
  24. #include "prm-regbits-24xx.h"
  25. #include "cm-regbits-24xx.h"
  26. #include "i2c.h"
  27. #include "wd_timer.h"
  28. /*
  29. * OMAP2430 hardware module integration data
  30. *
  31. * All of the data in this section should be autogeneratable from the
  32. * TI hardware database or other technical documentation. Data that
  33. * is driver-specific or driver-kernel integration-specific belongs
  34. * elsewhere.
  35. */
  36. /*
  37. * IP blocks
  38. */
  39. /* IVA2 (IVA2) */
  40. static struct omap_hwmod_rst_info omap2430_iva_resets[] = {
  41. { .name = "logic", .rst_shift = 0 },
  42. { .name = "mmu", .rst_shift = 1 },
  43. };
  44. static struct omap_hwmod omap2430_iva_hwmod = {
  45. .name = "iva",
  46. .class = &iva_hwmod_class,
  47. .clkdm_name = "dsp_clkdm",
  48. .rst_lines = omap2430_iva_resets,
  49. .rst_lines_cnt = ARRAY_SIZE(omap2430_iva_resets),
  50. .main_clk = "dsp_fck",
  51. };
  52. /* I2C common */
  53. static struct omap_hwmod_class_sysconfig i2c_sysc = {
  54. .rev_offs = 0x00,
  55. .sysc_offs = 0x20,
  56. .syss_offs = 0x10,
  57. .sysc_flags = (SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
  58. SYSS_HAS_RESET_STATUS),
  59. .sysc_fields = &omap_hwmod_sysc_type1,
  60. };
  61. static struct omap_hwmod_class i2c_class = {
  62. .name = "i2c",
  63. .sysc = &i2c_sysc,
  64. .rev = OMAP_I2C_IP_VERSION_1,
  65. .reset = &omap_i2c_reset,
  66. };
  67. /* I2C1 */
  68. static struct omap_hwmod omap2430_i2c1_hwmod = {
  69. .name = "i2c1",
  70. .flags = HWMOD_16BIT_REG,
  71. .main_clk = "i2chs1_fck",
  72. .prcm = {
  73. .omap2 = {
  74. /*
  75. * NOTE: The CM_FCLKEN* and CM_ICLKEN* for
  76. * I2CHS IP's do not follow the usual pattern.
  77. * prcm_reg_id alone cannot be used to program
  78. * the iclk and fclk. Needs to be handled using
  79. * additional flags when clk handling is moved
  80. * to hwmod framework.
  81. */
  82. .module_offs = CORE_MOD,
  83. .idlest_reg_id = 1,
  84. .idlest_idle_bit = OMAP2430_ST_I2CHS1_SHIFT,
  85. },
  86. },
  87. .class = &i2c_class,
  88. };
  89. /* I2C2 */
  90. static struct omap_hwmod omap2430_i2c2_hwmod = {
  91. .name = "i2c2",
  92. .flags = HWMOD_16BIT_REG,
  93. .main_clk = "i2chs2_fck",
  94. .prcm = {
  95. .omap2 = {
  96. .module_offs = CORE_MOD,
  97. .idlest_reg_id = 1,
  98. .idlest_idle_bit = OMAP2430_ST_I2CHS2_SHIFT,
  99. },
  100. },
  101. .class = &i2c_class,
  102. };
  103. /* gpio5 */
  104. static struct omap_hwmod omap2430_gpio5_hwmod = {
  105. .name = "gpio5",
  106. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  107. .main_clk = "gpio5_fck",
  108. .prcm = {
  109. .omap2 = {
  110. .module_offs = CORE_MOD,
  111. .idlest_reg_id = 2,
  112. .idlest_idle_bit = OMAP2430_ST_GPIO5_SHIFT,
  113. },
  114. },
  115. .class = &omap2xxx_gpio_hwmod_class,
  116. };
  117. /* dma attributes */
  118. static struct omap_dma_dev_attr dma_dev_attr = {
  119. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  120. IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
  121. .lch_count = 32,
  122. };
  123. static struct omap_hwmod omap2430_dma_system_hwmod = {
  124. .name = "dma",
  125. .class = &omap2xxx_dma_hwmod_class,
  126. .main_clk = "core_l3_ck",
  127. .dev_attr = &dma_dev_attr,
  128. .flags = HWMOD_NO_IDLEST,
  129. };
  130. /* mailbox */
  131. static struct omap_hwmod omap2430_mailbox_hwmod = {
  132. .name = "mailbox",
  133. .class = &omap2xxx_mailbox_hwmod_class,
  134. .main_clk = "mailboxes_ick",
  135. .prcm = {
  136. .omap2 = {
  137. .module_offs = CORE_MOD,
  138. .idlest_reg_id = 1,
  139. .idlest_idle_bit = OMAP24XX_ST_MAILBOXES_SHIFT,
  140. },
  141. },
  142. };
  143. /* mcspi3 */
  144. static struct omap2_mcspi_dev_attr omap_mcspi3_dev_attr = {
  145. .num_chipselect = 2,
  146. };
  147. static struct omap_hwmod omap2430_mcspi3_hwmod = {
  148. .name = "mcspi3",
  149. .main_clk = "mcspi3_fck",
  150. .prcm = {
  151. .omap2 = {
  152. .module_offs = CORE_MOD,
  153. .idlest_reg_id = 2,
  154. .idlest_idle_bit = OMAP2430_ST_MCSPI3_SHIFT,
  155. },
  156. },
  157. .class = &omap2xxx_mcspi_class,
  158. .dev_attr = &omap_mcspi3_dev_attr,
  159. };
  160. /* usbhsotg */
  161. static struct omap_hwmod_class_sysconfig omap2430_usbhsotg_sysc = {
  162. .rev_offs = 0x0400,
  163. .sysc_offs = 0x0404,
  164. .syss_offs = 0x0408,
  165. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE|
  166. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  167. SYSC_HAS_AUTOIDLE),
  168. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  169. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  170. .sysc_fields = &omap_hwmod_sysc_type1,
  171. };
  172. static struct omap_hwmod_class usbotg_class = {
  173. .name = "usbotg",
  174. .sysc = &omap2430_usbhsotg_sysc,
  175. };
  176. /* usb_otg_hs */
  177. static struct omap_hwmod omap2430_usbhsotg_hwmod = {
  178. .name = "usb_otg_hs",
  179. .main_clk = "usbhs_ick",
  180. .prcm = {
  181. .omap2 = {
  182. .module_offs = CORE_MOD,
  183. .idlest_reg_id = 1,
  184. .idlest_idle_bit = OMAP2430_ST_USBHS_SHIFT,
  185. },
  186. },
  187. .class = &usbotg_class,
  188. /*
  189. * Erratum ID: i479 idle_req / idle_ack mechanism potentially
  190. * broken when autoidle is enabled
  191. * workaround is to disable the autoidle bit at module level.
  192. */
  193. .flags = HWMOD_NO_OCP_AUTOIDLE | HWMOD_SWSUP_SIDLE
  194. | HWMOD_SWSUP_MSTANDBY,
  195. };
  196. /*
  197. * 'mcbsp' class
  198. * multi channel buffered serial port controller
  199. */
  200. static struct omap_hwmod_class_sysconfig omap2430_mcbsp_sysc = {
  201. .rev_offs = 0x007C,
  202. .sysc_offs = 0x008C,
  203. .sysc_flags = (SYSC_HAS_SOFTRESET),
  204. .sysc_fields = &omap_hwmod_sysc_type1,
  205. };
  206. static struct omap_hwmod_class omap2430_mcbsp_hwmod_class = {
  207. .name = "mcbsp",
  208. .sysc = &omap2430_mcbsp_sysc,
  209. .rev = MCBSP_CONFIG_TYPE2,
  210. };
  211. static struct omap_hwmod_opt_clk mcbsp_opt_clks[] = {
  212. { .role = "pad_fck", .clk = "mcbsp_clks" },
  213. { .role = "prcm_fck", .clk = "func_96m_ck" },
  214. };
  215. /* mcbsp1 */
  216. static struct omap_hwmod omap2430_mcbsp1_hwmod = {
  217. .name = "mcbsp1",
  218. .class = &omap2430_mcbsp_hwmod_class,
  219. .main_clk = "mcbsp1_fck",
  220. .prcm = {
  221. .omap2 = {
  222. .module_offs = CORE_MOD,
  223. .idlest_reg_id = 1,
  224. .idlest_idle_bit = OMAP24XX_ST_MCBSP1_SHIFT,
  225. },
  226. },
  227. .opt_clks = mcbsp_opt_clks,
  228. .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
  229. };
  230. /* mcbsp2 */
  231. static struct omap_hwmod omap2430_mcbsp2_hwmod = {
  232. .name = "mcbsp2",
  233. .class = &omap2430_mcbsp_hwmod_class,
  234. .main_clk = "mcbsp2_fck",
  235. .prcm = {
  236. .omap2 = {
  237. .module_offs = CORE_MOD,
  238. .idlest_reg_id = 1,
  239. .idlest_idle_bit = OMAP24XX_ST_MCBSP2_SHIFT,
  240. },
  241. },
  242. .opt_clks = mcbsp_opt_clks,
  243. .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
  244. };
  245. /* mcbsp3 */
  246. static struct omap_hwmod omap2430_mcbsp3_hwmod = {
  247. .name = "mcbsp3",
  248. .class = &omap2430_mcbsp_hwmod_class,
  249. .main_clk = "mcbsp3_fck",
  250. .prcm = {
  251. .omap2 = {
  252. .module_offs = CORE_MOD,
  253. .idlest_reg_id = 2,
  254. .idlest_idle_bit = OMAP2430_ST_MCBSP3_SHIFT,
  255. },
  256. },
  257. .opt_clks = mcbsp_opt_clks,
  258. .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
  259. };
  260. /* mcbsp4 */
  261. static struct omap_hwmod omap2430_mcbsp4_hwmod = {
  262. .name = "mcbsp4",
  263. .class = &omap2430_mcbsp_hwmod_class,
  264. .main_clk = "mcbsp4_fck",
  265. .prcm = {
  266. .omap2 = {
  267. .module_offs = CORE_MOD,
  268. .idlest_reg_id = 2,
  269. .idlest_idle_bit = OMAP2430_ST_MCBSP4_SHIFT,
  270. },
  271. },
  272. .opt_clks = mcbsp_opt_clks,
  273. .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
  274. };
  275. /* mcbsp5 */
  276. static struct omap_hwmod omap2430_mcbsp5_hwmod = {
  277. .name = "mcbsp5",
  278. .class = &omap2430_mcbsp_hwmod_class,
  279. .main_clk = "mcbsp5_fck",
  280. .prcm = {
  281. .omap2 = {
  282. .module_offs = CORE_MOD,
  283. .idlest_reg_id = 2,
  284. .idlest_idle_bit = OMAP2430_ST_MCBSP5_SHIFT,
  285. },
  286. },
  287. .opt_clks = mcbsp_opt_clks,
  288. .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
  289. };
  290. /* MMC/SD/SDIO common */
  291. static struct omap_hwmod_class_sysconfig omap2430_mmc_sysc = {
  292. .rev_offs = 0x1fc,
  293. .sysc_offs = 0x10,
  294. .syss_offs = 0x14,
  295. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  296. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  297. SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
  298. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  299. .sysc_fields = &omap_hwmod_sysc_type1,
  300. };
  301. static struct omap_hwmod_class omap2430_mmc_class = {
  302. .name = "mmc",
  303. .sysc = &omap2430_mmc_sysc,
  304. };
  305. /* MMC/SD/SDIO1 */
  306. static struct omap_hwmod_opt_clk omap2430_mmc1_opt_clks[] = {
  307. { .role = "dbck", .clk = "mmchsdb1_fck" },
  308. };
  309. static struct omap_hsmmc_dev_attr mmc1_dev_attr = {
  310. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  311. };
  312. static struct omap_hwmod omap2430_mmc1_hwmod = {
  313. .name = "mmc1",
  314. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  315. .opt_clks = omap2430_mmc1_opt_clks,
  316. .opt_clks_cnt = ARRAY_SIZE(omap2430_mmc1_opt_clks),
  317. .main_clk = "mmchs1_fck",
  318. .prcm = {
  319. .omap2 = {
  320. .module_offs = CORE_MOD,
  321. .idlest_reg_id = 2,
  322. .idlest_idle_bit = OMAP2430_ST_MMCHS1_SHIFT,
  323. },
  324. },
  325. .dev_attr = &mmc1_dev_attr,
  326. .class = &omap2430_mmc_class,
  327. };
  328. /* MMC/SD/SDIO2 */
  329. static struct omap_hwmod_opt_clk omap2430_mmc2_opt_clks[] = {
  330. { .role = "dbck", .clk = "mmchsdb2_fck" },
  331. };
  332. static struct omap_hwmod omap2430_mmc2_hwmod = {
  333. .name = "mmc2",
  334. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  335. .opt_clks = omap2430_mmc2_opt_clks,
  336. .opt_clks_cnt = ARRAY_SIZE(omap2430_mmc2_opt_clks),
  337. .main_clk = "mmchs2_fck",
  338. .prcm = {
  339. .omap2 = {
  340. .module_offs = CORE_MOD,
  341. .idlest_reg_id = 2,
  342. .idlest_idle_bit = OMAP2430_ST_MMCHS2_SHIFT,
  343. },
  344. },
  345. .class = &omap2430_mmc_class,
  346. };
  347. /* HDQ1W/1-wire */
  348. static struct omap_hwmod omap2430_hdq1w_hwmod = {
  349. .name = "hdq1w",
  350. .main_clk = "hdq_fck",
  351. .prcm = {
  352. .omap2 = {
  353. .module_offs = CORE_MOD,
  354. .idlest_reg_id = 1,
  355. .idlest_idle_bit = OMAP24XX_ST_HDQ_SHIFT,
  356. },
  357. },
  358. .class = &omap2_hdq1w_class,
  359. };
  360. /*
  361. * interfaces
  362. */
  363. /* L3 -> L4_CORE interface */
  364. /* l3_core -> usbhsotg interface */
  365. static struct omap_hwmod_ocp_if omap2430_usbhsotg__l3 = {
  366. .master = &omap2430_usbhsotg_hwmod,
  367. .slave = &omap2xxx_l3_main_hwmod,
  368. .clk = "core_l3_ck",
  369. .user = OCP_USER_MPU,
  370. };
  371. /* L4 CORE -> I2C1 interface */
  372. static struct omap_hwmod_ocp_if omap2430_l4_core__i2c1 = {
  373. .master = &omap2xxx_l4_core_hwmod,
  374. .slave = &omap2430_i2c1_hwmod,
  375. .clk = "i2c1_ick",
  376. .user = OCP_USER_MPU | OCP_USER_SDMA,
  377. };
  378. /* L4 CORE -> I2C2 interface */
  379. static struct omap_hwmod_ocp_if omap2430_l4_core__i2c2 = {
  380. .master = &omap2xxx_l4_core_hwmod,
  381. .slave = &omap2430_i2c2_hwmod,
  382. .clk = "i2c2_ick",
  383. .user = OCP_USER_MPU | OCP_USER_SDMA,
  384. };
  385. /* l4_core ->usbhsotg interface */
  386. static struct omap_hwmod_ocp_if omap2430_l4_core__usbhsotg = {
  387. .master = &omap2xxx_l4_core_hwmod,
  388. .slave = &omap2430_usbhsotg_hwmod,
  389. .clk = "usb_l4_ick",
  390. .user = OCP_USER_MPU,
  391. };
  392. /* L4 CORE -> MMC1 interface */
  393. static struct omap_hwmod_ocp_if omap2430_l4_core__mmc1 = {
  394. .master = &omap2xxx_l4_core_hwmod,
  395. .slave = &omap2430_mmc1_hwmod,
  396. .clk = "mmchs1_ick",
  397. .user = OCP_USER_MPU | OCP_USER_SDMA,
  398. };
  399. /* L4 CORE -> MMC2 interface */
  400. static struct omap_hwmod_ocp_if omap2430_l4_core__mmc2 = {
  401. .master = &omap2xxx_l4_core_hwmod,
  402. .slave = &omap2430_mmc2_hwmod,
  403. .clk = "mmchs2_ick",
  404. .user = OCP_USER_MPU | OCP_USER_SDMA,
  405. };
  406. /* l4 core -> mcspi3 interface */
  407. static struct omap_hwmod_ocp_if omap2430_l4_core__mcspi3 = {
  408. .master = &omap2xxx_l4_core_hwmod,
  409. .slave = &omap2430_mcspi3_hwmod,
  410. .clk = "mcspi3_ick",
  411. .user = OCP_USER_MPU | OCP_USER_SDMA,
  412. };
  413. /* IVA2 <- L3 interface */
  414. static struct omap_hwmod_ocp_if omap2430_l3__iva = {
  415. .master = &omap2xxx_l3_main_hwmod,
  416. .slave = &omap2430_iva_hwmod,
  417. .clk = "core_l3_ck",
  418. .user = OCP_USER_MPU | OCP_USER_SDMA,
  419. };
  420. /* l4_wkup -> timer1 */
  421. static struct omap_hwmod_ocp_if omap2430_l4_wkup__timer1 = {
  422. .master = &omap2xxx_l4_wkup_hwmod,
  423. .slave = &omap2xxx_timer1_hwmod,
  424. .clk = "gpt1_ick",
  425. .user = OCP_USER_MPU | OCP_USER_SDMA,
  426. };
  427. /* l4_wkup -> wd_timer2 */
  428. static struct omap_hwmod_ocp_if omap2430_l4_wkup__wd_timer2 = {
  429. .master = &omap2xxx_l4_wkup_hwmod,
  430. .slave = &omap2xxx_wd_timer2_hwmod,
  431. .clk = "mpu_wdt_ick",
  432. .user = OCP_USER_MPU | OCP_USER_SDMA,
  433. };
  434. /* l4_wkup -> gpio1 */
  435. static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio1 = {
  436. .master = &omap2xxx_l4_wkup_hwmod,
  437. .slave = &omap2xxx_gpio1_hwmod,
  438. .clk = "gpios_ick",
  439. .user = OCP_USER_MPU | OCP_USER_SDMA,
  440. };
  441. /* l4_wkup -> gpio2 */
  442. static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio2 = {
  443. .master = &omap2xxx_l4_wkup_hwmod,
  444. .slave = &omap2xxx_gpio2_hwmod,
  445. .clk = "gpios_ick",
  446. .user = OCP_USER_MPU | OCP_USER_SDMA,
  447. };
  448. /* l4_wkup -> gpio3 */
  449. static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio3 = {
  450. .master = &omap2xxx_l4_wkup_hwmod,
  451. .slave = &omap2xxx_gpio3_hwmod,
  452. .clk = "gpios_ick",
  453. .user = OCP_USER_MPU | OCP_USER_SDMA,
  454. };
  455. /* l4_wkup -> gpio4 */
  456. static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio4 = {
  457. .master = &omap2xxx_l4_wkup_hwmod,
  458. .slave = &omap2xxx_gpio4_hwmod,
  459. .clk = "gpios_ick",
  460. .user = OCP_USER_MPU | OCP_USER_SDMA,
  461. };
  462. /* l4_core -> gpio5 */
  463. static struct omap_hwmod_ocp_if omap2430_l4_core__gpio5 = {
  464. .master = &omap2xxx_l4_core_hwmod,
  465. .slave = &omap2430_gpio5_hwmod,
  466. .clk = "gpio5_ick",
  467. .user = OCP_USER_MPU | OCP_USER_SDMA,
  468. };
  469. /* dma_system -> L3 */
  470. static struct omap_hwmod_ocp_if omap2430_dma_system__l3 = {
  471. .master = &omap2430_dma_system_hwmod,
  472. .slave = &omap2xxx_l3_main_hwmod,
  473. .clk = "core_l3_ck",
  474. .user = OCP_USER_MPU | OCP_USER_SDMA,
  475. };
  476. /* l4_core -> dma_system */
  477. static struct omap_hwmod_ocp_if omap2430_l4_core__dma_system = {
  478. .master = &omap2xxx_l4_core_hwmod,
  479. .slave = &omap2430_dma_system_hwmod,
  480. .clk = "sdma_ick",
  481. .user = OCP_USER_MPU | OCP_USER_SDMA,
  482. };
  483. /* l4_core -> mailbox */
  484. static struct omap_hwmod_ocp_if omap2430_l4_core__mailbox = {
  485. .master = &omap2xxx_l4_core_hwmod,
  486. .slave = &omap2430_mailbox_hwmod,
  487. .user = OCP_USER_MPU | OCP_USER_SDMA,
  488. };
  489. /* l4_core -> mcbsp1 */
  490. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp1 = {
  491. .master = &omap2xxx_l4_core_hwmod,
  492. .slave = &omap2430_mcbsp1_hwmod,
  493. .clk = "mcbsp1_ick",
  494. .user = OCP_USER_MPU | OCP_USER_SDMA,
  495. };
  496. /* l4_core -> mcbsp2 */
  497. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp2 = {
  498. .master = &omap2xxx_l4_core_hwmod,
  499. .slave = &omap2430_mcbsp2_hwmod,
  500. .clk = "mcbsp2_ick",
  501. .user = OCP_USER_MPU | OCP_USER_SDMA,
  502. };
  503. /* l4_core -> mcbsp3 */
  504. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp3 = {
  505. .master = &omap2xxx_l4_core_hwmod,
  506. .slave = &omap2430_mcbsp3_hwmod,
  507. .clk = "mcbsp3_ick",
  508. .user = OCP_USER_MPU | OCP_USER_SDMA,
  509. };
  510. /* l4_core -> mcbsp4 */
  511. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp4 = {
  512. .master = &omap2xxx_l4_core_hwmod,
  513. .slave = &omap2430_mcbsp4_hwmod,
  514. .clk = "mcbsp4_ick",
  515. .user = OCP_USER_MPU | OCP_USER_SDMA,
  516. };
  517. /* l4_core -> mcbsp5 */
  518. static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp5 = {
  519. .master = &omap2xxx_l4_core_hwmod,
  520. .slave = &omap2430_mcbsp5_hwmod,
  521. .clk = "mcbsp5_ick",
  522. .user = OCP_USER_MPU | OCP_USER_SDMA,
  523. };
  524. /* l4_core -> hdq1w */
  525. static struct omap_hwmod_ocp_if omap2430_l4_core__hdq1w = {
  526. .master = &omap2xxx_l4_core_hwmod,
  527. .slave = &omap2430_hdq1w_hwmod,
  528. .clk = "hdq_ick",
  529. .user = OCP_USER_MPU | OCP_USER_SDMA,
  530. .flags = OMAP_FIREWALL_L4 | OCPIF_SWSUP_IDLE,
  531. };
  532. /* l4_wkup -> 32ksync_counter */
  533. static struct omap_hwmod_ocp_if omap2430_l4_wkup__counter_32k = {
  534. .master = &omap2xxx_l4_wkup_hwmod,
  535. .slave = &omap2xxx_counter_32k_hwmod,
  536. .clk = "sync_32k_ick",
  537. .user = OCP_USER_MPU | OCP_USER_SDMA,
  538. };
  539. static struct omap_hwmod_ocp_if omap2430_l3__gpmc = {
  540. .master = &omap2xxx_l3_main_hwmod,
  541. .slave = &omap2xxx_gpmc_hwmod,
  542. .clk = "core_l3_ck",
  543. .user = OCP_USER_MPU | OCP_USER_SDMA,
  544. };
  545. static struct omap_hwmod_ocp_if *omap2430_hwmod_ocp_ifs[] __initdata = {
  546. &omap2xxx_l3_main__l4_core,
  547. &omap2xxx_mpu__l3_main,
  548. &omap2xxx_dss__l3,
  549. &omap2430_usbhsotg__l3,
  550. &omap2430_l4_core__i2c1,
  551. &omap2430_l4_core__i2c2,
  552. &omap2xxx_l4_core__l4_wkup,
  553. &omap2_l4_core__uart1,
  554. &omap2_l4_core__uart2,
  555. &omap2_l4_core__uart3,
  556. &omap2430_l4_core__usbhsotg,
  557. &omap2430_l4_core__mmc1,
  558. &omap2430_l4_core__mmc2,
  559. &omap2xxx_l4_core__mcspi1,
  560. &omap2xxx_l4_core__mcspi2,
  561. &omap2430_l4_core__mcspi3,
  562. &omap2430_l3__iva,
  563. &omap2430_l4_wkup__timer1,
  564. &omap2xxx_l4_core__timer2,
  565. &omap2xxx_l4_core__timer3,
  566. &omap2xxx_l4_core__timer4,
  567. &omap2xxx_l4_core__timer5,
  568. &omap2xxx_l4_core__timer6,
  569. &omap2xxx_l4_core__timer7,
  570. &omap2xxx_l4_core__timer8,
  571. &omap2xxx_l4_core__timer9,
  572. &omap2xxx_l4_core__timer10,
  573. &omap2xxx_l4_core__timer11,
  574. &omap2xxx_l4_core__timer12,
  575. &omap2430_l4_wkup__wd_timer2,
  576. &omap2xxx_l4_core__dss,
  577. &omap2xxx_l4_core__dss_dispc,
  578. &omap2xxx_l4_core__dss_rfbi,
  579. &omap2xxx_l4_core__dss_venc,
  580. &omap2430_l4_wkup__gpio1,
  581. &omap2430_l4_wkup__gpio2,
  582. &omap2430_l4_wkup__gpio3,
  583. &omap2430_l4_wkup__gpio4,
  584. &omap2430_l4_core__gpio5,
  585. &omap2430_dma_system__l3,
  586. &omap2430_l4_core__dma_system,
  587. &omap2430_l4_core__mailbox,
  588. &omap2430_l4_core__mcbsp1,
  589. &omap2430_l4_core__mcbsp2,
  590. &omap2430_l4_core__mcbsp3,
  591. &omap2430_l4_core__mcbsp4,
  592. &omap2430_l4_core__mcbsp5,
  593. &omap2430_l4_core__hdq1w,
  594. &omap2xxx_l4_core__rng,
  595. &omap2xxx_l4_core__sham,
  596. &omap2xxx_l4_core__aes,
  597. &omap2430_l4_wkup__counter_32k,
  598. &omap2430_l3__gpmc,
  599. NULL,
  600. };
  601. int __init omap2430_hwmod_init(void)
  602. {
  603. omap_hwmod_init();
  604. return omap_hwmod_register_links(omap2430_hwmod_ocp_ifs);
  605. }