omap_hwmod_2420_data.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462
  1. /*
  2. * omap_hwmod_2420_data.c - hardware modules present on the OMAP2420 chips
  3. *
  4. * Copyright (C) 2009-2011 Nokia Corporation
  5. * Copyright (C) 2012 Texas Instruments, Inc.
  6. * Paul Walmsley
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * XXX handle crossbar/shared link difference for L3?
  13. * XXX these should be marked initdata for multi-OMAP kernels
  14. */
  15. #include <linux/i2c-omap.h>
  16. #include <linux/platform_data/spi-omap2-mcspi.h>
  17. #include <linux/omap-dma.h>
  18. #include "omap_hwmod.h"
  19. #include "l3_2xxx.h"
  20. #include "l4_2xxx.h"
  21. #include "omap_hwmod_common_data.h"
  22. #include "cm-regbits-24xx.h"
  23. #include "prm-regbits-24xx.h"
  24. #include "i2c.h"
  25. #include "mmc.h"
  26. #include "serial.h"
  27. #include "wd_timer.h"
  28. /*
  29. * OMAP2420 hardware module integration data
  30. *
  31. * All of the data in this section should be autogeneratable from the
  32. * TI hardware database or other technical documentation. Data that
  33. * is driver-specific or driver-kernel integration-specific belongs
  34. * elsewhere.
  35. */
  36. /*
  37. * IP blocks
  38. */
  39. /* IVA1 (IVA1) */
  40. static struct omap_hwmod_class iva1_hwmod_class = {
  41. .name = "iva1",
  42. };
  43. static struct omap_hwmod_rst_info omap2420_iva_resets[] = {
  44. { .name = "iva", .rst_shift = 8 },
  45. };
  46. static struct omap_hwmod omap2420_iva_hwmod = {
  47. .name = "iva",
  48. .class = &iva1_hwmod_class,
  49. .clkdm_name = "iva1_clkdm",
  50. .rst_lines = omap2420_iva_resets,
  51. .rst_lines_cnt = ARRAY_SIZE(omap2420_iva_resets),
  52. .main_clk = "iva1_ifck",
  53. };
  54. /* DSP */
  55. static struct omap_hwmod_class dsp_hwmod_class = {
  56. .name = "dsp",
  57. };
  58. static struct omap_hwmod_rst_info omap2420_dsp_resets[] = {
  59. { .name = "logic", .rst_shift = 0 },
  60. { .name = "mmu", .rst_shift = 1 },
  61. };
  62. static struct omap_hwmod omap2420_dsp_hwmod = {
  63. .name = "dsp",
  64. .class = &dsp_hwmod_class,
  65. .clkdm_name = "dsp_clkdm",
  66. .rst_lines = omap2420_dsp_resets,
  67. .rst_lines_cnt = ARRAY_SIZE(omap2420_dsp_resets),
  68. .main_clk = "dsp_fck",
  69. };
  70. /* I2C common */
  71. static struct omap_hwmod_class_sysconfig i2c_sysc = {
  72. .rev_offs = 0x00,
  73. .sysc_offs = 0x20,
  74. .syss_offs = 0x10,
  75. .sysc_flags = (SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  76. .sysc_fields = &omap_hwmod_sysc_type1,
  77. };
  78. static struct omap_hwmod_class i2c_class = {
  79. .name = "i2c",
  80. .sysc = &i2c_sysc,
  81. .rev = OMAP_I2C_IP_VERSION_1,
  82. .reset = &omap_i2c_reset,
  83. };
  84. /* I2C1 */
  85. static struct omap_hwmod omap2420_i2c1_hwmod = {
  86. .name = "i2c1",
  87. .main_clk = "i2c1_fck",
  88. .prcm = {
  89. .omap2 = {
  90. .module_offs = CORE_MOD,
  91. .idlest_reg_id = 1,
  92. .idlest_idle_bit = OMAP2420_ST_I2C1_SHIFT,
  93. },
  94. },
  95. .class = &i2c_class,
  96. /*
  97. * From mach-omap2/pm24xx.c: "Putting MPU into the WFI state
  98. * while a transfer is active seems to cause the I2C block to
  99. * timeout. Why? Good question."
  100. */
  101. .flags = (HWMOD_16BIT_REG | HWMOD_BLOCK_WFI),
  102. };
  103. /* I2C2 */
  104. static struct omap_hwmod omap2420_i2c2_hwmod = {
  105. .name = "i2c2",
  106. .main_clk = "i2c2_fck",
  107. .prcm = {
  108. .omap2 = {
  109. .module_offs = CORE_MOD,
  110. .idlest_reg_id = 1,
  111. .idlest_idle_bit = OMAP2420_ST_I2C2_SHIFT,
  112. },
  113. },
  114. .class = &i2c_class,
  115. .flags = HWMOD_16BIT_REG,
  116. };
  117. /* dma attributes */
  118. static struct omap_dma_dev_attr dma_dev_attr = {
  119. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  120. IS_CSSA_32 | IS_CDSA_32,
  121. .lch_count = 32,
  122. };
  123. static struct omap_hwmod omap2420_dma_system_hwmod = {
  124. .name = "dma",
  125. .class = &omap2xxx_dma_hwmod_class,
  126. .main_clk = "core_l3_ck",
  127. .dev_attr = &dma_dev_attr,
  128. .flags = HWMOD_NO_IDLEST,
  129. };
  130. /* mailbox */
  131. static struct omap_hwmod omap2420_mailbox_hwmod = {
  132. .name = "mailbox",
  133. .class = &omap2xxx_mailbox_hwmod_class,
  134. .main_clk = "mailboxes_ick",
  135. .prcm = {
  136. .omap2 = {
  137. .module_offs = CORE_MOD,
  138. .idlest_reg_id = 1,
  139. .idlest_idle_bit = OMAP24XX_ST_MAILBOXES_SHIFT,
  140. },
  141. },
  142. };
  143. /*
  144. * 'mcbsp' class
  145. * multi channel buffered serial port controller
  146. */
  147. static struct omap_hwmod_class omap2420_mcbsp_hwmod_class = {
  148. .name = "mcbsp",
  149. };
  150. static struct omap_hwmod_opt_clk mcbsp_opt_clks[] = {
  151. { .role = "pad_fck", .clk = "mcbsp_clks" },
  152. { .role = "prcm_fck", .clk = "func_96m_ck" },
  153. };
  154. /* mcbsp1 */
  155. static struct omap_hwmod omap2420_mcbsp1_hwmod = {
  156. .name = "mcbsp1",
  157. .class = &omap2420_mcbsp_hwmod_class,
  158. .main_clk = "mcbsp1_fck",
  159. .prcm = {
  160. .omap2 = {
  161. .module_offs = CORE_MOD,
  162. .idlest_reg_id = 1,
  163. .idlest_idle_bit = OMAP24XX_ST_MCBSP1_SHIFT,
  164. },
  165. },
  166. .opt_clks = mcbsp_opt_clks,
  167. .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
  168. };
  169. /* mcbsp2 */
  170. static struct omap_hwmod omap2420_mcbsp2_hwmod = {
  171. .name = "mcbsp2",
  172. .class = &omap2420_mcbsp_hwmod_class,
  173. .main_clk = "mcbsp2_fck",
  174. .prcm = {
  175. .omap2 = {
  176. .module_offs = CORE_MOD,
  177. .idlest_reg_id = 1,
  178. .idlest_idle_bit = OMAP24XX_ST_MCBSP2_SHIFT,
  179. },
  180. },
  181. .opt_clks = mcbsp_opt_clks,
  182. .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
  183. };
  184. static struct omap_hwmod_class_sysconfig omap2420_msdi_sysc = {
  185. .rev_offs = 0x3c,
  186. .sysc_offs = 0x64,
  187. .syss_offs = 0x68,
  188. .sysc_flags = (SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  189. .sysc_fields = &omap_hwmod_sysc_type1,
  190. };
  191. static struct omap_hwmod_class omap2420_msdi_hwmod_class = {
  192. .name = "msdi",
  193. .sysc = &omap2420_msdi_sysc,
  194. .reset = &omap_msdi_reset,
  195. };
  196. /* msdi1 */
  197. static struct omap_hwmod omap2420_msdi1_hwmod = {
  198. .name = "msdi1",
  199. .class = &omap2420_msdi_hwmod_class,
  200. .main_clk = "mmc_fck",
  201. .prcm = {
  202. .omap2 = {
  203. .module_offs = CORE_MOD,
  204. .idlest_reg_id = 1,
  205. .idlest_idle_bit = OMAP2420_ST_MMC_SHIFT,
  206. },
  207. },
  208. .flags = HWMOD_16BIT_REG,
  209. };
  210. /* HDQ1W/1-wire */
  211. static struct omap_hwmod omap2420_hdq1w_hwmod = {
  212. .name = "hdq1w",
  213. .main_clk = "hdq_fck",
  214. .prcm = {
  215. .omap2 = {
  216. .module_offs = CORE_MOD,
  217. .idlest_reg_id = 1,
  218. .idlest_idle_bit = OMAP24XX_ST_HDQ_SHIFT,
  219. },
  220. },
  221. .class = &omap2_hdq1w_class,
  222. };
  223. /*
  224. * interfaces
  225. */
  226. /* L4 CORE -> I2C1 interface */
  227. static struct omap_hwmod_ocp_if omap2420_l4_core__i2c1 = {
  228. .master = &omap2xxx_l4_core_hwmod,
  229. .slave = &omap2420_i2c1_hwmod,
  230. .clk = "i2c1_ick",
  231. .user = OCP_USER_MPU | OCP_USER_SDMA,
  232. };
  233. /* L4 CORE -> I2C2 interface */
  234. static struct omap_hwmod_ocp_if omap2420_l4_core__i2c2 = {
  235. .master = &omap2xxx_l4_core_hwmod,
  236. .slave = &omap2420_i2c2_hwmod,
  237. .clk = "i2c2_ick",
  238. .user = OCP_USER_MPU | OCP_USER_SDMA,
  239. };
  240. /* IVA <- L3 interface */
  241. static struct omap_hwmod_ocp_if omap2420_l3__iva = {
  242. .master = &omap2xxx_l3_main_hwmod,
  243. .slave = &omap2420_iva_hwmod,
  244. .clk = "core_l3_ck",
  245. .user = OCP_USER_MPU | OCP_USER_SDMA,
  246. };
  247. /* DSP <- L3 interface */
  248. static struct omap_hwmod_ocp_if omap2420_l3__dsp = {
  249. .master = &omap2xxx_l3_main_hwmod,
  250. .slave = &omap2420_dsp_hwmod,
  251. .clk = "dsp_ick",
  252. .user = OCP_USER_MPU | OCP_USER_SDMA,
  253. };
  254. /* l4_wkup -> timer1 */
  255. static struct omap_hwmod_ocp_if omap2420_l4_wkup__timer1 = {
  256. .master = &omap2xxx_l4_wkup_hwmod,
  257. .slave = &omap2xxx_timer1_hwmod,
  258. .clk = "gpt1_ick",
  259. .user = OCP_USER_MPU | OCP_USER_SDMA,
  260. };
  261. /* l4_wkup -> wd_timer2 */
  262. static struct omap_hwmod_ocp_if omap2420_l4_wkup__wd_timer2 = {
  263. .master = &omap2xxx_l4_wkup_hwmod,
  264. .slave = &omap2xxx_wd_timer2_hwmod,
  265. .clk = "mpu_wdt_ick",
  266. .user = OCP_USER_MPU | OCP_USER_SDMA,
  267. };
  268. /* l4_wkup -> gpio1 */
  269. static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio1 = {
  270. .master = &omap2xxx_l4_wkup_hwmod,
  271. .slave = &omap2xxx_gpio1_hwmod,
  272. .clk = "gpios_ick",
  273. .user = OCP_USER_MPU | OCP_USER_SDMA,
  274. };
  275. /* l4_wkup -> gpio2 */
  276. static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio2 = {
  277. .master = &omap2xxx_l4_wkup_hwmod,
  278. .slave = &omap2xxx_gpio2_hwmod,
  279. .clk = "gpios_ick",
  280. .user = OCP_USER_MPU | OCP_USER_SDMA,
  281. };
  282. /* l4_wkup -> gpio3 */
  283. static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio3 = {
  284. .master = &omap2xxx_l4_wkup_hwmod,
  285. .slave = &omap2xxx_gpio3_hwmod,
  286. .clk = "gpios_ick",
  287. .user = OCP_USER_MPU | OCP_USER_SDMA,
  288. };
  289. /* l4_wkup -> gpio4 */
  290. static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio4 = {
  291. .master = &omap2xxx_l4_wkup_hwmod,
  292. .slave = &omap2xxx_gpio4_hwmod,
  293. .clk = "gpios_ick",
  294. .user = OCP_USER_MPU | OCP_USER_SDMA,
  295. };
  296. /* dma_system -> L3 */
  297. static struct omap_hwmod_ocp_if omap2420_dma_system__l3 = {
  298. .master = &omap2420_dma_system_hwmod,
  299. .slave = &omap2xxx_l3_main_hwmod,
  300. .clk = "core_l3_ck",
  301. .user = OCP_USER_MPU | OCP_USER_SDMA,
  302. };
  303. /* l4_core -> dma_system */
  304. static struct omap_hwmod_ocp_if omap2420_l4_core__dma_system = {
  305. .master = &omap2xxx_l4_core_hwmod,
  306. .slave = &omap2420_dma_system_hwmod,
  307. .clk = "sdma_ick",
  308. .user = OCP_USER_MPU | OCP_USER_SDMA,
  309. };
  310. /* l4_core -> mailbox */
  311. static struct omap_hwmod_ocp_if omap2420_l4_core__mailbox = {
  312. .master = &omap2xxx_l4_core_hwmod,
  313. .slave = &omap2420_mailbox_hwmod,
  314. .user = OCP_USER_MPU | OCP_USER_SDMA,
  315. };
  316. /* l4_core -> mcbsp1 */
  317. static struct omap_hwmod_ocp_if omap2420_l4_core__mcbsp1 = {
  318. .master = &omap2xxx_l4_core_hwmod,
  319. .slave = &omap2420_mcbsp1_hwmod,
  320. .clk = "mcbsp1_ick",
  321. .user = OCP_USER_MPU | OCP_USER_SDMA,
  322. };
  323. /* l4_core -> mcbsp2 */
  324. static struct omap_hwmod_ocp_if omap2420_l4_core__mcbsp2 = {
  325. .master = &omap2xxx_l4_core_hwmod,
  326. .slave = &omap2420_mcbsp2_hwmod,
  327. .clk = "mcbsp2_ick",
  328. .user = OCP_USER_MPU | OCP_USER_SDMA,
  329. };
  330. /* l4_core -> msdi1 */
  331. static struct omap_hwmod_ocp_if omap2420_l4_core__msdi1 = {
  332. .master = &omap2xxx_l4_core_hwmod,
  333. .slave = &omap2420_msdi1_hwmod,
  334. .clk = "mmc_ick",
  335. .user = OCP_USER_MPU | OCP_USER_SDMA,
  336. };
  337. /* l4_core -> hdq1w interface */
  338. static struct omap_hwmod_ocp_if omap2420_l4_core__hdq1w = {
  339. .master = &omap2xxx_l4_core_hwmod,
  340. .slave = &omap2420_hdq1w_hwmod,
  341. .clk = "hdq_ick",
  342. .user = OCP_USER_MPU | OCP_USER_SDMA,
  343. .flags = OMAP_FIREWALL_L4 | OCPIF_SWSUP_IDLE,
  344. };
  345. /* l4_wkup -> 32ksync_counter */
  346. static struct omap_hwmod_ocp_if omap2420_l4_wkup__counter_32k = {
  347. .master = &omap2xxx_l4_wkup_hwmod,
  348. .slave = &omap2xxx_counter_32k_hwmod,
  349. .clk = "sync_32k_ick",
  350. .user = OCP_USER_MPU | OCP_USER_SDMA,
  351. };
  352. static struct omap_hwmod_ocp_if omap2420_l3__gpmc = {
  353. .master = &omap2xxx_l3_main_hwmod,
  354. .slave = &omap2xxx_gpmc_hwmod,
  355. .clk = "core_l3_ck",
  356. .user = OCP_USER_MPU | OCP_USER_SDMA,
  357. };
  358. static struct omap_hwmod_ocp_if *omap2420_hwmod_ocp_ifs[] __initdata = {
  359. &omap2xxx_l3_main__l4_core,
  360. &omap2xxx_mpu__l3_main,
  361. &omap2xxx_dss__l3,
  362. &omap2xxx_l4_core__mcspi1,
  363. &omap2xxx_l4_core__mcspi2,
  364. &omap2xxx_l4_core__l4_wkup,
  365. &omap2_l4_core__uart1,
  366. &omap2_l4_core__uart2,
  367. &omap2_l4_core__uart3,
  368. &omap2420_l4_core__i2c1,
  369. &omap2420_l4_core__i2c2,
  370. &omap2420_l3__iva,
  371. &omap2420_l3__dsp,
  372. &omap2420_l4_wkup__timer1,
  373. &omap2xxx_l4_core__timer2,
  374. &omap2xxx_l4_core__timer3,
  375. &omap2xxx_l4_core__timer4,
  376. &omap2xxx_l4_core__timer5,
  377. &omap2xxx_l4_core__timer6,
  378. &omap2xxx_l4_core__timer7,
  379. &omap2xxx_l4_core__timer8,
  380. &omap2xxx_l4_core__timer9,
  381. &omap2xxx_l4_core__timer10,
  382. &omap2xxx_l4_core__timer11,
  383. &omap2xxx_l4_core__timer12,
  384. &omap2420_l4_wkup__wd_timer2,
  385. &omap2xxx_l4_core__dss,
  386. &omap2xxx_l4_core__dss_dispc,
  387. &omap2xxx_l4_core__dss_rfbi,
  388. &omap2xxx_l4_core__dss_venc,
  389. &omap2420_l4_wkup__gpio1,
  390. &omap2420_l4_wkup__gpio2,
  391. &omap2420_l4_wkup__gpio3,
  392. &omap2420_l4_wkup__gpio4,
  393. &omap2420_dma_system__l3,
  394. &omap2420_l4_core__dma_system,
  395. &omap2420_l4_core__mailbox,
  396. &omap2420_l4_core__mcbsp1,
  397. &omap2420_l4_core__mcbsp2,
  398. &omap2420_l4_core__msdi1,
  399. &omap2xxx_l4_core__rng,
  400. &omap2xxx_l4_core__sham,
  401. &omap2xxx_l4_core__aes,
  402. &omap2420_l4_core__hdq1w,
  403. &omap2420_l4_wkup__counter_32k,
  404. &omap2420_l3__gpmc,
  405. NULL,
  406. };
  407. int __init omap2420_hwmod_init(void)
  408. {
  409. omap_hwmod_init();
  410. return omap_hwmod_register_links(omap2420_hwmod_ocp_ifs);
  411. }