processor.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978
  1. #ifndef _ASM_X86_PROCESSOR_H
  2. #define _ASM_X86_PROCESSOR_H
  3. #include <asm/processor-flags.h>
  4. /* Forward declaration, a strange C thing */
  5. struct task_struct;
  6. struct mm_struct;
  7. #include <asm/vm86.h>
  8. #include <asm/math_emu.h>
  9. #include <asm/segment.h>
  10. #include <asm/types.h>
  11. #include <asm/sigcontext.h>
  12. #include <asm/current.h>
  13. #include <asm/cpufeature.h>
  14. #include <asm/page.h>
  15. #include <asm/pgtable_types.h>
  16. #include <asm/percpu.h>
  17. #include <asm/msr.h>
  18. #include <asm/desc_defs.h>
  19. #include <asm/nops.h>
  20. #include <asm/special_insns.h>
  21. #include <linux/personality.h>
  22. #include <linux/cpumask.h>
  23. #include <linux/cache.h>
  24. #include <linux/threads.h>
  25. #include <linux/math64.h>
  26. #include <linux/err.h>
  27. #include <linux/irqflags.h>
  28. /*
  29. * We handle most unaligned accesses in hardware. On the other hand
  30. * unaligned DMA can be quite expensive on some Nehalem processors.
  31. *
  32. * Based on this we disable the IP header alignment in network drivers.
  33. */
  34. #define NET_IP_ALIGN 0
  35. #define HBP_NUM 4
  36. /*
  37. * Default implementation of macro that returns current
  38. * instruction pointer ("program counter").
  39. */
  40. static inline void *current_text_addr(void)
  41. {
  42. void *pc;
  43. asm volatile("mov $1f, %0; 1:":"=r" (pc));
  44. return pc;
  45. }
  46. #ifdef CONFIG_X86_VSMP
  47. # define ARCH_MIN_TASKALIGN (1 << INTERNODE_CACHE_SHIFT)
  48. # define ARCH_MIN_MMSTRUCT_ALIGN (1 << INTERNODE_CACHE_SHIFT)
  49. #else
  50. # define ARCH_MIN_TASKALIGN 16
  51. # define ARCH_MIN_MMSTRUCT_ALIGN 0
  52. #endif
  53. enum tlb_infos {
  54. ENTRIES,
  55. NR_INFO
  56. };
  57. extern u16 __read_mostly tlb_lli_4k[NR_INFO];
  58. extern u16 __read_mostly tlb_lli_2m[NR_INFO];
  59. extern u16 __read_mostly tlb_lli_4m[NR_INFO];
  60. extern u16 __read_mostly tlb_lld_4k[NR_INFO];
  61. extern u16 __read_mostly tlb_lld_2m[NR_INFO];
  62. extern u16 __read_mostly tlb_lld_4m[NR_INFO];
  63. extern u16 __read_mostly tlb_lld_1g[NR_INFO];
  64. /*
  65. * CPU type and hardware bug flags. Kept separately for each CPU.
  66. * Members of this structure are referenced in head.S, so think twice
  67. * before touching them. [mj]
  68. */
  69. struct cpuinfo_x86 {
  70. __u8 x86; /* CPU family */
  71. __u8 x86_vendor; /* CPU vendor */
  72. __u8 x86_model;
  73. __u8 x86_mask;
  74. #ifdef CONFIG_X86_32
  75. char wp_works_ok; /* It doesn't on 386's */
  76. /* Problems on some 486Dx4's and old 386's: */
  77. char rfu;
  78. char pad0;
  79. char pad1;
  80. #else
  81. /* Number of 4K pages in DTLB/ITLB combined(in pages): */
  82. int x86_tlbsize;
  83. #endif
  84. __u8 x86_virt_bits;
  85. __u8 x86_phys_bits;
  86. /* CPUID returned core id bits: */
  87. __u8 x86_coreid_bits;
  88. /* Max extended CPUID function supported: */
  89. __u32 extended_cpuid_level;
  90. /* Maximum supported CPUID level, -1=no CPUID: */
  91. int cpuid_level;
  92. __u32 x86_capability[NCAPINTS + NBUGINTS];
  93. char x86_vendor_id[16];
  94. char x86_model_id[64];
  95. /* in KB - valid for CPUS which support this call: */
  96. int x86_cache_size;
  97. int x86_cache_alignment; /* In bytes */
  98. /* Cache QoS architectural values: */
  99. int x86_cache_max_rmid; /* max index */
  100. int x86_cache_occ_scale; /* scale to bytes */
  101. int x86_power;
  102. unsigned long loops_per_jiffy;
  103. /* cpuid returned max cores value: */
  104. u16 x86_max_cores;
  105. u16 apicid;
  106. u16 initial_apicid;
  107. u16 x86_clflush_size;
  108. /* number of cores as seen by the OS: */
  109. u16 booted_cores;
  110. /* Physical processor id: */
  111. u16 phys_proc_id;
  112. /* Core id: */
  113. u16 cpu_core_id;
  114. /* Compute unit id */
  115. u8 compute_unit_id;
  116. /* Index into per_cpu list: */
  117. u16 cpu_index;
  118. u32 microcode;
  119. };
  120. #define X86_VENDOR_INTEL 0
  121. #define X86_VENDOR_CYRIX 1
  122. #define X86_VENDOR_AMD 2
  123. #define X86_VENDOR_UMC 3
  124. #define X86_VENDOR_CENTAUR 5
  125. #define X86_VENDOR_TRANSMETA 7
  126. #define X86_VENDOR_NSC 8
  127. #define X86_VENDOR_NUM 9
  128. #define X86_VENDOR_UNKNOWN 0xff
  129. /*
  130. * capabilities of CPUs
  131. */
  132. extern struct cpuinfo_x86 boot_cpu_data;
  133. extern struct cpuinfo_x86 new_cpu_data;
  134. extern struct tss_struct doublefault_tss;
  135. extern __u32 cpu_caps_cleared[NCAPINTS];
  136. extern __u32 cpu_caps_set[NCAPINTS];
  137. #ifdef CONFIG_SMP
  138. DECLARE_PER_CPU_READ_MOSTLY(struct cpuinfo_x86, cpu_info);
  139. #define cpu_data(cpu) per_cpu(cpu_info, cpu)
  140. #else
  141. #define cpu_info boot_cpu_data
  142. #define cpu_data(cpu) boot_cpu_data
  143. #endif
  144. extern const struct seq_operations cpuinfo_op;
  145. #define cache_line_size() (boot_cpu_data.x86_cache_alignment)
  146. extern void cpu_detect(struct cpuinfo_x86 *c);
  147. extern void fpu_detect(struct cpuinfo_x86 *c);
  148. extern void early_cpu_init(void);
  149. extern void identify_boot_cpu(void);
  150. extern void identify_secondary_cpu(struct cpuinfo_x86 *);
  151. extern void print_cpu_info(struct cpuinfo_x86 *);
  152. void print_cpu_msr(struct cpuinfo_x86 *);
  153. extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
  154. extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
  155. extern void init_amd_cacheinfo(struct cpuinfo_x86 *c);
  156. extern void detect_extended_topology(struct cpuinfo_x86 *c);
  157. extern void detect_ht(struct cpuinfo_x86 *c);
  158. #ifdef CONFIG_X86_32
  159. extern int have_cpuid_p(void);
  160. #else
  161. static inline int have_cpuid_p(void)
  162. {
  163. return 1;
  164. }
  165. #endif
  166. static inline void native_cpuid(unsigned int *eax, unsigned int *ebx,
  167. unsigned int *ecx, unsigned int *edx)
  168. {
  169. /* ecx is often an input as well as an output. */
  170. asm volatile("cpuid"
  171. : "=a" (*eax),
  172. "=b" (*ebx),
  173. "=c" (*ecx),
  174. "=d" (*edx)
  175. : "0" (*eax), "2" (*ecx)
  176. : "memory");
  177. }
  178. static inline void load_cr3(pgd_t *pgdir)
  179. {
  180. write_cr3(__pa(pgdir));
  181. }
  182. #ifdef CONFIG_X86_32
  183. /* This is the TSS defined by the hardware. */
  184. struct x86_hw_tss {
  185. unsigned short back_link, __blh;
  186. unsigned long sp0;
  187. unsigned short ss0, __ss0h;
  188. unsigned long sp1;
  189. /*
  190. * We don't use ring 1, so ss1 is a convenient scratch space in
  191. * the same cacheline as sp0. We use ss1 to cache the value in
  192. * MSR_IA32_SYSENTER_CS. When we context switch
  193. * MSR_IA32_SYSENTER_CS, we first check if the new value being
  194. * written matches ss1, and, if it's not, then we wrmsr the new
  195. * value and update ss1.
  196. *
  197. * The only reason we context switch MSR_IA32_SYSENTER_CS is
  198. * that we set it to zero in vm86 tasks to avoid corrupting the
  199. * stack if we were to go through the sysenter path from vm86
  200. * mode.
  201. */
  202. unsigned short ss1; /* MSR_IA32_SYSENTER_CS */
  203. unsigned short __ss1h;
  204. unsigned long sp2;
  205. unsigned short ss2, __ss2h;
  206. unsigned long __cr3;
  207. unsigned long ip;
  208. unsigned long flags;
  209. unsigned long ax;
  210. unsigned long cx;
  211. unsigned long dx;
  212. unsigned long bx;
  213. unsigned long sp;
  214. unsigned long bp;
  215. unsigned long si;
  216. unsigned long di;
  217. unsigned short es, __esh;
  218. unsigned short cs, __csh;
  219. unsigned short ss, __ssh;
  220. unsigned short ds, __dsh;
  221. unsigned short fs, __fsh;
  222. unsigned short gs, __gsh;
  223. unsigned short ldt, __ldth;
  224. unsigned short trace;
  225. unsigned short io_bitmap_base;
  226. } __attribute__((packed));
  227. #else
  228. struct x86_hw_tss {
  229. u32 reserved1;
  230. u64 sp0;
  231. u64 sp1;
  232. u64 sp2;
  233. u64 reserved2;
  234. u64 ist[7];
  235. u32 reserved3;
  236. u32 reserved4;
  237. u16 reserved5;
  238. u16 io_bitmap_base;
  239. } __attribute__((packed)) ____cacheline_aligned;
  240. #endif
  241. /*
  242. * IO-bitmap sizes:
  243. */
  244. #define IO_BITMAP_BITS 65536
  245. #define IO_BITMAP_BYTES (IO_BITMAP_BITS/8)
  246. #define IO_BITMAP_LONGS (IO_BITMAP_BYTES/sizeof(long))
  247. #define IO_BITMAP_OFFSET offsetof(struct tss_struct, io_bitmap)
  248. #define INVALID_IO_BITMAP_OFFSET 0x8000
  249. struct tss_struct {
  250. /*
  251. * The hardware state:
  252. */
  253. struct x86_hw_tss x86_tss;
  254. /*
  255. * The extra 1 is there because the CPU will access an
  256. * additional byte beyond the end of the IO permission
  257. * bitmap. The extra byte must be all 1 bits, and must
  258. * be within the limit.
  259. */
  260. unsigned long io_bitmap[IO_BITMAP_LONGS + 1];
  261. /*
  262. * Space for the temporary SYSENTER stack:
  263. */
  264. unsigned long SYSENTER_stack[64];
  265. } ____cacheline_aligned;
  266. DECLARE_PER_CPU_SHARED_ALIGNED(struct tss_struct, cpu_tss);
  267. #ifdef CONFIG_X86_32
  268. DECLARE_PER_CPU(unsigned long, cpu_current_top_of_stack);
  269. #endif
  270. /*
  271. * Save the original ist values for checking stack pointers during debugging
  272. */
  273. struct orig_ist {
  274. unsigned long ist[7];
  275. };
  276. #define MXCSR_DEFAULT 0x1f80
  277. struct i387_fsave_struct {
  278. u32 cwd; /* FPU Control Word */
  279. u32 swd; /* FPU Status Word */
  280. u32 twd; /* FPU Tag Word */
  281. u32 fip; /* FPU IP Offset */
  282. u32 fcs; /* FPU IP Selector */
  283. u32 foo; /* FPU Operand Pointer Offset */
  284. u32 fos; /* FPU Operand Pointer Selector */
  285. /* 8*10 bytes for each FP-reg = 80 bytes: */
  286. u32 st_space[20];
  287. /* Software status information [not touched by FSAVE ]: */
  288. u32 status;
  289. };
  290. struct i387_fxsave_struct {
  291. u16 cwd; /* Control Word */
  292. u16 swd; /* Status Word */
  293. u16 twd; /* Tag Word */
  294. u16 fop; /* Last Instruction Opcode */
  295. union {
  296. struct {
  297. u64 rip; /* Instruction Pointer */
  298. u64 rdp; /* Data Pointer */
  299. };
  300. struct {
  301. u32 fip; /* FPU IP Offset */
  302. u32 fcs; /* FPU IP Selector */
  303. u32 foo; /* FPU Operand Offset */
  304. u32 fos; /* FPU Operand Selector */
  305. };
  306. };
  307. u32 mxcsr; /* MXCSR Register State */
  308. u32 mxcsr_mask; /* MXCSR Mask */
  309. /* 8*16 bytes for each FP-reg = 128 bytes: */
  310. u32 st_space[32];
  311. /* 16*16 bytes for each XMM-reg = 256 bytes: */
  312. u32 xmm_space[64];
  313. u32 padding[12];
  314. union {
  315. u32 padding1[12];
  316. u32 sw_reserved[12];
  317. };
  318. } __attribute__((aligned(16)));
  319. struct i387_soft_struct {
  320. u32 cwd;
  321. u32 swd;
  322. u32 twd;
  323. u32 fip;
  324. u32 fcs;
  325. u32 foo;
  326. u32 fos;
  327. /* 8*10 bytes for each FP-reg = 80 bytes: */
  328. u32 st_space[20];
  329. u8 ftop;
  330. u8 changed;
  331. u8 lookahead;
  332. u8 no_update;
  333. u8 rm;
  334. u8 alimit;
  335. struct math_emu_info *info;
  336. u32 entry_eip;
  337. };
  338. struct ymmh_struct {
  339. /* 16 * 16 bytes for each YMMH-reg = 256 bytes */
  340. u32 ymmh_space[64];
  341. };
  342. /* We don't support LWP yet: */
  343. struct lwp_struct {
  344. u8 reserved[128];
  345. };
  346. struct bndreg {
  347. u64 lower_bound;
  348. u64 upper_bound;
  349. } __packed;
  350. struct bndcsr {
  351. u64 bndcfgu;
  352. u64 bndstatus;
  353. } __packed;
  354. struct xsave_hdr_struct {
  355. u64 xstate_bv;
  356. u64 xcomp_bv;
  357. u64 reserved[6];
  358. } __attribute__((packed));
  359. struct xsave_struct {
  360. struct i387_fxsave_struct i387;
  361. struct xsave_hdr_struct xsave_hdr;
  362. struct ymmh_struct ymmh;
  363. struct lwp_struct lwp;
  364. struct bndreg bndreg[4];
  365. struct bndcsr bndcsr;
  366. /* new processor state extensions will go here */
  367. } __attribute__ ((packed, aligned (64)));
  368. union thread_xstate {
  369. struct i387_fsave_struct fsave;
  370. struct i387_fxsave_struct fxsave;
  371. struct i387_soft_struct soft;
  372. struct xsave_struct xsave;
  373. };
  374. struct fpu {
  375. unsigned int last_cpu;
  376. unsigned int has_fpu;
  377. union thread_xstate *state;
  378. };
  379. #ifdef CONFIG_X86_64
  380. DECLARE_PER_CPU(struct orig_ist, orig_ist);
  381. union irq_stack_union {
  382. char irq_stack[IRQ_STACK_SIZE];
  383. /*
  384. * GCC hardcodes the stack canary as %gs:40. Since the
  385. * irq_stack is the object at %gs:0, we reserve the bottom
  386. * 48 bytes of the irq stack for the canary.
  387. */
  388. struct {
  389. char gs_base[40];
  390. unsigned long stack_canary;
  391. };
  392. };
  393. DECLARE_PER_CPU_FIRST(union irq_stack_union, irq_stack_union) __visible;
  394. DECLARE_INIT_PER_CPU(irq_stack_union);
  395. DECLARE_PER_CPU(char *, irq_stack_ptr);
  396. DECLARE_PER_CPU(unsigned int, irq_count);
  397. extern asmlinkage void ignore_sysret(void);
  398. #else /* X86_64 */
  399. #ifdef CONFIG_CC_STACKPROTECTOR
  400. /*
  401. * Make sure stack canary segment base is cached-aligned:
  402. * "For Intel Atom processors, avoid non zero segment base address
  403. * that is not aligned to cache line boundary at all cost."
  404. * (Optim Ref Manual Assembly/Compiler Coding Rule 15.)
  405. */
  406. struct stack_canary {
  407. char __pad[20]; /* canary at %gs:20 */
  408. unsigned long canary;
  409. };
  410. DECLARE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
  411. #endif
  412. /*
  413. * per-CPU IRQ handling stacks
  414. */
  415. struct irq_stack {
  416. u32 stack[THREAD_SIZE/sizeof(u32)];
  417. } __aligned(THREAD_SIZE);
  418. DECLARE_PER_CPU(struct irq_stack *, hardirq_stack);
  419. DECLARE_PER_CPU(struct irq_stack *, softirq_stack);
  420. #endif /* X86_64 */
  421. extern unsigned int xstate_size;
  422. extern void free_thread_xstate(struct task_struct *);
  423. extern struct kmem_cache *task_xstate_cachep;
  424. struct perf_event;
  425. struct thread_struct {
  426. /* Cached TLS descriptors: */
  427. struct desc_struct tls_array[GDT_ENTRY_TLS_ENTRIES];
  428. unsigned long sp0;
  429. unsigned long sp;
  430. #ifdef CONFIG_X86_32
  431. unsigned long sysenter_cs;
  432. #else
  433. unsigned short es;
  434. unsigned short ds;
  435. unsigned short fsindex;
  436. unsigned short gsindex;
  437. #endif
  438. #ifdef CONFIG_X86_32
  439. unsigned long ip;
  440. #endif
  441. #ifdef CONFIG_X86_64
  442. unsigned long fs;
  443. #endif
  444. unsigned long gs;
  445. /* Save middle states of ptrace breakpoints */
  446. struct perf_event *ptrace_bps[HBP_NUM];
  447. /* Debug status used for traps, single steps, etc... */
  448. unsigned long debugreg6;
  449. /* Keep track of the exact dr7 value set by the user */
  450. unsigned long ptrace_dr7;
  451. /* Fault info: */
  452. unsigned long cr2;
  453. unsigned long trap_nr;
  454. unsigned long error_code;
  455. /* floating point and extended processor state */
  456. struct fpu fpu;
  457. #ifdef CONFIG_X86_32
  458. /* Virtual 86 mode info */
  459. struct vm86_struct __user *vm86_info;
  460. unsigned long screen_bitmap;
  461. unsigned long v86flags;
  462. unsigned long v86mask;
  463. unsigned long saved_sp0;
  464. unsigned int saved_fs;
  465. unsigned int saved_gs;
  466. #endif
  467. /* IO permissions: */
  468. unsigned long *io_bitmap_ptr;
  469. unsigned long iopl;
  470. /* Max allowed port in the bitmap, in bytes: */
  471. unsigned io_bitmap_max;
  472. /*
  473. * fpu_counter contains the number of consecutive context switches
  474. * that the FPU is used. If this is over a threshold, the lazy fpu
  475. * saving becomes unlazy to save the trap. This is an unsigned char
  476. * so that after 256 times the counter wraps and the behavior turns
  477. * lazy again; this to deal with bursty apps that only use FPU for
  478. * a short time
  479. */
  480. unsigned char fpu_counter;
  481. };
  482. /*
  483. * Set IOPL bits in EFLAGS from given mask
  484. */
  485. static inline void native_set_iopl_mask(unsigned mask)
  486. {
  487. #ifdef CONFIG_X86_32
  488. unsigned int reg;
  489. asm volatile ("pushfl;"
  490. "popl %0;"
  491. "andl %1, %0;"
  492. "orl %2, %0;"
  493. "pushl %0;"
  494. "popfl"
  495. : "=&r" (reg)
  496. : "i" (~X86_EFLAGS_IOPL), "r" (mask));
  497. #endif
  498. }
  499. static inline void
  500. native_load_sp0(struct tss_struct *tss, struct thread_struct *thread)
  501. {
  502. tss->x86_tss.sp0 = thread->sp0;
  503. #ifdef CONFIG_X86_32
  504. /* Only happens when SEP is enabled, no need to test "SEP"arately: */
  505. if (unlikely(tss->x86_tss.ss1 != thread->sysenter_cs)) {
  506. tss->x86_tss.ss1 = thread->sysenter_cs;
  507. wrmsr(MSR_IA32_SYSENTER_CS, thread->sysenter_cs, 0);
  508. }
  509. #endif
  510. }
  511. static inline void native_swapgs(void)
  512. {
  513. #ifdef CONFIG_X86_64
  514. asm volatile("swapgs" ::: "memory");
  515. #endif
  516. }
  517. static inline unsigned long current_top_of_stack(void)
  518. {
  519. #ifdef CONFIG_X86_64
  520. return this_cpu_read_stable(cpu_tss.x86_tss.sp0);
  521. #else
  522. /* sp0 on x86_32 is special in and around vm86 mode. */
  523. return this_cpu_read_stable(cpu_current_top_of_stack);
  524. #endif
  525. }
  526. #ifdef CONFIG_PARAVIRT
  527. #include <asm/paravirt.h>
  528. #else
  529. #define __cpuid native_cpuid
  530. #define paravirt_enabled() 0
  531. static inline void load_sp0(struct tss_struct *tss,
  532. struct thread_struct *thread)
  533. {
  534. native_load_sp0(tss, thread);
  535. }
  536. #define set_iopl_mask native_set_iopl_mask
  537. #endif /* CONFIG_PARAVIRT */
  538. typedef struct {
  539. unsigned long seg;
  540. } mm_segment_t;
  541. /* Free all resources held by a thread. */
  542. extern void release_thread(struct task_struct *);
  543. unsigned long get_wchan(struct task_struct *p);
  544. /*
  545. * Generic CPUID function
  546. * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx
  547. * resulting in stale register contents being returned.
  548. */
  549. static inline void cpuid(unsigned int op,
  550. unsigned int *eax, unsigned int *ebx,
  551. unsigned int *ecx, unsigned int *edx)
  552. {
  553. *eax = op;
  554. *ecx = 0;
  555. __cpuid(eax, ebx, ecx, edx);
  556. }
  557. /* Some CPUID calls want 'count' to be placed in ecx */
  558. static inline void cpuid_count(unsigned int op, int count,
  559. unsigned int *eax, unsigned int *ebx,
  560. unsigned int *ecx, unsigned int *edx)
  561. {
  562. *eax = op;
  563. *ecx = count;
  564. __cpuid(eax, ebx, ecx, edx);
  565. }
  566. /*
  567. * CPUID functions returning a single datum
  568. */
  569. static inline unsigned int cpuid_eax(unsigned int op)
  570. {
  571. unsigned int eax, ebx, ecx, edx;
  572. cpuid(op, &eax, &ebx, &ecx, &edx);
  573. return eax;
  574. }
  575. static inline unsigned int cpuid_ebx(unsigned int op)
  576. {
  577. unsigned int eax, ebx, ecx, edx;
  578. cpuid(op, &eax, &ebx, &ecx, &edx);
  579. return ebx;
  580. }
  581. static inline unsigned int cpuid_ecx(unsigned int op)
  582. {
  583. unsigned int eax, ebx, ecx, edx;
  584. cpuid(op, &eax, &ebx, &ecx, &edx);
  585. return ecx;
  586. }
  587. static inline unsigned int cpuid_edx(unsigned int op)
  588. {
  589. unsigned int eax, ebx, ecx, edx;
  590. cpuid(op, &eax, &ebx, &ecx, &edx);
  591. return edx;
  592. }
  593. /* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
  594. static inline void rep_nop(void)
  595. {
  596. asm volatile("rep; nop" ::: "memory");
  597. }
  598. static inline void cpu_relax(void)
  599. {
  600. rep_nop();
  601. }
  602. #define cpu_relax_lowlatency() cpu_relax()
  603. /* Stop speculative execution and prefetching of modified code. */
  604. static inline void sync_core(void)
  605. {
  606. int tmp;
  607. #ifdef CONFIG_M486
  608. /*
  609. * Do a CPUID if available, otherwise do a jump. The jump
  610. * can conveniently enough be the jump around CPUID.
  611. */
  612. asm volatile("cmpl %2,%1\n\t"
  613. "jl 1f\n\t"
  614. "cpuid\n"
  615. "1:"
  616. : "=a" (tmp)
  617. : "rm" (boot_cpu_data.cpuid_level), "ri" (0), "0" (1)
  618. : "ebx", "ecx", "edx", "memory");
  619. #else
  620. /*
  621. * CPUID is a barrier to speculative execution.
  622. * Prefetched instructions are automatically
  623. * invalidated when modified.
  624. */
  625. asm volatile("cpuid"
  626. : "=a" (tmp)
  627. : "0" (1)
  628. : "ebx", "ecx", "edx", "memory");
  629. #endif
  630. }
  631. extern void select_idle_routine(const struct cpuinfo_x86 *c);
  632. extern void init_amd_e400_c1e_mask(void);
  633. extern unsigned long boot_option_idle_override;
  634. extern bool amd_e400_c1e_detected;
  635. enum idle_boot_override {IDLE_NO_OVERRIDE=0, IDLE_HALT, IDLE_NOMWAIT,
  636. IDLE_POLL};
  637. extern void enable_sep_cpu(void);
  638. extern int sysenter_setup(void);
  639. extern void early_trap_init(void);
  640. void early_trap_pf_init(void);
  641. /* Defined in head.S */
  642. extern struct desc_ptr early_gdt_descr;
  643. extern void cpu_set_gdt(int);
  644. extern void switch_to_new_gdt(int);
  645. extern void load_percpu_segment(int);
  646. extern void cpu_init(void);
  647. static inline unsigned long get_debugctlmsr(void)
  648. {
  649. unsigned long debugctlmsr = 0;
  650. #ifndef CONFIG_X86_DEBUGCTLMSR
  651. if (boot_cpu_data.x86 < 6)
  652. return 0;
  653. #endif
  654. rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
  655. return debugctlmsr;
  656. }
  657. static inline void update_debugctlmsr(unsigned long debugctlmsr)
  658. {
  659. #ifndef CONFIG_X86_DEBUGCTLMSR
  660. if (boot_cpu_data.x86 < 6)
  661. return;
  662. #endif
  663. wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
  664. }
  665. extern void set_task_blockstep(struct task_struct *task, bool on);
  666. /*
  667. * from system description table in BIOS. Mostly for MCA use, but
  668. * others may find it useful:
  669. */
  670. extern unsigned int machine_id;
  671. extern unsigned int machine_submodel_id;
  672. extern unsigned int BIOS_revision;
  673. /* Boot loader type from the setup header: */
  674. extern int bootloader_type;
  675. extern int bootloader_version;
  676. extern char ignore_fpu_irq;
  677. #define HAVE_ARCH_PICK_MMAP_LAYOUT 1
  678. #define ARCH_HAS_PREFETCHW
  679. #define ARCH_HAS_SPINLOCK_PREFETCH
  680. #ifdef CONFIG_X86_32
  681. # define BASE_PREFETCH ""
  682. # define ARCH_HAS_PREFETCH
  683. #else
  684. # define BASE_PREFETCH "prefetcht0 %P1"
  685. #endif
  686. /*
  687. * Prefetch instructions for Pentium III (+) and AMD Athlon (+)
  688. *
  689. * It's not worth to care about 3dnow prefetches for the K6
  690. * because they are microcoded there and very slow.
  691. */
  692. static inline void prefetch(const void *x)
  693. {
  694. alternative_input(BASE_PREFETCH, "prefetchnta %P1",
  695. X86_FEATURE_XMM,
  696. "m" (*(const char *)x));
  697. }
  698. /*
  699. * 3dnow prefetch to get an exclusive cache line.
  700. * Useful for spinlocks to avoid one state transition in the
  701. * cache coherency protocol:
  702. */
  703. static inline void prefetchw(const void *x)
  704. {
  705. alternative_input(BASE_PREFETCH, "prefetchw %P1",
  706. X86_FEATURE_3DNOWPREFETCH,
  707. "m" (*(const char *)x));
  708. }
  709. static inline void spin_lock_prefetch(const void *x)
  710. {
  711. prefetchw(x);
  712. }
  713. #define TOP_OF_INIT_STACK ((unsigned long)&init_stack + sizeof(init_stack) - \
  714. TOP_OF_KERNEL_STACK_PADDING)
  715. #ifdef CONFIG_X86_32
  716. /*
  717. * User space process size: 3GB (default).
  718. */
  719. #define TASK_SIZE PAGE_OFFSET
  720. #define TASK_SIZE_MAX TASK_SIZE
  721. #define STACK_TOP TASK_SIZE
  722. #define STACK_TOP_MAX STACK_TOP
  723. #define INIT_THREAD { \
  724. .sp0 = TOP_OF_INIT_STACK, \
  725. .vm86_info = NULL, \
  726. .sysenter_cs = __KERNEL_CS, \
  727. .io_bitmap_ptr = NULL, \
  728. }
  729. extern unsigned long thread_saved_pc(struct task_struct *tsk);
  730. /*
  731. * TOP_OF_KERNEL_STACK_PADDING reserves 8 bytes on top of the ring0 stack.
  732. * This is necessary to guarantee that the entire "struct pt_regs"
  733. * is accessible even if the CPU haven't stored the SS/ESP registers
  734. * on the stack (interrupt gate does not save these registers
  735. * when switching to the same priv ring).
  736. * Therefore beware: accessing the ss/esp fields of the
  737. * "struct pt_regs" is possible, but they may contain the
  738. * completely wrong values.
  739. */
  740. #define task_pt_regs(task) \
  741. ({ \
  742. unsigned long __ptr = (unsigned long)task_stack_page(task); \
  743. __ptr += THREAD_SIZE - TOP_OF_KERNEL_STACK_PADDING; \
  744. ((struct pt_regs *)__ptr) - 1; \
  745. })
  746. #define KSTK_ESP(task) (task_pt_regs(task)->sp)
  747. #else
  748. /*
  749. * User space process size. 47bits minus one guard page. The guard
  750. * page is necessary on Intel CPUs: if a SYSCALL instruction is at
  751. * the highest possible canonical userspace address, then that
  752. * syscall will enter the kernel with a non-canonical return
  753. * address, and SYSRET will explode dangerously. We avoid this
  754. * particular problem by preventing anything from being mapped
  755. * at the maximum canonical address.
  756. */
  757. #define TASK_SIZE_MAX ((1UL << 47) - PAGE_SIZE)
  758. /* This decides where the kernel will search for a free chunk of vm
  759. * space during mmap's.
  760. */
  761. #define IA32_PAGE_OFFSET ((current->personality & ADDR_LIMIT_3GB) ? \
  762. 0xc0000000 : 0xFFFFe000)
  763. #define TASK_SIZE (test_thread_flag(TIF_ADDR32) ? \
  764. IA32_PAGE_OFFSET : TASK_SIZE_MAX)
  765. #define TASK_SIZE_OF(child) ((test_tsk_thread_flag(child, TIF_ADDR32)) ? \
  766. IA32_PAGE_OFFSET : TASK_SIZE_MAX)
  767. #define STACK_TOP TASK_SIZE
  768. #define STACK_TOP_MAX TASK_SIZE_MAX
  769. #define INIT_THREAD { \
  770. .sp0 = TOP_OF_INIT_STACK \
  771. }
  772. /*
  773. * Return saved PC of a blocked thread.
  774. * What is this good for? it will be always the scheduler or ret_from_fork.
  775. */
  776. #define thread_saved_pc(t) (*(unsigned long *)((t)->thread.sp - 8))
  777. #define task_pt_regs(tsk) ((struct pt_regs *)(tsk)->thread.sp0 - 1)
  778. extern unsigned long KSTK_ESP(struct task_struct *task);
  779. #endif /* CONFIG_X86_64 */
  780. extern void start_thread(struct pt_regs *regs, unsigned long new_ip,
  781. unsigned long new_sp);
  782. /*
  783. * This decides where the kernel will search for a free chunk of vm
  784. * space during mmap's.
  785. */
  786. #define TASK_UNMAPPED_BASE (PAGE_ALIGN(TASK_SIZE / 3))
  787. #define KSTK_EIP(task) (task_pt_regs(task)->ip)
  788. /* Get/set a process' ability to use the timestamp counter instruction */
  789. #define GET_TSC_CTL(adr) get_tsc_mode((adr))
  790. #define SET_TSC_CTL(val) set_tsc_mode((val))
  791. extern int get_tsc_mode(unsigned long adr);
  792. extern int set_tsc_mode(unsigned int val);
  793. /* Register/unregister a process' MPX related resource */
  794. #define MPX_ENABLE_MANAGEMENT(tsk) mpx_enable_management((tsk))
  795. #define MPX_DISABLE_MANAGEMENT(tsk) mpx_disable_management((tsk))
  796. #ifdef CONFIG_X86_INTEL_MPX
  797. extern int mpx_enable_management(struct task_struct *tsk);
  798. extern int mpx_disable_management(struct task_struct *tsk);
  799. #else
  800. static inline int mpx_enable_management(struct task_struct *tsk)
  801. {
  802. return -EINVAL;
  803. }
  804. static inline int mpx_disable_management(struct task_struct *tsk)
  805. {
  806. return -EINVAL;
  807. }
  808. #endif /* CONFIG_X86_INTEL_MPX */
  809. extern u16 amd_get_nb_id(int cpu);
  810. extern u32 amd_get_nodes_per_socket(void);
  811. static inline uint32_t hypervisor_cpuid_base(const char *sig, uint32_t leaves)
  812. {
  813. uint32_t base, eax, signature[3];
  814. for (base = 0x40000000; base < 0x40010000; base += 0x100) {
  815. cpuid(base, &eax, &signature[0], &signature[1], &signature[2]);
  816. if (!memcmp(sig, signature, 12) &&
  817. (leaves == 0 || ((eax - base) >= leaves)))
  818. return base;
  819. }
  820. return 0;
  821. }
  822. extern unsigned long arch_align_stack(unsigned long sp);
  823. extern void free_init_pages(char *what, unsigned long begin, unsigned long end);
  824. void default_idle(void);
  825. #ifdef CONFIG_XEN
  826. bool xen_set_default_idle(void);
  827. #else
  828. #define xen_set_default_idle 0
  829. #endif
  830. void stop_this_cpu(void *dummy);
  831. void df_debug(struct pt_regs *regs, long error_code);
  832. #endif /* _ASM_X86_PROCESSOR_H */