vi.c 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <linux/slab.h>
  25. #include <linux/module.h>
  26. #include "drmP.h"
  27. #include "amdgpu.h"
  28. #include "amdgpu_atombios.h"
  29. #include "amdgpu_ih.h"
  30. #include "amdgpu_uvd.h"
  31. #include "amdgpu_vce.h"
  32. #include "amdgpu_ucode.h"
  33. #include "atom.h"
  34. #include "amd_pcie.h"
  35. #include "gmc/gmc_8_1_d.h"
  36. #include "gmc/gmc_8_1_sh_mask.h"
  37. #include "oss/oss_3_0_d.h"
  38. #include "oss/oss_3_0_sh_mask.h"
  39. #include "bif/bif_5_0_d.h"
  40. #include "bif/bif_5_0_sh_mask.h"
  41. #include "gca/gfx_8_0_d.h"
  42. #include "gca/gfx_8_0_sh_mask.h"
  43. #include "smu/smu_7_1_1_d.h"
  44. #include "smu/smu_7_1_1_sh_mask.h"
  45. #include "uvd/uvd_5_0_d.h"
  46. #include "uvd/uvd_5_0_sh_mask.h"
  47. #include "vce/vce_3_0_d.h"
  48. #include "vce/vce_3_0_sh_mask.h"
  49. #include "dce/dce_10_0_d.h"
  50. #include "dce/dce_10_0_sh_mask.h"
  51. #include "vid.h"
  52. #include "vi.h"
  53. #include "vi_dpm.h"
  54. #include "gmc_v8_0.h"
  55. #include "gmc_v7_0.h"
  56. #include "gfx_v8_0.h"
  57. #include "sdma_v2_4.h"
  58. #include "sdma_v3_0.h"
  59. #include "dce_v10_0.h"
  60. #include "dce_v11_0.h"
  61. #include "iceland_ih.h"
  62. #include "tonga_ih.h"
  63. #include "cz_ih.h"
  64. #include "uvd_v5_0.h"
  65. #include "uvd_v6_0.h"
  66. #include "vce_v3_0.h"
  67. #include "amdgpu_powerplay.h"
  68. #if defined(CONFIG_DRM_AMD_ACP)
  69. #include "amdgpu_acp.h"
  70. #endif
  71. MODULE_FIRMWARE("amdgpu/polaris10_smc.bin");
  72. MODULE_FIRMWARE("amdgpu/polaris10_smc_sk.bin");
  73. MODULE_FIRMWARE("amdgpu/polaris11_smc.bin");
  74. MODULE_FIRMWARE("amdgpu/polaris11_smc_sk.bin");
  75. /*
  76. * Indirect registers accessor
  77. */
  78. static u32 vi_pcie_rreg(struct amdgpu_device *adev, u32 reg)
  79. {
  80. unsigned long flags;
  81. u32 r;
  82. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  83. WREG32(mmPCIE_INDEX, reg);
  84. (void)RREG32(mmPCIE_INDEX);
  85. r = RREG32(mmPCIE_DATA);
  86. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  87. return r;
  88. }
  89. static void vi_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  90. {
  91. unsigned long flags;
  92. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  93. WREG32(mmPCIE_INDEX, reg);
  94. (void)RREG32(mmPCIE_INDEX);
  95. WREG32(mmPCIE_DATA, v);
  96. (void)RREG32(mmPCIE_DATA);
  97. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  98. }
  99. static u32 vi_smc_rreg(struct amdgpu_device *adev, u32 reg)
  100. {
  101. unsigned long flags;
  102. u32 r;
  103. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  104. WREG32(mmSMC_IND_INDEX_0, (reg));
  105. r = RREG32(mmSMC_IND_DATA_0);
  106. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  107. return r;
  108. }
  109. static void vi_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  110. {
  111. unsigned long flags;
  112. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  113. WREG32(mmSMC_IND_INDEX_0, (reg));
  114. WREG32(mmSMC_IND_DATA_0, (v));
  115. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  116. }
  117. /* smu_8_0_d.h */
  118. #define mmMP0PUB_IND_INDEX 0x180
  119. #define mmMP0PUB_IND_DATA 0x181
  120. static u32 cz_smc_rreg(struct amdgpu_device *adev, u32 reg)
  121. {
  122. unsigned long flags;
  123. u32 r;
  124. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  125. WREG32(mmMP0PUB_IND_INDEX, (reg));
  126. r = RREG32(mmMP0PUB_IND_DATA);
  127. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  128. return r;
  129. }
  130. static void cz_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  131. {
  132. unsigned long flags;
  133. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  134. WREG32(mmMP0PUB_IND_INDEX, (reg));
  135. WREG32(mmMP0PUB_IND_DATA, (v));
  136. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  137. }
  138. static u32 vi_uvd_ctx_rreg(struct amdgpu_device *adev, u32 reg)
  139. {
  140. unsigned long flags;
  141. u32 r;
  142. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  143. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  144. r = RREG32(mmUVD_CTX_DATA);
  145. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  146. return r;
  147. }
  148. static void vi_uvd_ctx_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  149. {
  150. unsigned long flags;
  151. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  152. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  153. WREG32(mmUVD_CTX_DATA, (v));
  154. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  155. }
  156. static u32 vi_didt_rreg(struct amdgpu_device *adev, u32 reg)
  157. {
  158. unsigned long flags;
  159. u32 r;
  160. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  161. WREG32(mmDIDT_IND_INDEX, (reg));
  162. r = RREG32(mmDIDT_IND_DATA);
  163. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  164. return r;
  165. }
  166. static void vi_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  167. {
  168. unsigned long flags;
  169. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  170. WREG32(mmDIDT_IND_INDEX, (reg));
  171. WREG32(mmDIDT_IND_DATA, (v));
  172. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  173. }
  174. static const u32 tonga_mgcg_cgcg_init[] =
  175. {
  176. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  177. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  178. mmPCIE_DATA, 0x000f0000, 0x00000000,
  179. mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
  180. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  181. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  182. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  183. };
  184. static const u32 fiji_mgcg_cgcg_init[] =
  185. {
  186. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  187. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  188. mmPCIE_DATA, 0x000f0000, 0x00000000,
  189. mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
  190. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  191. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  192. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  193. };
  194. static const u32 iceland_mgcg_cgcg_init[] =
  195. {
  196. mmPCIE_INDEX, 0xffffffff, ixPCIE_CNTL2,
  197. mmPCIE_DATA, 0x000f0000, 0x00000000,
  198. mmSMC_IND_INDEX_4, 0xffffffff, ixCGTT_ROM_CLK_CTRL0,
  199. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  200. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  201. };
  202. static const u32 cz_mgcg_cgcg_init[] =
  203. {
  204. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  205. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  206. mmPCIE_DATA, 0x000f0000, 0x00000000,
  207. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  208. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  209. };
  210. static const u32 stoney_mgcg_cgcg_init[] =
  211. {
  212. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00000100,
  213. mmHDP_XDP_CGTT_BLK_CTRL, 0xffffffff, 0x00000104,
  214. mmHDP_HOST_PATH_CNTL, 0xffffffff, 0x0f000027,
  215. };
  216. static void vi_init_golden_registers(struct amdgpu_device *adev)
  217. {
  218. /* Some of the registers might be dependent on GRBM_GFX_INDEX */
  219. mutex_lock(&adev->grbm_idx_mutex);
  220. switch (adev->asic_type) {
  221. case CHIP_TOPAZ:
  222. amdgpu_program_register_sequence(adev,
  223. iceland_mgcg_cgcg_init,
  224. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  225. break;
  226. case CHIP_FIJI:
  227. amdgpu_program_register_sequence(adev,
  228. fiji_mgcg_cgcg_init,
  229. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  230. break;
  231. case CHIP_TONGA:
  232. amdgpu_program_register_sequence(adev,
  233. tonga_mgcg_cgcg_init,
  234. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  235. break;
  236. case CHIP_CARRIZO:
  237. amdgpu_program_register_sequence(adev,
  238. cz_mgcg_cgcg_init,
  239. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  240. break;
  241. case CHIP_STONEY:
  242. amdgpu_program_register_sequence(adev,
  243. stoney_mgcg_cgcg_init,
  244. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  245. break;
  246. case CHIP_POLARIS11:
  247. case CHIP_POLARIS10:
  248. default:
  249. break;
  250. }
  251. mutex_unlock(&adev->grbm_idx_mutex);
  252. }
  253. /**
  254. * vi_get_xclk - get the xclk
  255. *
  256. * @adev: amdgpu_device pointer
  257. *
  258. * Returns the reference clock used by the gfx engine
  259. * (VI).
  260. */
  261. static u32 vi_get_xclk(struct amdgpu_device *adev)
  262. {
  263. u32 reference_clock = adev->clock.spll.reference_freq;
  264. u32 tmp;
  265. if (adev->flags & AMD_IS_APU)
  266. return reference_clock;
  267. tmp = RREG32_SMC(ixCG_CLKPIN_CNTL_2);
  268. if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL_2, MUX_TCLK_TO_XCLK))
  269. return 1000;
  270. tmp = RREG32_SMC(ixCG_CLKPIN_CNTL);
  271. if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL, XTALIN_DIVIDE))
  272. return reference_clock / 4;
  273. return reference_clock;
  274. }
  275. /**
  276. * vi_srbm_select - select specific register instances
  277. *
  278. * @adev: amdgpu_device pointer
  279. * @me: selected ME (micro engine)
  280. * @pipe: pipe
  281. * @queue: queue
  282. * @vmid: VMID
  283. *
  284. * Switches the currently active registers instances. Some
  285. * registers are instanced per VMID, others are instanced per
  286. * me/pipe/queue combination.
  287. */
  288. void vi_srbm_select(struct amdgpu_device *adev,
  289. u32 me, u32 pipe, u32 queue, u32 vmid)
  290. {
  291. u32 srbm_gfx_cntl = 0;
  292. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, PIPEID, pipe);
  293. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, MEID, me);
  294. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, VMID, vmid);
  295. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, QUEUEID, queue);
  296. WREG32(mmSRBM_GFX_CNTL, srbm_gfx_cntl);
  297. }
  298. static void vi_vga_set_state(struct amdgpu_device *adev, bool state)
  299. {
  300. /* todo */
  301. }
  302. static bool vi_read_disabled_bios(struct amdgpu_device *adev)
  303. {
  304. u32 bus_cntl;
  305. u32 d1vga_control = 0;
  306. u32 d2vga_control = 0;
  307. u32 vga_render_control = 0;
  308. u32 rom_cntl;
  309. bool r;
  310. bus_cntl = RREG32(mmBUS_CNTL);
  311. if (adev->mode_info.num_crtc) {
  312. d1vga_control = RREG32(mmD1VGA_CONTROL);
  313. d2vga_control = RREG32(mmD2VGA_CONTROL);
  314. vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
  315. }
  316. rom_cntl = RREG32_SMC(ixROM_CNTL);
  317. /* enable the rom */
  318. WREG32(mmBUS_CNTL, (bus_cntl & ~BUS_CNTL__BIOS_ROM_DIS_MASK));
  319. if (adev->mode_info.num_crtc) {
  320. /* Disable VGA mode */
  321. WREG32(mmD1VGA_CONTROL,
  322. (d1vga_control & ~(D1VGA_CONTROL__D1VGA_MODE_ENABLE_MASK |
  323. D1VGA_CONTROL__D1VGA_TIMING_SELECT_MASK)));
  324. WREG32(mmD2VGA_CONTROL,
  325. (d2vga_control & ~(D2VGA_CONTROL__D2VGA_MODE_ENABLE_MASK |
  326. D2VGA_CONTROL__D2VGA_TIMING_SELECT_MASK)));
  327. WREG32(mmVGA_RENDER_CONTROL,
  328. (vga_render_control & ~VGA_RENDER_CONTROL__VGA_VSTATUS_CNTL_MASK));
  329. }
  330. WREG32_SMC(ixROM_CNTL, rom_cntl | ROM_CNTL__SCK_OVERWRITE_MASK);
  331. r = amdgpu_read_bios(adev);
  332. /* restore regs */
  333. WREG32(mmBUS_CNTL, bus_cntl);
  334. if (adev->mode_info.num_crtc) {
  335. WREG32(mmD1VGA_CONTROL, d1vga_control);
  336. WREG32(mmD2VGA_CONTROL, d2vga_control);
  337. WREG32(mmVGA_RENDER_CONTROL, vga_render_control);
  338. }
  339. WREG32_SMC(ixROM_CNTL, rom_cntl);
  340. return r;
  341. }
  342. static bool vi_read_bios_from_rom(struct amdgpu_device *adev,
  343. u8 *bios, u32 length_bytes)
  344. {
  345. u32 *dw_ptr;
  346. unsigned long flags;
  347. u32 i, length_dw;
  348. if (bios == NULL)
  349. return false;
  350. if (length_bytes == 0)
  351. return false;
  352. /* APU vbios image is part of sbios image */
  353. if (adev->flags & AMD_IS_APU)
  354. return false;
  355. dw_ptr = (u32 *)bios;
  356. length_dw = ALIGN(length_bytes, 4) / 4;
  357. /* take the smc lock since we are using the smc index */
  358. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  359. /* set rom index to 0 */
  360. WREG32(mmSMC_IND_INDEX_0, ixROM_INDEX);
  361. WREG32(mmSMC_IND_DATA_0, 0);
  362. /* set index to data for continous read */
  363. WREG32(mmSMC_IND_INDEX_0, ixROM_DATA);
  364. for (i = 0; i < length_dw; i++)
  365. dw_ptr[i] = RREG32(mmSMC_IND_DATA_0);
  366. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  367. return true;
  368. }
  369. static const struct amdgpu_allowed_register_entry tonga_allowed_read_registers[] = {
  370. {mmGB_MACROTILE_MODE7, true},
  371. };
  372. static const struct amdgpu_allowed_register_entry cz_allowed_read_registers[] = {
  373. {mmGB_TILE_MODE7, true},
  374. {mmGB_TILE_MODE12, true},
  375. {mmGB_TILE_MODE17, true},
  376. {mmGB_TILE_MODE23, true},
  377. {mmGB_MACROTILE_MODE7, true},
  378. };
  379. static const struct amdgpu_allowed_register_entry vi_allowed_read_registers[] = {
  380. {mmGRBM_STATUS, false},
  381. {mmGRBM_STATUS2, false},
  382. {mmGRBM_STATUS_SE0, false},
  383. {mmGRBM_STATUS_SE1, false},
  384. {mmGRBM_STATUS_SE2, false},
  385. {mmGRBM_STATUS_SE3, false},
  386. {mmSRBM_STATUS, false},
  387. {mmSRBM_STATUS2, false},
  388. {mmSRBM_STATUS3, false},
  389. {mmSDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET, false},
  390. {mmSDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET, false},
  391. {mmCP_STAT, false},
  392. {mmCP_STALLED_STAT1, false},
  393. {mmCP_STALLED_STAT2, false},
  394. {mmCP_STALLED_STAT3, false},
  395. {mmCP_CPF_BUSY_STAT, false},
  396. {mmCP_CPF_STALLED_STAT1, false},
  397. {mmCP_CPF_STATUS, false},
  398. {mmCP_CPC_BUSY_STAT, false},
  399. {mmCP_CPC_STALLED_STAT1, false},
  400. {mmCP_CPC_STATUS, false},
  401. {mmGB_ADDR_CONFIG, false},
  402. {mmMC_ARB_RAMCFG, false},
  403. {mmGB_TILE_MODE0, false},
  404. {mmGB_TILE_MODE1, false},
  405. {mmGB_TILE_MODE2, false},
  406. {mmGB_TILE_MODE3, false},
  407. {mmGB_TILE_MODE4, false},
  408. {mmGB_TILE_MODE5, false},
  409. {mmGB_TILE_MODE6, false},
  410. {mmGB_TILE_MODE7, false},
  411. {mmGB_TILE_MODE8, false},
  412. {mmGB_TILE_MODE9, false},
  413. {mmGB_TILE_MODE10, false},
  414. {mmGB_TILE_MODE11, false},
  415. {mmGB_TILE_MODE12, false},
  416. {mmGB_TILE_MODE13, false},
  417. {mmGB_TILE_MODE14, false},
  418. {mmGB_TILE_MODE15, false},
  419. {mmGB_TILE_MODE16, false},
  420. {mmGB_TILE_MODE17, false},
  421. {mmGB_TILE_MODE18, false},
  422. {mmGB_TILE_MODE19, false},
  423. {mmGB_TILE_MODE20, false},
  424. {mmGB_TILE_MODE21, false},
  425. {mmGB_TILE_MODE22, false},
  426. {mmGB_TILE_MODE23, false},
  427. {mmGB_TILE_MODE24, false},
  428. {mmGB_TILE_MODE25, false},
  429. {mmGB_TILE_MODE26, false},
  430. {mmGB_TILE_MODE27, false},
  431. {mmGB_TILE_MODE28, false},
  432. {mmGB_TILE_MODE29, false},
  433. {mmGB_TILE_MODE30, false},
  434. {mmGB_TILE_MODE31, false},
  435. {mmGB_MACROTILE_MODE0, false},
  436. {mmGB_MACROTILE_MODE1, false},
  437. {mmGB_MACROTILE_MODE2, false},
  438. {mmGB_MACROTILE_MODE3, false},
  439. {mmGB_MACROTILE_MODE4, false},
  440. {mmGB_MACROTILE_MODE5, false},
  441. {mmGB_MACROTILE_MODE6, false},
  442. {mmGB_MACROTILE_MODE7, false},
  443. {mmGB_MACROTILE_MODE8, false},
  444. {mmGB_MACROTILE_MODE9, false},
  445. {mmGB_MACROTILE_MODE10, false},
  446. {mmGB_MACROTILE_MODE11, false},
  447. {mmGB_MACROTILE_MODE12, false},
  448. {mmGB_MACROTILE_MODE13, false},
  449. {mmGB_MACROTILE_MODE14, false},
  450. {mmGB_MACROTILE_MODE15, false},
  451. {mmCC_RB_BACKEND_DISABLE, false, true},
  452. {mmGC_USER_RB_BACKEND_DISABLE, false, true},
  453. {mmGB_BACKEND_MAP, false, false},
  454. {mmPA_SC_RASTER_CONFIG, false, true},
  455. {mmPA_SC_RASTER_CONFIG_1, false, true},
  456. };
  457. static uint32_t vi_read_indexed_register(struct amdgpu_device *adev, u32 se_num,
  458. u32 sh_num, u32 reg_offset)
  459. {
  460. uint32_t val;
  461. mutex_lock(&adev->grbm_idx_mutex);
  462. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  463. gfx_v8_0_select_se_sh(adev, se_num, sh_num);
  464. val = RREG32(reg_offset);
  465. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  466. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  467. mutex_unlock(&adev->grbm_idx_mutex);
  468. return val;
  469. }
  470. static int vi_read_register(struct amdgpu_device *adev, u32 se_num,
  471. u32 sh_num, u32 reg_offset, u32 *value)
  472. {
  473. const struct amdgpu_allowed_register_entry *asic_register_table = NULL;
  474. const struct amdgpu_allowed_register_entry *asic_register_entry;
  475. uint32_t size, i;
  476. *value = 0;
  477. switch (adev->asic_type) {
  478. case CHIP_TOPAZ:
  479. asic_register_table = tonga_allowed_read_registers;
  480. size = ARRAY_SIZE(tonga_allowed_read_registers);
  481. break;
  482. case CHIP_FIJI:
  483. case CHIP_TONGA:
  484. case CHIP_POLARIS11:
  485. case CHIP_POLARIS10:
  486. case CHIP_CARRIZO:
  487. case CHIP_STONEY:
  488. asic_register_table = cz_allowed_read_registers;
  489. size = ARRAY_SIZE(cz_allowed_read_registers);
  490. break;
  491. default:
  492. return -EINVAL;
  493. }
  494. if (asic_register_table) {
  495. for (i = 0; i < size; i++) {
  496. asic_register_entry = asic_register_table + i;
  497. if (reg_offset != asic_register_entry->reg_offset)
  498. continue;
  499. if (!asic_register_entry->untouched)
  500. *value = asic_register_entry->grbm_indexed ?
  501. vi_read_indexed_register(adev, se_num,
  502. sh_num, reg_offset) :
  503. RREG32(reg_offset);
  504. return 0;
  505. }
  506. }
  507. for (i = 0; i < ARRAY_SIZE(vi_allowed_read_registers); i++) {
  508. if (reg_offset != vi_allowed_read_registers[i].reg_offset)
  509. continue;
  510. if (!vi_allowed_read_registers[i].untouched)
  511. *value = vi_allowed_read_registers[i].grbm_indexed ?
  512. vi_read_indexed_register(adev, se_num,
  513. sh_num, reg_offset) :
  514. RREG32(reg_offset);
  515. return 0;
  516. }
  517. return -EINVAL;
  518. }
  519. static void vi_gpu_pci_config_reset(struct amdgpu_device *adev)
  520. {
  521. u32 i;
  522. dev_info(adev->dev, "GPU pci config reset\n");
  523. /* disable BM */
  524. pci_clear_master(adev->pdev);
  525. /* reset */
  526. amdgpu_pci_config_reset(adev);
  527. udelay(100);
  528. /* wait for asic to come out of reset */
  529. for (i = 0; i < adev->usec_timeout; i++) {
  530. if (RREG32(mmCONFIG_MEMSIZE) != 0xffffffff)
  531. break;
  532. udelay(1);
  533. }
  534. }
  535. static void vi_set_bios_scratch_engine_hung(struct amdgpu_device *adev, bool hung)
  536. {
  537. u32 tmp = RREG32(mmBIOS_SCRATCH_3);
  538. if (hung)
  539. tmp |= ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  540. else
  541. tmp &= ~ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  542. WREG32(mmBIOS_SCRATCH_3, tmp);
  543. }
  544. /**
  545. * vi_asic_reset - soft reset GPU
  546. *
  547. * @adev: amdgpu_device pointer
  548. *
  549. * Look up which blocks are hung and attempt
  550. * to reset them.
  551. * Returns 0 for success.
  552. */
  553. static int vi_asic_reset(struct amdgpu_device *adev)
  554. {
  555. vi_set_bios_scratch_engine_hung(adev, true);
  556. vi_gpu_pci_config_reset(adev);
  557. vi_set_bios_scratch_engine_hung(adev, false);
  558. return 0;
  559. }
  560. static int vi_set_uvd_clock(struct amdgpu_device *adev, u32 clock,
  561. u32 cntl_reg, u32 status_reg)
  562. {
  563. int r, i;
  564. struct atom_clock_dividers dividers;
  565. uint32_t tmp;
  566. r = amdgpu_atombios_get_clock_dividers(adev,
  567. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  568. clock, false, &dividers);
  569. if (r)
  570. return r;
  571. tmp = RREG32_SMC(cntl_reg);
  572. tmp &= ~(CG_DCLK_CNTL__DCLK_DIR_CNTL_EN_MASK |
  573. CG_DCLK_CNTL__DCLK_DIVIDER_MASK);
  574. tmp |= dividers.post_divider;
  575. WREG32_SMC(cntl_reg, tmp);
  576. for (i = 0; i < 100; i++) {
  577. if (RREG32_SMC(status_reg) & CG_DCLK_STATUS__DCLK_STATUS_MASK)
  578. break;
  579. mdelay(10);
  580. }
  581. if (i == 100)
  582. return -ETIMEDOUT;
  583. return 0;
  584. }
  585. static int vi_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
  586. {
  587. int r;
  588. r = vi_set_uvd_clock(adev, vclk, ixCG_VCLK_CNTL, ixCG_VCLK_STATUS);
  589. if (r)
  590. return r;
  591. r = vi_set_uvd_clock(adev, dclk, ixCG_DCLK_CNTL, ixCG_DCLK_STATUS);
  592. return 0;
  593. }
  594. static int vi_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
  595. {
  596. /* todo */
  597. return 0;
  598. }
  599. static void vi_pcie_gen3_enable(struct amdgpu_device *adev)
  600. {
  601. if (pci_is_root_bus(adev->pdev->bus))
  602. return;
  603. if (amdgpu_pcie_gen2 == 0)
  604. return;
  605. if (adev->flags & AMD_IS_APU)
  606. return;
  607. if (!(adev->pm.pcie_gen_mask & (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  608. CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)))
  609. return;
  610. /* todo */
  611. }
  612. static void vi_program_aspm(struct amdgpu_device *adev)
  613. {
  614. if (amdgpu_aspm == 0)
  615. return;
  616. /* todo */
  617. }
  618. static void vi_enable_doorbell_aperture(struct amdgpu_device *adev,
  619. bool enable)
  620. {
  621. u32 tmp;
  622. /* not necessary on CZ */
  623. if (adev->flags & AMD_IS_APU)
  624. return;
  625. tmp = RREG32(mmBIF_DOORBELL_APER_EN);
  626. if (enable)
  627. tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 1);
  628. else
  629. tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 0);
  630. WREG32(mmBIF_DOORBELL_APER_EN, tmp);
  631. }
  632. /* topaz has no DCE, UVD, VCE */
  633. static const struct amdgpu_ip_block_version topaz_ip_blocks[] =
  634. {
  635. /* ORDER MATTERS! */
  636. {
  637. .type = AMD_IP_BLOCK_TYPE_COMMON,
  638. .major = 2,
  639. .minor = 0,
  640. .rev = 0,
  641. .funcs = &vi_common_ip_funcs,
  642. },
  643. {
  644. .type = AMD_IP_BLOCK_TYPE_GMC,
  645. .major = 7,
  646. .minor = 4,
  647. .rev = 0,
  648. .funcs = &gmc_v7_0_ip_funcs,
  649. },
  650. {
  651. .type = AMD_IP_BLOCK_TYPE_IH,
  652. .major = 2,
  653. .minor = 4,
  654. .rev = 0,
  655. .funcs = &iceland_ih_ip_funcs,
  656. },
  657. {
  658. .type = AMD_IP_BLOCK_TYPE_SMC,
  659. .major = 7,
  660. .minor = 1,
  661. .rev = 0,
  662. .funcs = &amdgpu_pp_ip_funcs,
  663. },
  664. {
  665. .type = AMD_IP_BLOCK_TYPE_GFX,
  666. .major = 8,
  667. .minor = 0,
  668. .rev = 0,
  669. .funcs = &gfx_v8_0_ip_funcs,
  670. },
  671. {
  672. .type = AMD_IP_BLOCK_TYPE_SDMA,
  673. .major = 2,
  674. .minor = 4,
  675. .rev = 0,
  676. .funcs = &sdma_v2_4_ip_funcs,
  677. },
  678. };
  679. static const struct amdgpu_ip_block_version tonga_ip_blocks[] =
  680. {
  681. /* ORDER MATTERS! */
  682. {
  683. .type = AMD_IP_BLOCK_TYPE_COMMON,
  684. .major = 2,
  685. .minor = 0,
  686. .rev = 0,
  687. .funcs = &vi_common_ip_funcs,
  688. },
  689. {
  690. .type = AMD_IP_BLOCK_TYPE_GMC,
  691. .major = 8,
  692. .minor = 0,
  693. .rev = 0,
  694. .funcs = &gmc_v8_0_ip_funcs,
  695. },
  696. {
  697. .type = AMD_IP_BLOCK_TYPE_IH,
  698. .major = 3,
  699. .minor = 0,
  700. .rev = 0,
  701. .funcs = &tonga_ih_ip_funcs,
  702. },
  703. {
  704. .type = AMD_IP_BLOCK_TYPE_SMC,
  705. .major = 7,
  706. .minor = 1,
  707. .rev = 0,
  708. .funcs = &amdgpu_pp_ip_funcs,
  709. },
  710. {
  711. .type = AMD_IP_BLOCK_TYPE_DCE,
  712. .major = 10,
  713. .minor = 0,
  714. .rev = 0,
  715. .funcs = &dce_v10_0_ip_funcs,
  716. },
  717. {
  718. .type = AMD_IP_BLOCK_TYPE_GFX,
  719. .major = 8,
  720. .minor = 0,
  721. .rev = 0,
  722. .funcs = &gfx_v8_0_ip_funcs,
  723. },
  724. {
  725. .type = AMD_IP_BLOCK_TYPE_SDMA,
  726. .major = 3,
  727. .minor = 0,
  728. .rev = 0,
  729. .funcs = &sdma_v3_0_ip_funcs,
  730. },
  731. {
  732. .type = AMD_IP_BLOCK_TYPE_UVD,
  733. .major = 5,
  734. .minor = 0,
  735. .rev = 0,
  736. .funcs = &uvd_v5_0_ip_funcs,
  737. },
  738. {
  739. .type = AMD_IP_BLOCK_TYPE_VCE,
  740. .major = 3,
  741. .minor = 0,
  742. .rev = 0,
  743. .funcs = &vce_v3_0_ip_funcs,
  744. },
  745. };
  746. static const struct amdgpu_ip_block_version fiji_ip_blocks[] =
  747. {
  748. /* ORDER MATTERS! */
  749. {
  750. .type = AMD_IP_BLOCK_TYPE_COMMON,
  751. .major = 2,
  752. .minor = 0,
  753. .rev = 0,
  754. .funcs = &vi_common_ip_funcs,
  755. },
  756. {
  757. .type = AMD_IP_BLOCK_TYPE_GMC,
  758. .major = 8,
  759. .minor = 5,
  760. .rev = 0,
  761. .funcs = &gmc_v8_0_ip_funcs,
  762. },
  763. {
  764. .type = AMD_IP_BLOCK_TYPE_IH,
  765. .major = 3,
  766. .minor = 0,
  767. .rev = 0,
  768. .funcs = &tonga_ih_ip_funcs,
  769. },
  770. {
  771. .type = AMD_IP_BLOCK_TYPE_SMC,
  772. .major = 7,
  773. .minor = 1,
  774. .rev = 0,
  775. .funcs = &amdgpu_pp_ip_funcs,
  776. },
  777. {
  778. .type = AMD_IP_BLOCK_TYPE_DCE,
  779. .major = 10,
  780. .minor = 1,
  781. .rev = 0,
  782. .funcs = &dce_v10_0_ip_funcs,
  783. },
  784. {
  785. .type = AMD_IP_BLOCK_TYPE_GFX,
  786. .major = 8,
  787. .minor = 0,
  788. .rev = 0,
  789. .funcs = &gfx_v8_0_ip_funcs,
  790. },
  791. {
  792. .type = AMD_IP_BLOCK_TYPE_SDMA,
  793. .major = 3,
  794. .minor = 0,
  795. .rev = 0,
  796. .funcs = &sdma_v3_0_ip_funcs,
  797. },
  798. {
  799. .type = AMD_IP_BLOCK_TYPE_UVD,
  800. .major = 6,
  801. .minor = 0,
  802. .rev = 0,
  803. .funcs = &uvd_v6_0_ip_funcs,
  804. },
  805. {
  806. .type = AMD_IP_BLOCK_TYPE_VCE,
  807. .major = 3,
  808. .minor = 0,
  809. .rev = 0,
  810. .funcs = &vce_v3_0_ip_funcs,
  811. },
  812. };
  813. static const struct amdgpu_ip_block_version polaris11_ip_blocks[] =
  814. {
  815. /* ORDER MATTERS! */
  816. {
  817. .type = AMD_IP_BLOCK_TYPE_COMMON,
  818. .major = 2,
  819. .minor = 0,
  820. .rev = 0,
  821. .funcs = &vi_common_ip_funcs,
  822. },
  823. {
  824. .type = AMD_IP_BLOCK_TYPE_GMC,
  825. .major = 8,
  826. .minor = 1,
  827. .rev = 0,
  828. .funcs = &gmc_v8_0_ip_funcs,
  829. },
  830. {
  831. .type = AMD_IP_BLOCK_TYPE_IH,
  832. .major = 3,
  833. .minor = 1,
  834. .rev = 0,
  835. .funcs = &tonga_ih_ip_funcs,
  836. },
  837. {
  838. .type = AMD_IP_BLOCK_TYPE_SMC,
  839. .major = 7,
  840. .minor = 2,
  841. .rev = 0,
  842. .funcs = &amdgpu_pp_ip_funcs,
  843. },
  844. {
  845. .type = AMD_IP_BLOCK_TYPE_DCE,
  846. .major = 11,
  847. .minor = 2,
  848. .rev = 0,
  849. .funcs = &dce_v11_0_ip_funcs,
  850. },
  851. {
  852. .type = AMD_IP_BLOCK_TYPE_GFX,
  853. .major = 8,
  854. .minor = 0,
  855. .rev = 0,
  856. .funcs = &gfx_v8_0_ip_funcs,
  857. },
  858. {
  859. .type = AMD_IP_BLOCK_TYPE_SDMA,
  860. .major = 3,
  861. .minor = 1,
  862. .rev = 0,
  863. .funcs = &sdma_v3_0_ip_funcs,
  864. },
  865. {
  866. .type = AMD_IP_BLOCK_TYPE_UVD,
  867. .major = 6,
  868. .minor = 3,
  869. .rev = 0,
  870. .funcs = &uvd_v6_0_ip_funcs,
  871. },
  872. {
  873. .type = AMD_IP_BLOCK_TYPE_VCE,
  874. .major = 3,
  875. .minor = 4,
  876. .rev = 0,
  877. .funcs = &vce_v3_0_ip_funcs,
  878. },
  879. };
  880. static const struct amdgpu_ip_block_version cz_ip_blocks[] =
  881. {
  882. /* ORDER MATTERS! */
  883. {
  884. .type = AMD_IP_BLOCK_TYPE_COMMON,
  885. .major = 2,
  886. .minor = 0,
  887. .rev = 0,
  888. .funcs = &vi_common_ip_funcs,
  889. },
  890. {
  891. .type = AMD_IP_BLOCK_TYPE_GMC,
  892. .major = 8,
  893. .minor = 0,
  894. .rev = 0,
  895. .funcs = &gmc_v8_0_ip_funcs,
  896. },
  897. {
  898. .type = AMD_IP_BLOCK_TYPE_IH,
  899. .major = 3,
  900. .minor = 0,
  901. .rev = 0,
  902. .funcs = &cz_ih_ip_funcs,
  903. },
  904. {
  905. .type = AMD_IP_BLOCK_TYPE_SMC,
  906. .major = 8,
  907. .minor = 0,
  908. .rev = 0,
  909. .funcs = &amdgpu_pp_ip_funcs
  910. },
  911. {
  912. .type = AMD_IP_BLOCK_TYPE_DCE,
  913. .major = 11,
  914. .minor = 0,
  915. .rev = 0,
  916. .funcs = &dce_v11_0_ip_funcs,
  917. },
  918. {
  919. .type = AMD_IP_BLOCK_TYPE_GFX,
  920. .major = 8,
  921. .minor = 0,
  922. .rev = 0,
  923. .funcs = &gfx_v8_0_ip_funcs,
  924. },
  925. {
  926. .type = AMD_IP_BLOCK_TYPE_SDMA,
  927. .major = 3,
  928. .minor = 0,
  929. .rev = 0,
  930. .funcs = &sdma_v3_0_ip_funcs,
  931. },
  932. {
  933. .type = AMD_IP_BLOCK_TYPE_UVD,
  934. .major = 6,
  935. .minor = 0,
  936. .rev = 0,
  937. .funcs = &uvd_v6_0_ip_funcs,
  938. },
  939. {
  940. .type = AMD_IP_BLOCK_TYPE_VCE,
  941. .major = 3,
  942. .minor = 0,
  943. .rev = 0,
  944. .funcs = &vce_v3_0_ip_funcs,
  945. },
  946. #if defined(CONFIG_DRM_AMD_ACP)
  947. {
  948. .type = AMD_IP_BLOCK_TYPE_ACP,
  949. .major = 2,
  950. .minor = 2,
  951. .rev = 0,
  952. .funcs = &acp_ip_funcs,
  953. },
  954. #endif
  955. };
  956. int vi_set_ip_blocks(struct amdgpu_device *adev)
  957. {
  958. switch (adev->asic_type) {
  959. case CHIP_TOPAZ:
  960. adev->ip_blocks = topaz_ip_blocks;
  961. adev->num_ip_blocks = ARRAY_SIZE(topaz_ip_blocks);
  962. break;
  963. case CHIP_FIJI:
  964. adev->ip_blocks = fiji_ip_blocks;
  965. adev->num_ip_blocks = ARRAY_SIZE(fiji_ip_blocks);
  966. break;
  967. case CHIP_TONGA:
  968. adev->ip_blocks = tonga_ip_blocks;
  969. adev->num_ip_blocks = ARRAY_SIZE(tonga_ip_blocks);
  970. break;
  971. case CHIP_POLARIS11:
  972. case CHIP_POLARIS10:
  973. adev->ip_blocks = polaris11_ip_blocks;
  974. adev->num_ip_blocks = ARRAY_SIZE(polaris11_ip_blocks);
  975. break;
  976. case CHIP_CARRIZO:
  977. case CHIP_STONEY:
  978. adev->ip_blocks = cz_ip_blocks;
  979. adev->num_ip_blocks = ARRAY_SIZE(cz_ip_blocks);
  980. break;
  981. default:
  982. /* FIXME: not supported yet */
  983. return -EINVAL;
  984. }
  985. return 0;
  986. }
  987. #define ATI_REV_ID_FUSE_MACRO__ADDRESS 0xC0014044
  988. #define ATI_REV_ID_FUSE_MACRO__SHIFT 9
  989. #define ATI_REV_ID_FUSE_MACRO__MASK 0x00001E00
  990. static uint32_t vi_get_rev_id(struct amdgpu_device *adev)
  991. {
  992. if (adev->flags & AMD_IS_APU)
  993. return (RREG32_SMC(ATI_REV_ID_FUSE_MACRO__ADDRESS) & ATI_REV_ID_FUSE_MACRO__MASK)
  994. >> ATI_REV_ID_FUSE_MACRO__SHIFT;
  995. else
  996. return (RREG32(mmPCIE_EFUSE4) & PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID_MASK)
  997. >> PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID__SHIFT;
  998. }
  999. static const struct amdgpu_asic_funcs vi_asic_funcs =
  1000. {
  1001. .read_disabled_bios = &vi_read_disabled_bios,
  1002. .read_bios_from_rom = &vi_read_bios_from_rom,
  1003. .read_register = &vi_read_register,
  1004. .reset = &vi_asic_reset,
  1005. .set_vga_state = &vi_vga_set_state,
  1006. .get_xclk = &vi_get_xclk,
  1007. .set_uvd_clocks = &vi_set_uvd_clocks,
  1008. .set_vce_clocks = &vi_set_vce_clocks,
  1009. /* these should be moved to their own ip modules */
  1010. .get_gpu_clock_counter = &gfx_v8_0_get_gpu_clock_counter,
  1011. .wait_for_mc_idle = &gmc_v8_0_mc_wait_for_idle,
  1012. };
  1013. static int vi_common_early_init(void *handle)
  1014. {
  1015. bool smc_enabled = false;
  1016. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1017. if (adev->flags & AMD_IS_APU) {
  1018. adev->smc_rreg = &cz_smc_rreg;
  1019. adev->smc_wreg = &cz_smc_wreg;
  1020. } else {
  1021. adev->smc_rreg = &vi_smc_rreg;
  1022. adev->smc_wreg = &vi_smc_wreg;
  1023. }
  1024. adev->pcie_rreg = &vi_pcie_rreg;
  1025. adev->pcie_wreg = &vi_pcie_wreg;
  1026. adev->uvd_ctx_rreg = &vi_uvd_ctx_rreg;
  1027. adev->uvd_ctx_wreg = &vi_uvd_ctx_wreg;
  1028. adev->didt_rreg = &vi_didt_rreg;
  1029. adev->didt_wreg = &vi_didt_wreg;
  1030. adev->asic_funcs = &vi_asic_funcs;
  1031. if (amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_SMC) &&
  1032. (amdgpu_ip_block_mask & (1 << AMD_IP_BLOCK_TYPE_SMC)))
  1033. smc_enabled = true;
  1034. adev->rev_id = vi_get_rev_id(adev);
  1035. adev->external_rev_id = 0xFF;
  1036. switch (adev->asic_type) {
  1037. case CHIP_TOPAZ:
  1038. adev->cg_flags = 0;
  1039. adev->pg_flags = 0;
  1040. adev->external_rev_id = 0x1;
  1041. break;
  1042. case CHIP_FIJI:
  1043. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  1044. AMD_CG_SUPPORT_GFX_MGLS |
  1045. AMD_CG_SUPPORT_GFX_RLC_LS |
  1046. AMD_CG_SUPPORT_GFX_CP_LS |
  1047. AMD_CG_SUPPORT_GFX_CGTS |
  1048. AMD_CG_SUPPORT_GFX_CGTS_LS |
  1049. AMD_CG_SUPPORT_GFX_CGCG |
  1050. AMD_CG_SUPPORT_GFX_CGLS |
  1051. AMD_CG_SUPPORT_SDMA_MGCG |
  1052. AMD_CG_SUPPORT_SDMA_LS |
  1053. AMD_CG_SUPPORT_BIF_LS |
  1054. AMD_CG_SUPPORT_HDP_MGCG |
  1055. AMD_CG_SUPPORT_HDP_LS |
  1056. AMD_CG_SUPPORT_ROM_MGCG |
  1057. AMD_CG_SUPPORT_MC_MGCG |
  1058. AMD_CG_SUPPORT_MC_LS;
  1059. adev->pg_flags = 0;
  1060. adev->external_rev_id = adev->rev_id + 0x3c;
  1061. break;
  1062. case CHIP_TONGA:
  1063. adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG;
  1064. adev->pg_flags = 0;
  1065. adev->external_rev_id = adev->rev_id + 0x14;
  1066. break;
  1067. case CHIP_POLARIS11:
  1068. adev->cg_flags = 0;
  1069. adev->pg_flags = 0;
  1070. adev->external_rev_id = adev->rev_id + 0x5A;
  1071. break;
  1072. case CHIP_POLARIS10:
  1073. adev->cg_flags = 0;
  1074. adev->pg_flags = 0;
  1075. adev->external_rev_id = adev->rev_id + 0x50;
  1076. break;
  1077. case CHIP_CARRIZO:
  1078. adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG |
  1079. AMD_CG_SUPPORT_GFX_MGCG |
  1080. AMD_CG_SUPPORT_GFX_MGLS |
  1081. AMD_CG_SUPPORT_GFX_RLC_LS |
  1082. AMD_CG_SUPPORT_GFX_CP_LS |
  1083. AMD_CG_SUPPORT_GFX_CGTS |
  1084. AMD_CG_SUPPORT_GFX_MGLS |
  1085. AMD_CG_SUPPORT_GFX_CGTS_LS |
  1086. AMD_CG_SUPPORT_GFX_CGCG |
  1087. AMD_CG_SUPPORT_GFX_CGLS |
  1088. AMD_CG_SUPPORT_BIF_LS |
  1089. AMD_CG_SUPPORT_HDP_MGCG |
  1090. AMD_CG_SUPPORT_HDP_LS |
  1091. AMD_CG_SUPPORT_SDMA_MGCG |
  1092. AMD_CG_SUPPORT_SDMA_LS;
  1093. adev->pg_flags = 0;
  1094. adev->external_rev_id = adev->rev_id + 0x1;
  1095. break;
  1096. case CHIP_STONEY:
  1097. adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG |
  1098. AMD_CG_SUPPORT_GFX_MGCG |
  1099. AMD_CG_SUPPORT_GFX_MGLS |
  1100. AMD_CG_SUPPORT_BIF_LS |
  1101. AMD_CG_SUPPORT_HDP_MGCG |
  1102. AMD_CG_SUPPORT_HDP_LS |
  1103. AMD_CG_SUPPORT_SDMA_MGCG |
  1104. AMD_CG_SUPPORT_SDMA_LS;
  1105. adev->pg_flags = 0;
  1106. adev->external_rev_id = adev->rev_id + 0x1;
  1107. break;
  1108. default:
  1109. /* FIXME: not supported yet */
  1110. return -EINVAL;
  1111. }
  1112. if (amdgpu_smc_load_fw && smc_enabled)
  1113. adev->firmware.smu_load = true;
  1114. amdgpu_get_pcie_info(adev);
  1115. return 0;
  1116. }
  1117. static int vi_common_sw_init(void *handle)
  1118. {
  1119. return 0;
  1120. }
  1121. static int vi_common_sw_fini(void *handle)
  1122. {
  1123. return 0;
  1124. }
  1125. static int vi_common_hw_init(void *handle)
  1126. {
  1127. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1128. /* move the golden regs per IP block */
  1129. vi_init_golden_registers(adev);
  1130. /* enable pcie gen2/3 link */
  1131. vi_pcie_gen3_enable(adev);
  1132. /* enable aspm */
  1133. vi_program_aspm(adev);
  1134. /* enable the doorbell aperture */
  1135. vi_enable_doorbell_aperture(adev, true);
  1136. return 0;
  1137. }
  1138. static int vi_common_hw_fini(void *handle)
  1139. {
  1140. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1141. /* enable the doorbell aperture */
  1142. vi_enable_doorbell_aperture(adev, false);
  1143. return 0;
  1144. }
  1145. static int vi_common_suspend(void *handle)
  1146. {
  1147. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1148. return vi_common_hw_fini(adev);
  1149. }
  1150. static int vi_common_resume(void *handle)
  1151. {
  1152. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1153. return vi_common_hw_init(adev);
  1154. }
  1155. static bool vi_common_is_idle(void *handle)
  1156. {
  1157. return true;
  1158. }
  1159. static int vi_common_wait_for_idle(void *handle)
  1160. {
  1161. return 0;
  1162. }
  1163. static int vi_common_soft_reset(void *handle)
  1164. {
  1165. return 0;
  1166. }
  1167. static void vi_update_bif_medium_grain_light_sleep(struct amdgpu_device *adev,
  1168. bool enable)
  1169. {
  1170. uint32_t temp, data;
  1171. temp = data = RREG32_PCIE(ixPCIE_CNTL2);
  1172. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_LS))
  1173. data |= PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
  1174. PCIE_CNTL2__MST_MEM_LS_EN_MASK |
  1175. PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK;
  1176. else
  1177. data &= ~(PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
  1178. PCIE_CNTL2__MST_MEM_LS_EN_MASK |
  1179. PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK);
  1180. if (temp != data)
  1181. WREG32_PCIE(ixPCIE_CNTL2, data);
  1182. }
  1183. static void vi_update_hdp_medium_grain_clock_gating(struct amdgpu_device *adev,
  1184. bool enable)
  1185. {
  1186. uint32_t temp, data;
  1187. temp = data = RREG32(mmHDP_HOST_PATH_CNTL);
  1188. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_MGCG))
  1189. data &= ~HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK;
  1190. else
  1191. data |= HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK;
  1192. if (temp != data)
  1193. WREG32(mmHDP_HOST_PATH_CNTL, data);
  1194. }
  1195. static void vi_update_hdp_light_sleep(struct amdgpu_device *adev,
  1196. bool enable)
  1197. {
  1198. uint32_t temp, data;
  1199. temp = data = RREG32(mmHDP_MEM_POWER_LS);
  1200. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
  1201. data |= HDP_MEM_POWER_LS__LS_ENABLE_MASK;
  1202. else
  1203. data &= ~HDP_MEM_POWER_LS__LS_ENABLE_MASK;
  1204. if (temp != data)
  1205. WREG32(mmHDP_MEM_POWER_LS, data);
  1206. }
  1207. static void vi_update_rom_medium_grain_clock_gating(struct amdgpu_device *adev,
  1208. bool enable)
  1209. {
  1210. uint32_t temp, data;
  1211. temp = data = RREG32_SMC(ixCGTT_ROM_CLK_CTRL0);
  1212. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_ROM_MGCG))
  1213. data &= ~(CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
  1214. CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK);
  1215. else
  1216. data |= CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
  1217. CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK;
  1218. if (temp != data)
  1219. WREG32_SMC(ixCGTT_ROM_CLK_CTRL0, data);
  1220. }
  1221. static int vi_common_set_clockgating_state(void *handle,
  1222. enum amd_clockgating_state state)
  1223. {
  1224. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1225. switch (adev->asic_type) {
  1226. case CHIP_FIJI:
  1227. vi_update_bif_medium_grain_light_sleep(adev,
  1228. state == AMD_CG_STATE_GATE ? true : false);
  1229. vi_update_hdp_medium_grain_clock_gating(adev,
  1230. state == AMD_CG_STATE_GATE ? true : false);
  1231. vi_update_hdp_light_sleep(adev,
  1232. state == AMD_CG_STATE_GATE ? true : false);
  1233. vi_update_rom_medium_grain_clock_gating(adev,
  1234. state == AMD_CG_STATE_GATE ? true : false);
  1235. break;
  1236. case CHIP_CARRIZO:
  1237. case CHIP_STONEY:
  1238. vi_update_bif_medium_grain_light_sleep(adev,
  1239. state == AMD_CG_STATE_GATE ? true : false);
  1240. vi_update_hdp_medium_grain_clock_gating(adev,
  1241. state == AMD_CG_STATE_GATE ? true : false);
  1242. vi_update_hdp_light_sleep(adev,
  1243. state == AMD_CG_STATE_GATE ? true : false);
  1244. break;
  1245. default:
  1246. break;
  1247. }
  1248. return 0;
  1249. }
  1250. static int vi_common_set_powergating_state(void *handle,
  1251. enum amd_powergating_state state)
  1252. {
  1253. return 0;
  1254. }
  1255. const struct amd_ip_funcs vi_common_ip_funcs = {
  1256. .early_init = vi_common_early_init,
  1257. .late_init = NULL,
  1258. .sw_init = vi_common_sw_init,
  1259. .sw_fini = vi_common_sw_fini,
  1260. .hw_init = vi_common_hw_init,
  1261. .hw_fini = vi_common_hw_fini,
  1262. .suspend = vi_common_suspend,
  1263. .resume = vi_common_resume,
  1264. .is_idle = vi_common_is_idle,
  1265. .wait_for_idle = vi_common_wait_for_idle,
  1266. .soft_reset = vi_common_soft_reset,
  1267. .set_clockgating_state = vi_common_set_clockgating_state,
  1268. .set_powergating_state = vi_common_set_powergating_state,
  1269. };