gmc_v8_0.c 41 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "gmc_v8_0.h"
  27. #include "amdgpu_ucode.h"
  28. #include "gmc/gmc_8_1_d.h"
  29. #include "gmc/gmc_8_1_sh_mask.h"
  30. #include "bif/bif_5_0_d.h"
  31. #include "bif/bif_5_0_sh_mask.h"
  32. #include "oss/oss_3_0_d.h"
  33. #include "oss/oss_3_0_sh_mask.h"
  34. #include "vid.h"
  35. #include "vi.h"
  36. static void gmc_v8_0_set_gart_funcs(struct amdgpu_device *adev);
  37. static void gmc_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  38. MODULE_FIRMWARE("amdgpu/tonga_mc.bin");
  39. MODULE_FIRMWARE("amdgpu/polaris11_mc.bin");
  40. MODULE_FIRMWARE("amdgpu/polaris10_mc.bin");
  41. static const u32 golden_settings_tonga_a11[] =
  42. {
  43. mmMC_ARB_WTM_GRPWT_RD, 0x00000003, 0x00000000,
  44. mmMC_HUB_RDREQ_DMIF_LIMIT, 0x0000007f, 0x00000028,
  45. mmMC_HUB_WDP_UMC, 0x00007fb6, 0x00000991,
  46. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  47. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  48. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  49. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  50. };
  51. static const u32 tonga_mgcg_cgcg_init[] =
  52. {
  53. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  54. };
  55. static const u32 golden_settings_fiji_a10[] =
  56. {
  57. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  58. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  59. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  60. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  61. };
  62. static const u32 fiji_mgcg_cgcg_init[] =
  63. {
  64. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  65. };
  66. static const u32 golden_settings_polaris11_a11[] =
  67. {
  68. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  69. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  70. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  71. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff
  72. };
  73. static const u32 golden_settings_polaris10_a11[] =
  74. {
  75. mmMC_ARB_WTM_GRPWT_RD, 0x00000003, 0x00000000,
  76. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  77. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  78. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  79. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff
  80. };
  81. static const u32 cz_mgcg_cgcg_init[] =
  82. {
  83. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  84. };
  85. static const u32 stoney_mgcg_cgcg_init[] =
  86. {
  87. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  88. };
  89. static void gmc_v8_0_init_golden_registers(struct amdgpu_device *adev)
  90. {
  91. switch (adev->asic_type) {
  92. case CHIP_FIJI:
  93. amdgpu_program_register_sequence(adev,
  94. fiji_mgcg_cgcg_init,
  95. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  96. amdgpu_program_register_sequence(adev,
  97. golden_settings_fiji_a10,
  98. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  99. break;
  100. case CHIP_TONGA:
  101. amdgpu_program_register_sequence(adev,
  102. tonga_mgcg_cgcg_init,
  103. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  104. amdgpu_program_register_sequence(adev,
  105. golden_settings_tonga_a11,
  106. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  107. break;
  108. case CHIP_POLARIS11:
  109. amdgpu_program_register_sequence(adev,
  110. golden_settings_polaris11_a11,
  111. (const u32)ARRAY_SIZE(golden_settings_polaris11_a11));
  112. break;
  113. case CHIP_POLARIS10:
  114. amdgpu_program_register_sequence(adev,
  115. golden_settings_polaris10_a11,
  116. (const u32)ARRAY_SIZE(golden_settings_polaris10_a11));
  117. break;
  118. case CHIP_CARRIZO:
  119. amdgpu_program_register_sequence(adev,
  120. cz_mgcg_cgcg_init,
  121. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  122. break;
  123. case CHIP_STONEY:
  124. amdgpu_program_register_sequence(adev,
  125. stoney_mgcg_cgcg_init,
  126. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  127. break;
  128. default:
  129. break;
  130. }
  131. }
  132. /**
  133. * gmc8_mc_wait_for_idle - wait for MC idle callback.
  134. *
  135. * @adev: amdgpu_device pointer
  136. *
  137. * Wait for the MC (memory controller) to be idle.
  138. * (evergreen+).
  139. * Returns 0 if the MC is idle, -1 if not.
  140. */
  141. int gmc_v8_0_mc_wait_for_idle(struct amdgpu_device *adev)
  142. {
  143. unsigned i;
  144. u32 tmp;
  145. for (i = 0; i < adev->usec_timeout; i++) {
  146. /* read MC_STATUS */
  147. tmp = RREG32(mmSRBM_STATUS) & (SRBM_STATUS__VMC_BUSY_MASK |
  148. SRBM_STATUS__MCB_BUSY_MASK |
  149. SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  150. SRBM_STATUS__MCC_BUSY_MASK |
  151. SRBM_STATUS__MCD_BUSY_MASK |
  152. SRBM_STATUS__VMC1_BUSY_MASK);
  153. if (!tmp)
  154. return 0;
  155. udelay(1);
  156. }
  157. return -1;
  158. }
  159. void gmc_v8_0_mc_stop(struct amdgpu_device *adev,
  160. struct amdgpu_mode_mc_save *save)
  161. {
  162. u32 blackout;
  163. if (adev->mode_info.num_crtc)
  164. amdgpu_display_stop_mc_access(adev, save);
  165. amdgpu_asic_wait_for_mc_idle(adev);
  166. blackout = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  167. if (REG_GET_FIELD(blackout, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE) != 1) {
  168. /* Block CPU access */
  169. WREG32(mmBIF_FB_EN, 0);
  170. /* blackout the MC */
  171. blackout = REG_SET_FIELD(blackout,
  172. MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 1);
  173. WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout);
  174. }
  175. /* wait for the MC to settle */
  176. udelay(100);
  177. }
  178. void gmc_v8_0_mc_resume(struct amdgpu_device *adev,
  179. struct amdgpu_mode_mc_save *save)
  180. {
  181. u32 tmp;
  182. /* unblackout the MC */
  183. tmp = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  184. tmp = REG_SET_FIELD(tmp, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  185. WREG32(mmMC_SHARED_BLACKOUT_CNTL, tmp);
  186. /* allow CPU access */
  187. tmp = REG_SET_FIELD(0, BIF_FB_EN, FB_READ_EN, 1);
  188. tmp = REG_SET_FIELD(tmp, BIF_FB_EN, FB_WRITE_EN, 1);
  189. WREG32(mmBIF_FB_EN, tmp);
  190. if (adev->mode_info.num_crtc)
  191. amdgpu_display_resume_mc_access(adev, save);
  192. }
  193. /**
  194. * gmc_v8_0_init_microcode - load ucode images from disk
  195. *
  196. * @adev: amdgpu_device pointer
  197. *
  198. * Use the firmware interface to load the ucode images into
  199. * the driver (not loaded into hw).
  200. * Returns 0 on success, error on failure.
  201. */
  202. static int gmc_v8_0_init_microcode(struct amdgpu_device *adev)
  203. {
  204. const char *chip_name;
  205. char fw_name[30];
  206. int err;
  207. DRM_DEBUG("\n");
  208. switch (adev->asic_type) {
  209. case CHIP_TONGA:
  210. chip_name = "tonga";
  211. break;
  212. case CHIP_POLARIS11:
  213. chip_name = "polaris11";
  214. break;
  215. case CHIP_POLARIS10:
  216. chip_name = "polaris10";
  217. break;
  218. case CHIP_FIJI:
  219. case CHIP_CARRIZO:
  220. case CHIP_STONEY:
  221. return 0;
  222. default: BUG();
  223. }
  224. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mc.bin", chip_name);
  225. err = request_firmware(&adev->mc.fw, fw_name, adev->dev);
  226. if (err)
  227. goto out;
  228. err = amdgpu_ucode_validate(adev->mc.fw);
  229. out:
  230. if (err) {
  231. printk(KERN_ERR
  232. "mc: Failed to load firmware \"%s\"\n",
  233. fw_name);
  234. release_firmware(adev->mc.fw);
  235. adev->mc.fw = NULL;
  236. }
  237. return err;
  238. }
  239. /**
  240. * gmc_v8_0_mc_load_microcode - load MC ucode into the hw
  241. *
  242. * @adev: amdgpu_device pointer
  243. *
  244. * Load the GDDR MC ucode into the hw (CIK).
  245. * Returns 0 on success, error on failure.
  246. */
  247. static int gmc_v8_0_mc_load_microcode(struct amdgpu_device *adev)
  248. {
  249. const struct mc_firmware_header_v1_0 *hdr;
  250. const __le32 *fw_data = NULL;
  251. const __le32 *io_mc_regs = NULL;
  252. u32 running, blackout = 0;
  253. int i, ucode_size, regs_size;
  254. if (!adev->mc.fw)
  255. return -EINVAL;
  256. /* Skip MC ucode loading on SR-IOV capable boards.
  257. * vbios does this for us in asic_init in that case.
  258. */
  259. if (adev->virtualization.supports_sr_iov)
  260. return 0;
  261. hdr = (const struct mc_firmware_header_v1_0 *)adev->mc.fw->data;
  262. amdgpu_ucode_print_mc_hdr(&hdr->header);
  263. adev->mc.fw_version = le32_to_cpu(hdr->header.ucode_version);
  264. regs_size = le32_to_cpu(hdr->io_debug_size_bytes) / (4 * 2);
  265. io_mc_regs = (const __le32 *)
  266. (adev->mc.fw->data + le32_to_cpu(hdr->io_debug_array_offset_bytes));
  267. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  268. fw_data = (const __le32 *)
  269. (adev->mc.fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  270. running = REG_GET_FIELD(RREG32(mmMC_SEQ_SUP_CNTL), MC_SEQ_SUP_CNTL, RUN);
  271. if (running == 0) {
  272. if (running) {
  273. blackout = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  274. WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout | 1);
  275. }
  276. /* reset the engine and set to writable */
  277. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  278. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000010);
  279. /* load mc io regs */
  280. for (i = 0; i < regs_size; i++) {
  281. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, le32_to_cpup(io_mc_regs++));
  282. WREG32(mmMC_SEQ_IO_DEBUG_DATA, le32_to_cpup(io_mc_regs++));
  283. }
  284. /* load the MC ucode */
  285. for (i = 0; i < ucode_size; i++)
  286. WREG32(mmMC_SEQ_SUP_PGM, le32_to_cpup(fw_data++));
  287. /* put the engine back into the active state */
  288. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  289. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000004);
  290. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000001);
  291. /* wait for training to complete */
  292. for (i = 0; i < adev->usec_timeout; i++) {
  293. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  294. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D0))
  295. break;
  296. udelay(1);
  297. }
  298. for (i = 0; i < adev->usec_timeout; i++) {
  299. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  300. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D1))
  301. break;
  302. udelay(1);
  303. }
  304. if (running)
  305. WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout);
  306. }
  307. return 0;
  308. }
  309. static void gmc_v8_0_vram_gtt_location(struct amdgpu_device *adev,
  310. struct amdgpu_mc *mc)
  311. {
  312. if (mc->mc_vram_size > 0xFFC0000000ULL) {
  313. /* leave room for at least 1024M GTT */
  314. dev_warn(adev->dev, "limiting VRAM\n");
  315. mc->real_vram_size = 0xFFC0000000ULL;
  316. mc->mc_vram_size = 0xFFC0000000ULL;
  317. }
  318. amdgpu_vram_location(adev, &adev->mc, 0);
  319. adev->mc.gtt_base_align = 0;
  320. amdgpu_gtt_location(adev, mc);
  321. }
  322. /**
  323. * gmc_v8_0_mc_program - program the GPU memory controller
  324. *
  325. * @adev: amdgpu_device pointer
  326. *
  327. * Set the location of vram, gart, and AGP in the GPU's
  328. * physical address space (CIK).
  329. */
  330. static void gmc_v8_0_mc_program(struct amdgpu_device *adev)
  331. {
  332. struct amdgpu_mode_mc_save save;
  333. u32 tmp;
  334. int i, j;
  335. /* Initialize HDP */
  336. for (i = 0, j = 0; i < 32; i++, j += 0x6) {
  337. WREG32((0xb05 + j), 0x00000000);
  338. WREG32((0xb06 + j), 0x00000000);
  339. WREG32((0xb07 + j), 0x00000000);
  340. WREG32((0xb08 + j), 0x00000000);
  341. WREG32((0xb09 + j), 0x00000000);
  342. }
  343. WREG32(mmHDP_REG_COHERENCY_FLUSH_CNTL, 0);
  344. if (adev->mode_info.num_crtc)
  345. amdgpu_display_set_vga_render_state(adev, false);
  346. gmc_v8_0_mc_stop(adev, &save);
  347. if (amdgpu_asic_wait_for_mc_idle(adev)) {
  348. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  349. }
  350. /* Update configuration */
  351. WREG32(mmMC_VM_SYSTEM_APERTURE_LOW_ADDR,
  352. adev->mc.vram_start >> 12);
  353. WREG32(mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  354. adev->mc.vram_end >> 12);
  355. WREG32(mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  356. adev->vram_scratch.gpu_addr >> 12);
  357. tmp = ((adev->mc.vram_end >> 24) & 0xFFFF) << 16;
  358. tmp |= ((adev->mc.vram_start >> 24) & 0xFFFF);
  359. WREG32(mmMC_VM_FB_LOCATION, tmp);
  360. /* XXX double check these! */
  361. WREG32(mmHDP_NONSURFACE_BASE, (adev->mc.vram_start >> 8));
  362. WREG32(mmHDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  363. WREG32(mmHDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  364. WREG32(mmMC_VM_AGP_BASE, 0);
  365. WREG32(mmMC_VM_AGP_TOP, 0x0FFFFFFF);
  366. WREG32(mmMC_VM_AGP_BOT, 0x0FFFFFFF);
  367. if (amdgpu_asic_wait_for_mc_idle(adev)) {
  368. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  369. }
  370. gmc_v8_0_mc_resume(adev, &save);
  371. WREG32(mmBIF_FB_EN, BIF_FB_EN__FB_READ_EN_MASK | BIF_FB_EN__FB_WRITE_EN_MASK);
  372. tmp = RREG32(mmHDP_MISC_CNTL);
  373. tmp = REG_SET_FIELD(tmp, HDP_MISC_CNTL, FLUSH_INVALIDATE_CACHE, 0);
  374. WREG32(mmHDP_MISC_CNTL, tmp);
  375. tmp = RREG32(mmHDP_HOST_PATH_CNTL);
  376. WREG32(mmHDP_HOST_PATH_CNTL, tmp);
  377. }
  378. /**
  379. * gmc_v8_0_mc_init - initialize the memory controller driver params
  380. *
  381. * @adev: amdgpu_device pointer
  382. *
  383. * Look up the amount of vram, vram width, and decide how to place
  384. * vram and gart within the GPU's physical address space (CIK).
  385. * Returns 0 for success.
  386. */
  387. static int gmc_v8_0_mc_init(struct amdgpu_device *adev)
  388. {
  389. u32 tmp;
  390. int chansize, numchan;
  391. /* Get VRAM informations */
  392. tmp = RREG32(mmMC_ARB_RAMCFG);
  393. if (REG_GET_FIELD(tmp, MC_ARB_RAMCFG, CHANSIZE)) {
  394. chansize = 64;
  395. } else {
  396. chansize = 32;
  397. }
  398. tmp = RREG32(mmMC_SHARED_CHMAP);
  399. switch (REG_GET_FIELD(tmp, MC_SHARED_CHMAP, NOOFCHAN)) {
  400. case 0:
  401. default:
  402. numchan = 1;
  403. break;
  404. case 1:
  405. numchan = 2;
  406. break;
  407. case 2:
  408. numchan = 4;
  409. break;
  410. case 3:
  411. numchan = 8;
  412. break;
  413. case 4:
  414. numchan = 3;
  415. break;
  416. case 5:
  417. numchan = 6;
  418. break;
  419. case 6:
  420. numchan = 10;
  421. break;
  422. case 7:
  423. numchan = 12;
  424. break;
  425. case 8:
  426. numchan = 16;
  427. break;
  428. }
  429. adev->mc.vram_width = numchan * chansize;
  430. /* Could aper size report 0 ? */
  431. adev->mc.aper_base = pci_resource_start(adev->pdev, 0);
  432. adev->mc.aper_size = pci_resource_len(adev->pdev, 0);
  433. /* size in MB on si */
  434. adev->mc.mc_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  435. adev->mc.real_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  436. adev->mc.visible_vram_size = adev->mc.aper_size;
  437. /* In case the PCI BAR is larger than the actual amount of vram */
  438. if (adev->mc.visible_vram_size > adev->mc.real_vram_size)
  439. adev->mc.visible_vram_size = adev->mc.real_vram_size;
  440. /* unless the user had overridden it, set the gart
  441. * size equal to the 1024 or vram, whichever is larger.
  442. */
  443. if (amdgpu_gart_size == -1)
  444. adev->mc.gtt_size = max((1024ULL << 20), adev->mc.mc_vram_size);
  445. else
  446. adev->mc.gtt_size = (uint64_t)amdgpu_gart_size << 20;
  447. gmc_v8_0_vram_gtt_location(adev, &adev->mc);
  448. return 0;
  449. }
  450. /*
  451. * GART
  452. * VMID 0 is the physical GPU addresses as used by the kernel.
  453. * VMIDs 1-15 are used for userspace clients and are handled
  454. * by the amdgpu vm/hsa code.
  455. */
  456. /**
  457. * gmc_v8_0_gart_flush_gpu_tlb - gart tlb flush callback
  458. *
  459. * @adev: amdgpu_device pointer
  460. * @vmid: vm instance to flush
  461. *
  462. * Flush the TLB for the requested page table (CIK).
  463. */
  464. static void gmc_v8_0_gart_flush_gpu_tlb(struct amdgpu_device *adev,
  465. uint32_t vmid)
  466. {
  467. /* flush hdp cache */
  468. WREG32(mmHDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  469. /* bits 0-15 are the VM contexts0-15 */
  470. WREG32(mmVM_INVALIDATE_REQUEST, 1 << vmid);
  471. }
  472. /**
  473. * gmc_v8_0_gart_set_pte_pde - update the page tables using MMIO
  474. *
  475. * @adev: amdgpu_device pointer
  476. * @cpu_pt_addr: cpu address of the page table
  477. * @gpu_page_idx: entry in the page table to update
  478. * @addr: dst addr to write into pte/pde
  479. * @flags: access flags
  480. *
  481. * Update the page tables using the CPU.
  482. */
  483. static int gmc_v8_0_gart_set_pte_pde(struct amdgpu_device *adev,
  484. void *cpu_pt_addr,
  485. uint32_t gpu_page_idx,
  486. uint64_t addr,
  487. uint32_t flags)
  488. {
  489. void __iomem *ptr = (void *)cpu_pt_addr;
  490. uint64_t value;
  491. /*
  492. * PTE format on VI:
  493. * 63:40 reserved
  494. * 39:12 4k physical page base address
  495. * 11:7 fragment
  496. * 6 write
  497. * 5 read
  498. * 4 exe
  499. * 3 reserved
  500. * 2 snooped
  501. * 1 system
  502. * 0 valid
  503. *
  504. * PDE format on VI:
  505. * 63:59 block fragment size
  506. * 58:40 reserved
  507. * 39:1 physical base address of PTE
  508. * bits 5:1 must be 0.
  509. * 0 valid
  510. */
  511. value = addr & 0x000000FFFFFFF000ULL;
  512. value |= flags;
  513. writeq(value, ptr + (gpu_page_idx * 8));
  514. return 0;
  515. }
  516. /**
  517. * gmc_v8_0_set_fault_enable_default - update VM fault handling
  518. *
  519. * @adev: amdgpu_device pointer
  520. * @value: true redirects VM faults to the default page
  521. */
  522. static void gmc_v8_0_set_fault_enable_default(struct amdgpu_device *adev,
  523. bool value)
  524. {
  525. u32 tmp;
  526. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  527. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  528. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  529. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  530. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  531. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  532. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  533. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  534. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  535. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  536. READ_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  537. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  538. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  539. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  540. EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  541. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  542. }
  543. /**
  544. * gmc_v8_0_gart_enable - gart enable
  545. *
  546. * @adev: amdgpu_device pointer
  547. *
  548. * This sets up the TLBs, programs the page tables for VMID0,
  549. * sets up the hw for VMIDs 1-15 which are allocated on
  550. * demand, and sets up the global locations for the LDS, GDS,
  551. * and GPUVM for FSA64 clients (CIK).
  552. * Returns 0 for success, errors for failure.
  553. */
  554. static int gmc_v8_0_gart_enable(struct amdgpu_device *adev)
  555. {
  556. int r, i;
  557. u32 tmp;
  558. if (adev->gart.robj == NULL) {
  559. dev_err(adev->dev, "No VRAM object for PCIE GART.\n");
  560. return -EINVAL;
  561. }
  562. r = amdgpu_gart_table_vram_pin(adev);
  563. if (r)
  564. return r;
  565. /* Setup TLB control */
  566. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  567. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 1);
  568. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 1);
  569. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE, 3);
  570. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 1);
  571. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_APERTURE_UNMAPPED_ACCESS, 0);
  572. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  573. /* Setup L2 cache */
  574. tmp = RREG32(mmVM_L2_CNTL);
  575. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 1);
  576. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING, 1);
  577. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE, 1);
  578. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE, 1);
  579. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, EFFECTIVE_L2_QUEUE_SIZE, 7);
  580. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1);
  581. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_DEFAULT_PAGE_OUT_TO_SYSTEM_MEMORY, 1);
  582. WREG32(mmVM_L2_CNTL, tmp);
  583. tmp = RREG32(mmVM_L2_CNTL2);
  584. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1);
  585. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1);
  586. WREG32(mmVM_L2_CNTL2, tmp);
  587. tmp = RREG32(mmVM_L2_CNTL3);
  588. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY, 1);
  589. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, BANK_SELECT, 4);
  590. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_FRAGMENT_SIZE, 4);
  591. WREG32(mmVM_L2_CNTL3, tmp);
  592. /* XXX: set to enable PTE/PDE in system memory */
  593. tmp = RREG32(mmVM_L2_CNTL4);
  594. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PDE_REQUEST_PHYSICAL, 0);
  595. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PDE_REQUEST_SHARED, 0);
  596. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PDE_REQUEST_SNOOP, 0);
  597. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PTE_REQUEST_PHYSICAL, 0);
  598. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PTE_REQUEST_SHARED, 0);
  599. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PTE_REQUEST_SNOOP, 0);
  600. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PDE_REQUEST_PHYSICAL, 0);
  601. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PDE_REQUEST_SHARED, 0);
  602. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PDE_REQUEST_SNOOP, 0);
  603. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PTE_REQUEST_PHYSICAL, 0);
  604. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PTE_REQUEST_SHARED, 0);
  605. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PTE_REQUEST_SNOOP, 0);
  606. WREG32(mmVM_L2_CNTL4, tmp);
  607. /* setup context0 */
  608. WREG32(mmVM_CONTEXT0_PAGE_TABLE_START_ADDR, adev->mc.gtt_start >> 12);
  609. WREG32(mmVM_CONTEXT0_PAGE_TABLE_END_ADDR, adev->mc.gtt_end >> 12);
  610. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR, adev->gart.table_addr >> 12);
  611. WREG32(mmVM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  612. (u32)(adev->dummy_page.addr >> 12));
  613. WREG32(mmVM_CONTEXT0_CNTL2, 0);
  614. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  615. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, ENABLE_CONTEXT, 1);
  616. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, PAGE_TABLE_DEPTH, 0);
  617. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  618. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  619. WREG32(mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR, 0);
  620. WREG32(mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR, 0);
  621. WREG32(mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET, 0);
  622. /* empty context1-15 */
  623. /* FIXME start with 4G, once using 2 level pt switch to full
  624. * vm size space
  625. */
  626. /* set vm size, must be a multiple of 4 */
  627. WREG32(mmVM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  628. WREG32(mmVM_CONTEXT1_PAGE_TABLE_END_ADDR, adev->vm_manager.max_pfn - 1);
  629. for (i = 1; i < 16; i++) {
  630. if (i < 8)
  631. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + i,
  632. adev->gart.table_addr >> 12);
  633. else
  634. WREG32(mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + i - 8,
  635. adev->gart.table_addr >> 12);
  636. }
  637. /* enable context1-15 */
  638. WREG32(mmVM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  639. (u32)(adev->dummy_page.addr >> 12));
  640. WREG32(mmVM_CONTEXT1_CNTL2, 4);
  641. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  642. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, ENABLE_CONTEXT, 1);
  643. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_DEPTH, 1);
  644. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  645. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  646. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  647. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, VALID_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  648. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, READ_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  649. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  650. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  651. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_BLOCK_SIZE,
  652. amdgpu_vm_block_size - 9);
  653. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  654. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_ALWAYS)
  655. gmc_v8_0_set_fault_enable_default(adev, false);
  656. else
  657. gmc_v8_0_set_fault_enable_default(adev, true);
  658. gmc_v8_0_gart_flush_gpu_tlb(adev, 0);
  659. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  660. (unsigned)(adev->mc.gtt_size >> 20),
  661. (unsigned long long)adev->gart.table_addr);
  662. adev->gart.ready = true;
  663. return 0;
  664. }
  665. static int gmc_v8_0_gart_init(struct amdgpu_device *adev)
  666. {
  667. int r;
  668. if (adev->gart.robj) {
  669. WARN(1, "R600 PCIE GART already initialized\n");
  670. return 0;
  671. }
  672. /* Initialize common gart structure */
  673. r = amdgpu_gart_init(adev);
  674. if (r)
  675. return r;
  676. adev->gart.table_size = adev->gart.num_gpu_pages * 8;
  677. return amdgpu_gart_table_vram_alloc(adev);
  678. }
  679. /**
  680. * gmc_v8_0_gart_disable - gart disable
  681. *
  682. * @adev: amdgpu_device pointer
  683. *
  684. * This disables all VM page table (CIK).
  685. */
  686. static void gmc_v8_0_gart_disable(struct amdgpu_device *adev)
  687. {
  688. u32 tmp;
  689. /* Disable all tables */
  690. WREG32(mmVM_CONTEXT0_CNTL, 0);
  691. WREG32(mmVM_CONTEXT1_CNTL, 0);
  692. /* Setup TLB control */
  693. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  694. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 0);
  695. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 0);
  696. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 0);
  697. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  698. /* Setup L2 cache */
  699. tmp = RREG32(mmVM_L2_CNTL);
  700. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 0);
  701. WREG32(mmVM_L2_CNTL, tmp);
  702. WREG32(mmVM_L2_CNTL2, 0);
  703. amdgpu_gart_table_vram_unpin(adev);
  704. }
  705. /**
  706. * gmc_v8_0_gart_fini - vm fini callback
  707. *
  708. * @adev: amdgpu_device pointer
  709. *
  710. * Tears down the driver GART/VM setup (CIK).
  711. */
  712. static void gmc_v8_0_gart_fini(struct amdgpu_device *adev)
  713. {
  714. amdgpu_gart_table_vram_free(adev);
  715. amdgpu_gart_fini(adev);
  716. }
  717. /*
  718. * vm
  719. * VMID 0 is the physical GPU addresses as used by the kernel.
  720. * VMIDs 1-15 are used for userspace clients and are handled
  721. * by the amdgpu vm/hsa code.
  722. */
  723. /**
  724. * gmc_v8_0_vm_init - cik vm init callback
  725. *
  726. * @adev: amdgpu_device pointer
  727. *
  728. * Inits cik specific vm parameters (number of VMs, base of vram for
  729. * VMIDs 1-15) (CIK).
  730. * Returns 0 for success.
  731. */
  732. static int gmc_v8_0_vm_init(struct amdgpu_device *adev)
  733. {
  734. /*
  735. * number of VMs
  736. * VMID 0 is reserved for System
  737. * amdgpu graphics/compute will use VMIDs 1-7
  738. * amdkfd will use VMIDs 8-15
  739. */
  740. adev->vm_manager.num_ids = AMDGPU_NUM_OF_VMIDS;
  741. amdgpu_vm_manager_init(adev);
  742. /* base offset of vram pages */
  743. if (adev->flags & AMD_IS_APU) {
  744. u64 tmp = RREG32(mmMC_VM_FB_OFFSET);
  745. tmp <<= 22;
  746. adev->vm_manager.vram_base_offset = tmp;
  747. } else
  748. adev->vm_manager.vram_base_offset = 0;
  749. return 0;
  750. }
  751. /**
  752. * gmc_v8_0_vm_fini - cik vm fini callback
  753. *
  754. * @adev: amdgpu_device pointer
  755. *
  756. * Tear down any asic specific VM setup (CIK).
  757. */
  758. static void gmc_v8_0_vm_fini(struct amdgpu_device *adev)
  759. {
  760. }
  761. /**
  762. * gmc_v8_0_vm_decode_fault - print human readable fault info
  763. *
  764. * @adev: amdgpu_device pointer
  765. * @status: VM_CONTEXT1_PROTECTION_FAULT_STATUS register value
  766. * @addr: VM_CONTEXT1_PROTECTION_FAULT_ADDR register value
  767. *
  768. * Print human readable fault information (CIK).
  769. */
  770. static void gmc_v8_0_vm_decode_fault(struct amdgpu_device *adev,
  771. u32 status, u32 addr, u32 mc_client)
  772. {
  773. u32 mc_id;
  774. u32 vmid = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS, VMID);
  775. u32 protections = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  776. PROTECTIONS);
  777. char block[5] = { mc_client >> 24, (mc_client >> 16) & 0xff,
  778. (mc_client >> 8) & 0xff, mc_client & 0xff, 0 };
  779. mc_id = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  780. MEMORY_CLIENT_ID);
  781. printk("VM fault (0x%02x, vmid %d) at page %u, %s from '%s' (0x%08x) (%d)\n",
  782. protections, vmid, addr,
  783. REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  784. MEMORY_CLIENT_RW) ?
  785. "write" : "read", block, mc_client, mc_id);
  786. }
  787. static int gmc_v8_0_convert_vram_type(int mc_seq_vram_type)
  788. {
  789. switch (mc_seq_vram_type) {
  790. case MC_SEQ_MISC0__MT__GDDR1:
  791. return AMDGPU_VRAM_TYPE_GDDR1;
  792. case MC_SEQ_MISC0__MT__DDR2:
  793. return AMDGPU_VRAM_TYPE_DDR2;
  794. case MC_SEQ_MISC0__MT__GDDR3:
  795. return AMDGPU_VRAM_TYPE_GDDR3;
  796. case MC_SEQ_MISC0__MT__GDDR4:
  797. return AMDGPU_VRAM_TYPE_GDDR4;
  798. case MC_SEQ_MISC0__MT__GDDR5:
  799. return AMDGPU_VRAM_TYPE_GDDR5;
  800. case MC_SEQ_MISC0__MT__HBM:
  801. return AMDGPU_VRAM_TYPE_HBM;
  802. case MC_SEQ_MISC0__MT__DDR3:
  803. return AMDGPU_VRAM_TYPE_DDR3;
  804. default:
  805. return AMDGPU_VRAM_TYPE_UNKNOWN;
  806. }
  807. }
  808. static int gmc_v8_0_early_init(void *handle)
  809. {
  810. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  811. gmc_v8_0_set_gart_funcs(adev);
  812. gmc_v8_0_set_irq_funcs(adev);
  813. return 0;
  814. }
  815. static int gmc_v8_0_late_init(void *handle)
  816. {
  817. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  818. if (amdgpu_vm_fault_stop != AMDGPU_VM_FAULT_STOP_ALWAYS)
  819. return amdgpu_irq_get(adev, &adev->mc.vm_fault, 0);
  820. else
  821. return 0;
  822. }
  823. #define mmMC_SEQ_MISC0_FIJI 0xA71
  824. static int gmc_v8_0_sw_init(void *handle)
  825. {
  826. int r;
  827. int dma_bits;
  828. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  829. if (adev->flags & AMD_IS_APU) {
  830. adev->mc.vram_type = AMDGPU_VRAM_TYPE_UNKNOWN;
  831. } else {
  832. u32 tmp;
  833. if (adev->asic_type == CHIP_FIJI)
  834. tmp = RREG32(mmMC_SEQ_MISC0_FIJI);
  835. else
  836. tmp = RREG32(mmMC_SEQ_MISC0);
  837. tmp &= MC_SEQ_MISC0__MT__MASK;
  838. adev->mc.vram_type = gmc_v8_0_convert_vram_type(tmp);
  839. }
  840. r = amdgpu_irq_add_id(adev, 146, &adev->mc.vm_fault);
  841. if (r)
  842. return r;
  843. r = amdgpu_irq_add_id(adev, 147, &adev->mc.vm_fault);
  844. if (r)
  845. return r;
  846. /* Adjust VM size here.
  847. * Currently set to 4GB ((1 << 20) 4k pages).
  848. * Max GPUVM size for cayman and SI is 40 bits.
  849. */
  850. adev->vm_manager.max_pfn = amdgpu_vm_size << 18;
  851. /* Set the internal MC address mask
  852. * This is the max address of the GPU's
  853. * internal address space.
  854. */
  855. adev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
  856. /* set DMA mask + need_dma32 flags.
  857. * PCIE - can handle 40-bits.
  858. * IGP - can handle 40-bits
  859. * PCI - dma32 for legacy pci gart, 40 bits on newer asics
  860. */
  861. adev->need_dma32 = false;
  862. dma_bits = adev->need_dma32 ? 32 : 40;
  863. r = pci_set_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  864. if (r) {
  865. adev->need_dma32 = true;
  866. dma_bits = 32;
  867. printk(KERN_WARNING "amdgpu: No suitable DMA available.\n");
  868. }
  869. r = pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  870. if (r) {
  871. pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(32));
  872. printk(KERN_WARNING "amdgpu: No coherent DMA available.\n");
  873. }
  874. r = gmc_v8_0_init_microcode(adev);
  875. if (r) {
  876. DRM_ERROR("Failed to load mc firmware!\n");
  877. return r;
  878. }
  879. r = gmc_v8_0_mc_init(adev);
  880. if (r)
  881. return r;
  882. /* Memory manager */
  883. r = amdgpu_bo_init(adev);
  884. if (r)
  885. return r;
  886. r = gmc_v8_0_gart_init(adev);
  887. if (r)
  888. return r;
  889. if (!adev->vm_manager.enabled) {
  890. r = gmc_v8_0_vm_init(adev);
  891. if (r) {
  892. dev_err(adev->dev, "vm manager initialization failed (%d).\n", r);
  893. return r;
  894. }
  895. adev->vm_manager.enabled = true;
  896. }
  897. return r;
  898. }
  899. static int gmc_v8_0_sw_fini(void *handle)
  900. {
  901. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  902. if (adev->vm_manager.enabled) {
  903. amdgpu_vm_manager_fini(adev);
  904. gmc_v8_0_vm_fini(adev);
  905. adev->vm_manager.enabled = false;
  906. }
  907. gmc_v8_0_gart_fini(adev);
  908. amdgpu_gem_force_release(adev);
  909. amdgpu_bo_fini(adev);
  910. return 0;
  911. }
  912. static int gmc_v8_0_hw_init(void *handle)
  913. {
  914. int r;
  915. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  916. gmc_v8_0_init_golden_registers(adev);
  917. gmc_v8_0_mc_program(adev);
  918. if (adev->asic_type == CHIP_TONGA) {
  919. r = gmc_v8_0_mc_load_microcode(adev);
  920. if (r) {
  921. DRM_ERROR("Failed to load MC firmware!\n");
  922. return r;
  923. }
  924. }
  925. r = gmc_v8_0_gart_enable(adev);
  926. if (r)
  927. return r;
  928. return r;
  929. }
  930. static int gmc_v8_0_hw_fini(void *handle)
  931. {
  932. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  933. amdgpu_irq_put(adev, &adev->mc.vm_fault, 0);
  934. gmc_v8_0_gart_disable(adev);
  935. return 0;
  936. }
  937. static int gmc_v8_0_suspend(void *handle)
  938. {
  939. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  940. if (adev->vm_manager.enabled) {
  941. gmc_v8_0_vm_fini(adev);
  942. adev->vm_manager.enabled = false;
  943. }
  944. gmc_v8_0_hw_fini(adev);
  945. return 0;
  946. }
  947. static int gmc_v8_0_resume(void *handle)
  948. {
  949. int r;
  950. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  951. r = gmc_v8_0_hw_init(adev);
  952. if (r)
  953. return r;
  954. if (!adev->vm_manager.enabled) {
  955. r = gmc_v8_0_vm_init(adev);
  956. if (r) {
  957. dev_err(adev->dev, "vm manager initialization failed (%d).\n", r);
  958. return r;
  959. }
  960. adev->vm_manager.enabled = true;
  961. }
  962. return r;
  963. }
  964. static bool gmc_v8_0_is_idle(void *handle)
  965. {
  966. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  967. u32 tmp = RREG32(mmSRBM_STATUS);
  968. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  969. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK | SRBM_STATUS__VMC_BUSY_MASK))
  970. return false;
  971. return true;
  972. }
  973. static int gmc_v8_0_wait_for_idle(void *handle)
  974. {
  975. unsigned i;
  976. u32 tmp;
  977. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  978. for (i = 0; i < adev->usec_timeout; i++) {
  979. /* read MC_STATUS */
  980. tmp = RREG32(mmSRBM_STATUS) & (SRBM_STATUS__MCB_BUSY_MASK |
  981. SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  982. SRBM_STATUS__MCC_BUSY_MASK |
  983. SRBM_STATUS__MCD_BUSY_MASK |
  984. SRBM_STATUS__VMC_BUSY_MASK |
  985. SRBM_STATUS__VMC1_BUSY_MASK);
  986. if (!tmp)
  987. return 0;
  988. udelay(1);
  989. }
  990. return -ETIMEDOUT;
  991. }
  992. static int gmc_v8_0_soft_reset(void *handle)
  993. {
  994. struct amdgpu_mode_mc_save save;
  995. u32 srbm_soft_reset = 0;
  996. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  997. u32 tmp = RREG32(mmSRBM_STATUS);
  998. if (tmp & SRBM_STATUS__VMC_BUSY_MASK)
  999. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  1000. SRBM_SOFT_RESET, SOFT_RESET_VMC, 1);
  1001. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  1002. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK)) {
  1003. if (!(adev->flags & AMD_IS_APU))
  1004. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  1005. SRBM_SOFT_RESET, SOFT_RESET_MC, 1);
  1006. }
  1007. if (srbm_soft_reset) {
  1008. gmc_v8_0_mc_stop(adev, &save);
  1009. if (gmc_v8_0_wait_for_idle(adev)) {
  1010. dev_warn(adev->dev, "Wait for GMC idle timed out !\n");
  1011. }
  1012. tmp = RREG32(mmSRBM_SOFT_RESET);
  1013. tmp |= srbm_soft_reset;
  1014. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1015. WREG32(mmSRBM_SOFT_RESET, tmp);
  1016. tmp = RREG32(mmSRBM_SOFT_RESET);
  1017. udelay(50);
  1018. tmp &= ~srbm_soft_reset;
  1019. WREG32(mmSRBM_SOFT_RESET, tmp);
  1020. tmp = RREG32(mmSRBM_SOFT_RESET);
  1021. /* Wait a little for things to settle down */
  1022. udelay(50);
  1023. gmc_v8_0_mc_resume(adev, &save);
  1024. udelay(50);
  1025. }
  1026. return 0;
  1027. }
  1028. static int gmc_v8_0_vm_fault_interrupt_state(struct amdgpu_device *adev,
  1029. struct amdgpu_irq_src *src,
  1030. unsigned type,
  1031. enum amdgpu_interrupt_state state)
  1032. {
  1033. u32 tmp;
  1034. u32 bits = (VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1035. VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1036. VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1037. VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1038. VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1039. VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1040. VM_CONTEXT1_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK);
  1041. switch (state) {
  1042. case AMDGPU_IRQ_STATE_DISABLE:
  1043. /* system context */
  1044. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1045. tmp &= ~bits;
  1046. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1047. /* VMs */
  1048. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1049. tmp &= ~bits;
  1050. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1051. break;
  1052. case AMDGPU_IRQ_STATE_ENABLE:
  1053. /* system context */
  1054. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1055. tmp |= bits;
  1056. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1057. /* VMs */
  1058. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1059. tmp |= bits;
  1060. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1061. break;
  1062. default:
  1063. break;
  1064. }
  1065. return 0;
  1066. }
  1067. static int gmc_v8_0_process_interrupt(struct amdgpu_device *adev,
  1068. struct amdgpu_irq_src *source,
  1069. struct amdgpu_iv_entry *entry)
  1070. {
  1071. u32 addr, status, mc_client;
  1072. addr = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_ADDR);
  1073. status = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_STATUS);
  1074. mc_client = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_MCCLIENT);
  1075. /* reset addr and status */
  1076. WREG32_P(mmVM_CONTEXT1_CNTL2, 1, ~1);
  1077. if (!addr && !status)
  1078. return 0;
  1079. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_FIRST)
  1080. gmc_v8_0_set_fault_enable_default(adev, false);
  1081. dev_err(adev->dev, "GPU fault detected: %d 0x%08x\n",
  1082. entry->src_id, entry->src_data);
  1083. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  1084. addr);
  1085. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  1086. status);
  1087. gmc_v8_0_vm_decode_fault(adev, status, addr, mc_client);
  1088. return 0;
  1089. }
  1090. static void fiji_update_mc_medium_grain_clock_gating(struct amdgpu_device *adev,
  1091. bool enable)
  1092. {
  1093. uint32_t data;
  1094. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_MGCG)) {
  1095. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1096. data |= MC_HUB_MISC_HUB_CG__ENABLE_MASK;
  1097. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1098. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1099. data |= MC_HUB_MISC_SIP_CG__ENABLE_MASK;
  1100. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1101. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1102. data |= MC_HUB_MISC_VM_CG__ENABLE_MASK;
  1103. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1104. data = RREG32(mmMC_XPB_CLK_GAT);
  1105. data |= MC_XPB_CLK_GAT__ENABLE_MASK;
  1106. WREG32(mmMC_XPB_CLK_GAT, data);
  1107. data = RREG32(mmATC_MISC_CG);
  1108. data |= ATC_MISC_CG__ENABLE_MASK;
  1109. WREG32(mmATC_MISC_CG, data);
  1110. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1111. data |= MC_CITF_MISC_WR_CG__ENABLE_MASK;
  1112. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1113. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1114. data |= MC_CITF_MISC_RD_CG__ENABLE_MASK;
  1115. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1116. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1117. data |= MC_CITF_MISC_VM_CG__ENABLE_MASK;
  1118. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1119. data = RREG32(mmVM_L2_CG);
  1120. data |= VM_L2_CG__ENABLE_MASK;
  1121. WREG32(mmVM_L2_CG, data);
  1122. } else {
  1123. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1124. data &= ~MC_HUB_MISC_HUB_CG__ENABLE_MASK;
  1125. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1126. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1127. data &= ~MC_HUB_MISC_SIP_CG__ENABLE_MASK;
  1128. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1129. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1130. data &= ~MC_HUB_MISC_VM_CG__ENABLE_MASK;
  1131. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1132. data = RREG32(mmMC_XPB_CLK_GAT);
  1133. data &= ~MC_XPB_CLK_GAT__ENABLE_MASK;
  1134. WREG32(mmMC_XPB_CLK_GAT, data);
  1135. data = RREG32(mmATC_MISC_CG);
  1136. data &= ~ATC_MISC_CG__ENABLE_MASK;
  1137. WREG32(mmATC_MISC_CG, data);
  1138. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1139. data &= ~MC_CITF_MISC_WR_CG__ENABLE_MASK;
  1140. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1141. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1142. data &= ~MC_CITF_MISC_RD_CG__ENABLE_MASK;
  1143. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1144. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1145. data &= ~MC_CITF_MISC_VM_CG__ENABLE_MASK;
  1146. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1147. data = RREG32(mmVM_L2_CG);
  1148. data &= ~VM_L2_CG__ENABLE_MASK;
  1149. WREG32(mmVM_L2_CG, data);
  1150. }
  1151. }
  1152. static void fiji_update_mc_light_sleep(struct amdgpu_device *adev,
  1153. bool enable)
  1154. {
  1155. uint32_t data;
  1156. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_LS)) {
  1157. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1158. data |= MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK;
  1159. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1160. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1161. data |= MC_HUB_MISC_SIP_CG__MEM_LS_ENABLE_MASK;
  1162. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1163. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1164. data |= MC_HUB_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1165. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1166. data = RREG32(mmMC_XPB_CLK_GAT);
  1167. data |= MC_XPB_CLK_GAT__MEM_LS_ENABLE_MASK;
  1168. WREG32(mmMC_XPB_CLK_GAT, data);
  1169. data = RREG32(mmATC_MISC_CG);
  1170. data |= ATC_MISC_CG__MEM_LS_ENABLE_MASK;
  1171. WREG32(mmATC_MISC_CG, data);
  1172. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1173. data |= MC_CITF_MISC_WR_CG__MEM_LS_ENABLE_MASK;
  1174. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1175. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1176. data |= MC_CITF_MISC_RD_CG__MEM_LS_ENABLE_MASK;
  1177. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1178. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1179. data |= MC_CITF_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1180. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1181. data = RREG32(mmVM_L2_CG);
  1182. data |= VM_L2_CG__MEM_LS_ENABLE_MASK;
  1183. WREG32(mmVM_L2_CG, data);
  1184. } else {
  1185. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1186. data &= ~MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK;
  1187. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1188. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1189. data &= ~MC_HUB_MISC_SIP_CG__MEM_LS_ENABLE_MASK;
  1190. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1191. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1192. data &= ~MC_HUB_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1193. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1194. data = RREG32(mmMC_XPB_CLK_GAT);
  1195. data &= ~MC_XPB_CLK_GAT__MEM_LS_ENABLE_MASK;
  1196. WREG32(mmMC_XPB_CLK_GAT, data);
  1197. data = RREG32(mmATC_MISC_CG);
  1198. data &= ~ATC_MISC_CG__MEM_LS_ENABLE_MASK;
  1199. WREG32(mmATC_MISC_CG, data);
  1200. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1201. data &= ~MC_CITF_MISC_WR_CG__MEM_LS_ENABLE_MASK;
  1202. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1203. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1204. data &= ~MC_CITF_MISC_RD_CG__MEM_LS_ENABLE_MASK;
  1205. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1206. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1207. data &= ~MC_CITF_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1208. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1209. data = RREG32(mmVM_L2_CG);
  1210. data &= ~VM_L2_CG__MEM_LS_ENABLE_MASK;
  1211. WREG32(mmVM_L2_CG, data);
  1212. }
  1213. }
  1214. static int gmc_v8_0_set_clockgating_state(void *handle,
  1215. enum amd_clockgating_state state)
  1216. {
  1217. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1218. switch (adev->asic_type) {
  1219. case CHIP_FIJI:
  1220. fiji_update_mc_medium_grain_clock_gating(adev,
  1221. state == AMD_CG_STATE_GATE ? true : false);
  1222. fiji_update_mc_light_sleep(adev,
  1223. state == AMD_CG_STATE_GATE ? true : false);
  1224. break;
  1225. default:
  1226. break;
  1227. }
  1228. return 0;
  1229. }
  1230. static int gmc_v8_0_set_powergating_state(void *handle,
  1231. enum amd_powergating_state state)
  1232. {
  1233. return 0;
  1234. }
  1235. const struct amd_ip_funcs gmc_v8_0_ip_funcs = {
  1236. .early_init = gmc_v8_0_early_init,
  1237. .late_init = gmc_v8_0_late_init,
  1238. .sw_init = gmc_v8_0_sw_init,
  1239. .sw_fini = gmc_v8_0_sw_fini,
  1240. .hw_init = gmc_v8_0_hw_init,
  1241. .hw_fini = gmc_v8_0_hw_fini,
  1242. .suspend = gmc_v8_0_suspend,
  1243. .resume = gmc_v8_0_resume,
  1244. .is_idle = gmc_v8_0_is_idle,
  1245. .wait_for_idle = gmc_v8_0_wait_for_idle,
  1246. .soft_reset = gmc_v8_0_soft_reset,
  1247. .set_clockgating_state = gmc_v8_0_set_clockgating_state,
  1248. .set_powergating_state = gmc_v8_0_set_powergating_state,
  1249. };
  1250. static const struct amdgpu_gart_funcs gmc_v8_0_gart_funcs = {
  1251. .flush_gpu_tlb = gmc_v8_0_gart_flush_gpu_tlb,
  1252. .set_pte_pde = gmc_v8_0_gart_set_pte_pde,
  1253. };
  1254. static const struct amdgpu_irq_src_funcs gmc_v8_0_irq_funcs = {
  1255. .set = gmc_v8_0_vm_fault_interrupt_state,
  1256. .process = gmc_v8_0_process_interrupt,
  1257. };
  1258. static void gmc_v8_0_set_gart_funcs(struct amdgpu_device *adev)
  1259. {
  1260. if (adev->gart.gart_funcs == NULL)
  1261. adev->gart.gart_funcs = &gmc_v8_0_gart_funcs;
  1262. }
  1263. static void gmc_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  1264. {
  1265. adev->mc.vm_fault.num_types = 1;
  1266. adev->mc.vm_fault.funcs = &gmc_v8_0_irq_funcs;
  1267. }