gfx_v8_0.c 212 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "vi.h"
  28. #include "vid.h"
  29. #include "amdgpu_ucode.h"
  30. #include "amdgpu_atombios.h"
  31. #include "clearstate_vi.h"
  32. #include "gmc/gmc_8_2_d.h"
  33. #include "gmc/gmc_8_2_sh_mask.h"
  34. #include "oss/oss_3_0_d.h"
  35. #include "oss/oss_3_0_sh_mask.h"
  36. #include "bif/bif_5_0_d.h"
  37. #include "bif/bif_5_0_sh_mask.h"
  38. #include "gca/gfx_8_0_d.h"
  39. #include "gca/gfx_8_0_enum.h"
  40. #include "gca/gfx_8_0_sh_mask.h"
  41. #include "gca/gfx_8_0_enum.h"
  42. #include "dce/dce_10_0_d.h"
  43. #include "dce/dce_10_0_sh_mask.h"
  44. #define GFX8_NUM_GFX_RINGS 1
  45. #define GFX8_NUM_COMPUTE_RINGS 8
  46. #define TOPAZ_GB_ADDR_CONFIG_GOLDEN 0x22010001
  47. #define CARRIZO_GB_ADDR_CONFIG_GOLDEN 0x22010001
  48. #define POLARIS11_GB_ADDR_CONFIG_GOLDEN 0x22011002
  49. #define TONGA_GB_ADDR_CONFIG_GOLDEN 0x22011003
  50. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  51. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  52. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  53. #define MICRO_TILE_MODE_NEW(x) ((x) << GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT)
  54. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  55. #define BANK_WIDTH(x) ((x) << GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT)
  56. #define BANK_HEIGHT(x) ((x) << GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT)
  57. #define MACRO_TILE_ASPECT(x) ((x) << GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT)
  58. #define NUM_BANKS(x) ((x) << GB_MACROTILE_MODE0__NUM_BANKS__SHIFT)
  59. #define RLC_CGTT_MGCG_OVERRIDE__CPF_MASK 0x00000001L
  60. #define RLC_CGTT_MGCG_OVERRIDE__RLC_MASK 0x00000002L
  61. #define RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK 0x00000004L
  62. #define RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK 0x00000008L
  63. #define RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK 0x00000010L
  64. #define RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK 0x00000020L
  65. /* BPM SERDES CMD */
  66. #define SET_BPM_SERDES_CMD 1
  67. #define CLE_BPM_SERDES_CMD 0
  68. /* BPM Register Address*/
  69. enum {
  70. BPM_REG_CGLS_EN = 0, /* Enable/Disable CGLS */
  71. BPM_REG_CGLS_ON, /* ON/OFF CGLS: shall be controlled by RLC FW */
  72. BPM_REG_CGCG_OVERRIDE, /* Set/Clear CGCG Override */
  73. BPM_REG_MGCG_OVERRIDE, /* Set/Clear MGCG Override */
  74. BPM_REG_FGCG_OVERRIDE, /* Set/Clear FGCG Override */
  75. BPM_REG_FGCG_MAX
  76. };
  77. #define RLC_FormatDirectRegListLength 14
  78. MODULE_FIRMWARE("amdgpu/carrizo_ce.bin");
  79. MODULE_FIRMWARE("amdgpu/carrizo_pfp.bin");
  80. MODULE_FIRMWARE("amdgpu/carrizo_me.bin");
  81. MODULE_FIRMWARE("amdgpu/carrizo_mec.bin");
  82. MODULE_FIRMWARE("amdgpu/carrizo_mec2.bin");
  83. MODULE_FIRMWARE("amdgpu/carrizo_rlc.bin");
  84. MODULE_FIRMWARE("amdgpu/stoney_ce.bin");
  85. MODULE_FIRMWARE("amdgpu/stoney_pfp.bin");
  86. MODULE_FIRMWARE("amdgpu/stoney_me.bin");
  87. MODULE_FIRMWARE("amdgpu/stoney_mec.bin");
  88. MODULE_FIRMWARE("amdgpu/stoney_rlc.bin");
  89. MODULE_FIRMWARE("amdgpu/tonga_ce.bin");
  90. MODULE_FIRMWARE("amdgpu/tonga_pfp.bin");
  91. MODULE_FIRMWARE("amdgpu/tonga_me.bin");
  92. MODULE_FIRMWARE("amdgpu/tonga_mec.bin");
  93. MODULE_FIRMWARE("amdgpu/tonga_mec2.bin");
  94. MODULE_FIRMWARE("amdgpu/tonga_rlc.bin");
  95. MODULE_FIRMWARE("amdgpu/topaz_ce.bin");
  96. MODULE_FIRMWARE("amdgpu/topaz_pfp.bin");
  97. MODULE_FIRMWARE("amdgpu/topaz_me.bin");
  98. MODULE_FIRMWARE("amdgpu/topaz_mec.bin");
  99. MODULE_FIRMWARE("amdgpu/topaz_rlc.bin");
  100. MODULE_FIRMWARE("amdgpu/fiji_ce.bin");
  101. MODULE_FIRMWARE("amdgpu/fiji_pfp.bin");
  102. MODULE_FIRMWARE("amdgpu/fiji_me.bin");
  103. MODULE_FIRMWARE("amdgpu/fiji_mec.bin");
  104. MODULE_FIRMWARE("amdgpu/fiji_mec2.bin");
  105. MODULE_FIRMWARE("amdgpu/fiji_rlc.bin");
  106. MODULE_FIRMWARE("amdgpu/polaris11_ce.bin");
  107. MODULE_FIRMWARE("amdgpu/polaris11_pfp.bin");
  108. MODULE_FIRMWARE("amdgpu/polaris11_me.bin");
  109. MODULE_FIRMWARE("amdgpu/polaris11_mec.bin");
  110. MODULE_FIRMWARE("amdgpu/polaris11_mec2.bin");
  111. MODULE_FIRMWARE("amdgpu/polaris11_rlc.bin");
  112. MODULE_FIRMWARE("amdgpu/polaris10_ce.bin");
  113. MODULE_FIRMWARE("amdgpu/polaris10_pfp.bin");
  114. MODULE_FIRMWARE("amdgpu/polaris10_me.bin");
  115. MODULE_FIRMWARE("amdgpu/polaris10_mec.bin");
  116. MODULE_FIRMWARE("amdgpu/polaris10_mec2.bin");
  117. MODULE_FIRMWARE("amdgpu/polaris10_rlc.bin");
  118. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  119. {
  120. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  121. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  122. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  123. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  124. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  125. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  126. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  127. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  128. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  129. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  130. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  131. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  132. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  133. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  134. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  135. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  136. };
  137. static const u32 golden_settings_tonga_a11[] =
  138. {
  139. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  140. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  141. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  142. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  143. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  144. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
  145. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  146. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  147. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  148. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  149. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  150. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
  151. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  152. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  153. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  154. };
  155. static const u32 tonga_golden_common_all[] =
  156. {
  157. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  158. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  159. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  160. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  161. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  162. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  163. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  164. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  165. };
  166. static const u32 tonga_mgcg_cgcg_init[] =
  167. {
  168. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  169. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  170. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  171. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  172. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  173. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  174. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  175. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  176. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  177. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  178. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  179. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  180. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  181. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  182. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  183. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  184. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  185. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  186. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  187. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  188. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  189. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  190. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  191. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  192. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  193. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  194. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  195. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  196. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  197. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  198. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  199. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  200. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  201. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  202. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  203. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  204. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  205. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  206. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  207. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  208. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  209. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  210. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  211. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  212. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  213. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  214. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  215. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  216. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  217. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  218. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  219. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  220. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  221. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  222. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  223. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  224. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  225. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  226. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  227. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  228. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  229. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  230. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  231. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  232. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  233. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  234. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  235. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  236. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  237. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  238. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  239. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  240. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  241. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  242. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  243. };
  244. static const u32 golden_settings_polaris11_a11[] =
  245. {
  246. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  247. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  248. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  249. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  250. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  251. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  252. mmSQ_CONFIG, 0x07f80000, 0x07180000,
  253. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  254. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  255. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f3,
  256. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  257. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00003210,
  258. };
  259. static const u32 polaris11_golden_common_all[] =
  260. {
  261. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  262. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  263. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  264. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011002,
  265. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  266. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  267. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  268. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  269. };
  270. static const u32 golden_settings_polaris10_a11[] =
  271. {
  272. mmATC_MISC_CG, 0x000c0fc0, 0x000c0200,
  273. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  274. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  275. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  276. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  277. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  278. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x0000002a,
  279. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  280. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  281. mmSQ_CONFIG, 0x07f80000, 0x07180000,
  282. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  283. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  284. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f7,
  285. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  286. };
  287. static const u32 polaris10_golden_common_all[] =
  288. {
  289. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  290. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  291. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  292. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  293. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  294. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  295. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  296. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  297. };
  298. static const u32 fiji_golden_common_all[] =
  299. {
  300. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  301. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x3a00161a,
  302. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002e,
  303. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  304. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  305. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  306. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  307. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  308. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  309. mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x00000009,
  310. };
  311. static const u32 golden_settings_fiji_a10[] =
  312. {
  313. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  314. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  315. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  316. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  317. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  318. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  319. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  320. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  321. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  322. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000ff,
  323. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  324. };
  325. static const u32 fiji_mgcg_cgcg_init[] =
  326. {
  327. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  328. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  329. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  330. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  331. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  332. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  333. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  334. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  335. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  336. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  337. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  338. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  339. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  340. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  341. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  342. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  343. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  344. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  345. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  346. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  347. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  348. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  349. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  350. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  351. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  352. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  353. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  354. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  355. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  356. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  357. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  358. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  359. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  360. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  361. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  362. };
  363. static const u32 golden_settings_iceland_a11[] =
  364. {
  365. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  366. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  367. mmDB_DEBUG3, 0xc0000000, 0xc0000000,
  368. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  369. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  370. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  371. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x00000002,
  372. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  373. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  374. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  375. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  376. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  377. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  378. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  379. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00000010,
  380. };
  381. static const u32 iceland_golden_common_all[] =
  382. {
  383. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  384. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  385. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  386. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  387. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  388. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  389. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  390. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  391. };
  392. static const u32 iceland_mgcg_cgcg_init[] =
  393. {
  394. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  395. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  396. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  397. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  398. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0xc0000100,
  399. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0xc0000100,
  400. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0xc0000100,
  401. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  402. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  403. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  404. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  405. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  406. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  407. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  408. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  409. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  410. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  411. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  412. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  413. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  414. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  415. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  416. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0xff000100,
  417. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  418. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  419. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  420. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  421. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  422. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  423. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  424. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  425. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  426. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  427. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  428. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  429. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  430. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  431. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  432. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  433. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  434. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  435. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  436. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  437. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  438. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  439. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  440. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  441. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  442. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  443. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  444. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  445. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  446. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  447. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  448. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  449. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  450. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  451. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  452. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  453. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  454. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  455. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  456. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  457. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  458. };
  459. static const u32 cz_golden_settings_a11[] =
  460. {
  461. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  462. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  463. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  464. mmPA_SC_ENHANCE, 0xffffffff, 0x00000001,
  465. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  466. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  467. mmTA_CNTL_AUX, 0x000f000f, 0x00010000,
  468. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  469. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f3,
  470. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001302
  471. };
  472. static const u32 cz_golden_common_all[] =
  473. {
  474. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  475. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  476. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  477. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  478. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  479. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  480. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  481. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  482. };
  483. static const u32 cz_mgcg_cgcg_init[] =
  484. {
  485. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  486. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  487. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  488. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  489. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  490. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  491. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x00000100,
  492. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  493. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  494. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  495. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  496. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  497. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  498. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  499. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  500. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  501. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  502. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  503. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  504. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  505. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  506. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  507. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  508. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  509. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  510. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  511. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  512. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  513. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  514. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  515. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  516. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  517. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  518. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  519. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  520. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  521. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  522. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  523. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  524. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  525. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  526. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  527. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  528. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  529. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  530. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  531. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  532. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  533. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  534. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  535. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  536. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  537. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  538. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  539. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  540. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  541. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  542. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  543. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  544. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  545. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  546. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  547. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  548. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  549. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  550. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  551. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  552. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  553. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  554. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  555. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  556. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  557. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  558. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  559. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  560. };
  561. static const u32 stoney_golden_settings_a11[] =
  562. {
  563. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  564. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  565. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  566. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  567. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  568. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  569. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  570. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  571. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f1,
  572. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x10101010,
  573. };
  574. static const u32 stoney_golden_common_all[] =
  575. {
  576. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  577. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000000,
  578. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  579. mmGB_ADDR_CONFIG, 0xffffffff, 0x12010001,
  580. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  581. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  582. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  583. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  584. };
  585. static const u32 stoney_mgcg_cgcg_init[] =
  586. {
  587. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  588. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  589. mmCP_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  590. mmRLC_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  591. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96940200,
  592. mmATC_MISC_CG, 0xffffffff, 0x000c0200,
  593. };
  594. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev);
  595. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  596. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev);
  597. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev);
  598. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev);
  599. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev);
  600. static void gfx_v8_0_init_golden_registers(struct amdgpu_device *adev)
  601. {
  602. switch (adev->asic_type) {
  603. case CHIP_TOPAZ:
  604. amdgpu_program_register_sequence(adev,
  605. iceland_mgcg_cgcg_init,
  606. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  607. amdgpu_program_register_sequence(adev,
  608. golden_settings_iceland_a11,
  609. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  610. amdgpu_program_register_sequence(adev,
  611. iceland_golden_common_all,
  612. (const u32)ARRAY_SIZE(iceland_golden_common_all));
  613. break;
  614. case CHIP_FIJI:
  615. amdgpu_program_register_sequence(adev,
  616. fiji_mgcg_cgcg_init,
  617. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  618. amdgpu_program_register_sequence(adev,
  619. golden_settings_fiji_a10,
  620. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  621. amdgpu_program_register_sequence(adev,
  622. fiji_golden_common_all,
  623. (const u32)ARRAY_SIZE(fiji_golden_common_all));
  624. break;
  625. case CHIP_TONGA:
  626. amdgpu_program_register_sequence(adev,
  627. tonga_mgcg_cgcg_init,
  628. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  629. amdgpu_program_register_sequence(adev,
  630. golden_settings_tonga_a11,
  631. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  632. amdgpu_program_register_sequence(adev,
  633. tonga_golden_common_all,
  634. (const u32)ARRAY_SIZE(tonga_golden_common_all));
  635. break;
  636. case CHIP_POLARIS11:
  637. amdgpu_program_register_sequence(adev,
  638. golden_settings_polaris11_a11,
  639. (const u32)ARRAY_SIZE(golden_settings_polaris11_a11));
  640. amdgpu_program_register_sequence(adev,
  641. polaris11_golden_common_all,
  642. (const u32)ARRAY_SIZE(polaris11_golden_common_all));
  643. break;
  644. case CHIP_POLARIS10:
  645. amdgpu_program_register_sequence(adev,
  646. golden_settings_polaris10_a11,
  647. (const u32)ARRAY_SIZE(golden_settings_polaris10_a11));
  648. amdgpu_program_register_sequence(adev,
  649. polaris10_golden_common_all,
  650. (const u32)ARRAY_SIZE(polaris10_golden_common_all));
  651. break;
  652. case CHIP_CARRIZO:
  653. amdgpu_program_register_sequence(adev,
  654. cz_mgcg_cgcg_init,
  655. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  656. amdgpu_program_register_sequence(adev,
  657. cz_golden_settings_a11,
  658. (const u32)ARRAY_SIZE(cz_golden_settings_a11));
  659. amdgpu_program_register_sequence(adev,
  660. cz_golden_common_all,
  661. (const u32)ARRAY_SIZE(cz_golden_common_all));
  662. break;
  663. case CHIP_STONEY:
  664. amdgpu_program_register_sequence(adev,
  665. stoney_mgcg_cgcg_init,
  666. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  667. amdgpu_program_register_sequence(adev,
  668. stoney_golden_settings_a11,
  669. (const u32)ARRAY_SIZE(stoney_golden_settings_a11));
  670. amdgpu_program_register_sequence(adev,
  671. stoney_golden_common_all,
  672. (const u32)ARRAY_SIZE(stoney_golden_common_all));
  673. break;
  674. default:
  675. break;
  676. }
  677. }
  678. static void gfx_v8_0_scratch_init(struct amdgpu_device *adev)
  679. {
  680. int i;
  681. adev->gfx.scratch.num_reg = 7;
  682. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  683. for (i = 0; i < adev->gfx.scratch.num_reg; i++) {
  684. adev->gfx.scratch.free[i] = true;
  685. adev->gfx.scratch.reg[i] = adev->gfx.scratch.reg_base + i;
  686. }
  687. }
  688. static int gfx_v8_0_ring_test_ring(struct amdgpu_ring *ring)
  689. {
  690. struct amdgpu_device *adev = ring->adev;
  691. uint32_t scratch;
  692. uint32_t tmp = 0;
  693. unsigned i;
  694. int r;
  695. r = amdgpu_gfx_scratch_get(adev, &scratch);
  696. if (r) {
  697. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  698. return r;
  699. }
  700. WREG32(scratch, 0xCAFEDEAD);
  701. r = amdgpu_ring_alloc(ring, 3);
  702. if (r) {
  703. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  704. ring->idx, r);
  705. amdgpu_gfx_scratch_free(adev, scratch);
  706. return r;
  707. }
  708. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  709. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  710. amdgpu_ring_write(ring, 0xDEADBEEF);
  711. amdgpu_ring_commit(ring);
  712. for (i = 0; i < adev->usec_timeout; i++) {
  713. tmp = RREG32(scratch);
  714. if (tmp == 0xDEADBEEF)
  715. break;
  716. DRM_UDELAY(1);
  717. }
  718. if (i < adev->usec_timeout) {
  719. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  720. ring->idx, i);
  721. } else {
  722. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  723. ring->idx, scratch, tmp);
  724. r = -EINVAL;
  725. }
  726. amdgpu_gfx_scratch_free(adev, scratch);
  727. return r;
  728. }
  729. static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring)
  730. {
  731. struct amdgpu_device *adev = ring->adev;
  732. struct amdgpu_ib ib;
  733. struct fence *f = NULL;
  734. uint32_t scratch;
  735. uint32_t tmp = 0;
  736. unsigned i;
  737. int r;
  738. r = amdgpu_gfx_scratch_get(adev, &scratch);
  739. if (r) {
  740. DRM_ERROR("amdgpu: failed to get scratch reg (%d).\n", r);
  741. return r;
  742. }
  743. WREG32(scratch, 0xCAFEDEAD);
  744. memset(&ib, 0, sizeof(ib));
  745. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  746. if (r) {
  747. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  748. goto err1;
  749. }
  750. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  751. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  752. ib.ptr[2] = 0xDEADBEEF;
  753. ib.length_dw = 3;
  754. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, NULL, &f);
  755. if (r)
  756. goto err2;
  757. r = fence_wait(f, false);
  758. if (r) {
  759. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  760. goto err2;
  761. }
  762. for (i = 0; i < adev->usec_timeout; i++) {
  763. tmp = RREG32(scratch);
  764. if (tmp == 0xDEADBEEF)
  765. break;
  766. DRM_UDELAY(1);
  767. }
  768. if (i < adev->usec_timeout) {
  769. DRM_INFO("ib test on ring %d succeeded in %u usecs\n",
  770. ring->idx, i);
  771. goto err2;
  772. } else {
  773. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  774. scratch, tmp);
  775. r = -EINVAL;
  776. }
  777. err2:
  778. fence_put(f);
  779. amdgpu_ib_free(adev, &ib, NULL);
  780. fence_put(f);
  781. err1:
  782. amdgpu_gfx_scratch_free(adev, scratch);
  783. return r;
  784. }
  785. static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)
  786. {
  787. const char *chip_name;
  788. char fw_name[30];
  789. int err;
  790. struct amdgpu_firmware_info *info = NULL;
  791. const struct common_firmware_header *header = NULL;
  792. const struct gfx_firmware_header_v1_0 *cp_hdr;
  793. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  794. unsigned int *tmp = NULL, i;
  795. DRM_DEBUG("\n");
  796. switch (adev->asic_type) {
  797. case CHIP_TOPAZ:
  798. chip_name = "topaz";
  799. break;
  800. case CHIP_TONGA:
  801. chip_name = "tonga";
  802. break;
  803. case CHIP_CARRIZO:
  804. chip_name = "carrizo";
  805. break;
  806. case CHIP_FIJI:
  807. chip_name = "fiji";
  808. break;
  809. case CHIP_POLARIS11:
  810. chip_name = "polaris11";
  811. break;
  812. case CHIP_POLARIS10:
  813. chip_name = "polaris10";
  814. break;
  815. case CHIP_STONEY:
  816. chip_name = "stoney";
  817. break;
  818. default:
  819. BUG();
  820. }
  821. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  822. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  823. if (err)
  824. goto out;
  825. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  826. if (err)
  827. goto out;
  828. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  829. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  830. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  831. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  832. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  833. if (err)
  834. goto out;
  835. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  836. if (err)
  837. goto out;
  838. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  839. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  840. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  841. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  842. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  843. if (err)
  844. goto out;
  845. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  846. if (err)
  847. goto out;
  848. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  849. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  850. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  851. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  852. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  853. if (err)
  854. goto out;
  855. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  856. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  857. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  858. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  859. adev->gfx.rlc.save_and_restore_offset =
  860. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  861. adev->gfx.rlc.clear_state_descriptor_offset =
  862. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  863. adev->gfx.rlc.avail_scratch_ram_locations =
  864. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  865. adev->gfx.rlc.reg_restore_list_size =
  866. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  867. adev->gfx.rlc.reg_list_format_start =
  868. le32_to_cpu(rlc_hdr->reg_list_format_start);
  869. adev->gfx.rlc.reg_list_format_separate_start =
  870. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  871. adev->gfx.rlc.starting_offsets_start =
  872. le32_to_cpu(rlc_hdr->starting_offsets_start);
  873. adev->gfx.rlc.reg_list_format_size_bytes =
  874. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  875. adev->gfx.rlc.reg_list_size_bytes =
  876. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  877. adev->gfx.rlc.register_list_format =
  878. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  879. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  880. if (!adev->gfx.rlc.register_list_format) {
  881. err = -ENOMEM;
  882. goto out;
  883. }
  884. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  885. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  886. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  887. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  888. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  889. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  890. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  891. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  892. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  893. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  894. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  895. if (err)
  896. goto out;
  897. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  898. if (err)
  899. goto out;
  900. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  901. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  902. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  903. if ((adev->asic_type != CHIP_STONEY) &&
  904. (adev->asic_type != CHIP_TOPAZ)) {
  905. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  906. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  907. if (!err) {
  908. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  909. if (err)
  910. goto out;
  911. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  912. adev->gfx.mec2_fw->data;
  913. adev->gfx.mec2_fw_version =
  914. le32_to_cpu(cp_hdr->header.ucode_version);
  915. adev->gfx.mec2_feature_version =
  916. le32_to_cpu(cp_hdr->ucode_feature_version);
  917. } else {
  918. err = 0;
  919. adev->gfx.mec2_fw = NULL;
  920. }
  921. }
  922. if (adev->firmware.smu_load) {
  923. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  924. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  925. info->fw = adev->gfx.pfp_fw;
  926. header = (const struct common_firmware_header *)info->fw->data;
  927. adev->firmware.fw_size +=
  928. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  929. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  930. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  931. info->fw = adev->gfx.me_fw;
  932. header = (const struct common_firmware_header *)info->fw->data;
  933. adev->firmware.fw_size +=
  934. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  935. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  936. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  937. info->fw = adev->gfx.ce_fw;
  938. header = (const struct common_firmware_header *)info->fw->data;
  939. adev->firmware.fw_size +=
  940. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  941. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  942. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  943. info->fw = adev->gfx.rlc_fw;
  944. header = (const struct common_firmware_header *)info->fw->data;
  945. adev->firmware.fw_size +=
  946. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  947. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  948. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  949. info->fw = adev->gfx.mec_fw;
  950. header = (const struct common_firmware_header *)info->fw->data;
  951. adev->firmware.fw_size +=
  952. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  953. if (adev->gfx.mec2_fw) {
  954. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  955. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  956. info->fw = adev->gfx.mec2_fw;
  957. header = (const struct common_firmware_header *)info->fw->data;
  958. adev->firmware.fw_size +=
  959. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  960. }
  961. }
  962. out:
  963. if (err) {
  964. dev_err(adev->dev,
  965. "gfx8: Failed to load firmware \"%s\"\n",
  966. fw_name);
  967. release_firmware(adev->gfx.pfp_fw);
  968. adev->gfx.pfp_fw = NULL;
  969. release_firmware(adev->gfx.me_fw);
  970. adev->gfx.me_fw = NULL;
  971. release_firmware(adev->gfx.ce_fw);
  972. adev->gfx.ce_fw = NULL;
  973. release_firmware(adev->gfx.rlc_fw);
  974. adev->gfx.rlc_fw = NULL;
  975. release_firmware(adev->gfx.mec_fw);
  976. adev->gfx.mec_fw = NULL;
  977. release_firmware(adev->gfx.mec2_fw);
  978. adev->gfx.mec2_fw = NULL;
  979. }
  980. return err;
  981. }
  982. static void gfx_v8_0_get_csb_buffer(struct amdgpu_device *adev,
  983. volatile u32 *buffer)
  984. {
  985. u32 count = 0, i;
  986. const struct cs_section_def *sect = NULL;
  987. const struct cs_extent_def *ext = NULL;
  988. if (adev->gfx.rlc.cs_data == NULL)
  989. return;
  990. if (buffer == NULL)
  991. return;
  992. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  993. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  994. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  995. buffer[count++] = cpu_to_le32(0x80000000);
  996. buffer[count++] = cpu_to_le32(0x80000000);
  997. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  998. for (ext = sect->section; ext->extent != NULL; ++ext) {
  999. if (sect->id == SECT_CONTEXT) {
  1000. buffer[count++] =
  1001. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  1002. buffer[count++] = cpu_to_le32(ext->reg_index -
  1003. PACKET3_SET_CONTEXT_REG_START);
  1004. for (i = 0; i < ext->reg_count; i++)
  1005. buffer[count++] = cpu_to_le32(ext->extent[i]);
  1006. } else {
  1007. return;
  1008. }
  1009. }
  1010. }
  1011. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1012. buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG -
  1013. PACKET3_SET_CONTEXT_REG_START);
  1014. switch (adev->asic_type) {
  1015. case CHIP_TONGA:
  1016. case CHIP_POLARIS10:
  1017. buffer[count++] = cpu_to_le32(0x16000012);
  1018. buffer[count++] = cpu_to_le32(0x0000002A);
  1019. break;
  1020. case CHIP_POLARIS11:
  1021. buffer[count++] = cpu_to_le32(0x16000012);
  1022. buffer[count++] = cpu_to_le32(0x00000000);
  1023. break;
  1024. case CHIP_FIJI:
  1025. buffer[count++] = cpu_to_le32(0x3a00161a);
  1026. buffer[count++] = cpu_to_le32(0x0000002e);
  1027. break;
  1028. case CHIP_TOPAZ:
  1029. case CHIP_CARRIZO:
  1030. buffer[count++] = cpu_to_le32(0x00000002);
  1031. buffer[count++] = cpu_to_le32(0x00000000);
  1032. break;
  1033. case CHIP_STONEY:
  1034. buffer[count++] = cpu_to_le32(0x00000000);
  1035. buffer[count++] = cpu_to_le32(0x00000000);
  1036. break;
  1037. default:
  1038. buffer[count++] = cpu_to_le32(0x00000000);
  1039. buffer[count++] = cpu_to_le32(0x00000000);
  1040. break;
  1041. }
  1042. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1043. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  1044. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  1045. buffer[count++] = cpu_to_le32(0);
  1046. }
  1047. static void gfx_v8_0_rlc_fini(struct amdgpu_device *adev)
  1048. {
  1049. int r;
  1050. /* clear state block */
  1051. if (adev->gfx.rlc.clear_state_obj) {
  1052. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1053. if (unlikely(r != 0))
  1054. dev_warn(adev->dev, "(%d) reserve RLC c bo failed\n", r);
  1055. amdgpu_bo_unpin(adev->gfx.rlc.clear_state_obj);
  1056. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1057. amdgpu_bo_unref(&adev->gfx.rlc.clear_state_obj);
  1058. adev->gfx.rlc.clear_state_obj = NULL;
  1059. }
  1060. }
  1061. static int gfx_v8_0_rlc_init(struct amdgpu_device *adev)
  1062. {
  1063. volatile u32 *dst_ptr;
  1064. u32 dws;
  1065. const struct cs_section_def *cs_data;
  1066. int r;
  1067. adev->gfx.rlc.cs_data = vi_cs_data;
  1068. cs_data = adev->gfx.rlc.cs_data;
  1069. if (cs_data) {
  1070. /* clear state block */
  1071. adev->gfx.rlc.clear_state_size = dws = gfx_v8_0_get_csb_size(adev);
  1072. if (adev->gfx.rlc.clear_state_obj == NULL) {
  1073. r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
  1074. AMDGPU_GEM_DOMAIN_VRAM,
  1075. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  1076. NULL, NULL,
  1077. &adev->gfx.rlc.clear_state_obj);
  1078. if (r) {
  1079. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  1080. gfx_v8_0_rlc_fini(adev);
  1081. return r;
  1082. }
  1083. }
  1084. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1085. if (unlikely(r != 0)) {
  1086. gfx_v8_0_rlc_fini(adev);
  1087. return r;
  1088. }
  1089. r = amdgpu_bo_pin(adev->gfx.rlc.clear_state_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1090. &adev->gfx.rlc.clear_state_gpu_addr);
  1091. if (r) {
  1092. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1093. dev_warn(adev->dev, "(%d) pin RLC c bo failed\n", r);
  1094. gfx_v8_0_rlc_fini(adev);
  1095. return r;
  1096. }
  1097. r = amdgpu_bo_kmap(adev->gfx.rlc.clear_state_obj, (void **)&adev->gfx.rlc.cs_ptr);
  1098. if (r) {
  1099. dev_warn(adev->dev, "(%d) map RLC c bo failed\n", r);
  1100. gfx_v8_0_rlc_fini(adev);
  1101. return r;
  1102. }
  1103. /* set up the cs buffer */
  1104. dst_ptr = adev->gfx.rlc.cs_ptr;
  1105. gfx_v8_0_get_csb_buffer(adev, dst_ptr);
  1106. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  1107. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1108. }
  1109. return 0;
  1110. }
  1111. static void gfx_v8_0_mec_fini(struct amdgpu_device *adev)
  1112. {
  1113. int r;
  1114. if (adev->gfx.mec.hpd_eop_obj) {
  1115. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  1116. if (unlikely(r != 0))
  1117. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  1118. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  1119. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1120. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  1121. adev->gfx.mec.hpd_eop_obj = NULL;
  1122. }
  1123. }
  1124. #define MEC_HPD_SIZE 2048
  1125. static int gfx_v8_0_mec_init(struct amdgpu_device *adev)
  1126. {
  1127. int r;
  1128. u32 *hpd;
  1129. /*
  1130. * we assign only 1 pipe because all other pipes will
  1131. * be handled by KFD
  1132. */
  1133. adev->gfx.mec.num_mec = 1;
  1134. adev->gfx.mec.num_pipe = 1;
  1135. adev->gfx.mec.num_queue = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe * 8;
  1136. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  1137. r = amdgpu_bo_create(adev,
  1138. adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2,
  1139. PAGE_SIZE, true,
  1140. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  1141. &adev->gfx.mec.hpd_eop_obj);
  1142. if (r) {
  1143. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  1144. return r;
  1145. }
  1146. }
  1147. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  1148. if (unlikely(r != 0)) {
  1149. gfx_v8_0_mec_fini(adev);
  1150. return r;
  1151. }
  1152. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  1153. &adev->gfx.mec.hpd_eop_gpu_addr);
  1154. if (r) {
  1155. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  1156. gfx_v8_0_mec_fini(adev);
  1157. return r;
  1158. }
  1159. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  1160. if (r) {
  1161. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  1162. gfx_v8_0_mec_fini(adev);
  1163. return r;
  1164. }
  1165. memset(hpd, 0, adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2);
  1166. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  1167. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1168. return 0;
  1169. }
  1170. static const u32 vgpr_init_compute_shader[] =
  1171. {
  1172. 0x7e000209, 0x7e020208,
  1173. 0x7e040207, 0x7e060206,
  1174. 0x7e080205, 0x7e0a0204,
  1175. 0x7e0c0203, 0x7e0e0202,
  1176. 0x7e100201, 0x7e120200,
  1177. 0x7e140209, 0x7e160208,
  1178. 0x7e180207, 0x7e1a0206,
  1179. 0x7e1c0205, 0x7e1e0204,
  1180. 0x7e200203, 0x7e220202,
  1181. 0x7e240201, 0x7e260200,
  1182. 0x7e280209, 0x7e2a0208,
  1183. 0x7e2c0207, 0x7e2e0206,
  1184. 0x7e300205, 0x7e320204,
  1185. 0x7e340203, 0x7e360202,
  1186. 0x7e380201, 0x7e3a0200,
  1187. 0x7e3c0209, 0x7e3e0208,
  1188. 0x7e400207, 0x7e420206,
  1189. 0x7e440205, 0x7e460204,
  1190. 0x7e480203, 0x7e4a0202,
  1191. 0x7e4c0201, 0x7e4e0200,
  1192. 0x7e500209, 0x7e520208,
  1193. 0x7e540207, 0x7e560206,
  1194. 0x7e580205, 0x7e5a0204,
  1195. 0x7e5c0203, 0x7e5e0202,
  1196. 0x7e600201, 0x7e620200,
  1197. 0x7e640209, 0x7e660208,
  1198. 0x7e680207, 0x7e6a0206,
  1199. 0x7e6c0205, 0x7e6e0204,
  1200. 0x7e700203, 0x7e720202,
  1201. 0x7e740201, 0x7e760200,
  1202. 0x7e780209, 0x7e7a0208,
  1203. 0x7e7c0207, 0x7e7e0206,
  1204. 0xbf8a0000, 0xbf810000,
  1205. };
  1206. static const u32 sgpr_init_compute_shader[] =
  1207. {
  1208. 0xbe8a0100, 0xbe8c0102,
  1209. 0xbe8e0104, 0xbe900106,
  1210. 0xbe920108, 0xbe940100,
  1211. 0xbe960102, 0xbe980104,
  1212. 0xbe9a0106, 0xbe9c0108,
  1213. 0xbe9e0100, 0xbea00102,
  1214. 0xbea20104, 0xbea40106,
  1215. 0xbea60108, 0xbea80100,
  1216. 0xbeaa0102, 0xbeac0104,
  1217. 0xbeae0106, 0xbeb00108,
  1218. 0xbeb20100, 0xbeb40102,
  1219. 0xbeb60104, 0xbeb80106,
  1220. 0xbeba0108, 0xbebc0100,
  1221. 0xbebe0102, 0xbec00104,
  1222. 0xbec20106, 0xbec40108,
  1223. 0xbec60100, 0xbec80102,
  1224. 0xbee60004, 0xbee70005,
  1225. 0xbeea0006, 0xbeeb0007,
  1226. 0xbee80008, 0xbee90009,
  1227. 0xbefc0000, 0xbf8a0000,
  1228. 0xbf810000, 0x00000000,
  1229. };
  1230. static const u32 vgpr_init_regs[] =
  1231. {
  1232. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xffffffff,
  1233. mmCOMPUTE_RESOURCE_LIMITS, 0,
  1234. mmCOMPUTE_NUM_THREAD_X, 256*4,
  1235. mmCOMPUTE_NUM_THREAD_Y, 1,
  1236. mmCOMPUTE_NUM_THREAD_Z, 1,
  1237. mmCOMPUTE_PGM_RSRC2, 20,
  1238. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1239. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1240. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1241. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1242. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1243. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1244. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1245. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1246. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1247. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1248. };
  1249. static const u32 sgpr1_init_regs[] =
  1250. {
  1251. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0x0f,
  1252. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1253. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1254. mmCOMPUTE_NUM_THREAD_Y, 1,
  1255. mmCOMPUTE_NUM_THREAD_Z, 1,
  1256. mmCOMPUTE_PGM_RSRC2, 20,
  1257. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1258. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1259. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1260. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1261. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1262. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1263. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1264. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1265. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1266. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1267. };
  1268. static const u32 sgpr2_init_regs[] =
  1269. {
  1270. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xf0,
  1271. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1272. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1273. mmCOMPUTE_NUM_THREAD_Y, 1,
  1274. mmCOMPUTE_NUM_THREAD_Z, 1,
  1275. mmCOMPUTE_PGM_RSRC2, 20,
  1276. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1277. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1278. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1279. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1280. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1281. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1282. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1283. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1284. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1285. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1286. };
  1287. static const u32 sec_ded_counter_registers[] =
  1288. {
  1289. mmCPC_EDC_ATC_CNT,
  1290. mmCPC_EDC_SCRATCH_CNT,
  1291. mmCPC_EDC_UCODE_CNT,
  1292. mmCPF_EDC_ATC_CNT,
  1293. mmCPF_EDC_ROQ_CNT,
  1294. mmCPF_EDC_TAG_CNT,
  1295. mmCPG_EDC_ATC_CNT,
  1296. mmCPG_EDC_DMA_CNT,
  1297. mmCPG_EDC_TAG_CNT,
  1298. mmDC_EDC_CSINVOC_CNT,
  1299. mmDC_EDC_RESTORE_CNT,
  1300. mmDC_EDC_STATE_CNT,
  1301. mmGDS_EDC_CNT,
  1302. mmGDS_EDC_GRBM_CNT,
  1303. mmGDS_EDC_OA_DED,
  1304. mmSPI_EDC_CNT,
  1305. mmSQC_ATC_EDC_GATCL1_CNT,
  1306. mmSQC_EDC_CNT,
  1307. mmSQ_EDC_DED_CNT,
  1308. mmSQ_EDC_INFO,
  1309. mmSQ_EDC_SEC_CNT,
  1310. mmTCC_EDC_CNT,
  1311. mmTCP_ATC_EDC_GATCL1_CNT,
  1312. mmTCP_EDC_CNT,
  1313. mmTD_EDC_CNT
  1314. };
  1315. static int gfx_v8_0_do_edc_gpr_workarounds(struct amdgpu_device *adev)
  1316. {
  1317. struct amdgpu_ring *ring = &adev->gfx.compute_ring[0];
  1318. struct amdgpu_ib ib;
  1319. struct fence *f = NULL;
  1320. int r, i;
  1321. u32 tmp;
  1322. unsigned total_size, vgpr_offset, sgpr_offset;
  1323. u64 gpu_addr;
  1324. /* only supported on CZ */
  1325. if (adev->asic_type != CHIP_CARRIZO)
  1326. return 0;
  1327. /* bail if the compute ring is not ready */
  1328. if (!ring->ready)
  1329. return 0;
  1330. tmp = RREG32(mmGB_EDC_MODE);
  1331. WREG32(mmGB_EDC_MODE, 0);
  1332. total_size =
  1333. (((ARRAY_SIZE(vgpr_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1334. total_size +=
  1335. (((ARRAY_SIZE(sgpr1_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1336. total_size +=
  1337. (((ARRAY_SIZE(sgpr2_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1338. total_size = ALIGN(total_size, 256);
  1339. vgpr_offset = total_size;
  1340. total_size += ALIGN(sizeof(vgpr_init_compute_shader), 256);
  1341. sgpr_offset = total_size;
  1342. total_size += sizeof(sgpr_init_compute_shader);
  1343. /* allocate an indirect buffer to put the commands in */
  1344. memset(&ib, 0, sizeof(ib));
  1345. r = amdgpu_ib_get(adev, NULL, total_size, &ib);
  1346. if (r) {
  1347. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  1348. return r;
  1349. }
  1350. /* load the compute shaders */
  1351. for (i = 0; i < ARRAY_SIZE(vgpr_init_compute_shader); i++)
  1352. ib.ptr[i + (vgpr_offset / 4)] = vgpr_init_compute_shader[i];
  1353. for (i = 0; i < ARRAY_SIZE(sgpr_init_compute_shader); i++)
  1354. ib.ptr[i + (sgpr_offset / 4)] = sgpr_init_compute_shader[i];
  1355. /* init the ib length to 0 */
  1356. ib.length_dw = 0;
  1357. /* VGPR */
  1358. /* write the register state for the compute dispatch */
  1359. for (i = 0; i < ARRAY_SIZE(vgpr_init_regs); i += 2) {
  1360. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1361. ib.ptr[ib.length_dw++] = vgpr_init_regs[i] - PACKET3_SET_SH_REG_START;
  1362. ib.ptr[ib.length_dw++] = vgpr_init_regs[i + 1];
  1363. }
  1364. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1365. gpu_addr = (ib.gpu_addr + (u64)vgpr_offset) >> 8;
  1366. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1367. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1368. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1369. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1370. /* write dispatch packet */
  1371. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1372. ib.ptr[ib.length_dw++] = 8; /* x */
  1373. ib.ptr[ib.length_dw++] = 1; /* y */
  1374. ib.ptr[ib.length_dw++] = 1; /* z */
  1375. ib.ptr[ib.length_dw++] =
  1376. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1377. /* write CS partial flush packet */
  1378. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1379. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1380. /* SGPR1 */
  1381. /* write the register state for the compute dispatch */
  1382. for (i = 0; i < ARRAY_SIZE(sgpr1_init_regs); i += 2) {
  1383. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1384. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i] - PACKET3_SET_SH_REG_START;
  1385. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i + 1];
  1386. }
  1387. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1388. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1389. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1390. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1391. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1392. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1393. /* write dispatch packet */
  1394. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1395. ib.ptr[ib.length_dw++] = 8; /* x */
  1396. ib.ptr[ib.length_dw++] = 1; /* y */
  1397. ib.ptr[ib.length_dw++] = 1; /* z */
  1398. ib.ptr[ib.length_dw++] =
  1399. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1400. /* write CS partial flush packet */
  1401. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1402. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1403. /* SGPR2 */
  1404. /* write the register state for the compute dispatch */
  1405. for (i = 0; i < ARRAY_SIZE(sgpr2_init_regs); i += 2) {
  1406. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1407. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i] - PACKET3_SET_SH_REG_START;
  1408. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i + 1];
  1409. }
  1410. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1411. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1412. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1413. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1414. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1415. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1416. /* write dispatch packet */
  1417. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1418. ib.ptr[ib.length_dw++] = 8; /* x */
  1419. ib.ptr[ib.length_dw++] = 1; /* y */
  1420. ib.ptr[ib.length_dw++] = 1; /* z */
  1421. ib.ptr[ib.length_dw++] =
  1422. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1423. /* write CS partial flush packet */
  1424. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1425. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1426. /* shedule the ib on the ring */
  1427. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, NULL, &f);
  1428. if (r) {
  1429. DRM_ERROR("amdgpu: ib submit failed (%d).\n", r);
  1430. goto fail;
  1431. }
  1432. /* wait for the GPU to finish processing the IB */
  1433. r = fence_wait(f, false);
  1434. if (r) {
  1435. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  1436. goto fail;
  1437. }
  1438. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, DED_MODE, 2);
  1439. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, PROP_FED, 1);
  1440. WREG32(mmGB_EDC_MODE, tmp);
  1441. tmp = RREG32(mmCC_GC_EDC_CONFIG);
  1442. tmp = REG_SET_FIELD(tmp, CC_GC_EDC_CONFIG, DIS_EDC, 0) | 1;
  1443. WREG32(mmCC_GC_EDC_CONFIG, tmp);
  1444. /* read back registers to clear the counters */
  1445. for (i = 0; i < ARRAY_SIZE(sec_ded_counter_registers); i++)
  1446. RREG32(sec_ded_counter_registers[i]);
  1447. fail:
  1448. fence_put(f);
  1449. amdgpu_ib_free(adev, &ib, NULL);
  1450. fence_put(f);
  1451. return r;
  1452. }
  1453. static int gfx_v8_0_gpu_early_init(struct amdgpu_device *adev)
  1454. {
  1455. u32 gb_addr_config;
  1456. u32 mc_shared_chmap, mc_arb_ramcfg;
  1457. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  1458. u32 tmp;
  1459. int ret;
  1460. switch (adev->asic_type) {
  1461. case CHIP_TOPAZ:
  1462. adev->gfx.config.max_shader_engines = 1;
  1463. adev->gfx.config.max_tile_pipes = 2;
  1464. adev->gfx.config.max_cu_per_sh = 6;
  1465. adev->gfx.config.max_sh_per_se = 1;
  1466. adev->gfx.config.max_backends_per_se = 2;
  1467. adev->gfx.config.max_texture_channel_caches = 2;
  1468. adev->gfx.config.max_gprs = 256;
  1469. adev->gfx.config.max_gs_threads = 32;
  1470. adev->gfx.config.max_hw_contexts = 8;
  1471. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1472. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1473. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1474. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1475. gb_addr_config = TOPAZ_GB_ADDR_CONFIG_GOLDEN;
  1476. break;
  1477. case CHIP_FIJI:
  1478. adev->gfx.config.max_shader_engines = 4;
  1479. adev->gfx.config.max_tile_pipes = 16;
  1480. adev->gfx.config.max_cu_per_sh = 16;
  1481. adev->gfx.config.max_sh_per_se = 1;
  1482. adev->gfx.config.max_backends_per_se = 4;
  1483. adev->gfx.config.max_texture_channel_caches = 16;
  1484. adev->gfx.config.max_gprs = 256;
  1485. adev->gfx.config.max_gs_threads = 32;
  1486. adev->gfx.config.max_hw_contexts = 8;
  1487. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1488. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1489. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1490. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1491. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1492. break;
  1493. case CHIP_POLARIS11:
  1494. ret = amdgpu_atombios_get_gfx_info(adev);
  1495. if (ret)
  1496. return ret;
  1497. adev->gfx.config.max_gprs = 256;
  1498. adev->gfx.config.max_gs_threads = 32;
  1499. adev->gfx.config.max_hw_contexts = 8;
  1500. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1501. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1502. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1503. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1504. gb_addr_config = POLARIS11_GB_ADDR_CONFIG_GOLDEN;
  1505. break;
  1506. case CHIP_POLARIS10:
  1507. ret = amdgpu_atombios_get_gfx_info(adev);
  1508. if (ret)
  1509. return ret;
  1510. adev->gfx.config.max_gprs = 256;
  1511. adev->gfx.config.max_gs_threads = 32;
  1512. adev->gfx.config.max_hw_contexts = 8;
  1513. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1514. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1515. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1516. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1517. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1518. break;
  1519. case CHIP_TONGA:
  1520. adev->gfx.config.max_shader_engines = 4;
  1521. adev->gfx.config.max_tile_pipes = 8;
  1522. adev->gfx.config.max_cu_per_sh = 8;
  1523. adev->gfx.config.max_sh_per_se = 1;
  1524. adev->gfx.config.max_backends_per_se = 2;
  1525. adev->gfx.config.max_texture_channel_caches = 8;
  1526. adev->gfx.config.max_gprs = 256;
  1527. adev->gfx.config.max_gs_threads = 32;
  1528. adev->gfx.config.max_hw_contexts = 8;
  1529. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1530. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1531. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1532. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1533. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1534. break;
  1535. case CHIP_CARRIZO:
  1536. adev->gfx.config.max_shader_engines = 1;
  1537. adev->gfx.config.max_tile_pipes = 2;
  1538. adev->gfx.config.max_sh_per_se = 1;
  1539. adev->gfx.config.max_backends_per_se = 2;
  1540. switch (adev->pdev->revision) {
  1541. case 0xc4:
  1542. case 0x84:
  1543. case 0xc8:
  1544. case 0xcc:
  1545. case 0xe1:
  1546. case 0xe3:
  1547. /* B10 */
  1548. adev->gfx.config.max_cu_per_sh = 8;
  1549. break;
  1550. case 0xc5:
  1551. case 0x81:
  1552. case 0x85:
  1553. case 0xc9:
  1554. case 0xcd:
  1555. case 0xe2:
  1556. case 0xe4:
  1557. /* B8 */
  1558. adev->gfx.config.max_cu_per_sh = 6;
  1559. break;
  1560. case 0xc6:
  1561. case 0xca:
  1562. case 0xce:
  1563. case 0x88:
  1564. /* B6 */
  1565. adev->gfx.config.max_cu_per_sh = 6;
  1566. break;
  1567. case 0xc7:
  1568. case 0x87:
  1569. case 0xcb:
  1570. case 0xe5:
  1571. case 0x89:
  1572. default:
  1573. /* B4 */
  1574. adev->gfx.config.max_cu_per_sh = 4;
  1575. break;
  1576. }
  1577. adev->gfx.config.max_texture_channel_caches = 2;
  1578. adev->gfx.config.max_gprs = 256;
  1579. adev->gfx.config.max_gs_threads = 32;
  1580. adev->gfx.config.max_hw_contexts = 8;
  1581. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1582. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1583. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1584. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1585. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1586. break;
  1587. case CHIP_STONEY:
  1588. adev->gfx.config.max_shader_engines = 1;
  1589. adev->gfx.config.max_tile_pipes = 2;
  1590. adev->gfx.config.max_sh_per_se = 1;
  1591. adev->gfx.config.max_backends_per_se = 1;
  1592. switch (adev->pdev->revision) {
  1593. case 0xc0:
  1594. case 0xc1:
  1595. case 0xc2:
  1596. case 0xc4:
  1597. case 0xc8:
  1598. case 0xc9:
  1599. adev->gfx.config.max_cu_per_sh = 3;
  1600. break;
  1601. case 0xd0:
  1602. case 0xd1:
  1603. case 0xd2:
  1604. default:
  1605. adev->gfx.config.max_cu_per_sh = 2;
  1606. break;
  1607. }
  1608. adev->gfx.config.max_texture_channel_caches = 2;
  1609. adev->gfx.config.max_gprs = 256;
  1610. adev->gfx.config.max_gs_threads = 16;
  1611. adev->gfx.config.max_hw_contexts = 8;
  1612. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1613. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1614. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1615. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1616. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1617. break;
  1618. default:
  1619. adev->gfx.config.max_shader_engines = 2;
  1620. adev->gfx.config.max_tile_pipes = 4;
  1621. adev->gfx.config.max_cu_per_sh = 2;
  1622. adev->gfx.config.max_sh_per_se = 1;
  1623. adev->gfx.config.max_backends_per_se = 2;
  1624. adev->gfx.config.max_texture_channel_caches = 4;
  1625. adev->gfx.config.max_gprs = 256;
  1626. adev->gfx.config.max_gs_threads = 32;
  1627. adev->gfx.config.max_hw_contexts = 8;
  1628. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1629. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1630. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1631. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1632. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1633. break;
  1634. }
  1635. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1636. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1637. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  1638. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1639. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1640. if (adev->flags & AMD_IS_APU) {
  1641. /* Get memory bank mapping mode. */
  1642. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  1643. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1644. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1645. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  1646. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1647. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1648. /* Validate settings in case only one DIMM installed. */
  1649. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  1650. dimm00_addr_map = 0;
  1651. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  1652. dimm01_addr_map = 0;
  1653. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  1654. dimm10_addr_map = 0;
  1655. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  1656. dimm11_addr_map = 0;
  1657. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  1658. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  1659. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  1660. adev->gfx.config.mem_row_size_in_kb = 2;
  1661. else
  1662. adev->gfx.config.mem_row_size_in_kb = 1;
  1663. } else {
  1664. tmp = REG_GET_FIELD(mc_arb_ramcfg, MC_ARB_RAMCFG, NOOFCOLS);
  1665. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1666. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1667. adev->gfx.config.mem_row_size_in_kb = 4;
  1668. }
  1669. adev->gfx.config.shader_engine_tile_size = 32;
  1670. adev->gfx.config.num_gpus = 1;
  1671. adev->gfx.config.multi_gpu_tile_size = 64;
  1672. /* fix up row size */
  1673. switch (adev->gfx.config.mem_row_size_in_kb) {
  1674. case 1:
  1675. default:
  1676. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 0);
  1677. break;
  1678. case 2:
  1679. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 1);
  1680. break;
  1681. case 4:
  1682. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 2);
  1683. break;
  1684. }
  1685. adev->gfx.config.gb_addr_config = gb_addr_config;
  1686. return 0;
  1687. }
  1688. static int gfx_v8_0_sw_init(void *handle)
  1689. {
  1690. int i, r;
  1691. struct amdgpu_ring *ring;
  1692. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1693. /* EOP Event */
  1694. r = amdgpu_irq_add_id(adev, 181, &adev->gfx.eop_irq);
  1695. if (r)
  1696. return r;
  1697. /* Privileged reg */
  1698. r = amdgpu_irq_add_id(adev, 184, &adev->gfx.priv_reg_irq);
  1699. if (r)
  1700. return r;
  1701. /* Privileged inst */
  1702. r = amdgpu_irq_add_id(adev, 185, &adev->gfx.priv_inst_irq);
  1703. if (r)
  1704. return r;
  1705. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1706. gfx_v8_0_scratch_init(adev);
  1707. r = gfx_v8_0_init_microcode(adev);
  1708. if (r) {
  1709. DRM_ERROR("Failed to load gfx firmware!\n");
  1710. return r;
  1711. }
  1712. r = gfx_v8_0_rlc_init(adev);
  1713. if (r) {
  1714. DRM_ERROR("Failed to init rlc BOs!\n");
  1715. return r;
  1716. }
  1717. r = gfx_v8_0_mec_init(adev);
  1718. if (r) {
  1719. DRM_ERROR("Failed to init MEC BOs!\n");
  1720. return r;
  1721. }
  1722. /* set up the gfx ring */
  1723. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1724. ring = &adev->gfx.gfx_ring[i];
  1725. ring->ring_obj = NULL;
  1726. sprintf(ring->name, "gfx");
  1727. /* no gfx doorbells on iceland */
  1728. if (adev->asic_type != CHIP_TOPAZ) {
  1729. ring->use_doorbell = true;
  1730. ring->doorbell_index = AMDGPU_DOORBELL_GFX_RING0;
  1731. }
  1732. r = amdgpu_ring_init(adev, ring, 1024,
  1733. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  1734. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP,
  1735. AMDGPU_RING_TYPE_GFX);
  1736. if (r)
  1737. return r;
  1738. }
  1739. /* set up the compute queues */
  1740. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  1741. unsigned irq_type;
  1742. /* max 32 queues per MEC */
  1743. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  1744. DRM_ERROR("Too many (%d) compute rings!\n", i);
  1745. break;
  1746. }
  1747. ring = &adev->gfx.compute_ring[i];
  1748. ring->ring_obj = NULL;
  1749. ring->use_doorbell = true;
  1750. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + i;
  1751. ring->me = 1; /* first MEC */
  1752. ring->pipe = i / 8;
  1753. ring->queue = i % 8;
  1754. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1755. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  1756. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1757. r = amdgpu_ring_init(adev, ring, 1024,
  1758. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  1759. &adev->gfx.eop_irq, irq_type,
  1760. AMDGPU_RING_TYPE_COMPUTE);
  1761. if (r)
  1762. return r;
  1763. }
  1764. /* reserve GDS, GWS and OA resource for gfx */
  1765. r = amdgpu_bo_create(adev, adev->gds.mem.gfx_partition_size,
  1766. PAGE_SIZE, true,
  1767. AMDGPU_GEM_DOMAIN_GDS, 0, NULL,
  1768. NULL, &adev->gds.gds_gfx_bo);
  1769. if (r)
  1770. return r;
  1771. r = amdgpu_bo_create(adev, adev->gds.gws.gfx_partition_size,
  1772. PAGE_SIZE, true,
  1773. AMDGPU_GEM_DOMAIN_GWS, 0, NULL,
  1774. NULL, &adev->gds.gws_gfx_bo);
  1775. if (r)
  1776. return r;
  1777. r = amdgpu_bo_create(adev, adev->gds.oa.gfx_partition_size,
  1778. PAGE_SIZE, true,
  1779. AMDGPU_GEM_DOMAIN_OA, 0, NULL,
  1780. NULL, &adev->gds.oa_gfx_bo);
  1781. if (r)
  1782. return r;
  1783. adev->gfx.ce_ram_size = 0x8000;
  1784. r = gfx_v8_0_gpu_early_init(adev);
  1785. if (r)
  1786. return r;
  1787. return 0;
  1788. }
  1789. static int gfx_v8_0_sw_fini(void *handle)
  1790. {
  1791. int i;
  1792. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1793. amdgpu_bo_unref(&adev->gds.oa_gfx_bo);
  1794. amdgpu_bo_unref(&adev->gds.gws_gfx_bo);
  1795. amdgpu_bo_unref(&adev->gds.gds_gfx_bo);
  1796. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1797. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1798. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1799. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1800. gfx_v8_0_mec_fini(adev);
  1801. gfx_v8_0_rlc_fini(adev);
  1802. kfree(adev->gfx.rlc.register_list_format);
  1803. return 0;
  1804. }
  1805. static void gfx_v8_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1806. {
  1807. uint32_t *modearray, *mod2array;
  1808. const u32 num_tile_mode_states = ARRAY_SIZE(adev->gfx.config.tile_mode_array);
  1809. const u32 num_secondary_tile_mode_states = ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
  1810. u32 reg_offset;
  1811. modearray = adev->gfx.config.tile_mode_array;
  1812. mod2array = adev->gfx.config.macrotile_mode_array;
  1813. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1814. modearray[reg_offset] = 0;
  1815. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1816. mod2array[reg_offset] = 0;
  1817. switch (adev->asic_type) {
  1818. case CHIP_TOPAZ:
  1819. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1820. PIPE_CONFIG(ADDR_SURF_P2) |
  1821. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1822. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1823. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1824. PIPE_CONFIG(ADDR_SURF_P2) |
  1825. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1826. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1827. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1828. PIPE_CONFIG(ADDR_SURF_P2) |
  1829. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1830. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1831. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1832. PIPE_CONFIG(ADDR_SURF_P2) |
  1833. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1834. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1835. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1836. PIPE_CONFIG(ADDR_SURF_P2) |
  1837. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1838. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1839. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1840. PIPE_CONFIG(ADDR_SURF_P2) |
  1841. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1842. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1843. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1844. PIPE_CONFIG(ADDR_SURF_P2) |
  1845. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1846. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1847. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1848. PIPE_CONFIG(ADDR_SURF_P2));
  1849. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1850. PIPE_CONFIG(ADDR_SURF_P2) |
  1851. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1852. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1853. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1854. PIPE_CONFIG(ADDR_SURF_P2) |
  1855. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1856. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1857. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1858. PIPE_CONFIG(ADDR_SURF_P2) |
  1859. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1860. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1861. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1862. PIPE_CONFIG(ADDR_SURF_P2) |
  1863. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1864. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1865. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1866. PIPE_CONFIG(ADDR_SURF_P2) |
  1867. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1868. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1869. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1870. PIPE_CONFIG(ADDR_SURF_P2) |
  1871. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1872. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1873. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1874. PIPE_CONFIG(ADDR_SURF_P2) |
  1875. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1876. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1877. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1878. PIPE_CONFIG(ADDR_SURF_P2) |
  1879. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1880. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1881. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1882. PIPE_CONFIG(ADDR_SURF_P2) |
  1883. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1884. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1885. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1886. PIPE_CONFIG(ADDR_SURF_P2) |
  1887. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1888. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1889. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1890. PIPE_CONFIG(ADDR_SURF_P2) |
  1891. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1892. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1893. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1894. PIPE_CONFIG(ADDR_SURF_P2) |
  1895. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1896. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1897. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1898. PIPE_CONFIG(ADDR_SURF_P2) |
  1899. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1900. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1901. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1902. PIPE_CONFIG(ADDR_SURF_P2) |
  1903. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1904. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1905. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1906. PIPE_CONFIG(ADDR_SURF_P2) |
  1907. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1908. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1909. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1910. PIPE_CONFIG(ADDR_SURF_P2) |
  1911. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1912. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1913. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1914. PIPE_CONFIG(ADDR_SURF_P2) |
  1915. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1916. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1917. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1918. PIPE_CONFIG(ADDR_SURF_P2) |
  1919. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1920. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1921. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1922. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1923. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1924. NUM_BANKS(ADDR_SURF_8_BANK));
  1925. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1926. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1927. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1928. NUM_BANKS(ADDR_SURF_8_BANK));
  1929. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1930. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1931. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1932. NUM_BANKS(ADDR_SURF_8_BANK));
  1933. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1934. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1935. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1936. NUM_BANKS(ADDR_SURF_8_BANK));
  1937. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1938. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1939. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1940. NUM_BANKS(ADDR_SURF_8_BANK));
  1941. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1942. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1943. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1944. NUM_BANKS(ADDR_SURF_8_BANK));
  1945. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1946. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1947. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1948. NUM_BANKS(ADDR_SURF_8_BANK));
  1949. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1950. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1951. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1952. NUM_BANKS(ADDR_SURF_16_BANK));
  1953. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1954. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1955. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1956. NUM_BANKS(ADDR_SURF_16_BANK));
  1957. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1958. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1959. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1960. NUM_BANKS(ADDR_SURF_16_BANK));
  1961. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1962. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1963. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1964. NUM_BANKS(ADDR_SURF_16_BANK));
  1965. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1966. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1967. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1968. NUM_BANKS(ADDR_SURF_16_BANK));
  1969. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1970. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1971. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1972. NUM_BANKS(ADDR_SURF_16_BANK));
  1973. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1974. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1975. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1976. NUM_BANKS(ADDR_SURF_8_BANK));
  1977. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1978. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  1979. reg_offset != 23)
  1980. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  1981. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1982. if (reg_offset != 7)
  1983. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  1984. break;
  1985. case CHIP_FIJI:
  1986. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1987. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1988. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1989. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1990. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1991. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1992. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1993. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1994. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1995. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1996. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1997. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1998. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1999. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2000. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2001. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2002. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2003. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2004. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2005. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2006. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2007. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2008. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2009. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2010. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2011. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2012. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2013. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2014. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2015. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2016. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2017. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2018. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2019. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  2020. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2021. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2022. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2023. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2024. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2025. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2026. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2027. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2028. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2029. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2030. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2031. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2032. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2033. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2034. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2035. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2036. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2037. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2038. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2039. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2040. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2041. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2042. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2043. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2044. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2045. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2046. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2047. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2048. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2049. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2050. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2051. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2052. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2053. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2054. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2055. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2056. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2057. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2058. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2059. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2060. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2061. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2062. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2063. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2064. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2065. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2066. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2067. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2068. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2069. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2070. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2071. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2072. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2073. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2074. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2075. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2076. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2077. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2078. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2079. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2080. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2081. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2082. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2083. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2084. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2085. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2086. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2087. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2088. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2089. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2090. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2091. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2092. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2093. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2094. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2095. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2096. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2097. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2098. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2099. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2100. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2101. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2102. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2103. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2104. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2105. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2106. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2107. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2108. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2109. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2110. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2111. NUM_BANKS(ADDR_SURF_8_BANK));
  2112. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2113. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2114. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2115. NUM_BANKS(ADDR_SURF_8_BANK));
  2116. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2117. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2118. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2119. NUM_BANKS(ADDR_SURF_8_BANK));
  2120. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2121. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2122. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2123. NUM_BANKS(ADDR_SURF_8_BANK));
  2124. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2125. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2126. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2127. NUM_BANKS(ADDR_SURF_8_BANK));
  2128. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2129. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2130. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2131. NUM_BANKS(ADDR_SURF_8_BANK));
  2132. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2133. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2134. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2135. NUM_BANKS(ADDR_SURF_8_BANK));
  2136. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2137. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2138. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2139. NUM_BANKS(ADDR_SURF_8_BANK));
  2140. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2141. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2142. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2143. NUM_BANKS(ADDR_SURF_8_BANK));
  2144. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2145. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2146. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2147. NUM_BANKS(ADDR_SURF_8_BANK));
  2148. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2149. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2150. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2151. NUM_BANKS(ADDR_SURF_8_BANK));
  2152. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2153. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2154. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2155. NUM_BANKS(ADDR_SURF_8_BANK));
  2156. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2157. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2158. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2159. NUM_BANKS(ADDR_SURF_8_BANK));
  2160. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2161. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2162. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2163. NUM_BANKS(ADDR_SURF_4_BANK));
  2164. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2165. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2166. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2167. if (reg_offset != 7)
  2168. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2169. break;
  2170. case CHIP_TONGA:
  2171. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2172. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2173. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2174. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2175. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2176. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2177. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2178. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2179. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2180. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2181. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2182. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2183. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2184. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2185. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2186. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2187. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2188. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2189. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2190. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2191. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2192. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2193. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2194. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2195. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2196. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2197. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2198. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2199. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2200. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2201. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2202. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2203. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2204. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2205. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2206. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2207. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2208. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2209. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2210. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2211. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2212. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2213. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2214. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2215. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2216. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2217. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2218. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2219. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2220. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2221. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2222. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2223. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2224. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2225. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2226. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2227. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2228. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2229. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2230. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2231. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2232. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2233. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2234. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2235. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2236. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2237. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2238. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2239. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2240. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2241. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2242. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2243. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2244. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2245. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2246. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2247. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2248. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2249. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2250. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2251. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2252. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2253. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2254. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2255. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2256. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2257. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2258. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2259. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2260. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2261. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2262. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2263. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2264. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2265. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2266. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2267. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2268. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2269. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2270. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2271. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2272. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2273. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2274. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2275. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2276. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2277. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2278. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2279. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2280. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2281. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2282. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2283. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2284. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2285. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2286. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2287. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2288. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2289. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2290. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2291. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2292. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2293. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2294. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2295. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2296. NUM_BANKS(ADDR_SURF_16_BANK));
  2297. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2298. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2299. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2300. NUM_BANKS(ADDR_SURF_16_BANK));
  2301. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2302. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2303. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2304. NUM_BANKS(ADDR_SURF_16_BANK));
  2305. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2306. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2307. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2308. NUM_BANKS(ADDR_SURF_16_BANK));
  2309. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2310. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2311. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2312. NUM_BANKS(ADDR_SURF_16_BANK));
  2313. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2314. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2315. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2316. NUM_BANKS(ADDR_SURF_16_BANK));
  2317. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2318. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2319. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2320. NUM_BANKS(ADDR_SURF_16_BANK));
  2321. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2322. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2323. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2324. NUM_BANKS(ADDR_SURF_16_BANK));
  2325. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2326. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2327. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2328. NUM_BANKS(ADDR_SURF_16_BANK));
  2329. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2330. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2331. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2332. NUM_BANKS(ADDR_SURF_16_BANK));
  2333. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2334. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2335. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2336. NUM_BANKS(ADDR_SURF_16_BANK));
  2337. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2338. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2339. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2340. NUM_BANKS(ADDR_SURF_8_BANK));
  2341. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2342. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2343. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2344. NUM_BANKS(ADDR_SURF_4_BANK));
  2345. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2346. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2347. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2348. NUM_BANKS(ADDR_SURF_4_BANK));
  2349. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2350. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2351. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2352. if (reg_offset != 7)
  2353. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2354. break;
  2355. case CHIP_POLARIS11:
  2356. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2357. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2358. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2359. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2360. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2361. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2362. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2363. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2364. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2365. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2366. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2367. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2368. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2369. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2370. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2371. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2372. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2373. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2374. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2375. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2376. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2377. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2378. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2379. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2380. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2381. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2382. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2383. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2384. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2385. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2386. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2387. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2388. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2389. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  2390. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2391. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2392. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2393. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2394. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2395. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2396. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2397. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2398. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2399. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2400. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2401. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2402. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2403. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2404. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2405. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2406. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2407. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2408. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2409. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2410. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2411. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2412. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2413. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2414. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2415. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2416. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2417. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2418. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2419. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2420. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2421. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2422. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2423. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2424. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2425. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2426. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2427. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2428. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2429. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2430. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2431. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2432. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2433. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2434. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2435. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2436. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2437. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2438. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2439. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2440. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2441. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2442. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2443. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2444. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2445. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2446. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2447. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2448. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2449. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2450. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2451. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2452. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2453. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2454. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2455. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2456. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2457. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2458. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2459. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2460. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2461. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2462. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2463. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2464. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2465. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2466. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2467. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2468. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2469. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2470. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2471. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2472. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2473. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2474. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2475. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2476. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2477. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2478. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2479. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2480. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2481. NUM_BANKS(ADDR_SURF_16_BANK));
  2482. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2483. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2484. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2485. NUM_BANKS(ADDR_SURF_16_BANK));
  2486. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2487. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2488. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2489. NUM_BANKS(ADDR_SURF_16_BANK));
  2490. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2491. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2492. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2493. NUM_BANKS(ADDR_SURF_16_BANK));
  2494. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2495. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2496. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2497. NUM_BANKS(ADDR_SURF_16_BANK));
  2498. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2499. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2500. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2501. NUM_BANKS(ADDR_SURF_16_BANK));
  2502. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2503. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2504. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2505. NUM_BANKS(ADDR_SURF_16_BANK));
  2506. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2507. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2508. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2509. NUM_BANKS(ADDR_SURF_16_BANK));
  2510. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2511. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2512. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2513. NUM_BANKS(ADDR_SURF_16_BANK));
  2514. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2515. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2516. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2517. NUM_BANKS(ADDR_SURF_16_BANK));
  2518. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2519. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2520. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2521. NUM_BANKS(ADDR_SURF_16_BANK));
  2522. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2523. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2524. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2525. NUM_BANKS(ADDR_SURF_16_BANK));
  2526. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2527. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2528. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2529. NUM_BANKS(ADDR_SURF_8_BANK));
  2530. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2531. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2532. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2533. NUM_BANKS(ADDR_SURF_4_BANK));
  2534. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2535. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2536. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2537. if (reg_offset != 7)
  2538. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2539. break;
  2540. case CHIP_POLARIS10:
  2541. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2542. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2543. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2544. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2545. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2546. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2547. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2548. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2549. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2550. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2551. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2552. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2553. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2554. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2555. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2556. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2557. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2558. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2559. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2560. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2561. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2562. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2563. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2564. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2565. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2566. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2567. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2568. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2569. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2570. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2571. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2572. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2573. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2574. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2575. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2576. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2577. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2578. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2579. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2580. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2581. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2582. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2583. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2584. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2585. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2586. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2587. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2588. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2589. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2590. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2591. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2592. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2593. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2594. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2595. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2596. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2597. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2598. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2599. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2600. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2601. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2602. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2603. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2604. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2605. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2606. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2607. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2608. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2609. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2610. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2611. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2612. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2613. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2614. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2615. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2616. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2617. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2618. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2619. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2620. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2621. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2622. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2623. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2624. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2625. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2626. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2627. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2628. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2629. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2630. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2631. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2632. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2633. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2634. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2635. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2636. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2637. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2638. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2639. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2640. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2641. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2642. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2643. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2644. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2645. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2646. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2647. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2648. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2649. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2650. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2651. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2652. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2653. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2654. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2655. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2656. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2657. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2658. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2659. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2660. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2661. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2662. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2663. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2664. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2665. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2666. NUM_BANKS(ADDR_SURF_16_BANK));
  2667. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2668. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2669. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2670. NUM_BANKS(ADDR_SURF_16_BANK));
  2671. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2672. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2673. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2674. NUM_BANKS(ADDR_SURF_16_BANK));
  2675. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2676. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2677. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2678. NUM_BANKS(ADDR_SURF_16_BANK));
  2679. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2680. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2681. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2682. NUM_BANKS(ADDR_SURF_16_BANK));
  2683. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2684. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2685. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2686. NUM_BANKS(ADDR_SURF_16_BANK));
  2687. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2688. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2689. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2690. NUM_BANKS(ADDR_SURF_16_BANK));
  2691. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2692. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2693. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2694. NUM_BANKS(ADDR_SURF_16_BANK));
  2695. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2696. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2697. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2698. NUM_BANKS(ADDR_SURF_16_BANK));
  2699. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2700. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2701. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2702. NUM_BANKS(ADDR_SURF_16_BANK));
  2703. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2704. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2705. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2706. NUM_BANKS(ADDR_SURF_16_BANK));
  2707. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2708. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2709. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2710. NUM_BANKS(ADDR_SURF_8_BANK));
  2711. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2712. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2713. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2714. NUM_BANKS(ADDR_SURF_4_BANK));
  2715. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2716. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2717. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2718. NUM_BANKS(ADDR_SURF_4_BANK));
  2719. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2720. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2721. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2722. if (reg_offset != 7)
  2723. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2724. break;
  2725. case CHIP_STONEY:
  2726. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2727. PIPE_CONFIG(ADDR_SURF_P2) |
  2728. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2729. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2730. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2731. PIPE_CONFIG(ADDR_SURF_P2) |
  2732. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2733. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2734. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2735. PIPE_CONFIG(ADDR_SURF_P2) |
  2736. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2737. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2738. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2739. PIPE_CONFIG(ADDR_SURF_P2) |
  2740. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2741. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2742. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2743. PIPE_CONFIG(ADDR_SURF_P2) |
  2744. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2745. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2746. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2747. PIPE_CONFIG(ADDR_SURF_P2) |
  2748. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2749. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2750. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2751. PIPE_CONFIG(ADDR_SURF_P2) |
  2752. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2753. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2754. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2755. PIPE_CONFIG(ADDR_SURF_P2));
  2756. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2757. PIPE_CONFIG(ADDR_SURF_P2) |
  2758. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2759. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2760. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2761. PIPE_CONFIG(ADDR_SURF_P2) |
  2762. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2763. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2764. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2765. PIPE_CONFIG(ADDR_SURF_P2) |
  2766. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2767. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2768. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2769. PIPE_CONFIG(ADDR_SURF_P2) |
  2770. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2771. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2772. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2773. PIPE_CONFIG(ADDR_SURF_P2) |
  2774. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2775. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2776. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2777. PIPE_CONFIG(ADDR_SURF_P2) |
  2778. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2779. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2780. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2781. PIPE_CONFIG(ADDR_SURF_P2) |
  2782. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2783. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2784. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2785. PIPE_CONFIG(ADDR_SURF_P2) |
  2786. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2787. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2788. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2789. PIPE_CONFIG(ADDR_SURF_P2) |
  2790. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2791. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2792. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2793. PIPE_CONFIG(ADDR_SURF_P2) |
  2794. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2795. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2796. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2797. PIPE_CONFIG(ADDR_SURF_P2) |
  2798. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2799. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2800. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2801. PIPE_CONFIG(ADDR_SURF_P2) |
  2802. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2803. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2804. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2805. PIPE_CONFIG(ADDR_SURF_P2) |
  2806. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2807. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2808. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2809. PIPE_CONFIG(ADDR_SURF_P2) |
  2810. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2811. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2812. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2813. PIPE_CONFIG(ADDR_SURF_P2) |
  2814. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2815. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2816. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2817. PIPE_CONFIG(ADDR_SURF_P2) |
  2818. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2819. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2820. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2821. PIPE_CONFIG(ADDR_SURF_P2) |
  2822. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2823. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2824. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2825. PIPE_CONFIG(ADDR_SURF_P2) |
  2826. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2827. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2828. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2829. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2830. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2831. NUM_BANKS(ADDR_SURF_8_BANK));
  2832. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2833. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2834. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2835. NUM_BANKS(ADDR_SURF_8_BANK));
  2836. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2837. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2838. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2839. NUM_BANKS(ADDR_SURF_8_BANK));
  2840. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2841. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2842. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2843. NUM_BANKS(ADDR_SURF_8_BANK));
  2844. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2845. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2846. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2847. NUM_BANKS(ADDR_SURF_8_BANK));
  2848. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2849. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2850. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2851. NUM_BANKS(ADDR_SURF_8_BANK));
  2852. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2853. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2854. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2855. NUM_BANKS(ADDR_SURF_8_BANK));
  2856. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2857. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2858. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2859. NUM_BANKS(ADDR_SURF_16_BANK));
  2860. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2861. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2862. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2863. NUM_BANKS(ADDR_SURF_16_BANK));
  2864. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2865. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2866. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2867. NUM_BANKS(ADDR_SURF_16_BANK));
  2868. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2869. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2870. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2871. NUM_BANKS(ADDR_SURF_16_BANK));
  2872. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2873. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2874. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2875. NUM_BANKS(ADDR_SURF_16_BANK));
  2876. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2877. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2878. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2879. NUM_BANKS(ADDR_SURF_16_BANK));
  2880. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2881. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2882. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2883. NUM_BANKS(ADDR_SURF_8_BANK));
  2884. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2885. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  2886. reg_offset != 23)
  2887. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2888. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2889. if (reg_offset != 7)
  2890. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2891. break;
  2892. default:
  2893. dev_warn(adev->dev,
  2894. "Unknown chip type (%d) in function gfx_v8_0_tiling_mode_table_init() falling through to CHIP_CARRIZO\n",
  2895. adev->asic_type);
  2896. case CHIP_CARRIZO:
  2897. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2898. PIPE_CONFIG(ADDR_SURF_P2) |
  2899. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2900. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2901. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2902. PIPE_CONFIG(ADDR_SURF_P2) |
  2903. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2904. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2905. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2906. PIPE_CONFIG(ADDR_SURF_P2) |
  2907. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2908. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2909. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2910. PIPE_CONFIG(ADDR_SURF_P2) |
  2911. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2912. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2913. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2914. PIPE_CONFIG(ADDR_SURF_P2) |
  2915. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2916. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2917. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2918. PIPE_CONFIG(ADDR_SURF_P2) |
  2919. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2920. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2921. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2922. PIPE_CONFIG(ADDR_SURF_P2) |
  2923. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2924. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2925. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2926. PIPE_CONFIG(ADDR_SURF_P2));
  2927. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2928. PIPE_CONFIG(ADDR_SURF_P2) |
  2929. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2930. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2931. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2932. PIPE_CONFIG(ADDR_SURF_P2) |
  2933. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2934. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2935. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2936. PIPE_CONFIG(ADDR_SURF_P2) |
  2937. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2938. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2939. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2940. PIPE_CONFIG(ADDR_SURF_P2) |
  2941. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2942. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2943. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2944. PIPE_CONFIG(ADDR_SURF_P2) |
  2945. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2946. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2947. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2948. PIPE_CONFIG(ADDR_SURF_P2) |
  2949. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2950. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2951. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2952. PIPE_CONFIG(ADDR_SURF_P2) |
  2953. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2954. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2955. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2956. PIPE_CONFIG(ADDR_SURF_P2) |
  2957. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2958. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2959. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2960. PIPE_CONFIG(ADDR_SURF_P2) |
  2961. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2962. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2963. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2964. PIPE_CONFIG(ADDR_SURF_P2) |
  2965. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2966. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2967. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2968. PIPE_CONFIG(ADDR_SURF_P2) |
  2969. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2970. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2971. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2972. PIPE_CONFIG(ADDR_SURF_P2) |
  2973. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2974. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2975. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2976. PIPE_CONFIG(ADDR_SURF_P2) |
  2977. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2978. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2979. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2980. PIPE_CONFIG(ADDR_SURF_P2) |
  2981. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2982. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2983. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2984. PIPE_CONFIG(ADDR_SURF_P2) |
  2985. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2986. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2987. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2988. PIPE_CONFIG(ADDR_SURF_P2) |
  2989. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2990. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2991. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2992. PIPE_CONFIG(ADDR_SURF_P2) |
  2993. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2994. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2995. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2996. PIPE_CONFIG(ADDR_SURF_P2) |
  2997. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2998. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2999. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3000. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3001. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3002. NUM_BANKS(ADDR_SURF_8_BANK));
  3003. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3004. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3005. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3006. NUM_BANKS(ADDR_SURF_8_BANK));
  3007. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3008. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3009. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3010. NUM_BANKS(ADDR_SURF_8_BANK));
  3011. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3012. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3013. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3014. NUM_BANKS(ADDR_SURF_8_BANK));
  3015. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3016. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3017. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3018. NUM_BANKS(ADDR_SURF_8_BANK));
  3019. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3020. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3021. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3022. NUM_BANKS(ADDR_SURF_8_BANK));
  3023. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3024. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3025. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3026. NUM_BANKS(ADDR_SURF_8_BANK));
  3027. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3028. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3029. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3030. NUM_BANKS(ADDR_SURF_16_BANK));
  3031. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3032. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3033. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3034. NUM_BANKS(ADDR_SURF_16_BANK));
  3035. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3036. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3037. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3038. NUM_BANKS(ADDR_SURF_16_BANK));
  3039. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3040. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3041. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3042. NUM_BANKS(ADDR_SURF_16_BANK));
  3043. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3044. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3045. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3046. NUM_BANKS(ADDR_SURF_16_BANK));
  3047. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3048. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3049. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3050. NUM_BANKS(ADDR_SURF_16_BANK));
  3051. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3052. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3053. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3054. NUM_BANKS(ADDR_SURF_8_BANK));
  3055. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3056. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3057. reg_offset != 23)
  3058. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3059. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3060. if (reg_offset != 7)
  3061. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3062. break;
  3063. }
  3064. }
  3065. void gfx_v8_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num)
  3066. {
  3067. u32 data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  3068. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff)) {
  3069. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  3070. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  3071. } else if (se_num == 0xffffffff) {
  3072. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  3073. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  3074. } else if (sh_num == 0xffffffff) {
  3075. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  3076. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  3077. } else {
  3078. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  3079. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  3080. }
  3081. WREG32(mmGRBM_GFX_INDEX, data);
  3082. }
  3083. static u32 gfx_v8_0_create_bitmask(u32 bit_width)
  3084. {
  3085. return (u32)((1ULL << bit_width) - 1);
  3086. }
  3087. static u32 gfx_v8_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  3088. {
  3089. u32 data, mask;
  3090. data = RREG32(mmCC_RB_BACKEND_DISABLE);
  3091. data |= RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3092. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  3093. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  3094. mask = gfx_v8_0_create_bitmask(adev->gfx.config.max_backends_per_se /
  3095. adev->gfx.config.max_sh_per_se);
  3096. return (~data) & mask;
  3097. }
  3098. static void gfx_v8_0_setup_rb(struct amdgpu_device *adev)
  3099. {
  3100. int i, j;
  3101. u32 data;
  3102. u32 active_rbs = 0;
  3103. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  3104. adev->gfx.config.max_sh_per_se;
  3105. mutex_lock(&adev->grbm_idx_mutex);
  3106. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3107. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3108. gfx_v8_0_select_se_sh(adev, i, j);
  3109. data = gfx_v8_0_get_rb_active_bitmap(adev);
  3110. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  3111. rb_bitmap_width_per_sh);
  3112. }
  3113. }
  3114. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  3115. mutex_unlock(&adev->grbm_idx_mutex);
  3116. adev->gfx.config.backend_enable_mask = active_rbs;
  3117. adev->gfx.config.num_rbs = hweight32(active_rbs);
  3118. }
  3119. /**
  3120. * gfx_v8_0_init_compute_vmid - gart enable
  3121. *
  3122. * @rdev: amdgpu_device pointer
  3123. *
  3124. * Initialize compute vmid sh_mem registers
  3125. *
  3126. */
  3127. #define DEFAULT_SH_MEM_BASES (0x6000)
  3128. #define FIRST_COMPUTE_VMID (8)
  3129. #define LAST_COMPUTE_VMID (16)
  3130. static void gfx_v8_0_init_compute_vmid(struct amdgpu_device *adev)
  3131. {
  3132. int i;
  3133. uint32_t sh_mem_config;
  3134. uint32_t sh_mem_bases;
  3135. /*
  3136. * Configure apertures:
  3137. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  3138. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  3139. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  3140. */
  3141. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  3142. sh_mem_config = SH_MEM_ADDRESS_MODE_HSA64 <<
  3143. SH_MEM_CONFIG__ADDRESS_MODE__SHIFT |
  3144. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  3145. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT |
  3146. MTYPE_CC << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT |
  3147. SH_MEM_CONFIG__PRIVATE_ATC_MASK;
  3148. mutex_lock(&adev->srbm_mutex);
  3149. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  3150. vi_srbm_select(adev, 0, 0, 0, i);
  3151. /* CP and shaders */
  3152. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  3153. WREG32(mmSH_MEM_APE1_BASE, 1);
  3154. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3155. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  3156. }
  3157. vi_srbm_select(adev, 0, 0, 0, 0);
  3158. mutex_unlock(&adev->srbm_mutex);
  3159. }
  3160. static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)
  3161. {
  3162. u32 tmp;
  3163. int i;
  3164. tmp = RREG32(mmGRBM_CNTL);
  3165. tmp = REG_SET_FIELD(tmp, GRBM_CNTL, READ_TIMEOUT, 0xff);
  3166. WREG32(mmGRBM_CNTL, tmp);
  3167. WREG32(mmGB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3168. WREG32(mmHDP_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3169. WREG32(mmDMIF_ADDR_CALC, adev->gfx.config.gb_addr_config);
  3170. gfx_v8_0_tiling_mode_table_init(adev);
  3171. gfx_v8_0_setup_rb(adev);
  3172. gfx_v8_0_get_cu_info(adev);
  3173. /* XXX SH_MEM regs */
  3174. /* where to put LDS, scratch, GPUVM in FSA64 space */
  3175. mutex_lock(&adev->srbm_mutex);
  3176. for (i = 0; i < 16; i++) {
  3177. vi_srbm_select(adev, 0, 0, 0, i);
  3178. /* CP and shaders */
  3179. if (i == 0) {
  3180. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_UC);
  3181. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3182. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3183. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3184. WREG32(mmSH_MEM_CONFIG, tmp);
  3185. } else {
  3186. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_NC);
  3187. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_NC);
  3188. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3189. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3190. WREG32(mmSH_MEM_CONFIG, tmp);
  3191. }
  3192. WREG32(mmSH_MEM_APE1_BASE, 1);
  3193. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3194. WREG32(mmSH_MEM_BASES, 0);
  3195. }
  3196. vi_srbm_select(adev, 0, 0, 0, 0);
  3197. mutex_unlock(&adev->srbm_mutex);
  3198. gfx_v8_0_init_compute_vmid(adev);
  3199. mutex_lock(&adev->grbm_idx_mutex);
  3200. /*
  3201. * making sure that the following register writes will be broadcasted
  3202. * to all the shaders
  3203. */
  3204. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  3205. WREG32(mmPA_SC_FIFO_SIZE,
  3206. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  3207. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  3208. (adev->gfx.config.sc_prim_fifo_size_backend <<
  3209. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  3210. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  3211. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  3212. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  3213. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  3214. mutex_unlock(&adev->grbm_idx_mutex);
  3215. }
  3216. static void gfx_v8_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  3217. {
  3218. u32 i, j, k;
  3219. u32 mask;
  3220. mutex_lock(&adev->grbm_idx_mutex);
  3221. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3222. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3223. gfx_v8_0_select_se_sh(adev, i, j);
  3224. for (k = 0; k < adev->usec_timeout; k++) {
  3225. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  3226. break;
  3227. udelay(1);
  3228. }
  3229. }
  3230. }
  3231. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  3232. mutex_unlock(&adev->grbm_idx_mutex);
  3233. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  3234. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  3235. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  3236. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  3237. for (k = 0; k < adev->usec_timeout; k++) {
  3238. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  3239. break;
  3240. udelay(1);
  3241. }
  3242. }
  3243. static void gfx_v8_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  3244. bool enable)
  3245. {
  3246. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  3247. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  3248. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  3249. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  3250. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  3251. WREG32(mmCP_INT_CNTL_RING0, tmp);
  3252. }
  3253. static void gfx_v8_0_init_csb(struct amdgpu_device *adev)
  3254. {
  3255. /* csib */
  3256. WREG32(mmRLC_CSIB_ADDR_HI,
  3257. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  3258. WREG32(mmRLC_CSIB_ADDR_LO,
  3259. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  3260. WREG32(mmRLC_CSIB_LENGTH,
  3261. adev->gfx.rlc.clear_state_size);
  3262. }
  3263. static void gfx_v8_0_parse_ind_reg_list(int *register_list_format,
  3264. int ind_offset,
  3265. int list_size,
  3266. int *unique_indices,
  3267. int *indices_count,
  3268. int max_indices,
  3269. int *ind_start_offsets,
  3270. int *offset_count,
  3271. int max_offset)
  3272. {
  3273. int indices;
  3274. bool new_entry = true;
  3275. for (; ind_offset < list_size; ind_offset++) {
  3276. if (new_entry) {
  3277. new_entry = false;
  3278. ind_start_offsets[*offset_count] = ind_offset;
  3279. *offset_count = *offset_count + 1;
  3280. BUG_ON(*offset_count >= max_offset);
  3281. }
  3282. if (register_list_format[ind_offset] == 0xFFFFFFFF) {
  3283. new_entry = true;
  3284. continue;
  3285. }
  3286. ind_offset += 2;
  3287. /* look for the matching indice */
  3288. for (indices = 0;
  3289. indices < *indices_count;
  3290. indices++) {
  3291. if (unique_indices[indices] ==
  3292. register_list_format[ind_offset])
  3293. break;
  3294. }
  3295. if (indices >= *indices_count) {
  3296. unique_indices[*indices_count] =
  3297. register_list_format[ind_offset];
  3298. indices = *indices_count;
  3299. *indices_count = *indices_count + 1;
  3300. BUG_ON(*indices_count >= max_indices);
  3301. }
  3302. register_list_format[ind_offset] = indices;
  3303. }
  3304. }
  3305. static int gfx_v8_0_init_save_restore_list(struct amdgpu_device *adev)
  3306. {
  3307. int i, temp, data;
  3308. int unique_indices[] = {0, 0, 0, 0, 0, 0, 0, 0};
  3309. int indices_count = 0;
  3310. int indirect_start_offsets[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
  3311. int offset_count = 0;
  3312. int list_size;
  3313. unsigned int *register_list_format =
  3314. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  3315. if (register_list_format == NULL)
  3316. return -ENOMEM;
  3317. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  3318. adev->gfx.rlc.reg_list_format_size_bytes);
  3319. gfx_v8_0_parse_ind_reg_list(register_list_format,
  3320. RLC_FormatDirectRegListLength,
  3321. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  3322. unique_indices,
  3323. &indices_count,
  3324. sizeof(unique_indices) / sizeof(int),
  3325. indirect_start_offsets,
  3326. &offset_count,
  3327. sizeof(indirect_start_offsets)/sizeof(int));
  3328. /* save and restore list */
  3329. temp = RREG32(mmRLC_SRM_CNTL);
  3330. temp |= RLC_SRM_CNTL__AUTO_INCR_ADDR_MASK;
  3331. WREG32(mmRLC_SRM_CNTL, temp);
  3332. WREG32(mmRLC_SRM_ARAM_ADDR, 0);
  3333. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  3334. WREG32(mmRLC_SRM_ARAM_DATA, adev->gfx.rlc.register_restore[i]);
  3335. /* indirect list */
  3336. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_list_format_start);
  3337. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  3338. WREG32(mmRLC_GPM_SCRATCH_DATA, register_list_format[i]);
  3339. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  3340. list_size = list_size >> 1;
  3341. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_restore_list_size);
  3342. WREG32(mmRLC_GPM_SCRATCH_DATA, list_size);
  3343. /* starting offsets starts */
  3344. WREG32(mmRLC_GPM_SCRATCH_ADDR,
  3345. adev->gfx.rlc.starting_offsets_start);
  3346. for (i = 0; i < sizeof(indirect_start_offsets)/sizeof(int); i++)
  3347. WREG32(mmRLC_GPM_SCRATCH_DATA,
  3348. indirect_start_offsets[i]);
  3349. /* unique indices */
  3350. temp = mmRLC_SRM_INDEX_CNTL_ADDR_0;
  3351. data = mmRLC_SRM_INDEX_CNTL_DATA_0;
  3352. for (i = 0; i < sizeof(unique_indices) / sizeof(int); i++) {
  3353. amdgpu_mm_wreg(adev, temp + i, unique_indices[i] & 0x3FFFF, false);
  3354. amdgpu_mm_wreg(adev, data + i, unique_indices[i] >> 20, false);
  3355. }
  3356. kfree(register_list_format);
  3357. return 0;
  3358. }
  3359. static void gfx_v8_0_enable_save_restore_machine(struct amdgpu_device *adev)
  3360. {
  3361. uint32_t data;
  3362. data = RREG32(mmRLC_SRM_CNTL);
  3363. data |= RLC_SRM_CNTL__SRM_ENABLE_MASK;
  3364. WREG32(mmRLC_SRM_CNTL, data);
  3365. }
  3366. static void polaris11_init_power_gating(struct amdgpu_device *adev)
  3367. {
  3368. uint32_t data;
  3369. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  3370. AMD_PG_SUPPORT_GFX_SMG |
  3371. AMD_PG_SUPPORT_GFX_DMG)) {
  3372. data = RREG32(mmCP_RB_WPTR_POLL_CNTL);
  3373. data &= ~CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT_MASK;
  3374. data |= (0x60 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  3375. WREG32(mmCP_RB_WPTR_POLL_CNTL, data);
  3376. data = 0;
  3377. data |= (0x10 << RLC_PG_DELAY__POWER_UP_DELAY__SHIFT);
  3378. data |= (0x10 << RLC_PG_DELAY__POWER_DOWN_DELAY__SHIFT);
  3379. data |= (0x10 << RLC_PG_DELAY__CMD_PROPAGATE_DELAY__SHIFT);
  3380. data |= (0x10 << RLC_PG_DELAY__MEM_SLEEP_DELAY__SHIFT);
  3381. WREG32(mmRLC_PG_DELAY, data);
  3382. data = RREG32(mmRLC_PG_DELAY_2);
  3383. data &= ~RLC_PG_DELAY_2__SERDES_CMD_DELAY_MASK;
  3384. data |= (0x3 << RLC_PG_DELAY_2__SERDES_CMD_DELAY__SHIFT);
  3385. WREG32(mmRLC_PG_DELAY_2, data);
  3386. data = RREG32(mmRLC_AUTO_PG_CTRL);
  3387. data &= ~RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD_MASK;
  3388. data |= (0x55f0 << RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD__SHIFT);
  3389. WREG32(mmRLC_AUTO_PG_CTRL, data);
  3390. }
  3391. }
  3392. static void gfx_v8_0_init_pg(struct amdgpu_device *adev)
  3393. {
  3394. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  3395. AMD_PG_SUPPORT_GFX_SMG |
  3396. AMD_PG_SUPPORT_GFX_DMG |
  3397. AMD_PG_SUPPORT_CP |
  3398. AMD_PG_SUPPORT_GDS |
  3399. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  3400. gfx_v8_0_init_csb(adev);
  3401. gfx_v8_0_init_save_restore_list(adev);
  3402. gfx_v8_0_enable_save_restore_machine(adev);
  3403. if (adev->asic_type == CHIP_POLARIS11)
  3404. polaris11_init_power_gating(adev);
  3405. }
  3406. }
  3407. void gfx_v8_0_rlc_stop(struct amdgpu_device *adev)
  3408. {
  3409. u32 tmp = RREG32(mmRLC_CNTL);
  3410. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 0);
  3411. WREG32(mmRLC_CNTL, tmp);
  3412. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  3413. gfx_v8_0_wait_for_rlc_serdes(adev);
  3414. }
  3415. static void gfx_v8_0_rlc_reset(struct amdgpu_device *adev)
  3416. {
  3417. u32 tmp = RREG32(mmGRBM_SOFT_RESET);
  3418. tmp = REG_SET_FIELD(tmp, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  3419. WREG32(mmGRBM_SOFT_RESET, tmp);
  3420. udelay(50);
  3421. tmp = REG_SET_FIELD(tmp, GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  3422. WREG32(mmGRBM_SOFT_RESET, tmp);
  3423. udelay(50);
  3424. }
  3425. static void gfx_v8_0_rlc_start(struct amdgpu_device *adev)
  3426. {
  3427. u32 tmp = RREG32(mmRLC_CNTL);
  3428. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 1);
  3429. WREG32(mmRLC_CNTL, tmp);
  3430. /* carrizo do enable cp interrupt after cp inited */
  3431. if (!(adev->flags & AMD_IS_APU))
  3432. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  3433. udelay(50);
  3434. }
  3435. static int gfx_v8_0_rlc_load_microcode(struct amdgpu_device *adev)
  3436. {
  3437. const struct rlc_firmware_header_v2_0 *hdr;
  3438. const __le32 *fw_data;
  3439. unsigned i, fw_size;
  3440. if (!adev->gfx.rlc_fw)
  3441. return -EINVAL;
  3442. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  3443. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  3444. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  3445. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3446. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  3447. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  3448. for (i = 0; i < fw_size; i++)
  3449. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  3450. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  3451. return 0;
  3452. }
  3453. static int gfx_v8_0_rlc_resume(struct amdgpu_device *adev)
  3454. {
  3455. int r;
  3456. gfx_v8_0_rlc_stop(adev);
  3457. /* disable CG */
  3458. WREG32(mmRLC_CGCG_CGLS_CTRL, 0);
  3459. if (adev->asic_type == CHIP_POLARIS11 ||
  3460. adev->asic_type == CHIP_POLARIS10)
  3461. WREG32(mmRLC_CGCG_CGLS_CTRL_3D, 0);
  3462. /* disable PG */
  3463. WREG32(mmRLC_PG_CNTL, 0);
  3464. gfx_v8_0_rlc_reset(adev);
  3465. gfx_v8_0_init_pg(adev);
  3466. if (!adev->pp_enabled) {
  3467. if (!adev->firmware.smu_load) {
  3468. /* legacy rlc firmware loading */
  3469. r = gfx_v8_0_rlc_load_microcode(adev);
  3470. if (r)
  3471. return r;
  3472. } else {
  3473. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3474. AMDGPU_UCODE_ID_RLC_G);
  3475. if (r)
  3476. return -EINVAL;
  3477. }
  3478. }
  3479. gfx_v8_0_rlc_start(adev);
  3480. return 0;
  3481. }
  3482. static void gfx_v8_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  3483. {
  3484. int i;
  3485. u32 tmp = RREG32(mmCP_ME_CNTL);
  3486. if (enable) {
  3487. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  3488. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  3489. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  3490. } else {
  3491. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  3492. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  3493. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  3494. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3495. adev->gfx.gfx_ring[i].ready = false;
  3496. }
  3497. WREG32(mmCP_ME_CNTL, tmp);
  3498. udelay(50);
  3499. }
  3500. static int gfx_v8_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  3501. {
  3502. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  3503. const struct gfx_firmware_header_v1_0 *ce_hdr;
  3504. const struct gfx_firmware_header_v1_0 *me_hdr;
  3505. const __le32 *fw_data;
  3506. unsigned i, fw_size;
  3507. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  3508. return -EINVAL;
  3509. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  3510. adev->gfx.pfp_fw->data;
  3511. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  3512. adev->gfx.ce_fw->data;
  3513. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  3514. adev->gfx.me_fw->data;
  3515. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  3516. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  3517. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  3518. gfx_v8_0_cp_gfx_enable(adev, false);
  3519. /* PFP */
  3520. fw_data = (const __le32 *)
  3521. (adev->gfx.pfp_fw->data +
  3522. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  3523. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  3524. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  3525. for (i = 0; i < fw_size; i++)
  3526. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  3527. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  3528. /* CE */
  3529. fw_data = (const __le32 *)
  3530. (adev->gfx.ce_fw->data +
  3531. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  3532. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  3533. WREG32(mmCP_CE_UCODE_ADDR, 0);
  3534. for (i = 0; i < fw_size; i++)
  3535. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  3536. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  3537. /* ME */
  3538. fw_data = (const __le32 *)
  3539. (adev->gfx.me_fw->data +
  3540. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  3541. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  3542. WREG32(mmCP_ME_RAM_WADDR, 0);
  3543. for (i = 0; i < fw_size; i++)
  3544. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  3545. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  3546. return 0;
  3547. }
  3548. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev)
  3549. {
  3550. u32 count = 0;
  3551. const struct cs_section_def *sect = NULL;
  3552. const struct cs_extent_def *ext = NULL;
  3553. /* begin clear state */
  3554. count += 2;
  3555. /* context control state */
  3556. count += 3;
  3557. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3558. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3559. if (sect->id == SECT_CONTEXT)
  3560. count += 2 + ext->reg_count;
  3561. else
  3562. return 0;
  3563. }
  3564. }
  3565. /* pa_sc_raster_config/pa_sc_raster_config1 */
  3566. count += 4;
  3567. /* end clear state */
  3568. count += 2;
  3569. /* clear state */
  3570. count += 2;
  3571. return count;
  3572. }
  3573. static int gfx_v8_0_cp_gfx_start(struct amdgpu_device *adev)
  3574. {
  3575. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  3576. const struct cs_section_def *sect = NULL;
  3577. const struct cs_extent_def *ext = NULL;
  3578. int r, i;
  3579. /* init the CP */
  3580. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  3581. WREG32(mmCP_ENDIAN_SWAP, 0);
  3582. WREG32(mmCP_DEVICE_ID, 1);
  3583. gfx_v8_0_cp_gfx_enable(adev, true);
  3584. r = amdgpu_ring_alloc(ring, gfx_v8_0_get_csb_size(adev) + 4);
  3585. if (r) {
  3586. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  3587. return r;
  3588. }
  3589. /* clear state buffer */
  3590. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3591. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3592. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3593. amdgpu_ring_write(ring, 0x80000000);
  3594. amdgpu_ring_write(ring, 0x80000000);
  3595. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3596. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3597. if (sect->id == SECT_CONTEXT) {
  3598. amdgpu_ring_write(ring,
  3599. PACKET3(PACKET3_SET_CONTEXT_REG,
  3600. ext->reg_count));
  3601. amdgpu_ring_write(ring,
  3602. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  3603. for (i = 0; i < ext->reg_count; i++)
  3604. amdgpu_ring_write(ring, ext->extent[i]);
  3605. }
  3606. }
  3607. }
  3608. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  3609. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  3610. switch (adev->asic_type) {
  3611. case CHIP_TONGA:
  3612. case CHIP_POLARIS10:
  3613. amdgpu_ring_write(ring, 0x16000012);
  3614. amdgpu_ring_write(ring, 0x0000002A);
  3615. break;
  3616. case CHIP_POLARIS11:
  3617. amdgpu_ring_write(ring, 0x16000012);
  3618. amdgpu_ring_write(ring, 0x00000000);
  3619. break;
  3620. case CHIP_FIJI:
  3621. amdgpu_ring_write(ring, 0x3a00161a);
  3622. amdgpu_ring_write(ring, 0x0000002e);
  3623. break;
  3624. case CHIP_TOPAZ:
  3625. case CHIP_CARRIZO:
  3626. amdgpu_ring_write(ring, 0x00000002);
  3627. amdgpu_ring_write(ring, 0x00000000);
  3628. break;
  3629. case CHIP_STONEY:
  3630. amdgpu_ring_write(ring, 0x00000000);
  3631. amdgpu_ring_write(ring, 0x00000000);
  3632. break;
  3633. default:
  3634. BUG();
  3635. }
  3636. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3637. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  3638. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  3639. amdgpu_ring_write(ring, 0);
  3640. /* init the CE partitions */
  3641. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  3642. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  3643. amdgpu_ring_write(ring, 0x8000);
  3644. amdgpu_ring_write(ring, 0x8000);
  3645. amdgpu_ring_commit(ring);
  3646. return 0;
  3647. }
  3648. static int gfx_v8_0_cp_gfx_resume(struct amdgpu_device *adev)
  3649. {
  3650. struct amdgpu_ring *ring;
  3651. u32 tmp;
  3652. u32 rb_bufsz;
  3653. u64 rb_addr, rptr_addr;
  3654. int r;
  3655. /* Set the write pointer delay */
  3656. WREG32(mmCP_RB_WPTR_DELAY, 0);
  3657. /* set the RB to use vmid 0 */
  3658. WREG32(mmCP_RB_VMID, 0);
  3659. /* Set ring buffer size */
  3660. ring = &adev->gfx.gfx_ring[0];
  3661. rb_bufsz = order_base_2(ring->ring_size / 8);
  3662. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  3663. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  3664. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MTYPE, 3);
  3665. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MIN_IB_AVAILSZ, 1);
  3666. #ifdef __BIG_ENDIAN
  3667. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  3668. #endif
  3669. WREG32(mmCP_RB0_CNTL, tmp);
  3670. /* Initialize the ring buffer's read and write pointers */
  3671. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  3672. ring->wptr = 0;
  3673. WREG32(mmCP_RB0_WPTR, ring->wptr);
  3674. /* set the wb address wether it's enabled or not */
  3675. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  3676. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  3677. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  3678. mdelay(1);
  3679. WREG32(mmCP_RB0_CNTL, tmp);
  3680. rb_addr = ring->gpu_addr >> 8;
  3681. WREG32(mmCP_RB0_BASE, rb_addr);
  3682. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  3683. /* no gfx doorbells on iceland */
  3684. if (adev->asic_type != CHIP_TOPAZ) {
  3685. tmp = RREG32(mmCP_RB_DOORBELL_CONTROL);
  3686. if (ring->use_doorbell) {
  3687. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3688. DOORBELL_OFFSET, ring->doorbell_index);
  3689. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3690. DOORBELL_HIT, 0);
  3691. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3692. DOORBELL_EN, 1);
  3693. } else {
  3694. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3695. DOORBELL_EN, 0);
  3696. }
  3697. WREG32(mmCP_RB_DOORBELL_CONTROL, tmp);
  3698. if (adev->asic_type == CHIP_TONGA) {
  3699. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  3700. DOORBELL_RANGE_LOWER,
  3701. AMDGPU_DOORBELL_GFX_RING0);
  3702. WREG32(mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  3703. WREG32(mmCP_RB_DOORBELL_RANGE_UPPER,
  3704. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  3705. }
  3706. }
  3707. /* start the ring */
  3708. gfx_v8_0_cp_gfx_start(adev);
  3709. ring->ready = true;
  3710. r = amdgpu_ring_test_ring(ring);
  3711. if (r) {
  3712. ring->ready = false;
  3713. return r;
  3714. }
  3715. return 0;
  3716. }
  3717. static void gfx_v8_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  3718. {
  3719. int i;
  3720. if (enable) {
  3721. WREG32(mmCP_MEC_CNTL, 0);
  3722. } else {
  3723. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  3724. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  3725. adev->gfx.compute_ring[i].ready = false;
  3726. }
  3727. udelay(50);
  3728. }
  3729. static int gfx_v8_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  3730. {
  3731. const struct gfx_firmware_header_v1_0 *mec_hdr;
  3732. const __le32 *fw_data;
  3733. unsigned i, fw_size;
  3734. if (!adev->gfx.mec_fw)
  3735. return -EINVAL;
  3736. gfx_v8_0_cp_compute_enable(adev, false);
  3737. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  3738. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  3739. fw_data = (const __le32 *)
  3740. (adev->gfx.mec_fw->data +
  3741. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  3742. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  3743. /* MEC1 */
  3744. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  3745. for (i = 0; i < fw_size; i++)
  3746. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data+i));
  3747. WREG32(mmCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version);
  3748. /* Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  3749. if (adev->gfx.mec2_fw) {
  3750. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  3751. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  3752. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  3753. fw_data = (const __le32 *)
  3754. (adev->gfx.mec2_fw->data +
  3755. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  3756. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  3757. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  3758. for (i = 0; i < fw_size; i++)
  3759. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data+i));
  3760. WREG32(mmCP_MEC_ME2_UCODE_ADDR, adev->gfx.mec2_fw_version);
  3761. }
  3762. return 0;
  3763. }
  3764. struct vi_mqd {
  3765. uint32_t header; /* ordinal0 */
  3766. uint32_t compute_dispatch_initiator; /* ordinal1 */
  3767. uint32_t compute_dim_x; /* ordinal2 */
  3768. uint32_t compute_dim_y; /* ordinal3 */
  3769. uint32_t compute_dim_z; /* ordinal4 */
  3770. uint32_t compute_start_x; /* ordinal5 */
  3771. uint32_t compute_start_y; /* ordinal6 */
  3772. uint32_t compute_start_z; /* ordinal7 */
  3773. uint32_t compute_num_thread_x; /* ordinal8 */
  3774. uint32_t compute_num_thread_y; /* ordinal9 */
  3775. uint32_t compute_num_thread_z; /* ordinal10 */
  3776. uint32_t compute_pipelinestat_enable; /* ordinal11 */
  3777. uint32_t compute_perfcount_enable; /* ordinal12 */
  3778. uint32_t compute_pgm_lo; /* ordinal13 */
  3779. uint32_t compute_pgm_hi; /* ordinal14 */
  3780. uint32_t compute_tba_lo; /* ordinal15 */
  3781. uint32_t compute_tba_hi; /* ordinal16 */
  3782. uint32_t compute_tma_lo; /* ordinal17 */
  3783. uint32_t compute_tma_hi; /* ordinal18 */
  3784. uint32_t compute_pgm_rsrc1; /* ordinal19 */
  3785. uint32_t compute_pgm_rsrc2; /* ordinal20 */
  3786. uint32_t compute_vmid; /* ordinal21 */
  3787. uint32_t compute_resource_limits; /* ordinal22 */
  3788. uint32_t compute_static_thread_mgmt_se0; /* ordinal23 */
  3789. uint32_t compute_static_thread_mgmt_se1; /* ordinal24 */
  3790. uint32_t compute_tmpring_size; /* ordinal25 */
  3791. uint32_t compute_static_thread_mgmt_se2; /* ordinal26 */
  3792. uint32_t compute_static_thread_mgmt_se3; /* ordinal27 */
  3793. uint32_t compute_restart_x; /* ordinal28 */
  3794. uint32_t compute_restart_y; /* ordinal29 */
  3795. uint32_t compute_restart_z; /* ordinal30 */
  3796. uint32_t compute_thread_trace_enable; /* ordinal31 */
  3797. uint32_t compute_misc_reserved; /* ordinal32 */
  3798. uint32_t compute_dispatch_id; /* ordinal33 */
  3799. uint32_t compute_threadgroup_id; /* ordinal34 */
  3800. uint32_t compute_relaunch; /* ordinal35 */
  3801. uint32_t compute_wave_restore_addr_lo; /* ordinal36 */
  3802. uint32_t compute_wave_restore_addr_hi; /* ordinal37 */
  3803. uint32_t compute_wave_restore_control; /* ordinal38 */
  3804. uint32_t reserved9; /* ordinal39 */
  3805. uint32_t reserved10; /* ordinal40 */
  3806. uint32_t reserved11; /* ordinal41 */
  3807. uint32_t reserved12; /* ordinal42 */
  3808. uint32_t reserved13; /* ordinal43 */
  3809. uint32_t reserved14; /* ordinal44 */
  3810. uint32_t reserved15; /* ordinal45 */
  3811. uint32_t reserved16; /* ordinal46 */
  3812. uint32_t reserved17; /* ordinal47 */
  3813. uint32_t reserved18; /* ordinal48 */
  3814. uint32_t reserved19; /* ordinal49 */
  3815. uint32_t reserved20; /* ordinal50 */
  3816. uint32_t reserved21; /* ordinal51 */
  3817. uint32_t reserved22; /* ordinal52 */
  3818. uint32_t reserved23; /* ordinal53 */
  3819. uint32_t reserved24; /* ordinal54 */
  3820. uint32_t reserved25; /* ordinal55 */
  3821. uint32_t reserved26; /* ordinal56 */
  3822. uint32_t reserved27; /* ordinal57 */
  3823. uint32_t reserved28; /* ordinal58 */
  3824. uint32_t reserved29; /* ordinal59 */
  3825. uint32_t reserved30; /* ordinal60 */
  3826. uint32_t reserved31; /* ordinal61 */
  3827. uint32_t reserved32; /* ordinal62 */
  3828. uint32_t reserved33; /* ordinal63 */
  3829. uint32_t reserved34; /* ordinal64 */
  3830. uint32_t compute_user_data_0; /* ordinal65 */
  3831. uint32_t compute_user_data_1; /* ordinal66 */
  3832. uint32_t compute_user_data_2; /* ordinal67 */
  3833. uint32_t compute_user_data_3; /* ordinal68 */
  3834. uint32_t compute_user_data_4; /* ordinal69 */
  3835. uint32_t compute_user_data_5; /* ordinal70 */
  3836. uint32_t compute_user_data_6; /* ordinal71 */
  3837. uint32_t compute_user_data_7; /* ordinal72 */
  3838. uint32_t compute_user_data_8; /* ordinal73 */
  3839. uint32_t compute_user_data_9; /* ordinal74 */
  3840. uint32_t compute_user_data_10; /* ordinal75 */
  3841. uint32_t compute_user_data_11; /* ordinal76 */
  3842. uint32_t compute_user_data_12; /* ordinal77 */
  3843. uint32_t compute_user_data_13; /* ordinal78 */
  3844. uint32_t compute_user_data_14; /* ordinal79 */
  3845. uint32_t compute_user_data_15; /* ordinal80 */
  3846. uint32_t cp_compute_csinvoc_count_lo; /* ordinal81 */
  3847. uint32_t cp_compute_csinvoc_count_hi; /* ordinal82 */
  3848. uint32_t reserved35; /* ordinal83 */
  3849. uint32_t reserved36; /* ordinal84 */
  3850. uint32_t reserved37; /* ordinal85 */
  3851. uint32_t cp_mqd_query_time_lo; /* ordinal86 */
  3852. uint32_t cp_mqd_query_time_hi; /* ordinal87 */
  3853. uint32_t cp_mqd_connect_start_time_lo; /* ordinal88 */
  3854. uint32_t cp_mqd_connect_start_time_hi; /* ordinal89 */
  3855. uint32_t cp_mqd_connect_end_time_lo; /* ordinal90 */
  3856. uint32_t cp_mqd_connect_end_time_hi; /* ordinal91 */
  3857. uint32_t cp_mqd_connect_end_wf_count; /* ordinal92 */
  3858. uint32_t cp_mqd_connect_end_pq_rptr; /* ordinal93 */
  3859. uint32_t cp_mqd_connect_end_pq_wptr; /* ordinal94 */
  3860. uint32_t cp_mqd_connect_end_ib_rptr; /* ordinal95 */
  3861. uint32_t reserved38; /* ordinal96 */
  3862. uint32_t reserved39; /* ordinal97 */
  3863. uint32_t cp_mqd_save_start_time_lo; /* ordinal98 */
  3864. uint32_t cp_mqd_save_start_time_hi; /* ordinal99 */
  3865. uint32_t cp_mqd_save_end_time_lo; /* ordinal100 */
  3866. uint32_t cp_mqd_save_end_time_hi; /* ordinal101 */
  3867. uint32_t cp_mqd_restore_start_time_lo; /* ordinal102 */
  3868. uint32_t cp_mqd_restore_start_time_hi; /* ordinal103 */
  3869. uint32_t cp_mqd_restore_end_time_lo; /* ordinal104 */
  3870. uint32_t cp_mqd_restore_end_time_hi; /* ordinal105 */
  3871. uint32_t reserved40; /* ordinal106 */
  3872. uint32_t reserved41; /* ordinal107 */
  3873. uint32_t gds_cs_ctxsw_cnt0; /* ordinal108 */
  3874. uint32_t gds_cs_ctxsw_cnt1; /* ordinal109 */
  3875. uint32_t gds_cs_ctxsw_cnt2; /* ordinal110 */
  3876. uint32_t gds_cs_ctxsw_cnt3; /* ordinal111 */
  3877. uint32_t reserved42; /* ordinal112 */
  3878. uint32_t reserved43; /* ordinal113 */
  3879. uint32_t cp_pq_exe_status_lo; /* ordinal114 */
  3880. uint32_t cp_pq_exe_status_hi; /* ordinal115 */
  3881. uint32_t cp_packet_id_lo; /* ordinal116 */
  3882. uint32_t cp_packet_id_hi; /* ordinal117 */
  3883. uint32_t cp_packet_exe_status_lo; /* ordinal118 */
  3884. uint32_t cp_packet_exe_status_hi; /* ordinal119 */
  3885. uint32_t gds_save_base_addr_lo; /* ordinal120 */
  3886. uint32_t gds_save_base_addr_hi; /* ordinal121 */
  3887. uint32_t gds_save_mask_lo; /* ordinal122 */
  3888. uint32_t gds_save_mask_hi; /* ordinal123 */
  3889. uint32_t ctx_save_base_addr_lo; /* ordinal124 */
  3890. uint32_t ctx_save_base_addr_hi; /* ordinal125 */
  3891. uint32_t reserved44; /* ordinal126 */
  3892. uint32_t reserved45; /* ordinal127 */
  3893. uint32_t cp_mqd_base_addr_lo; /* ordinal128 */
  3894. uint32_t cp_mqd_base_addr_hi; /* ordinal129 */
  3895. uint32_t cp_hqd_active; /* ordinal130 */
  3896. uint32_t cp_hqd_vmid; /* ordinal131 */
  3897. uint32_t cp_hqd_persistent_state; /* ordinal132 */
  3898. uint32_t cp_hqd_pipe_priority; /* ordinal133 */
  3899. uint32_t cp_hqd_queue_priority; /* ordinal134 */
  3900. uint32_t cp_hqd_quantum; /* ordinal135 */
  3901. uint32_t cp_hqd_pq_base_lo; /* ordinal136 */
  3902. uint32_t cp_hqd_pq_base_hi; /* ordinal137 */
  3903. uint32_t cp_hqd_pq_rptr; /* ordinal138 */
  3904. uint32_t cp_hqd_pq_rptr_report_addr_lo; /* ordinal139 */
  3905. uint32_t cp_hqd_pq_rptr_report_addr_hi; /* ordinal140 */
  3906. uint32_t cp_hqd_pq_wptr_poll_addr; /* ordinal141 */
  3907. uint32_t cp_hqd_pq_wptr_poll_addr_hi; /* ordinal142 */
  3908. uint32_t cp_hqd_pq_doorbell_control; /* ordinal143 */
  3909. uint32_t cp_hqd_pq_wptr; /* ordinal144 */
  3910. uint32_t cp_hqd_pq_control; /* ordinal145 */
  3911. uint32_t cp_hqd_ib_base_addr_lo; /* ordinal146 */
  3912. uint32_t cp_hqd_ib_base_addr_hi; /* ordinal147 */
  3913. uint32_t cp_hqd_ib_rptr; /* ordinal148 */
  3914. uint32_t cp_hqd_ib_control; /* ordinal149 */
  3915. uint32_t cp_hqd_iq_timer; /* ordinal150 */
  3916. uint32_t cp_hqd_iq_rptr; /* ordinal151 */
  3917. uint32_t cp_hqd_dequeue_request; /* ordinal152 */
  3918. uint32_t cp_hqd_dma_offload; /* ordinal153 */
  3919. uint32_t cp_hqd_sema_cmd; /* ordinal154 */
  3920. uint32_t cp_hqd_msg_type; /* ordinal155 */
  3921. uint32_t cp_hqd_atomic0_preop_lo; /* ordinal156 */
  3922. uint32_t cp_hqd_atomic0_preop_hi; /* ordinal157 */
  3923. uint32_t cp_hqd_atomic1_preop_lo; /* ordinal158 */
  3924. uint32_t cp_hqd_atomic1_preop_hi; /* ordinal159 */
  3925. uint32_t cp_hqd_hq_status0; /* ordinal160 */
  3926. uint32_t cp_hqd_hq_control0; /* ordinal161 */
  3927. uint32_t cp_mqd_control; /* ordinal162 */
  3928. uint32_t cp_hqd_hq_status1; /* ordinal163 */
  3929. uint32_t cp_hqd_hq_control1; /* ordinal164 */
  3930. uint32_t cp_hqd_eop_base_addr_lo; /* ordinal165 */
  3931. uint32_t cp_hqd_eop_base_addr_hi; /* ordinal166 */
  3932. uint32_t cp_hqd_eop_control; /* ordinal167 */
  3933. uint32_t cp_hqd_eop_rptr; /* ordinal168 */
  3934. uint32_t cp_hqd_eop_wptr; /* ordinal169 */
  3935. uint32_t cp_hqd_eop_done_events; /* ordinal170 */
  3936. uint32_t cp_hqd_ctx_save_base_addr_lo; /* ordinal171 */
  3937. uint32_t cp_hqd_ctx_save_base_addr_hi; /* ordinal172 */
  3938. uint32_t cp_hqd_ctx_save_control; /* ordinal173 */
  3939. uint32_t cp_hqd_cntl_stack_offset; /* ordinal174 */
  3940. uint32_t cp_hqd_cntl_stack_size; /* ordinal175 */
  3941. uint32_t cp_hqd_wg_state_offset; /* ordinal176 */
  3942. uint32_t cp_hqd_ctx_save_size; /* ordinal177 */
  3943. uint32_t cp_hqd_gds_resource_state; /* ordinal178 */
  3944. uint32_t cp_hqd_error; /* ordinal179 */
  3945. uint32_t cp_hqd_eop_wptr_mem; /* ordinal180 */
  3946. uint32_t cp_hqd_eop_dones; /* ordinal181 */
  3947. uint32_t reserved46; /* ordinal182 */
  3948. uint32_t reserved47; /* ordinal183 */
  3949. uint32_t reserved48; /* ordinal184 */
  3950. uint32_t reserved49; /* ordinal185 */
  3951. uint32_t reserved50; /* ordinal186 */
  3952. uint32_t reserved51; /* ordinal187 */
  3953. uint32_t reserved52; /* ordinal188 */
  3954. uint32_t reserved53; /* ordinal189 */
  3955. uint32_t reserved54; /* ordinal190 */
  3956. uint32_t reserved55; /* ordinal191 */
  3957. uint32_t iqtimer_pkt_header; /* ordinal192 */
  3958. uint32_t iqtimer_pkt_dw0; /* ordinal193 */
  3959. uint32_t iqtimer_pkt_dw1; /* ordinal194 */
  3960. uint32_t iqtimer_pkt_dw2; /* ordinal195 */
  3961. uint32_t iqtimer_pkt_dw3; /* ordinal196 */
  3962. uint32_t iqtimer_pkt_dw4; /* ordinal197 */
  3963. uint32_t iqtimer_pkt_dw5; /* ordinal198 */
  3964. uint32_t iqtimer_pkt_dw6; /* ordinal199 */
  3965. uint32_t iqtimer_pkt_dw7; /* ordinal200 */
  3966. uint32_t iqtimer_pkt_dw8; /* ordinal201 */
  3967. uint32_t iqtimer_pkt_dw9; /* ordinal202 */
  3968. uint32_t iqtimer_pkt_dw10; /* ordinal203 */
  3969. uint32_t iqtimer_pkt_dw11; /* ordinal204 */
  3970. uint32_t iqtimer_pkt_dw12; /* ordinal205 */
  3971. uint32_t iqtimer_pkt_dw13; /* ordinal206 */
  3972. uint32_t iqtimer_pkt_dw14; /* ordinal207 */
  3973. uint32_t iqtimer_pkt_dw15; /* ordinal208 */
  3974. uint32_t iqtimer_pkt_dw16; /* ordinal209 */
  3975. uint32_t iqtimer_pkt_dw17; /* ordinal210 */
  3976. uint32_t iqtimer_pkt_dw18; /* ordinal211 */
  3977. uint32_t iqtimer_pkt_dw19; /* ordinal212 */
  3978. uint32_t iqtimer_pkt_dw20; /* ordinal213 */
  3979. uint32_t iqtimer_pkt_dw21; /* ordinal214 */
  3980. uint32_t iqtimer_pkt_dw22; /* ordinal215 */
  3981. uint32_t iqtimer_pkt_dw23; /* ordinal216 */
  3982. uint32_t iqtimer_pkt_dw24; /* ordinal217 */
  3983. uint32_t iqtimer_pkt_dw25; /* ordinal218 */
  3984. uint32_t iqtimer_pkt_dw26; /* ordinal219 */
  3985. uint32_t iqtimer_pkt_dw27; /* ordinal220 */
  3986. uint32_t iqtimer_pkt_dw28; /* ordinal221 */
  3987. uint32_t iqtimer_pkt_dw29; /* ordinal222 */
  3988. uint32_t iqtimer_pkt_dw30; /* ordinal223 */
  3989. uint32_t iqtimer_pkt_dw31; /* ordinal224 */
  3990. uint32_t reserved56; /* ordinal225 */
  3991. uint32_t reserved57; /* ordinal226 */
  3992. uint32_t reserved58; /* ordinal227 */
  3993. uint32_t set_resources_header; /* ordinal228 */
  3994. uint32_t set_resources_dw1; /* ordinal229 */
  3995. uint32_t set_resources_dw2; /* ordinal230 */
  3996. uint32_t set_resources_dw3; /* ordinal231 */
  3997. uint32_t set_resources_dw4; /* ordinal232 */
  3998. uint32_t set_resources_dw5; /* ordinal233 */
  3999. uint32_t set_resources_dw6; /* ordinal234 */
  4000. uint32_t set_resources_dw7; /* ordinal235 */
  4001. uint32_t reserved59; /* ordinal236 */
  4002. uint32_t reserved60; /* ordinal237 */
  4003. uint32_t reserved61; /* ordinal238 */
  4004. uint32_t reserved62; /* ordinal239 */
  4005. uint32_t reserved63; /* ordinal240 */
  4006. uint32_t reserved64; /* ordinal241 */
  4007. uint32_t reserved65; /* ordinal242 */
  4008. uint32_t reserved66; /* ordinal243 */
  4009. uint32_t reserved67; /* ordinal244 */
  4010. uint32_t reserved68; /* ordinal245 */
  4011. uint32_t reserved69; /* ordinal246 */
  4012. uint32_t reserved70; /* ordinal247 */
  4013. uint32_t reserved71; /* ordinal248 */
  4014. uint32_t reserved72; /* ordinal249 */
  4015. uint32_t reserved73; /* ordinal250 */
  4016. uint32_t reserved74; /* ordinal251 */
  4017. uint32_t reserved75; /* ordinal252 */
  4018. uint32_t reserved76; /* ordinal253 */
  4019. uint32_t reserved77; /* ordinal254 */
  4020. uint32_t reserved78; /* ordinal255 */
  4021. uint32_t reserved_t[256]; /* Reserve 256 dword buffer used by ucode */
  4022. };
  4023. static void gfx_v8_0_cp_compute_fini(struct amdgpu_device *adev)
  4024. {
  4025. int i, r;
  4026. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4027. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4028. if (ring->mqd_obj) {
  4029. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4030. if (unlikely(r != 0))
  4031. dev_warn(adev->dev, "(%d) reserve MQD bo failed\n", r);
  4032. amdgpu_bo_unpin(ring->mqd_obj);
  4033. amdgpu_bo_unreserve(ring->mqd_obj);
  4034. amdgpu_bo_unref(&ring->mqd_obj);
  4035. ring->mqd_obj = NULL;
  4036. }
  4037. }
  4038. }
  4039. static int gfx_v8_0_cp_compute_resume(struct amdgpu_device *adev)
  4040. {
  4041. int r, i, j;
  4042. u32 tmp;
  4043. bool use_doorbell = true;
  4044. u64 hqd_gpu_addr;
  4045. u64 mqd_gpu_addr;
  4046. u64 eop_gpu_addr;
  4047. u64 wb_gpu_addr;
  4048. u32 *buf;
  4049. struct vi_mqd *mqd;
  4050. /* init the pipes */
  4051. mutex_lock(&adev->srbm_mutex);
  4052. for (i = 0; i < (adev->gfx.mec.num_pipe * adev->gfx.mec.num_mec); i++) {
  4053. int me = (i < 4) ? 1 : 2;
  4054. int pipe = (i < 4) ? i : (i - 4);
  4055. eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE);
  4056. eop_gpu_addr >>= 8;
  4057. vi_srbm_select(adev, me, pipe, 0, 0);
  4058. /* write the EOP addr */
  4059. WREG32(mmCP_HQD_EOP_BASE_ADDR, eop_gpu_addr);
  4060. WREG32(mmCP_HQD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr));
  4061. /* set the VMID assigned */
  4062. WREG32(mmCP_HQD_VMID, 0);
  4063. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4064. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  4065. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  4066. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  4067. WREG32(mmCP_HQD_EOP_CONTROL, tmp);
  4068. }
  4069. vi_srbm_select(adev, 0, 0, 0, 0);
  4070. mutex_unlock(&adev->srbm_mutex);
  4071. /* init the queues. Just two for now. */
  4072. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4073. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4074. if (ring->mqd_obj == NULL) {
  4075. r = amdgpu_bo_create(adev,
  4076. sizeof(struct vi_mqd),
  4077. PAGE_SIZE, true,
  4078. AMDGPU_GEM_DOMAIN_GTT, 0, NULL,
  4079. NULL, &ring->mqd_obj);
  4080. if (r) {
  4081. dev_warn(adev->dev, "(%d) create MQD bo failed\n", r);
  4082. return r;
  4083. }
  4084. }
  4085. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4086. if (unlikely(r != 0)) {
  4087. gfx_v8_0_cp_compute_fini(adev);
  4088. return r;
  4089. }
  4090. r = amdgpu_bo_pin(ring->mqd_obj, AMDGPU_GEM_DOMAIN_GTT,
  4091. &mqd_gpu_addr);
  4092. if (r) {
  4093. dev_warn(adev->dev, "(%d) pin MQD bo failed\n", r);
  4094. gfx_v8_0_cp_compute_fini(adev);
  4095. return r;
  4096. }
  4097. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&buf);
  4098. if (r) {
  4099. dev_warn(adev->dev, "(%d) map MQD bo failed\n", r);
  4100. gfx_v8_0_cp_compute_fini(adev);
  4101. return r;
  4102. }
  4103. /* init the mqd struct */
  4104. memset(buf, 0, sizeof(struct vi_mqd));
  4105. mqd = (struct vi_mqd *)buf;
  4106. mqd->header = 0xC0310800;
  4107. mqd->compute_pipelinestat_enable = 0x00000001;
  4108. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  4109. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  4110. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  4111. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  4112. mqd->compute_misc_reserved = 0x00000003;
  4113. mutex_lock(&adev->srbm_mutex);
  4114. vi_srbm_select(adev, ring->me,
  4115. ring->pipe,
  4116. ring->queue, 0);
  4117. /* disable wptr polling */
  4118. tmp = RREG32(mmCP_PQ_WPTR_POLL_CNTL);
  4119. tmp = REG_SET_FIELD(tmp, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  4120. WREG32(mmCP_PQ_WPTR_POLL_CNTL, tmp);
  4121. mqd->cp_hqd_eop_base_addr_lo =
  4122. RREG32(mmCP_HQD_EOP_BASE_ADDR);
  4123. mqd->cp_hqd_eop_base_addr_hi =
  4124. RREG32(mmCP_HQD_EOP_BASE_ADDR_HI);
  4125. /* enable doorbell? */
  4126. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4127. if (use_doorbell) {
  4128. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  4129. } else {
  4130. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 0);
  4131. }
  4132. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, tmp);
  4133. mqd->cp_hqd_pq_doorbell_control = tmp;
  4134. /* disable the queue if it's active */
  4135. mqd->cp_hqd_dequeue_request = 0;
  4136. mqd->cp_hqd_pq_rptr = 0;
  4137. mqd->cp_hqd_pq_wptr= 0;
  4138. if (RREG32(mmCP_HQD_ACTIVE) & 1) {
  4139. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 1);
  4140. for (j = 0; j < adev->usec_timeout; j++) {
  4141. if (!(RREG32(mmCP_HQD_ACTIVE) & 1))
  4142. break;
  4143. udelay(1);
  4144. }
  4145. WREG32(mmCP_HQD_DEQUEUE_REQUEST, mqd->cp_hqd_dequeue_request);
  4146. WREG32(mmCP_HQD_PQ_RPTR, mqd->cp_hqd_pq_rptr);
  4147. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  4148. }
  4149. /* set the pointer to the MQD */
  4150. mqd->cp_mqd_base_addr_lo = mqd_gpu_addr & 0xfffffffc;
  4151. mqd->cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  4152. WREG32(mmCP_MQD_BASE_ADDR, mqd->cp_mqd_base_addr_lo);
  4153. WREG32(mmCP_MQD_BASE_ADDR_HI, mqd->cp_mqd_base_addr_hi);
  4154. /* set MQD vmid to 0 */
  4155. tmp = RREG32(mmCP_MQD_CONTROL);
  4156. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  4157. WREG32(mmCP_MQD_CONTROL, tmp);
  4158. mqd->cp_mqd_control = tmp;
  4159. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4160. hqd_gpu_addr = ring->gpu_addr >> 8;
  4161. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  4162. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  4163. WREG32(mmCP_HQD_PQ_BASE, mqd->cp_hqd_pq_base_lo);
  4164. WREG32(mmCP_HQD_PQ_BASE_HI, mqd->cp_hqd_pq_base_hi);
  4165. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4166. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  4167. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  4168. (order_base_2(ring->ring_size / 4) - 1));
  4169. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  4170. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  4171. #ifdef __BIG_ENDIAN
  4172. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  4173. #endif
  4174. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  4175. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  4176. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  4177. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  4178. WREG32(mmCP_HQD_PQ_CONTROL, tmp);
  4179. mqd->cp_hqd_pq_control = tmp;
  4180. /* set the wb address wether it's enabled or not */
  4181. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4182. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  4183. mqd->cp_hqd_pq_rptr_report_addr_hi =
  4184. upper_32_bits(wb_gpu_addr) & 0xffff;
  4185. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  4186. mqd->cp_hqd_pq_rptr_report_addr_lo);
  4187. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  4188. mqd->cp_hqd_pq_rptr_report_addr_hi);
  4189. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  4190. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4191. mqd->cp_hqd_pq_wptr_poll_addr = wb_gpu_addr & 0xfffffffc;
  4192. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  4193. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR, mqd->cp_hqd_pq_wptr_poll_addr);
  4194. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  4195. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  4196. /* enable the doorbell if requested */
  4197. if (use_doorbell) {
  4198. if ((adev->asic_type == CHIP_CARRIZO) ||
  4199. (adev->asic_type == CHIP_FIJI) ||
  4200. (adev->asic_type == CHIP_STONEY) ||
  4201. (adev->asic_type == CHIP_POLARIS11) ||
  4202. (adev->asic_type == CHIP_POLARIS10)) {
  4203. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER,
  4204. AMDGPU_DOORBELL_KIQ << 2);
  4205. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER,
  4206. AMDGPU_DOORBELL_MEC_RING7 << 2);
  4207. }
  4208. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4209. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4210. DOORBELL_OFFSET, ring->doorbell_index);
  4211. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  4212. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_SOURCE, 0);
  4213. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_HIT, 0);
  4214. mqd->cp_hqd_pq_doorbell_control = tmp;
  4215. } else {
  4216. mqd->cp_hqd_pq_doorbell_control = 0;
  4217. }
  4218. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL,
  4219. mqd->cp_hqd_pq_doorbell_control);
  4220. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4221. ring->wptr = 0;
  4222. mqd->cp_hqd_pq_wptr = ring->wptr;
  4223. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  4224. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  4225. /* set the vmid for the queue */
  4226. mqd->cp_hqd_vmid = 0;
  4227. WREG32(mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  4228. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  4229. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  4230. WREG32(mmCP_HQD_PERSISTENT_STATE, tmp);
  4231. mqd->cp_hqd_persistent_state = tmp;
  4232. if (adev->asic_type == CHIP_STONEY ||
  4233. adev->asic_type == CHIP_POLARIS11 ||
  4234. adev->asic_type == CHIP_POLARIS10) {
  4235. tmp = RREG32(mmCP_ME1_PIPE3_INT_CNTL);
  4236. tmp = REG_SET_FIELD(tmp, CP_ME1_PIPE3_INT_CNTL, GENERIC2_INT_ENABLE, 1);
  4237. WREG32(mmCP_ME1_PIPE3_INT_CNTL, tmp);
  4238. }
  4239. /* activate the queue */
  4240. mqd->cp_hqd_active = 1;
  4241. WREG32(mmCP_HQD_ACTIVE, mqd->cp_hqd_active);
  4242. vi_srbm_select(adev, 0, 0, 0, 0);
  4243. mutex_unlock(&adev->srbm_mutex);
  4244. amdgpu_bo_kunmap(ring->mqd_obj);
  4245. amdgpu_bo_unreserve(ring->mqd_obj);
  4246. }
  4247. if (use_doorbell) {
  4248. tmp = RREG32(mmCP_PQ_STATUS);
  4249. tmp = REG_SET_FIELD(tmp, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  4250. WREG32(mmCP_PQ_STATUS, tmp);
  4251. }
  4252. gfx_v8_0_cp_compute_enable(adev, true);
  4253. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4254. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4255. ring->ready = true;
  4256. r = amdgpu_ring_test_ring(ring);
  4257. if (r)
  4258. ring->ready = false;
  4259. }
  4260. return 0;
  4261. }
  4262. static int gfx_v8_0_cp_resume(struct amdgpu_device *adev)
  4263. {
  4264. int r;
  4265. if (!(adev->flags & AMD_IS_APU))
  4266. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  4267. if (!adev->pp_enabled) {
  4268. if (!adev->firmware.smu_load) {
  4269. /* legacy firmware loading */
  4270. r = gfx_v8_0_cp_gfx_load_microcode(adev);
  4271. if (r)
  4272. return r;
  4273. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4274. if (r)
  4275. return r;
  4276. } else {
  4277. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4278. AMDGPU_UCODE_ID_CP_CE);
  4279. if (r)
  4280. return -EINVAL;
  4281. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4282. AMDGPU_UCODE_ID_CP_PFP);
  4283. if (r)
  4284. return -EINVAL;
  4285. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4286. AMDGPU_UCODE_ID_CP_ME);
  4287. if (r)
  4288. return -EINVAL;
  4289. if (adev->asic_type == CHIP_TOPAZ) {
  4290. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4291. if (r)
  4292. return r;
  4293. } else {
  4294. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4295. AMDGPU_UCODE_ID_CP_MEC1);
  4296. if (r)
  4297. return -EINVAL;
  4298. }
  4299. }
  4300. }
  4301. r = gfx_v8_0_cp_gfx_resume(adev);
  4302. if (r)
  4303. return r;
  4304. r = gfx_v8_0_cp_compute_resume(adev);
  4305. if (r)
  4306. return r;
  4307. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  4308. return 0;
  4309. }
  4310. static void gfx_v8_0_cp_enable(struct amdgpu_device *adev, bool enable)
  4311. {
  4312. gfx_v8_0_cp_gfx_enable(adev, enable);
  4313. gfx_v8_0_cp_compute_enable(adev, enable);
  4314. }
  4315. static int gfx_v8_0_hw_init(void *handle)
  4316. {
  4317. int r;
  4318. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4319. gfx_v8_0_init_golden_registers(adev);
  4320. gfx_v8_0_gpu_init(adev);
  4321. r = gfx_v8_0_rlc_resume(adev);
  4322. if (r)
  4323. return r;
  4324. r = gfx_v8_0_cp_resume(adev);
  4325. if (r)
  4326. return r;
  4327. return r;
  4328. }
  4329. static int gfx_v8_0_hw_fini(void *handle)
  4330. {
  4331. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4332. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  4333. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  4334. gfx_v8_0_cp_enable(adev, false);
  4335. gfx_v8_0_rlc_stop(adev);
  4336. gfx_v8_0_cp_compute_fini(adev);
  4337. amdgpu_set_powergating_state(adev,
  4338. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_UNGATE);
  4339. return 0;
  4340. }
  4341. static int gfx_v8_0_suspend(void *handle)
  4342. {
  4343. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4344. return gfx_v8_0_hw_fini(adev);
  4345. }
  4346. static int gfx_v8_0_resume(void *handle)
  4347. {
  4348. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4349. return gfx_v8_0_hw_init(adev);
  4350. }
  4351. static bool gfx_v8_0_is_idle(void *handle)
  4352. {
  4353. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4354. if (REG_GET_FIELD(RREG32(mmGRBM_STATUS), GRBM_STATUS, GUI_ACTIVE))
  4355. return false;
  4356. else
  4357. return true;
  4358. }
  4359. static int gfx_v8_0_wait_for_idle(void *handle)
  4360. {
  4361. unsigned i;
  4362. u32 tmp;
  4363. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4364. for (i = 0; i < adev->usec_timeout; i++) {
  4365. /* read MC_STATUS */
  4366. tmp = RREG32(mmGRBM_STATUS) & GRBM_STATUS__GUI_ACTIVE_MASK;
  4367. if (!REG_GET_FIELD(tmp, GRBM_STATUS, GUI_ACTIVE))
  4368. return 0;
  4369. udelay(1);
  4370. }
  4371. return -ETIMEDOUT;
  4372. }
  4373. static int gfx_v8_0_soft_reset(void *handle)
  4374. {
  4375. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4376. u32 tmp;
  4377. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4378. /* GRBM_STATUS */
  4379. tmp = RREG32(mmGRBM_STATUS);
  4380. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  4381. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  4382. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  4383. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  4384. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  4385. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK)) {
  4386. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4387. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  4388. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4389. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  4390. }
  4391. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  4392. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4393. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  4394. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4395. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4396. }
  4397. /* GRBM_STATUS2 */
  4398. tmp = RREG32(mmGRBM_STATUS2);
  4399. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  4400. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4401. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  4402. /* SRBM_STATUS */
  4403. tmp = RREG32(mmSRBM_STATUS);
  4404. if (REG_GET_FIELD(tmp, SRBM_STATUS, GRBM_RQ_PENDING))
  4405. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4406. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4407. if (grbm_soft_reset || srbm_soft_reset) {
  4408. /* stop the rlc */
  4409. gfx_v8_0_rlc_stop(adev);
  4410. /* Disable GFX parsing/prefetching */
  4411. gfx_v8_0_cp_gfx_enable(adev, false);
  4412. /* Disable MEC parsing/prefetching */
  4413. gfx_v8_0_cp_compute_enable(adev, false);
  4414. if (grbm_soft_reset || srbm_soft_reset) {
  4415. tmp = RREG32(mmGMCON_DEBUG);
  4416. tmp = REG_SET_FIELD(tmp,
  4417. GMCON_DEBUG, GFX_STALL, 1);
  4418. tmp = REG_SET_FIELD(tmp,
  4419. GMCON_DEBUG, GFX_CLEAR, 1);
  4420. WREG32(mmGMCON_DEBUG, tmp);
  4421. udelay(50);
  4422. }
  4423. if (grbm_soft_reset) {
  4424. tmp = RREG32(mmGRBM_SOFT_RESET);
  4425. tmp |= grbm_soft_reset;
  4426. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  4427. WREG32(mmGRBM_SOFT_RESET, tmp);
  4428. tmp = RREG32(mmGRBM_SOFT_RESET);
  4429. udelay(50);
  4430. tmp &= ~grbm_soft_reset;
  4431. WREG32(mmGRBM_SOFT_RESET, tmp);
  4432. tmp = RREG32(mmGRBM_SOFT_RESET);
  4433. }
  4434. if (srbm_soft_reset) {
  4435. tmp = RREG32(mmSRBM_SOFT_RESET);
  4436. tmp |= srbm_soft_reset;
  4437. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  4438. WREG32(mmSRBM_SOFT_RESET, tmp);
  4439. tmp = RREG32(mmSRBM_SOFT_RESET);
  4440. udelay(50);
  4441. tmp &= ~srbm_soft_reset;
  4442. WREG32(mmSRBM_SOFT_RESET, tmp);
  4443. tmp = RREG32(mmSRBM_SOFT_RESET);
  4444. }
  4445. if (grbm_soft_reset || srbm_soft_reset) {
  4446. tmp = RREG32(mmGMCON_DEBUG);
  4447. tmp = REG_SET_FIELD(tmp,
  4448. GMCON_DEBUG, GFX_STALL, 0);
  4449. tmp = REG_SET_FIELD(tmp,
  4450. GMCON_DEBUG, GFX_CLEAR, 0);
  4451. WREG32(mmGMCON_DEBUG, tmp);
  4452. }
  4453. /* Wait a little for things to settle down */
  4454. udelay(50);
  4455. }
  4456. return 0;
  4457. }
  4458. /**
  4459. * gfx_v8_0_get_gpu_clock_counter - return GPU clock counter snapshot
  4460. *
  4461. * @adev: amdgpu_device pointer
  4462. *
  4463. * Fetches a GPU clock counter snapshot.
  4464. * Returns the 64 bit clock counter snapshot.
  4465. */
  4466. uint64_t gfx_v8_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  4467. {
  4468. uint64_t clock;
  4469. mutex_lock(&adev->gfx.gpu_clock_mutex);
  4470. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  4471. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  4472. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  4473. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  4474. return clock;
  4475. }
  4476. static void gfx_v8_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  4477. uint32_t vmid,
  4478. uint32_t gds_base, uint32_t gds_size,
  4479. uint32_t gws_base, uint32_t gws_size,
  4480. uint32_t oa_base, uint32_t oa_size)
  4481. {
  4482. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  4483. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  4484. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  4485. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  4486. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  4487. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  4488. /* GDS Base */
  4489. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4490. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4491. WRITE_DATA_DST_SEL(0)));
  4492. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  4493. amdgpu_ring_write(ring, 0);
  4494. amdgpu_ring_write(ring, gds_base);
  4495. /* GDS Size */
  4496. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4497. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4498. WRITE_DATA_DST_SEL(0)));
  4499. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  4500. amdgpu_ring_write(ring, 0);
  4501. amdgpu_ring_write(ring, gds_size);
  4502. /* GWS */
  4503. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4504. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4505. WRITE_DATA_DST_SEL(0)));
  4506. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  4507. amdgpu_ring_write(ring, 0);
  4508. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  4509. /* OA */
  4510. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4511. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4512. WRITE_DATA_DST_SEL(0)));
  4513. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  4514. amdgpu_ring_write(ring, 0);
  4515. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  4516. }
  4517. static int gfx_v8_0_early_init(void *handle)
  4518. {
  4519. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4520. adev->gfx.num_gfx_rings = GFX8_NUM_GFX_RINGS;
  4521. adev->gfx.num_compute_rings = GFX8_NUM_COMPUTE_RINGS;
  4522. gfx_v8_0_set_ring_funcs(adev);
  4523. gfx_v8_0_set_irq_funcs(adev);
  4524. gfx_v8_0_set_gds_init(adev);
  4525. gfx_v8_0_set_rlc_funcs(adev);
  4526. return 0;
  4527. }
  4528. static int gfx_v8_0_late_init(void *handle)
  4529. {
  4530. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4531. int r;
  4532. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  4533. if (r)
  4534. return r;
  4535. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  4536. if (r)
  4537. return r;
  4538. /* requires IBs so do in late init after IB pool is initialized */
  4539. r = gfx_v8_0_do_edc_gpr_workarounds(adev);
  4540. if (r)
  4541. return r;
  4542. amdgpu_set_powergating_state(adev,
  4543. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_GATE);
  4544. return 0;
  4545. }
  4546. static void polaris11_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  4547. bool enable)
  4548. {
  4549. uint32_t data, temp;
  4550. /* Send msg to SMU via Powerplay */
  4551. amdgpu_set_powergating_state(adev,
  4552. AMD_IP_BLOCK_TYPE_SMC,
  4553. enable ? AMD_PG_STATE_GATE : AMD_PG_STATE_UNGATE);
  4554. if (enable) {
  4555. /* Enable static MGPG */
  4556. temp = data = RREG32(mmRLC_PG_CNTL);
  4557. data |= RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
  4558. if (temp != data)
  4559. WREG32(mmRLC_PG_CNTL, data);
  4560. } else {
  4561. temp = data = RREG32(mmRLC_PG_CNTL);
  4562. data &= ~RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
  4563. if (temp != data)
  4564. WREG32(mmRLC_PG_CNTL, data);
  4565. }
  4566. }
  4567. static void polaris11_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  4568. bool enable)
  4569. {
  4570. uint32_t data, temp;
  4571. if (enable) {
  4572. /* Enable dynamic MGPG */
  4573. temp = data = RREG32(mmRLC_PG_CNTL);
  4574. data |= RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
  4575. if (temp != data)
  4576. WREG32(mmRLC_PG_CNTL, data);
  4577. } else {
  4578. temp = data = RREG32(mmRLC_PG_CNTL);
  4579. data &= ~RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
  4580. if (temp != data)
  4581. WREG32(mmRLC_PG_CNTL, data);
  4582. }
  4583. }
  4584. static void polaris11_enable_gfx_quick_mg_power_gating(struct amdgpu_device *adev,
  4585. bool enable)
  4586. {
  4587. uint32_t data, temp;
  4588. if (enable) {
  4589. /* Enable quick PG */
  4590. temp = data = RREG32(mmRLC_PG_CNTL);
  4591. data |= 0x100000;
  4592. if (temp != data)
  4593. WREG32(mmRLC_PG_CNTL, data);
  4594. } else {
  4595. temp = data = RREG32(mmRLC_PG_CNTL);
  4596. data &= ~0x100000;
  4597. if (temp != data)
  4598. WREG32(mmRLC_PG_CNTL, data);
  4599. }
  4600. }
  4601. static int gfx_v8_0_set_powergating_state(void *handle,
  4602. enum amd_powergating_state state)
  4603. {
  4604. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4605. if (!(adev->pg_flags & AMD_PG_SUPPORT_GFX_PG))
  4606. return 0;
  4607. switch (adev->asic_type) {
  4608. case CHIP_POLARIS11:
  4609. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG)
  4610. polaris11_enable_gfx_static_mg_power_gating(adev,
  4611. state == AMD_PG_STATE_GATE ? true : false);
  4612. else if (adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG)
  4613. polaris11_enable_gfx_dynamic_mg_power_gating(adev,
  4614. state == AMD_PG_STATE_GATE ? true : false);
  4615. else
  4616. polaris11_enable_gfx_quick_mg_power_gating(adev,
  4617. state == AMD_PG_STATE_GATE ? true : false);
  4618. break;
  4619. default:
  4620. break;
  4621. }
  4622. return 0;
  4623. }
  4624. static void gfx_v8_0_send_serdes_cmd(struct amdgpu_device *adev,
  4625. uint32_t reg_addr, uint32_t cmd)
  4626. {
  4627. uint32_t data;
  4628. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  4629. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  4630. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  4631. data = RREG32(mmRLC_SERDES_WR_CTRL);
  4632. if (adev->asic_type == CHIP_STONEY)
  4633. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  4634. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  4635. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  4636. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  4637. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  4638. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  4639. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  4640. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  4641. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  4642. else
  4643. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  4644. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  4645. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  4646. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  4647. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  4648. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  4649. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  4650. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  4651. RLC_SERDES_WR_CTRL__BPM_DATA_MASK |
  4652. RLC_SERDES_WR_CTRL__REG_ADDR_MASK |
  4653. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  4654. data |= (RLC_SERDES_WR_CTRL__RSVD_BPM_ADDR_MASK |
  4655. (cmd << RLC_SERDES_WR_CTRL__BPM_DATA__SHIFT) |
  4656. (reg_addr << RLC_SERDES_WR_CTRL__REG_ADDR__SHIFT) |
  4657. (0xff << RLC_SERDES_WR_CTRL__BPM_ADDR__SHIFT));
  4658. WREG32(mmRLC_SERDES_WR_CTRL, data);
  4659. }
  4660. #define MSG_ENTER_RLC_SAFE_MODE 1
  4661. #define MSG_EXIT_RLC_SAFE_MODE 0
  4662. #define RLC_GPR_REG2__REQ_MASK 0x00000001
  4663. #define RLC_GPR_REG2__MESSAGE__SHIFT 0x00000001
  4664. #define RLC_GPR_REG2__MESSAGE_MASK 0x0000001e
  4665. static void cz_enter_rlc_safe_mode(struct amdgpu_device *adev)
  4666. {
  4667. u32 data = 0;
  4668. unsigned i;
  4669. data = RREG32(mmRLC_CNTL);
  4670. if ((data & RLC_CNTL__RLC_ENABLE_F32_MASK) == 0)
  4671. return;
  4672. if ((adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) ||
  4673. (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG | AMD_PG_SUPPORT_GFX_SMG |
  4674. AMD_PG_SUPPORT_GFX_DMG))) {
  4675. data |= RLC_GPR_REG2__REQ_MASK;
  4676. data &= ~RLC_GPR_REG2__MESSAGE_MASK;
  4677. data |= (MSG_ENTER_RLC_SAFE_MODE << RLC_GPR_REG2__MESSAGE__SHIFT);
  4678. WREG32(mmRLC_GPR_REG2, data);
  4679. for (i = 0; i < adev->usec_timeout; i++) {
  4680. if ((RREG32(mmRLC_GPM_STAT) &
  4681. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  4682. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  4683. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  4684. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  4685. break;
  4686. udelay(1);
  4687. }
  4688. for (i = 0; i < adev->usec_timeout; i++) {
  4689. if ((RREG32(mmRLC_GPR_REG2) & RLC_GPR_REG2__REQ_MASK) == 0)
  4690. break;
  4691. udelay(1);
  4692. }
  4693. adev->gfx.rlc.in_safe_mode = true;
  4694. }
  4695. }
  4696. static void cz_exit_rlc_safe_mode(struct amdgpu_device *adev)
  4697. {
  4698. u32 data;
  4699. unsigned i;
  4700. data = RREG32(mmRLC_CNTL);
  4701. if ((data & RLC_CNTL__RLC_ENABLE_F32_MASK) == 0)
  4702. return;
  4703. if ((adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) ||
  4704. (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG | AMD_PG_SUPPORT_GFX_SMG |
  4705. AMD_PG_SUPPORT_GFX_DMG))) {
  4706. data |= RLC_GPR_REG2__REQ_MASK;
  4707. data &= ~RLC_GPR_REG2__MESSAGE_MASK;
  4708. data |= (MSG_EXIT_RLC_SAFE_MODE << RLC_GPR_REG2__MESSAGE__SHIFT);
  4709. WREG32(mmRLC_GPR_REG2, data);
  4710. adev->gfx.rlc.in_safe_mode = false;
  4711. }
  4712. for (i = 0; i < adev->usec_timeout; i++) {
  4713. if ((RREG32(mmRLC_GPR_REG2) & RLC_GPR_REG2__REQ_MASK) == 0)
  4714. break;
  4715. udelay(1);
  4716. }
  4717. }
  4718. static void iceland_enter_rlc_safe_mode(struct amdgpu_device *adev)
  4719. {
  4720. u32 data;
  4721. unsigned i;
  4722. data = RREG32(mmRLC_CNTL);
  4723. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  4724. return;
  4725. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  4726. data |= RLC_SAFE_MODE__CMD_MASK;
  4727. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  4728. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  4729. WREG32(mmRLC_SAFE_MODE, data);
  4730. for (i = 0; i < adev->usec_timeout; i++) {
  4731. if ((RREG32(mmRLC_GPM_STAT) &
  4732. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  4733. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  4734. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  4735. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  4736. break;
  4737. udelay(1);
  4738. }
  4739. for (i = 0; i < adev->usec_timeout; i++) {
  4740. if ((RREG32(mmRLC_SAFE_MODE) & RLC_SAFE_MODE__CMD_MASK) == 0)
  4741. break;
  4742. udelay(1);
  4743. }
  4744. adev->gfx.rlc.in_safe_mode = true;
  4745. }
  4746. }
  4747. static void iceland_exit_rlc_safe_mode(struct amdgpu_device *adev)
  4748. {
  4749. u32 data = 0;
  4750. unsigned i;
  4751. data = RREG32(mmRLC_CNTL);
  4752. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  4753. return;
  4754. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  4755. if (adev->gfx.rlc.in_safe_mode) {
  4756. data |= RLC_SAFE_MODE__CMD_MASK;
  4757. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  4758. WREG32(mmRLC_SAFE_MODE, data);
  4759. adev->gfx.rlc.in_safe_mode = false;
  4760. }
  4761. }
  4762. for (i = 0; i < adev->usec_timeout; i++) {
  4763. if ((RREG32(mmRLC_SAFE_MODE) & RLC_SAFE_MODE__CMD_MASK) == 0)
  4764. break;
  4765. udelay(1);
  4766. }
  4767. }
  4768. static void gfx_v8_0_nop_enter_rlc_safe_mode(struct amdgpu_device *adev)
  4769. {
  4770. adev->gfx.rlc.in_safe_mode = true;
  4771. }
  4772. static void gfx_v8_0_nop_exit_rlc_safe_mode(struct amdgpu_device *adev)
  4773. {
  4774. adev->gfx.rlc.in_safe_mode = false;
  4775. }
  4776. static const struct amdgpu_rlc_funcs cz_rlc_funcs = {
  4777. .enter_safe_mode = cz_enter_rlc_safe_mode,
  4778. .exit_safe_mode = cz_exit_rlc_safe_mode
  4779. };
  4780. static const struct amdgpu_rlc_funcs iceland_rlc_funcs = {
  4781. .enter_safe_mode = iceland_enter_rlc_safe_mode,
  4782. .exit_safe_mode = iceland_exit_rlc_safe_mode
  4783. };
  4784. static const struct amdgpu_rlc_funcs gfx_v8_0_nop_rlc_funcs = {
  4785. .enter_safe_mode = gfx_v8_0_nop_enter_rlc_safe_mode,
  4786. .exit_safe_mode = gfx_v8_0_nop_exit_rlc_safe_mode
  4787. };
  4788. static void gfx_v8_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  4789. bool enable)
  4790. {
  4791. uint32_t temp, data;
  4792. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  4793. /* It is disabled by HW by default */
  4794. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  4795. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  4796. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  4797. /* 1 - RLC memory Light sleep */
  4798. temp = data = RREG32(mmRLC_MEM_SLP_CNTL);
  4799. data |= RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  4800. if (temp != data)
  4801. WREG32(mmRLC_MEM_SLP_CNTL, data);
  4802. }
  4803. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  4804. /* 2 - CP memory Light sleep */
  4805. temp = data = RREG32(mmCP_MEM_SLP_CNTL);
  4806. data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  4807. if (temp != data)
  4808. WREG32(mmCP_MEM_SLP_CNTL, data);
  4809. }
  4810. }
  4811. /* 3 - RLC_CGTT_MGCG_OVERRIDE */
  4812. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  4813. if (adev->flags & AMD_IS_APU)
  4814. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  4815. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  4816. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK);
  4817. else
  4818. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  4819. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  4820. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  4821. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  4822. if (temp != data)
  4823. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  4824. /* 4 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4825. gfx_v8_0_wait_for_rlc_serdes(adev);
  4826. /* 5 - clear mgcg override */
  4827. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  4828. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS) {
  4829. /* 6 - Enable CGTS(Tree Shade) MGCG /MGLS */
  4830. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  4831. data &= ~(CGTS_SM_CTRL_REG__SM_MODE_MASK);
  4832. data |= (0x2 << CGTS_SM_CTRL_REG__SM_MODE__SHIFT);
  4833. data |= CGTS_SM_CTRL_REG__SM_MODE_ENABLE_MASK;
  4834. data &= ~CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  4835. if ((adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) &&
  4836. (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS_LS))
  4837. data &= ~CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  4838. data |= CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN_MASK;
  4839. data |= (0x96 << CGTS_SM_CTRL_REG__ON_MONITOR_ADD__SHIFT);
  4840. if (temp != data)
  4841. WREG32(mmCGTS_SM_CTRL_REG, data);
  4842. }
  4843. udelay(50);
  4844. /* 7 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4845. gfx_v8_0_wait_for_rlc_serdes(adev);
  4846. } else {
  4847. /* 1 - MGCG_OVERRIDE[0] for CP and MGCG_OVERRIDE[1] for RLC */
  4848. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  4849. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  4850. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  4851. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  4852. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  4853. if (temp != data)
  4854. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  4855. /* 2 - disable MGLS in RLC */
  4856. data = RREG32(mmRLC_MEM_SLP_CNTL);
  4857. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  4858. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  4859. WREG32(mmRLC_MEM_SLP_CNTL, data);
  4860. }
  4861. /* 3 - disable MGLS in CP */
  4862. data = RREG32(mmCP_MEM_SLP_CNTL);
  4863. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  4864. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  4865. WREG32(mmCP_MEM_SLP_CNTL, data);
  4866. }
  4867. /* 4 - Disable CGTS(Tree Shade) MGCG and MGLS */
  4868. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  4869. data |= (CGTS_SM_CTRL_REG__OVERRIDE_MASK |
  4870. CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK);
  4871. if (temp != data)
  4872. WREG32(mmCGTS_SM_CTRL_REG, data);
  4873. /* 5 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4874. gfx_v8_0_wait_for_rlc_serdes(adev);
  4875. /* 6 - set mgcg override */
  4876. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  4877. udelay(50);
  4878. /* 7- wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4879. gfx_v8_0_wait_for_rlc_serdes(adev);
  4880. }
  4881. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  4882. }
  4883. static void gfx_v8_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  4884. bool enable)
  4885. {
  4886. uint32_t temp, temp1, data, data1;
  4887. temp = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  4888. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  4889. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  4890. /* 1 enable cntx_empty_int_enable/cntx_busy_int_enable/
  4891. * Cmp_busy/GFX_Idle interrupts
  4892. */
  4893. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  4894. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  4895. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK;
  4896. if (temp1 != data1)
  4897. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  4898. /* 2 wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4899. gfx_v8_0_wait_for_rlc_serdes(adev);
  4900. /* 3 - clear cgcg override */
  4901. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  4902. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4903. gfx_v8_0_wait_for_rlc_serdes(adev);
  4904. /* 4 - write cmd to set CGLS */
  4905. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, SET_BPM_SERDES_CMD);
  4906. /* 5 - enable cgcg */
  4907. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  4908. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  4909. /* enable cgls*/
  4910. data |= RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  4911. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  4912. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK;
  4913. if (temp1 != data1)
  4914. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  4915. } else {
  4916. data &= ~RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  4917. }
  4918. if (temp != data)
  4919. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  4920. } else {
  4921. /* disable cntx_empty_int_enable & GFX Idle interrupt */
  4922. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  4923. /* TEST CGCG */
  4924. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  4925. data1 |= (RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK |
  4926. RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK);
  4927. if (temp1 != data1)
  4928. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  4929. /* read gfx register to wake up cgcg */
  4930. RREG32(mmCB_CGTT_SCLK_CTRL);
  4931. RREG32(mmCB_CGTT_SCLK_CTRL);
  4932. RREG32(mmCB_CGTT_SCLK_CTRL);
  4933. RREG32(mmCB_CGTT_SCLK_CTRL);
  4934. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4935. gfx_v8_0_wait_for_rlc_serdes(adev);
  4936. /* write cmd to Set CGCG Overrride */
  4937. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  4938. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  4939. gfx_v8_0_wait_for_rlc_serdes(adev);
  4940. /* write cmd to Clear CGLS */
  4941. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, CLE_BPM_SERDES_CMD);
  4942. /* disable cgcg, cgls should be disabled too. */
  4943. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  4944. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  4945. if (temp != data)
  4946. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  4947. }
  4948. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  4949. }
  4950. static int gfx_v8_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  4951. bool enable)
  4952. {
  4953. if (enable) {
  4954. /* CGCG/CGLS should be enabled after MGCG/MGLS/TS(CG/LS)
  4955. * === MGCG + MGLS + TS(CG/LS) ===
  4956. */
  4957. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  4958. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  4959. } else {
  4960. /* CGCG/CGLS should be disabled before MGCG/MGLS/TS(CG/LS)
  4961. * === CGCG + CGLS ===
  4962. */
  4963. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  4964. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  4965. }
  4966. return 0;
  4967. }
  4968. static int gfx_v8_0_set_clockgating_state(void *handle,
  4969. enum amd_clockgating_state state)
  4970. {
  4971. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4972. switch (adev->asic_type) {
  4973. case CHIP_FIJI:
  4974. case CHIP_CARRIZO:
  4975. case CHIP_STONEY:
  4976. gfx_v8_0_update_gfx_clock_gating(adev,
  4977. state == AMD_CG_STATE_GATE ? true : false);
  4978. break;
  4979. default:
  4980. break;
  4981. }
  4982. return 0;
  4983. }
  4984. static u32 gfx_v8_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
  4985. {
  4986. u32 rptr;
  4987. rptr = ring->adev->wb.wb[ring->rptr_offs];
  4988. return rptr;
  4989. }
  4990. static u32 gfx_v8_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  4991. {
  4992. struct amdgpu_device *adev = ring->adev;
  4993. u32 wptr;
  4994. if (ring->use_doorbell)
  4995. /* XXX check if swapping is necessary on BE */
  4996. wptr = ring->adev->wb.wb[ring->wptr_offs];
  4997. else
  4998. wptr = RREG32(mmCP_RB0_WPTR);
  4999. return wptr;
  5000. }
  5001. static void gfx_v8_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  5002. {
  5003. struct amdgpu_device *adev = ring->adev;
  5004. if (ring->use_doorbell) {
  5005. /* XXX check if swapping is necessary on BE */
  5006. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  5007. WDOORBELL32(ring->doorbell_index, ring->wptr);
  5008. } else {
  5009. WREG32(mmCP_RB0_WPTR, ring->wptr);
  5010. (void)RREG32(mmCP_RB0_WPTR);
  5011. }
  5012. }
  5013. static void gfx_v8_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  5014. {
  5015. u32 ref_and_mask, reg_mem_engine;
  5016. if (ring->type == AMDGPU_RING_TYPE_COMPUTE) {
  5017. switch (ring->me) {
  5018. case 1:
  5019. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  5020. break;
  5021. case 2:
  5022. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  5023. break;
  5024. default:
  5025. return;
  5026. }
  5027. reg_mem_engine = 0;
  5028. } else {
  5029. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  5030. reg_mem_engine = WAIT_REG_MEM_ENGINE(1); /* pfp */
  5031. }
  5032. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5033. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  5034. WAIT_REG_MEM_FUNCTION(3) | /* == */
  5035. reg_mem_engine));
  5036. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  5037. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  5038. amdgpu_ring_write(ring, ref_and_mask);
  5039. amdgpu_ring_write(ring, ref_and_mask);
  5040. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5041. }
  5042. static void gfx_v8_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  5043. {
  5044. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5045. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5046. WRITE_DATA_DST_SEL(0) |
  5047. WR_CONFIRM));
  5048. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  5049. amdgpu_ring_write(ring, 0);
  5050. amdgpu_ring_write(ring, 1);
  5051. }
  5052. static void gfx_v8_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  5053. struct amdgpu_ib *ib)
  5054. {
  5055. bool need_ctx_switch = ring->current_ctx != ib->ctx;
  5056. u32 header, control = 0;
  5057. u32 next_rptr = ring->wptr + 5;
  5058. /* drop the CE preamble IB for the same context */
  5059. if ((ib->flags & AMDGPU_IB_FLAG_PREAMBLE) && !need_ctx_switch)
  5060. return;
  5061. if (need_ctx_switch)
  5062. next_rptr += 2;
  5063. next_rptr += 4;
  5064. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5065. amdgpu_ring_write(ring, WRITE_DATA_DST_SEL(5) | WR_CONFIRM);
  5066. amdgpu_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  5067. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  5068. amdgpu_ring_write(ring, next_rptr);
  5069. /* insert SWITCH_BUFFER packet before first IB in the ring frame */
  5070. if (need_ctx_switch) {
  5071. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5072. amdgpu_ring_write(ring, 0);
  5073. }
  5074. if (ib->flags & AMDGPU_IB_FLAG_CE)
  5075. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  5076. else
  5077. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  5078. control |= ib->length_dw | (ib->vm_id << 24);
  5079. amdgpu_ring_write(ring, header);
  5080. amdgpu_ring_write(ring,
  5081. #ifdef __BIG_ENDIAN
  5082. (2 << 0) |
  5083. #endif
  5084. (ib->gpu_addr & 0xFFFFFFFC));
  5085. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5086. amdgpu_ring_write(ring, control);
  5087. }
  5088. static void gfx_v8_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  5089. struct amdgpu_ib *ib)
  5090. {
  5091. u32 header, control = 0;
  5092. u32 next_rptr = ring->wptr + 5;
  5093. control |= INDIRECT_BUFFER_VALID;
  5094. next_rptr += 4;
  5095. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5096. amdgpu_ring_write(ring, WRITE_DATA_DST_SEL(5) | WR_CONFIRM);
  5097. amdgpu_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  5098. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  5099. amdgpu_ring_write(ring, next_rptr);
  5100. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  5101. control |= ib->length_dw | (ib->vm_id << 24);
  5102. amdgpu_ring_write(ring, header);
  5103. amdgpu_ring_write(ring,
  5104. #ifdef __BIG_ENDIAN
  5105. (2 << 0) |
  5106. #endif
  5107. (ib->gpu_addr & 0xFFFFFFFC));
  5108. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5109. amdgpu_ring_write(ring, control);
  5110. }
  5111. static void gfx_v8_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  5112. u64 seq, unsigned flags)
  5113. {
  5114. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5115. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5116. /* EVENT_WRITE_EOP - flush caches, send int */
  5117. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  5118. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5119. EOP_TC_ACTION_EN |
  5120. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5121. EVENT_INDEX(5)));
  5122. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5123. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  5124. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5125. amdgpu_ring_write(ring, lower_32_bits(seq));
  5126. amdgpu_ring_write(ring, upper_32_bits(seq));
  5127. }
  5128. static void gfx_v8_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  5129. {
  5130. int usepfp = (ring->type == AMDGPU_RING_TYPE_GFX);
  5131. uint32_t seq = ring->fence_drv.sync_seq;
  5132. uint64_t addr = ring->fence_drv.gpu_addr;
  5133. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5134. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  5135. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  5136. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  5137. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5138. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  5139. amdgpu_ring_write(ring, seq);
  5140. amdgpu_ring_write(ring, 0xffffffff);
  5141. amdgpu_ring_write(ring, 4); /* poll interval */
  5142. if (usepfp) {
  5143. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  5144. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5145. amdgpu_ring_write(ring, 0);
  5146. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5147. amdgpu_ring_write(ring, 0);
  5148. }
  5149. }
  5150. static void gfx_v8_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  5151. unsigned vm_id, uint64_t pd_addr)
  5152. {
  5153. int usepfp = (ring->type == AMDGPU_RING_TYPE_GFX);
  5154. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5155. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5156. WRITE_DATA_DST_SEL(0)) |
  5157. WR_CONFIRM);
  5158. if (vm_id < 8) {
  5159. amdgpu_ring_write(ring,
  5160. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  5161. } else {
  5162. amdgpu_ring_write(ring,
  5163. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  5164. }
  5165. amdgpu_ring_write(ring, 0);
  5166. amdgpu_ring_write(ring, pd_addr >> 12);
  5167. /* bits 0-15 are the VM contexts0-15 */
  5168. /* invalidate the cache */
  5169. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5170. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5171. WRITE_DATA_DST_SEL(0)));
  5172. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5173. amdgpu_ring_write(ring, 0);
  5174. amdgpu_ring_write(ring, 1 << vm_id);
  5175. /* wait for the invalidate to complete */
  5176. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5177. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  5178. WAIT_REG_MEM_FUNCTION(0) | /* always */
  5179. WAIT_REG_MEM_ENGINE(0))); /* me */
  5180. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5181. amdgpu_ring_write(ring, 0);
  5182. amdgpu_ring_write(ring, 0); /* ref */
  5183. amdgpu_ring_write(ring, 0); /* mask */
  5184. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5185. /* compute doesn't have PFP */
  5186. if (usepfp) {
  5187. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  5188. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  5189. amdgpu_ring_write(ring, 0x0);
  5190. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5191. amdgpu_ring_write(ring, 0);
  5192. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5193. amdgpu_ring_write(ring, 0);
  5194. }
  5195. }
  5196. static u32 gfx_v8_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
  5197. {
  5198. return ring->adev->wb.wb[ring->rptr_offs];
  5199. }
  5200. static u32 gfx_v8_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  5201. {
  5202. return ring->adev->wb.wb[ring->wptr_offs];
  5203. }
  5204. static void gfx_v8_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  5205. {
  5206. struct amdgpu_device *adev = ring->adev;
  5207. /* XXX check if swapping is necessary on BE */
  5208. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  5209. WDOORBELL32(ring->doorbell_index, ring->wptr);
  5210. }
  5211. static void gfx_v8_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  5212. u64 addr, u64 seq,
  5213. unsigned flags)
  5214. {
  5215. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5216. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5217. /* RELEASE_MEM - flush caches, send int */
  5218. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  5219. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5220. EOP_TC_ACTION_EN |
  5221. EOP_TC_WB_ACTION_EN |
  5222. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5223. EVENT_INDEX(5)));
  5224. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5225. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5226. amdgpu_ring_write(ring, upper_32_bits(addr));
  5227. amdgpu_ring_write(ring, lower_32_bits(seq));
  5228. amdgpu_ring_write(ring, upper_32_bits(seq));
  5229. }
  5230. static void gfx_v8_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  5231. enum amdgpu_interrupt_state state)
  5232. {
  5233. u32 cp_int_cntl;
  5234. switch (state) {
  5235. case AMDGPU_IRQ_STATE_DISABLE:
  5236. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  5237. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  5238. TIME_STAMP_INT_ENABLE, 0);
  5239. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  5240. break;
  5241. case AMDGPU_IRQ_STATE_ENABLE:
  5242. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  5243. cp_int_cntl =
  5244. REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  5245. TIME_STAMP_INT_ENABLE, 1);
  5246. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  5247. break;
  5248. default:
  5249. break;
  5250. }
  5251. }
  5252. static void gfx_v8_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  5253. int me, int pipe,
  5254. enum amdgpu_interrupt_state state)
  5255. {
  5256. u32 mec_int_cntl, mec_int_cntl_reg;
  5257. /*
  5258. * amdgpu controls only pipe 0 of MEC1. That's why this function only
  5259. * handles the setting of interrupts for this specific pipe. All other
  5260. * pipes' interrupts are set by amdkfd.
  5261. */
  5262. if (me == 1) {
  5263. switch (pipe) {
  5264. case 0:
  5265. mec_int_cntl_reg = mmCP_ME1_PIPE0_INT_CNTL;
  5266. break;
  5267. default:
  5268. DRM_DEBUG("invalid pipe %d\n", pipe);
  5269. return;
  5270. }
  5271. } else {
  5272. DRM_DEBUG("invalid me %d\n", me);
  5273. return;
  5274. }
  5275. switch (state) {
  5276. case AMDGPU_IRQ_STATE_DISABLE:
  5277. mec_int_cntl = RREG32(mec_int_cntl_reg);
  5278. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  5279. TIME_STAMP_INT_ENABLE, 0);
  5280. WREG32(mec_int_cntl_reg, mec_int_cntl);
  5281. break;
  5282. case AMDGPU_IRQ_STATE_ENABLE:
  5283. mec_int_cntl = RREG32(mec_int_cntl_reg);
  5284. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  5285. TIME_STAMP_INT_ENABLE, 1);
  5286. WREG32(mec_int_cntl_reg, mec_int_cntl);
  5287. break;
  5288. default:
  5289. break;
  5290. }
  5291. }
  5292. static int gfx_v8_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  5293. struct amdgpu_irq_src *source,
  5294. unsigned type,
  5295. enum amdgpu_interrupt_state state)
  5296. {
  5297. u32 cp_int_cntl;
  5298. switch (state) {
  5299. case AMDGPU_IRQ_STATE_DISABLE:
  5300. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  5301. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  5302. PRIV_REG_INT_ENABLE, 0);
  5303. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  5304. break;
  5305. case AMDGPU_IRQ_STATE_ENABLE:
  5306. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  5307. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  5308. PRIV_REG_INT_ENABLE, 1);
  5309. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  5310. break;
  5311. default:
  5312. break;
  5313. }
  5314. return 0;
  5315. }
  5316. static int gfx_v8_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  5317. struct amdgpu_irq_src *source,
  5318. unsigned type,
  5319. enum amdgpu_interrupt_state state)
  5320. {
  5321. u32 cp_int_cntl;
  5322. switch (state) {
  5323. case AMDGPU_IRQ_STATE_DISABLE:
  5324. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  5325. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  5326. PRIV_INSTR_INT_ENABLE, 0);
  5327. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  5328. break;
  5329. case AMDGPU_IRQ_STATE_ENABLE:
  5330. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  5331. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  5332. PRIV_INSTR_INT_ENABLE, 1);
  5333. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  5334. break;
  5335. default:
  5336. break;
  5337. }
  5338. return 0;
  5339. }
  5340. static int gfx_v8_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  5341. struct amdgpu_irq_src *src,
  5342. unsigned type,
  5343. enum amdgpu_interrupt_state state)
  5344. {
  5345. switch (type) {
  5346. case AMDGPU_CP_IRQ_GFX_EOP:
  5347. gfx_v8_0_set_gfx_eop_interrupt_state(adev, state);
  5348. break;
  5349. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  5350. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  5351. break;
  5352. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  5353. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  5354. break;
  5355. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  5356. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  5357. break;
  5358. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  5359. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  5360. break;
  5361. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  5362. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  5363. break;
  5364. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  5365. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  5366. break;
  5367. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  5368. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  5369. break;
  5370. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  5371. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  5372. break;
  5373. default:
  5374. break;
  5375. }
  5376. return 0;
  5377. }
  5378. static int gfx_v8_0_eop_irq(struct amdgpu_device *adev,
  5379. struct amdgpu_irq_src *source,
  5380. struct amdgpu_iv_entry *entry)
  5381. {
  5382. int i;
  5383. u8 me_id, pipe_id, queue_id;
  5384. struct amdgpu_ring *ring;
  5385. DRM_DEBUG("IH: CP EOP\n");
  5386. me_id = (entry->ring_id & 0x0c) >> 2;
  5387. pipe_id = (entry->ring_id & 0x03) >> 0;
  5388. queue_id = (entry->ring_id & 0x70) >> 4;
  5389. switch (me_id) {
  5390. case 0:
  5391. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  5392. break;
  5393. case 1:
  5394. case 2:
  5395. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  5396. ring = &adev->gfx.compute_ring[i];
  5397. /* Per-queue interrupt is supported for MEC starting from VI.
  5398. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  5399. */
  5400. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  5401. amdgpu_fence_process(ring);
  5402. }
  5403. break;
  5404. }
  5405. return 0;
  5406. }
  5407. static int gfx_v8_0_priv_reg_irq(struct amdgpu_device *adev,
  5408. struct amdgpu_irq_src *source,
  5409. struct amdgpu_iv_entry *entry)
  5410. {
  5411. DRM_ERROR("Illegal register access in command stream\n");
  5412. schedule_work(&adev->reset_work);
  5413. return 0;
  5414. }
  5415. static int gfx_v8_0_priv_inst_irq(struct amdgpu_device *adev,
  5416. struct amdgpu_irq_src *source,
  5417. struct amdgpu_iv_entry *entry)
  5418. {
  5419. DRM_ERROR("Illegal instruction in command stream\n");
  5420. schedule_work(&adev->reset_work);
  5421. return 0;
  5422. }
  5423. const struct amd_ip_funcs gfx_v8_0_ip_funcs = {
  5424. .early_init = gfx_v8_0_early_init,
  5425. .late_init = gfx_v8_0_late_init,
  5426. .sw_init = gfx_v8_0_sw_init,
  5427. .sw_fini = gfx_v8_0_sw_fini,
  5428. .hw_init = gfx_v8_0_hw_init,
  5429. .hw_fini = gfx_v8_0_hw_fini,
  5430. .suspend = gfx_v8_0_suspend,
  5431. .resume = gfx_v8_0_resume,
  5432. .is_idle = gfx_v8_0_is_idle,
  5433. .wait_for_idle = gfx_v8_0_wait_for_idle,
  5434. .soft_reset = gfx_v8_0_soft_reset,
  5435. .set_clockgating_state = gfx_v8_0_set_clockgating_state,
  5436. .set_powergating_state = gfx_v8_0_set_powergating_state,
  5437. };
  5438. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {
  5439. .get_rptr = gfx_v8_0_ring_get_rptr_gfx,
  5440. .get_wptr = gfx_v8_0_ring_get_wptr_gfx,
  5441. .set_wptr = gfx_v8_0_ring_set_wptr_gfx,
  5442. .parse_cs = NULL,
  5443. .emit_ib = gfx_v8_0_ring_emit_ib_gfx,
  5444. .emit_fence = gfx_v8_0_ring_emit_fence_gfx,
  5445. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  5446. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  5447. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  5448. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  5449. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  5450. .test_ring = gfx_v8_0_ring_test_ring,
  5451. .test_ib = gfx_v8_0_ring_test_ib,
  5452. .insert_nop = amdgpu_ring_insert_nop,
  5453. .pad_ib = amdgpu_ring_generic_pad_ib,
  5454. };
  5455. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {
  5456. .get_rptr = gfx_v8_0_ring_get_rptr_compute,
  5457. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  5458. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  5459. .parse_cs = NULL,
  5460. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  5461. .emit_fence = gfx_v8_0_ring_emit_fence_compute,
  5462. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  5463. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  5464. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  5465. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  5466. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  5467. .test_ring = gfx_v8_0_ring_test_ring,
  5468. .test_ib = gfx_v8_0_ring_test_ib,
  5469. .insert_nop = amdgpu_ring_insert_nop,
  5470. .pad_ib = amdgpu_ring_generic_pad_ib,
  5471. };
  5472. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev)
  5473. {
  5474. int i;
  5475. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  5476. adev->gfx.gfx_ring[i].funcs = &gfx_v8_0_ring_funcs_gfx;
  5477. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  5478. adev->gfx.compute_ring[i].funcs = &gfx_v8_0_ring_funcs_compute;
  5479. }
  5480. static const struct amdgpu_irq_src_funcs gfx_v8_0_eop_irq_funcs = {
  5481. .set = gfx_v8_0_set_eop_interrupt_state,
  5482. .process = gfx_v8_0_eop_irq,
  5483. };
  5484. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_reg_irq_funcs = {
  5485. .set = gfx_v8_0_set_priv_reg_fault_state,
  5486. .process = gfx_v8_0_priv_reg_irq,
  5487. };
  5488. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_inst_irq_funcs = {
  5489. .set = gfx_v8_0_set_priv_inst_fault_state,
  5490. .process = gfx_v8_0_priv_inst_irq,
  5491. };
  5492. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  5493. {
  5494. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  5495. adev->gfx.eop_irq.funcs = &gfx_v8_0_eop_irq_funcs;
  5496. adev->gfx.priv_reg_irq.num_types = 1;
  5497. adev->gfx.priv_reg_irq.funcs = &gfx_v8_0_priv_reg_irq_funcs;
  5498. adev->gfx.priv_inst_irq.num_types = 1;
  5499. adev->gfx.priv_inst_irq.funcs = &gfx_v8_0_priv_inst_irq_funcs;
  5500. }
  5501. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev)
  5502. {
  5503. switch (adev->asic_type) {
  5504. case CHIP_TOPAZ:
  5505. case CHIP_STONEY:
  5506. adev->gfx.rlc.funcs = &iceland_rlc_funcs;
  5507. break;
  5508. case CHIP_CARRIZO:
  5509. adev->gfx.rlc.funcs = &cz_rlc_funcs;
  5510. break;
  5511. default:
  5512. adev->gfx.rlc.funcs = &gfx_v8_0_nop_rlc_funcs;
  5513. break;
  5514. }
  5515. }
  5516. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev)
  5517. {
  5518. /* init asci gds info */
  5519. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  5520. adev->gds.gws.total_size = 64;
  5521. adev->gds.oa.total_size = 16;
  5522. if (adev->gds.mem.total_size == 64 * 1024) {
  5523. adev->gds.mem.gfx_partition_size = 4096;
  5524. adev->gds.mem.cs_partition_size = 4096;
  5525. adev->gds.gws.gfx_partition_size = 4;
  5526. adev->gds.gws.cs_partition_size = 4;
  5527. adev->gds.oa.gfx_partition_size = 4;
  5528. adev->gds.oa.cs_partition_size = 1;
  5529. } else {
  5530. adev->gds.mem.gfx_partition_size = 1024;
  5531. adev->gds.mem.cs_partition_size = 1024;
  5532. adev->gds.gws.gfx_partition_size = 16;
  5533. adev->gds.gws.cs_partition_size = 16;
  5534. adev->gds.oa.gfx_partition_size = 4;
  5535. adev->gds.oa.cs_partition_size = 4;
  5536. }
  5537. }
  5538. static u32 gfx_v8_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  5539. {
  5540. u32 data, mask;
  5541. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG);
  5542. data |= RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  5543. data &= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  5544. data >>= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  5545. mask = gfx_v8_0_create_bitmask(adev->gfx.config.max_cu_per_sh);
  5546. return (~data) & mask;
  5547. }
  5548. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev)
  5549. {
  5550. int i, j, k, counter, active_cu_number = 0;
  5551. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  5552. struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
  5553. memset(cu_info, 0, sizeof(*cu_info));
  5554. mutex_lock(&adev->grbm_idx_mutex);
  5555. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  5556. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  5557. mask = 1;
  5558. ao_bitmap = 0;
  5559. counter = 0;
  5560. gfx_v8_0_select_se_sh(adev, i, j);
  5561. bitmap = gfx_v8_0_get_cu_active_bitmap(adev);
  5562. cu_info->bitmap[i][j] = bitmap;
  5563. for (k = 0; k < 16; k ++) {
  5564. if (bitmap & mask) {
  5565. if (counter < 2)
  5566. ao_bitmap |= mask;
  5567. counter ++;
  5568. }
  5569. mask <<= 1;
  5570. }
  5571. active_cu_number += counter;
  5572. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  5573. }
  5574. }
  5575. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  5576. mutex_unlock(&adev->grbm_idx_mutex);
  5577. cu_info->number = active_cu_number;
  5578. cu_info->ao_cu_mask = ao_cu_mask;
  5579. }