amdgpu_vce.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. * Authors: Christian König <christian.koenig@amd.com>
  26. */
  27. #include <linux/firmware.h>
  28. #include <linux/module.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm.h>
  31. #include "amdgpu.h"
  32. #include "amdgpu_pm.h"
  33. #include "amdgpu_vce.h"
  34. #include "cikd.h"
  35. /* 1 second timeout */
  36. #define VCE_IDLE_TIMEOUT_MS 1000
  37. /* Firmware Names */
  38. #ifdef CONFIG_DRM_AMDGPU_CIK
  39. #define FIRMWARE_BONAIRE "radeon/bonaire_vce.bin"
  40. #define FIRMWARE_KABINI "radeon/kabini_vce.bin"
  41. #define FIRMWARE_KAVERI "radeon/kaveri_vce.bin"
  42. #define FIRMWARE_HAWAII "radeon/hawaii_vce.bin"
  43. #define FIRMWARE_MULLINS "radeon/mullins_vce.bin"
  44. #endif
  45. #define FIRMWARE_TONGA "amdgpu/tonga_vce.bin"
  46. #define FIRMWARE_CARRIZO "amdgpu/carrizo_vce.bin"
  47. #define FIRMWARE_FIJI "amdgpu/fiji_vce.bin"
  48. #define FIRMWARE_STONEY "amdgpu/stoney_vce.bin"
  49. #define FIRMWARE_POLARIS10 "amdgpu/polaris10_vce.bin"
  50. #define FIRMWARE_POLARIS11 "amdgpu/polaris11_vce.bin"
  51. #ifdef CONFIG_DRM_AMDGPU_CIK
  52. MODULE_FIRMWARE(FIRMWARE_BONAIRE);
  53. MODULE_FIRMWARE(FIRMWARE_KABINI);
  54. MODULE_FIRMWARE(FIRMWARE_KAVERI);
  55. MODULE_FIRMWARE(FIRMWARE_HAWAII);
  56. MODULE_FIRMWARE(FIRMWARE_MULLINS);
  57. #endif
  58. MODULE_FIRMWARE(FIRMWARE_TONGA);
  59. MODULE_FIRMWARE(FIRMWARE_CARRIZO);
  60. MODULE_FIRMWARE(FIRMWARE_FIJI);
  61. MODULE_FIRMWARE(FIRMWARE_STONEY);
  62. MODULE_FIRMWARE(FIRMWARE_POLARIS10);
  63. MODULE_FIRMWARE(FIRMWARE_POLARIS11);
  64. static void amdgpu_vce_idle_work_handler(struct work_struct *work);
  65. /**
  66. * amdgpu_vce_init - allocate memory, load vce firmware
  67. *
  68. * @adev: amdgpu_device pointer
  69. *
  70. * First step to get VCE online, allocate memory and load the firmware
  71. */
  72. int amdgpu_vce_sw_init(struct amdgpu_device *adev, unsigned long size)
  73. {
  74. struct amdgpu_ring *ring;
  75. struct amd_sched_rq *rq;
  76. const char *fw_name;
  77. const struct common_firmware_header *hdr;
  78. unsigned ucode_version, version_major, version_minor, binary_id;
  79. int i, r;
  80. INIT_DELAYED_WORK(&adev->vce.idle_work, amdgpu_vce_idle_work_handler);
  81. switch (adev->asic_type) {
  82. #ifdef CONFIG_DRM_AMDGPU_CIK
  83. case CHIP_BONAIRE:
  84. fw_name = FIRMWARE_BONAIRE;
  85. break;
  86. case CHIP_KAVERI:
  87. fw_name = FIRMWARE_KAVERI;
  88. break;
  89. case CHIP_KABINI:
  90. fw_name = FIRMWARE_KABINI;
  91. break;
  92. case CHIP_HAWAII:
  93. fw_name = FIRMWARE_HAWAII;
  94. break;
  95. case CHIP_MULLINS:
  96. fw_name = FIRMWARE_MULLINS;
  97. break;
  98. #endif
  99. case CHIP_TONGA:
  100. fw_name = FIRMWARE_TONGA;
  101. break;
  102. case CHIP_CARRIZO:
  103. fw_name = FIRMWARE_CARRIZO;
  104. break;
  105. case CHIP_FIJI:
  106. fw_name = FIRMWARE_FIJI;
  107. break;
  108. case CHIP_STONEY:
  109. fw_name = FIRMWARE_STONEY;
  110. break;
  111. case CHIP_POLARIS10:
  112. fw_name = FIRMWARE_POLARIS10;
  113. break;
  114. case CHIP_POLARIS11:
  115. fw_name = FIRMWARE_POLARIS11;
  116. break;
  117. default:
  118. return -EINVAL;
  119. }
  120. r = request_firmware(&adev->vce.fw, fw_name, adev->dev);
  121. if (r) {
  122. dev_err(adev->dev, "amdgpu_vce: Can't load firmware \"%s\"\n",
  123. fw_name);
  124. return r;
  125. }
  126. r = amdgpu_ucode_validate(adev->vce.fw);
  127. if (r) {
  128. dev_err(adev->dev, "amdgpu_vce: Can't validate firmware \"%s\"\n",
  129. fw_name);
  130. release_firmware(adev->vce.fw);
  131. adev->vce.fw = NULL;
  132. return r;
  133. }
  134. hdr = (const struct common_firmware_header *)adev->vce.fw->data;
  135. ucode_version = le32_to_cpu(hdr->ucode_version);
  136. version_major = (ucode_version >> 20) & 0xfff;
  137. version_minor = (ucode_version >> 8) & 0xfff;
  138. binary_id = ucode_version & 0xff;
  139. DRM_INFO("Found VCE firmware Version: %hhd.%hhd Binary ID: %hhd\n",
  140. version_major, version_minor, binary_id);
  141. adev->vce.fw_version = ((version_major << 24) | (version_minor << 16) |
  142. (binary_id << 8));
  143. /* allocate firmware, stack and heap BO */
  144. r = amdgpu_bo_create(adev, size, PAGE_SIZE, true,
  145. AMDGPU_GEM_DOMAIN_VRAM,
  146. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  147. NULL, NULL, &adev->vce.vcpu_bo);
  148. if (r) {
  149. dev_err(adev->dev, "(%d) failed to allocate VCE bo\n", r);
  150. return r;
  151. }
  152. r = amdgpu_bo_reserve(adev->vce.vcpu_bo, false);
  153. if (r) {
  154. amdgpu_bo_unref(&adev->vce.vcpu_bo);
  155. dev_err(adev->dev, "(%d) failed to reserve VCE bo\n", r);
  156. return r;
  157. }
  158. r = amdgpu_bo_pin(adev->vce.vcpu_bo, AMDGPU_GEM_DOMAIN_VRAM,
  159. &adev->vce.gpu_addr);
  160. amdgpu_bo_unreserve(adev->vce.vcpu_bo);
  161. if (r) {
  162. amdgpu_bo_unref(&adev->vce.vcpu_bo);
  163. dev_err(adev->dev, "(%d) VCE bo pin failed\n", r);
  164. return r;
  165. }
  166. ring = &adev->vce.ring[0];
  167. rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_NORMAL];
  168. r = amd_sched_entity_init(&ring->sched, &adev->vce.entity,
  169. rq, amdgpu_sched_jobs);
  170. if (r != 0) {
  171. DRM_ERROR("Failed setting up VCE run queue.\n");
  172. return r;
  173. }
  174. for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) {
  175. atomic_set(&adev->vce.handles[i], 0);
  176. adev->vce.filp[i] = NULL;
  177. }
  178. return 0;
  179. }
  180. /**
  181. * amdgpu_vce_fini - free memory
  182. *
  183. * @adev: amdgpu_device pointer
  184. *
  185. * Last step on VCE teardown, free firmware memory
  186. */
  187. int amdgpu_vce_sw_fini(struct amdgpu_device *adev)
  188. {
  189. if (adev->vce.vcpu_bo == NULL)
  190. return 0;
  191. amd_sched_entity_fini(&adev->vce.ring[0].sched, &adev->vce.entity);
  192. amdgpu_bo_unref(&adev->vce.vcpu_bo);
  193. amdgpu_ring_fini(&adev->vce.ring[0]);
  194. amdgpu_ring_fini(&adev->vce.ring[1]);
  195. release_firmware(adev->vce.fw);
  196. return 0;
  197. }
  198. /**
  199. * amdgpu_vce_suspend - unpin VCE fw memory
  200. *
  201. * @adev: amdgpu_device pointer
  202. *
  203. */
  204. int amdgpu_vce_suspend(struct amdgpu_device *adev)
  205. {
  206. int i;
  207. if (adev->vce.vcpu_bo == NULL)
  208. return 0;
  209. for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i)
  210. if (atomic_read(&adev->vce.handles[i]))
  211. break;
  212. if (i == AMDGPU_MAX_VCE_HANDLES)
  213. return 0;
  214. cancel_delayed_work_sync(&adev->vce.idle_work);
  215. /* TODO: suspending running encoding sessions isn't supported */
  216. return -EINVAL;
  217. }
  218. /**
  219. * amdgpu_vce_resume - pin VCE fw memory
  220. *
  221. * @adev: amdgpu_device pointer
  222. *
  223. */
  224. int amdgpu_vce_resume(struct amdgpu_device *adev)
  225. {
  226. void *cpu_addr;
  227. const struct common_firmware_header *hdr;
  228. unsigned offset;
  229. int r;
  230. if (adev->vce.vcpu_bo == NULL)
  231. return -EINVAL;
  232. r = amdgpu_bo_reserve(adev->vce.vcpu_bo, false);
  233. if (r) {
  234. dev_err(adev->dev, "(%d) failed to reserve VCE bo\n", r);
  235. return r;
  236. }
  237. r = amdgpu_bo_kmap(adev->vce.vcpu_bo, &cpu_addr);
  238. if (r) {
  239. amdgpu_bo_unreserve(adev->vce.vcpu_bo);
  240. dev_err(adev->dev, "(%d) VCE map failed\n", r);
  241. return r;
  242. }
  243. hdr = (const struct common_firmware_header *)adev->vce.fw->data;
  244. offset = le32_to_cpu(hdr->ucode_array_offset_bytes);
  245. memcpy(cpu_addr, (adev->vce.fw->data) + offset,
  246. (adev->vce.fw->size) - offset);
  247. amdgpu_bo_kunmap(adev->vce.vcpu_bo);
  248. amdgpu_bo_unreserve(adev->vce.vcpu_bo);
  249. return 0;
  250. }
  251. /**
  252. * amdgpu_vce_idle_work_handler - power off VCE
  253. *
  254. * @work: pointer to work structure
  255. *
  256. * power of VCE when it's not used any more
  257. */
  258. static void amdgpu_vce_idle_work_handler(struct work_struct *work)
  259. {
  260. struct amdgpu_device *adev =
  261. container_of(work, struct amdgpu_device, vce.idle_work.work);
  262. if ((amdgpu_fence_count_emitted(&adev->vce.ring[0]) == 0) &&
  263. (amdgpu_fence_count_emitted(&adev->vce.ring[1]) == 0)) {
  264. if (adev->pm.dpm_enabled) {
  265. amdgpu_dpm_enable_vce(adev, false);
  266. } else {
  267. amdgpu_asic_set_vce_clocks(adev, 0, 0);
  268. }
  269. } else {
  270. schedule_delayed_work(&adev->vce.idle_work,
  271. msecs_to_jiffies(VCE_IDLE_TIMEOUT_MS));
  272. }
  273. }
  274. /**
  275. * amdgpu_vce_note_usage - power up VCE
  276. *
  277. * @adev: amdgpu_device pointer
  278. *
  279. * Make sure VCE is powerd up when we want to use it
  280. */
  281. static void amdgpu_vce_note_usage(struct amdgpu_device *adev)
  282. {
  283. bool streams_changed = false;
  284. bool set_clocks = !cancel_delayed_work_sync(&adev->vce.idle_work);
  285. set_clocks &= schedule_delayed_work(&adev->vce.idle_work,
  286. msecs_to_jiffies(VCE_IDLE_TIMEOUT_MS));
  287. if (adev->pm.dpm_enabled) {
  288. /* XXX figure out if the streams changed */
  289. streams_changed = false;
  290. }
  291. if (set_clocks || streams_changed) {
  292. if (adev->pm.dpm_enabled) {
  293. amdgpu_dpm_enable_vce(adev, true);
  294. } else {
  295. amdgpu_asic_set_vce_clocks(adev, 53300, 40000);
  296. }
  297. }
  298. }
  299. /**
  300. * amdgpu_vce_free_handles - free still open VCE handles
  301. *
  302. * @adev: amdgpu_device pointer
  303. * @filp: drm file pointer
  304. *
  305. * Close all VCE handles still open by this file pointer
  306. */
  307. void amdgpu_vce_free_handles(struct amdgpu_device *adev, struct drm_file *filp)
  308. {
  309. struct amdgpu_ring *ring = &adev->vce.ring[0];
  310. int i, r;
  311. for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) {
  312. uint32_t handle = atomic_read(&adev->vce.handles[i]);
  313. if (!handle || adev->vce.filp[i] != filp)
  314. continue;
  315. amdgpu_vce_note_usage(adev);
  316. r = amdgpu_vce_get_destroy_msg(ring, handle, false, NULL);
  317. if (r)
  318. DRM_ERROR("Error destroying VCE handle (%d)!\n", r);
  319. adev->vce.filp[i] = NULL;
  320. atomic_set(&adev->vce.handles[i], 0);
  321. }
  322. }
  323. /**
  324. * amdgpu_vce_get_create_msg - generate a VCE create msg
  325. *
  326. * @adev: amdgpu_device pointer
  327. * @ring: ring we should submit the msg to
  328. * @handle: VCE session handle to use
  329. * @fence: optional fence to return
  330. *
  331. * Open up a stream for HW test
  332. */
  333. int amdgpu_vce_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
  334. struct fence **fence)
  335. {
  336. const unsigned ib_size_dw = 1024;
  337. struct amdgpu_job *job;
  338. struct amdgpu_ib *ib;
  339. struct fence *f = NULL;
  340. uint64_t dummy;
  341. int i, r;
  342. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  343. if (r)
  344. return r;
  345. ib = &job->ibs[0];
  346. dummy = ib->gpu_addr + 1024;
  347. /* stitch together an VCE create msg */
  348. ib->length_dw = 0;
  349. ib->ptr[ib->length_dw++] = 0x0000000c; /* len */
  350. ib->ptr[ib->length_dw++] = 0x00000001; /* session cmd */
  351. ib->ptr[ib->length_dw++] = handle;
  352. if ((ring->adev->vce.fw_version >> 24) >= 52)
  353. ib->ptr[ib->length_dw++] = 0x00000040; /* len */
  354. else
  355. ib->ptr[ib->length_dw++] = 0x00000030; /* len */
  356. ib->ptr[ib->length_dw++] = 0x01000001; /* create cmd */
  357. ib->ptr[ib->length_dw++] = 0x00000000;
  358. ib->ptr[ib->length_dw++] = 0x00000042;
  359. ib->ptr[ib->length_dw++] = 0x0000000a;
  360. ib->ptr[ib->length_dw++] = 0x00000001;
  361. ib->ptr[ib->length_dw++] = 0x00000080;
  362. ib->ptr[ib->length_dw++] = 0x00000060;
  363. ib->ptr[ib->length_dw++] = 0x00000100;
  364. ib->ptr[ib->length_dw++] = 0x00000100;
  365. ib->ptr[ib->length_dw++] = 0x0000000c;
  366. ib->ptr[ib->length_dw++] = 0x00000000;
  367. if ((ring->adev->vce.fw_version >> 24) >= 52) {
  368. ib->ptr[ib->length_dw++] = 0x00000000;
  369. ib->ptr[ib->length_dw++] = 0x00000000;
  370. ib->ptr[ib->length_dw++] = 0x00000000;
  371. ib->ptr[ib->length_dw++] = 0x00000000;
  372. }
  373. ib->ptr[ib->length_dw++] = 0x00000014; /* len */
  374. ib->ptr[ib->length_dw++] = 0x05000005; /* feedback buffer */
  375. ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
  376. ib->ptr[ib->length_dw++] = dummy;
  377. ib->ptr[ib->length_dw++] = 0x00000001;
  378. for (i = ib->length_dw; i < ib_size_dw; ++i)
  379. ib->ptr[i] = 0x0;
  380. r = amdgpu_ib_schedule(ring, 1, ib, NULL, NULL, &f);
  381. job->fence = f;
  382. if (r)
  383. goto err;
  384. amdgpu_job_free(job);
  385. if (fence)
  386. *fence = fence_get(f);
  387. fence_put(f);
  388. return 0;
  389. err:
  390. amdgpu_job_free(job);
  391. return r;
  392. }
  393. /**
  394. * amdgpu_vce_get_destroy_msg - generate a VCE destroy msg
  395. *
  396. * @adev: amdgpu_device pointer
  397. * @ring: ring we should submit the msg to
  398. * @handle: VCE session handle to use
  399. * @fence: optional fence to return
  400. *
  401. * Close up a stream for HW test or if userspace failed to do so
  402. */
  403. int amdgpu_vce_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
  404. bool direct, struct fence **fence)
  405. {
  406. const unsigned ib_size_dw = 1024;
  407. struct amdgpu_job *job;
  408. struct amdgpu_ib *ib;
  409. struct fence *f = NULL;
  410. uint64_t dummy;
  411. int i, r;
  412. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  413. if (r)
  414. return r;
  415. ib = &job->ibs[0];
  416. dummy = ib->gpu_addr + 1024;
  417. /* stitch together an VCE destroy msg */
  418. ib->length_dw = 0;
  419. ib->ptr[ib->length_dw++] = 0x0000000c; /* len */
  420. ib->ptr[ib->length_dw++] = 0x00000001; /* session cmd */
  421. ib->ptr[ib->length_dw++] = handle;
  422. ib->ptr[ib->length_dw++] = 0x00000014; /* len */
  423. ib->ptr[ib->length_dw++] = 0x05000005; /* feedback buffer */
  424. ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
  425. ib->ptr[ib->length_dw++] = dummy;
  426. ib->ptr[ib->length_dw++] = 0x00000001;
  427. ib->ptr[ib->length_dw++] = 0x00000008; /* len */
  428. ib->ptr[ib->length_dw++] = 0x02000001; /* destroy cmd */
  429. for (i = ib->length_dw; i < ib_size_dw; ++i)
  430. ib->ptr[i] = 0x0;
  431. if (direct) {
  432. r = amdgpu_ib_schedule(ring, 1, ib, NULL, NULL, &f);
  433. job->fence = f;
  434. if (r)
  435. goto err;
  436. amdgpu_job_free(job);
  437. } else {
  438. r = amdgpu_job_submit(job, ring, &ring->adev->vce.entity,
  439. AMDGPU_FENCE_OWNER_UNDEFINED, &f);
  440. if (r)
  441. goto err;
  442. }
  443. if (fence)
  444. *fence = fence_get(f);
  445. fence_put(f);
  446. return 0;
  447. err:
  448. amdgpu_job_free(job);
  449. return r;
  450. }
  451. /**
  452. * amdgpu_vce_cs_reloc - command submission relocation
  453. *
  454. * @p: parser context
  455. * @lo: address of lower dword
  456. * @hi: address of higher dword
  457. * @size: minimum size
  458. *
  459. * Patch relocation inside command stream with real buffer address
  460. */
  461. static int amdgpu_vce_cs_reloc(struct amdgpu_cs_parser *p, uint32_t ib_idx,
  462. int lo, int hi, unsigned size, uint32_t index)
  463. {
  464. struct amdgpu_bo_va_mapping *mapping;
  465. struct amdgpu_bo *bo;
  466. uint64_t addr;
  467. if (index == 0xffffffff)
  468. index = 0;
  469. addr = ((uint64_t)amdgpu_get_ib_value(p, ib_idx, lo)) |
  470. ((uint64_t)amdgpu_get_ib_value(p, ib_idx, hi)) << 32;
  471. addr += ((uint64_t)size) * ((uint64_t)index);
  472. mapping = amdgpu_cs_find_mapping(p, addr, &bo);
  473. if (mapping == NULL) {
  474. DRM_ERROR("Can't find BO for addr 0x%010Lx %d %d %d %d\n",
  475. addr, lo, hi, size, index);
  476. return -EINVAL;
  477. }
  478. if ((addr + (uint64_t)size) >
  479. ((uint64_t)mapping->it.last + 1) * AMDGPU_GPU_PAGE_SIZE) {
  480. DRM_ERROR("BO to small for addr 0x%010Lx %d %d\n",
  481. addr, lo, hi);
  482. return -EINVAL;
  483. }
  484. addr -= ((uint64_t)mapping->it.start) * AMDGPU_GPU_PAGE_SIZE;
  485. addr += amdgpu_bo_gpu_offset(bo);
  486. addr -= ((uint64_t)size) * ((uint64_t)index);
  487. amdgpu_set_ib_value(p, ib_idx, lo, lower_32_bits(addr));
  488. amdgpu_set_ib_value(p, ib_idx, hi, upper_32_bits(addr));
  489. return 0;
  490. }
  491. /**
  492. * amdgpu_vce_validate_handle - validate stream handle
  493. *
  494. * @p: parser context
  495. * @handle: handle to validate
  496. * @allocated: allocated a new handle?
  497. *
  498. * Validates the handle and return the found session index or -EINVAL
  499. * we we don't have another free session index.
  500. */
  501. static int amdgpu_vce_validate_handle(struct amdgpu_cs_parser *p,
  502. uint32_t handle, bool *allocated)
  503. {
  504. unsigned i;
  505. *allocated = false;
  506. /* validate the handle */
  507. for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) {
  508. if (atomic_read(&p->adev->vce.handles[i]) == handle) {
  509. if (p->adev->vce.filp[i] != p->filp) {
  510. DRM_ERROR("VCE handle collision detected!\n");
  511. return -EINVAL;
  512. }
  513. return i;
  514. }
  515. }
  516. /* handle not found try to alloc a new one */
  517. for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) {
  518. if (!atomic_cmpxchg(&p->adev->vce.handles[i], 0, handle)) {
  519. p->adev->vce.filp[i] = p->filp;
  520. p->adev->vce.img_size[i] = 0;
  521. *allocated = true;
  522. return i;
  523. }
  524. }
  525. DRM_ERROR("No more free VCE handles!\n");
  526. return -EINVAL;
  527. }
  528. /**
  529. * amdgpu_vce_cs_parse - parse and validate the command stream
  530. *
  531. * @p: parser context
  532. *
  533. */
  534. int amdgpu_vce_ring_parse_cs(struct amdgpu_cs_parser *p, uint32_t ib_idx)
  535. {
  536. struct amdgpu_ib *ib = &p->job->ibs[ib_idx];
  537. unsigned fb_idx = 0, bs_idx = 0;
  538. int session_idx = -1;
  539. bool destroyed = false;
  540. bool created = false;
  541. bool allocated = false;
  542. uint32_t tmp, handle = 0;
  543. uint32_t *size = &tmp;
  544. int i, r = 0, idx = 0;
  545. amdgpu_vce_note_usage(p->adev);
  546. while (idx < ib->length_dw) {
  547. uint32_t len = amdgpu_get_ib_value(p, ib_idx, idx);
  548. uint32_t cmd = amdgpu_get_ib_value(p, ib_idx, idx + 1);
  549. if ((len < 8) || (len & 3)) {
  550. DRM_ERROR("invalid VCE command length (%d)!\n", len);
  551. r = -EINVAL;
  552. goto out;
  553. }
  554. if (destroyed) {
  555. DRM_ERROR("No other command allowed after destroy!\n");
  556. r = -EINVAL;
  557. goto out;
  558. }
  559. switch (cmd) {
  560. case 0x00000001: // session
  561. handle = amdgpu_get_ib_value(p, ib_idx, idx + 2);
  562. session_idx = amdgpu_vce_validate_handle(p, handle,
  563. &allocated);
  564. if (session_idx < 0)
  565. return session_idx;
  566. size = &p->adev->vce.img_size[session_idx];
  567. break;
  568. case 0x00000002: // task info
  569. fb_idx = amdgpu_get_ib_value(p, ib_idx, idx + 6);
  570. bs_idx = amdgpu_get_ib_value(p, ib_idx, idx + 7);
  571. break;
  572. case 0x01000001: // create
  573. created = true;
  574. if (!allocated) {
  575. DRM_ERROR("Handle already in use!\n");
  576. r = -EINVAL;
  577. goto out;
  578. }
  579. *size = amdgpu_get_ib_value(p, ib_idx, idx + 8) *
  580. amdgpu_get_ib_value(p, ib_idx, idx + 10) *
  581. 8 * 3 / 2;
  582. break;
  583. case 0x04000001: // config extension
  584. case 0x04000002: // pic control
  585. case 0x04000005: // rate control
  586. case 0x04000007: // motion estimation
  587. case 0x04000008: // rdo
  588. case 0x04000009: // vui
  589. case 0x05000002: // auxiliary buffer
  590. break;
  591. case 0x03000001: // encode
  592. r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 10, idx + 9,
  593. *size, 0);
  594. if (r)
  595. goto out;
  596. r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 12, idx + 11,
  597. *size / 3, 0);
  598. if (r)
  599. goto out;
  600. break;
  601. case 0x02000001: // destroy
  602. destroyed = true;
  603. break;
  604. case 0x05000001: // context buffer
  605. r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 3, idx + 2,
  606. *size * 2, 0);
  607. if (r)
  608. goto out;
  609. break;
  610. case 0x05000004: // video bitstream buffer
  611. tmp = amdgpu_get_ib_value(p, ib_idx, idx + 4);
  612. r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 3, idx + 2,
  613. tmp, bs_idx);
  614. if (r)
  615. goto out;
  616. break;
  617. case 0x05000005: // feedback buffer
  618. r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 3, idx + 2,
  619. 4096, fb_idx);
  620. if (r)
  621. goto out;
  622. break;
  623. default:
  624. DRM_ERROR("invalid VCE command (0x%x)!\n", cmd);
  625. r = -EINVAL;
  626. goto out;
  627. }
  628. if (session_idx == -1) {
  629. DRM_ERROR("no session command at start of IB\n");
  630. r = -EINVAL;
  631. goto out;
  632. }
  633. idx += len / 4;
  634. }
  635. if (allocated && !created) {
  636. DRM_ERROR("New session without create command!\n");
  637. r = -ENOENT;
  638. }
  639. out:
  640. if ((!r && destroyed) || (r && allocated)) {
  641. /*
  642. * IB contains a destroy msg or we have allocated an
  643. * handle and got an error, anyway free the handle
  644. */
  645. for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i)
  646. atomic_cmpxchg(&p->adev->vce.handles[i], handle, 0);
  647. }
  648. return r;
  649. }
  650. /**
  651. * amdgpu_vce_ring_emit_ib - execute indirect buffer
  652. *
  653. * @ring: engine to use
  654. * @ib: the IB to execute
  655. *
  656. */
  657. void amdgpu_vce_ring_emit_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib)
  658. {
  659. amdgpu_ring_write(ring, VCE_CMD_IB);
  660. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  661. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  662. amdgpu_ring_write(ring, ib->length_dw);
  663. }
  664. /**
  665. * amdgpu_vce_ring_emit_fence - add a fence command to the ring
  666. *
  667. * @ring: engine to use
  668. * @fence: the fence
  669. *
  670. */
  671. void amdgpu_vce_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  672. unsigned flags)
  673. {
  674. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  675. amdgpu_ring_write(ring, VCE_CMD_FENCE);
  676. amdgpu_ring_write(ring, addr);
  677. amdgpu_ring_write(ring, upper_32_bits(addr));
  678. amdgpu_ring_write(ring, seq);
  679. amdgpu_ring_write(ring, VCE_CMD_TRAP);
  680. amdgpu_ring_write(ring, VCE_CMD_END);
  681. }
  682. /**
  683. * amdgpu_vce_ring_test_ring - test if VCE ring is working
  684. *
  685. * @ring: the engine to test on
  686. *
  687. */
  688. int amdgpu_vce_ring_test_ring(struct amdgpu_ring *ring)
  689. {
  690. struct amdgpu_device *adev = ring->adev;
  691. uint32_t rptr = amdgpu_ring_get_rptr(ring);
  692. unsigned i;
  693. int r;
  694. r = amdgpu_ring_alloc(ring, 16);
  695. if (r) {
  696. DRM_ERROR("amdgpu: vce failed to lock ring %d (%d).\n",
  697. ring->idx, r);
  698. return r;
  699. }
  700. amdgpu_ring_write(ring, VCE_CMD_END);
  701. amdgpu_ring_commit(ring);
  702. for (i = 0; i < adev->usec_timeout; i++) {
  703. if (amdgpu_ring_get_rptr(ring) != rptr)
  704. break;
  705. DRM_UDELAY(1);
  706. }
  707. if (i < adev->usec_timeout) {
  708. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  709. ring->idx, i);
  710. } else {
  711. DRM_ERROR("amdgpu: ring %d test failed\n",
  712. ring->idx);
  713. r = -ETIMEDOUT;
  714. }
  715. return r;
  716. }
  717. /**
  718. * amdgpu_vce_ring_test_ib - test if VCE IBs are working
  719. *
  720. * @ring: the engine to test on
  721. *
  722. */
  723. int amdgpu_vce_ring_test_ib(struct amdgpu_ring *ring)
  724. {
  725. struct fence *fence = NULL;
  726. int r;
  727. /* skip vce ring1 ib test for now, since it's not reliable */
  728. if (ring == &ring->adev->vce.ring[1])
  729. return 0;
  730. r = amdgpu_vce_get_create_msg(ring, 1, NULL);
  731. if (r) {
  732. DRM_ERROR("amdgpu: failed to get create msg (%d).\n", r);
  733. goto error;
  734. }
  735. r = amdgpu_vce_get_destroy_msg(ring, 1, true, &fence);
  736. if (r) {
  737. DRM_ERROR("amdgpu: failed to get destroy ib (%d).\n", r);
  738. goto error;
  739. }
  740. r = fence_wait(fence, false);
  741. if (r) {
  742. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  743. } else {
  744. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  745. }
  746. error:
  747. fence_put(fence);
  748. return r;
  749. }