lpc_eth.c 42 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569
  1. /*
  2. * drivers/net/ethernet/nxp/lpc_eth.c
  3. *
  4. * Author: Kevin Wells <kevin.wells@nxp.com>
  5. *
  6. * Copyright (C) 2010 NXP Semiconductors
  7. * Copyright (C) 2012 Roland Stigge <stigge@antcom.de>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. */
  19. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  20. #include <linux/module.h>
  21. #include <linux/kernel.h>
  22. #include <linux/sched.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/errno.h>
  27. #include <linux/ioport.h>
  28. #include <linux/crc32.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/spinlock.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/clk.h>
  34. #include <linux/workqueue.h>
  35. #include <linux/netdevice.h>
  36. #include <linux/etherdevice.h>
  37. #include <linux/skbuff.h>
  38. #include <linux/phy.h>
  39. #include <linux/dma-mapping.h>
  40. #include <linux/of.h>
  41. #include <linux/of_net.h>
  42. #include <linux/types.h>
  43. #include <linux/io.h>
  44. #include <mach/board.h>
  45. #include <mach/platform.h>
  46. #include <mach/hardware.h>
  47. #define MODNAME "lpc-eth"
  48. #define DRV_VERSION "1.00"
  49. #define ENET_MAXF_SIZE 1536
  50. #define ENET_RX_DESC 48
  51. #define ENET_TX_DESC 16
  52. #define NAPI_WEIGHT 16
  53. /*
  54. * Ethernet MAC controller Register offsets
  55. */
  56. #define LPC_ENET_MAC1(x) (x + 0x000)
  57. #define LPC_ENET_MAC2(x) (x + 0x004)
  58. #define LPC_ENET_IPGT(x) (x + 0x008)
  59. #define LPC_ENET_IPGR(x) (x + 0x00C)
  60. #define LPC_ENET_CLRT(x) (x + 0x010)
  61. #define LPC_ENET_MAXF(x) (x + 0x014)
  62. #define LPC_ENET_SUPP(x) (x + 0x018)
  63. #define LPC_ENET_TEST(x) (x + 0x01C)
  64. #define LPC_ENET_MCFG(x) (x + 0x020)
  65. #define LPC_ENET_MCMD(x) (x + 0x024)
  66. #define LPC_ENET_MADR(x) (x + 0x028)
  67. #define LPC_ENET_MWTD(x) (x + 0x02C)
  68. #define LPC_ENET_MRDD(x) (x + 0x030)
  69. #define LPC_ENET_MIND(x) (x + 0x034)
  70. #define LPC_ENET_SA0(x) (x + 0x040)
  71. #define LPC_ENET_SA1(x) (x + 0x044)
  72. #define LPC_ENET_SA2(x) (x + 0x048)
  73. #define LPC_ENET_COMMAND(x) (x + 0x100)
  74. #define LPC_ENET_STATUS(x) (x + 0x104)
  75. #define LPC_ENET_RXDESCRIPTOR(x) (x + 0x108)
  76. #define LPC_ENET_RXSTATUS(x) (x + 0x10C)
  77. #define LPC_ENET_RXDESCRIPTORNUMBER(x) (x + 0x110)
  78. #define LPC_ENET_RXPRODUCEINDEX(x) (x + 0x114)
  79. #define LPC_ENET_RXCONSUMEINDEX(x) (x + 0x118)
  80. #define LPC_ENET_TXDESCRIPTOR(x) (x + 0x11C)
  81. #define LPC_ENET_TXSTATUS(x) (x + 0x120)
  82. #define LPC_ENET_TXDESCRIPTORNUMBER(x) (x + 0x124)
  83. #define LPC_ENET_TXPRODUCEINDEX(x) (x + 0x128)
  84. #define LPC_ENET_TXCONSUMEINDEX(x) (x + 0x12C)
  85. #define LPC_ENET_TSV0(x) (x + 0x158)
  86. #define LPC_ENET_TSV1(x) (x + 0x15C)
  87. #define LPC_ENET_RSV(x) (x + 0x160)
  88. #define LPC_ENET_FLOWCONTROLCOUNTER(x) (x + 0x170)
  89. #define LPC_ENET_FLOWCONTROLSTATUS(x) (x + 0x174)
  90. #define LPC_ENET_RXFILTER_CTRL(x) (x + 0x200)
  91. #define LPC_ENET_RXFILTERWOLSTATUS(x) (x + 0x204)
  92. #define LPC_ENET_RXFILTERWOLCLEAR(x) (x + 0x208)
  93. #define LPC_ENET_HASHFILTERL(x) (x + 0x210)
  94. #define LPC_ENET_HASHFILTERH(x) (x + 0x214)
  95. #define LPC_ENET_INTSTATUS(x) (x + 0xFE0)
  96. #define LPC_ENET_INTENABLE(x) (x + 0xFE4)
  97. #define LPC_ENET_INTCLEAR(x) (x + 0xFE8)
  98. #define LPC_ENET_INTSET(x) (x + 0xFEC)
  99. #define LPC_ENET_POWERDOWN(x) (x + 0xFF4)
  100. /*
  101. * mac1 register definitions
  102. */
  103. #define LPC_MAC1_RECV_ENABLE (1 << 0)
  104. #define LPC_MAC1_PASS_ALL_RX_FRAMES (1 << 1)
  105. #define LPC_MAC1_RX_FLOW_CONTROL (1 << 2)
  106. #define LPC_MAC1_TX_FLOW_CONTROL (1 << 3)
  107. #define LPC_MAC1_LOOPBACK (1 << 4)
  108. #define LPC_MAC1_RESET_TX (1 << 8)
  109. #define LPC_MAC1_RESET_MCS_TX (1 << 9)
  110. #define LPC_MAC1_RESET_RX (1 << 10)
  111. #define LPC_MAC1_RESET_MCS_RX (1 << 11)
  112. #define LPC_MAC1_SIMULATION_RESET (1 << 14)
  113. #define LPC_MAC1_SOFT_RESET (1 << 15)
  114. /*
  115. * mac2 register definitions
  116. */
  117. #define LPC_MAC2_FULL_DUPLEX (1 << 0)
  118. #define LPC_MAC2_FRAME_LENGTH_CHECKING (1 << 1)
  119. #define LPC_MAC2_HUGH_LENGTH_CHECKING (1 << 2)
  120. #define LPC_MAC2_DELAYED_CRC (1 << 3)
  121. #define LPC_MAC2_CRC_ENABLE (1 << 4)
  122. #define LPC_MAC2_PAD_CRC_ENABLE (1 << 5)
  123. #define LPC_MAC2_VLAN_PAD_ENABLE (1 << 6)
  124. #define LPC_MAC2_AUTO_DETECT_PAD_ENABLE (1 << 7)
  125. #define LPC_MAC2_PURE_PREAMBLE_ENFORCEMENT (1 << 8)
  126. #define LPC_MAC2_LONG_PREAMBLE_ENFORCEMENT (1 << 9)
  127. #define LPC_MAC2_NO_BACKOFF (1 << 12)
  128. #define LPC_MAC2_BACK_PRESSURE (1 << 13)
  129. #define LPC_MAC2_EXCESS_DEFER (1 << 14)
  130. /*
  131. * ipgt register definitions
  132. */
  133. #define LPC_IPGT_LOAD(n) ((n) & 0x7F)
  134. /*
  135. * ipgr register definitions
  136. */
  137. #define LPC_IPGR_LOAD_PART2(n) ((n) & 0x7F)
  138. #define LPC_IPGR_LOAD_PART1(n) (((n) & 0x7F) << 8)
  139. /*
  140. * clrt register definitions
  141. */
  142. #define LPC_CLRT_LOAD_RETRY_MAX(n) ((n) & 0xF)
  143. #define LPC_CLRT_LOAD_COLLISION_WINDOW(n) (((n) & 0x3F) << 8)
  144. /*
  145. * maxf register definitions
  146. */
  147. #define LPC_MAXF_LOAD_MAX_FRAME_LEN(n) ((n) & 0xFFFF)
  148. /*
  149. * supp register definitions
  150. */
  151. #define LPC_SUPP_SPEED (1 << 8)
  152. #define LPC_SUPP_RESET_RMII (1 << 11)
  153. /*
  154. * test register definitions
  155. */
  156. #define LPC_TEST_SHORTCUT_PAUSE_QUANTA (1 << 0)
  157. #define LPC_TEST_PAUSE (1 << 1)
  158. #define LPC_TEST_BACKPRESSURE (1 << 2)
  159. /*
  160. * mcfg register definitions
  161. */
  162. #define LPC_MCFG_SCAN_INCREMENT (1 << 0)
  163. #define LPC_MCFG_SUPPRESS_PREAMBLE (1 << 1)
  164. #define LPC_MCFG_CLOCK_SELECT(n) (((n) & 0x7) << 2)
  165. #define LPC_MCFG_CLOCK_HOST_DIV_4 0
  166. #define LPC_MCFG_CLOCK_HOST_DIV_6 2
  167. #define LPC_MCFG_CLOCK_HOST_DIV_8 3
  168. #define LPC_MCFG_CLOCK_HOST_DIV_10 4
  169. #define LPC_MCFG_CLOCK_HOST_DIV_14 5
  170. #define LPC_MCFG_CLOCK_HOST_DIV_20 6
  171. #define LPC_MCFG_CLOCK_HOST_DIV_28 7
  172. #define LPC_MCFG_RESET_MII_MGMT (1 << 15)
  173. /*
  174. * mcmd register definitions
  175. */
  176. #define LPC_MCMD_READ (1 << 0)
  177. #define LPC_MCMD_SCAN (1 << 1)
  178. /*
  179. * madr register definitions
  180. */
  181. #define LPC_MADR_REGISTER_ADDRESS(n) ((n) & 0x1F)
  182. #define LPC_MADR_PHY_0ADDRESS(n) (((n) & 0x1F) << 8)
  183. /*
  184. * mwtd register definitions
  185. */
  186. #define LPC_MWDT_WRITE(n) ((n) & 0xFFFF)
  187. /*
  188. * mrdd register definitions
  189. */
  190. #define LPC_MRDD_READ_MASK 0xFFFF
  191. /*
  192. * mind register definitions
  193. */
  194. #define LPC_MIND_BUSY (1 << 0)
  195. #define LPC_MIND_SCANNING (1 << 1)
  196. #define LPC_MIND_NOT_VALID (1 << 2)
  197. #define LPC_MIND_MII_LINK_FAIL (1 << 3)
  198. /*
  199. * command register definitions
  200. */
  201. #define LPC_COMMAND_RXENABLE (1 << 0)
  202. #define LPC_COMMAND_TXENABLE (1 << 1)
  203. #define LPC_COMMAND_REG_RESET (1 << 3)
  204. #define LPC_COMMAND_TXRESET (1 << 4)
  205. #define LPC_COMMAND_RXRESET (1 << 5)
  206. #define LPC_COMMAND_PASSRUNTFRAME (1 << 6)
  207. #define LPC_COMMAND_PASSRXFILTER (1 << 7)
  208. #define LPC_COMMAND_TXFLOWCONTROL (1 << 8)
  209. #define LPC_COMMAND_RMII (1 << 9)
  210. #define LPC_COMMAND_FULLDUPLEX (1 << 10)
  211. /*
  212. * status register definitions
  213. */
  214. #define LPC_STATUS_RXACTIVE (1 << 0)
  215. #define LPC_STATUS_TXACTIVE (1 << 1)
  216. /*
  217. * tsv0 register definitions
  218. */
  219. #define LPC_TSV0_CRC_ERROR (1 << 0)
  220. #define LPC_TSV0_LENGTH_CHECK_ERROR (1 << 1)
  221. #define LPC_TSV0_LENGTH_OUT_OF_RANGE (1 << 2)
  222. #define LPC_TSV0_DONE (1 << 3)
  223. #define LPC_TSV0_MULTICAST (1 << 4)
  224. #define LPC_TSV0_BROADCAST (1 << 5)
  225. #define LPC_TSV0_PACKET_DEFER (1 << 6)
  226. #define LPC_TSV0_ESCESSIVE_DEFER (1 << 7)
  227. #define LPC_TSV0_ESCESSIVE_COLLISION (1 << 8)
  228. #define LPC_TSV0_LATE_COLLISION (1 << 9)
  229. #define LPC_TSV0_GIANT (1 << 10)
  230. #define LPC_TSV0_UNDERRUN (1 << 11)
  231. #define LPC_TSV0_TOTAL_BYTES(n) (((n) >> 12) & 0xFFFF)
  232. #define LPC_TSV0_CONTROL_FRAME (1 << 28)
  233. #define LPC_TSV0_PAUSE (1 << 29)
  234. #define LPC_TSV0_BACKPRESSURE (1 << 30)
  235. #define LPC_TSV0_VLAN (1 << 31)
  236. /*
  237. * tsv1 register definitions
  238. */
  239. #define LPC_TSV1_TRANSMIT_BYTE_COUNT(n) ((n) & 0xFFFF)
  240. #define LPC_TSV1_COLLISION_COUNT(n) (((n) >> 16) & 0xF)
  241. /*
  242. * rsv register definitions
  243. */
  244. #define LPC_RSV_RECEIVED_BYTE_COUNT(n) ((n) & 0xFFFF)
  245. #define LPC_RSV_RXDV_EVENT_IGNORED (1 << 16)
  246. #define LPC_RSV_RXDV_EVENT_PREVIOUSLY_SEEN (1 << 17)
  247. #define LPC_RSV_CARRIER_EVNT_PREVIOUS_SEEN (1 << 18)
  248. #define LPC_RSV_RECEIVE_CODE_VIOLATION (1 << 19)
  249. #define LPC_RSV_CRC_ERROR (1 << 20)
  250. #define LPC_RSV_LENGTH_CHECK_ERROR (1 << 21)
  251. #define LPC_RSV_LENGTH_OUT_OF_RANGE (1 << 22)
  252. #define LPC_RSV_RECEIVE_OK (1 << 23)
  253. #define LPC_RSV_MULTICAST (1 << 24)
  254. #define LPC_RSV_BROADCAST (1 << 25)
  255. #define LPC_RSV_DRIBBLE_NIBBLE (1 << 26)
  256. #define LPC_RSV_CONTROL_FRAME (1 << 27)
  257. #define LPC_RSV_PAUSE (1 << 28)
  258. #define LPC_RSV_UNSUPPORTED_OPCODE (1 << 29)
  259. #define LPC_RSV_VLAN (1 << 30)
  260. /*
  261. * flowcontrolcounter register definitions
  262. */
  263. #define LPC_FCCR_MIRRORCOUNTER(n) ((n) & 0xFFFF)
  264. #define LPC_FCCR_PAUSETIMER(n) (((n) >> 16) & 0xFFFF)
  265. /*
  266. * flowcontrolstatus register definitions
  267. */
  268. #define LPC_FCCR_MIRRORCOUNTERCURRENT(n) ((n) & 0xFFFF)
  269. /*
  270. * rxfliterctrl, rxfilterwolstatus, and rxfilterwolclear shared
  271. * register definitions
  272. */
  273. #define LPC_RXFLTRW_ACCEPTUNICAST (1 << 0)
  274. #define LPC_RXFLTRW_ACCEPTUBROADCAST (1 << 1)
  275. #define LPC_RXFLTRW_ACCEPTUMULTICAST (1 << 2)
  276. #define LPC_RXFLTRW_ACCEPTUNICASTHASH (1 << 3)
  277. #define LPC_RXFLTRW_ACCEPTUMULTICASTHASH (1 << 4)
  278. #define LPC_RXFLTRW_ACCEPTPERFECT (1 << 5)
  279. /*
  280. * rxfliterctrl register definitions
  281. */
  282. #define LPC_RXFLTRWSTS_MAGICPACKETENWOL (1 << 12)
  283. #define LPC_RXFLTRWSTS_RXFILTERENWOL (1 << 13)
  284. /*
  285. * rxfilterwolstatus/rxfilterwolclear register definitions
  286. */
  287. #define LPC_RXFLTRWSTS_RXFILTERWOL (1 << 7)
  288. #define LPC_RXFLTRWSTS_MAGICPACKETWOL (1 << 8)
  289. /*
  290. * intstatus, intenable, intclear, and Intset shared register
  291. * definitions
  292. */
  293. #define LPC_MACINT_RXOVERRUNINTEN (1 << 0)
  294. #define LPC_MACINT_RXERRORONINT (1 << 1)
  295. #define LPC_MACINT_RXFINISHEDINTEN (1 << 2)
  296. #define LPC_MACINT_RXDONEINTEN (1 << 3)
  297. #define LPC_MACINT_TXUNDERRUNINTEN (1 << 4)
  298. #define LPC_MACINT_TXERRORINTEN (1 << 5)
  299. #define LPC_MACINT_TXFINISHEDINTEN (1 << 6)
  300. #define LPC_MACINT_TXDONEINTEN (1 << 7)
  301. #define LPC_MACINT_SOFTINTEN (1 << 12)
  302. #define LPC_MACINT_WAKEUPINTEN (1 << 13)
  303. /*
  304. * powerdown register definitions
  305. */
  306. #define LPC_POWERDOWN_MACAHB (1 << 31)
  307. static phy_interface_t lpc_phy_interface_mode(struct device *dev)
  308. {
  309. if (dev && dev->of_node) {
  310. const char *mode = of_get_property(dev->of_node,
  311. "phy-mode", NULL);
  312. if (mode && !strcmp(mode, "mii"))
  313. return PHY_INTERFACE_MODE_MII;
  314. }
  315. return PHY_INTERFACE_MODE_RMII;
  316. }
  317. static bool use_iram_for_net(struct device *dev)
  318. {
  319. if (dev && dev->of_node)
  320. return of_property_read_bool(dev->of_node, "use-iram");
  321. return false;
  322. }
  323. /* Receive Status information word */
  324. #define RXSTATUS_SIZE 0x000007FF
  325. #define RXSTATUS_CONTROL (1 << 18)
  326. #define RXSTATUS_VLAN (1 << 19)
  327. #define RXSTATUS_FILTER (1 << 20)
  328. #define RXSTATUS_MULTICAST (1 << 21)
  329. #define RXSTATUS_BROADCAST (1 << 22)
  330. #define RXSTATUS_CRC (1 << 23)
  331. #define RXSTATUS_SYMBOL (1 << 24)
  332. #define RXSTATUS_LENGTH (1 << 25)
  333. #define RXSTATUS_RANGE (1 << 26)
  334. #define RXSTATUS_ALIGN (1 << 27)
  335. #define RXSTATUS_OVERRUN (1 << 28)
  336. #define RXSTATUS_NODESC (1 << 29)
  337. #define RXSTATUS_LAST (1 << 30)
  338. #define RXSTATUS_ERROR (1 << 31)
  339. #define RXSTATUS_STATUS_ERROR \
  340. (RXSTATUS_NODESC | RXSTATUS_OVERRUN | RXSTATUS_ALIGN | \
  341. RXSTATUS_RANGE | RXSTATUS_LENGTH | RXSTATUS_SYMBOL | RXSTATUS_CRC)
  342. /* Receive Descriptor control word */
  343. #define RXDESC_CONTROL_SIZE 0x000007FF
  344. #define RXDESC_CONTROL_INT (1 << 31)
  345. /* Transmit Status information word */
  346. #define TXSTATUS_COLLISIONS_GET(x) (((x) >> 21) & 0xF)
  347. #define TXSTATUS_DEFER (1 << 25)
  348. #define TXSTATUS_EXCESSDEFER (1 << 26)
  349. #define TXSTATUS_EXCESSCOLL (1 << 27)
  350. #define TXSTATUS_LATECOLL (1 << 28)
  351. #define TXSTATUS_UNDERRUN (1 << 29)
  352. #define TXSTATUS_NODESC (1 << 30)
  353. #define TXSTATUS_ERROR (1 << 31)
  354. /* Transmit Descriptor control word */
  355. #define TXDESC_CONTROL_SIZE 0x000007FF
  356. #define TXDESC_CONTROL_OVERRIDE (1 << 26)
  357. #define TXDESC_CONTROL_HUGE (1 << 27)
  358. #define TXDESC_CONTROL_PAD (1 << 28)
  359. #define TXDESC_CONTROL_CRC (1 << 29)
  360. #define TXDESC_CONTROL_LAST (1 << 30)
  361. #define TXDESC_CONTROL_INT (1 << 31)
  362. /*
  363. * Structure of a TX/RX descriptors and RX status
  364. */
  365. struct txrx_desc_t {
  366. __le32 packet;
  367. __le32 control;
  368. };
  369. struct rx_status_t {
  370. __le32 statusinfo;
  371. __le32 statushashcrc;
  372. };
  373. /*
  374. * Device driver data structure
  375. */
  376. struct netdata_local {
  377. struct platform_device *pdev;
  378. struct net_device *ndev;
  379. spinlock_t lock;
  380. void __iomem *net_base;
  381. u32 msg_enable;
  382. unsigned int skblen[ENET_TX_DESC];
  383. unsigned int last_tx_idx;
  384. unsigned int num_used_tx_buffs;
  385. struct mii_bus *mii_bus;
  386. struct clk *clk;
  387. dma_addr_t dma_buff_base_p;
  388. void *dma_buff_base_v;
  389. size_t dma_buff_size;
  390. struct txrx_desc_t *tx_desc_v;
  391. u32 *tx_stat_v;
  392. void *tx_buff_v;
  393. struct txrx_desc_t *rx_desc_v;
  394. struct rx_status_t *rx_stat_v;
  395. void *rx_buff_v;
  396. int link;
  397. int speed;
  398. int duplex;
  399. struct napi_struct napi;
  400. };
  401. /*
  402. * MAC support functions
  403. */
  404. static void __lpc_set_mac(struct netdata_local *pldat, u8 *mac)
  405. {
  406. u32 tmp;
  407. /* Set station address */
  408. tmp = mac[0] | ((u32)mac[1] << 8);
  409. writel(tmp, LPC_ENET_SA2(pldat->net_base));
  410. tmp = mac[2] | ((u32)mac[3] << 8);
  411. writel(tmp, LPC_ENET_SA1(pldat->net_base));
  412. tmp = mac[4] | ((u32)mac[5] << 8);
  413. writel(tmp, LPC_ENET_SA0(pldat->net_base));
  414. netdev_dbg(pldat->ndev, "Ethernet MAC address %pM\n", mac);
  415. }
  416. static void __lpc_get_mac(struct netdata_local *pldat, u8 *mac)
  417. {
  418. u32 tmp;
  419. /* Get station address */
  420. tmp = readl(LPC_ENET_SA2(pldat->net_base));
  421. mac[0] = tmp & 0xFF;
  422. mac[1] = tmp >> 8;
  423. tmp = readl(LPC_ENET_SA1(pldat->net_base));
  424. mac[2] = tmp & 0xFF;
  425. mac[3] = tmp >> 8;
  426. tmp = readl(LPC_ENET_SA0(pldat->net_base));
  427. mac[4] = tmp & 0xFF;
  428. mac[5] = tmp >> 8;
  429. }
  430. static void __lpc_eth_clock_enable(struct netdata_local *pldat, bool enable)
  431. {
  432. if (enable)
  433. clk_prepare_enable(pldat->clk);
  434. else
  435. clk_disable_unprepare(pldat->clk);
  436. }
  437. static void __lpc_params_setup(struct netdata_local *pldat)
  438. {
  439. u32 tmp;
  440. if (pldat->duplex == DUPLEX_FULL) {
  441. tmp = readl(LPC_ENET_MAC2(pldat->net_base));
  442. tmp |= LPC_MAC2_FULL_DUPLEX;
  443. writel(tmp, LPC_ENET_MAC2(pldat->net_base));
  444. tmp = readl(LPC_ENET_COMMAND(pldat->net_base));
  445. tmp |= LPC_COMMAND_FULLDUPLEX;
  446. writel(tmp, LPC_ENET_COMMAND(pldat->net_base));
  447. writel(LPC_IPGT_LOAD(0x15), LPC_ENET_IPGT(pldat->net_base));
  448. } else {
  449. tmp = readl(LPC_ENET_MAC2(pldat->net_base));
  450. tmp &= ~LPC_MAC2_FULL_DUPLEX;
  451. writel(tmp, LPC_ENET_MAC2(pldat->net_base));
  452. tmp = readl(LPC_ENET_COMMAND(pldat->net_base));
  453. tmp &= ~LPC_COMMAND_FULLDUPLEX;
  454. writel(tmp, LPC_ENET_COMMAND(pldat->net_base));
  455. writel(LPC_IPGT_LOAD(0x12), LPC_ENET_IPGT(pldat->net_base));
  456. }
  457. if (pldat->speed == SPEED_100)
  458. writel(LPC_SUPP_SPEED, LPC_ENET_SUPP(pldat->net_base));
  459. else
  460. writel(0, LPC_ENET_SUPP(pldat->net_base));
  461. }
  462. static void __lpc_eth_reset(struct netdata_local *pldat)
  463. {
  464. /* Reset all MAC logic */
  465. writel((LPC_MAC1_RESET_TX | LPC_MAC1_RESET_MCS_TX | LPC_MAC1_RESET_RX |
  466. LPC_MAC1_RESET_MCS_RX | LPC_MAC1_SIMULATION_RESET |
  467. LPC_MAC1_SOFT_RESET), LPC_ENET_MAC1(pldat->net_base));
  468. writel((LPC_COMMAND_REG_RESET | LPC_COMMAND_TXRESET |
  469. LPC_COMMAND_RXRESET), LPC_ENET_COMMAND(pldat->net_base));
  470. }
  471. static int __lpc_mii_mngt_reset(struct netdata_local *pldat)
  472. {
  473. /* Reset MII management hardware */
  474. writel(LPC_MCFG_RESET_MII_MGMT, LPC_ENET_MCFG(pldat->net_base));
  475. /* Setup MII clock to slowest rate with a /28 divider */
  476. writel(LPC_MCFG_CLOCK_SELECT(LPC_MCFG_CLOCK_HOST_DIV_28),
  477. LPC_ENET_MCFG(pldat->net_base));
  478. return 0;
  479. }
  480. static inline phys_addr_t __va_to_pa(void *addr, struct netdata_local *pldat)
  481. {
  482. phys_addr_t phaddr;
  483. phaddr = addr - pldat->dma_buff_base_v;
  484. phaddr += pldat->dma_buff_base_p;
  485. return phaddr;
  486. }
  487. static void lpc_eth_enable_int(void __iomem *regbase)
  488. {
  489. writel((LPC_MACINT_RXDONEINTEN | LPC_MACINT_TXDONEINTEN),
  490. LPC_ENET_INTENABLE(regbase));
  491. }
  492. static void lpc_eth_disable_int(void __iomem *regbase)
  493. {
  494. writel(0, LPC_ENET_INTENABLE(regbase));
  495. }
  496. /* Setup TX/RX descriptors */
  497. static void __lpc_txrx_desc_setup(struct netdata_local *pldat)
  498. {
  499. u32 *ptxstat;
  500. void *tbuff;
  501. int i;
  502. struct txrx_desc_t *ptxrxdesc;
  503. struct rx_status_t *prxstat;
  504. tbuff = PTR_ALIGN(pldat->dma_buff_base_v, 16);
  505. /* Setup TX descriptors, status, and buffers */
  506. pldat->tx_desc_v = tbuff;
  507. tbuff += sizeof(struct txrx_desc_t) * ENET_TX_DESC;
  508. pldat->tx_stat_v = tbuff;
  509. tbuff += sizeof(u32) * ENET_TX_DESC;
  510. tbuff = PTR_ALIGN(tbuff, 16);
  511. pldat->tx_buff_v = tbuff;
  512. tbuff += ENET_MAXF_SIZE * ENET_TX_DESC;
  513. /* Setup RX descriptors, status, and buffers */
  514. pldat->rx_desc_v = tbuff;
  515. tbuff += sizeof(struct txrx_desc_t) * ENET_RX_DESC;
  516. tbuff = PTR_ALIGN(tbuff, 16);
  517. pldat->rx_stat_v = tbuff;
  518. tbuff += sizeof(struct rx_status_t) * ENET_RX_DESC;
  519. tbuff = PTR_ALIGN(tbuff, 16);
  520. pldat->rx_buff_v = tbuff;
  521. tbuff += ENET_MAXF_SIZE * ENET_RX_DESC;
  522. /* Map the TX descriptors to the TX buffers in hardware */
  523. for (i = 0; i < ENET_TX_DESC; i++) {
  524. ptxstat = &pldat->tx_stat_v[i];
  525. ptxrxdesc = &pldat->tx_desc_v[i];
  526. ptxrxdesc->packet = __va_to_pa(
  527. pldat->tx_buff_v + i * ENET_MAXF_SIZE, pldat);
  528. ptxrxdesc->control = 0;
  529. *ptxstat = 0;
  530. }
  531. /* Map the RX descriptors to the RX buffers in hardware */
  532. for (i = 0; i < ENET_RX_DESC; i++) {
  533. prxstat = &pldat->rx_stat_v[i];
  534. ptxrxdesc = &pldat->rx_desc_v[i];
  535. ptxrxdesc->packet = __va_to_pa(
  536. pldat->rx_buff_v + i * ENET_MAXF_SIZE, pldat);
  537. ptxrxdesc->control = RXDESC_CONTROL_INT | (ENET_MAXF_SIZE - 1);
  538. prxstat->statusinfo = 0;
  539. prxstat->statushashcrc = 0;
  540. }
  541. /* Setup base addresses in hardware to point to buffers and
  542. * descriptors
  543. */
  544. writel((ENET_TX_DESC - 1),
  545. LPC_ENET_TXDESCRIPTORNUMBER(pldat->net_base));
  546. writel(__va_to_pa(pldat->tx_desc_v, pldat),
  547. LPC_ENET_TXDESCRIPTOR(pldat->net_base));
  548. writel(__va_to_pa(pldat->tx_stat_v, pldat),
  549. LPC_ENET_TXSTATUS(pldat->net_base));
  550. writel((ENET_RX_DESC - 1),
  551. LPC_ENET_RXDESCRIPTORNUMBER(pldat->net_base));
  552. writel(__va_to_pa(pldat->rx_desc_v, pldat),
  553. LPC_ENET_RXDESCRIPTOR(pldat->net_base));
  554. writel(__va_to_pa(pldat->rx_stat_v, pldat),
  555. LPC_ENET_RXSTATUS(pldat->net_base));
  556. }
  557. static void __lpc_eth_init(struct netdata_local *pldat)
  558. {
  559. u32 tmp;
  560. /* Disable controller and reset */
  561. tmp = readl(LPC_ENET_COMMAND(pldat->net_base));
  562. tmp &= ~LPC_COMMAND_RXENABLE | LPC_COMMAND_TXENABLE;
  563. writel(tmp, LPC_ENET_COMMAND(pldat->net_base));
  564. tmp = readl(LPC_ENET_MAC1(pldat->net_base));
  565. tmp &= ~LPC_MAC1_RECV_ENABLE;
  566. writel(tmp, LPC_ENET_MAC1(pldat->net_base));
  567. /* Initial MAC setup */
  568. writel(LPC_MAC1_PASS_ALL_RX_FRAMES, LPC_ENET_MAC1(pldat->net_base));
  569. writel((LPC_MAC2_PAD_CRC_ENABLE | LPC_MAC2_CRC_ENABLE),
  570. LPC_ENET_MAC2(pldat->net_base));
  571. writel(ENET_MAXF_SIZE, LPC_ENET_MAXF(pldat->net_base));
  572. /* Collision window, gap */
  573. writel((LPC_CLRT_LOAD_RETRY_MAX(0xF) |
  574. LPC_CLRT_LOAD_COLLISION_WINDOW(0x37)),
  575. LPC_ENET_CLRT(pldat->net_base));
  576. writel(LPC_IPGR_LOAD_PART2(0x12), LPC_ENET_IPGR(pldat->net_base));
  577. if (lpc_phy_interface_mode(&pldat->pdev->dev) == PHY_INTERFACE_MODE_MII)
  578. writel(LPC_COMMAND_PASSRUNTFRAME,
  579. LPC_ENET_COMMAND(pldat->net_base));
  580. else {
  581. writel((LPC_COMMAND_PASSRUNTFRAME | LPC_COMMAND_RMII),
  582. LPC_ENET_COMMAND(pldat->net_base));
  583. writel(LPC_SUPP_RESET_RMII, LPC_ENET_SUPP(pldat->net_base));
  584. }
  585. __lpc_params_setup(pldat);
  586. /* Setup TX and RX descriptors */
  587. __lpc_txrx_desc_setup(pldat);
  588. /* Setup packet filtering */
  589. writel((LPC_RXFLTRW_ACCEPTUBROADCAST | LPC_RXFLTRW_ACCEPTPERFECT),
  590. LPC_ENET_RXFILTER_CTRL(pldat->net_base));
  591. /* Get the next TX buffer output index */
  592. pldat->num_used_tx_buffs = 0;
  593. pldat->last_tx_idx =
  594. readl(LPC_ENET_TXCONSUMEINDEX(pldat->net_base));
  595. /* Clear and enable interrupts */
  596. writel(0xFFFF, LPC_ENET_INTCLEAR(pldat->net_base));
  597. smp_wmb();
  598. lpc_eth_enable_int(pldat->net_base);
  599. /* Enable controller */
  600. tmp = readl(LPC_ENET_COMMAND(pldat->net_base));
  601. tmp |= LPC_COMMAND_RXENABLE | LPC_COMMAND_TXENABLE;
  602. writel(tmp, LPC_ENET_COMMAND(pldat->net_base));
  603. tmp = readl(LPC_ENET_MAC1(pldat->net_base));
  604. tmp |= LPC_MAC1_RECV_ENABLE;
  605. writel(tmp, LPC_ENET_MAC1(pldat->net_base));
  606. }
  607. static void __lpc_eth_shutdown(struct netdata_local *pldat)
  608. {
  609. /* Reset ethernet and power down PHY */
  610. __lpc_eth_reset(pldat);
  611. writel(0, LPC_ENET_MAC1(pldat->net_base));
  612. writel(0, LPC_ENET_MAC2(pldat->net_base));
  613. }
  614. /*
  615. * MAC<--->PHY support functions
  616. */
  617. static int lpc_mdio_read(struct mii_bus *bus, int phy_id, int phyreg)
  618. {
  619. struct netdata_local *pldat = bus->priv;
  620. unsigned long timeout = jiffies + msecs_to_jiffies(100);
  621. int lps;
  622. writel(((phy_id << 8) | phyreg), LPC_ENET_MADR(pldat->net_base));
  623. writel(LPC_MCMD_READ, LPC_ENET_MCMD(pldat->net_base));
  624. /* Wait for unbusy status */
  625. while (readl(LPC_ENET_MIND(pldat->net_base)) & LPC_MIND_BUSY) {
  626. if (time_after(jiffies, timeout))
  627. return -EIO;
  628. cpu_relax();
  629. }
  630. lps = readl(LPC_ENET_MRDD(pldat->net_base));
  631. writel(0, LPC_ENET_MCMD(pldat->net_base));
  632. return lps;
  633. }
  634. static int lpc_mdio_write(struct mii_bus *bus, int phy_id, int phyreg,
  635. u16 phydata)
  636. {
  637. struct netdata_local *pldat = bus->priv;
  638. unsigned long timeout = jiffies + msecs_to_jiffies(100);
  639. writel(((phy_id << 8) | phyreg), LPC_ENET_MADR(pldat->net_base));
  640. writel(phydata, LPC_ENET_MWTD(pldat->net_base));
  641. /* Wait for completion */
  642. while (readl(LPC_ENET_MIND(pldat->net_base)) & LPC_MIND_BUSY) {
  643. if (time_after(jiffies, timeout))
  644. return -EIO;
  645. cpu_relax();
  646. }
  647. return 0;
  648. }
  649. static int lpc_mdio_reset(struct mii_bus *bus)
  650. {
  651. return __lpc_mii_mngt_reset((struct netdata_local *)bus->priv);
  652. }
  653. static void lpc_handle_link_change(struct net_device *ndev)
  654. {
  655. struct netdata_local *pldat = netdev_priv(ndev);
  656. struct phy_device *phydev = ndev->phydev;
  657. unsigned long flags;
  658. bool status_change = false;
  659. spin_lock_irqsave(&pldat->lock, flags);
  660. if (phydev->link) {
  661. if ((pldat->speed != phydev->speed) ||
  662. (pldat->duplex != phydev->duplex)) {
  663. pldat->speed = phydev->speed;
  664. pldat->duplex = phydev->duplex;
  665. status_change = true;
  666. }
  667. }
  668. if (phydev->link != pldat->link) {
  669. if (!phydev->link) {
  670. pldat->speed = 0;
  671. pldat->duplex = -1;
  672. }
  673. pldat->link = phydev->link;
  674. status_change = true;
  675. }
  676. spin_unlock_irqrestore(&pldat->lock, flags);
  677. if (status_change)
  678. __lpc_params_setup(pldat);
  679. }
  680. static int lpc_mii_probe(struct net_device *ndev)
  681. {
  682. struct netdata_local *pldat = netdev_priv(ndev);
  683. struct phy_device *phydev = phy_find_first(pldat->mii_bus);
  684. if (!phydev) {
  685. netdev_err(ndev, "no PHY found\n");
  686. return -ENODEV;
  687. }
  688. /* Attach to the PHY */
  689. if (lpc_phy_interface_mode(&pldat->pdev->dev) == PHY_INTERFACE_MODE_MII)
  690. netdev_info(ndev, "using MII interface\n");
  691. else
  692. netdev_info(ndev, "using RMII interface\n");
  693. phydev = phy_connect(ndev, phydev_name(phydev),
  694. &lpc_handle_link_change,
  695. lpc_phy_interface_mode(&pldat->pdev->dev));
  696. if (IS_ERR(phydev)) {
  697. netdev_err(ndev, "Could not attach to PHY\n");
  698. return PTR_ERR(phydev);
  699. }
  700. /* mask with MAC supported features */
  701. phydev->supported &= PHY_BASIC_FEATURES;
  702. phydev->advertising = phydev->supported;
  703. pldat->link = 0;
  704. pldat->speed = 0;
  705. pldat->duplex = -1;
  706. phy_attached_info(phydev);
  707. return 0;
  708. }
  709. static int lpc_mii_init(struct netdata_local *pldat)
  710. {
  711. int err = -ENXIO;
  712. pldat->mii_bus = mdiobus_alloc();
  713. if (!pldat->mii_bus) {
  714. err = -ENOMEM;
  715. goto err_out;
  716. }
  717. /* Setup MII mode */
  718. if (lpc_phy_interface_mode(&pldat->pdev->dev) == PHY_INTERFACE_MODE_MII)
  719. writel(LPC_COMMAND_PASSRUNTFRAME,
  720. LPC_ENET_COMMAND(pldat->net_base));
  721. else {
  722. writel((LPC_COMMAND_PASSRUNTFRAME | LPC_COMMAND_RMII),
  723. LPC_ENET_COMMAND(pldat->net_base));
  724. writel(LPC_SUPP_RESET_RMII, LPC_ENET_SUPP(pldat->net_base));
  725. }
  726. pldat->mii_bus->name = "lpc_mii_bus";
  727. pldat->mii_bus->read = &lpc_mdio_read;
  728. pldat->mii_bus->write = &lpc_mdio_write;
  729. pldat->mii_bus->reset = &lpc_mdio_reset;
  730. snprintf(pldat->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
  731. pldat->pdev->name, pldat->pdev->id);
  732. pldat->mii_bus->priv = pldat;
  733. pldat->mii_bus->parent = &pldat->pdev->dev;
  734. platform_set_drvdata(pldat->pdev, pldat->mii_bus);
  735. if (mdiobus_register(pldat->mii_bus))
  736. goto err_out_unregister_bus;
  737. if (lpc_mii_probe(pldat->ndev) != 0)
  738. goto err_out_unregister_bus;
  739. return 0;
  740. err_out_unregister_bus:
  741. mdiobus_unregister(pldat->mii_bus);
  742. mdiobus_free(pldat->mii_bus);
  743. err_out:
  744. return err;
  745. }
  746. static void __lpc_handle_xmit(struct net_device *ndev)
  747. {
  748. struct netdata_local *pldat = netdev_priv(ndev);
  749. u32 txcidx, *ptxstat, txstat;
  750. txcidx = readl(LPC_ENET_TXCONSUMEINDEX(pldat->net_base));
  751. while (pldat->last_tx_idx != txcidx) {
  752. unsigned int skblen = pldat->skblen[pldat->last_tx_idx];
  753. /* A buffer is available, get buffer status */
  754. ptxstat = &pldat->tx_stat_v[pldat->last_tx_idx];
  755. txstat = *ptxstat;
  756. /* Next buffer and decrement used buffer counter */
  757. pldat->num_used_tx_buffs--;
  758. pldat->last_tx_idx++;
  759. if (pldat->last_tx_idx >= ENET_TX_DESC)
  760. pldat->last_tx_idx = 0;
  761. /* Update collision counter */
  762. ndev->stats.collisions += TXSTATUS_COLLISIONS_GET(txstat);
  763. /* Any errors occurred? */
  764. if (txstat & TXSTATUS_ERROR) {
  765. if (txstat & TXSTATUS_UNDERRUN) {
  766. /* FIFO underrun */
  767. ndev->stats.tx_fifo_errors++;
  768. }
  769. if (txstat & TXSTATUS_LATECOLL) {
  770. /* Late collision */
  771. ndev->stats.tx_aborted_errors++;
  772. }
  773. if (txstat & TXSTATUS_EXCESSCOLL) {
  774. /* Excessive collision */
  775. ndev->stats.tx_aborted_errors++;
  776. }
  777. if (txstat & TXSTATUS_EXCESSDEFER) {
  778. /* Defer limit */
  779. ndev->stats.tx_aborted_errors++;
  780. }
  781. ndev->stats.tx_errors++;
  782. } else {
  783. /* Update stats */
  784. ndev->stats.tx_packets++;
  785. ndev->stats.tx_bytes += skblen;
  786. }
  787. txcidx = readl(LPC_ENET_TXCONSUMEINDEX(pldat->net_base));
  788. }
  789. if (pldat->num_used_tx_buffs <= ENET_TX_DESC/2) {
  790. if (netif_queue_stopped(ndev))
  791. netif_wake_queue(ndev);
  792. }
  793. }
  794. static int __lpc_handle_recv(struct net_device *ndev, int budget)
  795. {
  796. struct netdata_local *pldat = netdev_priv(ndev);
  797. struct sk_buff *skb;
  798. u32 rxconsidx, len, ethst;
  799. struct rx_status_t *prxstat;
  800. u8 *prdbuf;
  801. int rx_done = 0;
  802. /* Get the current RX buffer indexes */
  803. rxconsidx = readl(LPC_ENET_RXCONSUMEINDEX(pldat->net_base));
  804. while (rx_done < budget && rxconsidx !=
  805. readl(LPC_ENET_RXPRODUCEINDEX(pldat->net_base))) {
  806. /* Get pointer to receive status */
  807. prxstat = &pldat->rx_stat_v[rxconsidx];
  808. len = (prxstat->statusinfo & RXSTATUS_SIZE) + 1;
  809. /* Status error? */
  810. ethst = prxstat->statusinfo;
  811. if ((ethst & (RXSTATUS_ERROR | RXSTATUS_STATUS_ERROR)) ==
  812. (RXSTATUS_ERROR | RXSTATUS_RANGE))
  813. ethst &= ~RXSTATUS_ERROR;
  814. if (ethst & RXSTATUS_ERROR) {
  815. int si = prxstat->statusinfo;
  816. /* Check statuses */
  817. if (si & RXSTATUS_OVERRUN) {
  818. /* Overrun error */
  819. ndev->stats.rx_fifo_errors++;
  820. } else if (si & RXSTATUS_CRC) {
  821. /* CRC error */
  822. ndev->stats.rx_crc_errors++;
  823. } else if (si & RXSTATUS_LENGTH) {
  824. /* Length error */
  825. ndev->stats.rx_length_errors++;
  826. } else if (si & RXSTATUS_ERROR) {
  827. /* Other error */
  828. ndev->stats.rx_length_errors++;
  829. }
  830. ndev->stats.rx_errors++;
  831. } else {
  832. /* Packet is good */
  833. skb = dev_alloc_skb(len);
  834. if (!skb) {
  835. ndev->stats.rx_dropped++;
  836. } else {
  837. prdbuf = skb_put(skb, len);
  838. /* Copy packet from buffer */
  839. memcpy(prdbuf, pldat->rx_buff_v +
  840. rxconsidx * ENET_MAXF_SIZE, len);
  841. /* Pass to upper layer */
  842. skb->protocol = eth_type_trans(skb, ndev);
  843. netif_receive_skb(skb);
  844. ndev->stats.rx_packets++;
  845. ndev->stats.rx_bytes += len;
  846. }
  847. }
  848. /* Increment consume index */
  849. rxconsidx = rxconsidx + 1;
  850. if (rxconsidx >= ENET_RX_DESC)
  851. rxconsidx = 0;
  852. writel(rxconsidx,
  853. LPC_ENET_RXCONSUMEINDEX(pldat->net_base));
  854. rx_done++;
  855. }
  856. return rx_done;
  857. }
  858. static int lpc_eth_poll(struct napi_struct *napi, int budget)
  859. {
  860. struct netdata_local *pldat = container_of(napi,
  861. struct netdata_local, napi);
  862. struct net_device *ndev = pldat->ndev;
  863. int rx_done = 0;
  864. struct netdev_queue *txq = netdev_get_tx_queue(ndev, 0);
  865. __netif_tx_lock(txq, smp_processor_id());
  866. __lpc_handle_xmit(ndev);
  867. __netif_tx_unlock(txq);
  868. rx_done = __lpc_handle_recv(ndev, budget);
  869. if (rx_done < budget) {
  870. napi_complete(napi);
  871. lpc_eth_enable_int(pldat->net_base);
  872. }
  873. return rx_done;
  874. }
  875. static irqreturn_t __lpc_eth_interrupt(int irq, void *dev_id)
  876. {
  877. struct net_device *ndev = dev_id;
  878. struct netdata_local *pldat = netdev_priv(ndev);
  879. u32 tmp;
  880. spin_lock(&pldat->lock);
  881. tmp = readl(LPC_ENET_INTSTATUS(pldat->net_base));
  882. /* Clear interrupts */
  883. writel(tmp, LPC_ENET_INTCLEAR(pldat->net_base));
  884. lpc_eth_disable_int(pldat->net_base);
  885. if (likely(napi_schedule_prep(&pldat->napi)))
  886. __napi_schedule(&pldat->napi);
  887. spin_unlock(&pldat->lock);
  888. return IRQ_HANDLED;
  889. }
  890. static int lpc_eth_close(struct net_device *ndev)
  891. {
  892. unsigned long flags;
  893. struct netdata_local *pldat = netdev_priv(ndev);
  894. if (netif_msg_ifdown(pldat))
  895. dev_dbg(&pldat->pdev->dev, "shutting down %s\n", ndev->name);
  896. napi_disable(&pldat->napi);
  897. netif_stop_queue(ndev);
  898. if (ndev->phydev)
  899. phy_stop(ndev->phydev);
  900. spin_lock_irqsave(&pldat->lock, flags);
  901. __lpc_eth_reset(pldat);
  902. netif_carrier_off(ndev);
  903. writel(0, LPC_ENET_MAC1(pldat->net_base));
  904. writel(0, LPC_ENET_MAC2(pldat->net_base));
  905. spin_unlock_irqrestore(&pldat->lock, flags);
  906. __lpc_eth_clock_enable(pldat, false);
  907. return 0;
  908. }
  909. static int lpc_eth_hard_start_xmit(struct sk_buff *skb, struct net_device *ndev)
  910. {
  911. struct netdata_local *pldat = netdev_priv(ndev);
  912. u32 len, txidx;
  913. u32 *ptxstat;
  914. struct txrx_desc_t *ptxrxdesc;
  915. len = skb->len;
  916. spin_lock_irq(&pldat->lock);
  917. if (pldat->num_used_tx_buffs >= (ENET_TX_DESC - 1)) {
  918. /* This function should never be called when there are no
  919. buffers */
  920. netif_stop_queue(ndev);
  921. spin_unlock_irq(&pldat->lock);
  922. WARN(1, "BUG! TX request when no free TX buffers!\n");
  923. return NETDEV_TX_BUSY;
  924. }
  925. /* Get the next TX descriptor index */
  926. txidx = readl(LPC_ENET_TXPRODUCEINDEX(pldat->net_base));
  927. /* Setup control for the transfer */
  928. ptxstat = &pldat->tx_stat_v[txidx];
  929. *ptxstat = 0;
  930. ptxrxdesc = &pldat->tx_desc_v[txidx];
  931. ptxrxdesc->control =
  932. (len - 1) | TXDESC_CONTROL_LAST | TXDESC_CONTROL_INT;
  933. /* Copy data to the DMA buffer */
  934. memcpy(pldat->tx_buff_v + txidx * ENET_MAXF_SIZE, skb->data, len);
  935. /* Save the buffer and increment the buffer counter */
  936. pldat->skblen[txidx] = len;
  937. pldat->num_used_tx_buffs++;
  938. /* Start transmit */
  939. txidx++;
  940. if (txidx >= ENET_TX_DESC)
  941. txidx = 0;
  942. writel(txidx, LPC_ENET_TXPRODUCEINDEX(pldat->net_base));
  943. /* Stop queue if no more TX buffers */
  944. if (pldat->num_used_tx_buffs >= (ENET_TX_DESC - 1))
  945. netif_stop_queue(ndev);
  946. spin_unlock_irq(&pldat->lock);
  947. dev_kfree_skb(skb);
  948. return NETDEV_TX_OK;
  949. }
  950. static int lpc_set_mac_address(struct net_device *ndev, void *p)
  951. {
  952. struct sockaddr *addr = p;
  953. struct netdata_local *pldat = netdev_priv(ndev);
  954. unsigned long flags;
  955. if (!is_valid_ether_addr(addr->sa_data))
  956. return -EADDRNOTAVAIL;
  957. memcpy(ndev->dev_addr, addr->sa_data, ETH_ALEN);
  958. spin_lock_irqsave(&pldat->lock, flags);
  959. /* Set station address */
  960. __lpc_set_mac(pldat, ndev->dev_addr);
  961. spin_unlock_irqrestore(&pldat->lock, flags);
  962. return 0;
  963. }
  964. static void lpc_eth_set_multicast_list(struct net_device *ndev)
  965. {
  966. struct netdata_local *pldat = netdev_priv(ndev);
  967. struct netdev_hw_addr_list *mcptr = &ndev->mc;
  968. struct netdev_hw_addr *ha;
  969. u32 tmp32, hash_val, hashlo, hashhi;
  970. unsigned long flags;
  971. spin_lock_irqsave(&pldat->lock, flags);
  972. /* Set station address */
  973. __lpc_set_mac(pldat, ndev->dev_addr);
  974. tmp32 = LPC_RXFLTRW_ACCEPTUBROADCAST | LPC_RXFLTRW_ACCEPTPERFECT;
  975. if (ndev->flags & IFF_PROMISC)
  976. tmp32 |= LPC_RXFLTRW_ACCEPTUNICAST |
  977. LPC_RXFLTRW_ACCEPTUMULTICAST;
  978. if (ndev->flags & IFF_ALLMULTI)
  979. tmp32 |= LPC_RXFLTRW_ACCEPTUMULTICAST;
  980. if (netdev_hw_addr_list_count(mcptr))
  981. tmp32 |= LPC_RXFLTRW_ACCEPTUMULTICASTHASH;
  982. writel(tmp32, LPC_ENET_RXFILTER_CTRL(pldat->net_base));
  983. /* Set initial hash table */
  984. hashlo = 0x0;
  985. hashhi = 0x0;
  986. /* 64 bits : multicast address in hash table */
  987. netdev_hw_addr_list_for_each(ha, mcptr) {
  988. hash_val = (ether_crc(6, ha->addr) >> 23) & 0x3F;
  989. if (hash_val >= 32)
  990. hashhi |= 1 << (hash_val - 32);
  991. else
  992. hashlo |= 1 << hash_val;
  993. }
  994. writel(hashlo, LPC_ENET_HASHFILTERL(pldat->net_base));
  995. writel(hashhi, LPC_ENET_HASHFILTERH(pldat->net_base));
  996. spin_unlock_irqrestore(&pldat->lock, flags);
  997. }
  998. static int lpc_eth_ioctl(struct net_device *ndev, struct ifreq *req, int cmd)
  999. {
  1000. struct netdata_local *pldat = netdev_priv(ndev);
  1001. struct phy_device *phydev = ndev->phydev;
  1002. if (!netif_running(ndev))
  1003. return -EINVAL;
  1004. if (!phydev)
  1005. return -ENODEV;
  1006. return phy_mii_ioctl(phydev, req, cmd);
  1007. }
  1008. static int lpc_eth_open(struct net_device *ndev)
  1009. {
  1010. struct netdata_local *pldat = netdev_priv(ndev);
  1011. if (netif_msg_ifup(pldat))
  1012. dev_dbg(&pldat->pdev->dev, "enabling %s\n", ndev->name);
  1013. __lpc_eth_clock_enable(pldat, true);
  1014. /* Suspended PHY makes LPC ethernet core block, so resume now */
  1015. phy_resume(ndev->phydev);
  1016. /* Reset and initialize */
  1017. __lpc_eth_reset(pldat);
  1018. __lpc_eth_init(pldat);
  1019. /* schedule a link state check */
  1020. phy_start(ndev->phydev);
  1021. netif_start_queue(ndev);
  1022. napi_enable(&pldat->napi);
  1023. return 0;
  1024. }
  1025. /*
  1026. * Ethtool ops
  1027. */
  1028. static void lpc_eth_ethtool_getdrvinfo(struct net_device *ndev,
  1029. struct ethtool_drvinfo *info)
  1030. {
  1031. strlcpy(info->driver, MODNAME, sizeof(info->driver));
  1032. strlcpy(info->version, DRV_VERSION, sizeof(info->version));
  1033. strlcpy(info->bus_info, dev_name(ndev->dev.parent),
  1034. sizeof(info->bus_info));
  1035. }
  1036. static u32 lpc_eth_ethtool_getmsglevel(struct net_device *ndev)
  1037. {
  1038. struct netdata_local *pldat = netdev_priv(ndev);
  1039. return pldat->msg_enable;
  1040. }
  1041. static void lpc_eth_ethtool_setmsglevel(struct net_device *ndev, u32 level)
  1042. {
  1043. struct netdata_local *pldat = netdev_priv(ndev);
  1044. pldat->msg_enable = level;
  1045. }
  1046. static const struct ethtool_ops lpc_eth_ethtool_ops = {
  1047. .get_drvinfo = lpc_eth_ethtool_getdrvinfo,
  1048. .get_msglevel = lpc_eth_ethtool_getmsglevel,
  1049. .set_msglevel = lpc_eth_ethtool_setmsglevel,
  1050. .get_link = ethtool_op_get_link,
  1051. .get_link_ksettings = phy_ethtool_get_link_ksettings,
  1052. .set_link_ksettings = phy_ethtool_set_link_ksettings,
  1053. };
  1054. static const struct net_device_ops lpc_netdev_ops = {
  1055. .ndo_open = lpc_eth_open,
  1056. .ndo_stop = lpc_eth_close,
  1057. .ndo_start_xmit = lpc_eth_hard_start_xmit,
  1058. .ndo_set_rx_mode = lpc_eth_set_multicast_list,
  1059. .ndo_do_ioctl = lpc_eth_ioctl,
  1060. .ndo_set_mac_address = lpc_set_mac_address,
  1061. .ndo_validate_addr = eth_validate_addr,
  1062. .ndo_change_mtu = eth_change_mtu,
  1063. };
  1064. static int lpc_eth_drv_probe(struct platform_device *pdev)
  1065. {
  1066. struct resource *res;
  1067. struct net_device *ndev;
  1068. struct netdata_local *pldat;
  1069. struct phy_device *phydev;
  1070. dma_addr_t dma_handle;
  1071. int irq, ret;
  1072. u32 tmp;
  1073. /* Setup network interface for RMII or MII mode */
  1074. tmp = __raw_readl(LPC32XX_CLKPWR_MACCLK_CTRL);
  1075. tmp &= ~LPC32XX_CLKPWR_MACCTRL_PINS_MSK;
  1076. if (lpc_phy_interface_mode(&pdev->dev) == PHY_INTERFACE_MODE_MII)
  1077. tmp |= LPC32XX_CLKPWR_MACCTRL_USE_MII_PINS;
  1078. else
  1079. tmp |= LPC32XX_CLKPWR_MACCTRL_USE_RMII_PINS;
  1080. __raw_writel(tmp, LPC32XX_CLKPWR_MACCLK_CTRL);
  1081. /* Get platform resources */
  1082. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1083. irq = platform_get_irq(pdev, 0);
  1084. if (!res || irq < 0) {
  1085. dev_err(&pdev->dev, "error getting resources.\n");
  1086. ret = -ENXIO;
  1087. goto err_exit;
  1088. }
  1089. /* Allocate net driver data structure */
  1090. ndev = alloc_etherdev(sizeof(struct netdata_local));
  1091. if (!ndev) {
  1092. dev_err(&pdev->dev, "could not allocate device.\n");
  1093. ret = -ENOMEM;
  1094. goto err_exit;
  1095. }
  1096. SET_NETDEV_DEV(ndev, &pdev->dev);
  1097. pldat = netdev_priv(ndev);
  1098. pldat->pdev = pdev;
  1099. pldat->ndev = ndev;
  1100. spin_lock_init(&pldat->lock);
  1101. /* Save resources */
  1102. ndev->irq = irq;
  1103. /* Get clock for the device */
  1104. pldat->clk = clk_get(&pdev->dev, NULL);
  1105. if (IS_ERR(pldat->clk)) {
  1106. dev_err(&pdev->dev, "error getting clock.\n");
  1107. ret = PTR_ERR(pldat->clk);
  1108. goto err_out_free_dev;
  1109. }
  1110. /* Enable network clock */
  1111. __lpc_eth_clock_enable(pldat, true);
  1112. /* Map IO space */
  1113. pldat->net_base = ioremap(res->start, resource_size(res));
  1114. if (!pldat->net_base) {
  1115. dev_err(&pdev->dev, "failed to map registers\n");
  1116. ret = -ENOMEM;
  1117. goto err_out_disable_clocks;
  1118. }
  1119. ret = request_irq(ndev->irq, __lpc_eth_interrupt, 0,
  1120. ndev->name, ndev);
  1121. if (ret) {
  1122. dev_err(&pdev->dev, "error requesting interrupt.\n");
  1123. goto err_out_iounmap;
  1124. }
  1125. /* Setup driver functions */
  1126. ndev->netdev_ops = &lpc_netdev_ops;
  1127. ndev->ethtool_ops = &lpc_eth_ethtool_ops;
  1128. ndev->watchdog_timeo = msecs_to_jiffies(2500);
  1129. /* Get size of DMA buffers/descriptors region */
  1130. pldat->dma_buff_size = (ENET_TX_DESC + ENET_RX_DESC) * (ENET_MAXF_SIZE +
  1131. sizeof(struct txrx_desc_t) + sizeof(struct rx_status_t));
  1132. pldat->dma_buff_base_v = 0;
  1133. if (use_iram_for_net(&pldat->pdev->dev)) {
  1134. dma_handle = LPC32XX_IRAM_BASE;
  1135. if (pldat->dma_buff_size <= lpc32xx_return_iram_size())
  1136. pldat->dma_buff_base_v =
  1137. io_p2v(LPC32XX_IRAM_BASE);
  1138. else
  1139. netdev_err(ndev,
  1140. "IRAM not big enough for net buffers, using SDRAM instead.\n");
  1141. }
  1142. if (pldat->dma_buff_base_v == 0) {
  1143. ret = dma_coerce_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
  1144. if (ret)
  1145. goto err_out_free_irq;
  1146. pldat->dma_buff_size = PAGE_ALIGN(pldat->dma_buff_size);
  1147. /* Allocate a chunk of memory for the DMA ethernet buffers
  1148. and descriptors */
  1149. pldat->dma_buff_base_v =
  1150. dma_alloc_coherent(&pldat->pdev->dev,
  1151. pldat->dma_buff_size, &dma_handle,
  1152. GFP_KERNEL);
  1153. if (pldat->dma_buff_base_v == NULL) {
  1154. ret = -ENOMEM;
  1155. goto err_out_free_irq;
  1156. }
  1157. }
  1158. pldat->dma_buff_base_p = dma_handle;
  1159. netdev_dbg(ndev, "IO address space :%pR\n", res);
  1160. netdev_dbg(ndev, "IO address size :%d\n", resource_size(res));
  1161. netdev_dbg(ndev, "IO address (mapped) :0x%p\n",
  1162. pldat->net_base);
  1163. netdev_dbg(ndev, "IRQ number :%d\n", ndev->irq);
  1164. netdev_dbg(ndev, "DMA buffer size :%d\n", pldat->dma_buff_size);
  1165. netdev_dbg(ndev, "DMA buffer P address :0x%08x\n",
  1166. pldat->dma_buff_base_p);
  1167. netdev_dbg(ndev, "DMA buffer V address :0x%p\n",
  1168. pldat->dma_buff_base_v);
  1169. /* Get MAC address from current HW setting (POR state is all zeros) */
  1170. __lpc_get_mac(pldat, ndev->dev_addr);
  1171. if (!is_valid_ether_addr(ndev->dev_addr)) {
  1172. const char *macaddr = of_get_mac_address(pdev->dev.of_node);
  1173. if (macaddr)
  1174. memcpy(ndev->dev_addr, macaddr, ETH_ALEN);
  1175. }
  1176. if (!is_valid_ether_addr(ndev->dev_addr))
  1177. eth_hw_addr_random(ndev);
  1178. /* Reset the ethernet controller */
  1179. __lpc_eth_reset(pldat);
  1180. /* then shut everything down to save power */
  1181. __lpc_eth_shutdown(pldat);
  1182. /* Set default parameters */
  1183. pldat->msg_enable = NETIF_MSG_LINK;
  1184. /* Force an MII interface reset and clock setup */
  1185. __lpc_mii_mngt_reset(pldat);
  1186. /* Force default PHY interface setup in chip, this will probably be
  1187. changed by the PHY driver */
  1188. pldat->link = 0;
  1189. pldat->speed = 100;
  1190. pldat->duplex = DUPLEX_FULL;
  1191. __lpc_params_setup(pldat);
  1192. netif_napi_add(ndev, &pldat->napi, lpc_eth_poll, NAPI_WEIGHT);
  1193. ret = register_netdev(ndev);
  1194. if (ret) {
  1195. dev_err(&pdev->dev, "Cannot register net device, aborting.\n");
  1196. goto err_out_dma_unmap;
  1197. }
  1198. platform_set_drvdata(pdev, ndev);
  1199. ret = lpc_mii_init(pldat);
  1200. if (ret)
  1201. goto err_out_unregister_netdev;
  1202. netdev_info(ndev, "LPC mac at 0x%08x irq %d\n",
  1203. res->start, ndev->irq);
  1204. phydev = ndev->phydev;
  1205. device_init_wakeup(&pdev->dev, 1);
  1206. device_set_wakeup_enable(&pdev->dev, 0);
  1207. return 0;
  1208. err_out_unregister_netdev:
  1209. unregister_netdev(ndev);
  1210. err_out_dma_unmap:
  1211. if (!use_iram_for_net(&pldat->pdev->dev) ||
  1212. pldat->dma_buff_size > lpc32xx_return_iram_size())
  1213. dma_free_coherent(&pldat->pdev->dev, pldat->dma_buff_size,
  1214. pldat->dma_buff_base_v,
  1215. pldat->dma_buff_base_p);
  1216. err_out_free_irq:
  1217. free_irq(ndev->irq, ndev);
  1218. err_out_iounmap:
  1219. iounmap(pldat->net_base);
  1220. err_out_disable_clocks:
  1221. clk_disable_unprepare(pldat->clk);
  1222. clk_put(pldat->clk);
  1223. err_out_free_dev:
  1224. free_netdev(ndev);
  1225. err_exit:
  1226. pr_err("%s: not found (%d).\n", MODNAME, ret);
  1227. return ret;
  1228. }
  1229. static int lpc_eth_drv_remove(struct platform_device *pdev)
  1230. {
  1231. struct net_device *ndev = platform_get_drvdata(pdev);
  1232. struct netdata_local *pldat = netdev_priv(ndev);
  1233. unregister_netdev(ndev);
  1234. if (!use_iram_for_net(&pldat->pdev->dev) ||
  1235. pldat->dma_buff_size > lpc32xx_return_iram_size())
  1236. dma_free_coherent(&pldat->pdev->dev, pldat->dma_buff_size,
  1237. pldat->dma_buff_base_v,
  1238. pldat->dma_buff_base_p);
  1239. free_irq(ndev->irq, ndev);
  1240. iounmap(pldat->net_base);
  1241. mdiobus_unregister(pldat->mii_bus);
  1242. mdiobus_free(pldat->mii_bus);
  1243. clk_disable_unprepare(pldat->clk);
  1244. clk_put(pldat->clk);
  1245. free_netdev(ndev);
  1246. return 0;
  1247. }
  1248. #ifdef CONFIG_PM
  1249. static int lpc_eth_drv_suspend(struct platform_device *pdev,
  1250. pm_message_t state)
  1251. {
  1252. struct net_device *ndev = platform_get_drvdata(pdev);
  1253. struct netdata_local *pldat = netdev_priv(ndev);
  1254. if (device_may_wakeup(&pdev->dev))
  1255. enable_irq_wake(ndev->irq);
  1256. if (ndev) {
  1257. if (netif_running(ndev)) {
  1258. netif_device_detach(ndev);
  1259. __lpc_eth_shutdown(pldat);
  1260. clk_disable_unprepare(pldat->clk);
  1261. /*
  1262. * Reset again now clock is disable to be sure
  1263. * EMC_MDC is down
  1264. */
  1265. __lpc_eth_reset(pldat);
  1266. }
  1267. }
  1268. return 0;
  1269. }
  1270. static int lpc_eth_drv_resume(struct platform_device *pdev)
  1271. {
  1272. struct net_device *ndev = platform_get_drvdata(pdev);
  1273. struct netdata_local *pldat;
  1274. if (device_may_wakeup(&pdev->dev))
  1275. disable_irq_wake(ndev->irq);
  1276. if (ndev) {
  1277. if (netif_running(ndev)) {
  1278. pldat = netdev_priv(ndev);
  1279. /* Enable interface clock */
  1280. clk_enable(pldat->clk);
  1281. /* Reset and initialize */
  1282. __lpc_eth_reset(pldat);
  1283. __lpc_eth_init(pldat);
  1284. netif_device_attach(ndev);
  1285. }
  1286. }
  1287. return 0;
  1288. }
  1289. #endif
  1290. #ifdef CONFIG_OF
  1291. static const struct of_device_id lpc_eth_match[] = {
  1292. { .compatible = "nxp,lpc-eth" },
  1293. { }
  1294. };
  1295. MODULE_DEVICE_TABLE(of, lpc_eth_match);
  1296. #endif
  1297. static struct platform_driver lpc_eth_driver = {
  1298. .probe = lpc_eth_drv_probe,
  1299. .remove = lpc_eth_drv_remove,
  1300. #ifdef CONFIG_PM
  1301. .suspend = lpc_eth_drv_suspend,
  1302. .resume = lpc_eth_drv_resume,
  1303. #endif
  1304. .driver = {
  1305. .name = MODNAME,
  1306. .of_match_table = of_match_ptr(lpc_eth_match),
  1307. },
  1308. };
  1309. module_platform_driver(lpc_eth_driver);
  1310. MODULE_AUTHOR("Kevin Wells <kevin.wells@nxp.com>");
  1311. MODULE_AUTHOR("Roland Stigge <stigge@antcom.de>");
  1312. MODULE_DESCRIPTION("LPC Ethernet Driver");
  1313. MODULE_LICENSE("GPL");