gmc_v6_0.c 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <drm/drmP.h>
  25. #include "amdgpu.h"
  26. #include "gmc_v6_0.h"
  27. #include "amdgpu_ucode.h"
  28. #include "bif/bif_3_0_d.h"
  29. #include "bif/bif_3_0_sh_mask.h"
  30. #include "oss/oss_1_0_d.h"
  31. #include "oss/oss_1_0_sh_mask.h"
  32. #include "gmc/gmc_6_0_d.h"
  33. #include "gmc/gmc_6_0_sh_mask.h"
  34. #include "dce/dce_6_0_d.h"
  35. #include "dce/dce_6_0_sh_mask.h"
  36. #include "si_enums.h"
  37. static void gmc_v6_0_set_gart_funcs(struct amdgpu_device *adev);
  38. static void gmc_v6_0_set_irq_funcs(struct amdgpu_device *adev);
  39. static int gmc_v6_0_wait_for_idle(void *handle);
  40. MODULE_FIRMWARE("radeon/tahiti_mc.bin");
  41. MODULE_FIRMWARE("radeon/pitcairn_mc.bin");
  42. MODULE_FIRMWARE("radeon/verde_mc.bin");
  43. MODULE_FIRMWARE("radeon/oland_mc.bin");
  44. MODULE_FIRMWARE("radeon/si58_mc.bin");
  45. #define MC_SEQ_MISC0__MT__MASK 0xf0000000
  46. #define MC_SEQ_MISC0__MT__GDDR1 0x10000000
  47. #define MC_SEQ_MISC0__MT__DDR2 0x20000000
  48. #define MC_SEQ_MISC0__MT__GDDR3 0x30000000
  49. #define MC_SEQ_MISC0__MT__GDDR4 0x40000000
  50. #define MC_SEQ_MISC0__MT__GDDR5 0x50000000
  51. #define MC_SEQ_MISC0__MT__HBM 0x60000000
  52. #define MC_SEQ_MISC0__MT__DDR3 0xB0000000
  53. static const u32 crtc_offsets[6] =
  54. {
  55. SI_CRTC0_REGISTER_OFFSET,
  56. SI_CRTC1_REGISTER_OFFSET,
  57. SI_CRTC2_REGISTER_OFFSET,
  58. SI_CRTC3_REGISTER_OFFSET,
  59. SI_CRTC4_REGISTER_OFFSET,
  60. SI_CRTC5_REGISTER_OFFSET
  61. };
  62. static void gmc_v6_0_mc_stop(struct amdgpu_device *adev)
  63. {
  64. u32 blackout;
  65. gmc_v6_0_wait_for_idle((void *)adev);
  66. blackout = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  67. if (REG_GET_FIELD(blackout, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE) != 1) {
  68. /* Block CPU access */
  69. WREG32(mmBIF_FB_EN, 0);
  70. /* blackout the MC */
  71. blackout = REG_SET_FIELD(blackout,
  72. MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  73. WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout | 1);
  74. }
  75. /* wait for the MC to settle */
  76. udelay(100);
  77. }
  78. static void gmc_v6_0_mc_resume(struct amdgpu_device *adev)
  79. {
  80. u32 tmp;
  81. /* unblackout the MC */
  82. tmp = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  83. tmp = REG_SET_FIELD(tmp, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  84. WREG32(mmMC_SHARED_BLACKOUT_CNTL, tmp);
  85. /* allow CPU access */
  86. tmp = REG_SET_FIELD(0, BIF_FB_EN, FB_READ_EN, 1);
  87. tmp = REG_SET_FIELD(tmp, BIF_FB_EN, FB_WRITE_EN, 1);
  88. WREG32(mmBIF_FB_EN, tmp);
  89. }
  90. static int gmc_v6_0_init_microcode(struct amdgpu_device *adev)
  91. {
  92. const char *chip_name;
  93. char fw_name[30];
  94. int err;
  95. bool is_58_fw = false;
  96. DRM_DEBUG("\n");
  97. switch (adev->asic_type) {
  98. case CHIP_TAHITI:
  99. chip_name = "tahiti";
  100. break;
  101. case CHIP_PITCAIRN:
  102. chip_name = "pitcairn";
  103. break;
  104. case CHIP_VERDE:
  105. chip_name = "verde";
  106. break;
  107. case CHIP_OLAND:
  108. chip_name = "oland";
  109. break;
  110. case CHIP_HAINAN:
  111. chip_name = "hainan";
  112. break;
  113. default: BUG();
  114. }
  115. /* this memory configuration requires special firmware */
  116. if (((RREG32(mmMC_SEQ_MISC0) & 0xff000000) >> 24) == 0x58)
  117. is_58_fw = true;
  118. if (is_58_fw)
  119. snprintf(fw_name, sizeof(fw_name), "radeon/si58_mc.bin");
  120. else
  121. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  122. err = request_firmware(&adev->mc.fw, fw_name, adev->dev);
  123. if (err)
  124. goto out;
  125. err = amdgpu_ucode_validate(adev->mc.fw);
  126. out:
  127. if (err) {
  128. dev_err(adev->dev,
  129. "si_mc: Failed to load firmware \"%s\"\n",
  130. fw_name);
  131. release_firmware(adev->mc.fw);
  132. adev->mc.fw = NULL;
  133. }
  134. return err;
  135. }
  136. static int gmc_v6_0_mc_load_microcode(struct amdgpu_device *adev)
  137. {
  138. const __le32 *new_fw_data = NULL;
  139. u32 running;
  140. const __le32 *new_io_mc_regs = NULL;
  141. int i, regs_size, ucode_size;
  142. const struct mc_firmware_header_v1_0 *hdr;
  143. if (!adev->mc.fw)
  144. return -EINVAL;
  145. hdr = (const struct mc_firmware_header_v1_0 *)adev->mc.fw->data;
  146. amdgpu_ucode_print_mc_hdr(&hdr->header);
  147. adev->mc.fw_version = le32_to_cpu(hdr->header.ucode_version);
  148. regs_size = le32_to_cpu(hdr->io_debug_size_bytes) / (4 * 2);
  149. new_io_mc_regs = (const __le32 *)
  150. (adev->mc.fw->data + le32_to_cpu(hdr->io_debug_array_offset_bytes));
  151. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  152. new_fw_data = (const __le32 *)
  153. (adev->mc.fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  154. running = RREG32(mmMC_SEQ_SUP_CNTL) & MC_SEQ_SUP_CNTL__RUN_MASK;
  155. if (running == 0) {
  156. /* reset the engine and set to writable */
  157. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  158. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000010);
  159. /* load mc io regs */
  160. for (i = 0; i < regs_size; i++) {
  161. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, le32_to_cpup(new_io_mc_regs++));
  162. WREG32(mmMC_SEQ_IO_DEBUG_DATA, le32_to_cpup(new_io_mc_regs++));
  163. }
  164. /* load the MC ucode */
  165. for (i = 0; i < ucode_size; i++) {
  166. WREG32(mmMC_SEQ_SUP_PGM, le32_to_cpup(new_fw_data++));
  167. }
  168. /* put the engine back into the active state */
  169. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  170. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000004);
  171. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000001);
  172. /* wait for training to complete */
  173. for (i = 0; i < adev->usec_timeout; i++) {
  174. if (RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL) & MC_SEQ_TRAIN_WAKEUP_CNTL__TRAIN_DONE_D0_MASK)
  175. break;
  176. udelay(1);
  177. }
  178. for (i = 0; i < adev->usec_timeout; i++) {
  179. if (RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL) & MC_SEQ_TRAIN_WAKEUP_CNTL__TRAIN_DONE_D1_MASK)
  180. break;
  181. udelay(1);
  182. }
  183. }
  184. return 0;
  185. }
  186. static void gmc_v6_0_vram_gtt_location(struct amdgpu_device *adev,
  187. struct amdgpu_mc *mc)
  188. {
  189. u64 base = RREG32(mmMC_VM_FB_LOCATION) & 0xFFFF;
  190. base <<= 24;
  191. if (mc->mc_vram_size > 0xFFC0000000ULL) {
  192. dev_warn(adev->dev, "limiting VRAM\n");
  193. mc->real_vram_size = 0xFFC0000000ULL;
  194. mc->mc_vram_size = 0xFFC0000000ULL;
  195. }
  196. amdgpu_vram_location(adev, &adev->mc, base);
  197. amdgpu_gart_location(adev, mc);
  198. }
  199. static void gmc_v6_0_mc_program(struct amdgpu_device *adev)
  200. {
  201. int i, j;
  202. /* Initialize HDP */
  203. for (i = 0, j = 0; i < 32; i++, j += 0x6) {
  204. WREG32((0xb05 + j), 0x00000000);
  205. WREG32((0xb06 + j), 0x00000000);
  206. WREG32((0xb07 + j), 0x00000000);
  207. WREG32((0xb08 + j), 0x00000000);
  208. WREG32((0xb09 + j), 0x00000000);
  209. }
  210. WREG32(mmHDP_REG_COHERENCY_FLUSH_CNTL, 0);
  211. if (gmc_v6_0_wait_for_idle((void *)adev)) {
  212. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  213. }
  214. WREG32(mmVGA_HDP_CONTROL, VGA_HDP_CONTROL__VGA_MEMORY_DISABLE_MASK);
  215. /* Update configuration */
  216. WREG32(mmMC_VM_SYSTEM_APERTURE_LOW_ADDR,
  217. adev->mc.vram_start >> 12);
  218. WREG32(mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  219. adev->mc.vram_end >> 12);
  220. WREG32(mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  221. adev->vram_scratch.gpu_addr >> 12);
  222. WREG32(mmMC_VM_AGP_BASE, 0);
  223. WREG32(mmMC_VM_AGP_TOP, 0x0FFFFFFF);
  224. WREG32(mmMC_VM_AGP_BOT, 0x0FFFFFFF);
  225. if (gmc_v6_0_wait_for_idle((void *)adev)) {
  226. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  227. }
  228. }
  229. static int gmc_v6_0_mc_init(struct amdgpu_device *adev)
  230. {
  231. u32 tmp;
  232. int chansize, numchan;
  233. tmp = RREG32(mmMC_ARB_RAMCFG);
  234. if (tmp & (1 << 11)) {
  235. chansize = 16;
  236. } else if (tmp & MC_ARB_RAMCFG__CHANSIZE_MASK) {
  237. chansize = 64;
  238. } else {
  239. chansize = 32;
  240. }
  241. tmp = RREG32(mmMC_SHARED_CHMAP);
  242. switch ((tmp & MC_SHARED_CHMAP__NOOFCHAN_MASK) >> MC_SHARED_CHMAP__NOOFCHAN__SHIFT) {
  243. case 0:
  244. default:
  245. numchan = 1;
  246. break;
  247. case 1:
  248. numchan = 2;
  249. break;
  250. case 2:
  251. numchan = 4;
  252. break;
  253. case 3:
  254. numchan = 8;
  255. break;
  256. case 4:
  257. numchan = 3;
  258. break;
  259. case 5:
  260. numchan = 6;
  261. break;
  262. case 6:
  263. numchan = 10;
  264. break;
  265. case 7:
  266. numchan = 12;
  267. break;
  268. case 8:
  269. numchan = 16;
  270. break;
  271. }
  272. adev->mc.vram_width = numchan * chansize;
  273. /* Could aper size report 0 ? */
  274. adev->mc.aper_base = pci_resource_start(adev->pdev, 0);
  275. adev->mc.aper_size = pci_resource_len(adev->pdev, 0);
  276. /* size in MB on si */
  277. adev->mc.mc_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  278. adev->mc.real_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  279. adev->mc.visible_vram_size = adev->mc.aper_size;
  280. amdgpu_gart_set_defaults(adev);
  281. gmc_v6_0_vram_gtt_location(adev, &adev->mc);
  282. return 0;
  283. }
  284. static void gmc_v6_0_gart_flush_gpu_tlb(struct amdgpu_device *adev,
  285. uint32_t vmid)
  286. {
  287. WREG32(mmHDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  288. WREG32(mmVM_INVALIDATE_REQUEST, 1 << vmid);
  289. }
  290. static int gmc_v6_0_gart_set_pte_pde(struct amdgpu_device *adev,
  291. void *cpu_pt_addr,
  292. uint32_t gpu_page_idx,
  293. uint64_t addr,
  294. uint64_t flags)
  295. {
  296. void __iomem *ptr = (void *)cpu_pt_addr;
  297. uint64_t value;
  298. value = addr & 0xFFFFFFFFFFFFF000ULL;
  299. value |= flags;
  300. writeq(value, ptr + (gpu_page_idx * 8));
  301. return 0;
  302. }
  303. static uint64_t gmc_v6_0_get_vm_pte_flags(struct amdgpu_device *adev,
  304. uint32_t flags)
  305. {
  306. uint64_t pte_flag = 0;
  307. if (flags & AMDGPU_VM_PAGE_READABLE)
  308. pte_flag |= AMDGPU_PTE_READABLE;
  309. if (flags & AMDGPU_VM_PAGE_WRITEABLE)
  310. pte_flag |= AMDGPU_PTE_WRITEABLE;
  311. if (flags & AMDGPU_VM_PAGE_PRT)
  312. pte_flag |= AMDGPU_PTE_PRT;
  313. return pte_flag;
  314. }
  315. static uint64_t gmc_v6_0_get_vm_pde(struct amdgpu_device *adev, uint64_t addr)
  316. {
  317. BUG_ON(addr & 0xFFFFFF0000000FFFULL);
  318. return addr;
  319. }
  320. static void gmc_v6_0_set_fault_enable_default(struct amdgpu_device *adev,
  321. bool value)
  322. {
  323. u32 tmp;
  324. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  325. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  326. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  327. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  328. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  329. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  330. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  331. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  332. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  333. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  334. READ_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  335. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  336. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  337. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  338. }
  339. /**
  340. + * gmc_v8_0_set_prt - set PRT VM fault
  341. + *
  342. + * @adev: amdgpu_device pointer
  343. + * @enable: enable/disable VM fault handling for PRT
  344. +*/
  345. static void gmc_v6_0_set_prt(struct amdgpu_device *adev, bool enable)
  346. {
  347. u32 tmp;
  348. if (enable && !adev->mc.prt_warning) {
  349. dev_warn(adev->dev, "Disabling VM faults because of PRT request!\n");
  350. adev->mc.prt_warning = true;
  351. }
  352. tmp = RREG32(mmVM_PRT_CNTL);
  353. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  354. CB_DISABLE_FAULT_ON_UNMAPPED_ACCESS,
  355. enable);
  356. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  357. TC_DISABLE_FAULT_ON_UNMAPPED_ACCESS,
  358. enable);
  359. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  360. L2_CACHE_STORE_INVALID_ENTRIES,
  361. enable);
  362. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  363. L1_TLB_STORE_INVALID_ENTRIES,
  364. enable);
  365. WREG32(mmVM_PRT_CNTL, tmp);
  366. if (enable) {
  367. uint32_t low = AMDGPU_VA_RESERVED_SIZE >> AMDGPU_GPU_PAGE_SHIFT;
  368. uint32_t high = adev->vm_manager.max_pfn;
  369. WREG32(mmVM_PRT_APERTURE0_LOW_ADDR, low);
  370. WREG32(mmVM_PRT_APERTURE1_LOW_ADDR, low);
  371. WREG32(mmVM_PRT_APERTURE2_LOW_ADDR, low);
  372. WREG32(mmVM_PRT_APERTURE3_LOW_ADDR, low);
  373. WREG32(mmVM_PRT_APERTURE0_HIGH_ADDR, high);
  374. WREG32(mmVM_PRT_APERTURE1_HIGH_ADDR, high);
  375. WREG32(mmVM_PRT_APERTURE2_HIGH_ADDR, high);
  376. WREG32(mmVM_PRT_APERTURE3_HIGH_ADDR, high);
  377. } else {
  378. WREG32(mmVM_PRT_APERTURE0_LOW_ADDR, 0xfffffff);
  379. WREG32(mmVM_PRT_APERTURE1_LOW_ADDR, 0xfffffff);
  380. WREG32(mmVM_PRT_APERTURE2_LOW_ADDR, 0xfffffff);
  381. WREG32(mmVM_PRT_APERTURE3_LOW_ADDR, 0xfffffff);
  382. WREG32(mmVM_PRT_APERTURE0_HIGH_ADDR, 0x0);
  383. WREG32(mmVM_PRT_APERTURE1_HIGH_ADDR, 0x0);
  384. WREG32(mmVM_PRT_APERTURE2_HIGH_ADDR, 0x0);
  385. WREG32(mmVM_PRT_APERTURE3_HIGH_ADDR, 0x0);
  386. }
  387. }
  388. static int gmc_v6_0_gart_enable(struct amdgpu_device *adev)
  389. {
  390. int r, i;
  391. if (adev->gart.robj == NULL) {
  392. dev_err(adev->dev, "No VRAM object for PCIE GART.\n");
  393. return -EINVAL;
  394. }
  395. r = amdgpu_gart_table_vram_pin(adev);
  396. if (r)
  397. return r;
  398. /* Setup TLB control */
  399. WREG32(mmMC_VM_MX_L1_TLB_CNTL,
  400. (0xA << 7) |
  401. MC_VM_MX_L1_TLB_CNTL__ENABLE_L1_TLB_MASK |
  402. MC_VM_MX_L1_TLB_CNTL__ENABLE_L1_FRAGMENT_PROCESSING_MASK |
  403. MC_VM_MX_L1_TLB_CNTL__SYSTEM_ACCESS_MODE_MASK |
  404. MC_VM_MX_L1_TLB_CNTL__ENABLE_ADVANCED_DRIVER_MODEL_MASK |
  405. (0UL << MC_VM_MX_L1_TLB_CNTL__SYSTEM_APERTURE_UNMAPPED_ACCESS__SHIFT));
  406. /* Setup L2 cache */
  407. WREG32(mmVM_L2_CNTL,
  408. VM_L2_CNTL__ENABLE_L2_CACHE_MASK |
  409. VM_L2_CNTL__ENABLE_L2_FRAGMENT_PROCESSING_MASK |
  410. VM_L2_CNTL__ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE_MASK |
  411. VM_L2_CNTL__ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE_MASK |
  412. (7UL << VM_L2_CNTL__EFFECTIVE_L2_QUEUE_SIZE__SHIFT) |
  413. (1UL << VM_L2_CNTL__CONTEXT1_IDENTITY_ACCESS_MODE__SHIFT));
  414. WREG32(mmVM_L2_CNTL2,
  415. VM_L2_CNTL2__INVALIDATE_ALL_L1_TLBS_MASK |
  416. VM_L2_CNTL2__INVALIDATE_L2_CACHE_MASK);
  417. WREG32(mmVM_L2_CNTL3,
  418. VM_L2_CNTL3__L2_CACHE_BIGK_ASSOCIATIVITY_MASK |
  419. (4UL << VM_L2_CNTL3__BANK_SELECT__SHIFT) |
  420. (4UL << VM_L2_CNTL3__L2_CACHE_BIGK_FRAGMENT_SIZE__SHIFT));
  421. /* setup context0 */
  422. WREG32(mmVM_CONTEXT0_PAGE_TABLE_START_ADDR, adev->mc.gart_start >> 12);
  423. WREG32(mmVM_CONTEXT0_PAGE_TABLE_END_ADDR, adev->mc.gart_end >> 12);
  424. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR, adev->gart.table_addr >> 12);
  425. WREG32(mmVM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  426. (u32)(adev->dummy_page.addr >> 12));
  427. WREG32(mmVM_CONTEXT0_CNTL2, 0);
  428. WREG32(mmVM_CONTEXT0_CNTL,
  429. VM_CONTEXT0_CNTL__ENABLE_CONTEXT_MASK |
  430. (0UL << VM_CONTEXT0_CNTL__PAGE_TABLE_DEPTH__SHIFT) |
  431. VM_CONTEXT0_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK);
  432. WREG32(0x575, 0);
  433. WREG32(0x576, 0);
  434. WREG32(0x577, 0);
  435. /* empty context1-15 */
  436. /* set vm size, must be a multiple of 4 */
  437. WREG32(mmVM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  438. WREG32(mmVM_CONTEXT1_PAGE_TABLE_END_ADDR, adev->vm_manager.max_pfn - 1);
  439. /* Assign the pt base to something valid for now; the pts used for
  440. * the VMs are determined by the application and setup and assigned
  441. * on the fly in the vm part of radeon_gart.c
  442. */
  443. for (i = 1; i < 16; i++) {
  444. if (i < 8)
  445. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + i,
  446. adev->gart.table_addr >> 12);
  447. else
  448. WREG32(mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + i - 8,
  449. adev->gart.table_addr >> 12);
  450. }
  451. /* enable context1-15 */
  452. WREG32(mmVM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  453. (u32)(adev->dummy_page.addr >> 12));
  454. WREG32(mmVM_CONTEXT1_CNTL2, 4);
  455. WREG32(mmVM_CONTEXT1_CNTL,
  456. VM_CONTEXT1_CNTL__ENABLE_CONTEXT_MASK |
  457. (1UL << VM_CONTEXT1_CNTL__PAGE_TABLE_DEPTH__SHIFT) |
  458. ((adev->vm_manager.block_size - 9)
  459. << VM_CONTEXT1_CNTL__PAGE_TABLE_BLOCK_SIZE__SHIFT));
  460. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_ALWAYS)
  461. gmc_v6_0_set_fault_enable_default(adev, false);
  462. else
  463. gmc_v6_0_set_fault_enable_default(adev, true);
  464. gmc_v6_0_gart_flush_gpu_tlb(adev, 0);
  465. dev_info(adev->dev, "PCIE GART of %uM enabled (table at 0x%016llX).\n",
  466. (unsigned)(adev->mc.gart_size >> 20),
  467. (unsigned long long)adev->gart.table_addr);
  468. adev->gart.ready = true;
  469. return 0;
  470. }
  471. static int gmc_v6_0_gart_init(struct amdgpu_device *adev)
  472. {
  473. int r;
  474. if (adev->gart.robj) {
  475. dev_warn(adev->dev, "gmc_v6_0 PCIE GART already initialized\n");
  476. return 0;
  477. }
  478. r = amdgpu_gart_init(adev);
  479. if (r)
  480. return r;
  481. adev->gart.table_size = adev->gart.num_gpu_pages * 8;
  482. adev->gart.gart_pte_flags = 0;
  483. return amdgpu_gart_table_vram_alloc(adev);
  484. }
  485. static void gmc_v6_0_gart_disable(struct amdgpu_device *adev)
  486. {
  487. /*unsigned i;
  488. for (i = 1; i < 16; ++i) {
  489. uint32_t reg;
  490. if (i < 8)
  491. reg = VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + i ;
  492. else
  493. reg = VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + (i - 8);
  494. adev->vm_manager.saved_table_addr[i] = RREG32(reg);
  495. }*/
  496. /* Disable all tables */
  497. WREG32(mmVM_CONTEXT0_CNTL, 0);
  498. WREG32(mmVM_CONTEXT1_CNTL, 0);
  499. /* Setup TLB control */
  500. WREG32(mmMC_VM_MX_L1_TLB_CNTL,
  501. MC_VM_MX_L1_TLB_CNTL__SYSTEM_ACCESS_MODE_MASK |
  502. (0UL << MC_VM_MX_L1_TLB_CNTL__SYSTEM_APERTURE_UNMAPPED_ACCESS__SHIFT));
  503. /* Setup L2 cache */
  504. WREG32(mmVM_L2_CNTL,
  505. VM_L2_CNTL__ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE_MASK |
  506. VM_L2_CNTL__ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE_MASK |
  507. (7UL << VM_L2_CNTL__EFFECTIVE_L2_QUEUE_SIZE__SHIFT) |
  508. (1UL << VM_L2_CNTL__CONTEXT1_IDENTITY_ACCESS_MODE__SHIFT));
  509. WREG32(mmVM_L2_CNTL2, 0);
  510. WREG32(mmVM_L2_CNTL3,
  511. VM_L2_CNTL3__L2_CACHE_BIGK_ASSOCIATIVITY_MASK |
  512. (0UL << VM_L2_CNTL3__L2_CACHE_BIGK_FRAGMENT_SIZE__SHIFT));
  513. amdgpu_gart_table_vram_unpin(adev);
  514. }
  515. static void gmc_v6_0_gart_fini(struct amdgpu_device *adev)
  516. {
  517. amdgpu_gart_table_vram_free(adev);
  518. amdgpu_gart_fini(adev);
  519. }
  520. static void gmc_v6_0_vm_decode_fault(struct amdgpu_device *adev,
  521. u32 status, u32 addr, u32 mc_client)
  522. {
  523. u32 mc_id;
  524. u32 vmid = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS, VMID);
  525. u32 protections = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  526. PROTECTIONS);
  527. char block[5] = { mc_client >> 24, (mc_client >> 16) & 0xff,
  528. (mc_client >> 8) & 0xff, mc_client & 0xff, 0 };
  529. mc_id = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  530. MEMORY_CLIENT_ID);
  531. dev_err(adev->dev, "VM fault (0x%02x, vmid %d) at page %u, %s from '%s' (0x%08x) (%d)\n",
  532. protections, vmid, addr,
  533. REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  534. MEMORY_CLIENT_RW) ?
  535. "write" : "read", block, mc_client, mc_id);
  536. }
  537. /*
  538. static const u32 mc_cg_registers[] = {
  539. MC_HUB_MISC_HUB_CG,
  540. MC_HUB_MISC_SIP_CG,
  541. MC_HUB_MISC_VM_CG,
  542. MC_XPB_CLK_GAT,
  543. ATC_MISC_CG,
  544. MC_CITF_MISC_WR_CG,
  545. MC_CITF_MISC_RD_CG,
  546. MC_CITF_MISC_VM_CG,
  547. VM_L2_CG,
  548. };
  549. static const u32 mc_cg_ls_en[] = {
  550. MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK,
  551. MC_HUB_MISC_SIP_CG__MEM_LS_ENABLE_MASK,
  552. MC_HUB_MISC_VM_CG__MEM_LS_ENABLE_MASK,
  553. MC_XPB_CLK_GAT__MEM_LS_ENABLE_MASK,
  554. ATC_MISC_CG__MEM_LS_ENABLE_MASK,
  555. MC_CITF_MISC_WR_CG__MEM_LS_ENABLE_MASK,
  556. MC_CITF_MISC_RD_CG__MEM_LS_ENABLE_MASK,
  557. MC_CITF_MISC_VM_CG__MEM_LS_ENABLE_MASK,
  558. VM_L2_CG__MEM_LS_ENABLE_MASK,
  559. };
  560. static const u32 mc_cg_en[] = {
  561. MC_HUB_MISC_HUB_CG__ENABLE_MASK,
  562. MC_HUB_MISC_SIP_CG__ENABLE_MASK,
  563. MC_HUB_MISC_VM_CG__ENABLE_MASK,
  564. MC_XPB_CLK_GAT__ENABLE_MASK,
  565. ATC_MISC_CG__ENABLE_MASK,
  566. MC_CITF_MISC_WR_CG__ENABLE_MASK,
  567. MC_CITF_MISC_RD_CG__ENABLE_MASK,
  568. MC_CITF_MISC_VM_CG__ENABLE_MASK,
  569. VM_L2_CG__ENABLE_MASK,
  570. };
  571. static void gmc_v6_0_enable_mc_ls(struct amdgpu_device *adev,
  572. bool enable)
  573. {
  574. int i;
  575. u32 orig, data;
  576. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  577. orig = data = RREG32(mc_cg_registers[i]);
  578. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_MC_LS))
  579. data |= mc_cg_ls_en[i];
  580. else
  581. data &= ~mc_cg_ls_en[i];
  582. if (data != orig)
  583. WREG32(mc_cg_registers[i], data);
  584. }
  585. }
  586. static void gmc_v6_0_enable_mc_mgcg(struct amdgpu_device *adev,
  587. bool enable)
  588. {
  589. int i;
  590. u32 orig, data;
  591. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  592. orig = data = RREG32(mc_cg_registers[i]);
  593. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_MC_MGCG))
  594. data |= mc_cg_en[i];
  595. else
  596. data &= ~mc_cg_en[i];
  597. if (data != orig)
  598. WREG32(mc_cg_registers[i], data);
  599. }
  600. }
  601. static void gmc_v6_0_enable_bif_mgls(struct amdgpu_device *adev,
  602. bool enable)
  603. {
  604. u32 orig, data;
  605. orig = data = RREG32_PCIE(ixPCIE_CNTL2);
  606. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_BIF_LS)) {
  607. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_LS_EN, 1);
  608. data = REG_SET_FIELD(data, PCIE_CNTL2, MST_MEM_LS_EN, 1);
  609. data = REG_SET_FIELD(data, PCIE_CNTL2, REPLAY_MEM_LS_EN, 1);
  610. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_AGGRESSIVE_LS_EN, 1);
  611. } else {
  612. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_LS_EN, 0);
  613. data = REG_SET_FIELD(data, PCIE_CNTL2, MST_MEM_LS_EN, 0);
  614. data = REG_SET_FIELD(data, PCIE_CNTL2, REPLAY_MEM_LS_EN, 0);
  615. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_AGGRESSIVE_LS_EN, 0);
  616. }
  617. if (orig != data)
  618. WREG32_PCIE(ixPCIE_CNTL2, data);
  619. }
  620. static void gmc_v6_0_enable_hdp_mgcg(struct amdgpu_device *adev,
  621. bool enable)
  622. {
  623. u32 orig, data;
  624. orig = data = RREG32(mmHDP_HOST_PATH_CNTL);
  625. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_HDP_MGCG))
  626. data = REG_SET_FIELD(data, HDP_HOST_PATH_CNTL, CLOCK_GATING_DIS, 0);
  627. else
  628. data = REG_SET_FIELD(data, HDP_HOST_PATH_CNTL, CLOCK_GATING_DIS, 1);
  629. if (orig != data)
  630. WREG32(mmHDP_HOST_PATH_CNTL, data);
  631. }
  632. static void gmc_v6_0_enable_hdp_ls(struct amdgpu_device *adev,
  633. bool enable)
  634. {
  635. u32 orig, data;
  636. orig = data = RREG32(mmHDP_MEM_POWER_LS);
  637. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_HDP_LS))
  638. data = REG_SET_FIELD(data, HDP_MEM_POWER_LS, LS_ENABLE, 1);
  639. else
  640. data = REG_SET_FIELD(data, HDP_MEM_POWER_LS, LS_ENABLE, 0);
  641. if (orig != data)
  642. WREG32(mmHDP_MEM_POWER_LS, data);
  643. }
  644. */
  645. static int gmc_v6_0_convert_vram_type(int mc_seq_vram_type)
  646. {
  647. switch (mc_seq_vram_type) {
  648. case MC_SEQ_MISC0__MT__GDDR1:
  649. return AMDGPU_VRAM_TYPE_GDDR1;
  650. case MC_SEQ_MISC0__MT__DDR2:
  651. return AMDGPU_VRAM_TYPE_DDR2;
  652. case MC_SEQ_MISC0__MT__GDDR3:
  653. return AMDGPU_VRAM_TYPE_GDDR3;
  654. case MC_SEQ_MISC0__MT__GDDR4:
  655. return AMDGPU_VRAM_TYPE_GDDR4;
  656. case MC_SEQ_MISC0__MT__GDDR5:
  657. return AMDGPU_VRAM_TYPE_GDDR5;
  658. case MC_SEQ_MISC0__MT__DDR3:
  659. return AMDGPU_VRAM_TYPE_DDR3;
  660. default:
  661. return AMDGPU_VRAM_TYPE_UNKNOWN;
  662. }
  663. }
  664. static int gmc_v6_0_early_init(void *handle)
  665. {
  666. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  667. gmc_v6_0_set_gart_funcs(adev);
  668. gmc_v6_0_set_irq_funcs(adev);
  669. return 0;
  670. }
  671. static int gmc_v6_0_late_init(void *handle)
  672. {
  673. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  674. if (amdgpu_vm_fault_stop != AMDGPU_VM_FAULT_STOP_ALWAYS)
  675. return amdgpu_irq_get(adev, &adev->mc.vm_fault, 0);
  676. else
  677. return 0;
  678. }
  679. static int gmc_v6_0_sw_init(void *handle)
  680. {
  681. int r;
  682. int dma_bits;
  683. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  684. if (adev->flags & AMD_IS_APU) {
  685. adev->mc.vram_type = AMDGPU_VRAM_TYPE_UNKNOWN;
  686. } else {
  687. u32 tmp = RREG32(mmMC_SEQ_MISC0);
  688. tmp &= MC_SEQ_MISC0__MT__MASK;
  689. adev->mc.vram_type = gmc_v6_0_convert_vram_type(tmp);
  690. }
  691. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 146, &adev->mc.vm_fault);
  692. if (r)
  693. return r;
  694. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 147, &adev->mc.vm_fault);
  695. if (r)
  696. return r;
  697. amdgpu_vm_adjust_size(adev, 64);
  698. adev->vm_manager.max_pfn = adev->vm_manager.vm_size << 18;
  699. adev->mc.mc_mask = 0xffffffffffULL;
  700. adev->mc.stolen_size = 256 * 1024;
  701. adev->need_dma32 = false;
  702. dma_bits = adev->need_dma32 ? 32 : 40;
  703. r = pci_set_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  704. if (r) {
  705. adev->need_dma32 = true;
  706. dma_bits = 32;
  707. dev_warn(adev->dev, "amdgpu: No suitable DMA available.\n");
  708. }
  709. r = pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  710. if (r) {
  711. pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(32));
  712. dev_warn(adev->dev, "amdgpu: No coherent DMA available.\n");
  713. }
  714. r = gmc_v6_0_init_microcode(adev);
  715. if (r) {
  716. dev_err(adev->dev, "Failed to load mc firmware!\n");
  717. return r;
  718. }
  719. r = gmc_v6_0_mc_init(adev);
  720. if (r)
  721. return r;
  722. r = amdgpu_bo_init(adev);
  723. if (r)
  724. return r;
  725. r = gmc_v6_0_gart_init(adev);
  726. if (r)
  727. return r;
  728. /*
  729. * number of VMs
  730. * VMID 0 is reserved for System
  731. * amdgpu graphics/compute will use VMIDs 1-7
  732. * amdkfd will use VMIDs 8-15
  733. */
  734. adev->vm_manager.id_mgr[0].num_ids = AMDGPU_NUM_OF_VMIDS;
  735. adev->vm_manager.num_level = 1;
  736. amdgpu_vm_manager_init(adev);
  737. /* base offset of vram pages */
  738. if (adev->flags & AMD_IS_APU) {
  739. u64 tmp = RREG32(mmMC_VM_FB_OFFSET);
  740. tmp <<= 22;
  741. adev->vm_manager.vram_base_offset = tmp;
  742. } else {
  743. adev->vm_manager.vram_base_offset = 0;
  744. }
  745. return 0;
  746. }
  747. static int gmc_v6_0_sw_fini(void *handle)
  748. {
  749. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  750. amdgpu_vm_manager_fini(adev);
  751. gmc_v6_0_gart_fini(adev);
  752. amdgpu_gem_force_release(adev);
  753. amdgpu_bo_fini(adev);
  754. return 0;
  755. }
  756. static int gmc_v6_0_hw_init(void *handle)
  757. {
  758. int r;
  759. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  760. gmc_v6_0_mc_program(adev);
  761. if (!(adev->flags & AMD_IS_APU)) {
  762. r = gmc_v6_0_mc_load_microcode(adev);
  763. if (r) {
  764. dev_err(adev->dev, "Failed to load MC firmware!\n");
  765. return r;
  766. }
  767. }
  768. r = gmc_v6_0_gart_enable(adev);
  769. if (r)
  770. return r;
  771. return r;
  772. }
  773. static int gmc_v6_0_hw_fini(void *handle)
  774. {
  775. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  776. amdgpu_irq_put(adev, &adev->mc.vm_fault, 0);
  777. gmc_v6_0_gart_disable(adev);
  778. return 0;
  779. }
  780. static int gmc_v6_0_suspend(void *handle)
  781. {
  782. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  783. gmc_v6_0_hw_fini(adev);
  784. return 0;
  785. }
  786. static int gmc_v6_0_resume(void *handle)
  787. {
  788. int r;
  789. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  790. r = gmc_v6_0_hw_init(adev);
  791. if (r)
  792. return r;
  793. amdgpu_vm_reset_all_ids(adev);
  794. return 0;
  795. }
  796. static bool gmc_v6_0_is_idle(void *handle)
  797. {
  798. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  799. u32 tmp = RREG32(mmSRBM_STATUS);
  800. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  801. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK | SRBM_STATUS__VMC_BUSY_MASK))
  802. return false;
  803. return true;
  804. }
  805. static int gmc_v6_0_wait_for_idle(void *handle)
  806. {
  807. unsigned i;
  808. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  809. for (i = 0; i < adev->usec_timeout; i++) {
  810. if (gmc_v6_0_is_idle(handle))
  811. return 0;
  812. udelay(1);
  813. }
  814. return -ETIMEDOUT;
  815. }
  816. static int gmc_v6_0_soft_reset(void *handle)
  817. {
  818. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  819. u32 srbm_soft_reset = 0;
  820. u32 tmp = RREG32(mmSRBM_STATUS);
  821. if (tmp & SRBM_STATUS__VMC_BUSY_MASK)
  822. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  823. SRBM_SOFT_RESET, SOFT_RESET_VMC, 1);
  824. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  825. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK)) {
  826. if (!(adev->flags & AMD_IS_APU))
  827. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  828. SRBM_SOFT_RESET, SOFT_RESET_MC, 1);
  829. }
  830. if (srbm_soft_reset) {
  831. gmc_v6_0_mc_stop(adev);
  832. if (gmc_v6_0_wait_for_idle(adev)) {
  833. dev_warn(adev->dev, "Wait for GMC idle timed out !\n");
  834. }
  835. tmp = RREG32(mmSRBM_SOFT_RESET);
  836. tmp |= srbm_soft_reset;
  837. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  838. WREG32(mmSRBM_SOFT_RESET, tmp);
  839. tmp = RREG32(mmSRBM_SOFT_RESET);
  840. udelay(50);
  841. tmp &= ~srbm_soft_reset;
  842. WREG32(mmSRBM_SOFT_RESET, tmp);
  843. tmp = RREG32(mmSRBM_SOFT_RESET);
  844. udelay(50);
  845. gmc_v6_0_mc_resume(adev);
  846. udelay(50);
  847. }
  848. return 0;
  849. }
  850. static int gmc_v6_0_vm_fault_interrupt_state(struct amdgpu_device *adev,
  851. struct amdgpu_irq_src *src,
  852. unsigned type,
  853. enum amdgpu_interrupt_state state)
  854. {
  855. u32 tmp;
  856. u32 bits = (VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  857. VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  858. VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  859. VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  860. VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  861. VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK);
  862. switch (state) {
  863. case AMDGPU_IRQ_STATE_DISABLE:
  864. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  865. tmp &= ~bits;
  866. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  867. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  868. tmp &= ~bits;
  869. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  870. break;
  871. case AMDGPU_IRQ_STATE_ENABLE:
  872. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  873. tmp |= bits;
  874. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  875. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  876. tmp |= bits;
  877. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  878. break;
  879. default:
  880. break;
  881. }
  882. return 0;
  883. }
  884. static int gmc_v6_0_process_interrupt(struct amdgpu_device *adev,
  885. struct amdgpu_irq_src *source,
  886. struct amdgpu_iv_entry *entry)
  887. {
  888. u32 addr, status;
  889. addr = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_ADDR);
  890. status = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_STATUS);
  891. WREG32_P(mmVM_CONTEXT1_CNTL2, 1, ~1);
  892. if (!addr && !status)
  893. return 0;
  894. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_FIRST)
  895. gmc_v6_0_set_fault_enable_default(adev, false);
  896. if (printk_ratelimit()) {
  897. dev_err(adev->dev, "GPU fault detected: %d 0x%08x\n",
  898. entry->src_id, entry->src_data[0]);
  899. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  900. addr);
  901. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  902. status);
  903. gmc_v6_0_vm_decode_fault(adev, status, addr, 0);
  904. }
  905. return 0;
  906. }
  907. static int gmc_v6_0_set_clockgating_state(void *handle,
  908. enum amd_clockgating_state state)
  909. {
  910. return 0;
  911. }
  912. static int gmc_v6_0_set_powergating_state(void *handle,
  913. enum amd_powergating_state state)
  914. {
  915. return 0;
  916. }
  917. static const struct amd_ip_funcs gmc_v6_0_ip_funcs = {
  918. .name = "gmc_v6_0",
  919. .early_init = gmc_v6_0_early_init,
  920. .late_init = gmc_v6_0_late_init,
  921. .sw_init = gmc_v6_0_sw_init,
  922. .sw_fini = gmc_v6_0_sw_fini,
  923. .hw_init = gmc_v6_0_hw_init,
  924. .hw_fini = gmc_v6_0_hw_fini,
  925. .suspend = gmc_v6_0_suspend,
  926. .resume = gmc_v6_0_resume,
  927. .is_idle = gmc_v6_0_is_idle,
  928. .wait_for_idle = gmc_v6_0_wait_for_idle,
  929. .soft_reset = gmc_v6_0_soft_reset,
  930. .set_clockgating_state = gmc_v6_0_set_clockgating_state,
  931. .set_powergating_state = gmc_v6_0_set_powergating_state,
  932. };
  933. static const struct amdgpu_gart_funcs gmc_v6_0_gart_funcs = {
  934. .flush_gpu_tlb = gmc_v6_0_gart_flush_gpu_tlb,
  935. .set_pte_pde = gmc_v6_0_gart_set_pte_pde,
  936. .set_prt = gmc_v6_0_set_prt,
  937. .get_vm_pde = gmc_v6_0_get_vm_pde,
  938. .get_vm_pte_flags = gmc_v6_0_get_vm_pte_flags
  939. };
  940. static const struct amdgpu_irq_src_funcs gmc_v6_0_irq_funcs = {
  941. .set = gmc_v6_0_vm_fault_interrupt_state,
  942. .process = gmc_v6_0_process_interrupt,
  943. };
  944. static void gmc_v6_0_set_gart_funcs(struct amdgpu_device *adev)
  945. {
  946. if (adev->gart.gart_funcs == NULL)
  947. adev->gart.gart_funcs = &gmc_v6_0_gart_funcs;
  948. }
  949. static void gmc_v6_0_set_irq_funcs(struct amdgpu_device *adev)
  950. {
  951. adev->mc.vm_fault.num_types = 1;
  952. adev->mc.vm_fault.funcs = &gmc_v6_0_irq_funcs;
  953. }
  954. const struct amdgpu_ip_block_version gmc_v6_0_ip_block =
  955. {
  956. .type = AMD_IP_BLOCK_TYPE_GMC,
  957. .major = 6,
  958. .minor = 0,
  959. .rev = 0,
  960. .funcs = &gmc_v6_0_ip_funcs,
  961. };