amdgpu_psp.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Author: Huang Rui
  23. *
  24. */
  25. #include <linux/firmware.h>
  26. #include <drm/drmP.h>
  27. #include "amdgpu.h"
  28. #include "amdgpu_psp.h"
  29. #include "amdgpu_ucode.h"
  30. #include "soc15_common.h"
  31. #include "psp_v3_1.h"
  32. #include "psp_v10_0.h"
  33. static void psp_set_funcs(struct amdgpu_device *adev);
  34. static int psp_early_init(void *handle)
  35. {
  36. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  37. psp_set_funcs(adev);
  38. return 0;
  39. }
  40. static int psp_sw_init(void *handle)
  41. {
  42. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  43. struct psp_context *psp = &adev->psp;
  44. int ret;
  45. switch (adev->asic_type) {
  46. case CHIP_VEGA10:
  47. psp->init_microcode = psp_v3_1_init_microcode;
  48. psp->bootloader_load_sysdrv = psp_v3_1_bootloader_load_sysdrv;
  49. psp->bootloader_load_sos = psp_v3_1_bootloader_load_sos;
  50. psp->prep_cmd_buf = psp_v3_1_prep_cmd_buf;
  51. psp->ring_init = psp_v3_1_ring_init;
  52. psp->ring_create = psp_v3_1_ring_create;
  53. psp->ring_destroy = psp_v3_1_ring_destroy;
  54. psp->cmd_submit = psp_v3_1_cmd_submit;
  55. psp->compare_sram_data = psp_v3_1_compare_sram_data;
  56. psp->smu_reload_quirk = psp_v3_1_smu_reload_quirk;
  57. break;
  58. case CHIP_RAVEN:
  59. psp->prep_cmd_buf = psp_v10_0_prep_cmd_buf;
  60. psp->ring_init = psp_v10_0_ring_init;
  61. psp->cmd_submit = psp_v10_0_cmd_submit;
  62. psp->compare_sram_data = psp_v10_0_compare_sram_data;
  63. break;
  64. default:
  65. return -EINVAL;
  66. }
  67. psp->adev = adev;
  68. ret = psp_init_microcode(psp);
  69. if (ret) {
  70. DRM_ERROR("Failed to load psp firmware!\n");
  71. return ret;
  72. }
  73. return 0;
  74. }
  75. static int psp_sw_fini(void *handle)
  76. {
  77. return 0;
  78. }
  79. int psp_wait_for(struct psp_context *psp, uint32_t reg_index,
  80. uint32_t reg_val, uint32_t mask, bool check_changed)
  81. {
  82. uint32_t val;
  83. int i;
  84. struct amdgpu_device *adev = psp->adev;
  85. val = RREG32(reg_index);
  86. for (i = 0; i < adev->usec_timeout; i++) {
  87. if (check_changed) {
  88. if (val != reg_val)
  89. return 0;
  90. } else {
  91. if ((val & mask) == reg_val)
  92. return 0;
  93. }
  94. udelay(1);
  95. }
  96. return -ETIME;
  97. }
  98. static int
  99. psp_cmd_submit_buf(struct psp_context *psp,
  100. struct amdgpu_firmware_info *ucode,
  101. struct psp_gfx_cmd_resp *cmd, uint64_t fence_mc_addr,
  102. int index)
  103. {
  104. int ret;
  105. memset(psp->cmd_buf_mem, 0, PSP_CMD_BUFFER_SIZE);
  106. memcpy(psp->cmd_buf_mem, cmd, sizeof(struct psp_gfx_cmd_resp));
  107. ret = psp_cmd_submit(psp, ucode, psp->cmd_buf_mc_addr,
  108. fence_mc_addr, index);
  109. while (*((unsigned int *)psp->fence_buf) != index) {
  110. msleep(1);
  111. }
  112. return ret;
  113. }
  114. static void psp_prep_tmr_cmd_buf(struct psp_gfx_cmd_resp *cmd,
  115. uint64_t tmr_mc, uint32_t size)
  116. {
  117. cmd->cmd_id = GFX_CMD_ID_SETUP_TMR;
  118. cmd->cmd.cmd_setup_tmr.buf_phy_addr_lo = lower_32_bits(tmr_mc);
  119. cmd->cmd.cmd_setup_tmr.buf_phy_addr_hi = upper_32_bits(tmr_mc);
  120. cmd->cmd.cmd_setup_tmr.buf_size = size;
  121. }
  122. /* Set up Trusted Memory Region */
  123. static int psp_tmr_init(struct psp_context *psp)
  124. {
  125. int ret;
  126. /*
  127. * Allocate 3M memory aligned to 1M from Frame Buffer (local
  128. * physical).
  129. *
  130. * Note: this memory need be reserved till the driver
  131. * uninitializes.
  132. */
  133. ret = amdgpu_bo_create_kernel(psp->adev, 0x300000, 0x100000,
  134. AMDGPU_GEM_DOMAIN_VRAM,
  135. &psp->tmr_bo, &psp->tmr_mc_addr, &psp->tmr_buf);
  136. return ret;
  137. }
  138. static int psp_tmr_load(struct psp_context *psp)
  139. {
  140. int ret;
  141. struct psp_gfx_cmd_resp *cmd;
  142. cmd = kzalloc(sizeof(struct psp_gfx_cmd_resp), GFP_KERNEL);
  143. if (!cmd)
  144. return -ENOMEM;
  145. psp_prep_tmr_cmd_buf(cmd, psp->tmr_mc_addr, 0x300000);
  146. ret = psp_cmd_submit_buf(psp, NULL, cmd,
  147. psp->fence_buf_mc_addr, 1);
  148. if (ret)
  149. goto failed;
  150. kfree(cmd);
  151. return 0;
  152. failed:
  153. kfree(cmd);
  154. return ret;
  155. }
  156. static void psp_prep_asd_cmd_buf(struct psp_gfx_cmd_resp *cmd,
  157. uint64_t asd_mc, uint64_t asd_mc_shared,
  158. uint32_t size, uint32_t shared_size)
  159. {
  160. cmd->cmd_id = GFX_CMD_ID_LOAD_ASD;
  161. cmd->cmd.cmd_load_ta.app_phy_addr_lo = lower_32_bits(asd_mc);
  162. cmd->cmd.cmd_load_ta.app_phy_addr_hi = upper_32_bits(asd_mc);
  163. cmd->cmd.cmd_load_ta.app_len = size;
  164. cmd->cmd.cmd_load_ta.cmd_buf_phy_addr_lo = lower_32_bits(asd_mc_shared);
  165. cmd->cmd.cmd_load_ta.cmd_buf_phy_addr_hi = upper_32_bits(asd_mc_shared);
  166. cmd->cmd.cmd_load_ta.cmd_buf_len = shared_size;
  167. }
  168. static int psp_asd_init(struct psp_context *psp)
  169. {
  170. int ret;
  171. /*
  172. * Allocate 16k memory aligned to 4k from Frame Buffer (local
  173. * physical) for shared ASD <-> Driver
  174. */
  175. ret = amdgpu_bo_create_kernel(psp->adev, PSP_ASD_SHARED_MEM_SIZE,
  176. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  177. &psp->asd_shared_bo,
  178. &psp->asd_shared_mc_addr,
  179. &psp->asd_shared_buf);
  180. return ret;
  181. }
  182. static int psp_asd_load(struct psp_context *psp)
  183. {
  184. int ret;
  185. struct psp_gfx_cmd_resp *cmd;
  186. /* If PSP version doesn't match ASD version, asd loading will be failed.
  187. * add workaround to bypass it for sriov now.
  188. * TODO: add version check to make it common
  189. */
  190. if (amdgpu_sriov_vf(psp->adev))
  191. return 0;
  192. cmd = kzalloc(sizeof(struct psp_gfx_cmd_resp), GFP_KERNEL);
  193. if (!cmd)
  194. return -ENOMEM;
  195. memset(psp->fw_pri_buf, 0, PSP_1_MEG);
  196. memcpy(psp->fw_pri_buf, psp->asd_start_addr, psp->asd_ucode_size);
  197. psp_prep_asd_cmd_buf(cmd, psp->fw_pri_mc_addr, psp->asd_shared_mc_addr,
  198. psp->asd_ucode_size, PSP_ASD_SHARED_MEM_SIZE);
  199. ret = psp_cmd_submit_buf(psp, NULL, cmd,
  200. psp->fence_buf_mc_addr, 2);
  201. kfree(cmd);
  202. return ret;
  203. }
  204. static int psp_hw_start(struct psp_context *psp)
  205. {
  206. int ret;
  207. ret = psp_bootloader_load_sysdrv(psp);
  208. if (ret)
  209. return ret;
  210. ret = psp_bootloader_load_sos(psp);
  211. if (ret)
  212. return ret;
  213. ret = psp_ring_create(psp, PSP_RING_TYPE__KM);
  214. if (ret)
  215. return ret;
  216. ret = psp_tmr_load(psp);
  217. if (ret)
  218. return ret;
  219. ret = psp_asd_load(psp);
  220. if (ret)
  221. return ret;
  222. return 0;
  223. }
  224. static int psp_np_fw_load(struct psp_context *psp)
  225. {
  226. int i, ret;
  227. struct amdgpu_firmware_info *ucode;
  228. struct amdgpu_device* adev = psp->adev;
  229. for (i = 0; i < adev->firmware.max_ucodes; i++) {
  230. ucode = &adev->firmware.ucode[i];
  231. if (!ucode->fw)
  232. continue;
  233. if (ucode->ucode_id == AMDGPU_UCODE_ID_SMC &&
  234. psp_smu_reload_quirk(psp))
  235. continue;
  236. if (amdgpu_sriov_vf(adev) &&
  237. (ucode->ucode_id == AMDGPU_UCODE_ID_SDMA0
  238. || ucode->ucode_id == AMDGPU_UCODE_ID_SDMA1
  239. || ucode->ucode_id == AMDGPU_UCODE_ID_RLC_G))
  240. /*skip ucode loading in SRIOV VF */
  241. continue;
  242. ret = psp_prep_cmd_buf(ucode, psp->cmd);
  243. if (ret)
  244. return ret;
  245. ret = psp_cmd_submit_buf(psp, ucode, psp->cmd,
  246. psp->fence_buf_mc_addr, i + 3);
  247. if (ret)
  248. return ret;
  249. #if 0
  250. /* check if firmware loaded sucessfully */
  251. if (!amdgpu_psp_check_fw_loading_status(adev, i))
  252. return -EINVAL;
  253. #endif
  254. }
  255. return 0;
  256. }
  257. static int psp_load_fw(struct amdgpu_device *adev)
  258. {
  259. int ret;
  260. struct psp_context *psp = &adev->psp;
  261. psp->cmd = kzalloc(sizeof(struct psp_gfx_cmd_resp), GFP_KERNEL);
  262. if (!psp->cmd)
  263. return -ENOMEM;
  264. ret = amdgpu_bo_create_kernel(adev, PSP_1_MEG, PSP_1_MEG,
  265. AMDGPU_GEM_DOMAIN_GTT,
  266. &psp->fw_pri_bo,
  267. &psp->fw_pri_mc_addr,
  268. &psp->fw_pri_buf);
  269. if (ret)
  270. goto failed;
  271. ret = amdgpu_bo_create_kernel(adev, PSP_FENCE_BUFFER_SIZE, PAGE_SIZE,
  272. AMDGPU_GEM_DOMAIN_VRAM,
  273. &psp->fence_buf_bo,
  274. &psp->fence_buf_mc_addr,
  275. &psp->fence_buf);
  276. if (ret)
  277. goto failed_mem2;
  278. ret = amdgpu_bo_create_kernel(adev, PSP_CMD_BUFFER_SIZE, PAGE_SIZE,
  279. AMDGPU_GEM_DOMAIN_VRAM,
  280. &psp->cmd_buf_bo, &psp->cmd_buf_mc_addr,
  281. (void **)&psp->cmd_buf_mem);
  282. if (ret)
  283. goto failed_mem1;
  284. memset(psp->fence_buf, 0, PSP_FENCE_BUFFER_SIZE);
  285. ret = psp_ring_init(psp, PSP_RING_TYPE__KM);
  286. if (ret)
  287. goto failed_mem;
  288. ret = psp_tmr_init(psp);
  289. if (ret)
  290. goto failed_mem;
  291. ret = psp_asd_init(psp);
  292. if (ret)
  293. goto failed_mem;
  294. ret = psp_hw_start(psp);
  295. if (ret)
  296. goto failed_mem;
  297. ret = psp_np_fw_load(psp);
  298. if (ret)
  299. goto failed_mem;
  300. return 0;
  301. failed_mem:
  302. amdgpu_bo_free_kernel(&psp->cmd_buf_bo,
  303. &psp->cmd_buf_mc_addr,
  304. (void **)&psp->cmd_buf_mem);
  305. failed_mem1:
  306. amdgpu_bo_free_kernel(&psp->fence_buf_bo,
  307. &psp->fence_buf_mc_addr, &psp->fence_buf);
  308. failed_mem2:
  309. amdgpu_bo_free_kernel(&psp->fw_pri_bo,
  310. &psp->fw_pri_mc_addr, &psp->fw_pri_buf);
  311. failed:
  312. kfree(psp->cmd);
  313. psp->cmd = NULL;
  314. return ret;
  315. }
  316. static int psp_hw_init(void *handle)
  317. {
  318. int ret;
  319. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  320. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
  321. return 0;
  322. mutex_lock(&adev->firmware.mutex);
  323. /*
  324. * This sequence is just used on hw_init only once, no need on
  325. * resume.
  326. */
  327. ret = amdgpu_ucode_init_bo(adev);
  328. if (ret)
  329. goto failed;
  330. ret = psp_load_fw(adev);
  331. if (ret) {
  332. DRM_ERROR("PSP firmware loading failed\n");
  333. goto failed;
  334. }
  335. mutex_unlock(&adev->firmware.mutex);
  336. return 0;
  337. failed:
  338. adev->firmware.load_type = AMDGPU_FW_LOAD_DIRECT;
  339. mutex_unlock(&adev->firmware.mutex);
  340. return -EINVAL;
  341. }
  342. static int psp_hw_fini(void *handle)
  343. {
  344. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  345. struct psp_context *psp = &adev->psp;
  346. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
  347. return 0;
  348. amdgpu_ucode_fini_bo(adev);
  349. psp_ring_destroy(psp, PSP_RING_TYPE__KM);
  350. amdgpu_bo_free_kernel(&psp->tmr_bo, &psp->tmr_mc_addr, &psp->tmr_buf);
  351. amdgpu_bo_free_kernel(&psp->fw_pri_bo,
  352. &psp->fw_pri_mc_addr, &psp->fw_pri_buf);
  353. amdgpu_bo_free_kernel(&psp->fence_buf_bo,
  354. &psp->fence_buf_mc_addr, &psp->fence_buf);
  355. amdgpu_bo_free_kernel(&psp->asd_shared_bo, &psp->asd_shared_mc_addr,
  356. &psp->asd_shared_buf);
  357. amdgpu_bo_free_kernel(&psp->cmd_buf_bo, &psp->cmd_buf_mc_addr,
  358. (void **)&psp->cmd_buf_mem);
  359. kfree(psp->cmd);
  360. psp->cmd = NULL;
  361. return 0;
  362. }
  363. static int psp_suspend(void *handle)
  364. {
  365. return 0;
  366. }
  367. static int psp_resume(void *handle)
  368. {
  369. int ret;
  370. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  371. struct psp_context *psp = &adev->psp;
  372. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
  373. return 0;
  374. DRM_INFO("PSP is resuming...\n");
  375. mutex_lock(&adev->firmware.mutex);
  376. ret = psp_hw_start(psp);
  377. if (ret)
  378. goto failed;
  379. ret = psp_np_fw_load(psp);
  380. if (ret)
  381. goto failed;
  382. mutex_unlock(&adev->firmware.mutex);
  383. return 0;
  384. failed:
  385. DRM_ERROR("PSP resume failed\n");
  386. mutex_unlock(&adev->firmware.mutex);
  387. return ret;
  388. }
  389. static bool psp_check_fw_loading_status(struct amdgpu_device *adev,
  390. enum AMDGPU_UCODE_ID ucode_type)
  391. {
  392. struct amdgpu_firmware_info *ucode = NULL;
  393. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  394. DRM_INFO("firmware is not loaded by PSP\n");
  395. return true;
  396. }
  397. if (!adev->firmware.fw_size)
  398. return false;
  399. ucode = &adev->firmware.ucode[ucode_type];
  400. if (!ucode->fw || !ucode->ucode_size)
  401. return false;
  402. return psp_compare_sram_data(&adev->psp, ucode, ucode_type);
  403. }
  404. static int psp_set_clockgating_state(void *handle,
  405. enum amd_clockgating_state state)
  406. {
  407. return 0;
  408. }
  409. static int psp_set_powergating_state(void *handle,
  410. enum amd_powergating_state state)
  411. {
  412. return 0;
  413. }
  414. const struct amd_ip_funcs psp_ip_funcs = {
  415. .name = "psp",
  416. .early_init = psp_early_init,
  417. .late_init = NULL,
  418. .sw_init = psp_sw_init,
  419. .sw_fini = psp_sw_fini,
  420. .hw_init = psp_hw_init,
  421. .hw_fini = psp_hw_fini,
  422. .suspend = psp_suspend,
  423. .resume = psp_resume,
  424. .is_idle = NULL,
  425. .wait_for_idle = NULL,
  426. .soft_reset = NULL,
  427. .set_clockgating_state = psp_set_clockgating_state,
  428. .set_powergating_state = psp_set_powergating_state,
  429. };
  430. static const struct amdgpu_psp_funcs psp_funcs = {
  431. .check_fw_loading_status = psp_check_fw_loading_status,
  432. };
  433. static void psp_set_funcs(struct amdgpu_device *adev)
  434. {
  435. if (NULL == adev->firmware.funcs)
  436. adev->firmware.funcs = &psp_funcs;
  437. }
  438. const struct amdgpu_ip_block_version psp_v3_1_ip_block =
  439. {
  440. .type = AMD_IP_BLOCK_TYPE_PSP,
  441. .major = 3,
  442. .minor = 1,
  443. .rev = 0,
  444. .funcs = &psp_ip_funcs,
  445. };
  446. const struct amdgpu_ip_block_version psp_v10_0_ip_block =
  447. {
  448. .type = AMD_IP_BLOCK_TYPE_PSP,
  449. .major = 10,
  450. .minor = 0,
  451. .rev = 0,
  452. .funcs = &psp_ip_funcs,
  453. };