amdgpu_device.c 96 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/kthread.h>
  29. #include <linux/console.h>
  30. #include <linux/slab.h>
  31. #include <linux/debugfs.h>
  32. #include <drm/drmP.h>
  33. #include <drm/drm_crtc_helper.h>
  34. #include <drm/amdgpu_drm.h>
  35. #include <linux/vgaarb.h>
  36. #include <linux/vga_switcheroo.h>
  37. #include <linux/efi.h>
  38. #include "amdgpu.h"
  39. #include "amdgpu_trace.h"
  40. #include "amdgpu_i2c.h"
  41. #include "atom.h"
  42. #include "amdgpu_atombios.h"
  43. #include "amdgpu_atomfirmware.h"
  44. #include "amd_pcie.h"
  45. #ifdef CONFIG_DRM_AMDGPU_SI
  46. #include "si.h"
  47. #endif
  48. #ifdef CONFIG_DRM_AMDGPU_CIK
  49. #include "cik.h"
  50. #endif
  51. #include "vi.h"
  52. #include "soc15.h"
  53. #include "bif/bif_4_1_d.h"
  54. #include <linux/pci.h>
  55. #include <linux/firmware.h>
  56. #include "amdgpu_vf_error.h"
  57. MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
  58. MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
  59. #define AMDGPU_RESUME_MS 2000
  60. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev);
  61. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev);
  62. static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev);
  63. static const char *amdgpu_asic_name[] = {
  64. "TAHITI",
  65. "PITCAIRN",
  66. "VERDE",
  67. "OLAND",
  68. "HAINAN",
  69. "BONAIRE",
  70. "KAVERI",
  71. "KABINI",
  72. "HAWAII",
  73. "MULLINS",
  74. "TOPAZ",
  75. "TONGA",
  76. "FIJI",
  77. "CARRIZO",
  78. "STONEY",
  79. "POLARIS10",
  80. "POLARIS11",
  81. "POLARIS12",
  82. "VEGA10",
  83. "RAVEN",
  84. "LAST",
  85. };
  86. bool amdgpu_device_is_px(struct drm_device *dev)
  87. {
  88. struct amdgpu_device *adev = dev->dev_private;
  89. if (adev->flags & AMD_IS_PX)
  90. return true;
  91. return false;
  92. }
  93. /*
  94. * MMIO register access helper functions.
  95. */
  96. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  97. uint32_t acc_flags)
  98. {
  99. uint32_t ret;
  100. if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
  101. BUG_ON(in_interrupt());
  102. return amdgpu_virt_kiq_rreg(adev, reg);
  103. }
  104. if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
  105. ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
  106. else {
  107. unsigned long flags;
  108. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  109. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  110. ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  111. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  112. }
  113. trace_amdgpu_mm_rreg(adev->pdev->device, reg, ret);
  114. return ret;
  115. }
  116. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  117. uint32_t acc_flags)
  118. {
  119. trace_amdgpu_mm_wreg(adev->pdev->device, reg, v);
  120. if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
  121. adev->last_mm_index = v;
  122. }
  123. if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
  124. BUG_ON(in_interrupt());
  125. return amdgpu_virt_kiq_wreg(adev, reg, v);
  126. }
  127. if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
  128. writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
  129. else {
  130. unsigned long flags;
  131. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  132. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  133. writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  134. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  135. }
  136. if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
  137. udelay(500);
  138. }
  139. }
  140. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
  141. {
  142. if ((reg * 4) < adev->rio_mem_size)
  143. return ioread32(adev->rio_mem + (reg * 4));
  144. else {
  145. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  146. return ioread32(adev->rio_mem + (mmMM_DATA * 4));
  147. }
  148. }
  149. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  150. {
  151. if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
  152. adev->last_mm_index = v;
  153. }
  154. if ((reg * 4) < adev->rio_mem_size)
  155. iowrite32(v, adev->rio_mem + (reg * 4));
  156. else {
  157. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  158. iowrite32(v, adev->rio_mem + (mmMM_DATA * 4));
  159. }
  160. if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
  161. udelay(500);
  162. }
  163. }
  164. /**
  165. * amdgpu_mm_rdoorbell - read a doorbell dword
  166. *
  167. * @adev: amdgpu_device pointer
  168. * @index: doorbell index
  169. *
  170. * Returns the value in the doorbell aperture at the
  171. * requested doorbell index (CIK).
  172. */
  173. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
  174. {
  175. if (index < adev->doorbell.num_doorbells) {
  176. return readl(adev->doorbell.ptr + index);
  177. } else {
  178. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  179. return 0;
  180. }
  181. }
  182. /**
  183. * amdgpu_mm_wdoorbell - write a doorbell dword
  184. *
  185. * @adev: amdgpu_device pointer
  186. * @index: doorbell index
  187. * @v: value to write
  188. *
  189. * Writes @v to the doorbell aperture at the
  190. * requested doorbell index (CIK).
  191. */
  192. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
  193. {
  194. if (index < adev->doorbell.num_doorbells) {
  195. writel(v, adev->doorbell.ptr + index);
  196. } else {
  197. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  198. }
  199. }
  200. /**
  201. * amdgpu_mm_rdoorbell64 - read a doorbell Qword
  202. *
  203. * @adev: amdgpu_device pointer
  204. * @index: doorbell index
  205. *
  206. * Returns the value in the doorbell aperture at the
  207. * requested doorbell index (VEGA10+).
  208. */
  209. u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index)
  210. {
  211. if (index < adev->doorbell.num_doorbells) {
  212. return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index));
  213. } else {
  214. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  215. return 0;
  216. }
  217. }
  218. /**
  219. * amdgpu_mm_wdoorbell64 - write a doorbell Qword
  220. *
  221. * @adev: amdgpu_device pointer
  222. * @index: doorbell index
  223. * @v: value to write
  224. *
  225. * Writes @v to the doorbell aperture at the
  226. * requested doorbell index (VEGA10+).
  227. */
  228. void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v)
  229. {
  230. if (index < adev->doorbell.num_doorbells) {
  231. atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v);
  232. } else {
  233. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  234. }
  235. }
  236. /**
  237. * amdgpu_invalid_rreg - dummy reg read function
  238. *
  239. * @adev: amdgpu device pointer
  240. * @reg: offset of register
  241. *
  242. * Dummy register read function. Used for register blocks
  243. * that certain asics don't have (all asics).
  244. * Returns the value in the register.
  245. */
  246. static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
  247. {
  248. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  249. BUG();
  250. return 0;
  251. }
  252. /**
  253. * amdgpu_invalid_wreg - dummy reg write function
  254. *
  255. * @adev: amdgpu device pointer
  256. * @reg: offset of register
  257. * @v: value to write to the register
  258. *
  259. * Dummy register read function. Used for register blocks
  260. * that certain asics don't have (all asics).
  261. */
  262. static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
  263. {
  264. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  265. reg, v);
  266. BUG();
  267. }
  268. /**
  269. * amdgpu_block_invalid_rreg - dummy reg read function
  270. *
  271. * @adev: amdgpu device pointer
  272. * @block: offset of instance
  273. * @reg: offset of register
  274. *
  275. * Dummy register read function. Used for register blocks
  276. * that certain asics don't have (all asics).
  277. * Returns the value in the register.
  278. */
  279. static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
  280. uint32_t block, uint32_t reg)
  281. {
  282. DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
  283. reg, block);
  284. BUG();
  285. return 0;
  286. }
  287. /**
  288. * amdgpu_block_invalid_wreg - dummy reg write function
  289. *
  290. * @adev: amdgpu device pointer
  291. * @block: offset of instance
  292. * @reg: offset of register
  293. * @v: value to write to the register
  294. *
  295. * Dummy register read function. Used for register blocks
  296. * that certain asics don't have (all asics).
  297. */
  298. static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
  299. uint32_t block,
  300. uint32_t reg, uint32_t v)
  301. {
  302. DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
  303. reg, block, v);
  304. BUG();
  305. }
  306. static int amdgpu_vram_scratch_init(struct amdgpu_device *adev)
  307. {
  308. int r;
  309. if (adev->vram_scratch.robj == NULL) {
  310. r = amdgpu_bo_create(adev, AMDGPU_GPU_PAGE_SIZE,
  311. PAGE_SIZE, true, AMDGPU_GEM_DOMAIN_VRAM,
  312. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  313. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  314. NULL, NULL, &adev->vram_scratch.robj);
  315. if (r) {
  316. return r;
  317. }
  318. }
  319. r = amdgpu_bo_reserve(adev->vram_scratch.robj, false);
  320. if (unlikely(r != 0))
  321. return r;
  322. r = amdgpu_bo_pin(adev->vram_scratch.robj,
  323. AMDGPU_GEM_DOMAIN_VRAM, &adev->vram_scratch.gpu_addr);
  324. if (r) {
  325. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  326. return r;
  327. }
  328. r = amdgpu_bo_kmap(adev->vram_scratch.robj,
  329. (void **)&adev->vram_scratch.ptr);
  330. if (r)
  331. amdgpu_bo_unpin(adev->vram_scratch.robj);
  332. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  333. return r;
  334. }
  335. static void amdgpu_vram_scratch_fini(struct amdgpu_device *adev)
  336. {
  337. int r;
  338. if (adev->vram_scratch.robj == NULL) {
  339. return;
  340. }
  341. r = amdgpu_bo_reserve(adev->vram_scratch.robj, true);
  342. if (likely(r == 0)) {
  343. amdgpu_bo_kunmap(adev->vram_scratch.robj);
  344. amdgpu_bo_unpin(adev->vram_scratch.robj);
  345. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  346. }
  347. amdgpu_bo_unref(&adev->vram_scratch.robj);
  348. }
  349. /**
  350. * amdgpu_program_register_sequence - program an array of registers.
  351. *
  352. * @adev: amdgpu_device pointer
  353. * @registers: pointer to the register array
  354. * @array_size: size of the register array
  355. *
  356. * Programs an array or registers with and and or masks.
  357. * This is a helper for setting golden registers.
  358. */
  359. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  360. const u32 *registers,
  361. const u32 array_size)
  362. {
  363. u32 tmp, reg, and_mask, or_mask;
  364. int i;
  365. if (array_size % 3)
  366. return;
  367. for (i = 0; i < array_size; i +=3) {
  368. reg = registers[i + 0];
  369. and_mask = registers[i + 1];
  370. or_mask = registers[i + 2];
  371. if (and_mask == 0xffffffff) {
  372. tmp = or_mask;
  373. } else {
  374. tmp = RREG32(reg);
  375. tmp &= ~and_mask;
  376. tmp |= or_mask;
  377. }
  378. WREG32(reg, tmp);
  379. }
  380. }
  381. void amdgpu_pci_config_reset(struct amdgpu_device *adev)
  382. {
  383. pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
  384. }
  385. /*
  386. * GPU doorbell aperture helpers function.
  387. */
  388. /**
  389. * amdgpu_doorbell_init - Init doorbell driver information.
  390. *
  391. * @adev: amdgpu_device pointer
  392. *
  393. * Init doorbell driver information (CIK)
  394. * Returns 0 on success, error on failure.
  395. */
  396. static int amdgpu_doorbell_init(struct amdgpu_device *adev)
  397. {
  398. /* doorbell bar mapping */
  399. adev->doorbell.base = pci_resource_start(adev->pdev, 2);
  400. adev->doorbell.size = pci_resource_len(adev->pdev, 2);
  401. adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
  402. AMDGPU_DOORBELL_MAX_ASSIGNMENT+1);
  403. if (adev->doorbell.num_doorbells == 0)
  404. return -EINVAL;
  405. adev->doorbell.ptr = ioremap(adev->doorbell.base,
  406. adev->doorbell.num_doorbells *
  407. sizeof(u32));
  408. if (adev->doorbell.ptr == NULL)
  409. return -ENOMEM;
  410. return 0;
  411. }
  412. /**
  413. * amdgpu_doorbell_fini - Tear down doorbell driver information.
  414. *
  415. * @adev: amdgpu_device pointer
  416. *
  417. * Tear down doorbell driver information (CIK)
  418. */
  419. static void amdgpu_doorbell_fini(struct amdgpu_device *adev)
  420. {
  421. iounmap(adev->doorbell.ptr);
  422. adev->doorbell.ptr = NULL;
  423. }
  424. /**
  425. * amdgpu_doorbell_get_kfd_info - Report doorbell configuration required to
  426. * setup amdkfd
  427. *
  428. * @adev: amdgpu_device pointer
  429. * @aperture_base: output returning doorbell aperture base physical address
  430. * @aperture_size: output returning doorbell aperture size in bytes
  431. * @start_offset: output returning # of doorbell bytes reserved for amdgpu.
  432. *
  433. * amdgpu and amdkfd share the doorbell aperture. amdgpu sets it up,
  434. * takes doorbells required for its own rings and reports the setup to amdkfd.
  435. * amdgpu reserved doorbells are at the start of the doorbell aperture.
  436. */
  437. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  438. phys_addr_t *aperture_base,
  439. size_t *aperture_size,
  440. size_t *start_offset)
  441. {
  442. /*
  443. * The first num_doorbells are used by amdgpu.
  444. * amdkfd takes whatever's left in the aperture.
  445. */
  446. if (adev->doorbell.size > adev->doorbell.num_doorbells * sizeof(u32)) {
  447. *aperture_base = adev->doorbell.base;
  448. *aperture_size = adev->doorbell.size;
  449. *start_offset = adev->doorbell.num_doorbells * sizeof(u32);
  450. } else {
  451. *aperture_base = 0;
  452. *aperture_size = 0;
  453. *start_offset = 0;
  454. }
  455. }
  456. /*
  457. * amdgpu_wb_*()
  458. * Writeback is the method by which the GPU updates special pages in memory
  459. * with the status of certain GPU events (fences, ring pointers,etc.).
  460. */
  461. /**
  462. * amdgpu_wb_fini - Disable Writeback and free memory
  463. *
  464. * @adev: amdgpu_device pointer
  465. *
  466. * Disables Writeback and frees the Writeback memory (all asics).
  467. * Used at driver shutdown.
  468. */
  469. static void amdgpu_wb_fini(struct amdgpu_device *adev)
  470. {
  471. if (adev->wb.wb_obj) {
  472. amdgpu_bo_free_kernel(&adev->wb.wb_obj,
  473. &adev->wb.gpu_addr,
  474. (void **)&adev->wb.wb);
  475. adev->wb.wb_obj = NULL;
  476. }
  477. }
  478. /**
  479. * amdgpu_wb_init- Init Writeback driver info and allocate memory
  480. *
  481. * @adev: amdgpu_device pointer
  482. *
  483. * Initializes writeback and allocates writeback memory (all asics).
  484. * Used at driver startup.
  485. * Returns 0 on success or an -error on failure.
  486. */
  487. static int amdgpu_wb_init(struct amdgpu_device *adev)
  488. {
  489. int r;
  490. if (adev->wb.wb_obj == NULL) {
  491. r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t),
  492. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
  493. &adev->wb.wb_obj, &adev->wb.gpu_addr,
  494. (void **)&adev->wb.wb);
  495. if (r) {
  496. dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
  497. return r;
  498. }
  499. adev->wb.num_wb = AMDGPU_MAX_WB;
  500. memset(&adev->wb.used, 0, sizeof(adev->wb.used));
  501. /* clear wb memory */
  502. memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t));
  503. }
  504. return 0;
  505. }
  506. /**
  507. * amdgpu_wb_get - Allocate a wb entry
  508. *
  509. * @adev: amdgpu_device pointer
  510. * @wb: wb index
  511. *
  512. * Allocate a wb slot for use by the driver (all asics).
  513. * Returns 0 on success or -EINVAL on failure.
  514. */
  515. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb)
  516. {
  517. unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
  518. if (offset < adev->wb.num_wb) {
  519. __set_bit(offset, adev->wb.used);
  520. *wb = offset;
  521. return 0;
  522. } else {
  523. return -EINVAL;
  524. }
  525. }
  526. /**
  527. * amdgpu_wb_get_64bit - Allocate a wb entry
  528. *
  529. * @adev: amdgpu_device pointer
  530. * @wb: wb index
  531. *
  532. * Allocate a wb slot for use by the driver (all asics).
  533. * Returns 0 on success or -EINVAL on failure.
  534. */
  535. int amdgpu_wb_get_64bit(struct amdgpu_device *adev, u32 *wb)
  536. {
  537. unsigned long offset = bitmap_find_next_zero_area_off(adev->wb.used,
  538. adev->wb.num_wb, 0, 2, 7, 0);
  539. if ((offset + 1) < adev->wb.num_wb) {
  540. __set_bit(offset, adev->wb.used);
  541. __set_bit(offset + 1, adev->wb.used);
  542. *wb = offset;
  543. return 0;
  544. } else {
  545. return -EINVAL;
  546. }
  547. }
  548. /**
  549. * amdgpu_wb_free - Free a wb entry
  550. *
  551. * @adev: amdgpu_device pointer
  552. * @wb: wb index
  553. *
  554. * Free a wb slot allocated for use by the driver (all asics)
  555. */
  556. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb)
  557. {
  558. if (wb < adev->wb.num_wb)
  559. __clear_bit(wb, adev->wb.used);
  560. }
  561. /**
  562. * amdgpu_wb_free_64bit - Free a wb entry
  563. *
  564. * @adev: amdgpu_device pointer
  565. * @wb: wb index
  566. *
  567. * Free a wb slot allocated for use by the driver (all asics)
  568. */
  569. void amdgpu_wb_free_64bit(struct amdgpu_device *adev, u32 wb)
  570. {
  571. if ((wb + 1) < adev->wb.num_wb) {
  572. __clear_bit(wb, adev->wb.used);
  573. __clear_bit(wb + 1, adev->wb.used);
  574. }
  575. }
  576. /**
  577. * amdgpu_vram_location - try to find VRAM location
  578. * @adev: amdgpu device structure holding all necessary informations
  579. * @mc: memory controller structure holding memory informations
  580. * @base: base address at which to put VRAM
  581. *
  582. * Function will try to place VRAM at base address provided
  583. * as parameter (which is so far either PCI aperture address or
  584. * for IGP TOM base address).
  585. *
  586. * If there is not enough space to fit the unvisible VRAM in the 32bits
  587. * address space then we limit the VRAM size to the aperture.
  588. *
  589. * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
  590. * this shouldn't be a problem as we are using the PCI aperture as a reference.
  591. * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
  592. * not IGP.
  593. *
  594. * Note: we use mc_vram_size as on some board we need to program the mc to
  595. * cover the whole aperture even if VRAM size is inferior to aperture size
  596. * Novell bug 204882 + along with lots of ubuntu ones
  597. *
  598. * Note: when limiting vram it's safe to overwritte real_vram_size because
  599. * we are not in case where real_vram_size is inferior to mc_vram_size (ie
  600. * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
  601. * ones)
  602. *
  603. * Note: IGP TOM addr should be the same as the aperture addr, we don't
  604. * explicitly check for that though.
  605. *
  606. * FIXME: when reducing VRAM size align new size on power of 2.
  607. */
  608. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base)
  609. {
  610. uint64_t limit = (uint64_t)amdgpu_vram_limit << 20;
  611. mc->vram_start = base;
  612. if (mc->mc_vram_size > (adev->mc.mc_mask - base + 1)) {
  613. dev_warn(adev->dev, "limiting VRAM to PCI aperture size\n");
  614. mc->real_vram_size = mc->aper_size;
  615. mc->mc_vram_size = mc->aper_size;
  616. }
  617. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  618. if (limit && limit < mc->real_vram_size)
  619. mc->real_vram_size = limit;
  620. dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
  621. mc->mc_vram_size >> 20, mc->vram_start,
  622. mc->vram_end, mc->real_vram_size >> 20);
  623. }
  624. /**
  625. * amdgpu_gart_location - try to find GTT location
  626. * @adev: amdgpu device structure holding all necessary informations
  627. * @mc: memory controller structure holding memory informations
  628. *
  629. * Function will place try to place GTT before or after VRAM.
  630. *
  631. * If GTT size is bigger than space left then we ajust GTT size.
  632. * Thus function will never fails.
  633. *
  634. * FIXME: when reducing GTT size align new size on power of 2.
  635. */
  636. void amdgpu_gart_location(struct amdgpu_device *adev, struct amdgpu_mc *mc)
  637. {
  638. u64 size_af, size_bf;
  639. size_af = adev->mc.mc_mask - mc->vram_end;
  640. size_bf = mc->vram_start;
  641. if (size_bf > size_af) {
  642. if (mc->gart_size > size_bf) {
  643. dev_warn(adev->dev, "limiting GTT\n");
  644. mc->gart_size = size_bf;
  645. }
  646. mc->gart_start = 0;
  647. } else {
  648. if (mc->gart_size > size_af) {
  649. dev_warn(adev->dev, "limiting GTT\n");
  650. mc->gart_size = size_af;
  651. }
  652. mc->gart_start = mc->vram_end + 1;
  653. }
  654. mc->gart_end = mc->gart_start + mc->gart_size - 1;
  655. dev_info(adev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
  656. mc->gart_size >> 20, mc->gart_start, mc->gart_end);
  657. }
  658. /*
  659. * GPU helpers function.
  660. */
  661. /**
  662. * amdgpu_need_post - check if the hw need post or not
  663. *
  664. * @adev: amdgpu_device pointer
  665. *
  666. * Check if the asic has been initialized (all asics) at driver startup
  667. * or post is needed if hw reset is performed.
  668. * Returns true if need or false if not.
  669. */
  670. bool amdgpu_need_post(struct amdgpu_device *adev)
  671. {
  672. uint32_t reg;
  673. if (adev->has_hw_reset) {
  674. adev->has_hw_reset = false;
  675. return true;
  676. }
  677. /* bios scratch used on CIK+ */
  678. if (adev->asic_type >= CHIP_BONAIRE)
  679. return amdgpu_atombios_scratch_need_asic_init(adev);
  680. /* check MEM_SIZE for older asics */
  681. reg = amdgpu_asic_get_config_memsize(adev);
  682. if ((reg != 0) && (reg != 0xffffffff))
  683. return false;
  684. return true;
  685. }
  686. static bool amdgpu_vpost_needed(struct amdgpu_device *adev)
  687. {
  688. if (amdgpu_sriov_vf(adev))
  689. return false;
  690. if (amdgpu_passthrough(adev)) {
  691. /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
  692. * some old smc fw still need driver do vPost otherwise gpu hang, while
  693. * those smc fw version above 22.15 doesn't have this flaw, so we force
  694. * vpost executed for smc version below 22.15
  695. */
  696. if (adev->asic_type == CHIP_FIJI) {
  697. int err;
  698. uint32_t fw_ver;
  699. err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
  700. /* force vPost if error occured */
  701. if (err)
  702. return true;
  703. fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
  704. if (fw_ver < 0x00160e00)
  705. return true;
  706. }
  707. }
  708. return amdgpu_need_post(adev);
  709. }
  710. /**
  711. * amdgpu_dummy_page_init - init dummy page used by the driver
  712. *
  713. * @adev: amdgpu_device pointer
  714. *
  715. * Allocate the dummy page used by the driver (all asics).
  716. * This dummy page is used by the driver as a filler for gart entries
  717. * when pages are taken out of the GART
  718. * Returns 0 on sucess, -ENOMEM on failure.
  719. */
  720. int amdgpu_dummy_page_init(struct amdgpu_device *adev)
  721. {
  722. if (adev->dummy_page.page)
  723. return 0;
  724. adev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
  725. if (adev->dummy_page.page == NULL)
  726. return -ENOMEM;
  727. adev->dummy_page.addr = pci_map_page(adev->pdev, adev->dummy_page.page,
  728. 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  729. if (pci_dma_mapping_error(adev->pdev, adev->dummy_page.addr)) {
  730. dev_err(&adev->pdev->dev, "Failed to DMA MAP the dummy page\n");
  731. __free_page(adev->dummy_page.page);
  732. adev->dummy_page.page = NULL;
  733. return -ENOMEM;
  734. }
  735. return 0;
  736. }
  737. /**
  738. * amdgpu_dummy_page_fini - free dummy page used by the driver
  739. *
  740. * @adev: amdgpu_device pointer
  741. *
  742. * Frees the dummy page used by the driver (all asics).
  743. */
  744. void amdgpu_dummy_page_fini(struct amdgpu_device *adev)
  745. {
  746. if (adev->dummy_page.page == NULL)
  747. return;
  748. pci_unmap_page(adev->pdev, adev->dummy_page.addr,
  749. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  750. __free_page(adev->dummy_page.page);
  751. adev->dummy_page.page = NULL;
  752. }
  753. /* ATOM accessor methods */
  754. /*
  755. * ATOM is an interpreted byte code stored in tables in the vbios. The
  756. * driver registers callbacks to access registers and the interpreter
  757. * in the driver parses the tables and executes then to program specific
  758. * actions (set display modes, asic init, etc.). See amdgpu_atombios.c,
  759. * atombios.h, and atom.c
  760. */
  761. /**
  762. * cail_pll_read - read PLL register
  763. *
  764. * @info: atom card_info pointer
  765. * @reg: PLL register offset
  766. *
  767. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  768. * Returns the value of the PLL register.
  769. */
  770. static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
  771. {
  772. return 0;
  773. }
  774. /**
  775. * cail_pll_write - write PLL register
  776. *
  777. * @info: atom card_info pointer
  778. * @reg: PLL register offset
  779. * @val: value to write to the pll register
  780. *
  781. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  782. */
  783. static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
  784. {
  785. }
  786. /**
  787. * cail_mc_read - read MC (Memory Controller) register
  788. *
  789. * @info: atom card_info pointer
  790. * @reg: MC register offset
  791. *
  792. * Provides an MC register accessor for the atom interpreter (r4xx+).
  793. * Returns the value of the MC register.
  794. */
  795. static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
  796. {
  797. return 0;
  798. }
  799. /**
  800. * cail_mc_write - write MC (Memory Controller) register
  801. *
  802. * @info: atom card_info pointer
  803. * @reg: MC register offset
  804. * @val: value to write to the pll register
  805. *
  806. * Provides a MC register accessor for the atom interpreter (r4xx+).
  807. */
  808. static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
  809. {
  810. }
  811. /**
  812. * cail_reg_write - write MMIO register
  813. *
  814. * @info: atom card_info pointer
  815. * @reg: MMIO register offset
  816. * @val: value to write to the pll register
  817. *
  818. * Provides a MMIO register accessor for the atom interpreter (r4xx+).
  819. */
  820. static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
  821. {
  822. struct amdgpu_device *adev = info->dev->dev_private;
  823. WREG32(reg, val);
  824. }
  825. /**
  826. * cail_reg_read - read MMIO register
  827. *
  828. * @info: atom card_info pointer
  829. * @reg: MMIO register offset
  830. *
  831. * Provides an MMIO register accessor for the atom interpreter (r4xx+).
  832. * Returns the value of the MMIO register.
  833. */
  834. static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
  835. {
  836. struct amdgpu_device *adev = info->dev->dev_private;
  837. uint32_t r;
  838. r = RREG32(reg);
  839. return r;
  840. }
  841. /**
  842. * cail_ioreg_write - write IO register
  843. *
  844. * @info: atom card_info pointer
  845. * @reg: IO register offset
  846. * @val: value to write to the pll register
  847. *
  848. * Provides a IO register accessor for the atom interpreter (r4xx+).
  849. */
  850. static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
  851. {
  852. struct amdgpu_device *adev = info->dev->dev_private;
  853. WREG32_IO(reg, val);
  854. }
  855. /**
  856. * cail_ioreg_read - read IO register
  857. *
  858. * @info: atom card_info pointer
  859. * @reg: IO register offset
  860. *
  861. * Provides an IO register accessor for the atom interpreter (r4xx+).
  862. * Returns the value of the IO register.
  863. */
  864. static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
  865. {
  866. struct amdgpu_device *adev = info->dev->dev_private;
  867. uint32_t r;
  868. r = RREG32_IO(reg);
  869. return r;
  870. }
  871. /**
  872. * amdgpu_atombios_fini - free the driver info and callbacks for atombios
  873. *
  874. * @adev: amdgpu_device pointer
  875. *
  876. * Frees the driver info and register access callbacks for the ATOM
  877. * interpreter (r4xx+).
  878. * Called at driver shutdown.
  879. */
  880. static void amdgpu_atombios_fini(struct amdgpu_device *adev)
  881. {
  882. if (adev->mode_info.atom_context) {
  883. kfree(adev->mode_info.atom_context->scratch);
  884. kfree(adev->mode_info.atom_context->iio);
  885. }
  886. kfree(adev->mode_info.atom_context);
  887. adev->mode_info.atom_context = NULL;
  888. kfree(adev->mode_info.atom_card_info);
  889. adev->mode_info.atom_card_info = NULL;
  890. }
  891. /**
  892. * amdgpu_atombios_init - init the driver info and callbacks for atombios
  893. *
  894. * @adev: amdgpu_device pointer
  895. *
  896. * Initializes the driver info and register access callbacks for the
  897. * ATOM interpreter (r4xx+).
  898. * Returns 0 on sucess, -ENOMEM on failure.
  899. * Called at driver startup.
  900. */
  901. static int amdgpu_atombios_init(struct amdgpu_device *adev)
  902. {
  903. struct card_info *atom_card_info =
  904. kzalloc(sizeof(struct card_info), GFP_KERNEL);
  905. if (!atom_card_info)
  906. return -ENOMEM;
  907. adev->mode_info.atom_card_info = atom_card_info;
  908. atom_card_info->dev = adev->ddev;
  909. atom_card_info->reg_read = cail_reg_read;
  910. atom_card_info->reg_write = cail_reg_write;
  911. /* needed for iio ops */
  912. if (adev->rio_mem) {
  913. atom_card_info->ioreg_read = cail_ioreg_read;
  914. atom_card_info->ioreg_write = cail_ioreg_write;
  915. } else {
  916. DRM_INFO("PCI I/O BAR is not found. Using MMIO to access ATOM BIOS\n");
  917. atom_card_info->ioreg_read = cail_reg_read;
  918. atom_card_info->ioreg_write = cail_reg_write;
  919. }
  920. atom_card_info->mc_read = cail_mc_read;
  921. atom_card_info->mc_write = cail_mc_write;
  922. atom_card_info->pll_read = cail_pll_read;
  923. atom_card_info->pll_write = cail_pll_write;
  924. adev->mode_info.atom_context = amdgpu_atom_parse(atom_card_info, adev->bios);
  925. if (!adev->mode_info.atom_context) {
  926. amdgpu_atombios_fini(adev);
  927. return -ENOMEM;
  928. }
  929. mutex_init(&adev->mode_info.atom_context->mutex);
  930. if (adev->is_atom_fw) {
  931. amdgpu_atomfirmware_scratch_regs_init(adev);
  932. amdgpu_atomfirmware_allocate_fb_scratch(adev);
  933. } else {
  934. amdgpu_atombios_scratch_regs_init(adev);
  935. amdgpu_atombios_allocate_fb_scratch(adev);
  936. }
  937. return 0;
  938. }
  939. /* if we get transitioned to only one device, take VGA back */
  940. /**
  941. * amdgpu_vga_set_decode - enable/disable vga decode
  942. *
  943. * @cookie: amdgpu_device pointer
  944. * @state: enable/disable vga decode
  945. *
  946. * Enable/disable vga decode (all asics).
  947. * Returns VGA resource flags.
  948. */
  949. static unsigned int amdgpu_vga_set_decode(void *cookie, bool state)
  950. {
  951. struct amdgpu_device *adev = cookie;
  952. amdgpu_asic_set_vga_state(adev, state);
  953. if (state)
  954. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  955. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  956. else
  957. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  958. }
  959. static void amdgpu_check_block_size(struct amdgpu_device *adev)
  960. {
  961. /* defines number of bits in page table versus page directory,
  962. * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
  963. * page table and the remaining bits are in the page directory */
  964. if (amdgpu_vm_block_size == -1)
  965. return;
  966. if (amdgpu_vm_block_size < 9) {
  967. dev_warn(adev->dev, "VM page table size (%d) too small\n",
  968. amdgpu_vm_block_size);
  969. goto def_value;
  970. }
  971. if (amdgpu_vm_block_size > 24 ||
  972. (amdgpu_vm_size * 1024) < (1ull << amdgpu_vm_block_size)) {
  973. dev_warn(adev->dev, "VM page table size (%d) too large\n",
  974. amdgpu_vm_block_size);
  975. goto def_value;
  976. }
  977. return;
  978. def_value:
  979. amdgpu_vm_block_size = -1;
  980. }
  981. static void amdgpu_check_vm_size(struct amdgpu_device *adev)
  982. {
  983. /* no need to check the default value */
  984. if (amdgpu_vm_size == -1)
  985. return;
  986. if (!is_power_of_2(amdgpu_vm_size)) {
  987. dev_warn(adev->dev, "VM size (%d) must be a power of 2\n",
  988. amdgpu_vm_size);
  989. goto def_value;
  990. }
  991. if (amdgpu_vm_size < 1) {
  992. dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
  993. amdgpu_vm_size);
  994. goto def_value;
  995. }
  996. /*
  997. * Max GPUVM size for Cayman, SI, CI VI are 40 bits.
  998. */
  999. if (amdgpu_vm_size > 1024) {
  1000. dev_warn(adev->dev, "VM size (%d) too large, max is 1TB\n",
  1001. amdgpu_vm_size);
  1002. goto def_value;
  1003. }
  1004. return;
  1005. def_value:
  1006. amdgpu_vm_size = -1;
  1007. }
  1008. /**
  1009. * amdgpu_check_arguments - validate module params
  1010. *
  1011. * @adev: amdgpu_device pointer
  1012. *
  1013. * Validates certain module parameters and updates
  1014. * the associated values used by the driver (all asics).
  1015. */
  1016. static void amdgpu_check_arguments(struct amdgpu_device *adev)
  1017. {
  1018. if (amdgpu_sched_jobs < 4) {
  1019. dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
  1020. amdgpu_sched_jobs);
  1021. amdgpu_sched_jobs = 4;
  1022. } else if (!is_power_of_2(amdgpu_sched_jobs)){
  1023. dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
  1024. amdgpu_sched_jobs);
  1025. amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
  1026. }
  1027. if (amdgpu_gart_size < 32) {
  1028. /* gart size must be greater or equal to 32M */
  1029. dev_warn(adev->dev, "gart size (%d) too small\n",
  1030. amdgpu_gart_size);
  1031. amdgpu_gart_size = 32;
  1032. }
  1033. if (amdgpu_gtt_size != -1 && amdgpu_gtt_size < 32) {
  1034. /* gtt size must be greater or equal to 32M */
  1035. dev_warn(adev->dev, "gtt size (%d) too small\n",
  1036. amdgpu_gtt_size);
  1037. amdgpu_gtt_size = -1;
  1038. }
  1039. amdgpu_check_vm_size(adev);
  1040. amdgpu_check_block_size(adev);
  1041. if (amdgpu_vram_page_split != -1 && (amdgpu_vram_page_split < 16 ||
  1042. !is_power_of_2(amdgpu_vram_page_split))) {
  1043. dev_warn(adev->dev, "invalid VRAM page split (%d)\n",
  1044. amdgpu_vram_page_split);
  1045. amdgpu_vram_page_split = 1024;
  1046. }
  1047. }
  1048. /**
  1049. * amdgpu_switcheroo_set_state - set switcheroo state
  1050. *
  1051. * @pdev: pci dev pointer
  1052. * @state: vga_switcheroo state
  1053. *
  1054. * Callback for the switcheroo driver. Suspends or resumes the
  1055. * the asics before or after it is powered up using ACPI methods.
  1056. */
  1057. static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  1058. {
  1059. struct drm_device *dev = pci_get_drvdata(pdev);
  1060. if (amdgpu_device_is_px(dev) && state == VGA_SWITCHEROO_OFF)
  1061. return;
  1062. if (state == VGA_SWITCHEROO_ON) {
  1063. unsigned d3_delay = dev->pdev->d3_delay;
  1064. pr_info("amdgpu: switched on\n");
  1065. /* don't suspend or resume card normally */
  1066. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1067. amdgpu_device_resume(dev, true, true);
  1068. dev->pdev->d3_delay = d3_delay;
  1069. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  1070. drm_kms_helper_poll_enable(dev);
  1071. } else {
  1072. pr_info("amdgpu: switched off\n");
  1073. drm_kms_helper_poll_disable(dev);
  1074. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1075. amdgpu_device_suspend(dev, true, true);
  1076. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  1077. }
  1078. }
  1079. /**
  1080. * amdgpu_switcheroo_can_switch - see if switcheroo state can change
  1081. *
  1082. * @pdev: pci dev pointer
  1083. *
  1084. * Callback for the switcheroo driver. Check of the switcheroo
  1085. * state can be changed.
  1086. * Returns true if the state can be changed, false if not.
  1087. */
  1088. static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
  1089. {
  1090. struct drm_device *dev = pci_get_drvdata(pdev);
  1091. /*
  1092. * FIXME: open_count is protected by drm_global_mutex but that would lead to
  1093. * locking inversion with the driver load path. And the access here is
  1094. * completely racy anyway. So don't bother with locking for now.
  1095. */
  1096. return dev->open_count == 0;
  1097. }
  1098. static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
  1099. .set_gpu_state = amdgpu_switcheroo_set_state,
  1100. .reprobe = NULL,
  1101. .can_switch = amdgpu_switcheroo_can_switch,
  1102. };
  1103. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  1104. enum amd_ip_block_type block_type,
  1105. enum amd_clockgating_state state)
  1106. {
  1107. int i, r = 0;
  1108. for (i = 0; i < adev->num_ip_blocks; i++) {
  1109. if (!adev->ip_blocks[i].status.valid)
  1110. continue;
  1111. if (adev->ip_blocks[i].version->type != block_type)
  1112. continue;
  1113. if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
  1114. continue;
  1115. r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
  1116. (void *)adev, state);
  1117. if (r)
  1118. DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
  1119. adev->ip_blocks[i].version->funcs->name, r);
  1120. }
  1121. return r;
  1122. }
  1123. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  1124. enum amd_ip_block_type block_type,
  1125. enum amd_powergating_state state)
  1126. {
  1127. int i, r = 0;
  1128. for (i = 0; i < adev->num_ip_blocks; i++) {
  1129. if (!adev->ip_blocks[i].status.valid)
  1130. continue;
  1131. if (adev->ip_blocks[i].version->type != block_type)
  1132. continue;
  1133. if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
  1134. continue;
  1135. r = adev->ip_blocks[i].version->funcs->set_powergating_state(
  1136. (void *)adev, state);
  1137. if (r)
  1138. DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
  1139. adev->ip_blocks[i].version->funcs->name, r);
  1140. }
  1141. return r;
  1142. }
  1143. void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags)
  1144. {
  1145. int i;
  1146. for (i = 0; i < adev->num_ip_blocks; i++) {
  1147. if (!adev->ip_blocks[i].status.valid)
  1148. continue;
  1149. if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
  1150. adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
  1151. }
  1152. }
  1153. int amdgpu_wait_for_idle(struct amdgpu_device *adev,
  1154. enum amd_ip_block_type block_type)
  1155. {
  1156. int i, r;
  1157. for (i = 0; i < adev->num_ip_blocks; i++) {
  1158. if (!adev->ip_blocks[i].status.valid)
  1159. continue;
  1160. if (adev->ip_blocks[i].version->type == block_type) {
  1161. r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
  1162. if (r)
  1163. return r;
  1164. break;
  1165. }
  1166. }
  1167. return 0;
  1168. }
  1169. bool amdgpu_is_idle(struct amdgpu_device *adev,
  1170. enum amd_ip_block_type block_type)
  1171. {
  1172. int i;
  1173. for (i = 0; i < adev->num_ip_blocks; i++) {
  1174. if (!adev->ip_blocks[i].status.valid)
  1175. continue;
  1176. if (adev->ip_blocks[i].version->type == block_type)
  1177. return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
  1178. }
  1179. return true;
  1180. }
  1181. struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
  1182. enum amd_ip_block_type type)
  1183. {
  1184. int i;
  1185. for (i = 0; i < adev->num_ip_blocks; i++)
  1186. if (adev->ip_blocks[i].version->type == type)
  1187. return &adev->ip_blocks[i];
  1188. return NULL;
  1189. }
  1190. /**
  1191. * amdgpu_ip_block_version_cmp
  1192. *
  1193. * @adev: amdgpu_device pointer
  1194. * @type: enum amd_ip_block_type
  1195. * @major: major version
  1196. * @minor: minor version
  1197. *
  1198. * return 0 if equal or greater
  1199. * return 1 if smaller or the ip_block doesn't exist
  1200. */
  1201. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  1202. enum amd_ip_block_type type,
  1203. u32 major, u32 minor)
  1204. {
  1205. struct amdgpu_ip_block *ip_block = amdgpu_get_ip_block(adev, type);
  1206. if (ip_block && ((ip_block->version->major > major) ||
  1207. ((ip_block->version->major == major) &&
  1208. (ip_block->version->minor >= minor))))
  1209. return 0;
  1210. return 1;
  1211. }
  1212. /**
  1213. * amdgpu_ip_block_add
  1214. *
  1215. * @adev: amdgpu_device pointer
  1216. * @ip_block_version: pointer to the IP to add
  1217. *
  1218. * Adds the IP block driver information to the collection of IPs
  1219. * on the asic.
  1220. */
  1221. int amdgpu_ip_block_add(struct amdgpu_device *adev,
  1222. const struct amdgpu_ip_block_version *ip_block_version)
  1223. {
  1224. if (!ip_block_version)
  1225. return -EINVAL;
  1226. DRM_DEBUG("add ip block number %d <%s>\n", adev->num_ip_blocks,
  1227. ip_block_version->funcs->name);
  1228. adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;
  1229. return 0;
  1230. }
  1231. static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
  1232. {
  1233. adev->enable_virtual_display = false;
  1234. if (amdgpu_virtual_display) {
  1235. struct drm_device *ddev = adev->ddev;
  1236. const char *pci_address_name = pci_name(ddev->pdev);
  1237. char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
  1238. pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
  1239. pciaddstr_tmp = pciaddstr;
  1240. while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
  1241. pciaddname = strsep(&pciaddname_tmp, ",");
  1242. if (!strcmp("all", pciaddname)
  1243. || !strcmp(pci_address_name, pciaddname)) {
  1244. long num_crtc;
  1245. int res = -1;
  1246. adev->enable_virtual_display = true;
  1247. if (pciaddname_tmp)
  1248. res = kstrtol(pciaddname_tmp, 10,
  1249. &num_crtc);
  1250. if (!res) {
  1251. if (num_crtc < 1)
  1252. num_crtc = 1;
  1253. if (num_crtc > 6)
  1254. num_crtc = 6;
  1255. adev->mode_info.num_crtc = num_crtc;
  1256. } else {
  1257. adev->mode_info.num_crtc = 1;
  1258. }
  1259. break;
  1260. }
  1261. }
  1262. DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
  1263. amdgpu_virtual_display, pci_address_name,
  1264. adev->enable_virtual_display, adev->mode_info.num_crtc);
  1265. kfree(pciaddstr);
  1266. }
  1267. }
  1268. static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
  1269. {
  1270. const char *chip_name;
  1271. char fw_name[30];
  1272. int err;
  1273. const struct gpu_info_firmware_header_v1_0 *hdr;
  1274. adev->firmware.gpu_info_fw = NULL;
  1275. switch (adev->asic_type) {
  1276. case CHIP_TOPAZ:
  1277. case CHIP_TONGA:
  1278. case CHIP_FIJI:
  1279. case CHIP_POLARIS11:
  1280. case CHIP_POLARIS10:
  1281. case CHIP_POLARIS12:
  1282. case CHIP_CARRIZO:
  1283. case CHIP_STONEY:
  1284. #ifdef CONFIG_DRM_AMDGPU_SI
  1285. case CHIP_VERDE:
  1286. case CHIP_TAHITI:
  1287. case CHIP_PITCAIRN:
  1288. case CHIP_OLAND:
  1289. case CHIP_HAINAN:
  1290. #endif
  1291. #ifdef CONFIG_DRM_AMDGPU_CIK
  1292. case CHIP_BONAIRE:
  1293. case CHIP_HAWAII:
  1294. case CHIP_KAVERI:
  1295. case CHIP_KABINI:
  1296. case CHIP_MULLINS:
  1297. #endif
  1298. default:
  1299. return 0;
  1300. case CHIP_VEGA10:
  1301. chip_name = "vega10";
  1302. break;
  1303. case CHIP_RAVEN:
  1304. chip_name = "raven";
  1305. break;
  1306. }
  1307. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name);
  1308. err = request_firmware(&adev->firmware.gpu_info_fw, fw_name, adev->dev);
  1309. if (err) {
  1310. dev_err(adev->dev,
  1311. "Failed to load gpu_info firmware \"%s\"\n",
  1312. fw_name);
  1313. goto out;
  1314. }
  1315. err = amdgpu_ucode_validate(adev->firmware.gpu_info_fw);
  1316. if (err) {
  1317. dev_err(adev->dev,
  1318. "Failed to validate gpu_info firmware \"%s\"\n",
  1319. fw_name);
  1320. goto out;
  1321. }
  1322. hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data;
  1323. amdgpu_ucode_print_gpu_info_hdr(&hdr->header);
  1324. switch (hdr->version_major) {
  1325. case 1:
  1326. {
  1327. const struct gpu_info_firmware_v1_0 *gpu_info_fw =
  1328. (const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data +
  1329. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1330. adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se);
  1331. adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh);
  1332. adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se);
  1333. adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se);
  1334. adev->gfx.config.max_texture_channel_caches =
  1335. le32_to_cpu(gpu_info_fw->gc_num_tccs);
  1336. adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs);
  1337. adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds);
  1338. adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth);
  1339. adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth);
  1340. adev->gfx.config.double_offchip_lds_buf =
  1341. le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer);
  1342. adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size);
  1343. adev->gfx.cu_info.max_waves_per_simd =
  1344. le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd);
  1345. adev->gfx.cu_info.max_scratch_slots_per_cu =
  1346. le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu);
  1347. adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size);
  1348. break;
  1349. }
  1350. default:
  1351. dev_err(adev->dev,
  1352. "Unsupported gpu_info table %d\n", hdr->header.ucode_version);
  1353. err = -EINVAL;
  1354. goto out;
  1355. }
  1356. out:
  1357. return err;
  1358. }
  1359. static int amdgpu_early_init(struct amdgpu_device *adev)
  1360. {
  1361. int i, r;
  1362. amdgpu_device_enable_virtual_display(adev);
  1363. switch (adev->asic_type) {
  1364. case CHIP_TOPAZ:
  1365. case CHIP_TONGA:
  1366. case CHIP_FIJI:
  1367. case CHIP_POLARIS11:
  1368. case CHIP_POLARIS10:
  1369. case CHIP_POLARIS12:
  1370. case CHIP_CARRIZO:
  1371. case CHIP_STONEY:
  1372. if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY)
  1373. adev->family = AMDGPU_FAMILY_CZ;
  1374. else
  1375. adev->family = AMDGPU_FAMILY_VI;
  1376. r = vi_set_ip_blocks(adev);
  1377. if (r)
  1378. return r;
  1379. break;
  1380. #ifdef CONFIG_DRM_AMDGPU_SI
  1381. case CHIP_VERDE:
  1382. case CHIP_TAHITI:
  1383. case CHIP_PITCAIRN:
  1384. case CHIP_OLAND:
  1385. case CHIP_HAINAN:
  1386. adev->family = AMDGPU_FAMILY_SI;
  1387. r = si_set_ip_blocks(adev);
  1388. if (r)
  1389. return r;
  1390. break;
  1391. #endif
  1392. #ifdef CONFIG_DRM_AMDGPU_CIK
  1393. case CHIP_BONAIRE:
  1394. case CHIP_HAWAII:
  1395. case CHIP_KAVERI:
  1396. case CHIP_KABINI:
  1397. case CHIP_MULLINS:
  1398. if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII))
  1399. adev->family = AMDGPU_FAMILY_CI;
  1400. else
  1401. adev->family = AMDGPU_FAMILY_KV;
  1402. r = cik_set_ip_blocks(adev);
  1403. if (r)
  1404. return r;
  1405. break;
  1406. #endif
  1407. case CHIP_VEGA10:
  1408. case CHIP_RAVEN:
  1409. if (adev->asic_type == CHIP_RAVEN)
  1410. adev->family = AMDGPU_FAMILY_RV;
  1411. else
  1412. adev->family = AMDGPU_FAMILY_AI;
  1413. r = soc15_set_ip_blocks(adev);
  1414. if (r)
  1415. return r;
  1416. break;
  1417. default:
  1418. /* FIXME: not supported yet */
  1419. return -EINVAL;
  1420. }
  1421. r = amdgpu_device_parse_gpu_info_fw(adev);
  1422. if (r)
  1423. return r;
  1424. if (amdgpu_sriov_vf(adev)) {
  1425. r = amdgpu_virt_request_full_gpu(adev, true);
  1426. if (r)
  1427. return r;
  1428. }
  1429. for (i = 0; i < adev->num_ip_blocks; i++) {
  1430. if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
  1431. DRM_ERROR("disabled ip block: %d <%s>\n",
  1432. i, adev->ip_blocks[i].version->funcs->name);
  1433. adev->ip_blocks[i].status.valid = false;
  1434. } else {
  1435. if (adev->ip_blocks[i].version->funcs->early_init) {
  1436. r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
  1437. if (r == -ENOENT) {
  1438. adev->ip_blocks[i].status.valid = false;
  1439. } else if (r) {
  1440. DRM_ERROR("early_init of IP block <%s> failed %d\n",
  1441. adev->ip_blocks[i].version->funcs->name, r);
  1442. return r;
  1443. } else {
  1444. adev->ip_blocks[i].status.valid = true;
  1445. }
  1446. } else {
  1447. adev->ip_blocks[i].status.valid = true;
  1448. }
  1449. }
  1450. }
  1451. adev->cg_flags &= amdgpu_cg_mask;
  1452. adev->pg_flags &= amdgpu_pg_mask;
  1453. return 0;
  1454. }
  1455. static int amdgpu_init(struct amdgpu_device *adev)
  1456. {
  1457. int i, r;
  1458. for (i = 0; i < adev->num_ip_blocks; i++) {
  1459. if (!adev->ip_blocks[i].status.valid)
  1460. continue;
  1461. r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
  1462. if (r) {
  1463. DRM_ERROR("sw_init of IP block <%s> failed %d\n",
  1464. adev->ip_blocks[i].version->funcs->name, r);
  1465. return r;
  1466. }
  1467. adev->ip_blocks[i].status.sw = true;
  1468. /* need to do gmc hw init early so we can allocate gpu mem */
  1469. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
  1470. r = amdgpu_vram_scratch_init(adev);
  1471. if (r) {
  1472. DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
  1473. return r;
  1474. }
  1475. r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
  1476. if (r) {
  1477. DRM_ERROR("hw_init %d failed %d\n", i, r);
  1478. return r;
  1479. }
  1480. r = amdgpu_wb_init(adev);
  1481. if (r) {
  1482. DRM_ERROR("amdgpu_wb_init failed %d\n", r);
  1483. return r;
  1484. }
  1485. adev->ip_blocks[i].status.hw = true;
  1486. /* right after GMC hw init, we create CSA */
  1487. if (amdgpu_sriov_vf(adev)) {
  1488. r = amdgpu_allocate_static_csa(adev);
  1489. if (r) {
  1490. DRM_ERROR("allocate CSA failed %d\n", r);
  1491. return r;
  1492. }
  1493. }
  1494. }
  1495. }
  1496. for (i = 0; i < adev->num_ip_blocks; i++) {
  1497. if (!adev->ip_blocks[i].status.sw)
  1498. continue;
  1499. /* gmc hw init is done early */
  1500. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC)
  1501. continue;
  1502. r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
  1503. if (r) {
  1504. DRM_ERROR("hw_init of IP block <%s> failed %d\n",
  1505. adev->ip_blocks[i].version->funcs->name, r);
  1506. return r;
  1507. }
  1508. adev->ip_blocks[i].status.hw = true;
  1509. }
  1510. return 0;
  1511. }
  1512. static void amdgpu_fill_reset_magic(struct amdgpu_device *adev)
  1513. {
  1514. memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
  1515. }
  1516. static bool amdgpu_check_vram_lost(struct amdgpu_device *adev)
  1517. {
  1518. return !!memcmp(adev->gart.ptr, adev->reset_magic,
  1519. AMDGPU_RESET_MAGIC_NUM);
  1520. }
  1521. static int amdgpu_late_set_cg_state(struct amdgpu_device *adev)
  1522. {
  1523. int i = 0, r;
  1524. for (i = 0; i < adev->num_ip_blocks; i++) {
  1525. if (!adev->ip_blocks[i].status.valid)
  1526. continue;
  1527. /* skip CG for VCE/UVD, it's handled specially */
  1528. if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
  1529. adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
  1530. /* enable clockgating to save power */
  1531. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1532. AMD_CG_STATE_GATE);
  1533. if (r) {
  1534. DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
  1535. adev->ip_blocks[i].version->funcs->name, r);
  1536. return r;
  1537. }
  1538. }
  1539. }
  1540. return 0;
  1541. }
  1542. static int amdgpu_late_init(struct amdgpu_device *adev)
  1543. {
  1544. int i = 0, r;
  1545. for (i = 0; i < adev->num_ip_blocks; i++) {
  1546. if (!adev->ip_blocks[i].status.valid)
  1547. continue;
  1548. if (adev->ip_blocks[i].version->funcs->late_init) {
  1549. r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
  1550. if (r) {
  1551. DRM_ERROR("late_init of IP block <%s> failed %d\n",
  1552. adev->ip_blocks[i].version->funcs->name, r);
  1553. return r;
  1554. }
  1555. adev->ip_blocks[i].status.late_initialized = true;
  1556. }
  1557. }
  1558. mod_delayed_work(system_wq, &adev->late_init_work,
  1559. msecs_to_jiffies(AMDGPU_RESUME_MS));
  1560. amdgpu_fill_reset_magic(adev);
  1561. return 0;
  1562. }
  1563. static int amdgpu_fini(struct amdgpu_device *adev)
  1564. {
  1565. int i, r;
  1566. /* need to disable SMC first */
  1567. for (i = 0; i < adev->num_ip_blocks; i++) {
  1568. if (!adev->ip_blocks[i].status.hw)
  1569. continue;
  1570. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
  1571. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1572. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1573. AMD_CG_STATE_UNGATE);
  1574. if (r) {
  1575. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1576. adev->ip_blocks[i].version->funcs->name, r);
  1577. return r;
  1578. }
  1579. r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
  1580. /* XXX handle errors */
  1581. if (r) {
  1582. DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
  1583. adev->ip_blocks[i].version->funcs->name, r);
  1584. }
  1585. adev->ip_blocks[i].status.hw = false;
  1586. break;
  1587. }
  1588. }
  1589. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1590. if (!adev->ip_blocks[i].status.hw)
  1591. continue;
  1592. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
  1593. amdgpu_wb_fini(adev);
  1594. amdgpu_vram_scratch_fini(adev);
  1595. }
  1596. if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
  1597. adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
  1598. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1599. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1600. AMD_CG_STATE_UNGATE);
  1601. if (r) {
  1602. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1603. adev->ip_blocks[i].version->funcs->name, r);
  1604. return r;
  1605. }
  1606. }
  1607. r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
  1608. /* XXX handle errors */
  1609. if (r) {
  1610. DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
  1611. adev->ip_blocks[i].version->funcs->name, r);
  1612. }
  1613. adev->ip_blocks[i].status.hw = false;
  1614. }
  1615. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1616. if (!adev->ip_blocks[i].status.sw)
  1617. continue;
  1618. r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
  1619. /* XXX handle errors */
  1620. if (r) {
  1621. DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
  1622. adev->ip_blocks[i].version->funcs->name, r);
  1623. }
  1624. adev->ip_blocks[i].status.sw = false;
  1625. adev->ip_blocks[i].status.valid = false;
  1626. }
  1627. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1628. if (!adev->ip_blocks[i].status.late_initialized)
  1629. continue;
  1630. if (adev->ip_blocks[i].version->funcs->late_fini)
  1631. adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
  1632. adev->ip_blocks[i].status.late_initialized = false;
  1633. }
  1634. if (amdgpu_sriov_vf(adev)) {
  1635. amdgpu_bo_free_kernel(&adev->virt.csa_obj, &adev->virt.csa_vmid0_addr, NULL);
  1636. amdgpu_virt_release_full_gpu(adev, false);
  1637. }
  1638. return 0;
  1639. }
  1640. static void amdgpu_late_init_func_handler(struct work_struct *work)
  1641. {
  1642. struct amdgpu_device *adev =
  1643. container_of(work, struct amdgpu_device, late_init_work.work);
  1644. amdgpu_late_set_cg_state(adev);
  1645. }
  1646. int amdgpu_suspend(struct amdgpu_device *adev)
  1647. {
  1648. int i, r;
  1649. if (amdgpu_sriov_vf(adev))
  1650. amdgpu_virt_request_full_gpu(adev, false);
  1651. /* ungate SMC block first */
  1652. r = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_SMC,
  1653. AMD_CG_STATE_UNGATE);
  1654. if (r) {
  1655. DRM_ERROR("set_clockgating_state(ungate) SMC failed %d\n",r);
  1656. }
  1657. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1658. if (!adev->ip_blocks[i].status.valid)
  1659. continue;
  1660. /* ungate blocks so that suspend can properly shut them down */
  1661. if (i != AMD_IP_BLOCK_TYPE_SMC) {
  1662. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1663. AMD_CG_STATE_UNGATE);
  1664. if (r) {
  1665. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1666. adev->ip_blocks[i].version->funcs->name, r);
  1667. }
  1668. }
  1669. /* XXX handle errors */
  1670. r = adev->ip_blocks[i].version->funcs->suspend(adev);
  1671. /* XXX handle errors */
  1672. if (r) {
  1673. DRM_ERROR("suspend of IP block <%s> failed %d\n",
  1674. adev->ip_blocks[i].version->funcs->name, r);
  1675. }
  1676. }
  1677. if (amdgpu_sriov_vf(adev))
  1678. amdgpu_virt_release_full_gpu(adev, false);
  1679. return 0;
  1680. }
  1681. static int amdgpu_sriov_reinit_early(struct amdgpu_device *adev)
  1682. {
  1683. int i, r;
  1684. static enum amd_ip_block_type ip_order[] = {
  1685. AMD_IP_BLOCK_TYPE_GMC,
  1686. AMD_IP_BLOCK_TYPE_COMMON,
  1687. AMD_IP_BLOCK_TYPE_IH,
  1688. };
  1689. for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
  1690. int j;
  1691. struct amdgpu_ip_block *block;
  1692. for (j = 0; j < adev->num_ip_blocks; j++) {
  1693. block = &adev->ip_blocks[j];
  1694. if (block->version->type != ip_order[i] ||
  1695. !block->status.valid)
  1696. continue;
  1697. r = block->version->funcs->hw_init(adev);
  1698. DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
  1699. }
  1700. }
  1701. return 0;
  1702. }
  1703. static int amdgpu_sriov_reinit_late(struct amdgpu_device *adev)
  1704. {
  1705. int i, r;
  1706. static enum amd_ip_block_type ip_order[] = {
  1707. AMD_IP_BLOCK_TYPE_SMC,
  1708. AMD_IP_BLOCK_TYPE_DCE,
  1709. AMD_IP_BLOCK_TYPE_GFX,
  1710. AMD_IP_BLOCK_TYPE_SDMA,
  1711. AMD_IP_BLOCK_TYPE_VCE,
  1712. };
  1713. for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
  1714. int j;
  1715. struct amdgpu_ip_block *block;
  1716. for (j = 0; j < adev->num_ip_blocks; j++) {
  1717. block = &adev->ip_blocks[j];
  1718. if (block->version->type != ip_order[i] ||
  1719. !block->status.valid)
  1720. continue;
  1721. r = block->version->funcs->hw_init(adev);
  1722. DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
  1723. }
  1724. }
  1725. return 0;
  1726. }
  1727. static int amdgpu_resume_phase1(struct amdgpu_device *adev)
  1728. {
  1729. int i, r;
  1730. for (i = 0; i < adev->num_ip_blocks; i++) {
  1731. if (!adev->ip_blocks[i].status.valid)
  1732. continue;
  1733. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
  1734. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
  1735. adev->ip_blocks[i].version->type ==
  1736. AMD_IP_BLOCK_TYPE_IH) {
  1737. r = adev->ip_blocks[i].version->funcs->resume(adev);
  1738. if (r) {
  1739. DRM_ERROR("resume of IP block <%s> failed %d\n",
  1740. adev->ip_blocks[i].version->funcs->name, r);
  1741. return r;
  1742. }
  1743. }
  1744. }
  1745. return 0;
  1746. }
  1747. static int amdgpu_resume_phase2(struct amdgpu_device *adev)
  1748. {
  1749. int i, r;
  1750. for (i = 0; i < adev->num_ip_blocks; i++) {
  1751. if (!adev->ip_blocks[i].status.valid)
  1752. continue;
  1753. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
  1754. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
  1755. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH )
  1756. continue;
  1757. r = adev->ip_blocks[i].version->funcs->resume(adev);
  1758. if (r) {
  1759. DRM_ERROR("resume of IP block <%s> failed %d\n",
  1760. adev->ip_blocks[i].version->funcs->name, r);
  1761. return r;
  1762. }
  1763. }
  1764. return 0;
  1765. }
  1766. static int amdgpu_resume(struct amdgpu_device *adev)
  1767. {
  1768. int r;
  1769. r = amdgpu_resume_phase1(adev);
  1770. if (r)
  1771. return r;
  1772. r = amdgpu_resume_phase2(adev);
  1773. return r;
  1774. }
  1775. static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
  1776. {
  1777. if (adev->is_atom_fw) {
  1778. if (amdgpu_atomfirmware_gpu_supports_virtualization(adev))
  1779. adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
  1780. } else {
  1781. if (amdgpu_atombios_has_gpu_virtualization_table(adev))
  1782. adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
  1783. }
  1784. }
  1785. /**
  1786. * amdgpu_device_init - initialize the driver
  1787. *
  1788. * @adev: amdgpu_device pointer
  1789. * @pdev: drm dev pointer
  1790. * @pdev: pci dev pointer
  1791. * @flags: driver flags
  1792. *
  1793. * Initializes the driver info and hw (all asics).
  1794. * Returns 0 for success or an error on failure.
  1795. * Called at driver startup.
  1796. */
  1797. int amdgpu_device_init(struct amdgpu_device *adev,
  1798. struct drm_device *ddev,
  1799. struct pci_dev *pdev,
  1800. uint32_t flags)
  1801. {
  1802. int r, i;
  1803. bool runtime = false;
  1804. u32 max_MBps;
  1805. adev->shutdown = false;
  1806. adev->dev = &pdev->dev;
  1807. adev->ddev = ddev;
  1808. adev->pdev = pdev;
  1809. adev->flags = flags;
  1810. adev->asic_type = flags & AMD_ASIC_MASK;
  1811. adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
  1812. adev->mc.gart_size = 512 * 1024 * 1024;
  1813. adev->accel_working = false;
  1814. adev->num_rings = 0;
  1815. adev->mman.buffer_funcs = NULL;
  1816. adev->mman.buffer_funcs_ring = NULL;
  1817. adev->vm_manager.vm_pte_funcs = NULL;
  1818. adev->vm_manager.vm_pte_num_rings = 0;
  1819. adev->gart.gart_funcs = NULL;
  1820. adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
  1821. adev->smc_rreg = &amdgpu_invalid_rreg;
  1822. adev->smc_wreg = &amdgpu_invalid_wreg;
  1823. adev->pcie_rreg = &amdgpu_invalid_rreg;
  1824. adev->pcie_wreg = &amdgpu_invalid_wreg;
  1825. adev->pciep_rreg = &amdgpu_invalid_rreg;
  1826. adev->pciep_wreg = &amdgpu_invalid_wreg;
  1827. adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
  1828. adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
  1829. adev->didt_rreg = &amdgpu_invalid_rreg;
  1830. adev->didt_wreg = &amdgpu_invalid_wreg;
  1831. adev->gc_cac_rreg = &amdgpu_invalid_rreg;
  1832. adev->gc_cac_wreg = &amdgpu_invalid_wreg;
  1833. adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
  1834. adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
  1835. DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
  1836. amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
  1837. pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
  1838. /* mutex initialization are all done here so we
  1839. * can recall function without having locking issues */
  1840. atomic_set(&adev->irq.ih.lock, 0);
  1841. mutex_init(&adev->firmware.mutex);
  1842. mutex_init(&adev->pm.mutex);
  1843. mutex_init(&adev->gfx.gpu_clock_mutex);
  1844. mutex_init(&adev->srbm_mutex);
  1845. mutex_init(&adev->grbm_idx_mutex);
  1846. mutex_init(&adev->mn_lock);
  1847. hash_init(adev->mn_hash);
  1848. amdgpu_check_arguments(adev);
  1849. spin_lock_init(&adev->mmio_idx_lock);
  1850. spin_lock_init(&adev->smc_idx_lock);
  1851. spin_lock_init(&adev->pcie_idx_lock);
  1852. spin_lock_init(&adev->uvd_ctx_idx_lock);
  1853. spin_lock_init(&adev->didt_idx_lock);
  1854. spin_lock_init(&adev->gc_cac_idx_lock);
  1855. spin_lock_init(&adev->se_cac_idx_lock);
  1856. spin_lock_init(&adev->audio_endpt_idx_lock);
  1857. spin_lock_init(&adev->mm_stats.lock);
  1858. INIT_LIST_HEAD(&adev->shadow_list);
  1859. mutex_init(&adev->shadow_list_lock);
  1860. INIT_LIST_HEAD(&adev->gtt_list);
  1861. spin_lock_init(&adev->gtt_list_lock);
  1862. INIT_LIST_HEAD(&adev->ring_lru_list);
  1863. spin_lock_init(&adev->ring_lru_list_lock);
  1864. INIT_DELAYED_WORK(&adev->late_init_work, amdgpu_late_init_func_handler);
  1865. /* Registers mapping */
  1866. /* TODO: block userspace mapping of io register */
  1867. if (adev->asic_type >= CHIP_BONAIRE) {
  1868. adev->rmmio_base = pci_resource_start(adev->pdev, 5);
  1869. adev->rmmio_size = pci_resource_len(adev->pdev, 5);
  1870. } else {
  1871. adev->rmmio_base = pci_resource_start(adev->pdev, 2);
  1872. adev->rmmio_size = pci_resource_len(adev->pdev, 2);
  1873. }
  1874. adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
  1875. if (adev->rmmio == NULL) {
  1876. return -ENOMEM;
  1877. }
  1878. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
  1879. DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
  1880. if (adev->asic_type >= CHIP_BONAIRE)
  1881. /* doorbell bar mapping */
  1882. amdgpu_doorbell_init(adev);
  1883. /* io port mapping */
  1884. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1885. if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) {
  1886. adev->rio_mem_size = pci_resource_len(adev->pdev, i);
  1887. adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size);
  1888. break;
  1889. }
  1890. }
  1891. if (adev->rio_mem == NULL)
  1892. DRM_INFO("PCI I/O BAR is not found.\n");
  1893. /* early init functions */
  1894. r = amdgpu_early_init(adev);
  1895. if (r)
  1896. return r;
  1897. /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
  1898. /* this will fail for cards that aren't VGA class devices, just
  1899. * ignore it */
  1900. vga_client_register(adev->pdev, adev, NULL, amdgpu_vga_set_decode);
  1901. if (amdgpu_runtime_pm == 1)
  1902. runtime = true;
  1903. if (amdgpu_device_is_px(ddev))
  1904. runtime = true;
  1905. if (!pci_is_thunderbolt_attached(adev->pdev))
  1906. vga_switcheroo_register_client(adev->pdev,
  1907. &amdgpu_switcheroo_ops, runtime);
  1908. if (runtime)
  1909. vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
  1910. /* Read BIOS */
  1911. if (!amdgpu_get_bios(adev)) {
  1912. r = -EINVAL;
  1913. goto failed;
  1914. }
  1915. r = amdgpu_atombios_init(adev);
  1916. if (r) {
  1917. dev_err(adev->dev, "amdgpu_atombios_init failed\n");
  1918. amdgpu_vf_error_put(AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 0, 0);
  1919. goto failed;
  1920. }
  1921. /* detect if we are with an SRIOV vbios */
  1922. amdgpu_device_detect_sriov_bios(adev);
  1923. /* Post card if necessary */
  1924. if (amdgpu_vpost_needed(adev)) {
  1925. if (!adev->bios) {
  1926. dev_err(adev->dev, "no vBIOS found\n");
  1927. amdgpu_vf_error_put(AMDGIM_ERROR_VF_NO_VBIOS, 0, 0);
  1928. r = -EINVAL;
  1929. goto failed;
  1930. }
  1931. DRM_INFO("GPU posting now...\n");
  1932. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  1933. if (r) {
  1934. dev_err(adev->dev, "gpu post error!\n");
  1935. amdgpu_vf_error_put(AMDGIM_ERROR_VF_GPU_POST_ERROR, 0, 0);
  1936. goto failed;
  1937. }
  1938. } else {
  1939. DRM_INFO("GPU post is not needed\n");
  1940. }
  1941. if (!adev->is_atom_fw) {
  1942. /* Initialize clocks */
  1943. r = amdgpu_atombios_get_clock_info(adev);
  1944. if (r) {
  1945. dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
  1946. amdgpu_vf_error_put(AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
  1947. goto failed;
  1948. }
  1949. /* init i2c buses */
  1950. amdgpu_atombios_i2c_init(adev);
  1951. }
  1952. /* Fence driver */
  1953. r = amdgpu_fence_driver_init(adev);
  1954. if (r) {
  1955. dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
  1956. amdgpu_vf_error_put(AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0);
  1957. goto failed;
  1958. }
  1959. /* init the mode config */
  1960. drm_mode_config_init(adev->ddev);
  1961. r = amdgpu_init(adev);
  1962. if (r) {
  1963. dev_err(adev->dev, "amdgpu_init failed\n");
  1964. amdgpu_vf_error_put(AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0);
  1965. amdgpu_fini(adev);
  1966. goto failed;
  1967. }
  1968. adev->accel_working = true;
  1969. amdgpu_vm_check_compute_bug(adev);
  1970. /* Initialize the buffer migration limit. */
  1971. if (amdgpu_moverate >= 0)
  1972. max_MBps = amdgpu_moverate;
  1973. else
  1974. max_MBps = 8; /* Allow 8 MB/s. */
  1975. /* Get a log2 for easy divisions. */
  1976. adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));
  1977. r = amdgpu_ib_pool_init(adev);
  1978. if (r) {
  1979. dev_err(adev->dev, "IB initialization failed (%d).\n", r);
  1980. amdgpu_vf_error_put(AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r);
  1981. goto failed;
  1982. }
  1983. r = amdgpu_ib_ring_tests(adev);
  1984. if (r)
  1985. DRM_ERROR("ib ring test failed (%d).\n", r);
  1986. amdgpu_fbdev_init(adev);
  1987. r = amdgpu_gem_debugfs_init(adev);
  1988. if (r)
  1989. DRM_ERROR("registering gem debugfs failed (%d).\n", r);
  1990. r = amdgpu_debugfs_regs_init(adev);
  1991. if (r)
  1992. DRM_ERROR("registering register debugfs failed (%d).\n", r);
  1993. r = amdgpu_debugfs_test_ib_ring_init(adev);
  1994. if (r)
  1995. DRM_ERROR("registering register test ib ring debugfs failed (%d).\n", r);
  1996. r = amdgpu_debugfs_firmware_init(adev);
  1997. if (r)
  1998. DRM_ERROR("registering firmware debugfs failed (%d).\n", r);
  1999. if ((amdgpu_testing & 1)) {
  2000. if (adev->accel_working)
  2001. amdgpu_test_moves(adev);
  2002. else
  2003. DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
  2004. }
  2005. if (amdgpu_benchmarking) {
  2006. if (adev->accel_working)
  2007. amdgpu_benchmark(adev, amdgpu_benchmarking);
  2008. else
  2009. DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
  2010. }
  2011. /* enable clockgating, etc. after ib tests, etc. since some blocks require
  2012. * explicit gating rather than handling it automatically.
  2013. */
  2014. r = amdgpu_late_init(adev);
  2015. if (r) {
  2016. dev_err(adev->dev, "amdgpu_late_init failed\n");
  2017. amdgpu_vf_error_put(AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r);
  2018. goto failed;
  2019. }
  2020. return 0;
  2021. failed:
  2022. amdgpu_vf_error_trans_all(adev);
  2023. if (runtime)
  2024. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  2025. return r;
  2026. }
  2027. /**
  2028. * amdgpu_device_fini - tear down the driver
  2029. *
  2030. * @adev: amdgpu_device pointer
  2031. *
  2032. * Tear down the driver info (all asics).
  2033. * Called at driver shutdown.
  2034. */
  2035. void amdgpu_device_fini(struct amdgpu_device *adev)
  2036. {
  2037. int r;
  2038. DRM_INFO("amdgpu: finishing device.\n");
  2039. adev->shutdown = true;
  2040. if (adev->mode_info.mode_config_initialized)
  2041. drm_crtc_force_disable_all(adev->ddev);
  2042. /* evict vram memory */
  2043. amdgpu_bo_evict_vram(adev);
  2044. amdgpu_ib_pool_fini(adev);
  2045. amdgpu_fence_driver_fini(adev);
  2046. amdgpu_fbdev_fini(adev);
  2047. r = amdgpu_fini(adev);
  2048. if (adev->firmware.gpu_info_fw) {
  2049. release_firmware(adev->firmware.gpu_info_fw);
  2050. adev->firmware.gpu_info_fw = NULL;
  2051. }
  2052. adev->accel_working = false;
  2053. cancel_delayed_work_sync(&adev->late_init_work);
  2054. /* free i2c buses */
  2055. amdgpu_i2c_fini(adev);
  2056. amdgpu_atombios_fini(adev);
  2057. kfree(adev->bios);
  2058. adev->bios = NULL;
  2059. if (!pci_is_thunderbolt_attached(adev->pdev))
  2060. vga_switcheroo_unregister_client(adev->pdev);
  2061. if (adev->flags & AMD_IS_PX)
  2062. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  2063. vga_client_register(adev->pdev, NULL, NULL, NULL);
  2064. if (adev->rio_mem)
  2065. pci_iounmap(adev->pdev, adev->rio_mem);
  2066. adev->rio_mem = NULL;
  2067. iounmap(adev->rmmio);
  2068. adev->rmmio = NULL;
  2069. if (adev->asic_type >= CHIP_BONAIRE)
  2070. amdgpu_doorbell_fini(adev);
  2071. amdgpu_debugfs_regs_cleanup(adev);
  2072. }
  2073. /*
  2074. * Suspend & resume.
  2075. */
  2076. /**
  2077. * amdgpu_device_suspend - initiate device suspend
  2078. *
  2079. * @pdev: drm dev pointer
  2080. * @state: suspend state
  2081. *
  2082. * Puts the hw in the suspend state (all asics).
  2083. * Returns 0 for success or an error on failure.
  2084. * Called at driver suspend.
  2085. */
  2086. int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon)
  2087. {
  2088. struct amdgpu_device *adev;
  2089. struct drm_crtc *crtc;
  2090. struct drm_connector *connector;
  2091. int r;
  2092. if (dev == NULL || dev->dev_private == NULL) {
  2093. return -ENODEV;
  2094. }
  2095. adev = dev->dev_private;
  2096. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  2097. return 0;
  2098. drm_kms_helper_poll_disable(dev);
  2099. /* turn off display hw */
  2100. drm_modeset_lock_all(dev);
  2101. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  2102. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
  2103. }
  2104. drm_modeset_unlock_all(dev);
  2105. /* unpin the front buffers and cursors */
  2106. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2107. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2108. struct amdgpu_framebuffer *rfb = to_amdgpu_framebuffer(crtc->primary->fb);
  2109. struct amdgpu_bo *robj;
  2110. if (amdgpu_crtc->cursor_bo) {
  2111. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2112. r = amdgpu_bo_reserve(aobj, true);
  2113. if (r == 0) {
  2114. amdgpu_bo_unpin(aobj);
  2115. amdgpu_bo_unreserve(aobj);
  2116. }
  2117. }
  2118. if (rfb == NULL || rfb->obj == NULL) {
  2119. continue;
  2120. }
  2121. robj = gem_to_amdgpu_bo(rfb->obj);
  2122. /* don't unpin kernel fb objects */
  2123. if (!amdgpu_fbdev_robj_is_fb(adev, robj)) {
  2124. r = amdgpu_bo_reserve(robj, true);
  2125. if (r == 0) {
  2126. amdgpu_bo_unpin(robj);
  2127. amdgpu_bo_unreserve(robj);
  2128. }
  2129. }
  2130. }
  2131. /* evict vram memory */
  2132. amdgpu_bo_evict_vram(adev);
  2133. amdgpu_fence_driver_suspend(adev);
  2134. r = amdgpu_suspend(adev);
  2135. /* evict remaining vram memory
  2136. * This second call to evict vram is to evict the gart page table
  2137. * using the CPU.
  2138. */
  2139. amdgpu_bo_evict_vram(adev);
  2140. amdgpu_atombios_scratch_regs_save(adev);
  2141. pci_save_state(dev->pdev);
  2142. if (suspend) {
  2143. /* Shut down the device */
  2144. pci_disable_device(dev->pdev);
  2145. pci_set_power_state(dev->pdev, PCI_D3hot);
  2146. } else {
  2147. r = amdgpu_asic_reset(adev);
  2148. if (r)
  2149. DRM_ERROR("amdgpu asic reset failed\n");
  2150. }
  2151. if (fbcon) {
  2152. console_lock();
  2153. amdgpu_fbdev_set_suspend(adev, 1);
  2154. console_unlock();
  2155. }
  2156. return 0;
  2157. }
  2158. /**
  2159. * amdgpu_device_resume - initiate device resume
  2160. *
  2161. * @pdev: drm dev pointer
  2162. *
  2163. * Bring the hw back to operating state (all asics).
  2164. * Returns 0 for success or an error on failure.
  2165. * Called at driver resume.
  2166. */
  2167. int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon)
  2168. {
  2169. struct drm_connector *connector;
  2170. struct amdgpu_device *adev = dev->dev_private;
  2171. struct drm_crtc *crtc;
  2172. int r = 0;
  2173. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  2174. return 0;
  2175. if (fbcon)
  2176. console_lock();
  2177. if (resume) {
  2178. pci_set_power_state(dev->pdev, PCI_D0);
  2179. pci_restore_state(dev->pdev);
  2180. r = pci_enable_device(dev->pdev);
  2181. if (r)
  2182. goto unlock;
  2183. }
  2184. amdgpu_atombios_scratch_regs_restore(adev);
  2185. /* post card */
  2186. if (amdgpu_need_post(adev)) {
  2187. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  2188. if (r)
  2189. DRM_ERROR("amdgpu asic init failed\n");
  2190. }
  2191. r = amdgpu_resume(adev);
  2192. if (r) {
  2193. DRM_ERROR("amdgpu_resume failed (%d).\n", r);
  2194. goto unlock;
  2195. }
  2196. amdgpu_fence_driver_resume(adev);
  2197. if (resume) {
  2198. r = amdgpu_ib_ring_tests(adev);
  2199. if (r)
  2200. DRM_ERROR("ib ring test failed (%d).\n", r);
  2201. }
  2202. r = amdgpu_late_init(adev);
  2203. if (r)
  2204. goto unlock;
  2205. /* pin cursors */
  2206. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2207. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2208. if (amdgpu_crtc->cursor_bo) {
  2209. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2210. r = amdgpu_bo_reserve(aobj, true);
  2211. if (r == 0) {
  2212. r = amdgpu_bo_pin(aobj,
  2213. AMDGPU_GEM_DOMAIN_VRAM,
  2214. &amdgpu_crtc->cursor_addr);
  2215. if (r != 0)
  2216. DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
  2217. amdgpu_bo_unreserve(aobj);
  2218. }
  2219. }
  2220. }
  2221. /* blat the mode back in */
  2222. if (fbcon) {
  2223. drm_helper_resume_force_mode(dev);
  2224. /* turn on display hw */
  2225. drm_modeset_lock_all(dev);
  2226. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  2227. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
  2228. }
  2229. drm_modeset_unlock_all(dev);
  2230. }
  2231. drm_kms_helper_poll_enable(dev);
  2232. /*
  2233. * Most of the connector probing functions try to acquire runtime pm
  2234. * refs to ensure that the GPU is powered on when connector polling is
  2235. * performed. Since we're calling this from a runtime PM callback,
  2236. * trying to acquire rpm refs will cause us to deadlock.
  2237. *
  2238. * Since we're guaranteed to be holding the rpm lock, it's safe to
  2239. * temporarily disable the rpm helpers so this doesn't deadlock us.
  2240. */
  2241. #ifdef CONFIG_PM
  2242. dev->dev->power.disable_depth++;
  2243. #endif
  2244. drm_helper_hpd_irq_event(dev);
  2245. #ifdef CONFIG_PM
  2246. dev->dev->power.disable_depth--;
  2247. #endif
  2248. if (fbcon)
  2249. amdgpu_fbdev_set_suspend(adev, 0);
  2250. unlock:
  2251. if (fbcon)
  2252. console_unlock();
  2253. return r;
  2254. }
  2255. static bool amdgpu_check_soft_reset(struct amdgpu_device *adev)
  2256. {
  2257. int i;
  2258. bool asic_hang = false;
  2259. for (i = 0; i < adev->num_ip_blocks; i++) {
  2260. if (!adev->ip_blocks[i].status.valid)
  2261. continue;
  2262. if (adev->ip_blocks[i].version->funcs->check_soft_reset)
  2263. adev->ip_blocks[i].status.hang =
  2264. adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
  2265. if (adev->ip_blocks[i].status.hang) {
  2266. DRM_INFO("IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
  2267. asic_hang = true;
  2268. }
  2269. }
  2270. return asic_hang;
  2271. }
  2272. static int amdgpu_pre_soft_reset(struct amdgpu_device *adev)
  2273. {
  2274. int i, r = 0;
  2275. for (i = 0; i < adev->num_ip_blocks; i++) {
  2276. if (!adev->ip_blocks[i].status.valid)
  2277. continue;
  2278. if (adev->ip_blocks[i].status.hang &&
  2279. adev->ip_blocks[i].version->funcs->pre_soft_reset) {
  2280. r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
  2281. if (r)
  2282. return r;
  2283. }
  2284. }
  2285. return 0;
  2286. }
  2287. static bool amdgpu_need_full_reset(struct amdgpu_device *adev)
  2288. {
  2289. int i;
  2290. for (i = 0; i < adev->num_ip_blocks; i++) {
  2291. if (!adev->ip_blocks[i].status.valid)
  2292. continue;
  2293. if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
  2294. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
  2295. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
  2296. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE)) {
  2297. if (adev->ip_blocks[i].status.hang) {
  2298. DRM_INFO("Some block need full reset!\n");
  2299. return true;
  2300. }
  2301. }
  2302. }
  2303. return false;
  2304. }
  2305. static int amdgpu_soft_reset(struct amdgpu_device *adev)
  2306. {
  2307. int i, r = 0;
  2308. for (i = 0; i < adev->num_ip_blocks; i++) {
  2309. if (!adev->ip_blocks[i].status.valid)
  2310. continue;
  2311. if (adev->ip_blocks[i].status.hang &&
  2312. adev->ip_blocks[i].version->funcs->soft_reset) {
  2313. r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
  2314. if (r)
  2315. return r;
  2316. }
  2317. }
  2318. return 0;
  2319. }
  2320. static int amdgpu_post_soft_reset(struct amdgpu_device *adev)
  2321. {
  2322. int i, r = 0;
  2323. for (i = 0; i < adev->num_ip_blocks; i++) {
  2324. if (!adev->ip_blocks[i].status.valid)
  2325. continue;
  2326. if (adev->ip_blocks[i].status.hang &&
  2327. adev->ip_blocks[i].version->funcs->post_soft_reset)
  2328. r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
  2329. if (r)
  2330. return r;
  2331. }
  2332. return 0;
  2333. }
  2334. bool amdgpu_need_backup(struct amdgpu_device *adev)
  2335. {
  2336. if (adev->flags & AMD_IS_APU)
  2337. return false;
  2338. return amdgpu_lockup_timeout > 0 ? true : false;
  2339. }
  2340. static int amdgpu_recover_vram_from_shadow(struct amdgpu_device *adev,
  2341. struct amdgpu_ring *ring,
  2342. struct amdgpu_bo *bo,
  2343. struct dma_fence **fence)
  2344. {
  2345. uint32_t domain;
  2346. int r;
  2347. if (!bo->shadow)
  2348. return 0;
  2349. r = amdgpu_bo_reserve(bo, true);
  2350. if (r)
  2351. return r;
  2352. domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  2353. /* if bo has been evicted, then no need to recover */
  2354. if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
  2355. r = amdgpu_bo_validate(bo->shadow);
  2356. if (r) {
  2357. DRM_ERROR("bo validate failed!\n");
  2358. goto err;
  2359. }
  2360. r = amdgpu_ttm_bind(&bo->shadow->tbo, &bo->shadow->tbo.mem);
  2361. if (r) {
  2362. DRM_ERROR("%p bind failed\n", bo->shadow);
  2363. goto err;
  2364. }
  2365. r = amdgpu_bo_restore_from_shadow(adev, ring, bo,
  2366. NULL, fence, true);
  2367. if (r) {
  2368. DRM_ERROR("recover page table failed!\n");
  2369. goto err;
  2370. }
  2371. }
  2372. err:
  2373. amdgpu_bo_unreserve(bo);
  2374. return r;
  2375. }
  2376. /**
  2377. * amdgpu_sriov_gpu_reset - reset the asic
  2378. *
  2379. * @adev: amdgpu device pointer
  2380. * @job: which job trigger hang
  2381. *
  2382. * Attempt the reset the GPU if it has hung (all asics).
  2383. * for SRIOV case.
  2384. * Returns 0 for success or an error on failure.
  2385. */
  2386. int amdgpu_sriov_gpu_reset(struct amdgpu_device *adev, struct amdgpu_job *job)
  2387. {
  2388. int i, j, r = 0;
  2389. int resched;
  2390. struct amdgpu_bo *bo, *tmp;
  2391. struct amdgpu_ring *ring;
  2392. struct dma_fence *fence = NULL, *next = NULL;
  2393. mutex_lock(&adev->virt.lock_reset);
  2394. atomic_inc(&adev->gpu_reset_counter);
  2395. adev->gfx.in_reset = true;
  2396. /* block TTM */
  2397. resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
  2398. /* we start from the ring trigger GPU hang */
  2399. j = job ? job->ring->idx : 0;
  2400. /* block scheduler */
  2401. for (i = j; i < j + AMDGPU_MAX_RINGS; ++i) {
  2402. ring = adev->rings[i % AMDGPU_MAX_RINGS];
  2403. if (!ring || !ring->sched.thread)
  2404. continue;
  2405. kthread_park(ring->sched.thread);
  2406. if (job && j != i)
  2407. continue;
  2408. /* here give the last chance to check if job removed from mirror-list
  2409. * since we already pay some time on kthread_park */
  2410. if (job && list_empty(&job->base.node)) {
  2411. kthread_unpark(ring->sched.thread);
  2412. goto give_up_reset;
  2413. }
  2414. if (amd_sched_invalidate_job(&job->base, amdgpu_job_hang_limit))
  2415. amd_sched_job_kickout(&job->base);
  2416. /* only do job_reset on the hang ring if @job not NULL */
  2417. amd_sched_hw_job_reset(&ring->sched);
  2418. /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
  2419. amdgpu_fence_driver_force_completion_ring(ring);
  2420. }
  2421. /* request to take full control of GPU before re-initialization */
  2422. if (job)
  2423. amdgpu_virt_reset_gpu(adev);
  2424. else
  2425. amdgpu_virt_request_full_gpu(adev, true);
  2426. /* Resume IP prior to SMC */
  2427. amdgpu_sriov_reinit_early(adev);
  2428. /* we need recover gart prior to run SMC/CP/SDMA resume */
  2429. amdgpu_ttm_recover_gart(adev);
  2430. /* now we are okay to resume SMC/CP/SDMA */
  2431. amdgpu_sriov_reinit_late(adev);
  2432. amdgpu_irq_gpu_reset_resume_helper(adev);
  2433. if (amdgpu_ib_ring_tests(adev))
  2434. dev_err(adev->dev, "[GPU_RESET] ib ring test failed (%d).\n", r);
  2435. /* release full control of GPU after ib test */
  2436. amdgpu_virt_release_full_gpu(adev, true);
  2437. DRM_INFO("recover vram bo from shadow\n");
  2438. ring = adev->mman.buffer_funcs_ring;
  2439. mutex_lock(&adev->shadow_list_lock);
  2440. list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
  2441. next = NULL;
  2442. amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
  2443. if (fence) {
  2444. r = dma_fence_wait(fence, false);
  2445. if (r) {
  2446. WARN(r, "recovery from shadow isn't completed\n");
  2447. break;
  2448. }
  2449. }
  2450. dma_fence_put(fence);
  2451. fence = next;
  2452. }
  2453. mutex_unlock(&adev->shadow_list_lock);
  2454. if (fence) {
  2455. r = dma_fence_wait(fence, false);
  2456. if (r)
  2457. WARN(r, "recovery from shadow isn't completed\n");
  2458. }
  2459. dma_fence_put(fence);
  2460. for (i = j; i < j + AMDGPU_MAX_RINGS; ++i) {
  2461. ring = adev->rings[i % AMDGPU_MAX_RINGS];
  2462. if (!ring || !ring->sched.thread)
  2463. continue;
  2464. if (job && j != i) {
  2465. kthread_unpark(ring->sched.thread);
  2466. continue;
  2467. }
  2468. amd_sched_job_recovery(&ring->sched);
  2469. kthread_unpark(ring->sched.thread);
  2470. }
  2471. drm_helper_resume_force_mode(adev->ddev);
  2472. give_up_reset:
  2473. ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
  2474. if (r) {
  2475. /* bad news, how to tell it to userspace ? */
  2476. dev_info(adev->dev, "GPU reset failed\n");
  2477. } else {
  2478. dev_info(adev->dev, "GPU reset successed!\n");
  2479. }
  2480. adev->gfx.in_reset = false;
  2481. mutex_unlock(&adev->virt.lock_reset);
  2482. return r;
  2483. }
  2484. /**
  2485. * amdgpu_gpu_reset - reset the asic
  2486. *
  2487. * @adev: amdgpu device pointer
  2488. *
  2489. * Attempt the reset the GPU if it has hung (all asics).
  2490. * Returns 0 for success or an error on failure.
  2491. */
  2492. int amdgpu_gpu_reset(struct amdgpu_device *adev)
  2493. {
  2494. int i, r;
  2495. int resched;
  2496. bool need_full_reset, vram_lost = false;
  2497. if (!amdgpu_check_soft_reset(adev)) {
  2498. DRM_INFO("No hardware hang detected. Did some blocks stall?\n");
  2499. return 0;
  2500. }
  2501. atomic_inc(&adev->gpu_reset_counter);
  2502. /* block TTM */
  2503. resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
  2504. /* block scheduler */
  2505. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2506. struct amdgpu_ring *ring = adev->rings[i];
  2507. if (!ring || !ring->sched.thread)
  2508. continue;
  2509. kthread_park(ring->sched.thread);
  2510. amd_sched_hw_job_reset(&ring->sched);
  2511. }
  2512. /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
  2513. amdgpu_fence_driver_force_completion(adev);
  2514. need_full_reset = amdgpu_need_full_reset(adev);
  2515. if (!need_full_reset) {
  2516. amdgpu_pre_soft_reset(adev);
  2517. r = amdgpu_soft_reset(adev);
  2518. amdgpu_post_soft_reset(adev);
  2519. if (r || amdgpu_check_soft_reset(adev)) {
  2520. DRM_INFO("soft reset failed, will fallback to full reset!\n");
  2521. need_full_reset = true;
  2522. }
  2523. }
  2524. if (need_full_reset) {
  2525. r = amdgpu_suspend(adev);
  2526. retry:
  2527. amdgpu_atombios_scratch_regs_save(adev);
  2528. r = amdgpu_asic_reset(adev);
  2529. amdgpu_atombios_scratch_regs_restore(adev);
  2530. /* post card */
  2531. amdgpu_atom_asic_init(adev->mode_info.atom_context);
  2532. if (!r) {
  2533. dev_info(adev->dev, "GPU reset succeeded, trying to resume\n");
  2534. r = amdgpu_resume_phase1(adev);
  2535. if (r)
  2536. goto out;
  2537. vram_lost = amdgpu_check_vram_lost(adev);
  2538. if (vram_lost) {
  2539. DRM_ERROR("VRAM is lost!\n");
  2540. atomic_inc(&adev->vram_lost_counter);
  2541. }
  2542. r = amdgpu_ttm_recover_gart(adev);
  2543. if (r)
  2544. goto out;
  2545. r = amdgpu_resume_phase2(adev);
  2546. if (r)
  2547. goto out;
  2548. if (vram_lost)
  2549. amdgpu_fill_reset_magic(adev);
  2550. }
  2551. }
  2552. out:
  2553. if (!r) {
  2554. amdgpu_irq_gpu_reset_resume_helper(adev);
  2555. r = amdgpu_ib_ring_tests(adev);
  2556. if (r) {
  2557. dev_err(adev->dev, "ib ring test failed (%d).\n", r);
  2558. r = amdgpu_suspend(adev);
  2559. need_full_reset = true;
  2560. goto retry;
  2561. }
  2562. /**
  2563. * recovery vm page tables, since we cannot depend on VRAM is
  2564. * consistent after gpu full reset.
  2565. */
  2566. if (need_full_reset && amdgpu_need_backup(adev)) {
  2567. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  2568. struct amdgpu_bo *bo, *tmp;
  2569. struct dma_fence *fence = NULL, *next = NULL;
  2570. DRM_INFO("recover vram bo from shadow\n");
  2571. mutex_lock(&adev->shadow_list_lock);
  2572. list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
  2573. next = NULL;
  2574. amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
  2575. if (fence) {
  2576. r = dma_fence_wait(fence, false);
  2577. if (r) {
  2578. WARN(r, "recovery from shadow isn't completed\n");
  2579. break;
  2580. }
  2581. }
  2582. dma_fence_put(fence);
  2583. fence = next;
  2584. }
  2585. mutex_unlock(&adev->shadow_list_lock);
  2586. if (fence) {
  2587. r = dma_fence_wait(fence, false);
  2588. if (r)
  2589. WARN(r, "recovery from shadow isn't completed\n");
  2590. }
  2591. dma_fence_put(fence);
  2592. }
  2593. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2594. struct amdgpu_ring *ring = adev->rings[i];
  2595. if (!ring || !ring->sched.thread)
  2596. continue;
  2597. amd_sched_job_recovery(&ring->sched);
  2598. kthread_unpark(ring->sched.thread);
  2599. }
  2600. } else {
  2601. dev_err(adev->dev, "asic resume failed (%d).\n", r);
  2602. amdgpu_vf_error_put(AMDGIM_ERROR_VF_ASIC_RESUME_FAIL, 0, r);
  2603. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2604. if (adev->rings[i] && adev->rings[i]->sched.thread) {
  2605. kthread_unpark(adev->rings[i]->sched.thread);
  2606. }
  2607. }
  2608. }
  2609. drm_helper_resume_force_mode(adev->ddev);
  2610. ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
  2611. if (r) {
  2612. /* bad news, how to tell it to userspace ? */
  2613. dev_info(adev->dev, "GPU reset failed\n");
  2614. amdgpu_vf_error_put(AMDGIM_ERROR_VF_GPU_RESET_FAIL, 0, r);
  2615. }
  2616. else {
  2617. dev_info(adev->dev, "GPU reset successed!\n");
  2618. }
  2619. amdgpu_vf_error_trans_all(adev);
  2620. return r;
  2621. }
  2622. void amdgpu_get_pcie_info(struct amdgpu_device *adev)
  2623. {
  2624. u32 mask;
  2625. int ret;
  2626. if (amdgpu_pcie_gen_cap)
  2627. adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
  2628. if (amdgpu_pcie_lane_cap)
  2629. adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
  2630. /* covers APUs as well */
  2631. if (pci_is_root_bus(adev->pdev->bus)) {
  2632. if (adev->pm.pcie_gen_mask == 0)
  2633. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2634. if (adev->pm.pcie_mlw_mask == 0)
  2635. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2636. return;
  2637. }
  2638. if (adev->pm.pcie_gen_mask == 0) {
  2639. ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
  2640. if (!ret) {
  2641. adev->pm.pcie_gen_mask = (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
  2642. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  2643. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
  2644. if (mask & DRM_PCIE_SPEED_25)
  2645. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
  2646. if (mask & DRM_PCIE_SPEED_50)
  2647. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2;
  2648. if (mask & DRM_PCIE_SPEED_80)
  2649. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3;
  2650. } else {
  2651. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2652. }
  2653. }
  2654. if (adev->pm.pcie_mlw_mask == 0) {
  2655. ret = drm_pcie_get_max_link_width(adev->ddev, &mask);
  2656. if (!ret) {
  2657. switch (mask) {
  2658. case 32:
  2659. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
  2660. CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2661. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2662. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2663. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2664. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2665. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2666. break;
  2667. case 16:
  2668. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2669. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2670. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2671. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2672. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2673. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2674. break;
  2675. case 12:
  2676. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2677. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2678. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2679. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2680. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2681. break;
  2682. case 8:
  2683. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2684. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2685. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2686. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2687. break;
  2688. case 4:
  2689. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2690. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2691. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2692. break;
  2693. case 2:
  2694. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2695. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2696. break;
  2697. case 1:
  2698. adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
  2699. break;
  2700. default:
  2701. break;
  2702. }
  2703. } else {
  2704. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2705. }
  2706. }
  2707. }
  2708. /*
  2709. * Debugfs
  2710. */
  2711. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  2712. const struct drm_info_list *files,
  2713. unsigned nfiles)
  2714. {
  2715. unsigned i;
  2716. for (i = 0; i < adev->debugfs_count; i++) {
  2717. if (adev->debugfs[i].files == files) {
  2718. /* Already registered */
  2719. return 0;
  2720. }
  2721. }
  2722. i = adev->debugfs_count + 1;
  2723. if (i > AMDGPU_DEBUGFS_MAX_COMPONENTS) {
  2724. DRM_ERROR("Reached maximum number of debugfs components.\n");
  2725. DRM_ERROR("Report so we increase "
  2726. "AMDGPU_DEBUGFS_MAX_COMPONENTS.\n");
  2727. return -EINVAL;
  2728. }
  2729. adev->debugfs[adev->debugfs_count].files = files;
  2730. adev->debugfs[adev->debugfs_count].num_files = nfiles;
  2731. adev->debugfs_count = i;
  2732. #if defined(CONFIG_DEBUG_FS)
  2733. drm_debugfs_create_files(files, nfiles,
  2734. adev->ddev->primary->debugfs_root,
  2735. adev->ddev->primary);
  2736. #endif
  2737. return 0;
  2738. }
  2739. #if defined(CONFIG_DEBUG_FS)
  2740. static ssize_t amdgpu_debugfs_regs_read(struct file *f, char __user *buf,
  2741. size_t size, loff_t *pos)
  2742. {
  2743. struct amdgpu_device *adev = file_inode(f)->i_private;
  2744. ssize_t result = 0;
  2745. int r;
  2746. bool pm_pg_lock, use_bank;
  2747. unsigned instance_bank, sh_bank, se_bank;
  2748. if (size & 0x3 || *pos & 0x3)
  2749. return -EINVAL;
  2750. /* are we reading registers for which a PG lock is necessary? */
  2751. pm_pg_lock = (*pos >> 23) & 1;
  2752. if (*pos & (1ULL << 62)) {
  2753. se_bank = (*pos >> 24) & 0x3FF;
  2754. sh_bank = (*pos >> 34) & 0x3FF;
  2755. instance_bank = (*pos >> 44) & 0x3FF;
  2756. if (se_bank == 0x3FF)
  2757. se_bank = 0xFFFFFFFF;
  2758. if (sh_bank == 0x3FF)
  2759. sh_bank = 0xFFFFFFFF;
  2760. if (instance_bank == 0x3FF)
  2761. instance_bank = 0xFFFFFFFF;
  2762. use_bank = 1;
  2763. } else {
  2764. use_bank = 0;
  2765. }
  2766. *pos &= (1UL << 22) - 1;
  2767. if (use_bank) {
  2768. if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
  2769. (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
  2770. return -EINVAL;
  2771. mutex_lock(&adev->grbm_idx_mutex);
  2772. amdgpu_gfx_select_se_sh(adev, se_bank,
  2773. sh_bank, instance_bank);
  2774. }
  2775. if (pm_pg_lock)
  2776. mutex_lock(&adev->pm.mutex);
  2777. while (size) {
  2778. uint32_t value;
  2779. if (*pos > adev->rmmio_size)
  2780. goto end;
  2781. value = RREG32(*pos >> 2);
  2782. r = put_user(value, (uint32_t *)buf);
  2783. if (r) {
  2784. result = r;
  2785. goto end;
  2786. }
  2787. result += 4;
  2788. buf += 4;
  2789. *pos += 4;
  2790. size -= 4;
  2791. }
  2792. end:
  2793. if (use_bank) {
  2794. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2795. mutex_unlock(&adev->grbm_idx_mutex);
  2796. }
  2797. if (pm_pg_lock)
  2798. mutex_unlock(&adev->pm.mutex);
  2799. return result;
  2800. }
  2801. static ssize_t amdgpu_debugfs_regs_write(struct file *f, const char __user *buf,
  2802. size_t size, loff_t *pos)
  2803. {
  2804. struct amdgpu_device *adev = file_inode(f)->i_private;
  2805. ssize_t result = 0;
  2806. int r;
  2807. bool pm_pg_lock, use_bank;
  2808. unsigned instance_bank, sh_bank, se_bank;
  2809. if (size & 0x3 || *pos & 0x3)
  2810. return -EINVAL;
  2811. /* are we reading registers for which a PG lock is necessary? */
  2812. pm_pg_lock = (*pos >> 23) & 1;
  2813. if (*pos & (1ULL << 62)) {
  2814. se_bank = (*pos >> 24) & 0x3FF;
  2815. sh_bank = (*pos >> 34) & 0x3FF;
  2816. instance_bank = (*pos >> 44) & 0x3FF;
  2817. if (se_bank == 0x3FF)
  2818. se_bank = 0xFFFFFFFF;
  2819. if (sh_bank == 0x3FF)
  2820. sh_bank = 0xFFFFFFFF;
  2821. if (instance_bank == 0x3FF)
  2822. instance_bank = 0xFFFFFFFF;
  2823. use_bank = 1;
  2824. } else {
  2825. use_bank = 0;
  2826. }
  2827. *pos &= (1UL << 22) - 1;
  2828. if (use_bank) {
  2829. if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
  2830. (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
  2831. return -EINVAL;
  2832. mutex_lock(&adev->grbm_idx_mutex);
  2833. amdgpu_gfx_select_se_sh(adev, se_bank,
  2834. sh_bank, instance_bank);
  2835. }
  2836. if (pm_pg_lock)
  2837. mutex_lock(&adev->pm.mutex);
  2838. while (size) {
  2839. uint32_t value;
  2840. if (*pos > adev->rmmio_size)
  2841. return result;
  2842. r = get_user(value, (uint32_t *)buf);
  2843. if (r)
  2844. return r;
  2845. WREG32(*pos >> 2, value);
  2846. result += 4;
  2847. buf += 4;
  2848. *pos += 4;
  2849. size -= 4;
  2850. }
  2851. if (use_bank) {
  2852. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2853. mutex_unlock(&adev->grbm_idx_mutex);
  2854. }
  2855. if (pm_pg_lock)
  2856. mutex_unlock(&adev->pm.mutex);
  2857. return result;
  2858. }
  2859. static ssize_t amdgpu_debugfs_regs_pcie_read(struct file *f, char __user *buf,
  2860. size_t size, loff_t *pos)
  2861. {
  2862. struct amdgpu_device *adev = file_inode(f)->i_private;
  2863. ssize_t result = 0;
  2864. int r;
  2865. if (size & 0x3 || *pos & 0x3)
  2866. return -EINVAL;
  2867. while (size) {
  2868. uint32_t value;
  2869. value = RREG32_PCIE(*pos >> 2);
  2870. r = put_user(value, (uint32_t *)buf);
  2871. if (r)
  2872. return r;
  2873. result += 4;
  2874. buf += 4;
  2875. *pos += 4;
  2876. size -= 4;
  2877. }
  2878. return result;
  2879. }
  2880. static ssize_t amdgpu_debugfs_regs_pcie_write(struct file *f, const char __user *buf,
  2881. size_t size, loff_t *pos)
  2882. {
  2883. struct amdgpu_device *adev = file_inode(f)->i_private;
  2884. ssize_t result = 0;
  2885. int r;
  2886. if (size & 0x3 || *pos & 0x3)
  2887. return -EINVAL;
  2888. while (size) {
  2889. uint32_t value;
  2890. r = get_user(value, (uint32_t *)buf);
  2891. if (r)
  2892. return r;
  2893. WREG32_PCIE(*pos >> 2, value);
  2894. result += 4;
  2895. buf += 4;
  2896. *pos += 4;
  2897. size -= 4;
  2898. }
  2899. return result;
  2900. }
  2901. static ssize_t amdgpu_debugfs_regs_didt_read(struct file *f, char __user *buf,
  2902. size_t size, loff_t *pos)
  2903. {
  2904. struct amdgpu_device *adev = file_inode(f)->i_private;
  2905. ssize_t result = 0;
  2906. int r;
  2907. if (size & 0x3 || *pos & 0x3)
  2908. return -EINVAL;
  2909. while (size) {
  2910. uint32_t value;
  2911. value = RREG32_DIDT(*pos >> 2);
  2912. r = put_user(value, (uint32_t *)buf);
  2913. if (r)
  2914. return r;
  2915. result += 4;
  2916. buf += 4;
  2917. *pos += 4;
  2918. size -= 4;
  2919. }
  2920. return result;
  2921. }
  2922. static ssize_t amdgpu_debugfs_regs_didt_write(struct file *f, const char __user *buf,
  2923. size_t size, loff_t *pos)
  2924. {
  2925. struct amdgpu_device *adev = file_inode(f)->i_private;
  2926. ssize_t result = 0;
  2927. int r;
  2928. if (size & 0x3 || *pos & 0x3)
  2929. return -EINVAL;
  2930. while (size) {
  2931. uint32_t value;
  2932. r = get_user(value, (uint32_t *)buf);
  2933. if (r)
  2934. return r;
  2935. WREG32_DIDT(*pos >> 2, value);
  2936. result += 4;
  2937. buf += 4;
  2938. *pos += 4;
  2939. size -= 4;
  2940. }
  2941. return result;
  2942. }
  2943. static ssize_t amdgpu_debugfs_regs_smc_read(struct file *f, char __user *buf,
  2944. size_t size, loff_t *pos)
  2945. {
  2946. struct amdgpu_device *adev = file_inode(f)->i_private;
  2947. ssize_t result = 0;
  2948. int r;
  2949. if (size & 0x3 || *pos & 0x3)
  2950. return -EINVAL;
  2951. while (size) {
  2952. uint32_t value;
  2953. value = RREG32_SMC(*pos);
  2954. r = put_user(value, (uint32_t *)buf);
  2955. if (r)
  2956. return r;
  2957. result += 4;
  2958. buf += 4;
  2959. *pos += 4;
  2960. size -= 4;
  2961. }
  2962. return result;
  2963. }
  2964. static ssize_t amdgpu_debugfs_regs_smc_write(struct file *f, const char __user *buf,
  2965. size_t size, loff_t *pos)
  2966. {
  2967. struct amdgpu_device *adev = file_inode(f)->i_private;
  2968. ssize_t result = 0;
  2969. int r;
  2970. if (size & 0x3 || *pos & 0x3)
  2971. return -EINVAL;
  2972. while (size) {
  2973. uint32_t value;
  2974. r = get_user(value, (uint32_t *)buf);
  2975. if (r)
  2976. return r;
  2977. WREG32_SMC(*pos, value);
  2978. result += 4;
  2979. buf += 4;
  2980. *pos += 4;
  2981. size -= 4;
  2982. }
  2983. return result;
  2984. }
  2985. static ssize_t amdgpu_debugfs_gca_config_read(struct file *f, char __user *buf,
  2986. size_t size, loff_t *pos)
  2987. {
  2988. struct amdgpu_device *adev = file_inode(f)->i_private;
  2989. ssize_t result = 0;
  2990. int r;
  2991. uint32_t *config, no_regs = 0;
  2992. if (size & 0x3 || *pos & 0x3)
  2993. return -EINVAL;
  2994. config = kmalloc_array(256, sizeof(*config), GFP_KERNEL);
  2995. if (!config)
  2996. return -ENOMEM;
  2997. /* version, increment each time something is added */
  2998. config[no_regs++] = 3;
  2999. config[no_regs++] = adev->gfx.config.max_shader_engines;
  3000. config[no_regs++] = adev->gfx.config.max_tile_pipes;
  3001. config[no_regs++] = adev->gfx.config.max_cu_per_sh;
  3002. config[no_regs++] = adev->gfx.config.max_sh_per_se;
  3003. config[no_regs++] = adev->gfx.config.max_backends_per_se;
  3004. config[no_regs++] = adev->gfx.config.max_texture_channel_caches;
  3005. config[no_regs++] = adev->gfx.config.max_gprs;
  3006. config[no_regs++] = adev->gfx.config.max_gs_threads;
  3007. config[no_regs++] = adev->gfx.config.max_hw_contexts;
  3008. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_frontend;
  3009. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_backend;
  3010. config[no_regs++] = adev->gfx.config.sc_hiz_tile_fifo_size;
  3011. config[no_regs++] = adev->gfx.config.sc_earlyz_tile_fifo_size;
  3012. config[no_regs++] = adev->gfx.config.num_tile_pipes;
  3013. config[no_regs++] = adev->gfx.config.backend_enable_mask;
  3014. config[no_regs++] = adev->gfx.config.mem_max_burst_length_bytes;
  3015. config[no_regs++] = adev->gfx.config.mem_row_size_in_kb;
  3016. config[no_regs++] = adev->gfx.config.shader_engine_tile_size;
  3017. config[no_regs++] = adev->gfx.config.num_gpus;
  3018. config[no_regs++] = adev->gfx.config.multi_gpu_tile_size;
  3019. config[no_regs++] = adev->gfx.config.mc_arb_ramcfg;
  3020. config[no_regs++] = adev->gfx.config.gb_addr_config;
  3021. config[no_regs++] = adev->gfx.config.num_rbs;
  3022. /* rev==1 */
  3023. config[no_regs++] = adev->rev_id;
  3024. config[no_regs++] = adev->pg_flags;
  3025. config[no_regs++] = adev->cg_flags;
  3026. /* rev==2 */
  3027. config[no_regs++] = adev->family;
  3028. config[no_regs++] = adev->external_rev_id;
  3029. /* rev==3 */
  3030. config[no_regs++] = adev->pdev->device;
  3031. config[no_regs++] = adev->pdev->revision;
  3032. config[no_regs++] = adev->pdev->subsystem_device;
  3033. config[no_regs++] = adev->pdev->subsystem_vendor;
  3034. while (size && (*pos < no_regs * 4)) {
  3035. uint32_t value;
  3036. value = config[*pos >> 2];
  3037. r = put_user(value, (uint32_t *)buf);
  3038. if (r) {
  3039. kfree(config);
  3040. return r;
  3041. }
  3042. result += 4;
  3043. buf += 4;
  3044. *pos += 4;
  3045. size -= 4;
  3046. }
  3047. kfree(config);
  3048. return result;
  3049. }
  3050. static ssize_t amdgpu_debugfs_sensor_read(struct file *f, char __user *buf,
  3051. size_t size, loff_t *pos)
  3052. {
  3053. struct amdgpu_device *adev = file_inode(f)->i_private;
  3054. int idx, x, outsize, r, valuesize;
  3055. uint32_t values[16];
  3056. if (size & 3 || *pos & 0x3)
  3057. return -EINVAL;
  3058. if (amdgpu_dpm == 0)
  3059. return -EINVAL;
  3060. /* convert offset to sensor number */
  3061. idx = *pos >> 2;
  3062. valuesize = sizeof(values);
  3063. if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->read_sensor)
  3064. r = adev->powerplay.pp_funcs->read_sensor(adev->powerplay.pp_handle, idx, &values[0], &valuesize);
  3065. else if (adev->pm.funcs && adev->pm.funcs->read_sensor)
  3066. r = adev->pm.funcs->read_sensor(adev, idx, &values[0],
  3067. &valuesize);
  3068. else
  3069. return -EINVAL;
  3070. if (size > valuesize)
  3071. return -EINVAL;
  3072. outsize = 0;
  3073. x = 0;
  3074. if (!r) {
  3075. while (size) {
  3076. r = put_user(values[x++], (int32_t *)buf);
  3077. buf += 4;
  3078. size -= 4;
  3079. outsize += 4;
  3080. }
  3081. }
  3082. return !r ? outsize : r;
  3083. }
  3084. static ssize_t amdgpu_debugfs_wave_read(struct file *f, char __user *buf,
  3085. size_t size, loff_t *pos)
  3086. {
  3087. struct amdgpu_device *adev = f->f_inode->i_private;
  3088. int r, x;
  3089. ssize_t result=0;
  3090. uint32_t offset, se, sh, cu, wave, simd, data[32];
  3091. if (size & 3 || *pos & 3)
  3092. return -EINVAL;
  3093. /* decode offset */
  3094. offset = (*pos & 0x7F);
  3095. se = ((*pos >> 7) & 0xFF);
  3096. sh = ((*pos >> 15) & 0xFF);
  3097. cu = ((*pos >> 23) & 0xFF);
  3098. wave = ((*pos >> 31) & 0xFF);
  3099. simd = ((*pos >> 37) & 0xFF);
  3100. /* switch to the specific se/sh/cu */
  3101. mutex_lock(&adev->grbm_idx_mutex);
  3102. amdgpu_gfx_select_se_sh(adev, se, sh, cu);
  3103. x = 0;
  3104. if (adev->gfx.funcs->read_wave_data)
  3105. adev->gfx.funcs->read_wave_data(adev, simd, wave, data, &x);
  3106. amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
  3107. mutex_unlock(&adev->grbm_idx_mutex);
  3108. if (!x)
  3109. return -EINVAL;
  3110. while (size && (offset < x * 4)) {
  3111. uint32_t value;
  3112. value = data[offset >> 2];
  3113. r = put_user(value, (uint32_t *)buf);
  3114. if (r)
  3115. return r;
  3116. result += 4;
  3117. buf += 4;
  3118. offset += 4;
  3119. size -= 4;
  3120. }
  3121. return result;
  3122. }
  3123. static ssize_t amdgpu_debugfs_gpr_read(struct file *f, char __user *buf,
  3124. size_t size, loff_t *pos)
  3125. {
  3126. struct amdgpu_device *adev = f->f_inode->i_private;
  3127. int r;
  3128. ssize_t result = 0;
  3129. uint32_t offset, se, sh, cu, wave, simd, thread, bank, *data;
  3130. if (size & 3 || *pos & 3)
  3131. return -EINVAL;
  3132. /* decode offset */
  3133. offset = (*pos & 0xFFF); /* in dwords */
  3134. se = ((*pos >> 12) & 0xFF);
  3135. sh = ((*pos >> 20) & 0xFF);
  3136. cu = ((*pos >> 28) & 0xFF);
  3137. wave = ((*pos >> 36) & 0xFF);
  3138. simd = ((*pos >> 44) & 0xFF);
  3139. thread = ((*pos >> 52) & 0xFF);
  3140. bank = ((*pos >> 60) & 1);
  3141. data = kmalloc_array(1024, sizeof(*data), GFP_KERNEL);
  3142. if (!data)
  3143. return -ENOMEM;
  3144. /* switch to the specific se/sh/cu */
  3145. mutex_lock(&adev->grbm_idx_mutex);
  3146. amdgpu_gfx_select_se_sh(adev, se, sh, cu);
  3147. if (bank == 0) {
  3148. if (adev->gfx.funcs->read_wave_vgprs)
  3149. adev->gfx.funcs->read_wave_vgprs(adev, simd, wave, thread, offset, size>>2, data);
  3150. } else {
  3151. if (adev->gfx.funcs->read_wave_sgprs)
  3152. adev->gfx.funcs->read_wave_sgprs(adev, simd, wave, offset, size>>2, data);
  3153. }
  3154. amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
  3155. mutex_unlock(&adev->grbm_idx_mutex);
  3156. while (size) {
  3157. uint32_t value;
  3158. value = data[offset++];
  3159. r = put_user(value, (uint32_t *)buf);
  3160. if (r) {
  3161. result = r;
  3162. goto err;
  3163. }
  3164. result += 4;
  3165. buf += 4;
  3166. size -= 4;
  3167. }
  3168. err:
  3169. kfree(data);
  3170. return result;
  3171. }
  3172. static const struct file_operations amdgpu_debugfs_regs_fops = {
  3173. .owner = THIS_MODULE,
  3174. .read = amdgpu_debugfs_regs_read,
  3175. .write = amdgpu_debugfs_regs_write,
  3176. .llseek = default_llseek
  3177. };
  3178. static const struct file_operations amdgpu_debugfs_regs_didt_fops = {
  3179. .owner = THIS_MODULE,
  3180. .read = amdgpu_debugfs_regs_didt_read,
  3181. .write = amdgpu_debugfs_regs_didt_write,
  3182. .llseek = default_llseek
  3183. };
  3184. static const struct file_operations amdgpu_debugfs_regs_pcie_fops = {
  3185. .owner = THIS_MODULE,
  3186. .read = amdgpu_debugfs_regs_pcie_read,
  3187. .write = amdgpu_debugfs_regs_pcie_write,
  3188. .llseek = default_llseek
  3189. };
  3190. static const struct file_operations amdgpu_debugfs_regs_smc_fops = {
  3191. .owner = THIS_MODULE,
  3192. .read = amdgpu_debugfs_regs_smc_read,
  3193. .write = amdgpu_debugfs_regs_smc_write,
  3194. .llseek = default_llseek
  3195. };
  3196. static const struct file_operations amdgpu_debugfs_gca_config_fops = {
  3197. .owner = THIS_MODULE,
  3198. .read = amdgpu_debugfs_gca_config_read,
  3199. .llseek = default_llseek
  3200. };
  3201. static const struct file_operations amdgpu_debugfs_sensors_fops = {
  3202. .owner = THIS_MODULE,
  3203. .read = amdgpu_debugfs_sensor_read,
  3204. .llseek = default_llseek
  3205. };
  3206. static const struct file_operations amdgpu_debugfs_wave_fops = {
  3207. .owner = THIS_MODULE,
  3208. .read = amdgpu_debugfs_wave_read,
  3209. .llseek = default_llseek
  3210. };
  3211. static const struct file_operations amdgpu_debugfs_gpr_fops = {
  3212. .owner = THIS_MODULE,
  3213. .read = amdgpu_debugfs_gpr_read,
  3214. .llseek = default_llseek
  3215. };
  3216. static const struct file_operations *debugfs_regs[] = {
  3217. &amdgpu_debugfs_regs_fops,
  3218. &amdgpu_debugfs_regs_didt_fops,
  3219. &amdgpu_debugfs_regs_pcie_fops,
  3220. &amdgpu_debugfs_regs_smc_fops,
  3221. &amdgpu_debugfs_gca_config_fops,
  3222. &amdgpu_debugfs_sensors_fops,
  3223. &amdgpu_debugfs_wave_fops,
  3224. &amdgpu_debugfs_gpr_fops,
  3225. };
  3226. static const char *debugfs_regs_names[] = {
  3227. "amdgpu_regs",
  3228. "amdgpu_regs_didt",
  3229. "amdgpu_regs_pcie",
  3230. "amdgpu_regs_smc",
  3231. "amdgpu_gca_config",
  3232. "amdgpu_sensors",
  3233. "amdgpu_wave",
  3234. "amdgpu_gpr",
  3235. };
  3236. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  3237. {
  3238. struct drm_minor *minor = adev->ddev->primary;
  3239. struct dentry *ent, *root = minor->debugfs_root;
  3240. unsigned i, j;
  3241. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  3242. ent = debugfs_create_file(debugfs_regs_names[i],
  3243. S_IFREG | S_IRUGO, root,
  3244. adev, debugfs_regs[i]);
  3245. if (IS_ERR(ent)) {
  3246. for (j = 0; j < i; j++) {
  3247. debugfs_remove(adev->debugfs_regs[i]);
  3248. adev->debugfs_regs[i] = NULL;
  3249. }
  3250. return PTR_ERR(ent);
  3251. }
  3252. if (!i)
  3253. i_size_write(ent->d_inode, adev->rmmio_size);
  3254. adev->debugfs_regs[i] = ent;
  3255. }
  3256. return 0;
  3257. }
  3258. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev)
  3259. {
  3260. unsigned i;
  3261. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  3262. if (adev->debugfs_regs[i]) {
  3263. debugfs_remove(adev->debugfs_regs[i]);
  3264. adev->debugfs_regs[i] = NULL;
  3265. }
  3266. }
  3267. }
  3268. static int amdgpu_debugfs_test_ib(struct seq_file *m, void *data)
  3269. {
  3270. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3271. struct drm_device *dev = node->minor->dev;
  3272. struct amdgpu_device *adev = dev->dev_private;
  3273. int r = 0, i;
  3274. /* hold on the scheduler */
  3275. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  3276. struct amdgpu_ring *ring = adev->rings[i];
  3277. if (!ring || !ring->sched.thread)
  3278. continue;
  3279. kthread_park(ring->sched.thread);
  3280. }
  3281. seq_printf(m, "run ib test:\n");
  3282. r = amdgpu_ib_ring_tests(adev);
  3283. if (r)
  3284. seq_printf(m, "ib ring tests failed (%d).\n", r);
  3285. else
  3286. seq_printf(m, "ib ring tests passed.\n");
  3287. /* go on the scheduler */
  3288. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  3289. struct amdgpu_ring *ring = adev->rings[i];
  3290. if (!ring || !ring->sched.thread)
  3291. continue;
  3292. kthread_unpark(ring->sched.thread);
  3293. }
  3294. return 0;
  3295. }
  3296. static const struct drm_info_list amdgpu_debugfs_test_ib_ring_list[] = {
  3297. {"amdgpu_test_ib", &amdgpu_debugfs_test_ib}
  3298. };
  3299. static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev)
  3300. {
  3301. return amdgpu_debugfs_add_files(adev,
  3302. amdgpu_debugfs_test_ib_ring_list, 1);
  3303. }
  3304. int amdgpu_debugfs_init(struct drm_minor *minor)
  3305. {
  3306. return 0;
  3307. }
  3308. #else
  3309. static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev)
  3310. {
  3311. return 0;
  3312. }
  3313. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  3314. {
  3315. return 0;
  3316. }
  3317. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev) { }
  3318. #endif