mpi2.h 48 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169
  1. /*
  2. * Copyright (c) 2000-2014 LSI Corporation.
  3. *
  4. *
  5. * Name: mpi2.h
  6. * Title: MPI Message independent structures and definitions
  7. * including System Interface Register Set and
  8. * scatter/gather formats.
  9. * Creation Date: June 21, 2006
  10. *
  11. * mpi2.h Version: 02.00.34
  12. *
  13. * Version History
  14. * ---------------
  15. *
  16. * Date Version Description
  17. * -------- -------- ------------------------------------------------------
  18. * 04-30-07 02.00.00 Corresponds to Fusion-MPT MPI Specification Rev A.
  19. * 06-04-07 02.00.01 Bumped MPI2_HEADER_VERSION_UNIT.
  20. * 06-26-07 02.00.02 Bumped MPI2_HEADER_VERSION_UNIT.
  21. * 08-31-07 02.00.03 Bumped MPI2_HEADER_VERSION_UNIT.
  22. * Moved ReplyPostHostIndex register to offset 0x6C of the
  23. * MPI2_SYSTEM_INTERFACE_REGS and modified the define for
  24. * MPI2_REPLY_POST_HOST_INDEX_OFFSET.
  25. * Added union of request descriptors.
  26. * Added union of reply descriptors.
  27. * 10-31-07 02.00.04 Bumped MPI2_HEADER_VERSION_UNIT.
  28. * Added define for MPI2_VERSION_02_00.
  29. * Fixed the size of the FunctionDependent5 field in the
  30. * MPI2_DEFAULT_REPLY structure.
  31. * 12-18-07 02.00.05 Bumped MPI2_HEADER_VERSION_UNIT.
  32. * Removed the MPI-defined Fault Codes and extended the
  33. * product specific codes up to 0xEFFF.
  34. * Added a sixth key value for the WriteSequence register
  35. * and changed the flush value to 0x0.
  36. * Added message function codes for Diagnostic Buffer Post
  37. * and Diagnsotic Release.
  38. * New IOCStatus define: MPI2_IOCSTATUS_DIAGNOSTIC_RELEASED
  39. * Moved MPI2_VERSION_UNION from mpi2_ioc.h.
  40. * 02-29-08 02.00.06 Bumped MPI2_HEADER_VERSION_UNIT.
  41. * 03-03-08 02.00.07 Bumped MPI2_HEADER_VERSION_UNIT.
  42. * 05-21-08 02.00.08 Bumped MPI2_HEADER_VERSION_UNIT.
  43. * Added #defines for marking a reply descriptor as unused.
  44. * 06-27-08 02.00.09 Bumped MPI2_HEADER_VERSION_UNIT.
  45. * 10-02-08 02.00.10 Bumped MPI2_HEADER_VERSION_UNIT.
  46. * Moved LUN field defines from mpi2_init.h.
  47. * 01-19-09 02.00.11 Bumped MPI2_HEADER_VERSION_UNIT.
  48. * 05-06-09 02.00.12 Bumped MPI2_HEADER_VERSION_UNIT.
  49. * In all request and reply descriptors, replaced VF_ID
  50. * field with MSIxIndex field.
  51. * Removed DevHandle field from
  52. * MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR and made those
  53. * bytes reserved.
  54. * Added RAID Accelerator functionality.
  55. * 07-30-09 02.00.13 Bumped MPI2_HEADER_VERSION_UNIT.
  56. * 10-28-09 02.00.14 Bumped MPI2_HEADER_VERSION_UNIT.
  57. * Added MSI-x index mask and shift for Reply Post Host
  58. * Index register.
  59. * Added function code for Host Based Discovery Action.
  60. * 02-10-10 02.00.15 Bumped MPI2_HEADER_VERSION_UNIT.
  61. * Added define for MPI2_FUNCTION_PWR_MGMT_CONTROL.
  62. * Added defines for product-specific range of message
  63. * function codes, 0xF0 to 0xFF.
  64. * 05-12-10 02.00.16 Bumped MPI2_HEADER_VERSION_UNIT.
  65. * Added alternative defines for the SGE Direction bit.
  66. * 08-11-10 02.00.17 Bumped MPI2_HEADER_VERSION_UNIT.
  67. * 11-10-10 02.00.18 Bumped MPI2_HEADER_VERSION_UNIT.
  68. * Added MPI2_IEEE_SGE_FLAGS_SYSTEMPLBCPI_ADDR define.
  69. * 02-23-11 02.00.19 Bumped MPI2_HEADER_VERSION_UNIT.
  70. * Added MPI2_FUNCTION_SEND_HOST_MESSAGE.
  71. * 03-09-11 02.00.20 Bumped MPI2_HEADER_VERSION_UNIT.
  72. * 05-25-11 02.00.21 Bumped MPI2_HEADER_VERSION_UNIT.
  73. * 08-24-11 02.00.22 Bumped MPI2_HEADER_VERSION_UNIT.
  74. * 11-18-11 02.00.23 Bumped MPI2_HEADER_VERSION_UNIT.
  75. * 02-06-12 02.00.24 Bumped MPI2_HEADER_VERSION_UNIT.
  76. * 03-29-12 02.00.25 Bumped MPI2_HEADER_VERSION_UNIT.
  77. * Added Hard Reset delay timings.
  78. * 07-10-12 02.00.26 Bumped MPI2_HEADER_VERSION_UNIT.
  79. * 07-26-12 02.00.27 Bumped MPI2_HEADER_VERSION_UNIT.
  80. * 11-27-12 02.00.28 Bumped MPI2_HEADER_VERSION_UNIT.
  81. * 12-20-12 02.00.29 Bumped MPI2_HEADER_VERSION_UNIT.
  82. * Added MPI25_SUP_REPLY_POST_HOST_INDEX_OFFSET.
  83. * 04-09-13 02.00.30 Bumped MPI2_HEADER_VERSION_UNIT.
  84. * 04-17-13 02.00.31 Bumped MPI2_HEADER_VERSION_UNIT.
  85. * 08-19-13 02.00.32 Bumped MPI2_HEADER_VERSION_UNIT.
  86. * 12-05-13 02.00.33 Bumped MPI2_HEADER_VERSION_UNIT.
  87. * 01-08-14 02.00.34 Bumped MPI2_HEADER_VERSION_UNIT.
  88. * --------------------------------------------------------------------------
  89. */
  90. #ifndef MPI2_H
  91. #define MPI2_H
  92. /*****************************************************************************
  93. *
  94. * MPI Version Definitions
  95. *
  96. *****************************************************************************/
  97. #define MPI2_VERSION_MAJOR (0x02)
  98. #define MPI2_VERSION_MINOR (0x00)
  99. #define MPI2_VERSION_MAJOR_MASK (0xFF00)
  100. #define MPI2_VERSION_MAJOR_SHIFT (8)
  101. #define MPI2_VERSION_MINOR_MASK (0x00FF)
  102. #define MPI2_VERSION_MINOR_SHIFT (0)
  103. #define MPI2_VERSION ((MPI2_VERSION_MAJOR << MPI2_VERSION_MAJOR_SHIFT) | \
  104. MPI2_VERSION_MINOR)
  105. #define MPI2_VERSION_02_00 (0x0200)
  106. /* versioning for this MPI header set */
  107. #define MPI2_HEADER_VERSION_UNIT (0x20)
  108. #define MPI2_HEADER_VERSION_DEV (0x00)
  109. #define MPI2_HEADER_VERSION_UNIT_MASK (0xFF00)
  110. #define MPI2_HEADER_VERSION_UNIT_SHIFT (8)
  111. #define MPI2_HEADER_VERSION_DEV_MASK (0x00FF)
  112. #define MPI2_HEADER_VERSION_DEV_SHIFT (0)
  113. #define MPI2_HEADER_VERSION ((MPI2_HEADER_VERSION_UNIT << 8) | MPI2_HEADER_VERSION_DEV)
  114. /*****************************************************************************
  115. *
  116. * IOC State Definitions
  117. *
  118. *****************************************************************************/
  119. #define MPI2_IOC_STATE_RESET (0x00000000)
  120. #define MPI2_IOC_STATE_READY (0x10000000)
  121. #define MPI2_IOC_STATE_OPERATIONAL (0x20000000)
  122. #define MPI2_IOC_STATE_FAULT (0x40000000)
  123. #define MPI2_IOC_STATE_MASK (0xF0000000)
  124. #define MPI2_IOC_STATE_SHIFT (28)
  125. /* Fault state range for prodcut specific codes */
  126. #define MPI2_FAULT_PRODUCT_SPECIFIC_MIN (0x0000)
  127. #define MPI2_FAULT_PRODUCT_SPECIFIC_MAX (0xEFFF)
  128. /*****************************************************************************
  129. *
  130. * System Interface Register Definitions
  131. *
  132. *****************************************************************************/
  133. typedef volatile struct _MPI2_SYSTEM_INTERFACE_REGS
  134. {
  135. U32 Doorbell; /* 0x00 */
  136. U32 WriteSequence; /* 0x04 */
  137. U32 HostDiagnostic; /* 0x08 */
  138. U32 Reserved1; /* 0x0C */
  139. U32 DiagRWData; /* 0x10 */
  140. U32 DiagRWAddressLow; /* 0x14 */
  141. U32 DiagRWAddressHigh; /* 0x18 */
  142. U32 Reserved2[5]; /* 0x1C */
  143. U32 HostInterruptStatus; /* 0x30 */
  144. U32 HostInterruptMask; /* 0x34 */
  145. U32 DCRData; /* 0x38 */
  146. U32 DCRAddress; /* 0x3C */
  147. U32 Reserved3[2]; /* 0x40 */
  148. U32 ReplyFreeHostIndex; /* 0x48 */
  149. U32 Reserved4[8]; /* 0x4C */
  150. U32 ReplyPostHostIndex; /* 0x6C */
  151. U32 Reserved5; /* 0x70 */
  152. U32 HCBSize; /* 0x74 */
  153. U32 HCBAddressLow; /* 0x78 */
  154. U32 HCBAddressHigh; /* 0x7C */
  155. U32 Reserved6[16]; /* 0x80 */
  156. U32 RequestDescriptorPostLow; /* 0xC0 */
  157. U32 RequestDescriptorPostHigh; /* 0xC4 */
  158. U32 Reserved7[14]; /* 0xC8 */
  159. } MPI2_SYSTEM_INTERFACE_REGS, MPI2_POINTER PTR_MPI2_SYSTEM_INTERFACE_REGS,
  160. Mpi2SystemInterfaceRegs_t, MPI2_POINTER pMpi2SystemInterfaceRegs_t;
  161. /*
  162. * Defines for working with the Doorbell register.
  163. */
  164. #define MPI2_DOORBELL_OFFSET (0x00000000)
  165. /* IOC --> System values */
  166. #define MPI2_DOORBELL_USED (0x08000000)
  167. #define MPI2_DOORBELL_WHO_INIT_MASK (0x07000000)
  168. #define MPI2_DOORBELL_WHO_INIT_SHIFT (24)
  169. #define MPI2_DOORBELL_FAULT_CODE_MASK (0x0000FFFF)
  170. #define MPI2_DOORBELL_DATA_MASK (0x0000FFFF)
  171. /* System --> IOC values */
  172. #define MPI2_DOORBELL_FUNCTION_MASK (0xFF000000)
  173. #define MPI2_DOORBELL_FUNCTION_SHIFT (24)
  174. #define MPI2_DOORBELL_ADD_DWORDS_MASK (0x00FF0000)
  175. #define MPI2_DOORBELL_ADD_DWORDS_SHIFT (16)
  176. /*
  177. * Defines for the WriteSequence register
  178. */
  179. #define MPI2_WRITE_SEQUENCE_OFFSET (0x00000004)
  180. #define MPI2_WRSEQ_KEY_VALUE_MASK (0x0000000F)
  181. #define MPI2_WRSEQ_FLUSH_KEY_VALUE (0x0)
  182. #define MPI2_WRSEQ_1ST_KEY_VALUE (0xF)
  183. #define MPI2_WRSEQ_2ND_KEY_VALUE (0x4)
  184. #define MPI2_WRSEQ_3RD_KEY_VALUE (0xB)
  185. #define MPI2_WRSEQ_4TH_KEY_VALUE (0x2)
  186. #define MPI2_WRSEQ_5TH_KEY_VALUE (0x7)
  187. #define MPI2_WRSEQ_6TH_KEY_VALUE (0xD)
  188. /*
  189. * Defines for the HostDiagnostic register
  190. */
  191. #define MPI2_HOST_DIAGNOSTIC_OFFSET (0x00000008)
  192. #define MPI2_DIAG_BOOT_DEVICE_SELECT_MASK (0x00001800)
  193. #define MPI2_DIAG_BOOT_DEVICE_SELECT_DEFAULT (0x00000000)
  194. #define MPI2_DIAG_BOOT_DEVICE_SELECT_HCDW (0x00000800)
  195. #define MPI2_DIAG_CLEAR_FLASH_BAD_SIG (0x00000400)
  196. #define MPI2_DIAG_FORCE_HCB_ON_RESET (0x00000200)
  197. #define MPI2_DIAG_HCB_MODE (0x00000100)
  198. #define MPI2_DIAG_DIAG_WRITE_ENABLE (0x00000080)
  199. #define MPI2_DIAG_FLASH_BAD_SIG (0x00000040)
  200. #define MPI2_DIAG_RESET_HISTORY (0x00000020)
  201. #define MPI2_DIAG_DIAG_RW_ENABLE (0x00000010)
  202. #define MPI2_DIAG_RESET_ADAPTER (0x00000004)
  203. #define MPI2_DIAG_HOLD_IOC_RESET (0x00000002)
  204. /*
  205. * Offsets for DiagRWData and address
  206. */
  207. #define MPI2_DIAG_RW_DATA_OFFSET (0x00000010)
  208. #define MPI2_DIAG_RW_ADDRESS_LOW_OFFSET (0x00000014)
  209. #define MPI2_DIAG_RW_ADDRESS_HIGH_OFFSET (0x00000018)
  210. /*
  211. * Defines for the HostInterruptStatus register
  212. */
  213. #define MPI2_HOST_INTERRUPT_STATUS_OFFSET (0x00000030)
  214. #define MPI2_HIS_SYS2IOC_DB_STATUS (0x80000000)
  215. #define MPI2_HIS_IOP_DOORBELL_STATUS MPI2_HIS_SYS2IOC_DB_STATUS
  216. #define MPI2_HIS_RESET_IRQ_STATUS (0x40000000)
  217. #define MPI2_HIS_REPLY_DESCRIPTOR_INTERRUPT (0x00000008)
  218. #define MPI2_HIS_IOC2SYS_DB_STATUS (0x00000001)
  219. #define MPI2_HIS_DOORBELL_INTERRUPT MPI2_HIS_IOC2SYS_DB_STATUS
  220. /*
  221. * Defines for the HostInterruptMask register
  222. */
  223. #define MPI2_HOST_INTERRUPT_MASK_OFFSET (0x00000034)
  224. #define MPI2_HIM_RESET_IRQ_MASK (0x40000000)
  225. #define MPI2_HIM_REPLY_INT_MASK (0x00000008)
  226. #define MPI2_HIM_RIM MPI2_HIM_REPLY_INT_MASK
  227. #define MPI2_HIM_IOC2SYS_DB_MASK (0x00000001)
  228. #define MPI2_HIM_DIM MPI2_HIM_IOC2SYS_DB_MASK
  229. /*
  230. * Offsets for DCRData and address
  231. */
  232. #define MPI2_DCR_DATA_OFFSET (0x00000038)
  233. #define MPI2_DCR_ADDRESS_OFFSET (0x0000003C)
  234. /*
  235. * Offset for the Reply Free Queue
  236. */
  237. #define MPI2_REPLY_FREE_HOST_INDEX_OFFSET (0x00000048)
  238. /*
  239. * Defines for the Reply Descriptor Post Queue
  240. */
  241. #define MPI2_REPLY_POST_HOST_INDEX_OFFSET (0x0000006C)
  242. #define MPI2_REPLY_POST_HOST_INDEX_MASK (0x00FFFFFF)
  243. #define MPI2_RPHI_MSIX_INDEX_MASK (0xFF000000)
  244. #define MPI2_RPHI_MSIX_INDEX_SHIFT (24)
  245. #define MPI25_SUP_REPLY_POST_HOST_INDEX_OFFSET (0x0000030C) /* MPI v2.5 only */
  246. /*
  247. * Defines for the HCBSize and address
  248. */
  249. #define MPI2_HCB_SIZE_OFFSET (0x00000074)
  250. #define MPI2_HCB_SIZE_SIZE_MASK (0xFFFFF000)
  251. #define MPI2_HCB_SIZE_HCB_ENABLE (0x00000001)
  252. #define MPI2_HCB_ADDRESS_LOW_OFFSET (0x00000078)
  253. #define MPI2_HCB_ADDRESS_HIGH_OFFSET (0x0000007C)
  254. /*
  255. * Offsets for the Request Queue
  256. */
  257. #define MPI2_REQUEST_DESCRIPTOR_POST_LOW_OFFSET (0x000000C0)
  258. #define MPI2_REQUEST_DESCRIPTOR_POST_HIGH_OFFSET (0x000000C4)
  259. /* Hard Reset delay timings */
  260. #define MPI2_HARD_RESET_PCIE_FIRST_READ_DELAY_MICRO_SEC (50000)
  261. #define MPI2_HARD_RESET_PCIE_RESET_READ_WINDOW_MICRO_SEC (255000)
  262. #define MPI2_HARD_RESET_PCIE_SECOND_READ_DELAY_MICRO_SEC (256000)
  263. /*****************************************************************************
  264. *
  265. * Message Descriptors
  266. *
  267. *****************************************************************************/
  268. /* Request Descriptors */
  269. /* Default Request Descriptor */
  270. typedef struct _MPI2_DEFAULT_REQUEST_DESCRIPTOR
  271. {
  272. U8 RequestFlags; /* 0x00 */
  273. U8 MSIxIndex; /* 0x01 */
  274. U16 SMID; /* 0x02 */
  275. U16 LMID; /* 0x04 */
  276. U16 DescriptorTypeDependent; /* 0x06 */
  277. } MPI2_DEFAULT_REQUEST_DESCRIPTOR,
  278. MPI2_POINTER PTR_MPI2_DEFAULT_REQUEST_DESCRIPTOR,
  279. Mpi2DefaultRequestDescriptor_t, MPI2_POINTER pMpi2DefaultRequestDescriptor_t;
  280. /* defines for the RequestFlags field */
  281. #define MPI2_REQ_DESCRIPT_FLAGS_TYPE_MASK (0x0E)
  282. #define MPI2_REQ_DESCRIPT_FLAGS_SCSI_IO (0x00)
  283. #define MPI2_REQ_DESCRIPT_FLAGS_SCSI_TARGET (0x02)
  284. #define MPI2_REQ_DESCRIPT_FLAGS_HIGH_PRIORITY (0x06)
  285. #define MPI2_REQ_DESCRIPT_FLAGS_DEFAULT_TYPE (0x08)
  286. #define MPI2_REQ_DESCRIPT_FLAGS_RAID_ACCELERATOR (0x0A)
  287. #define MPI2_REQ_DESCRIPT_FLAGS_IOC_FIFO_MARKER (0x01)
  288. /* High Priority Request Descriptor */
  289. typedef struct _MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR
  290. {
  291. U8 RequestFlags; /* 0x00 */
  292. U8 MSIxIndex; /* 0x01 */
  293. U16 SMID; /* 0x02 */
  294. U16 LMID; /* 0x04 */
  295. U16 Reserved1; /* 0x06 */
  296. } MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR,
  297. MPI2_POINTER PTR_MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR,
  298. Mpi2HighPriorityRequestDescriptor_t,
  299. MPI2_POINTER pMpi2HighPriorityRequestDescriptor_t;
  300. /* SCSI IO Request Descriptor */
  301. typedef struct _MPI2_SCSI_IO_REQUEST_DESCRIPTOR
  302. {
  303. U8 RequestFlags; /* 0x00 */
  304. U8 MSIxIndex; /* 0x01 */
  305. U16 SMID; /* 0x02 */
  306. U16 LMID; /* 0x04 */
  307. U16 DevHandle; /* 0x06 */
  308. } MPI2_SCSI_IO_REQUEST_DESCRIPTOR,
  309. MPI2_POINTER PTR_MPI2_SCSI_IO_REQUEST_DESCRIPTOR,
  310. Mpi2SCSIIORequestDescriptor_t, MPI2_POINTER pMpi2SCSIIORequestDescriptor_t;
  311. /* SCSI Target Request Descriptor */
  312. typedef struct _MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR
  313. {
  314. U8 RequestFlags; /* 0x00 */
  315. U8 MSIxIndex; /* 0x01 */
  316. U16 SMID; /* 0x02 */
  317. U16 LMID; /* 0x04 */
  318. U16 IoIndex; /* 0x06 */
  319. } MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR,
  320. MPI2_POINTER PTR_MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR,
  321. Mpi2SCSITargetRequestDescriptor_t,
  322. MPI2_POINTER pMpi2SCSITargetRequestDescriptor_t;
  323. /* RAID Accelerator Request Descriptor */
  324. typedef struct _MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR {
  325. U8 RequestFlags; /* 0x00 */
  326. U8 MSIxIndex; /* 0x01 */
  327. U16 SMID; /* 0x02 */
  328. U16 LMID; /* 0x04 */
  329. U16 Reserved; /* 0x06 */
  330. } MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR,
  331. MPI2_POINTER PTR_MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR,
  332. Mpi2RAIDAcceleratorRequestDescriptor_t,
  333. MPI2_POINTER pMpi2RAIDAcceleratorRequestDescriptor_t;
  334. /* union of Request Descriptors */
  335. typedef union _MPI2_REQUEST_DESCRIPTOR_UNION
  336. {
  337. MPI2_DEFAULT_REQUEST_DESCRIPTOR Default;
  338. MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR HighPriority;
  339. MPI2_SCSI_IO_REQUEST_DESCRIPTOR SCSIIO;
  340. MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR SCSITarget;
  341. MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR RAIDAccelerator;
  342. U64 Words;
  343. } MPI2_REQUEST_DESCRIPTOR_UNION, MPI2_POINTER PTR_MPI2_REQUEST_DESCRIPTOR_UNION,
  344. Mpi2RequestDescriptorUnion_t, MPI2_POINTER pMpi2RequestDescriptorUnion_t;
  345. /* Reply Descriptors */
  346. /* Default Reply Descriptor */
  347. typedef struct _MPI2_DEFAULT_REPLY_DESCRIPTOR
  348. {
  349. U8 ReplyFlags; /* 0x00 */
  350. U8 MSIxIndex; /* 0x01 */
  351. U16 DescriptorTypeDependent1; /* 0x02 */
  352. U32 DescriptorTypeDependent2; /* 0x04 */
  353. } MPI2_DEFAULT_REPLY_DESCRIPTOR, MPI2_POINTER PTR_MPI2_DEFAULT_REPLY_DESCRIPTOR,
  354. Mpi2DefaultReplyDescriptor_t, MPI2_POINTER pMpi2DefaultReplyDescriptor_t;
  355. /* defines for the ReplyFlags field */
  356. #define MPI2_RPY_DESCRIPT_FLAGS_TYPE_MASK (0x0F)
  357. #define MPI2_RPY_DESCRIPT_FLAGS_SCSI_IO_SUCCESS (0x00)
  358. #define MPI2_RPY_DESCRIPT_FLAGS_ADDRESS_REPLY (0x01)
  359. #define MPI2_RPY_DESCRIPT_FLAGS_TARGETASSIST_SUCCESS (0x02)
  360. #define MPI2_RPY_DESCRIPT_FLAGS_TARGET_COMMAND_BUFFER (0x03)
  361. #define MPI2_RPY_DESCRIPT_FLAGS_RAID_ACCELERATOR_SUCCESS (0x05)
  362. #define MPI2_RPY_DESCRIPT_FLAGS_UNUSED (0x0F)
  363. /* values for marking a reply descriptor as unused */
  364. #define MPI2_RPY_DESCRIPT_UNUSED_WORD0_MARK (0xFFFFFFFF)
  365. #define MPI2_RPY_DESCRIPT_UNUSED_WORD1_MARK (0xFFFFFFFF)
  366. /* Address Reply Descriptor */
  367. typedef struct _MPI2_ADDRESS_REPLY_DESCRIPTOR
  368. {
  369. U8 ReplyFlags; /* 0x00 */
  370. U8 MSIxIndex; /* 0x01 */
  371. U16 SMID; /* 0x02 */
  372. U32 ReplyFrameAddress; /* 0x04 */
  373. } MPI2_ADDRESS_REPLY_DESCRIPTOR, MPI2_POINTER PTR_MPI2_ADDRESS_REPLY_DESCRIPTOR,
  374. Mpi2AddressReplyDescriptor_t, MPI2_POINTER pMpi2AddressReplyDescriptor_t;
  375. #define MPI2_ADDRESS_REPLY_SMID_INVALID (0x00)
  376. /* SCSI IO Success Reply Descriptor */
  377. typedef struct _MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR
  378. {
  379. U8 ReplyFlags; /* 0x00 */
  380. U8 MSIxIndex; /* 0x01 */
  381. U16 SMID; /* 0x02 */
  382. U16 TaskTag; /* 0x04 */
  383. U16 Reserved1; /* 0x06 */
  384. } MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR,
  385. MPI2_POINTER PTR_MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR,
  386. Mpi2SCSIIOSuccessReplyDescriptor_t,
  387. MPI2_POINTER pMpi2SCSIIOSuccessReplyDescriptor_t;
  388. /* TargetAssist Success Reply Descriptor */
  389. typedef struct _MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR
  390. {
  391. U8 ReplyFlags; /* 0x00 */
  392. U8 MSIxIndex; /* 0x01 */
  393. U16 SMID; /* 0x02 */
  394. U8 SequenceNumber; /* 0x04 */
  395. U8 Reserved1; /* 0x05 */
  396. U16 IoIndex; /* 0x06 */
  397. } MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR,
  398. MPI2_POINTER PTR_MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR,
  399. Mpi2TargetAssistSuccessReplyDescriptor_t,
  400. MPI2_POINTER pMpi2TargetAssistSuccessReplyDescriptor_t;
  401. /* Target Command Buffer Reply Descriptor */
  402. typedef struct _MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR
  403. {
  404. U8 ReplyFlags; /* 0x00 */
  405. U8 MSIxIndex; /* 0x01 */
  406. U8 VP_ID; /* 0x02 */
  407. U8 Flags; /* 0x03 */
  408. U16 InitiatorDevHandle; /* 0x04 */
  409. U16 IoIndex; /* 0x06 */
  410. } MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR,
  411. MPI2_POINTER PTR_MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR,
  412. Mpi2TargetCommandBufferReplyDescriptor_t,
  413. MPI2_POINTER pMpi2TargetCommandBufferReplyDescriptor_t;
  414. /* defines for Flags field */
  415. #define MPI2_RPY_DESCRIPT_TCB_FLAGS_PHYNUM_MASK (0x3F)
  416. /* RAID Accelerator Success Reply Descriptor */
  417. typedef struct _MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR {
  418. U8 ReplyFlags; /* 0x00 */
  419. U8 MSIxIndex; /* 0x01 */
  420. U16 SMID; /* 0x02 */
  421. U32 Reserved; /* 0x04 */
  422. } MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR,
  423. MPI2_POINTER PTR_MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR,
  424. Mpi2RAIDAcceleratorSuccessReplyDescriptor_t,
  425. MPI2_POINTER pMpi2RAIDAcceleratorSuccessReplyDescriptor_t;
  426. /* union of Reply Descriptors */
  427. typedef union _MPI2_REPLY_DESCRIPTORS_UNION
  428. {
  429. MPI2_DEFAULT_REPLY_DESCRIPTOR Default;
  430. MPI2_ADDRESS_REPLY_DESCRIPTOR AddressReply;
  431. MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR SCSIIOSuccess;
  432. MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR TargetAssistSuccess;
  433. MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR TargetCommandBuffer;
  434. MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR RAIDAcceleratorSuccess;
  435. U64 Words;
  436. } MPI2_REPLY_DESCRIPTORS_UNION, MPI2_POINTER PTR_MPI2_REPLY_DESCRIPTORS_UNION,
  437. Mpi2ReplyDescriptorsUnion_t, MPI2_POINTER pMpi2ReplyDescriptorsUnion_t;
  438. /*****************************************************************************
  439. *
  440. * Message Functions
  441. *
  442. *****************************************************************************/
  443. #define MPI2_FUNCTION_SCSI_IO_REQUEST (0x00) /* SCSI IO */
  444. #define MPI2_FUNCTION_SCSI_TASK_MGMT (0x01) /* SCSI Task Management */
  445. #define MPI2_FUNCTION_IOC_INIT (0x02) /* IOC Init */
  446. #define MPI2_FUNCTION_IOC_FACTS (0x03) /* IOC Facts */
  447. #define MPI2_FUNCTION_CONFIG (0x04) /* Configuration */
  448. #define MPI2_FUNCTION_PORT_FACTS (0x05) /* Port Facts */
  449. #define MPI2_FUNCTION_PORT_ENABLE (0x06) /* Port Enable */
  450. #define MPI2_FUNCTION_EVENT_NOTIFICATION (0x07) /* Event Notification */
  451. #define MPI2_FUNCTION_EVENT_ACK (0x08) /* Event Acknowledge */
  452. #define MPI2_FUNCTION_FW_DOWNLOAD (0x09) /* FW Download */
  453. #define MPI2_FUNCTION_TARGET_ASSIST (0x0B) /* Target Assist */
  454. #define MPI2_FUNCTION_TARGET_STATUS_SEND (0x0C) /* Target Status Send */
  455. #define MPI2_FUNCTION_TARGET_MODE_ABORT (0x0D) /* Target Mode Abort */
  456. #define MPI2_FUNCTION_FW_UPLOAD (0x12) /* FW Upload */
  457. #define MPI2_FUNCTION_RAID_ACTION (0x15) /* RAID Action */
  458. #define MPI2_FUNCTION_RAID_SCSI_IO_PASSTHROUGH (0x16) /* SCSI IO RAID Passthrough */
  459. #define MPI2_FUNCTION_TOOLBOX (0x17) /* Toolbox */
  460. #define MPI2_FUNCTION_SCSI_ENCLOSURE_PROCESSOR (0x18) /* SCSI Enclosure Processor */
  461. #define MPI2_FUNCTION_SMP_PASSTHROUGH (0x1A) /* SMP Passthrough */
  462. #define MPI2_FUNCTION_SAS_IO_UNIT_CONTROL (0x1B) /* SAS IO Unit Control */
  463. #define MPI2_FUNCTION_SATA_PASSTHROUGH (0x1C) /* SATA Passthrough */
  464. #define MPI2_FUNCTION_DIAG_BUFFER_POST (0x1D) /* Diagnostic Buffer Post */
  465. #define MPI2_FUNCTION_DIAG_RELEASE (0x1E) /* Diagnostic Release */
  466. #define MPI2_FUNCTION_TARGET_CMD_BUF_BASE_POST (0x24) /* Target Command Buffer Post Base */
  467. #define MPI2_FUNCTION_TARGET_CMD_BUF_LIST_POST (0x25) /* Target Command Buffer Post List */
  468. #define MPI2_FUNCTION_RAID_ACCELERATOR (0x2C) /* RAID Accelerator*/
  469. /* Host Based Discovery Action */
  470. #define MPI2_FUNCTION_HOST_BASED_DISCOVERY_ACTION (0x2F)
  471. /* Power Management Control */
  472. #define MPI2_FUNCTION_PWR_MGMT_CONTROL (0x30)
  473. /* Send Host Message */
  474. #define MPI2_FUNCTION_SEND_HOST_MESSAGE (0x31)
  475. /* beginning of product-specific range */
  476. #define MPI2_FUNCTION_MIN_PRODUCT_SPECIFIC (0xF0)
  477. /* end of product-specific range */
  478. #define MPI2_FUNCTION_MAX_PRODUCT_SPECIFIC (0xFF)
  479. /* Doorbell functions */
  480. #define MPI2_FUNCTION_IOC_MESSAGE_UNIT_RESET (0x40)
  481. #define MPI2_FUNCTION_HANDSHAKE (0x42)
  482. /*****************************************************************************
  483. *
  484. * IOC Status Values
  485. *
  486. *****************************************************************************/
  487. /* mask for IOCStatus status value */
  488. #define MPI2_IOCSTATUS_MASK (0x7FFF)
  489. /****************************************************************************
  490. * Common IOCStatus values for all replies
  491. ****************************************************************************/
  492. #define MPI2_IOCSTATUS_SUCCESS (0x0000)
  493. #define MPI2_IOCSTATUS_INVALID_FUNCTION (0x0001)
  494. #define MPI2_IOCSTATUS_BUSY (0x0002)
  495. #define MPI2_IOCSTATUS_INVALID_SGL (0x0003)
  496. #define MPI2_IOCSTATUS_INTERNAL_ERROR (0x0004)
  497. #define MPI2_IOCSTATUS_INVALID_VPID (0x0005)
  498. #define MPI2_IOCSTATUS_INSUFFICIENT_RESOURCES (0x0006)
  499. #define MPI2_IOCSTATUS_INVALID_FIELD (0x0007)
  500. #define MPI2_IOCSTATUS_INVALID_STATE (0x0008)
  501. #define MPI2_IOCSTATUS_OP_STATE_NOT_SUPPORTED (0x0009)
  502. /****************************************************************************
  503. * Config IOCStatus values
  504. ****************************************************************************/
  505. #define MPI2_IOCSTATUS_CONFIG_INVALID_ACTION (0x0020)
  506. #define MPI2_IOCSTATUS_CONFIG_INVALID_TYPE (0x0021)
  507. #define MPI2_IOCSTATUS_CONFIG_INVALID_PAGE (0x0022)
  508. #define MPI2_IOCSTATUS_CONFIG_INVALID_DATA (0x0023)
  509. #define MPI2_IOCSTATUS_CONFIG_NO_DEFAULTS (0x0024)
  510. #define MPI2_IOCSTATUS_CONFIG_CANT_COMMIT (0x0025)
  511. /****************************************************************************
  512. * SCSI IO Reply
  513. ****************************************************************************/
  514. #define MPI2_IOCSTATUS_SCSI_RECOVERED_ERROR (0x0040)
  515. #define MPI2_IOCSTATUS_SCSI_INVALID_DEVHANDLE (0x0042)
  516. #define MPI2_IOCSTATUS_SCSI_DEVICE_NOT_THERE (0x0043)
  517. #define MPI2_IOCSTATUS_SCSI_DATA_OVERRUN (0x0044)
  518. #define MPI2_IOCSTATUS_SCSI_DATA_UNDERRUN (0x0045)
  519. #define MPI2_IOCSTATUS_SCSI_IO_DATA_ERROR (0x0046)
  520. #define MPI2_IOCSTATUS_SCSI_PROTOCOL_ERROR (0x0047)
  521. #define MPI2_IOCSTATUS_SCSI_TASK_TERMINATED (0x0048)
  522. #define MPI2_IOCSTATUS_SCSI_RESIDUAL_MISMATCH (0x0049)
  523. #define MPI2_IOCSTATUS_SCSI_TASK_MGMT_FAILED (0x004A)
  524. #define MPI2_IOCSTATUS_SCSI_IOC_TERMINATED (0x004B)
  525. #define MPI2_IOCSTATUS_SCSI_EXT_TERMINATED (0x004C)
  526. /****************************************************************************
  527. * For use by SCSI Initiator and SCSI Target end-to-end data protection
  528. ****************************************************************************/
  529. #define MPI2_IOCSTATUS_EEDP_GUARD_ERROR (0x004D)
  530. #define MPI2_IOCSTATUS_EEDP_REF_TAG_ERROR (0x004E)
  531. #define MPI2_IOCSTATUS_EEDP_APP_TAG_ERROR (0x004F)
  532. /****************************************************************************
  533. * SCSI Target values
  534. ****************************************************************************/
  535. #define MPI2_IOCSTATUS_TARGET_INVALID_IO_INDEX (0x0062)
  536. #define MPI2_IOCSTATUS_TARGET_ABORTED (0x0063)
  537. #define MPI2_IOCSTATUS_TARGET_NO_CONN_RETRYABLE (0x0064)
  538. #define MPI2_IOCSTATUS_TARGET_NO_CONNECTION (0x0065)
  539. #define MPI2_IOCSTATUS_TARGET_XFER_COUNT_MISMATCH (0x006A)
  540. #define MPI2_IOCSTATUS_TARGET_DATA_OFFSET_ERROR (0x006D)
  541. #define MPI2_IOCSTATUS_TARGET_TOO_MUCH_WRITE_DATA (0x006E)
  542. #define MPI2_IOCSTATUS_TARGET_IU_TOO_SHORT (0x006F)
  543. #define MPI2_IOCSTATUS_TARGET_ACK_NAK_TIMEOUT (0x0070)
  544. #define MPI2_IOCSTATUS_TARGET_NAK_RECEIVED (0x0071)
  545. /****************************************************************************
  546. * Serial Attached SCSI values
  547. ****************************************************************************/
  548. #define MPI2_IOCSTATUS_SAS_SMP_REQUEST_FAILED (0x0090)
  549. #define MPI2_IOCSTATUS_SAS_SMP_DATA_OVERRUN (0x0091)
  550. /****************************************************************************
  551. * Diagnostic Buffer Post / Diagnostic Release values
  552. ****************************************************************************/
  553. #define MPI2_IOCSTATUS_DIAGNOSTIC_RELEASED (0x00A0)
  554. /****************************************************************************
  555. * RAID Accelerator values
  556. ****************************************************************************/
  557. #define MPI2_IOCSTATUS_RAID_ACCEL_ERROR (0x00B0)
  558. /****************************************************************************
  559. * IOCStatus flag to indicate that log info is available
  560. ****************************************************************************/
  561. #define MPI2_IOCSTATUS_FLAG_LOG_INFO_AVAILABLE (0x8000)
  562. /****************************************************************************
  563. * IOCLogInfo Types
  564. ****************************************************************************/
  565. #define MPI2_IOCLOGINFO_TYPE_MASK (0xF0000000)
  566. #define MPI2_IOCLOGINFO_TYPE_SHIFT (28)
  567. #define MPI2_IOCLOGINFO_TYPE_NONE (0x0)
  568. #define MPI2_IOCLOGINFO_TYPE_SCSI (0x1)
  569. #define MPI2_IOCLOGINFO_TYPE_FC (0x2)
  570. #define MPI2_IOCLOGINFO_TYPE_SAS (0x3)
  571. #define MPI2_IOCLOGINFO_TYPE_ISCSI (0x4)
  572. #define MPI2_IOCLOGINFO_LOG_DATA_MASK (0x0FFFFFFF)
  573. /*****************************************************************************
  574. *
  575. * Standard Message Structures
  576. *
  577. *****************************************************************************/
  578. /****************************************************************************
  579. * Request Message Header for all request messages
  580. ****************************************************************************/
  581. typedef struct _MPI2_REQUEST_HEADER
  582. {
  583. U16 FunctionDependent1; /* 0x00 */
  584. U8 ChainOffset; /* 0x02 */
  585. U8 Function; /* 0x03 */
  586. U16 FunctionDependent2; /* 0x04 */
  587. U8 FunctionDependent3; /* 0x06 */
  588. U8 MsgFlags; /* 0x07 */
  589. U8 VP_ID; /* 0x08 */
  590. U8 VF_ID; /* 0x09 */
  591. U16 Reserved1; /* 0x0A */
  592. } MPI2_REQUEST_HEADER, MPI2_POINTER PTR_MPI2_REQUEST_HEADER,
  593. MPI2RequestHeader_t, MPI2_POINTER pMPI2RequestHeader_t;
  594. /****************************************************************************
  595. * Default Reply
  596. ****************************************************************************/
  597. typedef struct _MPI2_DEFAULT_REPLY
  598. {
  599. U16 FunctionDependent1; /* 0x00 */
  600. U8 MsgLength; /* 0x02 */
  601. U8 Function; /* 0x03 */
  602. U16 FunctionDependent2; /* 0x04 */
  603. U8 FunctionDependent3; /* 0x06 */
  604. U8 MsgFlags; /* 0x07 */
  605. U8 VP_ID; /* 0x08 */
  606. U8 VF_ID; /* 0x09 */
  607. U16 Reserved1; /* 0x0A */
  608. U16 FunctionDependent5; /* 0x0C */
  609. U16 IOCStatus; /* 0x0E */
  610. U32 IOCLogInfo; /* 0x10 */
  611. } MPI2_DEFAULT_REPLY, MPI2_POINTER PTR_MPI2_DEFAULT_REPLY,
  612. MPI2DefaultReply_t, MPI2_POINTER pMPI2DefaultReply_t;
  613. /* common version structure/union used in messages and configuration pages */
  614. typedef struct _MPI2_VERSION_STRUCT
  615. {
  616. U8 Dev; /* 0x00 */
  617. U8 Unit; /* 0x01 */
  618. U8 Minor; /* 0x02 */
  619. U8 Major; /* 0x03 */
  620. } MPI2_VERSION_STRUCT;
  621. typedef union _MPI2_VERSION_UNION
  622. {
  623. MPI2_VERSION_STRUCT Struct;
  624. U32 Word;
  625. } MPI2_VERSION_UNION;
  626. /* LUN field defines, common to many structures */
  627. #define MPI2_LUN_FIRST_LEVEL_ADDRESSING (0x0000FFFF)
  628. #define MPI2_LUN_SECOND_LEVEL_ADDRESSING (0xFFFF0000)
  629. #define MPI2_LUN_THIRD_LEVEL_ADDRESSING (0x0000FFFF)
  630. #define MPI2_LUN_FOURTH_LEVEL_ADDRESSING (0xFFFF0000)
  631. #define MPI2_LUN_LEVEL_1_WORD (0xFF00)
  632. #define MPI2_LUN_LEVEL_1_DWORD (0x0000FF00)
  633. /*****************************************************************************
  634. *
  635. * Fusion-MPT MPI Scatter Gather Elements
  636. *
  637. *****************************************************************************/
  638. /****************************************************************************
  639. * MPI Simple Element structures
  640. ****************************************************************************/
  641. typedef struct _MPI2_SGE_SIMPLE32
  642. {
  643. U32 FlagsLength;
  644. U32 Address;
  645. } MPI2_SGE_SIMPLE32, MPI2_POINTER PTR_MPI2_SGE_SIMPLE32,
  646. Mpi2SGESimple32_t, MPI2_POINTER pMpi2SGESimple32_t;
  647. typedef struct _MPI2_SGE_SIMPLE64
  648. {
  649. U32 FlagsLength;
  650. U64 Address;
  651. } MPI2_SGE_SIMPLE64, MPI2_POINTER PTR_MPI2_SGE_SIMPLE64,
  652. Mpi2SGESimple64_t, MPI2_POINTER pMpi2SGESimple64_t;
  653. typedef struct _MPI2_SGE_SIMPLE_UNION
  654. {
  655. U32 FlagsLength;
  656. union
  657. {
  658. U32 Address32;
  659. U64 Address64;
  660. } u;
  661. } MPI2_SGE_SIMPLE_UNION, MPI2_POINTER PTR_MPI2_SGE_SIMPLE_UNION,
  662. Mpi2SGESimpleUnion_t, MPI2_POINTER pMpi2SGESimpleUnion_t;
  663. /****************************************************************************
  664. * MPI Chain Element structures
  665. ****************************************************************************/
  666. typedef struct _MPI2_SGE_CHAIN32
  667. {
  668. U16 Length;
  669. U8 NextChainOffset;
  670. U8 Flags;
  671. U32 Address;
  672. } MPI2_SGE_CHAIN32, MPI2_POINTER PTR_MPI2_SGE_CHAIN32,
  673. Mpi2SGEChain32_t, MPI2_POINTER pMpi2SGEChain32_t;
  674. typedef struct _MPI2_SGE_CHAIN64
  675. {
  676. U16 Length;
  677. U8 NextChainOffset;
  678. U8 Flags;
  679. U64 Address;
  680. } MPI2_SGE_CHAIN64, MPI2_POINTER PTR_MPI2_SGE_CHAIN64,
  681. Mpi2SGEChain64_t, MPI2_POINTER pMpi2SGEChain64_t;
  682. typedef struct _MPI2_SGE_CHAIN_UNION
  683. {
  684. U16 Length;
  685. U8 NextChainOffset;
  686. U8 Flags;
  687. union
  688. {
  689. U32 Address32;
  690. U64 Address64;
  691. } u;
  692. } MPI2_SGE_CHAIN_UNION, MPI2_POINTER PTR_MPI2_SGE_CHAIN_UNION,
  693. Mpi2SGEChainUnion_t, MPI2_POINTER pMpi2SGEChainUnion_t;
  694. /****************************************************************************
  695. * MPI Transaction Context Element structures
  696. ****************************************************************************/
  697. typedef struct _MPI2_SGE_TRANSACTION32
  698. {
  699. U8 Reserved;
  700. U8 ContextSize;
  701. U8 DetailsLength;
  702. U8 Flags;
  703. U32 TransactionContext[1];
  704. U32 TransactionDetails[1];
  705. } MPI2_SGE_TRANSACTION32, MPI2_POINTER PTR_MPI2_SGE_TRANSACTION32,
  706. Mpi2SGETransaction32_t, MPI2_POINTER pMpi2SGETransaction32_t;
  707. typedef struct _MPI2_SGE_TRANSACTION64
  708. {
  709. U8 Reserved;
  710. U8 ContextSize;
  711. U8 DetailsLength;
  712. U8 Flags;
  713. U32 TransactionContext[2];
  714. U32 TransactionDetails[1];
  715. } MPI2_SGE_TRANSACTION64, MPI2_POINTER PTR_MPI2_SGE_TRANSACTION64,
  716. Mpi2SGETransaction64_t, MPI2_POINTER pMpi2SGETransaction64_t;
  717. typedef struct _MPI2_SGE_TRANSACTION96
  718. {
  719. U8 Reserved;
  720. U8 ContextSize;
  721. U8 DetailsLength;
  722. U8 Flags;
  723. U32 TransactionContext[3];
  724. U32 TransactionDetails[1];
  725. } MPI2_SGE_TRANSACTION96, MPI2_POINTER PTR_MPI2_SGE_TRANSACTION96,
  726. Mpi2SGETransaction96_t, MPI2_POINTER pMpi2SGETransaction96_t;
  727. typedef struct _MPI2_SGE_TRANSACTION128
  728. {
  729. U8 Reserved;
  730. U8 ContextSize;
  731. U8 DetailsLength;
  732. U8 Flags;
  733. U32 TransactionContext[4];
  734. U32 TransactionDetails[1];
  735. } MPI2_SGE_TRANSACTION128, MPI2_POINTER PTR_MPI2_SGE_TRANSACTION128,
  736. Mpi2SGETransaction_t128, MPI2_POINTER pMpi2SGETransaction_t128;
  737. typedef struct _MPI2_SGE_TRANSACTION_UNION
  738. {
  739. U8 Reserved;
  740. U8 ContextSize;
  741. U8 DetailsLength;
  742. U8 Flags;
  743. union
  744. {
  745. U32 TransactionContext32[1];
  746. U32 TransactionContext64[2];
  747. U32 TransactionContext96[3];
  748. U32 TransactionContext128[4];
  749. } u;
  750. U32 TransactionDetails[1];
  751. } MPI2_SGE_TRANSACTION_UNION, MPI2_POINTER PTR_MPI2_SGE_TRANSACTION_UNION,
  752. Mpi2SGETransactionUnion_t, MPI2_POINTER pMpi2SGETransactionUnion_t;
  753. /****************************************************************************
  754. * MPI SGE union for IO SGL's
  755. ****************************************************************************/
  756. typedef struct _MPI2_MPI_SGE_IO_UNION
  757. {
  758. union
  759. {
  760. MPI2_SGE_SIMPLE_UNION Simple;
  761. MPI2_SGE_CHAIN_UNION Chain;
  762. } u;
  763. } MPI2_MPI_SGE_IO_UNION, MPI2_POINTER PTR_MPI2_MPI_SGE_IO_UNION,
  764. Mpi2MpiSGEIOUnion_t, MPI2_POINTER pMpi2MpiSGEIOUnion_t;
  765. /****************************************************************************
  766. * MPI SGE union for SGL's with Simple and Transaction elements
  767. ****************************************************************************/
  768. typedef struct _MPI2_SGE_TRANS_SIMPLE_UNION
  769. {
  770. union
  771. {
  772. MPI2_SGE_SIMPLE_UNION Simple;
  773. MPI2_SGE_TRANSACTION_UNION Transaction;
  774. } u;
  775. } MPI2_SGE_TRANS_SIMPLE_UNION, MPI2_POINTER PTR_MPI2_SGE_TRANS_SIMPLE_UNION,
  776. Mpi2SGETransSimpleUnion_t, MPI2_POINTER pMpi2SGETransSimpleUnion_t;
  777. /****************************************************************************
  778. * All MPI SGE types union
  779. ****************************************************************************/
  780. typedef struct _MPI2_MPI_SGE_UNION
  781. {
  782. union
  783. {
  784. MPI2_SGE_SIMPLE_UNION Simple;
  785. MPI2_SGE_CHAIN_UNION Chain;
  786. MPI2_SGE_TRANSACTION_UNION Transaction;
  787. } u;
  788. } MPI2_MPI_SGE_UNION, MPI2_POINTER PTR_MPI2_MPI_SGE_UNION,
  789. Mpi2MpiSgeUnion_t, MPI2_POINTER pMpi2MpiSgeUnion_t;
  790. /****************************************************************************
  791. * MPI SGE field definition and masks
  792. ****************************************************************************/
  793. /* Flags field bit definitions */
  794. #define MPI2_SGE_FLAGS_LAST_ELEMENT (0x80)
  795. #define MPI2_SGE_FLAGS_END_OF_BUFFER (0x40)
  796. #define MPI2_SGE_FLAGS_ELEMENT_TYPE_MASK (0x30)
  797. #define MPI2_SGE_FLAGS_LOCAL_ADDRESS (0x08)
  798. #define MPI2_SGE_FLAGS_DIRECTION (0x04)
  799. #define MPI2_SGE_FLAGS_ADDRESS_SIZE (0x02)
  800. #define MPI2_SGE_FLAGS_END_OF_LIST (0x01)
  801. #define MPI2_SGE_FLAGS_SHIFT (24)
  802. #define MPI2_SGE_LENGTH_MASK (0x00FFFFFF)
  803. #define MPI2_SGE_CHAIN_LENGTH_MASK (0x0000FFFF)
  804. /* Element Type */
  805. #define MPI2_SGE_FLAGS_TRANSACTION_ELEMENT (0x00)
  806. #define MPI2_SGE_FLAGS_SIMPLE_ELEMENT (0x10)
  807. #define MPI2_SGE_FLAGS_CHAIN_ELEMENT (0x30)
  808. #define MPI2_SGE_FLAGS_ELEMENT_MASK (0x30)
  809. /* Address location */
  810. #define MPI2_SGE_FLAGS_SYSTEM_ADDRESS (0x00)
  811. /* Direction */
  812. #define MPI2_SGE_FLAGS_IOC_TO_HOST (0x00)
  813. #define MPI2_SGE_FLAGS_HOST_TO_IOC (0x04)
  814. #define MPI2_SGE_FLAGS_DEST (MPI2_SGE_FLAGS_IOC_TO_HOST)
  815. #define MPI2_SGE_FLAGS_SOURCE (MPI2_SGE_FLAGS_HOST_TO_IOC)
  816. /* Address Size */
  817. #define MPI2_SGE_FLAGS_32_BIT_ADDRESSING (0x00)
  818. #define MPI2_SGE_FLAGS_64_BIT_ADDRESSING (0x02)
  819. /* Context Size */
  820. #define MPI2_SGE_FLAGS_32_BIT_CONTEXT (0x00)
  821. #define MPI2_SGE_FLAGS_64_BIT_CONTEXT (0x02)
  822. #define MPI2_SGE_FLAGS_96_BIT_CONTEXT (0x04)
  823. #define MPI2_SGE_FLAGS_128_BIT_CONTEXT (0x06)
  824. #define MPI2_SGE_CHAIN_OFFSET_MASK (0x00FF0000)
  825. #define MPI2_SGE_CHAIN_OFFSET_SHIFT (16)
  826. /****************************************************************************
  827. * MPI SGE operation Macros
  828. ****************************************************************************/
  829. /* SIMPLE FlagsLength manipulations... */
  830. #define MPI2_SGE_SET_FLAGS(f) ((U32)(f) << MPI2_SGE_FLAGS_SHIFT)
  831. #define MPI2_SGE_GET_FLAGS(f) (((f) & ~MPI2_SGE_LENGTH_MASK) >> MPI2_SGE_FLAGS_SHIFT)
  832. #define MPI2_SGE_LENGTH(f) ((f) & MPI2_SGE_LENGTH_MASK)
  833. #define MPI2_SGE_CHAIN_LENGTH(f) ((f) & MPI2_SGE_CHAIN_LENGTH_MASK)
  834. #define MPI2_SGE_SET_FLAGS_LENGTH(f,l) (MPI2_SGE_SET_FLAGS(f) | MPI2_SGE_LENGTH(l))
  835. #define MPI2_pSGE_GET_FLAGS(psg) MPI2_SGE_GET_FLAGS((psg)->FlagsLength)
  836. #define MPI2_pSGE_GET_LENGTH(psg) MPI2_SGE_LENGTH((psg)->FlagsLength)
  837. #define MPI2_pSGE_SET_FLAGS_LENGTH(psg,f,l) (psg)->FlagsLength = MPI2_SGE_SET_FLAGS_LENGTH(f,l)
  838. /* CAUTION - The following are READ-MODIFY-WRITE! */
  839. #define MPI2_pSGE_SET_FLAGS(psg,f) (psg)->FlagsLength |= MPI2_SGE_SET_FLAGS(f)
  840. #define MPI2_pSGE_SET_LENGTH(psg,l) (psg)->FlagsLength |= MPI2_SGE_LENGTH(l)
  841. #define MPI2_GET_CHAIN_OFFSET(x) ((x & MPI2_SGE_CHAIN_OFFSET_MASK) >> MPI2_SGE_CHAIN_OFFSET_SHIFT)
  842. /*****************************************************************************
  843. *
  844. * Fusion-MPT IEEE Scatter Gather Elements
  845. *
  846. *****************************************************************************/
  847. /****************************************************************************
  848. * IEEE Simple Element structures
  849. ****************************************************************************/
  850. typedef struct _MPI2_IEEE_SGE_SIMPLE32
  851. {
  852. U32 Address;
  853. U32 FlagsLength;
  854. } MPI2_IEEE_SGE_SIMPLE32, MPI2_POINTER PTR_MPI2_IEEE_SGE_SIMPLE32,
  855. Mpi2IeeeSgeSimple32_t, MPI2_POINTER pMpi2IeeeSgeSimple32_t;
  856. typedef struct _MPI2_IEEE_SGE_SIMPLE64
  857. {
  858. U64 Address;
  859. U32 Length;
  860. U16 Reserved1;
  861. U8 Reserved2;
  862. U8 Flags;
  863. } MPI2_IEEE_SGE_SIMPLE64, MPI2_POINTER PTR_MPI2_IEEE_SGE_SIMPLE64,
  864. Mpi2IeeeSgeSimple64_t, MPI2_POINTER pMpi2IeeeSgeSimple64_t;
  865. typedef union _MPI2_IEEE_SGE_SIMPLE_UNION
  866. {
  867. MPI2_IEEE_SGE_SIMPLE32 Simple32;
  868. MPI2_IEEE_SGE_SIMPLE64 Simple64;
  869. } MPI2_IEEE_SGE_SIMPLE_UNION, MPI2_POINTER PTR_MPI2_IEEE_SGE_SIMPLE_UNION,
  870. Mpi2IeeeSgeSimpleUnion_t, MPI2_POINTER pMpi2IeeeSgeSimpleUnion_t;
  871. /****************************************************************************
  872. * IEEE Chain Element structures
  873. ****************************************************************************/
  874. typedef MPI2_IEEE_SGE_SIMPLE32 MPI2_IEEE_SGE_CHAIN32;
  875. typedef MPI2_IEEE_SGE_SIMPLE64 MPI2_IEEE_SGE_CHAIN64;
  876. typedef union _MPI2_IEEE_SGE_CHAIN_UNION
  877. {
  878. MPI2_IEEE_SGE_CHAIN32 Chain32;
  879. MPI2_IEEE_SGE_CHAIN64 Chain64;
  880. } MPI2_IEEE_SGE_CHAIN_UNION, MPI2_POINTER PTR_MPI2_IEEE_SGE_CHAIN_UNION,
  881. Mpi2IeeeSgeChainUnion_t, MPI2_POINTER pMpi2IeeeSgeChainUnion_t;
  882. /****************************************************************************
  883. * All IEEE SGE types union
  884. ****************************************************************************/
  885. typedef struct _MPI2_IEEE_SGE_UNION
  886. {
  887. union
  888. {
  889. MPI2_IEEE_SGE_SIMPLE_UNION Simple;
  890. MPI2_IEEE_SGE_CHAIN_UNION Chain;
  891. } u;
  892. } MPI2_IEEE_SGE_UNION, MPI2_POINTER PTR_MPI2_IEEE_SGE_UNION,
  893. Mpi2IeeeSgeUnion_t, MPI2_POINTER pMpi2IeeeSgeUnion_t;
  894. /****************************************************************************
  895. * IEEE SGE field definitions and masks
  896. ****************************************************************************/
  897. /* Flags field bit definitions */
  898. #define MPI2_IEEE_SGE_FLAGS_ELEMENT_TYPE_MASK (0x80)
  899. #define MPI2_IEEE32_SGE_FLAGS_SHIFT (24)
  900. #define MPI2_IEEE32_SGE_LENGTH_MASK (0x00FFFFFF)
  901. /* Element Type */
  902. #define MPI2_IEEE_SGE_FLAGS_SIMPLE_ELEMENT (0x00)
  903. #define MPI2_IEEE_SGE_FLAGS_CHAIN_ELEMENT (0x80)
  904. /* Data Location Address Space */
  905. #define MPI2_IEEE_SGE_FLAGS_ADDR_MASK (0x03)
  906. #define MPI2_IEEE_SGE_FLAGS_SYSTEM_ADDR (0x00)
  907. /* IEEE Simple Element only */
  908. #define MPI2_IEEE_SGE_FLAGS_IOCDDR_ADDR (0x01)
  909. /* IEEE Simple Element only */
  910. #define MPI2_IEEE_SGE_FLAGS_IOCPLB_ADDR (0x02)
  911. #define MPI2_IEEE_SGE_FLAGS_IOCPLBNTA_ADDR (0x03)
  912. /* IEEE Simple Element only */
  913. #define MPI2_IEEE_SGE_FLAGS_SYSTEMPLBPCI_ADDR (0x03)
  914. /* IEEE Chain Element only */
  915. #define MPI2_IEEE_SGE_FLAGS_SYSTEMPLBCPI_ADDR \
  916. (MPI2_IEEE_SGE_FLAGS_SYSTEMPLBPCI_ADDR) /* typo in name */
  917. /****************************************************************************
  918. * IEEE SGE operation Macros
  919. ****************************************************************************/
  920. /* SIMPLE FlagsLength manipulations... */
  921. #define MPI2_IEEE32_SGE_SET_FLAGS(f) ((U32)(f) << MPI2_IEEE32_SGE_FLAGS_SHIFT)
  922. #define MPI2_IEEE32_SGE_GET_FLAGS(f) (((f) & ~MPI2_IEEE32_SGE_LENGTH_MASK) >> MPI2_IEEE32_SGE_FLAGS_SHIFT)
  923. #define MPI2_IEEE32_SGE_LENGTH(f) ((f) & MPI2_IEEE32_SGE_LENGTH_MASK)
  924. #define MPI2_IEEE32_SGE_SET_FLAGS_LENGTH(f, l) (MPI2_IEEE32_SGE_SET_FLAGS(f) | MPI2_IEEE32_SGE_LENGTH(l))
  925. #define MPI2_IEEE32_pSGE_GET_FLAGS(psg) MPI2_IEEE32_SGE_GET_FLAGS((psg)->FlagsLength)
  926. #define MPI2_IEEE32_pSGE_GET_LENGTH(psg) MPI2_IEEE32_SGE_LENGTH((psg)->FlagsLength)
  927. #define MPI2_IEEE32_pSGE_SET_FLAGS_LENGTH(psg,f,l) (psg)->FlagsLength = MPI2_IEEE32_SGE_SET_FLAGS_LENGTH(f,l)
  928. /* CAUTION - The following are READ-MODIFY-WRITE! */
  929. #define MPI2_IEEE32_pSGE_SET_FLAGS(psg,f) (psg)->FlagsLength |= MPI2_IEEE32_SGE_SET_FLAGS(f)
  930. #define MPI2_IEEE32_pSGE_SET_LENGTH(psg,l) (psg)->FlagsLength |= MPI2_IEEE32_SGE_LENGTH(l)
  931. /*****************************************************************************
  932. *
  933. * Fusion-MPT MPI/IEEE Scatter Gather Unions
  934. *
  935. *****************************************************************************/
  936. typedef union _MPI2_SIMPLE_SGE_UNION
  937. {
  938. MPI2_SGE_SIMPLE_UNION MpiSimple;
  939. MPI2_IEEE_SGE_SIMPLE_UNION IeeeSimple;
  940. } MPI2_SIMPLE_SGE_UNION, MPI2_POINTER PTR_MPI2_SIMPLE_SGE_UNION,
  941. Mpi2SimpleSgeUntion_t, MPI2_POINTER pMpi2SimpleSgeUntion_t;
  942. typedef union _MPI2_SGE_IO_UNION
  943. {
  944. MPI2_SGE_SIMPLE_UNION MpiSimple;
  945. MPI2_SGE_CHAIN_UNION MpiChain;
  946. MPI2_IEEE_SGE_SIMPLE_UNION IeeeSimple;
  947. MPI2_IEEE_SGE_CHAIN_UNION IeeeChain;
  948. } MPI2_SGE_IO_UNION, MPI2_POINTER PTR_MPI2_SGE_IO_UNION,
  949. Mpi2SGEIOUnion_t, MPI2_POINTER pMpi2SGEIOUnion_t;
  950. /****************************************************************************
  951. *
  952. * Values for SGLFlags field, used in many request messages with an SGL
  953. *
  954. ****************************************************************************/
  955. /* values for MPI SGL Data Location Address Space subfield */
  956. #define MPI2_SGLFLAGS_ADDRESS_SPACE_MASK (0x0C)
  957. #define MPI2_SGLFLAGS_SYSTEM_ADDRESS_SPACE (0x00)
  958. #define MPI2_SGLFLAGS_IOCDDR_ADDRESS_SPACE (0x04)
  959. #define MPI2_SGLFLAGS_IOCPLB_ADDRESS_SPACE (0x08)
  960. #define MPI2_SGLFLAGS_IOCPLBNTA_ADDRESS_SPACE (0x0C)
  961. /* values for SGL Type subfield */
  962. #define MPI2_SGLFLAGS_SGL_TYPE_MASK (0x03)
  963. #define MPI2_SGLFLAGS_SGL_TYPE_MPI (0x00)
  964. #define MPI2_SGLFLAGS_SGL_TYPE_IEEE32 (0x01)
  965. #define MPI2_SGLFLAGS_SGL_TYPE_IEEE64 (0x02)
  966. #endif