sti_hqvdp.c 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398
  1. /*
  2. * Copyright (C) STMicroelectronics SA 2014
  3. * Authors: Fabien Dessenne <fabien.dessenne@st.com> for STMicroelectronics.
  4. * License terms: GNU General Public License (GPL), version 2
  5. */
  6. #include <linux/component.h>
  7. #include <linux/firmware.h>
  8. #include <linux/reset.h>
  9. #include <linux/seq_file.h>
  10. #include <drm/drm_atomic.h>
  11. #include <drm/drm_fb_cma_helper.h>
  12. #include <drm/drm_gem_cma_helper.h>
  13. #include "sti_compositor.h"
  14. #include "sti_hqvdp_lut.h"
  15. #include "sti_plane.h"
  16. #include "sti_vtg.h"
  17. #include "sti_drv.h"
  18. /* Firmware name */
  19. #define HQVDP_FMW_NAME "hqvdp-stih407.bin"
  20. /* Regs address */
  21. #define HQVDP_DMEM 0x00000000 /* 0x00000000 */
  22. #define HQVDP_PMEM 0x00040000 /* 0x00040000 */
  23. #define HQVDP_RD_PLUG 0x000E0000 /* 0x000E0000 */
  24. #define HQVDP_RD_PLUG_CONTROL (HQVDP_RD_PLUG + 0x1000) /* 0x000E1000 */
  25. #define HQVDP_RD_PLUG_PAGE_SIZE (HQVDP_RD_PLUG + 0x1004) /* 0x000E1004 */
  26. #define HQVDP_RD_PLUG_MIN_OPC (HQVDP_RD_PLUG + 0x1008) /* 0x000E1008 */
  27. #define HQVDP_RD_PLUG_MAX_OPC (HQVDP_RD_PLUG + 0x100C) /* 0x000E100C */
  28. #define HQVDP_RD_PLUG_MAX_CHK (HQVDP_RD_PLUG + 0x1010) /* 0x000E1010 */
  29. #define HQVDP_RD_PLUG_MAX_MSG (HQVDP_RD_PLUG + 0x1014) /* 0x000E1014 */
  30. #define HQVDP_RD_PLUG_MIN_SPACE (HQVDP_RD_PLUG + 0x1018) /* 0x000E1018 */
  31. #define HQVDP_WR_PLUG 0x000E2000 /* 0x000E2000 */
  32. #define HQVDP_WR_PLUG_CONTROL (HQVDP_WR_PLUG + 0x1000) /* 0x000E3000 */
  33. #define HQVDP_WR_PLUG_PAGE_SIZE (HQVDP_WR_PLUG + 0x1004) /* 0x000E3004 */
  34. #define HQVDP_WR_PLUG_MIN_OPC (HQVDP_WR_PLUG + 0x1008) /* 0x000E3008 */
  35. #define HQVDP_WR_PLUG_MAX_OPC (HQVDP_WR_PLUG + 0x100C) /* 0x000E300C */
  36. #define HQVDP_WR_PLUG_MAX_CHK (HQVDP_WR_PLUG + 0x1010) /* 0x000E3010 */
  37. #define HQVDP_WR_PLUG_MAX_MSG (HQVDP_WR_PLUG + 0x1014) /* 0x000E3014 */
  38. #define HQVDP_WR_PLUG_MIN_SPACE (HQVDP_WR_PLUG + 0x1018) /* 0x000E3018 */
  39. #define HQVDP_MBX 0x000E4000 /* 0x000E4000 */
  40. #define HQVDP_MBX_IRQ_TO_XP70 (HQVDP_MBX + 0x0000) /* 0x000E4000 */
  41. #define HQVDP_MBX_INFO_HOST (HQVDP_MBX + 0x0004) /* 0x000E4004 */
  42. #define HQVDP_MBX_IRQ_TO_HOST (HQVDP_MBX + 0x0008) /* 0x000E4008 */
  43. #define HQVDP_MBX_INFO_XP70 (HQVDP_MBX + 0x000C) /* 0x000E400C */
  44. #define HQVDP_MBX_SW_RESET_CTRL (HQVDP_MBX + 0x0010) /* 0x000E4010 */
  45. #define HQVDP_MBX_STARTUP_CTRL1 (HQVDP_MBX + 0x0014) /* 0x000E4014 */
  46. #define HQVDP_MBX_STARTUP_CTRL2 (HQVDP_MBX + 0x0018) /* 0x000E4018 */
  47. #define HQVDP_MBX_GP_STATUS (HQVDP_MBX + 0x001C) /* 0x000E401C */
  48. #define HQVDP_MBX_NEXT_CMD (HQVDP_MBX + 0x0020) /* 0x000E4020 */
  49. #define HQVDP_MBX_CURRENT_CMD (HQVDP_MBX + 0x0024) /* 0x000E4024 */
  50. #define HQVDP_MBX_SOFT_VSYNC (HQVDP_MBX + 0x0028) /* 0x000E4028 */
  51. /* Plugs config */
  52. #define PLUG_CONTROL_ENABLE 0x00000001
  53. #define PLUG_PAGE_SIZE_256 0x00000002
  54. #define PLUG_MIN_OPC_8 0x00000003
  55. #define PLUG_MAX_OPC_64 0x00000006
  56. #define PLUG_MAX_CHK_2X 0x00000001
  57. #define PLUG_MAX_MSG_1X 0x00000000
  58. #define PLUG_MIN_SPACE_1 0x00000000
  59. /* SW reset CTRL */
  60. #define SW_RESET_CTRL_FULL BIT(0)
  61. #define SW_RESET_CTRL_CORE BIT(1)
  62. /* Startup ctrl 1 */
  63. #define STARTUP_CTRL1_RST_DONE BIT(0)
  64. #define STARTUP_CTRL1_AUTH_IDLE BIT(2)
  65. /* Startup ctrl 2 */
  66. #define STARTUP_CTRL2_FETCH_EN BIT(1)
  67. /* Info xP70 */
  68. #define INFO_XP70_FW_READY BIT(15)
  69. #define INFO_XP70_FW_PROCESSING BIT(14)
  70. #define INFO_XP70_FW_INITQUEUES BIT(13)
  71. /* SOFT_VSYNC */
  72. #define SOFT_VSYNC_HW 0x00000000
  73. #define SOFT_VSYNC_SW_CMD 0x00000001
  74. #define SOFT_VSYNC_SW_CTRL_IRQ 0x00000003
  75. /* Reset & boot poll config */
  76. #define POLL_MAX_ATTEMPT 50
  77. #define POLL_DELAY_MS 20
  78. #define SCALE_FACTOR 8192
  79. #define SCALE_MAX_FOR_LEG_LUT_F 4096
  80. #define SCALE_MAX_FOR_LEG_LUT_E 4915
  81. #define SCALE_MAX_FOR_LEG_LUT_D 6654
  82. #define SCALE_MAX_FOR_LEG_LUT_C 8192
  83. enum sti_hvsrc_orient {
  84. HVSRC_HORI,
  85. HVSRC_VERT
  86. };
  87. /* Command structures */
  88. struct sti_hqvdp_top {
  89. u32 config;
  90. u32 mem_format;
  91. u32 current_luma;
  92. u32 current_enh_luma;
  93. u32 current_right_luma;
  94. u32 current_enh_right_luma;
  95. u32 current_chroma;
  96. u32 current_enh_chroma;
  97. u32 current_right_chroma;
  98. u32 current_enh_right_chroma;
  99. u32 output_luma;
  100. u32 output_chroma;
  101. u32 luma_src_pitch;
  102. u32 luma_enh_src_pitch;
  103. u32 luma_right_src_pitch;
  104. u32 luma_enh_right_src_pitch;
  105. u32 chroma_src_pitch;
  106. u32 chroma_enh_src_pitch;
  107. u32 chroma_right_src_pitch;
  108. u32 chroma_enh_right_src_pitch;
  109. u32 luma_processed_pitch;
  110. u32 chroma_processed_pitch;
  111. u32 input_frame_size;
  112. u32 input_viewport_ori;
  113. u32 input_viewport_ori_right;
  114. u32 input_viewport_size;
  115. u32 left_view_border_width;
  116. u32 right_view_border_width;
  117. u32 left_view_3d_offset_width;
  118. u32 right_view_3d_offset_width;
  119. u32 side_stripe_color;
  120. u32 crc_reset_ctrl;
  121. };
  122. /* Configs for interlaced : no IT, no pass thru, 3 fields */
  123. #define TOP_CONFIG_INTER_BTM 0x00000000
  124. #define TOP_CONFIG_INTER_TOP 0x00000002
  125. /* Config for progressive : no IT, no pass thru, 3 fields */
  126. #define TOP_CONFIG_PROGRESSIVE 0x00000001
  127. /* Default MemFormat: in=420_raster_dual out=444_raster;opaque Mem2Tv mode */
  128. #define TOP_MEM_FORMAT_DFLT 0x00018060
  129. /* Min/Max size */
  130. #define MAX_WIDTH 0x1FFF
  131. #define MAX_HEIGHT 0x0FFF
  132. #define MIN_WIDTH 0x0030
  133. #define MIN_HEIGHT 0x0010
  134. struct sti_hqvdp_vc1re {
  135. u32 ctrl_prv_csdi;
  136. u32 ctrl_cur_csdi;
  137. u32 ctrl_nxt_csdi;
  138. u32 ctrl_cur_fmd;
  139. u32 ctrl_nxt_fmd;
  140. };
  141. struct sti_hqvdp_fmd {
  142. u32 config;
  143. u32 viewport_ori;
  144. u32 viewport_size;
  145. u32 next_next_luma;
  146. u32 next_next_right_luma;
  147. u32 next_next_next_luma;
  148. u32 next_next_next_right_luma;
  149. u32 threshold_scd;
  150. u32 threshold_rfd;
  151. u32 threshold_move;
  152. u32 threshold_cfd;
  153. };
  154. struct sti_hqvdp_csdi {
  155. u32 config;
  156. u32 config2;
  157. u32 dcdi_config;
  158. u32 prev_luma;
  159. u32 prev_enh_luma;
  160. u32 prev_right_luma;
  161. u32 prev_enh_right_luma;
  162. u32 next_luma;
  163. u32 next_enh_luma;
  164. u32 next_right_luma;
  165. u32 next_enh_right_luma;
  166. u32 prev_chroma;
  167. u32 prev_enh_chroma;
  168. u32 prev_right_chroma;
  169. u32 prev_enh_right_chroma;
  170. u32 next_chroma;
  171. u32 next_enh_chroma;
  172. u32 next_right_chroma;
  173. u32 next_enh_right_chroma;
  174. u32 prev_motion;
  175. u32 prev_right_motion;
  176. u32 cur_motion;
  177. u32 cur_right_motion;
  178. u32 next_motion;
  179. u32 next_right_motion;
  180. };
  181. /* Config for progressive: by pass */
  182. #define CSDI_CONFIG_PROG 0x00000000
  183. /* Config for directional deinterlacing without motion */
  184. #define CSDI_CONFIG_INTER_DIR 0x00000016
  185. /* Additional configs for fader, blender, motion,... deinterlace algorithms */
  186. #define CSDI_CONFIG2_DFLT 0x000001B3
  187. #define CSDI_DCDI_CONFIG_DFLT 0x00203803
  188. struct sti_hqvdp_hvsrc {
  189. u32 hor_panoramic_ctrl;
  190. u32 output_picture_size;
  191. u32 init_horizontal;
  192. u32 init_vertical;
  193. u32 param_ctrl;
  194. u32 yh_coef[NB_COEF];
  195. u32 ch_coef[NB_COEF];
  196. u32 yv_coef[NB_COEF];
  197. u32 cv_coef[NB_COEF];
  198. u32 hori_shift;
  199. u32 vert_shift;
  200. };
  201. /* Default ParamCtrl: all controls enabled */
  202. #define HVSRC_PARAM_CTRL_DFLT 0xFFFFFFFF
  203. struct sti_hqvdp_iqi {
  204. u32 config;
  205. u32 demo_wind_size;
  206. u32 pk_config;
  207. u32 coeff0_coeff1;
  208. u32 coeff2_coeff3;
  209. u32 coeff4;
  210. u32 pk_lut;
  211. u32 pk_gain;
  212. u32 pk_coring_level;
  213. u32 cti_config;
  214. u32 le_config;
  215. u32 le_lut[64];
  216. u32 con_bri;
  217. u32 sat_gain;
  218. u32 pxf_conf;
  219. u32 default_color;
  220. };
  221. /* Default Config : IQI bypassed */
  222. #define IQI_CONFIG_DFLT 0x00000001
  223. /* Default Contrast & Brightness gain = 256 */
  224. #define IQI_CON_BRI_DFLT 0x00000100
  225. /* Default Saturation gain = 256 */
  226. #define IQI_SAT_GAIN_DFLT 0x00000100
  227. /* Default PxfConf : P2I bypassed */
  228. #define IQI_PXF_CONF_DFLT 0x00000001
  229. struct sti_hqvdp_top_status {
  230. u32 processing_time;
  231. u32 input_y_crc;
  232. u32 input_uv_crc;
  233. };
  234. struct sti_hqvdp_fmd_status {
  235. u32 fmd_repeat_move_status;
  236. u32 fmd_scene_count_status;
  237. u32 cfd_sum;
  238. u32 field_sum;
  239. u32 next_y_fmd_crc;
  240. u32 next_next_y_fmd_crc;
  241. u32 next_next_next_y_fmd_crc;
  242. };
  243. struct sti_hqvdp_csdi_status {
  244. u32 prev_y_csdi_crc;
  245. u32 cur_y_csdi_crc;
  246. u32 next_y_csdi_crc;
  247. u32 prev_uv_csdi_crc;
  248. u32 cur_uv_csdi_crc;
  249. u32 next_uv_csdi_crc;
  250. u32 y_csdi_crc;
  251. u32 uv_csdi_crc;
  252. u32 uv_cup_crc;
  253. u32 mot_csdi_crc;
  254. u32 mot_cur_csdi_crc;
  255. u32 mot_prev_csdi_crc;
  256. };
  257. struct sti_hqvdp_hvsrc_status {
  258. u32 y_hvsrc_crc;
  259. u32 u_hvsrc_crc;
  260. u32 v_hvsrc_crc;
  261. };
  262. struct sti_hqvdp_iqi_status {
  263. u32 pxf_it_status;
  264. u32 y_iqi_crc;
  265. u32 u_iqi_crc;
  266. u32 v_iqi_crc;
  267. };
  268. /* Main commands. We use 2 commands one being processed by the firmware, one
  269. * ready to be fetched upon next Vsync*/
  270. #define NB_VDP_CMD 2
  271. struct sti_hqvdp_cmd {
  272. struct sti_hqvdp_top top;
  273. struct sti_hqvdp_vc1re vc1re;
  274. struct sti_hqvdp_fmd fmd;
  275. struct sti_hqvdp_csdi csdi;
  276. struct sti_hqvdp_hvsrc hvsrc;
  277. struct sti_hqvdp_iqi iqi;
  278. struct sti_hqvdp_top_status top_status;
  279. struct sti_hqvdp_fmd_status fmd_status;
  280. struct sti_hqvdp_csdi_status csdi_status;
  281. struct sti_hqvdp_hvsrc_status hvsrc_status;
  282. struct sti_hqvdp_iqi_status iqi_status;
  283. };
  284. /*
  285. * STI HQVDP structure
  286. *
  287. * @dev: driver device
  288. * @drm_dev: the drm device
  289. * @regs: registers
  290. * @plane: plane structure for hqvdp it self
  291. * @clk: IP clock
  292. * @clk_pix_main: pix main clock
  293. * @reset: reset control
  294. * @vtg_nb: notifier to handle VTG Vsync
  295. * @btm_field_pending: is there any bottom field (interlaced frame) to display
  296. * @hqvdp_cmd: buffer of commands
  297. * @hqvdp_cmd_paddr: physical address of hqvdp_cmd
  298. * @vtg: vtg for main data path
  299. * @xp70_initialized: true if xp70 is already initialized
  300. */
  301. struct sti_hqvdp {
  302. struct device *dev;
  303. struct drm_device *drm_dev;
  304. void __iomem *regs;
  305. struct sti_plane plane;
  306. struct clk *clk;
  307. struct clk *clk_pix_main;
  308. struct reset_control *reset;
  309. struct notifier_block vtg_nb;
  310. bool btm_field_pending;
  311. void *hqvdp_cmd;
  312. u32 hqvdp_cmd_paddr;
  313. struct sti_vtg *vtg;
  314. bool xp70_initialized;
  315. };
  316. #define to_sti_hqvdp(x) container_of(x, struct sti_hqvdp, plane)
  317. static const uint32_t hqvdp_supported_formats[] = {
  318. DRM_FORMAT_NV12,
  319. };
  320. /**
  321. * sti_hqvdp_get_free_cmd
  322. * @hqvdp: hqvdp structure
  323. *
  324. * Look for a hqvdp_cmd that is not being used (or about to be used) by the FW.
  325. *
  326. * RETURNS:
  327. * the offset of the command to be used.
  328. * -1 in error cases
  329. */
  330. static int sti_hqvdp_get_free_cmd(struct sti_hqvdp *hqvdp)
  331. {
  332. u32 curr_cmd, next_cmd;
  333. u32 cmd = hqvdp->hqvdp_cmd_paddr;
  334. int i;
  335. curr_cmd = readl(hqvdp->regs + HQVDP_MBX_CURRENT_CMD);
  336. next_cmd = readl(hqvdp->regs + HQVDP_MBX_NEXT_CMD);
  337. for (i = 0; i < NB_VDP_CMD; i++) {
  338. if ((cmd != curr_cmd) && (cmd != next_cmd))
  339. return i * sizeof(struct sti_hqvdp_cmd);
  340. cmd += sizeof(struct sti_hqvdp_cmd);
  341. }
  342. return -1;
  343. }
  344. /**
  345. * sti_hqvdp_get_curr_cmd
  346. * @hqvdp: hqvdp structure
  347. *
  348. * Look for the hqvdp_cmd that is being used by the FW.
  349. *
  350. * RETURNS:
  351. * the offset of the command to be used.
  352. * -1 in error cases
  353. */
  354. static int sti_hqvdp_get_curr_cmd(struct sti_hqvdp *hqvdp)
  355. {
  356. u32 curr_cmd;
  357. u32 cmd = hqvdp->hqvdp_cmd_paddr;
  358. unsigned int i;
  359. curr_cmd = readl(hqvdp->regs + HQVDP_MBX_CURRENT_CMD);
  360. for (i = 0; i < NB_VDP_CMD; i++) {
  361. if (cmd == curr_cmd)
  362. return i * sizeof(struct sti_hqvdp_cmd);
  363. cmd += sizeof(struct sti_hqvdp_cmd);
  364. }
  365. return -1;
  366. }
  367. /**
  368. * sti_hqvdp_get_next_cmd
  369. * @hqvdp: hqvdp structure
  370. *
  371. * Look for the next hqvdp_cmd that will be used by the FW.
  372. *
  373. * RETURNS:
  374. * the offset of the next command that will be used.
  375. * -1 in error cases
  376. */
  377. static int sti_hqvdp_get_next_cmd(struct sti_hqvdp *hqvdp)
  378. {
  379. int next_cmd;
  380. dma_addr_t cmd = hqvdp->hqvdp_cmd_paddr;
  381. unsigned int i;
  382. next_cmd = readl(hqvdp->regs + HQVDP_MBX_NEXT_CMD);
  383. for (i = 0; i < NB_VDP_CMD; i++) {
  384. if (cmd == next_cmd)
  385. return i * sizeof(struct sti_hqvdp_cmd);
  386. cmd += sizeof(struct sti_hqvdp_cmd);
  387. }
  388. return -1;
  389. }
  390. #define DBGFS_DUMP(reg) seq_printf(s, "\n %-25s 0x%08X", #reg, \
  391. readl(hqvdp->regs + reg))
  392. static const char *hqvdp_dbg_get_lut(u32 *coef)
  393. {
  394. if (!memcmp(coef, coef_lut_a_legacy, 16))
  395. return "LUT A";
  396. if (!memcmp(coef, coef_lut_b, 16))
  397. return "LUT B";
  398. if (!memcmp(coef, coef_lut_c_y_legacy, 16))
  399. return "LUT C Y";
  400. if (!memcmp(coef, coef_lut_c_c_legacy, 16))
  401. return "LUT C C";
  402. if (!memcmp(coef, coef_lut_d_y_legacy, 16))
  403. return "LUT D Y";
  404. if (!memcmp(coef, coef_lut_d_c_legacy, 16))
  405. return "LUT D C";
  406. if (!memcmp(coef, coef_lut_e_y_legacy, 16))
  407. return "LUT E Y";
  408. if (!memcmp(coef, coef_lut_e_c_legacy, 16))
  409. return "LUT E C";
  410. if (!memcmp(coef, coef_lut_f_y_legacy, 16))
  411. return "LUT F Y";
  412. if (!memcmp(coef, coef_lut_f_c_legacy, 16))
  413. return "LUT F C";
  414. return "<UNKNOWN>";
  415. }
  416. static void hqvdp_dbg_dump_cmd(struct seq_file *s, struct sti_hqvdp_cmd *c)
  417. {
  418. int src_w, src_h, dst_w, dst_h;
  419. seq_puts(s, "\n\tTOP:");
  420. seq_printf(s, "\n\t %-20s 0x%08X", "Config", c->top.config);
  421. switch (c->top.config) {
  422. case TOP_CONFIG_PROGRESSIVE:
  423. seq_puts(s, "\tProgressive");
  424. break;
  425. case TOP_CONFIG_INTER_TOP:
  426. seq_puts(s, "\tInterlaced, top field");
  427. break;
  428. case TOP_CONFIG_INTER_BTM:
  429. seq_puts(s, "\tInterlaced, bottom field");
  430. break;
  431. default:
  432. seq_puts(s, "\t<UNKNOWN>");
  433. break;
  434. }
  435. seq_printf(s, "\n\t %-20s 0x%08X", "MemFormat", c->top.mem_format);
  436. seq_printf(s, "\n\t %-20s 0x%08X", "CurrentY", c->top.current_luma);
  437. seq_printf(s, "\n\t %-20s 0x%08X", "CurrentC", c->top.current_chroma);
  438. seq_printf(s, "\n\t %-20s 0x%08X", "YSrcPitch", c->top.luma_src_pitch);
  439. seq_printf(s, "\n\t %-20s 0x%08X", "CSrcPitch",
  440. c->top.chroma_src_pitch);
  441. seq_printf(s, "\n\t %-20s 0x%08X", "InputFrameSize",
  442. c->top.input_frame_size);
  443. seq_printf(s, "\t%dx%d",
  444. c->top.input_frame_size & 0x0000FFFF,
  445. c->top.input_frame_size >> 16);
  446. seq_printf(s, "\n\t %-20s 0x%08X", "InputViewportSize",
  447. c->top.input_viewport_size);
  448. src_w = c->top.input_viewport_size & 0x0000FFFF;
  449. src_h = c->top.input_viewport_size >> 16;
  450. seq_printf(s, "\t%dx%d", src_w, src_h);
  451. seq_puts(s, "\n\tHVSRC:");
  452. seq_printf(s, "\n\t %-20s 0x%08X", "OutputPictureSize",
  453. c->hvsrc.output_picture_size);
  454. dst_w = c->hvsrc.output_picture_size & 0x0000FFFF;
  455. dst_h = c->hvsrc.output_picture_size >> 16;
  456. seq_printf(s, "\t%dx%d", dst_w, dst_h);
  457. seq_printf(s, "\n\t %-20s 0x%08X", "ParamCtrl", c->hvsrc.param_ctrl);
  458. seq_printf(s, "\n\t %-20s %s", "yh_coef",
  459. hqvdp_dbg_get_lut(c->hvsrc.yh_coef));
  460. seq_printf(s, "\n\t %-20s %s", "ch_coef",
  461. hqvdp_dbg_get_lut(c->hvsrc.ch_coef));
  462. seq_printf(s, "\n\t %-20s %s", "yv_coef",
  463. hqvdp_dbg_get_lut(c->hvsrc.yv_coef));
  464. seq_printf(s, "\n\t %-20s %s", "cv_coef",
  465. hqvdp_dbg_get_lut(c->hvsrc.cv_coef));
  466. seq_printf(s, "\n\t %-20s", "ScaleH");
  467. if (dst_w > src_w)
  468. seq_printf(s, " %d/1", dst_w / src_w);
  469. else
  470. seq_printf(s, " 1/%d", src_w / dst_w);
  471. seq_printf(s, "\n\t %-20s", "tScaleV");
  472. if (dst_h > src_h)
  473. seq_printf(s, " %d/1", dst_h / src_h);
  474. else
  475. seq_printf(s, " 1/%d", src_h / dst_h);
  476. seq_puts(s, "\n\tCSDI:");
  477. seq_printf(s, "\n\t %-20s 0x%08X\t", "Config", c->csdi.config);
  478. switch (c->csdi.config) {
  479. case CSDI_CONFIG_PROG:
  480. seq_puts(s, "Bypass");
  481. break;
  482. case CSDI_CONFIG_INTER_DIR:
  483. seq_puts(s, "Deinterlace, directional");
  484. break;
  485. default:
  486. seq_puts(s, "<UNKNOWN>");
  487. break;
  488. }
  489. seq_printf(s, "\n\t %-20s 0x%08X", "Config2", c->csdi.config2);
  490. seq_printf(s, "\n\t %-20s 0x%08X", "DcdiConfig", c->csdi.dcdi_config);
  491. }
  492. static int hqvdp_dbg_show(struct seq_file *s, void *data)
  493. {
  494. struct drm_info_node *node = s->private;
  495. struct sti_hqvdp *hqvdp = (struct sti_hqvdp *)node->info_ent->data;
  496. int cmd, cmd_offset, infoxp70;
  497. void *virt;
  498. seq_printf(s, "%s: (vaddr = 0x%p)",
  499. sti_plane_to_str(&hqvdp->plane), hqvdp->regs);
  500. DBGFS_DUMP(HQVDP_MBX_IRQ_TO_XP70);
  501. DBGFS_DUMP(HQVDP_MBX_INFO_HOST);
  502. DBGFS_DUMP(HQVDP_MBX_IRQ_TO_HOST);
  503. DBGFS_DUMP(HQVDP_MBX_INFO_XP70);
  504. infoxp70 = readl(hqvdp->regs + HQVDP_MBX_INFO_XP70);
  505. seq_puts(s, "\tFirmware state: ");
  506. if (infoxp70 & INFO_XP70_FW_READY)
  507. seq_puts(s, "idle and ready");
  508. else if (infoxp70 & INFO_XP70_FW_PROCESSING)
  509. seq_puts(s, "processing a picture");
  510. else if (infoxp70 & INFO_XP70_FW_INITQUEUES)
  511. seq_puts(s, "programming queues");
  512. else
  513. seq_puts(s, "NOT READY");
  514. DBGFS_DUMP(HQVDP_MBX_SW_RESET_CTRL);
  515. DBGFS_DUMP(HQVDP_MBX_STARTUP_CTRL1);
  516. if (readl(hqvdp->regs + HQVDP_MBX_STARTUP_CTRL1)
  517. & STARTUP_CTRL1_RST_DONE)
  518. seq_puts(s, "\tReset is done");
  519. else
  520. seq_puts(s, "\tReset is NOT done");
  521. DBGFS_DUMP(HQVDP_MBX_STARTUP_CTRL2);
  522. if (readl(hqvdp->regs + HQVDP_MBX_STARTUP_CTRL2)
  523. & STARTUP_CTRL2_FETCH_EN)
  524. seq_puts(s, "\tFetch is enabled");
  525. else
  526. seq_puts(s, "\tFetch is NOT enabled");
  527. DBGFS_DUMP(HQVDP_MBX_GP_STATUS);
  528. DBGFS_DUMP(HQVDP_MBX_NEXT_CMD);
  529. DBGFS_DUMP(HQVDP_MBX_CURRENT_CMD);
  530. DBGFS_DUMP(HQVDP_MBX_SOFT_VSYNC);
  531. if (!(readl(hqvdp->regs + HQVDP_MBX_SOFT_VSYNC) & 3))
  532. seq_puts(s, "\tHW Vsync");
  533. else
  534. seq_puts(s, "\tSW Vsync ?!?!");
  535. /* Last command */
  536. cmd = readl(hqvdp->regs + HQVDP_MBX_CURRENT_CMD);
  537. cmd_offset = sti_hqvdp_get_curr_cmd(hqvdp);
  538. if (cmd_offset == -1) {
  539. seq_puts(s, "\n\n Last command: unknown");
  540. } else {
  541. virt = hqvdp->hqvdp_cmd + cmd_offset;
  542. seq_printf(s, "\n\n Last command: address @ 0x%x (0x%p)",
  543. cmd, virt);
  544. hqvdp_dbg_dump_cmd(s, (struct sti_hqvdp_cmd *)virt);
  545. }
  546. /* Next command */
  547. cmd = readl(hqvdp->regs + HQVDP_MBX_NEXT_CMD);
  548. cmd_offset = sti_hqvdp_get_next_cmd(hqvdp);
  549. if (cmd_offset == -1) {
  550. seq_puts(s, "\n\n Next command: unknown");
  551. } else {
  552. virt = hqvdp->hqvdp_cmd + cmd_offset;
  553. seq_printf(s, "\n\n Next command address: @ 0x%x (0x%p)",
  554. cmd, virt);
  555. hqvdp_dbg_dump_cmd(s, (struct sti_hqvdp_cmd *)virt);
  556. }
  557. seq_puts(s, "\n");
  558. return 0;
  559. }
  560. static struct drm_info_list hqvdp_debugfs_files[] = {
  561. { "hqvdp", hqvdp_dbg_show, 0, NULL },
  562. };
  563. static int hqvdp_debugfs_init(struct sti_hqvdp *hqvdp, struct drm_minor *minor)
  564. {
  565. unsigned int i;
  566. for (i = 0; i < ARRAY_SIZE(hqvdp_debugfs_files); i++)
  567. hqvdp_debugfs_files[i].data = hqvdp;
  568. return drm_debugfs_create_files(hqvdp_debugfs_files,
  569. ARRAY_SIZE(hqvdp_debugfs_files),
  570. minor->debugfs_root, minor);
  571. }
  572. /**
  573. * sti_hqvdp_update_hvsrc
  574. * @orient: horizontal or vertical
  575. * @scale: scaling/zoom factor
  576. * @hvsrc: the structure containing the LUT coef
  577. *
  578. * Update the Y and C Lut coef, as well as the shift param
  579. *
  580. * RETURNS:
  581. * None.
  582. */
  583. static void sti_hqvdp_update_hvsrc(enum sti_hvsrc_orient orient, int scale,
  584. struct sti_hqvdp_hvsrc *hvsrc)
  585. {
  586. const int *coef_c, *coef_y;
  587. int shift_c, shift_y;
  588. /* Get the appropriate coef tables */
  589. if (scale < SCALE_MAX_FOR_LEG_LUT_F) {
  590. coef_y = coef_lut_f_y_legacy;
  591. coef_c = coef_lut_f_c_legacy;
  592. shift_y = SHIFT_LUT_F_Y_LEGACY;
  593. shift_c = SHIFT_LUT_F_C_LEGACY;
  594. } else if (scale < SCALE_MAX_FOR_LEG_LUT_E) {
  595. coef_y = coef_lut_e_y_legacy;
  596. coef_c = coef_lut_e_c_legacy;
  597. shift_y = SHIFT_LUT_E_Y_LEGACY;
  598. shift_c = SHIFT_LUT_E_C_LEGACY;
  599. } else if (scale < SCALE_MAX_FOR_LEG_LUT_D) {
  600. coef_y = coef_lut_d_y_legacy;
  601. coef_c = coef_lut_d_c_legacy;
  602. shift_y = SHIFT_LUT_D_Y_LEGACY;
  603. shift_c = SHIFT_LUT_D_C_LEGACY;
  604. } else if (scale < SCALE_MAX_FOR_LEG_LUT_C) {
  605. coef_y = coef_lut_c_y_legacy;
  606. coef_c = coef_lut_c_c_legacy;
  607. shift_y = SHIFT_LUT_C_Y_LEGACY;
  608. shift_c = SHIFT_LUT_C_C_LEGACY;
  609. } else if (scale == SCALE_MAX_FOR_LEG_LUT_C) {
  610. coef_y = coef_c = coef_lut_b;
  611. shift_y = shift_c = SHIFT_LUT_B;
  612. } else {
  613. coef_y = coef_c = coef_lut_a_legacy;
  614. shift_y = shift_c = SHIFT_LUT_A_LEGACY;
  615. }
  616. if (orient == HVSRC_HORI) {
  617. hvsrc->hori_shift = (shift_c << 16) | shift_y;
  618. memcpy(hvsrc->yh_coef, coef_y, sizeof(hvsrc->yh_coef));
  619. memcpy(hvsrc->ch_coef, coef_c, sizeof(hvsrc->ch_coef));
  620. } else {
  621. hvsrc->vert_shift = (shift_c << 16) | shift_y;
  622. memcpy(hvsrc->yv_coef, coef_y, sizeof(hvsrc->yv_coef));
  623. memcpy(hvsrc->cv_coef, coef_c, sizeof(hvsrc->cv_coef));
  624. }
  625. }
  626. /**
  627. * sti_hqvdp_check_hw_scaling
  628. * @hqvdp: hqvdp pointer
  629. * @mode: display mode with timing constraints
  630. * @src_w: source width
  631. * @src_h: source height
  632. * @dst_w: destination width
  633. * @dst_h: destination height
  634. *
  635. * Check if the HW is able to perform the scaling request
  636. * The firmware scaling limitation is "CEIL(1/Zy) <= FLOOR(LFW)" where:
  637. * Zy = OutputHeight / InputHeight
  638. * LFW = (Tx * IPClock) / (MaxNbCycles * Cp)
  639. * Tx : Total video mode horizontal resolution
  640. * IPClock : HQVDP IP clock (Mhz)
  641. * MaxNbCycles: max(InputWidth, OutputWidth)
  642. * Cp: Video mode pixel clock (Mhz)
  643. *
  644. * RETURNS:
  645. * True if the HW can scale.
  646. */
  647. static bool sti_hqvdp_check_hw_scaling(struct sti_hqvdp *hqvdp,
  648. struct drm_display_mode *mode,
  649. int src_w, int src_h,
  650. int dst_w, int dst_h)
  651. {
  652. unsigned long lfw;
  653. unsigned int inv_zy;
  654. lfw = mode->htotal * (clk_get_rate(hqvdp->clk) / 1000000);
  655. lfw /= max(src_w, dst_w) * mode->clock / 1000;
  656. inv_zy = DIV_ROUND_UP(src_h, dst_h);
  657. return (inv_zy <= lfw) ? true : false;
  658. }
  659. /**
  660. * sti_hqvdp_disable
  661. * @hqvdp: hqvdp pointer
  662. *
  663. * Disables the HQVDP plane
  664. */
  665. static void sti_hqvdp_disable(struct sti_hqvdp *hqvdp)
  666. {
  667. int i;
  668. DRM_DEBUG_DRIVER("%s\n", sti_plane_to_str(&hqvdp->plane));
  669. /* Unregister VTG Vsync callback */
  670. if (sti_vtg_unregister_client(hqvdp->vtg, &hqvdp->vtg_nb))
  671. DRM_DEBUG_DRIVER("Warning: cannot unregister VTG notifier\n");
  672. /* Set next cmd to NULL */
  673. writel(0, hqvdp->regs + HQVDP_MBX_NEXT_CMD);
  674. for (i = 0; i < POLL_MAX_ATTEMPT; i++) {
  675. if (readl(hqvdp->regs + HQVDP_MBX_INFO_XP70)
  676. & INFO_XP70_FW_READY)
  677. break;
  678. msleep(POLL_DELAY_MS);
  679. }
  680. /* VTG can stop now */
  681. clk_disable_unprepare(hqvdp->clk_pix_main);
  682. if (i == POLL_MAX_ATTEMPT)
  683. DRM_ERROR("XP70 could not revert to idle\n");
  684. hqvdp->plane.status = STI_PLANE_DISABLED;
  685. hqvdp->xp70_initialized = false;
  686. }
  687. /**
  688. * sti_vdp_vtg_cb
  689. * @nb: notifier block
  690. * @evt: event message
  691. * @data: private data
  692. *
  693. * Handle VTG Vsync event, display pending bottom field
  694. *
  695. * RETURNS:
  696. * 0 on success.
  697. */
  698. static int sti_hqvdp_vtg_cb(struct notifier_block *nb, unsigned long evt, void *data)
  699. {
  700. struct sti_hqvdp *hqvdp = container_of(nb, struct sti_hqvdp, vtg_nb);
  701. int btm_cmd_offset, top_cmd_offest;
  702. struct sti_hqvdp_cmd *btm_cmd, *top_cmd;
  703. if ((evt != VTG_TOP_FIELD_EVENT) && (evt != VTG_BOTTOM_FIELD_EVENT)) {
  704. DRM_DEBUG_DRIVER("Unknown event\n");
  705. return 0;
  706. }
  707. if (hqvdp->plane.status == STI_PLANE_FLUSHING) {
  708. /* disable need to be synchronize on vsync event */
  709. DRM_DEBUG_DRIVER("Vsync event received => disable %s\n",
  710. sti_plane_to_str(&hqvdp->plane));
  711. sti_hqvdp_disable(hqvdp);
  712. }
  713. if (hqvdp->btm_field_pending) {
  714. /* Create the btm field command from the current one */
  715. btm_cmd_offset = sti_hqvdp_get_free_cmd(hqvdp);
  716. top_cmd_offest = sti_hqvdp_get_curr_cmd(hqvdp);
  717. if ((btm_cmd_offset == -1) || (top_cmd_offest == -1)) {
  718. DRM_DEBUG_DRIVER("Warning: no cmd, will skip field\n");
  719. return -EBUSY;
  720. }
  721. btm_cmd = hqvdp->hqvdp_cmd + btm_cmd_offset;
  722. top_cmd = hqvdp->hqvdp_cmd + top_cmd_offest;
  723. memcpy(btm_cmd, top_cmd, sizeof(*btm_cmd));
  724. btm_cmd->top.config = TOP_CONFIG_INTER_BTM;
  725. btm_cmd->top.current_luma +=
  726. btm_cmd->top.luma_src_pitch / 2;
  727. btm_cmd->top.current_chroma +=
  728. btm_cmd->top.chroma_src_pitch / 2;
  729. /* Post the command to mailbox */
  730. writel(hqvdp->hqvdp_cmd_paddr + btm_cmd_offset,
  731. hqvdp->regs + HQVDP_MBX_NEXT_CMD);
  732. hqvdp->btm_field_pending = false;
  733. dev_dbg(hqvdp->dev, "%s Posted command:0x%x\n",
  734. __func__, hqvdp->hqvdp_cmd_paddr);
  735. sti_plane_update_fps(&hqvdp->plane, false, true);
  736. }
  737. return 0;
  738. }
  739. static void sti_hqvdp_init(struct sti_hqvdp *hqvdp)
  740. {
  741. int size;
  742. dma_addr_t dma_addr;
  743. hqvdp->vtg_nb.notifier_call = sti_hqvdp_vtg_cb;
  744. /* Allocate memory for the VDP commands */
  745. size = NB_VDP_CMD * sizeof(struct sti_hqvdp_cmd);
  746. hqvdp->hqvdp_cmd = dma_alloc_wc(hqvdp->dev, size,
  747. &dma_addr,
  748. GFP_KERNEL | GFP_DMA);
  749. if (!hqvdp->hqvdp_cmd) {
  750. DRM_ERROR("Failed to allocate memory for VDP cmd\n");
  751. return;
  752. }
  753. hqvdp->hqvdp_cmd_paddr = (u32)dma_addr;
  754. memset(hqvdp->hqvdp_cmd, 0, size);
  755. }
  756. static void sti_hqvdp_init_plugs(struct sti_hqvdp *hqvdp)
  757. {
  758. /* Configure Plugs (same for RD & WR) */
  759. writel(PLUG_PAGE_SIZE_256, hqvdp->regs + HQVDP_RD_PLUG_PAGE_SIZE);
  760. writel(PLUG_MIN_OPC_8, hqvdp->regs + HQVDP_RD_PLUG_MIN_OPC);
  761. writel(PLUG_MAX_OPC_64, hqvdp->regs + HQVDP_RD_PLUG_MAX_OPC);
  762. writel(PLUG_MAX_CHK_2X, hqvdp->regs + HQVDP_RD_PLUG_MAX_CHK);
  763. writel(PLUG_MAX_MSG_1X, hqvdp->regs + HQVDP_RD_PLUG_MAX_MSG);
  764. writel(PLUG_MIN_SPACE_1, hqvdp->regs + HQVDP_RD_PLUG_MIN_SPACE);
  765. writel(PLUG_CONTROL_ENABLE, hqvdp->regs + HQVDP_RD_PLUG_CONTROL);
  766. writel(PLUG_PAGE_SIZE_256, hqvdp->regs + HQVDP_WR_PLUG_PAGE_SIZE);
  767. writel(PLUG_MIN_OPC_8, hqvdp->regs + HQVDP_WR_PLUG_MIN_OPC);
  768. writel(PLUG_MAX_OPC_64, hqvdp->regs + HQVDP_WR_PLUG_MAX_OPC);
  769. writel(PLUG_MAX_CHK_2X, hqvdp->regs + HQVDP_WR_PLUG_MAX_CHK);
  770. writel(PLUG_MAX_MSG_1X, hqvdp->regs + HQVDP_WR_PLUG_MAX_MSG);
  771. writel(PLUG_MIN_SPACE_1, hqvdp->regs + HQVDP_WR_PLUG_MIN_SPACE);
  772. writel(PLUG_CONTROL_ENABLE, hqvdp->regs + HQVDP_WR_PLUG_CONTROL);
  773. }
  774. /**
  775. * sti_hqvdp_start_xp70
  776. * @hqvdp: hqvdp pointer
  777. *
  778. * Run the xP70 initialization sequence
  779. */
  780. static void sti_hqvdp_start_xp70(struct sti_hqvdp *hqvdp)
  781. {
  782. const struct firmware *firmware;
  783. u32 *fw_rd_plug, *fw_wr_plug, *fw_pmem, *fw_dmem;
  784. u8 *data;
  785. int i;
  786. struct fw_header {
  787. int rd_size;
  788. int wr_size;
  789. int pmem_size;
  790. int dmem_size;
  791. } *header;
  792. DRM_DEBUG_DRIVER("\n");
  793. if (hqvdp->xp70_initialized) {
  794. DRM_DEBUG_DRIVER("HQVDP XP70 already initialized\n");
  795. return;
  796. }
  797. /* Request firmware */
  798. if (request_firmware(&firmware, HQVDP_FMW_NAME, hqvdp->dev)) {
  799. DRM_ERROR("Can't get HQVDP firmware\n");
  800. return;
  801. }
  802. /* Check firmware parts */
  803. if (!firmware) {
  804. DRM_ERROR("Firmware not available\n");
  805. return;
  806. }
  807. header = (struct fw_header *)firmware->data;
  808. if (firmware->size < sizeof(*header)) {
  809. DRM_ERROR("Invalid firmware size (%d)\n", firmware->size);
  810. goto out;
  811. }
  812. if ((sizeof(*header) + header->rd_size + header->wr_size +
  813. header->pmem_size + header->dmem_size) != firmware->size) {
  814. DRM_ERROR("Invalid fmw structure (%d+%d+%d+%d+%d != %d)\n",
  815. sizeof(*header), header->rd_size, header->wr_size,
  816. header->pmem_size, header->dmem_size,
  817. firmware->size);
  818. goto out;
  819. }
  820. data = (u8 *)firmware->data;
  821. data += sizeof(*header);
  822. fw_rd_plug = (void *)data;
  823. data += header->rd_size;
  824. fw_wr_plug = (void *)data;
  825. data += header->wr_size;
  826. fw_pmem = (void *)data;
  827. data += header->pmem_size;
  828. fw_dmem = (void *)data;
  829. /* Enable clock */
  830. if (clk_prepare_enable(hqvdp->clk))
  831. DRM_ERROR("Failed to prepare/enable HQVDP clk\n");
  832. /* Reset */
  833. writel(SW_RESET_CTRL_FULL, hqvdp->regs + HQVDP_MBX_SW_RESET_CTRL);
  834. for (i = 0; i < POLL_MAX_ATTEMPT; i++) {
  835. if (readl(hqvdp->regs + HQVDP_MBX_STARTUP_CTRL1)
  836. & STARTUP_CTRL1_RST_DONE)
  837. break;
  838. msleep(POLL_DELAY_MS);
  839. }
  840. if (i == POLL_MAX_ATTEMPT) {
  841. DRM_ERROR("Could not reset\n");
  842. goto out;
  843. }
  844. /* Init Read & Write plugs */
  845. for (i = 0; i < header->rd_size / 4; i++)
  846. writel(fw_rd_plug[i], hqvdp->regs + HQVDP_RD_PLUG + i * 4);
  847. for (i = 0; i < header->wr_size / 4; i++)
  848. writel(fw_wr_plug[i], hqvdp->regs + HQVDP_WR_PLUG + i * 4);
  849. sti_hqvdp_init_plugs(hqvdp);
  850. /* Authorize Idle Mode */
  851. writel(STARTUP_CTRL1_AUTH_IDLE, hqvdp->regs + HQVDP_MBX_STARTUP_CTRL1);
  852. /* Prevent VTG interruption during the boot */
  853. writel(SOFT_VSYNC_SW_CTRL_IRQ, hqvdp->regs + HQVDP_MBX_SOFT_VSYNC);
  854. writel(0, hqvdp->regs + HQVDP_MBX_NEXT_CMD);
  855. /* Download PMEM & DMEM */
  856. for (i = 0; i < header->pmem_size / 4; i++)
  857. writel(fw_pmem[i], hqvdp->regs + HQVDP_PMEM + i * 4);
  858. for (i = 0; i < header->dmem_size / 4; i++)
  859. writel(fw_dmem[i], hqvdp->regs + HQVDP_DMEM + i * 4);
  860. /* Enable fetch */
  861. writel(STARTUP_CTRL2_FETCH_EN, hqvdp->regs + HQVDP_MBX_STARTUP_CTRL2);
  862. /* Wait end of boot */
  863. for (i = 0; i < POLL_MAX_ATTEMPT; i++) {
  864. if (readl(hqvdp->regs + HQVDP_MBX_INFO_XP70)
  865. & INFO_XP70_FW_READY)
  866. break;
  867. msleep(POLL_DELAY_MS);
  868. }
  869. if (i == POLL_MAX_ATTEMPT) {
  870. DRM_ERROR("Could not boot\n");
  871. goto out;
  872. }
  873. /* Launch Vsync */
  874. writel(SOFT_VSYNC_HW, hqvdp->regs + HQVDP_MBX_SOFT_VSYNC);
  875. DRM_INFO("HQVDP XP70 initialized\n");
  876. hqvdp->xp70_initialized = true;
  877. out:
  878. release_firmware(firmware);
  879. }
  880. static int sti_hqvdp_atomic_check(struct drm_plane *drm_plane,
  881. struct drm_plane_state *state)
  882. {
  883. struct sti_plane *plane = to_sti_plane(drm_plane);
  884. struct sti_hqvdp *hqvdp = to_sti_hqvdp(plane);
  885. struct drm_crtc *crtc = state->crtc;
  886. struct drm_framebuffer *fb = state->fb;
  887. struct drm_crtc_state *crtc_state;
  888. struct drm_display_mode *mode;
  889. int dst_x, dst_y, dst_w, dst_h;
  890. int src_x, src_y, src_w, src_h;
  891. /* no need for further checks if the plane is being disabled */
  892. if (!crtc || !fb)
  893. return 0;
  894. crtc_state = drm_atomic_get_crtc_state(state->state, crtc);
  895. mode = &crtc_state->mode;
  896. dst_x = state->crtc_x;
  897. dst_y = state->crtc_y;
  898. dst_w = clamp_val(state->crtc_w, 0, mode->hdisplay - dst_x);
  899. dst_h = clamp_val(state->crtc_h, 0, mode->vdisplay - dst_y);
  900. /* src_x are in 16.16 format */
  901. src_x = state->src_x >> 16;
  902. src_y = state->src_y >> 16;
  903. src_w = state->src_w >> 16;
  904. src_h = state->src_h >> 16;
  905. if (!sti_hqvdp_check_hw_scaling(hqvdp, mode,
  906. src_w, src_h,
  907. dst_w, dst_h)) {
  908. DRM_ERROR("Scaling beyond HW capabilities\n");
  909. return -EINVAL;
  910. }
  911. if (!drm_fb_cma_get_gem_obj(fb, 0)) {
  912. DRM_ERROR("Can't get CMA GEM object for fb\n");
  913. return -EINVAL;
  914. }
  915. /*
  916. * Input / output size
  917. * Align to upper even value
  918. */
  919. dst_w = ALIGN(dst_w, 2);
  920. dst_h = ALIGN(dst_h, 2);
  921. if ((src_w > MAX_WIDTH) || (src_w < MIN_WIDTH) ||
  922. (src_h > MAX_HEIGHT) || (src_h < MIN_HEIGHT) ||
  923. (dst_w > MAX_WIDTH) || (dst_w < MIN_WIDTH) ||
  924. (dst_h > MAX_HEIGHT) || (dst_h < MIN_HEIGHT)) {
  925. DRM_ERROR("Invalid in/out size %dx%d -> %dx%d\n",
  926. src_w, src_h,
  927. dst_w, dst_h);
  928. return -EINVAL;
  929. }
  930. if (!hqvdp->xp70_initialized) {
  931. /* Start HQVDP XP70 coprocessor */
  932. sti_hqvdp_start_xp70(hqvdp);
  933. /* Prevent VTG shutdown */
  934. if (clk_prepare_enable(hqvdp->clk_pix_main)) {
  935. DRM_ERROR("Failed to prepare/enable pix main clk\n");
  936. return -EINVAL;
  937. }
  938. /* Register VTG Vsync callback to handle bottom fields */
  939. if (sti_vtg_register_client(hqvdp->vtg,
  940. &hqvdp->vtg_nb,
  941. crtc)) {
  942. DRM_ERROR("Cannot register VTG notifier\n");
  943. return -EINVAL;
  944. }
  945. }
  946. DRM_DEBUG_KMS("CRTC:%d (%s) drm plane:%d (%s)\n",
  947. crtc->base.id, sti_mixer_to_str(to_sti_mixer(crtc)),
  948. drm_plane->base.id, sti_plane_to_str(plane));
  949. DRM_DEBUG_KMS("%s dst=(%dx%d)@(%d,%d) - src=(%dx%d)@(%d,%d)\n",
  950. sti_plane_to_str(plane),
  951. dst_w, dst_h, dst_x, dst_y,
  952. src_w, src_h, src_x, src_y);
  953. return 0;
  954. }
  955. static void sti_hqvdp_atomic_update(struct drm_plane *drm_plane,
  956. struct drm_plane_state *oldstate)
  957. {
  958. struct drm_plane_state *state = drm_plane->state;
  959. struct sti_plane *plane = to_sti_plane(drm_plane);
  960. struct sti_hqvdp *hqvdp = to_sti_hqvdp(plane);
  961. struct drm_crtc *crtc = state->crtc;
  962. struct drm_framebuffer *fb = state->fb;
  963. struct drm_display_mode *mode;
  964. int dst_x, dst_y, dst_w, dst_h;
  965. int src_x, src_y, src_w, src_h;
  966. struct drm_gem_cma_object *cma_obj;
  967. struct sti_hqvdp_cmd *cmd;
  968. int scale_h, scale_v;
  969. int cmd_offset;
  970. if (!crtc || !fb)
  971. return;
  972. mode = &crtc->mode;
  973. dst_x = state->crtc_x;
  974. dst_y = state->crtc_y;
  975. dst_w = clamp_val(state->crtc_w, 0, mode->hdisplay - dst_x);
  976. dst_h = clamp_val(state->crtc_h, 0, mode->vdisplay - dst_y);
  977. /* src_x are in 16.16 format */
  978. src_x = state->src_x >> 16;
  979. src_y = state->src_y >> 16;
  980. src_w = state->src_w >> 16;
  981. src_h = state->src_h >> 16;
  982. cmd_offset = sti_hqvdp_get_free_cmd(hqvdp);
  983. if (cmd_offset == -1) {
  984. DRM_DEBUG_DRIVER("Warning: no cmd, will skip frame\n");
  985. return;
  986. }
  987. cmd = hqvdp->hqvdp_cmd + cmd_offset;
  988. /* Static parameters, defaulting to progressive mode */
  989. cmd->top.config = TOP_CONFIG_PROGRESSIVE;
  990. cmd->top.mem_format = TOP_MEM_FORMAT_DFLT;
  991. cmd->hvsrc.param_ctrl = HVSRC_PARAM_CTRL_DFLT;
  992. cmd->csdi.config = CSDI_CONFIG_PROG;
  993. /* VC1RE, FMD bypassed : keep everything set to 0
  994. * IQI/P2I bypassed */
  995. cmd->iqi.config = IQI_CONFIG_DFLT;
  996. cmd->iqi.con_bri = IQI_CON_BRI_DFLT;
  997. cmd->iqi.sat_gain = IQI_SAT_GAIN_DFLT;
  998. cmd->iqi.pxf_conf = IQI_PXF_CONF_DFLT;
  999. cma_obj = drm_fb_cma_get_gem_obj(fb, 0);
  1000. DRM_DEBUG_DRIVER("drm FB:%d format:%.4s phys@:0x%lx\n", fb->base.id,
  1001. (char *)&fb->pixel_format,
  1002. (unsigned long)cma_obj->paddr);
  1003. /* Buffer planes address */
  1004. cmd->top.current_luma = (u32)cma_obj->paddr + fb->offsets[0];
  1005. cmd->top.current_chroma = (u32)cma_obj->paddr + fb->offsets[1];
  1006. /* Pitches */
  1007. cmd->top.luma_processed_pitch = fb->pitches[0];
  1008. cmd->top.luma_src_pitch = fb->pitches[0];
  1009. cmd->top.chroma_processed_pitch = fb->pitches[1];
  1010. cmd->top.chroma_src_pitch = fb->pitches[1];
  1011. /* Input / output size
  1012. * Align to upper even value */
  1013. dst_w = ALIGN(dst_w, 2);
  1014. dst_h = ALIGN(dst_h, 2);
  1015. cmd->top.input_viewport_size = src_h << 16 | src_w;
  1016. cmd->top.input_frame_size = src_h << 16 | src_w;
  1017. cmd->hvsrc.output_picture_size = dst_h << 16 | dst_w;
  1018. cmd->top.input_viewport_ori = src_y << 16 | src_x;
  1019. /* Handle interlaced */
  1020. if (fb->flags & DRM_MODE_FB_INTERLACED) {
  1021. /* Top field to display */
  1022. cmd->top.config = TOP_CONFIG_INTER_TOP;
  1023. /* Update pitches and vert size */
  1024. cmd->top.input_frame_size = (src_h / 2) << 16 | src_w;
  1025. cmd->top.luma_processed_pitch *= 2;
  1026. cmd->top.luma_src_pitch *= 2;
  1027. cmd->top.chroma_processed_pitch *= 2;
  1028. cmd->top.chroma_src_pitch *= 2;
  1029. /* Enable directional deinterlacing processing */
  1030. cmd->csdi.config = CSDI_CONFIG_INTER_DIR;
  1031. cmd->csdi.config2 = CSDI_CONFIG2_DFLT;
  1032. cmd->csdi.dcdi_config = CSDI_DCDI_CONFIG_DFLT;
  1033. }
  1034. /* Update hvsrc lut coef */
  1035. scale_h = SCALE_FACTOR * dst_w / src_w;
  1036. sti_hqvdp_update_hvsrc(HVSRC_HORI, scale_h, &cmd->hvsrc);
  1037. scale_v = SCALE_FACTOR * dst_h / src_h;
  1038. sti_hqvdp_update_hvsrc(HVSRC_VERT, scale_v, &cmd->hvsrc);
  1039. writel(hqvdp->hqvdp_cmd_paddr + cmd_offset,
  1040. hqvdp->regs + HQVDP_MBX_NEXT_CMD);
  1041. /* Interlaced : get ready to display the bottom field at next Vsync */
  1042. if (fb->flags & DRM_MODE_FB_INTERLACED)
  1043. hqvdp->btm_field_pending = true;
  1044. dev_dbg(hqvdp->dev, "%s Posted command:0x%x\n",
  1045. __func__, hqvdp->hqvdp_cmd_paddr + cmd_offset);
  1046. sti_plane_update_fps(plane, true, true);
  1047. plane->status = STI_PLANE_UPDATED;
  1048. }
  1049. static void sti_hqvdp_atomic_disable(struct drm_plane *drm_plane,
  1050. struct drm_plane_state *oldstate)
  1051. {
  1052. struct sti_plane *plane = to_sti_plane(drm_plane);
  1053. if (!oldstate->crtc) {
  1054. DRM_DEBUG_DRIVER("drm plane:%d not enabled\n",
  1055. drm_plane->base.id);
  1056. return;
  1057. }
  1058. DRM_DEBUG_DRIVER("CRTC:%d (%s) drm plane:%d (%s)\n",
  1059. oldstate->crtc->base.id,
  1060. sti_mixer_to_str(to_sti_mixer(oldstate->crtc)),
  1061. drm_plane->base.id, sti_plane_to_str(plane));
  1062. plane->status = STI_PLANE_DISABLING;
  1063. }
  1064. static const struct drm_plane_helper_funcs sti_hqvdp_helpers_funcs = {
  1065. .atomic_check = sti_hqvdp_atomic_check,
  1066. .atomic_update = sti_hqvdp_atomic_update,
  1067. .atomic_disable = sti_hqvdp_atomic_disable,
  1068. };
  1069. static void sti_hqvdp_destroy(struct drm_plane *drm_plane)
  1070. {
  1071. DRM_DEBUG_DRIVER("\n");
  1072. drm_plane_helper_disable(drm_plane);
  1073. drm_plane_cleanup(drm_plane);
  1074. }
  1075. static int sti_hqvdp_late_register(struct drm_plane *drm_plane)
  1076. {
  1077. struct sti_plane *plane = to_sti_plane(drm_plane);
  1078. struct sti_hqvdp *hqvdp = to_sti_hqvdp(plane);
  1079. return hqvdp_debugfs_init(hqvdp, drm_plane->dev->primary);
  1080. }
  1081. static const struct drm_plane_funcs sti_hqvdp_plane_helpers_funcs = {
  1082. .update_plane = drm_atomic_helper_update_plane,
  1083. .disable_plane = drm_atomic_helper_disable_plane,
  1084. .destroy = sti_hqvdp_destroy,
  1085. .set_property = drm_atomic_helper_plane_set_property,
  1086. .reset = sti_plane_reset,
  1087. .atomic_duplicate_state = drm_atomic_helper_plane_duplicate_state,
  1088. .atomic_destroy_state = drm_atomic_helper_plane_destroy_state,
  1089. .late_register = sti_hqvdp_late_register,
  1090. };
  1091. static struct drm_plane *sti_hqvdp_create(struct drm_device *drm_dev,
  1092. struct device *dev, int desc)
  1093. {
  1094. struct sti_hqvdp *hqvdp = dev_get_drvdata(dev);
  1095. int res;
  1096. hqvdp->plane.desc = desc;
  1097. hqvdp->plane.status = STI_PLANE_DISABLED;
  1098. sti_hqvdp_init(hqvdp);
  1099. res = drm_universal_plane_init(drm_dev, &hqvdp->plane.drm_plane, 1,
  1100. &sti_hqvdp_plane_helpers_funcs,
  1101. hqvdp_supported_formats,
  1102. ARRAY_SIZE(hqvdp_supported_formats),
  1103. DRM_PLANE_TYPE_OVERLAY, NULL);
  1104. if (res) {
  1105. DRM_ERROR("Failed to initialize universal plane\n");
  1106. return NULL;
  1107. }
  1108. drm_plane_helper_add(&hqvdp->plane.drm_plane, &sti_hqvdp_helpers_funcs);
  1109. sti_plane_init_property(&hqvdp->plane, DRM_PLANE_TYPE_OVERLAY);
  1110. return &hqvdp->plane.drm_plane;
  1111. }
  1112. static int sti_hqvdp_bind(struct device *dev, struct device *master, void *data)
  1113. {
  1114. struct sti_hqvdp *hqvdp = dev_get_drvdata(dev);
  1115. struct drm_device *drm_dev = data;
  1116. struct drm_plane *plane;
  1117. DRM_DEBUG_DRIVER("\n");
  1118. hqvdp->drm_dev = drm_dev;
  1119. /* Create HQVDP plane once xp70 is initialized */
  1120. plane = sti_hqvdp_create(drm_dev, hqvdp->dev, STI_HQVDP_0);
  1121. if (!plane)
  1122. DRM_ERROR("Can't create HQVDP plane\n");
  1123. return 0;
  1124. }
  1125. static void sti_hqvdp_unbind(struct device *dev,
  1126. struct device *master, void *data)
  1127. {
  1128. /* do nothing */
  1129. }
  1130. static const struct component_ops sti_hqvdp_ops = {
  1131. .bind = sti_hqvdp_bind,
  1132. .unbind = sti_hqvdp_unbind,
  1133. };
  1134. static int sti_hqvdp_probe(struct platform_device *pdev)
  1135. {
  1136. struct device *dev = &pdev->dev;
  1137. struct device_node *vtg_np;
  1138. struct sti_hqvdp *hqvdp;
  1139. struct resource *res;
  1140. DRM_DEBUG_DRIVER("\n");
  1141. hqvdp = devm_kzalloc(dev, sizeof(*hqvdp), GFP_KERNEL);
  1142. if (!hqvdp) {
  1143. DRM_ERROR("Failed to allocate HQVDP context\n");
  1144. return -ENOMEM;
  1145. }
  1146. hqvdp->dev = dev;
  1147. /* Get Memory resources */
  1148. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1149. if (res == NULL) {
  1150. DRM_ERROR("Get memory resource failed\n");
  1151. return -ENXIO;
  1152. }
  1153. hqvdp->regs = devm_ioremap(dev, res->start, resource_size(res));
  1154. if (hqvdp->regs == NULL) {
  1155. DRM_ERROR("Register mapping failed\n");
  1156. return -ENXIO;
  1157. }
  1158. /* Get clock resources */
  1159. hqvdp->clk = devm_clk_get(dev, "hqvdp");
  1160. hqvdp->clk_pix_main = devm_clk_get(dev, "pix_main");
  1161. if (IS_ERR(hqvdp->clk) || IS_ERR(hqvdp->clk_pix_main)) {
  1162. DRM_ERROR("Cannot get clocks\n");
  1163. return -ENXIO;
  1164. }
  1165. /* Get reset resources */
  1166. hqvdp->reset = devm_reset_control_get(dev, "hqvdp");
  1167. if (!IS_ERR(hqvdp->reset))
  1168. reset_control_deassert(hqvdp->reset);
  1169. vtg_np = of_parse_phandle(pdev->dev.of_node, "st,vtg", 0);
  1170. if (vtg_np)
  1171. hqvdp->vtg = of_vtg_find(vtg_np);
  1172. of_node_put(vtg_np);
  1173. platform_set_drvdata(pdev, hqvdp);
  1174. return component_add(&pdev->dev, &sti_hqvdp_ops);
  1175. }
  1176. static int sti_hqvdp_remove(struct platform_device *pdev)
  1177. {
  1178. component_del(&pdev->dev, &sti_hqvdp_ops);
  1179. return 0;
  1180. }
  1181. static struct of_device_id hqvdp_of_match[] = {
  1182. { .compatible = "st,stih407-hqvdp", },
  1183. { /* end node */ }
  1184. };
  1185. MODULE_DEVICE_TABLE(of, hqvdp_of_match);
  1186. struct platform_driver sti_hqvdp_driver = {
  1187. .driver = {
  1188. .name = "sti-hqvdp",
  1189. .owner = THIS_MODULE,
  1190. .of_match_table = hqvdp_of_match,
  1191. },
  1192. .probe = sti_hqvdp_probe,
  1193. .remove = sti_hqvdp_remove,
  1194. };
  1195. MODULE_AUTHOR("Benjamin Gaignard <benjamin.gaignard@st.com>");
  1196. MODULE_DESCRIPTION("STMicroelectronics SoC DRM driver");
  1197. MODULE_LICENSE("GPL");