adreno_gpu.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433
  1. /*
  2. * Copyright (C) 2013 Red Hat
  3. * Author: Rob Clark <robdclark@gmail.com>
  4. *
  5. * Copyright (c) 2014 The Linux Foundation. All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #include "adreno_gpu.h"
  20. #include "msm_gem.h"
  21. #include "msm_mmu.h"
  22. #define RB_SIZE SZ_32K
  23. #define RB_BLKSIZE 16
  24. int adreno_get_param(struct msm_gpu *gpu, uint32_t param, uint64_t *value)
  25. {
  26. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  27. switch (param) {
  28. case MSM_PARAM_GPU_ID:
  29. *value = adreno_gpu->info->revn;
  30. return 0;
  31. case MSM_PARAM_GMEM_SIZE:
  32. *value = adreno_gpu->gmem;
  33. return 0;
  34. case MSM_PARAM_CHIP_ID:
  35. *value = adreno_gpu->rev.patchid |
  36. (adreno_gpu->rev.minor << 8) |
  37. (adreno_gpu->rev.major << 16) |
  38. (adreno_gpu->rev.core << 24);
  39. return 0;
  40. case MSM_PARAM_MAX_FREQ:
  41. *value = adreno_gpu->base.fast_rate;
  42. return 0;
  43. case MSM_PARAM_TIMESTAMP:
  44. if (adreno_gpu->funcs->get_timestamp)
  45. return adreno_gpu->funcs->get_timestamp(gpu, value);
  46. return -EINVAL;
  47. default:
  48. DBG("%s: invalid param: %u", gpu->name, param);
  49. return -EINVAL;
  50. }
  51. }
  52. #define rbmemptr(adreno_gpu, member) \
  53. ((adreno_gpu)->memptrs_iova + offsetof(struct adreno_rbmemptrs, member))
  54. int adreno_hw_init(struct msm_gpu *gpu)
  55. {
  56. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  57. int ret;
  58. DBG("%s", gpu->name);
  59. ret = msm_gem_get_iova(gpu->rb->bo, gpu->id, &gpu->rb_iova);
  60. if (ret) {
  61. gpu->rb_iova = 0;
  62. dev_err(gpu->dev->dev, "could not map ringbuffer: %d\n", ret);
  63. return ret;
  64. }
  65. /* Setup REG_CP_RB_CNTL: */
  66. adreno_gpu_write(adreno_gpu, REG_ADRENO_CP_RB_CNTL,
  67. /* size is log2(quad-words): */
  68. AXXX_CP_RB_CNTL_BUFSZ(ilog2(gpu->rb->size / 8)) |
  69. AXXX_CP_RB_CNTL_BLKSZ(ilog2(RB_BLKSIZE / 8)) |
  70. (adreno_is_a430(adreno_gpu) ? AXXX_CP_RB_CNTL_NO_UPDATE : 0));
  71. /* Setup ringbuffer address: */
  72. adreno_gpu_write(adreno_gpu, REG_ADRENO_CP_RB_BASE, gpu->rb_iova);
  73. if (!adreno_is_a430(adreno_gpu))
  74. adreno_gpu_write(adreno_gpu, REG_ADRENO_CP_RB_RPTR_ADDR,
  75. rbmemptr(adreno_gpu, rptr));
  76. return 0;
  77. }
  78. static uint32_t get_wptr(struct msm_ringbuffer *ring)
  79. {
  80. return ring->cur - ring->start;
  81. }
  82. /* Use this helper to read rptr, since a430 doesn't update rptr in memory */
  83. static uint32_t get_rptr(struct adreno_gpu *adreno_gpu)
  84. {
  85. if (adreno_is_a430(adreno_gpu))
  86. return adreno_gpu->memptrs->rptr = adreno_gpu_read(
  87. adreno_gpu, REG_ADRENO_CP_RB_RPTR);
  88. else
  89. return adreno_gpu->memptrs->rptr;
  90. }
  91. uint32_t adreno_last_fence(struct msm_gpu *gpu)
  92. {
  93. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  94. return adreno_gpu->memptrs->fence;
  95. }
  96. void adreno_recover(struct msm_gpu *gpu)
  97. {
  98. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  99. struct drm_device *dev = gpu->dev;
  100. int ret;
  101. gpu->funcs->pm_suspend(gpu);
  102. /* reset ringbuffer: */
  103. gpu->rb->cur = gpu->rb->start;
  104. /* reset completed fence seqno: */
  105. adreno_gpu->memptrs->fence = gpu->fctx->completed_fence;
  106. adreno_gpu->memptrs->rptr = 0;
  107. adreno_gpu->memptrs->wptr = 0;
  108. gpu->funcs->pm_resume(gpu);
  109. ret = gpu->funcs->hw_init(gpu);
  110. if (ret) {
  111. dev_err(dev->dev, "gpu hw init failed: %d\n", ret);
  112. /* hmm, oh well? */
  113. }
  114. }
  115. void adreno_submit(struct msm_gpu *gpu, struct msm_gem_submit *submit,
  116. struct msm_file_private *ctx)
  117. {
  118. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  119. struct msm_drm_private *priv = gpu->dev->dev_private;
  120. struct msm_ringbuffer *ring = gpu->rb;
  121. unsigned i;
  122. for (i = 0; i < submit->nr_cmds; i++) {
  123. switch (submit->cmd[i].type) {
  124. case MSM_SUBMIT_CMD_IB_TARGET_BUF:
  125. /* ignore IB-targets */
  126. break;
  127. case MSM_SUBMIT_CMD_CTX_RESTORE_BUF:
  128. /* ignore if there has not been a ctx switch: */
  129. if (priv->lastctx == ctx)
  130. break;
  131. case MSM_SUBMIT_CMD_BUF:
  132. OUT_PKT3(ring, adreno_is_a430(adreno_gpu) ?
  133. CP_INDIRECT_BUFFER_PFE : CP_INDIRECT_BUFFER_PFD, 2);
  134. OUT_RING(ring, submit->cmd[i].iova);
  135. OUT_RING(ring, submit->cmd[i].size);
  136. OUT_PKT2(ring);
  137. break;
  138. }
  139. }
  140. OUT_PKT0(ring, REG_AXXX_CP_SCRATCH_REG2, 1);
  141. OUT_RING(ring, submit->fence->seqno);
  142. if (adreno_is_a3xx(adreno_gpu) || adreno_is_a4xx(adreno_gpu)) {
  143. /* Flush HLSQ lazy updates to make sure there is nothing
  144. * pending for indirect loads after the timestamp has
  145. * passed:
  146. */
  147. OUT_PKT3(ring, CP_EVENT_WRITE, 1);
  148. OUT_RING(ring, HLSQ_FLUSH);
  149. OUT_PKT3(ring, CP_WAIT_FOR_IDLE, 1);
  150. OUT_RING(ring, 0x00000000);
  151. }
  152. OUT_PKT3(ring, CP_EVENT_WRITE, 3);
  153. OUT_RING(ring, CACHE_FLUSH_TS);
  154. OUT_RING(ring, rbmemptr(adreno_gpu, fence));
  155. OUT_RING(ring, submit->fence->seqno);
  156. /* we could maybe be clever and only CP_COND_EXEC the interrupt: */
  157. OUT_PKT3(ring, CP_INTERRUPT, 1);
  158. OUT_RING(ring, 0x80000000);
  159. /* Workaround for missing irq issue on 8x16/a306. Unsure if the
  160. * root cause is a platform issue or some a306 quirk, but this
  161. * keeps things humming along:
  162. */
  163. if (adreno_is_a306(adreno_gpu)) {
  164. OUT_PKT3(ring, CP_WAIT_FOR_IDLE, 1);
  165. OUT_RING(ring, 0x00000000);
  166. OUT_PKT3(ring, CP_INTERRUPT, 1);
  167. OUT_RING(ring, 0x80000000);
  168. }
  169. #if 0
  170. if (adreno_is_a3xx(adreno_gpu)) {
  171. /* Dummy set-constant to trigger context rollover */
  172. OUT_PKT3(ring, CP_SET_CONSTANT, 2);
  173. OUT_RING(ring, CP_REG(REG_A3XX_HLSQ_CL_KERNEL_GROUP_X_REG));
  174. OUT_RING(ring, 0x00000000);
  175. }
  176. #endif
  177. gpu->funcs->flush(gpu);
  178. }
  179. void adreno_flush(struct msm_gpu *gpu)
  180. {
  181. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  182. uint32_t wptr = get_wptr(gpu->rb);
  183. /* ensure writes to ringbuffer have hit system memory: */
  184. mb();
  185. adreno_gpu_write(adreno_gpu, REG_ADRENO_CP_RB_WPTR, wptr);
  186. }
  187. void adreno_idle(struct msm_gpu *gpu)
  188. {
  189. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  190. uint32_t wptr = get_wptr(gpu->rb);
  191. int ret;
  192. /* wait for CP to drain ringbuffer: */
  193. ret = spin_until(get_rptr(adreno_gpu) == wptr);
  194. if (ret)
  195. DRM_ERROR("%s: timeout waiting to drain ringbuffer!\n", gpu->name);
  196. /* TODO maybe we need to reset GPU here to recover from hang? */
  197. }
  198. #ifdef CONFIG_DEBUG_FS
  199. void adreno_show(struct msm_gpu *gpu, struct seq_file *m)
  200. {
  201. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  202. int i;
  203. seq_printf(m, "revision: %d (%d.%d.%d.%d)\n",
  204. adreno_gpu->info->revn, adreno_gpu->rev.core,
  205. adreno_gpu->rev.major, adreno_gpu->rev.minor,
  206. adreno_gpu->rev.patchid);
  207. seq_printf(m, "fence: %d/%d\n", adreno_gpu->memptrs->fence,
  208. gpu->fctx->last_fence);
  209. seq_printf(m, "rptr: %d\n", get_rptr(adreno_gpu));
  210. seq_printf(m, "wptr: %d\n", adreno_gpu->memptrs->wptr);
  211. seq_printf(m, "rb wptr: %d\n", get_wptr(gpu->rb));
  212. gpu->funcs->pm_resume(gpu);
  213. /* dump these out in a form that can be parsed by demsm: */
  214. seq_printf(m, "IO:region %s 00000000 00020000\n", gpu->name);
  215. for (i = 0; adreno_gpu->registers[i] != ~0; i += 2) {
  216. uint32_t start = adreno_gpu->registers[i];
  217. uint32_t end = adreno_gpu->registers[i+1];
  218. uint32_t addr;
  219. for (addr = start; addr <= end; addr++) {
  220. uint32_t val = gpu_read(gpu, addr);
  221. seq_printf(m, "IO:R %08x %08x\n", addr<<2, val);
  222. }
  223. }
  224. gpu->funcs->pm_suspend(gpu);
  225. }
  226. #endif
  227. /* Dump common gpu status and scratch registers on any hang, to make
  228. * the hangcheck logs more useful. The scratch registers seem always
  229. * safe to read when GPU has hung (unlike some other regs, depending
  230. * on how the GPU hung), and they are useful to match up to cmdstream
  231. * dumps when debugging hangs:
  232. */
  233. void adreno_dump_info(struct msm_gpu *gpu)
  234. {
  235. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  236. int i;
  237. printk("revision: %d (%d.%d.%d.%d)\n",
  238. adreno_gpu->info->revn, adreno_gpu->rev.core,
  239. adreno_gpu->rev.major, adreno_gpu->rev.minor,
  240. adreno_gpu->rev.patchid);
  241. printk("fence: %d/%d\n", adreno_gpu->memptrs->fence,
  242. gpu->fctx->last_fence);
  243. printk("rptr: %d\n", get_rptr(adreno_gpu));
  244. printk("wptr: %d\n", adreno_gpu->memptrs->wptr);
  245. printk("rb wptr: %d\n", get_wptr(gpu->rb));
  246. for (i = 0; i < 8; i++) {
  247. printk("CP_SCRATCH_REG%d: %u\n", i,
  248. gpu_read(gpu, REG_AXXX_CP_SCRATCH_REG0 + i));
  249. }
  250. }
  251. /* would be nice to not have to duplicate the _show() stuff with printk(): */
  252. void adreno_dump(struct msm_gpu *gpu)
  253. {
  254. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  255. int i;
  256. /* dump these out in a form that can be parsed by demsm: */
  257. printk("IO:region %s 00000000 00020000\n", gpu->name);
  258. for (i = 0; adreno_gpu->registers[i] != ~0; i += 2) {
  259. uint32_t start = adreno_gpu->registers[i];
  260. uint32_t end = adreno_gpu->registers[i+1];
  261. uint32_t addr;
  262. for (addr = start; addr <= end; addr++) {
  263. uint32_t val = gpu_read(gpu, addr);
  264. printk("IO:R %08x %08x\n", addr<<2, val);
  265. }
  266. }
  267. }
  268. static uint32_t ring_freewords(struct msm_gpu *gpu)
  269. {
  270. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  271. uint32_t size = gpu->rb->size / 4;
  272. uint32_t wptr = get_wptr(gpu->rb);
  273. uint32_t rptr = get_rptr(adreno_gpu);
  274. return (rptr + (size - 1) - wptr) % size;
  275. }
  276. void adreno_wait_ring(struct msm_gpu *gpu, uint32_t ndwords)
  277. {
  278. if (spin_until(ring_freewords(gpu) >= ndwords))
  279. DRM_ERROR("%s: timeout waiting for ringbuffer space\n", gpu->name);
  280. }
  281. static const char *iommu_ports[] = {
  282. "gfx3d_user", "gfx3d_priv",
  283. "gfx3d1_user", "gfx3d1_priv",
  284. };
  285. int adreno_gpu_init(struct drm_device *drm, struct platform_device *pdev,
  286. struct adreno_gpu *adreno_gpu, const struct adreno_gpu_funcs *funcs)
  287. {
  288. struct adreno_platform_config *config = pdev->dev.platform_data;
  289. struct msm_gpu *gpu = &adreno_gpu->base;
  290. struct msm_mmu *mmu;
  291. int ret;
  292. adreno_gpu->funcs = funcs;
  293. adreno_gpu->info = adreno_info(config->rev);
  294. adreno_gpu->gmem = adreno_gpu->info->gmem;
  295. adreno_gpu->revn = adreno_gpu->info->revn;
  296. adreno_gpu->rev = config->rev;
  297. gpu->fast_rate = config->fast_rate;
  298. gpu->slow_rate = config->slow_rate;
  299. gpu->bus_freq = config->bus_freq;
  300. #ifdef DOWNSTREAM_CONFIG_MSM_BUS_SCALING
  301. gpu->bus_scale_table = config->bus_scale_table;
  302. #endif
  303. DBG("fast_rate=%u, slow_rate=%u, bus_freq=%u",
  304. gpu->fast_rate, gpu->slow_rate, gpu->bus_freq);
  305. ret = msm_gpu_init(drm, pdev, &adreno_gpu->base, &funcs->base,
  306. adreno_gpu->info->name, "kgsl_3d0_reg_memory", "kgsl_3d0_irq",
  307. RB_SIZE);
  308. if (ret)
  309. return ret;
  310. ret = request_firmware(&adreno_gpu->pm4, adreno_gpu->info->pm4fw, drm->dev);
  311. if (ret) {
  312. dev_err(drm->dev, "failed to load %s PM4 firmware: %d\n",
  313. adreno_gpu->info->pm4fw, ret);
  314. return ret;
  315. }
  316. ret = request_firmware(&adreno_gpu->pfp, adreno_gpu->info->pfpfw, drm->dev);
  317. if (ret) {
  318. dev_err(drm->dev, "failed to load %s PFP firmware: %d\n",
  319. adreno_gpu->info->pfpfw, ret);
  320. return ret;
  321. }
  322. mmu = gpu->mmu;
  323. if (mmu) {
  324. ret = mmu->funcs->attach(mmu, iommu_ports,
  325. ARRAY_SIZE(iommu_ports));
  326. if (ret)
  327. return ret;
  328. }
  329. mutex_lock(&drm->struct_mutex);
  330. adreno_gpu->memptrs_bo = msm_gem_new(drm, sizeof(*adreno_gpu->memptrs),
  331. MSM_BO_UNCACHED);
  332. mutex_unlock(&drm->struct_mutex);
  333. if (IS_ERR(adreno_gpu->memptrs_bo)) {
  334. ret = PTR_ERR(adreno_gpu->memptrs_bo);
  335. adreno_gpu->memptrs_bo = NULL;
  336. dev_err(drm->dev, "could not allocate memptrs: %d\n", ret);
  337. return ret;
  338. }
  339. adreno_gpu->memptrs = msm_gem_get_vaddr(adreno_gpu->memptrs_bo);
  340. if (IS_ERR(adreno_gpu->memptrs)) {
  341. dev_err(drm->dev, "could not vmap memptrs\n");
  342. return -ENOMEM;
  343. }
  344. ret = msm_gem_get_iova(adreno_gpu->memptrs_bo, gpu->id,
  345. &adreno_gpu->memptrs_iova);
  346. if (ret) {
  347. dev_err(drm->dev, "could not map memptrs: %d\n", ret);
  348. return ret;
  349. }
  350. return 0;
  351. }
  352. void adreno_gpu_cleanup(struct adreno_gpu *gpu)
  353. {
  354. if (gpu->memptrs_bo) {
  355. if (gpu->memptrs)
  356. msm_gem_put_vaddr(gpu->memptrs_bo);
  357. if (gpu->memptrs_iova)
  358. msm_gem_put_iova(gpu->memptrs_bo, gpu->base.id);
  359. drm_gem_object_unreference_unlocked(gpu->memptrs_bo);
  360. }
  361. release_firmware(gpu->pm4);
  362. release_firmware(gpu->pfp);
  363. msm_gpu_cleanup(&gpu->base);
  364. }