intel_ringbuffer.c 73 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include <linux/log2.h>
  30. #include <drm/drmP.h>
  31. #include "i915_drv.h"
  32. #include <drm/i915_drm.h>
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. /* Rough estimate of the typical request size, performing a flush,
  36. * set-context and then emitting the batch.
  37. */
  38. #define LEGACY_REQUEST_SIZE 200
  39. int __intel_ring_space(int head, int tail, int size)
  40. {
  41. int space = head - tail;
  42. if (space <= 0)
  43. space += size;
  44. return space - I915_RING_FREE_SPACE;
  45. }
  46. void intel_ring_update_space(struct intel_ring *ring)
  47. {
  48. if (ring->last_retired_head != -1) {
  49. ring->head = ring->last_retired_head;
  50. ring->last_retired_head = -1;
  51. }
  52. ring->space = __intel_ring_space(ring->head & HEAD_ADDR,
  53. ring->tail, ring->size);
  54. }
  55. static int
  56. gen2_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
  57. {
  58. struct intel_ring *ring = req->ring;
  59. u32 cmd;
  60. int ret;
  61. cmd = MI_FLUSH;
  62. if (mode & EMIT_INVALIDATE)
  63. cmd |= MI_READ_FLUSH;
  64. ret = intel_ring_begin(req, 2);
  65. if (ret)
  66. return ret;
  67. intel_ring_emit(ring, cmd);
  68. intel_ring_emit(ring, MI_NOOP);
  69. intel_ring_advance(ring);
  70. return 0;
  71. }
  72. static int
  73. gen4_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
  74. {
  75. struct intel_ring *ring = req->ring;
  76. u32 cmd;
  77. int ret;
  78. /*
  79. * read/write caches:
  80. *
  81. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  82. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  83. * also flushed at 2d versus 3d pipeline switches.
  84. *
  85. * read-only caches:
  86. *
  87. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  88. * MI_READ_FLUSH is set, and is always flushed on 965.
  89. *
  90. * I915_GEM_DOMAIN_COMMAND may not exist?
  91. *
  92. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  93. * invalidated when MI_EXE_FLUSH is set.
  94. *
  95. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  96. * invalidated with every MI_FLUSH.
  97. *
  98. * TLBs:
  99. *
  100. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  101. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  102. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  103. * are flushed at any MI_FLUSH.
  104. */
  105. cmd = MI_FLUSH;
  106. if (mode & EMIT_INVALIDATE) {
  107. cmd |= MI_EXE_FLUSH;
  108. if (IS_G4X(req->i915) || IS_GEN5(req->i915))
  109. cmd |= MI_INVALIDATE_ISP;
  110. }
  111. ret = intel_ring_begin(req, 2);
  112. if (ret)
  113. return ret;
  114. intel_ring_emit(ring, cmd);
  115. intel_ring_emit(ring, MI_NOOP);
  116. intel_ring_advance(ring);
  117. return 0;
  118. }
  119. /**
  120. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  121. * implementing two workarounds on gen6. From section 1.4.7.1
  122. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  123. *
  124. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  125. * produced by non-pipelined state commands), software needs to first
  126. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  127. * 0.
  128. *
  129. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  130. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  131. *
  132. * And the workaround for these two requires this workaround first:
  133. *
  134. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  135. * BEFORE the pipe-control with a post-sync op and no write-cache
  136. * flushes.
  137. *
  138. * And this last workaround is tricky because of the requirements on
  139. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  140. * volume 2 part 1:
  141. *
  142. * "1 of the following must also be set:
  143. * - Render Target Cache Flush Enable ([12] of DW1)
  144. * - Depth Cache Flush Enable ([0] of DW1)
  145. * - Stall at Pixel Scoreboard ([1] of DW1)
  146. * - Depth Stall ([13] of DW1)
  147. * - Post-Sync Operation ([13] of DW1)
  148. * - Notify Enable ([8] of DW1)"
  149. *
  150. * The cache flushes require the workaround flush that triggered this
  151. * one, so we can't use it. Depth stall would trigger the same.
  152. * Post-sync nonzero is what triggered this second workaround, so we
  153. * can't use that one either. Notify enable is IRQs, which aren't
  154. * really our business. That leaves only stall at scoreboard.
  155. */
  156. static int
  157. intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
  158. {
  159. struct intel_ring *ring = req->ring;
  160. u32 scratch_addr =
  161. i915_ggtt_offset(req->engine->scratch) + 2 * CACHELINE_BYTES;
  162. int ret;
  163. ret = intel_ring_begin(req, 6);
  164. if (ret)
  165. return ret;
  166. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  167. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  168. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  169. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  170. intel_ring_emit(ring, 0); /* low dword */
  171. intel_ring_emit(ring, 0); /* high dword */
  172. intel_ring_emit(ring, MI_NOOP);
  173. intel_ring_advance(ring);
  174. ret = intel_ring_begin(req, 6);
  175. if (ret)
  176. return ret;
  177. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  178. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
  179. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  180. intel_ring_emit(ring, 0);
  181. intel_ring_emit(ring, 0);
  182. intel_ring_emit(ring, MI_NOOP);
  183. intel_ring_advance(ring);
  184. return 0;
  185. }
  186. static int
  187. gen6_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
  188. {
  189. struct intel_ring *ring = req->ring;
  190. u32 scratch_addr =
  191. i915_ggtt_offset(req->engine->scratch) + 2 * CACHELINE_BYTES;
  192. u32 flags = 0;
  193. int ret;
  194. /* Force SNB workarounds for PIPE_CONTROL flushes */
  195. ret = intel_emit_post_sync_nonzero_flush(req);
  196. if (ret)
  197. return ret;
  198. /* Just flush everything. Experiments have shown that reducing the
  199. * number of bits based on the write domains has little performance
  200. * impact.
  201. */
  202. if (mode & EMIT_FLUSH) {
  203. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  204. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  205. /*
  206. * Ensure that any following seqno writes only happen
  207. * when the render cache is indeed flushed.
  208. */
  209. flags |= PIPE_CONTROL_CS_STALL;
  210. }
  211. if (mode & EMIT_INVALIDATE) {
  212. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  213. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  214. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  215. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  216. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  217. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  218. /*
  219. * TLB invalidate requires a post-sync write.
  220. */
  221. flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
  222. }
  223. ret = intel_ring_begin(req, 4);
  224. if (ret)
  225. return ret;
  226. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  227. intel_ring_emit(ring, flags);
  228. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  229. intel_ring_emit(ring, 0);
  230. intel_ring_advance(ring);
  231. return 0;
  232. }
  233. static int
  234. gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
  235. {
  236. struct intel_ring *ring = req->ring;
  237. int ret;
  238. ret = intel_ring_begin(req, 4);
  239. if (ret)
  240. return ret;
  241. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  242. intel_ring_emit(ring,
  243. PIPE_CONTROL_CS_STALL |
  244. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  245. intel_ring_emit(ring, 0);
  246. intel_ring_emit(ring, 0);
  247. intel_ring_advance(ring);
  248. return 0;
  249. }
  250. static int
  251. gen7_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
  252. {
  253. struct intel_ring *ring = req->ring;
  254. u32 scratch_addr =
  255. i915_ggtt_offset(req->engine->scratch) + 2 * CACHELINE_BYTES;
  256. u32 flags = 0;
  257. int ret;
  258. /*
  259. * Ensure that any following seqno writes only happen when the render
  260. * cache is indeed flushed.
  261. *
  262. * Workaround: 4th PIPE_CONTROL command (except the ones with only
  263. * read-cache invalidate bits set) must have the CS_STALL bit set. We
  264. * don't try to be clever and just set it unconditionally.
  265. */
  266. flags |= PIPE_CONTROL_CS_STALL;
  267. /* Just flush everything. Experiments have shown that reducing the
  268. * number of bits based on the write domains has little performance
  269. * impact.
  270. */
  271. if (mode & EMIT_FLUSH) {
  272. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  273. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  274. flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
  275. flags |= PIPE_CONTROL_FLUSH_ENABLE;
  276. }
  277. if (mode & EMIT_INVALIDATE) {
  278. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  279. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  280. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  281. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  282. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  283. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  284. flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
  285. /*
  286. * TLB invalidate requires a post-sync write.
  287. */
  288. flags |= PIPE_CONTROL_QW_WRITE;
  289. flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
  290. flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
  291. /* Workaround: we must issue a pipe_control with CS-stall bit
  292. * set before a pipe_control command that has the state cache
  293. * invalidate bit set. */
  294. gen7_render_ring_cs_stall_wa(req);
  295. }
  296. ret = intel_ring_begin(req, 4);
  297. if (ret)
  298. return ret;
  299. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  300. intel_ring_emit(ring, flags);
  301. intel_ring_emit(ring, scratch_addr);
  302. intel_ring_emit(ring, 0);
  303. intel_ring_advance(ring);
  304. return 0;
  305. }
  306. static int
  307. gen8_emit_pipe_control(struct drm_i915_gem_request *req,
  308. u32 flags, u32 scratch_addr)
  309. {
  310. struct intel_ring *ring = req->ring;
  311. int ret;
  312. ret = intel_ring_begin(req, 6);
  313. if (ret)
  314. return ret;
  315. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
  316. intel_ring_emit(ring, flags);
  317. intel_ring_emit(ring, scratch_addr);
  318. intel_ring_emit(ring, 0);
  319. intel_ring_emit(ring, 0);
  320. intel_ring_emit(ring, 0);
  321. intel_ring_advance(ring);
  322. return 0;
  323. }
  324. static int
  325. gen8_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
  326. {
  327. u32 scratch_addr =
  328. i915_ggtt_offset(req->engine->scratch) + 2 * CACHELINE_BYTES;
  329. u32 flags = 0;
  330. int ret;
  331. flags |= PIPE_CONTROL_CS_STALL;
  332. if (mode & EMIT_FLUSH) {
  333. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  334. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  335. flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
  336. flags |= PIPE_CONTROL_FLUSH_ENABLE;
  337. }
  338. if (mode & EMIT_INVALIDATE) {
  339. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  340. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  341. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  342. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  343. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  344. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  345. flags |= PIPE_CONTROL_QW_WRITE;
  346. flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
  347. /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
  348. ret = gen8_emit_pipe_control(req,
  349. PIPE_CONTROL_CS_STALL |
  350. PIPE_CONTROL_STALL_AT_SCOREBOARD,
  351. 0);
  352. if (ret)
  353. return ret;
  354. }
  355. return gen8_emit_pipe_control(req, flags, scratch_addr);
  356. }
  357. static void ring_setup_phys_status_page(struct intel_engine_cs *engine)
  358. {
  359. struct drm_i915_private *dev_priv = engine->i915;
  360. u32 addr;
  361. addr = dev_priv->status_page_dmah->busaddr;
  362. if (INTEL_GEN(dev_priv) >= 4)
  363. addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
  364. I915_WRITE(HWS_PGA, addr);
  365. }
  366. static void intel_ring_setup_status_page(struct intel_engine_cs *engine)
  367. {
  368. struct drm_i915_private *dev_priv = engine->i915;
  369. i915_reg_t mmio;
  370. /* The ring status page addresses are no longer next to the rest of
  371. * the ring registers as of gen7.
  372. */
  373. if (IS_GEN7(dev_priv)) {
  374. switch (engine->id) {
  375. case RCS:
  376. mmio = RENDER_HWS_PGA_GEN7;
  377. break;
  378. case BCS:
  379. mmio = BLT_HWS_PGA_GEN7;
  380. break;
  381. /*
  382. * VCS2 actually doesn't exist on Gen7. Only shut up
  383. * gcc switch check warning
  384. */
  385. case VCS2:
  386. case VCS:
  387. mmio = BSD_HWS_PGA_GEN7;
  388. break;
  389. case VECS:
  390. mmio = VEBOX_HWS_PGA_GEN7;
  391. break;
  392. }
  393. } else if (IS_GEN6(dev_priv)) {
  394. mmio = RING_HWS_PGA_GEN6(engine->mmio_base);
  395. } else {
  396. /* XXX: gen8 returns to sanity */
  397. mmio = RING_HWS_PGA(engine->mmio_base);
  398. }
  399. I915_WRITE(mmio, engine->status_page.ggtt_offset);
  400. POSTING_READ(mmio);
  401. /*
  402. * Flush the TLB for this page
  403. *
  404. * FIXME: These two bits have disappeared on gen8, so a question
  405. * arises: do we still need this and if so how should we go about
  406. * invalidating the TLB?
  407. */
  408. if (IS_GEN(dev_priv, 6, 7)) {
  409. i915_reg_t reg = RING_INSTPM(engine->mmio_base);
  410. /* ring should be idle before issuing a sync flush*/
  411. WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
  412. I915_WRITE(reg,
  413. _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
  414. INSTPM_SYNC_FLUSH));
  415. if (intel_wait_for_register(dev_priv,
  416. reg, INSTPM_SYNC_FLUSH, 0,
  417. 1000))
  418. DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
  419. engine->name);
  420. }
  421. }
  422. static bool stop_ring(struct intel_engine_cs *engine)
  423. {
  424. struct drm_i915_private *dev_priv = engine->i915;
  425. if (INTEL_GEN(dev_priv) > 2) {
  426. I915_WRITE_MODE(engine, _MASKED_BIT_ENABLE(STOP_RING));
  427. if (intel_wait_for_register(dev_priv,
  428. RING_MI_MODE(engine->mmio_base),
  429. MODE_IDLE,
  430. MODE_IDLE,
  431. 1000)) {
  432. DRM_ERROR("%s : timed out trying to stop ring\n",
  433. engine->name);
  434. /* Sometimes we observe that the idle flag is not
  435. * set even though the ring is empty. So double
  436. * check before giving up.
  437. */
  438. if (I915_READ_HEAD(engine) != I915_READ_TAIL(engine))
  439. return false;
  440. }
  441. }
  442. I915_WRITE_CTL(engine, 0);
  443. I915_WRITE_HEAD(engine, 0);
  444. I915_WRITE_TAIL(engine, 0);
  445. if (INTEL_GEN(dev_priv) > 2) {
  446. (void)I915_READ_CTL(engine);
  447. I915_WRITE_MODE(engine, _MASKED_BIT_DISABLE(STOP_RING));
  448. }
  449. return (I915_READ_HEAD(engine) & HEAD_ADDR) == 0;
  450. }
  451. static int init_ring_common(struct intel_engine_cs *engine)
  452. {
  453. struct drm_i915_private *dev_priv = engine->i915;
  454. struct intel_ring *ring = engine->buffer;
  455. int ret = 0;
  456. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  457. if (!stop_ring(engine)) {
  458. /* G45 ring initialization often fails to reset head to zero */
  459. DRM_DEBUG_KMS("%s head not reset to zero "
  460. "ctl %08x head %08x tail %08x start %08x\n",
  461. engine->name,
  462. I915_READ_CTL(engine),
  463. I915_READ_HEAD(engine),
  464. I915_READ_TAIL(engine),
  465. I915_READ_START(engine));
  466. if (!stop_ring(engine)) {
  467. DRM_ERROR("failed to set %s head to zero "
  468. "ctl %08x head %08x tail %08x start %08x\n",
  469. engine->name,
  470. I915_READ_CTL(engine),
  471. I915_READ_HEAD(engine),
  472. I915_READ_TAIL(engine),
  473. I915_READ_START(engine));
  474. ret = -EIO;
  475. goto out;
  476. }
  477. }
  478. if (HWS_NEEDS_PHYSICAL(dev_priv))
  479. ring_setup_phys_status_page(engine);
  480. else
  481. intel_ring_setup_status_page(engine);
  482. intel_engine_reset_breadcrumbs(engine);
  483. /* Enforce ordering by reading HEAD register back */
  484. I915_READ_HEAD(engine);
  485. /* Initialize the ring. This must happen _after_ we've cleared the ring
  486. * registers with the above sequence (the readback of the HEAD registers
  487. * also enforces ordering), otherwise the hw might lose the new ring
  488. * register values. */
  489. I915_WRITE_START(engine, i915_ggtt_offset(ring->vma));
  490. /* WaClearRingBufHeadRegAtInit:ctg,elk */
  491. if (I915_READ_HEAD(engine))
  492. DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
  493. engine->name, I915_READ_HEAD(engine));
  494. intel_ring_update_space(ring);
  495. I915_WRITE_HEAD(engine, ring->head);
  496. I915_WRITE_TAIL(engine, ring->tail);
  497. (void)I915_READ_TAIL(engine);
  498. I915_WRITE_CTL(engine, RING_CTL_SIZE(ring->size) | RING_VALID);
  499. /* If the head is still not zero, the ring is dead */
  500. if (intel_wait_for_register_fw(dev_priv, RING_CTL(engine->mmio_base),
  501. RING_VALID, RING_VALID,
  502. 50)) {
  503. DRM_ERROR("%s initialization failed "
  504. "ctl %08x (valid? %d) head %08x [%08x] tail %08x [%08x] start %08x [expected %08x]\n",
  505. engine->name,
  506. I915_READ_CTL(engine),
  507. I915_READ_CTL(engine) & RING_VALID,
  508. I915_READ_HEAD(engine), ring->head,
  509. I915_READ_TAIL(engine), ring->tail,
  510. I915_READ_START(engine),
  511. i915_ggtt_offset(ring->vma));
  512. ret = -EIO;
  513. goto out;
  514. }
  515. intel_engine_init_hangcheck(engine);
  516. out:
  517. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  518. return ret;
  519. }
  520. static void reset_ring_common(struct intel_engine_cs *engine,
  521. struct drm_i915_gem_request *request)
  522. {
  523. struct intel_ring *ring = request->ring;
  524. ring->head = request->postfix;
  525. ring->last_retired_head = -1;
  526. }
  527. static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
  528. {
  529. struct intel_ring *ring = req->ring;
  530. struct i915_workarounds *w = &req->i915->workarounds;
  531. int ret, i;
  532. if (w->count == 0)
  533. return 0;
  534. ret = req->engine->emit_flush(req, EMIT_BARRIER);
  535. if (ret)
  536. return ret;
  537. ret = intel_ring_begin(req, (w->count * 2 + 2));
  538. if (ret)
  539. return ret;
  540. intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
  541. for (i = 0; i < w->count; i++) {
  542. intel_ring_emit_reg(ring, w->reg[i].addr);
  543. intel_ring_emit(ring, w->reg[i].value);
  544. }
  545. intel_ring_emit(ring, MI_NOOP);
  546. intel_ring_advance(ring);
  547. ret = req->engine->emit_flush(req, EMIT_BARRIER);
  548. if (ret)
  549. return ret;
  550. DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
  551. return 0;
  552. }
  553. static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
  554. {
  555. int ret;
  556. ret = intel_ring_workarounds_emit(req);
  557. if (ret != 0)
  558. return ret;
  559. ret = i915_gem_render_state_emit(req);
  560. if (ret)
  561. return ret;
  562. return 0;
  563. }
  564. static int wa_add(struct drm_i915_private *dev_priv,
  565. i915_reg_t addr,
  566. const u32 mask, const u32 val)
  567. {
  568. const u32 idx = dev_priv->workarounds.count;
  569. if (WARN_ON(idx >= I915_MAX_WA_REGS))
  570. return -ENOSPC;
  571. dev_priv->workarounds.reg[idx].addr = addr;
  572. dev_priv->workarounds.reg[idx].value = val;
  573. dev_priv->workarounds.reg[idx].mask = mask;
  574. dev_priv->workarounds.count++;
  575. return 0;
  576. }
  577. #define WA_REG(addr, mask, val) do { \
  578. const int r = wa_add(dev_priv, (addr), (mask), (val)); \
  579. if (r) \
  580. return r; \
  581. } while (0)
  582. #define WA_SET_BIT_MASKED(addr, mask) \
  583. WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
  584. #define WA_CLR_BIT_MASKED(addr, mask) \
  585. WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
  586. #define WA_SET_FIELD_MASKED(addr, mask, value) \
  587. WA_REG(addr, mask, _MASKED_FIELD(mask, value))
  588. #define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
  589. #define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
  590. #define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
  591. static int wa_ring_whitelist_reg(struct intel_engine_cs *engine,
  592. i915_reg_t reg)
  593. {
  594. struct drm_i915_private *dev_priv = engine->i915;
  595. struct i915_workarounds *wa = &dev_priv->workarounds;
  596. const uint32_t index = wa->hw_whitelist_count[engine->id];
  597. if (WARN_ON(index >= RING_MAX_NONPRIV_SLOTS))
  598. return -EINVAL;
  599. WA_WRITE(RING_FORCE_TO_NONPRIV(engine->mmio_base, index),
  600. i915_mmio_reg_offset(reg));
  601. wa->hw_whitelist_count[engine->id]++;
  602. return 0;
  603. }
  604. static int gen8_init_workarounds(struct intel_engine_cs *engine)
  605. {
  606. struct drm_i915_private *dev_priv = engine->i915;
  607. WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
  608. /* WaDisableAsyncFlipPerfMode:bdw,chv */
  609. WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
  610. /* WaDisablePartialInstShootdown:bdw,chv */
  611. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  612. PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
  613. /* Use Force Non-Coherent whenever executing a 3D context. This is a
  614. * workaround for for a possible hang in the unlikely event a TLB
  615. * invalidation occurs during a PSD flush.
  616. */
  617. /* WaForceEnableNonCoherent:bdw,chv */
  618. /* WaHdcDisableFetchWhenMasked:bdw,chv */
  619. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  620. HDC_DONOT_FETCH_MEM_WHEN_MASKED |
  621. HDC_FORCE_NON_COHERENT);
  622. /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
  623. * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
  624. * polygons in the same 8x4 pixel/sample area to be processed without
  625. * stalling waiting for the earlier ones to write to Hierarchical Z
  626. * buffer."
  627. *
  628. * This optimization is off by default for BDW and CHV; turn it on.
  629. */
  630. WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
  631. /* Wa4x4STCOptimizationDisable:bdw,chv */
  632. WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
  633. /*
  634. * BSpec recommends 8x4 when MSAA is used,
  635. * however in practice 16x4 seems fastest.
  636. *
  637. * Note that PS/WM thread counts depend on the WIZ hashing
  638. * disable bit, which we don't touch here, but it's good
  639. * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
  640. */
  641. WA_SET_FIELD_MASKED(GEN7_GT_MODE,
  642. GEN6_WIZ_HASHING_MASK,
  643. GEN6_WIZ_HASHING_16x4);
  644. return 0;
  645. }
  646. static int bdw_init_workarounds(struct intel_engine_cs *engine)
  647. {
  648. struct drm_i915_private *dev_priv = engine->i915;
  649. int ret;
  650. ret = gen8_init_workarounds(engine);
  651. if (ret)
  652. return ret;
  653. /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
  654. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
  655. /* WaDisableDopClockGating:bdw */
  656. WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
  657. DOP_CLOCK_GATING_DISABLE);
  658. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  659. GEN8_SAMPLER_POWER_BYPASS_DIS);
  660. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  661. /* WaForceContextSaveRestoreNonCoherent:bdw */
  662. HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
  663. /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
  664. (IS_BDW_GT3(dev_priv) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
  665. return 0;
  666. }
  667. static int chv_init_workarounds(struct intel_engine_cs *engine)
  668. {
  669. struct drm_i915_private *dev_priv = engine->i915;
  670. int ret;
  671. ret = gen8_init_workarounds(engine);
  672. if (ret)
  673. return ret;
  674. /* WaDisableThreadStallDopClockGating:chv */
  675. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
  676. /* Improve HiZ throughput on CHV. */
  677. WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
  678. return 0;
  679. }
  680. static int gen9_init_workarounds(struct intel_engine_cs *engine)
  681. {
  682. struct drm_i915_private *dev_priv = engine->i915;
  683. int ret;
  684. /* WaConextSwitchWithConcurrentTLBInvalidate:skl,bxt,kbl */
  685. I915_WRITE(GEN9_CSFE_CHICKEN1_RCS, _MASKED_BIT_ENABLE(GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE));
  686. /* WaEnableLbsSlaRetryTimerDecrement:skl,bxt,kbl */
  687. I915_WRITE(BDW_SCRATCH1, I915_READ(BDW_SCRATCH1) |
  688. GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);
  689. /* WaDisableKillLogic:bxt,skl,kbl */
  690. I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
  691. ECOCHK_DIS_TLB);
  692. /* WaClearFlowControlGpgpuContextSave:skl,bxt,kbl */
  693. /* WaDisablePartialInstShootdown:skl,bxt,kbl */
  694. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  695. FLOW_CONTROL_ENABLE |
  696. PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
  697. /* Syncing dependencies between camera and graphics:skl,bxt,kbl */
  698. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  699. GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
  700. /* WaDisableDgMirrorFixInHalfSliceChicken5:bxt */
  701. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
  702. WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
  703. GEN9_DG_MIRROR_FIX_ENABLE);
  704. /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:bxt */
  705. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
  706. WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
  707. GEN9_RHWO_OPTIMIZATION_DISABLE);
  708. /*
  709. * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
  710. * but we do that in per ctx batchbuffer as there is an issue
  711. * with this register not getting restored on ctx restore
  712. */
  713. }
  714. /* WaEnableSamplerGPGPUPreemptionSupport:skl,bxt,kbl */
  715. WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
  716. GEN9_ENABLE_GPGPU_PREEMPTION);
  717. /* Wa4x4STCOptimizationDisable:skl,bxt,kbl */
  718. /* WaDisablePartialResolveInVc:skl,bxt,kbl */
  719. WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
  720. GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
  721. /* WaCcsTlbPrefetchDisable:skl,bxt,kbl */
  722. WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
  723. GEN9_CCS_TLB_PREFETCH_ENABLE);
  724. /* WaDisableMaskBasedCammingInRCC:bxt */
  725. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
  726. WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
  727. PIXEL_MASK_CAMMING_DISABLE);
  728. /* WaForceContextSaveRestoreNonCoherent:skl,bxt,kbl */
  729. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  730. HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
  731. HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE);
  732. /* WaForceEnableNonCoherent and WaDisableHDCInvalidation are
  733. * both tied to WaForceContextSaveRestoreNonCoherent
  734. * in some hsds for skl. We keep the tie for all gen9. The
  735. * documentation is a bit hazy and so we want to get common behaviour,
  736. * even though there is no clear evidence we would need both on kbl/bxt.
  737. * This area has been source of system hangs so we play it safe
  738. * and mimic the skl regardless of what bspec says.
  739. *
  740. * Use Force Non-Coherent whenever executing a 3D context. This
  741. * is a workaround for a possible hang in the unlikely event
  742. * a TLB invalidation occurs during a PSD flush.
  743. */
  744. /* WaForceEnableNonCoherent:skl,bxt,kbl */
  745. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  746. HDC_FORCE_NON_COHERENT);
  747. /* WaDisableHDCInvalidation:skl,bxt,kbl */
  748. I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
  749. BDW_DISABLE_HDC_INVALIDATION);
  750. /* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt,kbl */
  751. if (IS_SKYLAKE(dev_priv) ||
  752. IS_KABYLAKE(dev_priv) ||
  753. IS_BXT_REVID(dev_priv, 0, BXT_REVID_B0))
  754. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  755. GEN8_SAMPLER_POWER_BYPASS_DIS);
  756. /* WaDisableSTUnitPowerOptimization:skl,bxt,kbl */
  757. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);
  758. /* WaOCLCoherentLineFlush:skl,bxt,kbl */
  759. I915_WRITE(GEN8_L3SQCREG4, (I915_READ(GEN8_L3SQCREG4) |
  760. GEN8_LQSC_FLUSH_COHERENT_LINES));
  761. /* WaVFEStateAfterPipeControlwithMediaStateClear:skl,bxt */
  762. ret = wa_ring_whitelist_reg(engine, GEN9_CTX_PREEMPT_REG);
  763. if (ret)
  764. return ret;
  765. /* WaEnablePreemptionGranularityControlByUMD:skl,bxt,kbl */
  766. ret= wa_ring_whitelist_reg(engine, GEN8_CS_CHICKEN1);
  767. if (ret)
  768. return ret;
  769. /* WaAllowUMDToModifyHDCChicken1:skl,bxt,kbl */
  770. ret = wa_ring_whitelist_reg(engine, GEN8_HDC_CHICKEN1);
  771. if (ret)
  772. return ret;
  773. return 0;
  774. }
  775. static int skl_tune_iz_hashing(struct intel_engine_cs *engine)
  776. {
  777. struct drm_i915_private *dev_priv = engine->i915;
  778. u8 vals[3] = { 0, 0, 0 };
  779. unsigned int i;
  780. for (i = 0; i < 3; i++) {
  781. u8 ss;
  782. /*
  783. * Only consider slices where one, and only one, subslice has 7
  784. * EUs
  785. */
  786. if (!is_power_of_2(INTEL_INFO(dev_priv)->sseu.subslice_7eu[i]))
  787. continue;
  788. /*
  789. * subslice_7eu[i] != 0 (because of the check above) and
  790. * ss_max == 4 (maximum number of subslices possible per slice)
  791. *
  792. * -> 0 <= ss <= 3;
  793. */
  794. ss = ffs(INTEL_INFO(dev_priv)->sseu.subslice_7eu[i]) - 1;
  795. vals[i] = 3 - ss;
  796. }
  797. if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
  798. return 0;
  799. /* Tune IZ hashing. See intel_device_info_runtime_init() */
  800. WA_SET_FIELD_MASKED(GEN7_GT_MODE,
  801. GEN9_IZ_HASHING_MASK(2) |
  802. GEN9_IZ_HASHING_MASK(1) |
  803. GEN9_IZ_HASHING_MASK(0),
  804. GEN9_IZ_HASHING(2, vals[2]) |
  805. GEN9_IZ_HASHING(1, vals[1]) |
  806. GEN9_IZ_HASHING(0, vals[0]));
  807. return 0;
  808. }
  809. static int skl_init_workarounds(struct intel_engine_cs *engine)
  810. {
  811. struct drm_i915_private *dev_priv = engine->i915;
  812. int ret;
  813. ret = gen9_init_workarounds(engine);
  814. if (ret)
  815. return ret;
  816. /*
  817. * Actual WA is to disable percontext preemption granularity control
  818. * until D0 which is the default case so this is equivalent to
  819. * !WaDisablePerCtxtPreemptionGranularityControl:skl
  820. */
  821. I915_WRITE(GEN7_FF_SLICE_CS_CHICKEN1,
  822. _MASKED_BIT_ENABLE(GEN9_FFSC_PERCTX_PREEMPT_CTRL));
  823. /* WaEnableGapsTsvCreditFix:skl */
  824. I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
  825. GEN9_GAPS_TSV_CREDIT_DISABLE));
  826. /* WaDisableGafsUnitClkGating:skl */
  827. WA_SET_BIT(GEN7_UCGCTL4, GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE);
  828. /* WaInPlaceDecompressionHang:skl */
  829. if (IS_SKL_REVID(dev_priv, SKL_REVID_H0, REVID_FOREVER))
  830. WA_SET_BIT(GEN9_GAMT_ECO_REG_RW_IA,
  831. GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS);
  832. /* WaDisableLSQCROPERFforOCL:skl */
  833. ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
  834. if (ret)
  835. return ret;
  836. return skl_tune_iz_hashing(engine);
  837. }
  838. static int bxt_init_workarounds(struct intel_engine_cs *engine)
  839. {
  840. struct drm_i915_private *dev_priv = engine->i915;
  841. int ret;
  842. ret = gen9_init_workarounds(engine);
  843. if (ret)
  844. return ret;
  845. /* WaStoreMultiplePTEenable:bxt */
  846. /* This is a requirement according to Hardware specification */
  847. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
  848. I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_TLBPF);
  849. /* WaSetClckGatingDisableMedia:bxt */
  850. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
  851. I915_WRITE(GEN7_MISCCPCTL, (I915_READ(GEN7_MISCCPCTL) &
  852. ~GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE));
  853. }
  854. /* WaDisableThreadStallDopClockGating:bxt */
  855. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  856. STALL_DOP_GATING_DISABLE);
  857. /* WaDisablePooledEuLoadBalancingFix:bxt */
  858. if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER)) {
  859. WA_SET_BIT_MASKED(FF_SLICE_CS_CHICKEN2,
  860. GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE);
  861. }
  862. /* WaDisableSbeCacheDispatchPortSharing:bxt */
  863. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_B0)) {
  864. WA_SET_BIT_MASKED(
  865. GEN7_HALF_SLICE_CHICKEN1,
  866. GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
  867. }
  868. /* WaDisableObjectLevelPreemptionForTrifanOrPolygon:bxt */
  869. /* WaDisableObjectLevelPreemptionForInstancedDraw:bxt */
  870. /* WaDisableObjectLevelPreemtionForInstanceId:bxt */
  871. /* WaDisableLSQCROPERFforOCL:bxt */
  872. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
  873. ret = wa_ring_whitelist_reg(engine, GEN9_CS_DEBUG_MODE1);
  874. if (ret)
  875. return ret;
  876. ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
  877. if (ret)
  878. return ret;
  879. }
  880. /* WaProgramL3SqcReg1DefaultForPerf:bxt */
  881. if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER))
  882. I915_WRITE(GEN8_L3SQCREG1, L3_GENERAL_PRIO_CREDITS(62) |
  883. L3_HIGH_PRIO_CREDITS(2));
  884. /* WaToEnableHwFixForPushConstHWBug:bxt */
  885. if (IS_BXT_REVID(dev_priv, BXT_REVID_C0, REVID_FOREVER))
  886. WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
  887. GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
  888. /* WaInPlaceDecompressionHang:bxt */
  889. if (IS_BXT_REVID(dev_priv, BXT_REVID_C0, REVID_FOREVER))
  890. WA_SET_BIT(GEN9_GAMT_ECO_REG_RW_IA,
  891. GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS);
  892. return 0;
  893. }
  894. static int kbl_init_workarounds(struct intel_engine_cs *engine)
  895. {
  896. struct drm_i915_private *dev_priv = engine->i915;
  897. int ret;
  898. ret = gen9_init_workarounds(engine);
  899. if (ret)
  900. return ret;
  901. /* WaEnableGapsTsvCreditFix:kbl */
  902. I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
  903. GEN9_GAPS_TSV_CREDIT_DISABLE));
  904. /* WaDisableDynamicCreditSharing:kbl */
  905. if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
  906. WA_SET_BIT(GAMT_CHKN_BIT_REG,
  907. GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING);
  908. /* WaDisableFenceDestinationToSLM:kbl (pre-prod) */
  909. if (IS_KBL_REVID(dev_priv, KBL_REVID_A0, KBL_REVID_A0))
  910. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  911. HDC_FENCE_DEST_SLM_DISABLE);
  912. /* GEN8_L3SQCREG4 has a dependency with WA batch so any new changes
  913. * involving this register should also be added to WA batch as required.
  914. */
  915. if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_E0))
  916. /* WaDisableLSQCROPERFforOCL:kbl */
  917. I915_WRITE(GEN8_L3SQCREG4, I915_READ(GEN8_L3SQCREG4) |
  918. GEN8_LQSC_RO_PERF_DIS);
  919. /* WaToEnableHwFixForPushConstHWBug:kbl */
  920. if (IS_KBL_REVID(dev_priv, KBL_REVID_C0, REVID_FOREVER))
  921. WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
  922. GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
  923. /* WaDisableGafsUnitClkGating:kbl */
  924. WA_SET_BIT(GEN7_UCGCTL4, GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE);
  925. /* WaDisableSbeCacheDispatchPortSharing:kbl */
  926. WA_SET_BIT_MASKED(
  927. GEN7_HALF_SLICE_CHICKEN1,
  928. GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
  929. /* WaInPlaceDecompressionHang:kbl */
  930. WA_SET_BIT(GEN9_GAMT_ECO_REG_RW_IA,
  931. GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS);
  932. /* WaDisableLSQCROPERFforOCL:kbl */
  933. ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
  934. if (ret)
  935. return ret;
  936. return 0;
  937. }
  938. int init_workarounds_ring(struct intel_engine_cs *engine)
  939. {
  940. struct drm_i915_private *dev_priv = engine->i915;
  941. WARN_ON(engine->id != RCS);
  942. dev_priv->workarounds.count = 0;
  943. dev_priv->workarounds.hw_whitelist_count[RCS] = 0;
  944. if (IS_BROADWELL(dev_priv))
  945. return bdw_init_workarounds(engine);
  946. if (IS_CHERRYVIEW(dev_priv))
  947. return chv_init_workarounds(engine);
  948. if (IS_SKYLAKE(dev_priv))
  949. return skl_init_workarounds(engine);
  950. if (IS_BROXTON(dev_priv))
  951. return bxt_init_workarounds(engine);
  952. if (IS_KABYLAKE(dev_priv))
  953. return kbl_init_workarounds(engine);
  954. return 0;
  955. }
  956. static int init_render_ring(struct intel_engine_cs *engine)
  957. {
  958. struct drm_i915_private *dev_priv = engine->i915;
  959. int ret = init_ring_common(engine);
  960. if (ret)
  961. return ret;
  962. /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
  963. if (IS_GEN(dev_priv, 4, 6))
  964. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
  965. /* We need to disable the AsyncFlip performance optimisations in order
  966. * to use MI_WAIT_FOR_EVENT within the CS. It should already be
  967. * programmed to '1' on all products.
  968. *
  969. * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
  970. */
  971. if (IS_GEN(dev_priv, 6, 7))
  972. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
  973. /* Required for the hardware to program scanline values for waiting */
  974. /* WaEnableFlushTlbInvalidationMode:snb */
  975. if (IS_GEN6(dev_priv))
  976. I915_WRITE(GFX_MODE,
  977. _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
  978. /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
  979. if (IS_GEN7(dev_priv))
  980. I915_WRITE(GFX_MODE_GEN7,
  981. _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
  982. _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
  983. if (IS_GEN6(dev_priv)) {
  984. /* From the Sandybridge PRM, volume 1 part 3, page 24:
  985. * "If this bit is set, STCunit will have LRA as replacement
  986. * policy. [...] This bit must be reset. LRA replacement
  987. * policy is not supported."
  988. */
  989. I915_WRITE(CACHE_MODE_0,
  990. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  991. }
  992. if (IS_GEN(dev_priv, 6, 7))
  993. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
  994. if (INTEL_INFO(dev_priv)->gen >= 6)
  995. I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
  996. return init_workarounds_ring(engine);
  997. }
  998. static void render_ring_cleanup(struct intel_engine_cs *engine)
  999. {
  1000. struct drm_i915_private *dev_priv = engine->i915;
  1001. i915_vma_unpin_and_release(&dev_priv->semaphore);
  1002. }
  1003. static u32 *gen8_rcs_signal(struct drm_i915_gem_request *req, u32 *out)
  1004. {
  1005. struct drm_i915_private *dev_priv = req->i915;
  1006. struct intel_engine_cs *waiter;
  1007. enum intel_engine_id id;
  1008. for_each_engine(waiter, dev_priv, id) {
  1009. u64 gtt_offset = req->engine->semaphore.signal_ggtt[id];
  1010. if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
  1011. continue;
  1012. *out++ = GFX_OP_PIPE_CONTROL(6);
  1013. *out++ = (PIPE_CONTROL_GLOBAL_GTT_IVB |
  1014. PIPE_CONTROL_QW_WRITE |
  1015. PIPE_CONTROL_CS_STALL);
  1016. *out++ = lower_32_bits(gtt_offset);
  1017. *out++ = upper_32_bits(gtt_offset);
  1018. *out++ = req->global_seqno;
  1019. *out++ = 0;
  1020. *out++ = (MI_SEMAPHORE_SIGNAL |
  1021. MI_SEMAPHORE_TARGET(waiter->hw_id));
  1022. *out++ = 0;
  1023. }
  1024. return out;
  1025. }
  1026. static u32 *gen8_xcs_signal(struct drm_i915_gem_request *req, u32 *out)
  1027. {
  1028. struct drm_i915_private *dev_priv = req->i915;
  1029. struct intel_engine_cs *waiter;
  1030. enum intel_engine_id id;
  1031. for_each_engine(waiter, dev_priv, id) {
  1032. u64 gtt_offset = req->engine->semaphore.signal_ggtt[id];
  1033. if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
  1034. continue;
  1035. *out++ = (MI_FLUSH_DW + 1) | MI_FLUSH_DW_OP_STOREDW;
  1036. *out++ = lower_32_bits(gtt_offset) | MI_FLUSH_DW_USE_GTT;
  1037. *out++ = upper_32_bits(gtt_offset);
  1038. *out++ = req->global_seqno;
  1039. *out++ = (MI_SEMAPHORE_SIGNAL |
  1040. MI_SEMAPHORE_TARGET(waiter->hw_id));
  1041. *out++ = 0;
  1042. }
  1043. return out;
  1044. }
  1045. static u32 *gen6_signal(struct drm_i915_gem_request *req, u32 *out)
  1046. {
  1047. struct drm_i915_private *dev_priv = req->i915;
  1048. struct intel_engine_cs *engine;
  1049. enum intel_engine_id id;
  1050. int num_rings = 0;
  1051. for_each_engine(engine, dev_priv, id) {
  1052. i915_reg_t mbox_reg;
  1053. if (!(BIT(engine->hw_id) & GEN6_SEMAPHORES_MASK))
  1054. continue;
  1055. mbox_reg = req->engine->semaphore.mbox.signal[engine->hw_id];
  1056. if (i915_mmio_reg_valid(mbox_reg)) {
  1057. *out++ = MI_LOAD_REGISTER_IMM(1);
  1058. *out++ = i915_mmio_reg_offset(mbox_reg);
  1059. *out++ = req->global_seqno;
  1060. num_rings++;
  1061. }
  1062. }
  1063. if (num_rings & 1)
  1064. *out++ = MI_NOOP;
  1065. return out;
  1066. }
  1067. static void i9xx_submit_request(struct drm_i915_gem_request *request)
  1068. {
  1069. struct drm_i915_private *dev_priv = request->i915;
  1070. i915_gem_request_submit(request);
  1071. I915_WRITE_TAIL(request->engine, request->tail);
  1072. }
  1073. static void i9xx_emit_breadcrumb(struct drm_i915_gem_request *req,
  1074. u32 *out)
  1075. {
  1076. *out++ = MI_STORE_DWORD_INDEX;
  1077. *out++ = I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT;
  1078. *out++ = req->global_seqno;
  1079. *out++ = MI_USER_INTERRUPT;
  1080. req->tail = intel_ring_offset(req->ring, out);
  1081. }
  1082. static const int i9xx_emit_breadcrumb_sz = 4;
  1083. /**
  1084. * gen6_sema_emit_breadcrumb - Update the semaphore mailbox registers
  1085. *
  1086. * @request - request to write to the ring
  1087. *
  1088. * Update the mailbox registers in the *other* rings with the current seqno.
  1089. * This acts like a signal in the canonical semaphore.
  1090. */
  1091. static void gen6_sema_emit_breadcrumb(struct drm_i915_gem_request *req,
  1092. u32 *out)
  1093. {
  1094. return i9xx_emit_breadcrumb(req,
  1095. req->engine->semaphore.signal(req, out));
  1096. }
  1097. static void gen8_render_emit_breadcrumb(struct drm_i915_gem_request *req,
  1098. u32 *out)
  1099. {
  1100. struct intel_engine_cs *engine = req->engine;
  1101. if (engine->semaphore.signal)
  1102. out = engine->semaphore.signal(req, out);
  1103. *out++ = GFX_OP_PIPE_CONTROL(6);
  1104. *out++ = (PIPE_CONTROL_GLOBAL_GTT_IVB |
  1105. PIPE_CONTROL_CS_STALL |
  1106. PIPE_CONTROL_QW_WRITE);
  1107. *out++ = intel_hws_seqno_address(engine);
  1108. *out++ = 0;
  1109. *out++ = req->global_seqno;
  1110. /* We're thrashing one dword of HWS. */
  1111. *out++ = 0;
  1112. *out++ = MI_USER_INTERRUPT;
  1113. *out++ = MI_NOOP;
  1114. req->tail = intel_ring_offset(req->ring, out);
  1115. }
  1116. static const int gen8_render_emit_breadcrumb_sz = 8;
  1117. /**
  1118. * intel_ring_sync - sync the waiter to the signaller on seqno
  1119. *
  1120. * @waiter - ring that is waiting
  1121. * @signaller - ring which has, or will signal
  1122. * @seqno - seqno which the waiter will block on
  1123. */
  1124. static int
  1125. gen8_ring_sync_to(struct drm_i915_gem_request *req,
  1126. struct drm_i915_gem_request *signal)
  1127. {
  1128. struct intel_ring *ring = req->ring;
  1129. struct drm_i915_private *dev_priv = req->i915;
  1130. u64 offset = GEN8_WAIT_OFFSET(req->engine, signal->engine->id);
  1131. struct i915_hw_ppgtt *ppgtt;
  1132. int ret;
  1133. ret = intel_ring_begin(req, 4);
  1134. if (ret)
  1135. return ret;
  1136. intel_ring_emit(ring,
  1137. MI_SEMAPHORE_WAIT |
  1138. MI_SEMAPHORE_GLOBAL_GTT |
  1139. MI_SEMAPHORE_SAD_GTE_SDD);
  1140. intel_ring_emit(ring, signal->global_seqno);
  1141. intel_ring_emit(ring, lower_32_bits(offset));
  1142. intel_ring_emit(ring, upper_32_bits(offset));
  1143. intel_ring_advance(ring);
  1144. /* When the !RCS engines idle waiting upon a semaphore, they lose their
  1145. * pagetables and we must reload them before executing the batch.
  1146. * We do this on the i915_switch_context() following the wait and
  1147. * before the dispatch.
  1148. */
  1149. ppgtt = req->ctx->ppgtt;
  1150. if (ppgtt && req->engine->id != RCS)
  1151. ppgtt->pd_dirty_rings |= intel_engine_flag(req->engine);
  1152. return 0;
  1153. }
  1154. static int
  1155. gen6_ring_sync_to(struct drm_i915_gem_request *req,
  1156. struct drm_i915_gem_request *signal)
  1157. {
  1158. struct intel_ring *ring = req->ring;
  1159. u32 dw1 = MI_SEMAPHORE_MBOX |
  1160. MI_SEMAPHORE_COMPARE |
  1161. MI_SEMAPHORE_REGISTER;
  1162. u32 wait_mbox = signal->engine->semaphore.mbox.wait[req->engine->hw_id];
  1163. int ret;
  1164. WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
  1165. ret = intel_ring_begin(req, 4);
  1166. if (ret)
  1167. return ret;
  1168. intel_ring_emit(ring, dw1 | wait_mbox);
  1169. /* Throughout all of the GEM code, seqno passed implies our current
  1170. * seqno is >= the last seqno executed. However for hardware the
  1171. * comparison is strictly greater than.
  1172. */
  1173. intel_ring_emit(ring, signal->global_seqno - 1);
  1174. intel_ring_emit(ring, 0);
  1175. intel_ring_emit(ring, MI_NOOP);
  1176. intel_ring_advance(ring);
  1177. return 0;
  1178. }
  1179. static void
  1180. gen5_seqno_barrier(struct intel_engine_cs *engine)
  1181. {
  1182. /* MI_STORE are internally buffered by the GPU and not flushed
  1183. * either by MI_FLUSH or SyncFlush or any other combination of
  1184. * MI commands.
  1185. *
  1186. * "Only the submission of the store operation is guaranteed.
  1187. * The write result will be complete (coherent) some time later
  1188. * (this is practically a finite period but there is no guaranteed
  1189. * latency)."
  1190. *
  1191. * Empirically, we observe that we need a delay of at least 75us to
  1192. * be sure that the seqno write is visible by the CPU.
  1193. */
  1194. usleep_range(125, 250);
  1195. }
  1196. static void
  1197. gen6_seqno_barrier(struct intel_engine_cs *engine)
  1198. {
  1199. struct drm_i915_private *dev_priv = engine->i915;
  1200. /* Workaround to force correct ordering between irq and seqno writes on
  1201. * ivb (and maybe also on snb) by reading from a CS register (like
  1202. * ACTHD) before reading the status page.
  1203. *
  1204. * Note that this effectively stalls the read by the time it takes to
  1205. * do a memory transaction, which more or less ensures that the write
  1206. * from the GPU has sufficient time to invalidate the CPU cacheline.
  1207. * Alternatively we could delay the interrupt from the CS ring to give
  1208. * the write time to land, but that would incur a delay after every
  1209. * batch i.e. much more frequent than a delay when waiting for the
  1210. * interrupt (with the same net latency).
  1211. *
  1212. * Also note that to prevent whole machine hangs on gen7, we have to
  1213. * take the spinlock to guard against concurrent cacheline access.
  1214. */
  1215. spin_lock_irq(&dev_priv->uncore.lock);
  1216. POSTING_READ_FW(RING_ACTHD(engine->mmio_base));
  1217. spin_unlock_irq(&dev_priv->uncore.lock);
  1218. }
  1219. static void
  1220. gen5_irq_enable(struct intel_engine_cs *engine)
  1221. {
  1222. gen5_enable_gt_irq(engine->i915, engine->irq_enable_mask);
  1223. }
  1224. static void
  1225. gen5_irq_disable(struct intel_engine_cs *engine)
  1226. {
  1227. gen5_disable_gt_irq(engine->i915, engine->irq_enable_mask);
  1228. }
  1229. static void
  1230. i9xx_irq_enable(struct intel_engine_cs *engine)
  1231. {
  1232. struct drm_i915_private *dev_priv = engine->i915;
  1233. dev_priv->irq_mask &= ~engine->irq_enable_mask;
  1234. I915_WRITE(IMR, dev_priv->irq_mask);
  1235. POSTING_READ_FW(RING_IMR(engine->mmio_base));
  1236. }
  1237. static void
  1238. i9xx_irq_disable(struct intel_engine_cs *engine)
  1239. {
  1240. struct drm_i915_private *dev_priv = engine->i915;
  1241. dev_priv->irq_mask |= engine->irq_enable_mask;
  1242. I915_WRITE(IMR, dev_priv->irq_mask);
  1243. }
  1244. static void
  1245. i8xx_irq_enable(struct intel_engine_cs *engine)
  1246. {
  1247. struct drm_i915_private *dev_priv = engine->i915;
  1248. dev_priv->irq_mask &= ~engine->irq_enable_mask;
  1249. I915_WRITE16(IMR, dev_priv->irq_mask);
  1250. POSTING_READ16(RING_IMR(engine->mmio_base));
  1251. }
  1252. static void
  1253. i8xx_irq_disable(struct intel_engine_cs *engine)
  1254. {
  1255. struct drm_i915_private *dev_priv = engine->i915;
  1256. dev_priv->irq_mask |= engine->irq_enable_mask;
  1257. I915_WRITE16(IMR, dev_priv->irq_mask);
  1258. }
  1259. static int
  1260. bsd_ring_flush(struct drm_i915_gem_request *req, u32 mode)
  1261. {
  1262. struct intel_ring *ring = req->ring;
  1263. int ret;
  1264. ret = intel_ring_begin(req, 2);
  1265. if (ret)
  1266. return ret;
  1267. intel_ring_emit(ring, MI_FLUSH);
  1268. intel_ring_emit(ring, MI_NOOP);
  1269. intel_ring_advance(ring);
  1270. return 0;
  1271. }
  1272. static void
  1273. gen6_irq_enable(struct intel_engine_cs *engine)
  1274. {
  1275. struct drm_i915_private *dev_priv = engine->i915;
  1276. I915_WRITE_IMR(engine,
  1277. ~(engine->irq_enable_mask |
  1278. engine->irq_keep_mask));
  1279. gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
  1280. }
  1281. static void
  1282. gen6_irq_disable(struct intel_engine_cs *engine)
  1283. {
  1284. struct drm_i915_private *dev_priv = engine->i915;
  1285. I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
  1286. gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
  1287. }
  1288. static void
  1289. hsw_vebox_irq_enable(struct intel_engine_cs *engine)
  1290. {
  1291. struct drm_i915_private *dev_priv = engine->i915;
  1292. I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
  1293. gen6_unmask_pm_irq(dev_priv, engine->irq_enable_mask);
  1294. }
  1295. static void
  1296. hsw_vebox_irq_disable(struct intel_engine_cs *engine)
  1297. {
  1298. struct drm_i915_private *dev_priv = engine->i915;
  1299. I915_WRITE_IMR(engine, ~0);
  1300. gen6_mask_pm_irq(dev_priv, engine->irq_enable_mask);
  1301. }
  1302. static void
  1303. gen8_irq_enable(struct intel_engine_cs *engine)
  1304. {
  1305. struct drm_i915_private *dev_priv = engine->i915;
  1306. I915_WRITE_IMR(engine,
  1307. ~(engine->irq_enable_mask |
  1308. engine->irq_keep_mask));
  1309. POSTING_READ_FW(RING_IMR(engine->mmio_base));
  1310. }
  1311. static void
  1312. gen8_irq_disable(struct intel_engine_cs *engine)
  1313. {
  1314. struct drm_i915_private *dev_priv = engine->i915;
  1315. I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
  1316. }
  1317. static int
  1318. i965_emit_bb_start(struct drm_i915_gem_request *req,
  1319. u64 offset, u32 length,
  1320. unsigned int dispatch_flags)
  1321. {
  1322. struct intel_ring *ring = req->ring;
  1323. int ret;
  1324. ret = intel_ring_begin(req, 2);
  1325. if (ret)
  1326. return ret;
  1327. intel_ring_emit(ring,
  1328. MI_BATCH_BUFFER_START |
  1329. MI_BATCH_GTT |
  1330. (dispatch_flags & I915_DISPATCH_SECURE ?
  1331. 0 : MI_BATCH_NON_SECURE_I965));
  1332. intel_ring_emit(ring, offset);
  1333. intel_ring_advance(ring);
  1334. return 0;
  1335. }
  1336. /* Just userspace ABI convention to limit the wa batch bo to a resonable size */
  1337. #define I830_BATCH_LIMIT (256*1024)
  1338. #define I830_TLB_ENTRIES (2)
  1339. #define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
  1340. static int
  1341. i830_emit_bb_start(struct drm_i915_gem_request *req,
  1342. u64 offset, u32 len,
  1343. unsigned int dispatch_flags)
  1344. {
  1345. struct intel_ring *ring = req->ring;
  1346. u32 cs_offset = i915_ggtt_offset(req->engine->scratch);
  1347. int ret;
  1348. ret = intel_ring_begin(req, 6);
  1349. if (ret)
  1350. return ret;
  1351. /* Evict the invalid PTE TLBs */
  1352. intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
  1353. intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
  1354. intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
  1355. intel_ring_emit(ring, cs_offset);
  1356. intel_ring_emit(ring, 0xdeadbeef);
  1357. intel_ring_emit(ring, MI_NOOP);
  1358. intel_ring_advance(ring);
  1359. if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
  1360. if (len > I830_BATCH_LIMIT)
  1361. return -ENOSPC;
  1362. ret = intel_ring_begin(req, 6 + 2);
  1363. if (ret)
  1364. return ret;
  1365. /* Blit the batch (which has now all relocs applied) to the
  1366. * stable batch scratch bo area (so that the CS never
  1367. * stumbles over its tlb invalidation bug) ...
  1368. */
  1369. intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
  1370. intel_ring_emit(ring,
  1371. BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
  1372. intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
  1373. intel_ring_emit(ring, cs_offset);
  1374. intel_ring_emit(ring, 4096);
  1375. intel_ring_emit(ring, offset);
  1376. intel_ring_emit(ring, MI_FLUSH);
  1377. intel_ring_emit(ring, MI_NOOP);
  1378. intel_ring_advance(ring);
  1379. /* ... and execute it. */
  1380. offset = cs_offset;
  1381. }
  1382. ret = intel_ring_begin(req, 2);
  1383. if (ret)
  1384. return ret;
  1385. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  1386. intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
  1387. 0 : MI_BATCH_NON_SECURE));
  1388. intel_ring_advance(ring);
  1389. return 0;
  1390. }
  1391. static int
  1392. i915_emit_bb_start(struct drm_i915_gem_request *req,
  1393. u64 offset, u32 len,
  1394. unsigned int dispatch_flags)
  1395. {
  1396. struct intel_ring *ring = req->ring;
  1397. int ret;
  1398. ret = intel_ring_begin(req, 2);
  1399. if (ret)
  1400. return ret;
  1401. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  1402. intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
  1403. 0 : MI_BATCH_NON_SECURE));
  1404. intel_ring_advance(ring);
  1405. return 0;
  1406. }
  1407. static void cleanup_phys_status_page(struct intel_engine_cs *engine)
  1408. {
  1409. struct drm_i915_private *dev_priv = engine->i915;
  1410. if (!dev_priv->status_page_dmah)
  1411. return;
  1412. drm_pci_free(&dev_priv->drm, dev_priv->status_page_dmah);
  1413. engine->status_page.page_addr = NULL;
  1414. }
  1415. static void cleanup_status_page(struct intel_engine_cs *engine)
  1416. {
  1417. struct i915_vma *vma;
  1418. struct drm_i915_gem_object *obj;
  1419. vma = fetch_and_zero(&engine->status_page.vma);
  1420. if (!vma)
  1421. return;
  1422. obj = vma->obj;
  1423. i915_vma_unpin(vma);
  1424. i915_vma_close(vma);
  1425. i915_gem_object_unpin_map(obj);
  1426. __i915_gem_object_release_unless_active(obj);
  1427. }
  1428. static int init_status_page(struct intel_engine_cs *engine)
  1429. {
  1430. struct drm_i915_gem_object *obj;
  1431. struct i915_vma *vma;
  1432. unsigned int flags;
  1433. void *vaddr;
  1434. int ret;
  1435. obj = i915_gem_object_create_internal(engine->i915, 4096);
  1436. if (IS_ERR(obj)) {
  1437. DRM_ERROR("Failed to allocate status page\n");
  1438. return PTR_ERR(obj);
  1439. }
  1440. ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  1441. if (ret)
  1442. goto err;
  1443. vma = i915_vma_create(obj, &engine->i915->ggtt.base, NULL);
  1444. if (IS_ERR(vma)) {
  1445. ret = PTR_ERR(vma);
  1446. goto err;
  1447. }
  1448. flags = PIN_GLOBAL;
  1449. if (!HAS_LLC(engine->i915))
  1450. /* On g33, we cannot place HWS above 256MiB, so
  1451. * restrict its pinning to the low mappable arena.
  1452. * Though this restriction is not documented for
  1453. * gen4, gen5, or byt, they also behave similarly
  1454. * and hang if the HWS is placed at the top of the
  1455. * GTT. To generalise, it appears that all !llc
  1456. * platforms have issues with us placing the HWS
  1457. * above the mappable region (even though we never
  1458. * actualy map it).
  1459. */
  1460. flags |= PIN_MAPPABLE;
  1461. ret = i915_vma_pin(vma, 0, 4096, flags);
  1462. if (ret)
  1463. goto err;
  1464. vaddr = i915_gem_object_pin_map(obj, I915_MAP_WB);
  1465. if (IS_ERR(vaddr)) {
  1466. ret = PTR_ERR(vaddr);
  1467. goto err_unpin;
  1468. }
  1469. engine->status_page.vma = vma;
  1470. engine->status_page.ggtt_offset = i915_ggtt_offset(vma);
  1471. engine->status_page.page_addr = memset(vaddr, 0, 4096);
  1472. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  1473. engine->name, i915_ggtt_offset(vma));
  1474. return 0;
  1475. err_unpin:
  1476. i915_vma_unpin(vma);
  1477. err:
  1478. i915_gem_object_put(obj);
  1479. return ret;
  1480. }
  1481. static int init_phys_status_page(struct intel_engine_cs *engine)
  1482. {
  1483. struct drm_i915_private *dev_priv = engine->i915;
  1484. dev_priv->status_page_dmah =
  1485. drm_pci_alloc(&dev_priv->drm, PAGE_SIZE, PAGE_SIZE);
  1486. if (!dev_priv->status_page_dmah)
  1487. return -ENOMEM;
  1488. engine->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1489. memset(engine->status_page.page_addr, 0, PAGE_SIZE);
  1490. return 0;
  1491. }
  1492. int intel_ring_pin(struct intel_ring *ring)
  1493. {
  1494. /* Ring wraparound at offset 0 sometimes hangs. No idea why. */
  1495. unsigned int flags = PIN_GLOBAL | PIN_OFFSET_BIAS | 4096;
  1496. enum i915_map_type map;
  1497. struct i915_vma *vma = ring->vma;
  1498. void *addr;
  1499. int ret;
  1500. GEM_BUG_ON(ring->vaddr);
  1501. map = HAS_LLC(ring->engine->i915) ? I915_MAP_WB : I915_MAP_WC;
  1502. if (vma->obj->stolen)
  1503. flags |= PIN_MAPPABLE;
  1504. if (!(vma->flags & I915_VMA_GLOBAL_BIND)) {
  1505. if (flags & PIN_MAPPABLE || map == I915_MAP_WC)
  1506. ret = i915_gem_object_set_to_gtt_domain(vma->obj, true);
  1507. else
  1508. ret = i915_gem_object_set_to_cpu_domain(vma->obj, true);
  1509. if (unlikely(ret))
  1510. return ret;
  1511. }
  1512. ret = i915_vma_pin(vma, 0, PAGE_SIZE, flags);
  1513. if (unlikely(ret))
  1514. return ret;
  1515. if (i915_vma_is_map_and_fenceable(vma))
  1516. addr = (void __force *)i915_vma_pin_iomap(vma);
  1517. else
  1518. addr = i915_gem_object_pin_map(vma->obj, map);
  1519. if (IS_ERR(addr))
  1520. goto err;
  1521. ring->vaddr = addr;
  1522. return 0;
  1523. err:
  1524. i915_vma_unpin(vma);
  1525. return PTR_ERR(addr);
  1526. }
  1527. void intel_ring_unpin(struct intel_ring *ring)
  1528. {
  1529. GEM_BUG_ON(!ring->vma);
  1530. GEM_BUG_ON(!ring->vaddr);
  1531. if (i915_vma_is_map_and_fenceable(ring->vma))
  1532. i915_vma_unpin_iomap(ring->vma);
  1533. else
  1534. i915_gem_object_unpin_map(ring->vma->obj);
  1535. ring->vaddr = NULL;
  1536. i915_vma_unpin(ring->vma);
  1537. }
  1538. static struct i915_vma *
  1539. intel_ring_create_vma(struct drm_i915_private *dev_priv, int size)
  1540. {
  1541. struct drm_i915_gem_object *obj;
  1542. struct i915_vma *vma;
  1543. obj = i915_gem_object_create_stolen(dev_priv, size);
  1544. if (!obj)
  1545. obj = i915_gem_object_create(dev_priv, size);
  1546. if (IS_ERR(obj))
  1547. return ERR_CAST(obj);
  1548. /* mark ring buffers as read-only from GPU side by default */
  1549. obj->gt_ro = 1;
  1550. vma = i915_vma_create(obj, &dev_priv->ggtt.base, NULL);
  1551. if (IS_ERR(vma))
  1552. goto err;
  1553. return vma;
  1554. err:
  1555. i915_gem_object_put(obj);
  1556. return vma;
  1557. }
  1558. struct intel_ring *
  1559. intel_engine_create_ring(struct intel_engine_cs *engine, int size)
  1560. {
  1561. struct intel_ring *ring;
  1562. struct i915_vma *vma;
  1563. GEM_BUG_ON(!is_power_of_2(size));
  1564. GEM_BUG_ON(RING_CTL_SIZE(size) & ~RING_NR_PAGES);
  1565. ring = kzalloc(sizeof(*ring), GFP_KERNEL);
  1566. if (!ring)
  1567. return ERR_PTR(-ENOMEM);
  1568. ring->engine = engine;
  1569. INIT_LIST_HEAD(&ring->request_list);
  1570. ring->size = size;
  1571. /* Workaround an erratum on the i830 which causes a hang if
  1572. * the TAIL pointer points to within the last 2 cachelines
  1573. * of the buffer.
  1574. */
  1575. ring->effective_size = size;
  1576. if (IS_I830(engine->i915) || IS_845G(engine->i915))
  1577. ring->effective_size -= 2 * CACHELINE_BYTES;
  1578. ring->last_retired_head = -1;
  1579. intel_ring_update_space(ring);
  1580. vma = intel_ring_create_vma(engine->i915, size);
  1581. if (IS_ERR(vma)) {
  1582. kfree(ring);
  1583. return ERR_CAST(vma);
  1584. }
  1585. ring->vma = vma;
  1586. return ring;
  1587. }
  1588. void
  1589. intel_ring_free(struct intel_ring *ring)
  1590. {
  1591. struct drm_i915_gem_object *obj = ring->vma->obj;
  1592. i915_vma_close(ring->vma);
  1593. __i915_gem_object_release_unless_active(obj);
  1594. kfree(ring);
  1595. }
  1596. static int intel_ring_context_pin(struct i915_gem_context *ctx,
  1597. struct intel_engine_cs *engine)
  1598. {
  1599. struct intel_context *ce = &ctx->engine[engine->id];
  1600. int ret;
  1601. lockdep_assert_held(&ctx->i915->drm.struct_mutex);
  1602. if (ce->pin_count++)
  1603. return 0;
  1604. if (ce->state) {
  1605. struct i915_vma *vma;
  1606. vma = i915_gem_context_pin_legacy(ctx, PIN_HIGH);
  1607. if (IS_ERR(vma)) {
  1608. ret = PTR_ERR(vma);
  1609. goto error;
  1610. }
  1611. }
  1612. /* The kernel context is only used as a placeholder for flushing the
  1613. * active context. It is never used for submitting user rendering and
  1614. * as such never requires the golden render context, and so we can skip
  1615. * emitting it when we switch to the kernel context. This is required
  1616. * as during eviction we cannot allocate and pin the renderstate in
  1617. * order to initialise the context.
  1618. */
  1619. if (ctx == ctx->i915->kernel_context)
  1620. ce->initialised = true;
  1621. i915_gem_context_get(ctx);
  1622. return 0;
  1623. error:
  1624. ce->pin_count = 0;
  1625. return ret;
  1626. }
  1627. static void intel_ring_context_unpin(struct i915_gem_context *ctx,
  1628. struct intel_engine_cs *engine)
  1629. {
  1630. struct intel_context *ce = &ctx->engine[engine->id];
  1631. lockdep_assert_held(&ctx->i915->drm.struct_mutex);
  1632. if (--ce->pin_count)
  1633. return;
  1634. if (ce->state)
  1635. i915_vma_unpin(ce->state);
  1636. i915_gem_context_put(ctx);
  1637. }
  1638. static int intel_init_ring_buffer(struct intel_engine_cs *engine)
  1639. {
  1640. struct drm_i915_private *dev_priv = engine->i915;
  1641. struct intel_ring *ring;
  1642. int ret;
  1643. WARN_ON(engine->buffer);
  1644. intel_engine_setup_common(engine);
  1645. ret = intel_engine_init_common(engine);
  1646. if (ret)
  1647. goto error;
  1648. /* We may need to do things with the shrinker which
  1649. * require us to immediately switch back to the default
  1650. * context. This can cause a problem as pinning the
  1651. * default context also requires GTT space which may not
  1652. * be available. To avoid this we always pin the default
  1653. * context.
  1654. */
  1655. ret = intel_ring_context_pin(dev_priv->kernel_context, engine);
  1656. if (ret)
  1657. goto error;
  1658. ring = intel_engine_create_ring(engine, 32 * PAGE_SIZE);
  1659. if (IS_ERR(ring)) {
  1660. ret = PTR_ERR(ring);
  1661. goto error;
  1662. }
  1663. if (HWS_NEEDS_PHYSICAL(dev_priv)) {
  1664. WARN_ON(engine->id != RCS);
  1665. ret = init_phys_status_page(engine);
  1666. if (ret)
  1667. goto error;
  1668. } else {
  1669. ret = init_status_page(engine);
  1670. if (ret)
  1671. goto error;
  1672. }
  1673. ret = intel_ring_pin(ring);
  1674. if (ret) {
  1675. intel_ring_free(ring);
  1676. goto error;
  1677. }
  1678. engine->buffer = ring;
  1679. return 0;
  1680. error:
  1681. intel_engine_cleanup(engine);
  1682. return ret;
  1683. }
  1684. void intel_engine_cleanup(struct intel_engine_cs *engine)
  1685. {
  1686. struct drm_i915_private *dev_priv;
  1687. dev_priv = engine->i915;
  1688. if (engine->buffer) {
  1689. WARN_ON(INTEL_GEN(dev_priv) > 2 &&
  1690. (I915_READ_MODE(engine) & MODE_IDLE) == 0);
  1691. intel_ring_unpin(engine->buffer);
  1692. intel_ring_free(engine->buffer);
  1693. engine->buffer = NULL;
  1694. }
  1695. if (engine->cleanup)
  1696. engine->cleanup(engine);
  1697. if (HWS_NEEDS_PHYSICAL(dev_priv)) {
  1698. WARN_ON(engine->id != RCS);
  1699. cleanup_phys_status_page(engine);
  1700. } else {
  1701. cleanup_status_page(engine);
  1702. }
  1703. intel_engine_cleanup_common(engine);
  1704. intel_ring_context_unpin(dev_priv->kernel_context, engine);
  1705. engine->i915 = NULL;
  1706. dev_priv->engine[engine->id] = NULL;
  1707. kfree(engine);
  1708. }
  1709. void intel_legacy_submission_resume(struct drm_i915_private *dev_priv)
  1710. {
  1711. struct intel_engine_cs *engine;
  1712. enum intel_engine_id id;
  1713. for_each_engine(engine, dev_priv, id) {
  1714. engine->buffer->head = engine->buffer->tail;
  1715. engine->buffer->last_retired_head = -1;
  1716. }
  1717. }
  1718. int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
  1719. {
  1720. int ret;
  1721. /* Flush enough space to reduce the likelihood of waiting after
  1722. * we start building the request - in which case we will just
  1723. * have to repeat work.
  1724. */
  1725. request->reserved_space += LEGACY_REQUEST_SIZE;
  1726. request->ring = request->engine->buffer;
  1727. ret = intel_ring_begin(request, 0);
  1728. if (ret)
  1729. return ret;
  1730. request->reserved_space -= LEGACY_REQUEST_SIZE;
  1731. return 0;
  1732. }
  1733. static int wait_for_space(struct drm_i915_gem_request *req, int bytes)
  1734. {
  1735. struct intel_ring *ring = req->ring;
  1736. struct drm_i915_gem_request *target;
  1737. long timeout;
  1738. lockdep_assert_held(&req->i915->drm.struct_mutex);
  1739. intel_ring_update_space(ring);
  1740. if (ring->space >= bytes)
  1741. return 0;
  1742. /*
  1743. * Space is reserved in the ringbuffer for finalising the request,
  1744. * as that cannot be allowed to fail. During request finalisation,
  1745. * reserved_space is set to 0 to stop the overallocation and the
  1746. * assumption is that then we never need to wait (which has the
  1747. * risk of failing with EINTR).
  1748. *
  1749. * See also i915_gem_request_alloc() and i915_add_request().
  1750. */
  1751. GEM_BUG_ON(!req->reserved_space);
  1752. list_for_each_entry(target, &ring->request_list, ring_link) {
  1753. unsigned space;
  1754. /* Would completion of this request free enough space? */
  1755. space = __intel_ring_space(target->postfix, ring->tail,
  1756. ring->size);
  1757. if (space >= bytes)
  1758. break;
  1759. }
  1760. if (WARN_ON(&target->ring_link == &ring->request_list))
  1761. return -ENOSPC;
  1762. timeout = i915_wait_request(target,
  1763. I915_WAIT_INTERRUPTIBLE | I915_WAIT_LOCKED,
  1764. MAX_SCHEDULE_TIMEOUT);
  1765. if (timeout < 0)
  1766. return timeout;
  1767. i915_gem_request_retire_upto(target);
  1768. intel_ring_update_space(ring);
  1769. GEM_BUG_ON(ring->space < bytes);
  1770. return 0;
  1771. }
  1772. int intel_ring_begin(struct drm_i915_gem_request *req, int num_dwords)
  1773. {
  1774. struct intel_ring *ring = req->ring;
  1775. int remain_actual = ring->size - ring->tail;
  1776. int remain_usable = ring->effective_size - ring->tail;
  1777. int bytes = num_dwords * sizeof(u32);
  1778. int total_bytes, wait_bytes;
  1779. bool need_wrap = false;
  1780. total_bytes = bytes + req->reserved_space;
  1781. if (unlikely(bytes > remain_usable)) {
  1782. /*
  1783. * Not enough space for the basic request. So need to flush
  1784. * out the remainder and then wait for base + reserved.
  1785. */
  1786. wait_bytes = remain_actual + total_bytes;
  1787. need_wrap = true;
  1788. } else if (unlikely(total_bytes > remain_usable)) {
  1789. /*
  1790. * The base request will fit but the reserved space
  1791. * falls off the end. So we don't need an immediate wrap
  1792. * and only need to effectively wait for the reserved
  1793. * size space from the start of ringbuffer.
  1794. */
  1795. wait_bytes = remain_actual + req->reserved_space;
  1796. } else {
  1797. /* No wrapping required, just waiting. */
  1798. wait_bytes = total_bytes;
  1799. }
  1800. if (wait_bytes > ring->space) {
  1801. int ret = wait_for_space(req, wait_bytes);
  1802. if (unlikely(ret))
  1803. return ret;
  1804. }
  1805. if (unlikely(need_wrap)) {
  1806. GEM_BUG_ON(remain_actual > ring->space);
  1807. GEM_BUG_ON(ring->tail + remain_actual > ring->size);
  1808. /* Fill the tail with MI_NOOP */
  1809. memset(ring->vaddr + ring->tail, 0, remain_actual);
  1810. ring->tail = 0;
  1811. ring->space -= remain_actual;
  1812. }
  1813. ring->space -= bytes;
  1814. GEM_BUG_ON(ring->space < 0);
  1815. return 0;
  1816. }
  1817. /* Align the ring tail to a cacheline boundary */
  1818. int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
  1819. {
  1820. struct intel_ring *ring = req->ring;
  1821. int num_dwords =
  1822. (ring->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
  1823. int ret;
  1824. if (num_dwords == 0)
  1825. return 0;
  1826. num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
  1827. ret = intel_ring_begin(req, num_dwords);
  1828. if (ret)
  1829. return ret;
  1830. while (num_dwords--)
  1831. intel_ring_emit(ring, MI_NOOP);
  1832. intel_ring_advance(ring);
  1833. return 0;
  1834. }
  1835. static void gen6_bsd_submit_request(struct drm_i915_gem_request *request)
  1836. {
  1837. struct drm_i915_private *dev_priv = request->i915;
  1838. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  1839. /* Every tail move must follow the sequence below */
  1840. /* Disable notification that the ring is IDLE. The GT
  1841. * will then assume that it is busy and bring it out of rc6.
  1842. */
  1843. I915_WRITE_FW(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1844. _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1845. /* Clear the context id. Here be magic! */
  1846. I915_WRITE64_FW(GEN6_BSD_RNCID, 0x0);
  1847. /* Wait for the ring not to be idle, i.e. for it to wake up. */
  1848. if (intel_wait_for_register_fw(dev_priv,
  1849. GEN6_BSD_SLEEP_PSMI_CONTROL,
  1850. GEN6_BSD_SLEEP_INDICATOR,
  1851. 0,
  1852. 50))
  1853. DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
  1854. /* Now that the ring is fully powered up, update the tail */
  1855. i9xx_submit_request(request);
  1856. /* Let the ring send IDLE messages to the GT again,
  1857. * and so let it sleep to conserve power when idle.
  1858. */
  1859. I915_WRITE_FW(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1860. _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1861. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  1862. }
  1863. static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req, u32 mode)
  1864. {
  1865. struct intel_ring *ring = req->ring;
  1866. uint32_t cmd;
  1867. int ret;
  1868. ret = intel_ring_begin(req, 4);
  1869. if (ret)
  1870. return ret;
  1871. cmd = MI_FLUSH_DW;
  1872. if (INTEL_GEN(req->i915) >= 8)
  1873. cmd += 1;
  1874. /* We always require a command barrier so that subsequent
  1875. * commands, such as breadcrumb interrupts, are strictly ordered
  1876. * wrt the contents of the write cache being flushed to memory
  1877. * (and thus being coherent from the CPU).
  1878. */
  1879. cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
  1880. /*
  1881. * Bspec vol 1c.5 - video engine command streamer:
  1882. * "If ENABLED, all TLBs will be invalidated once the flush
  1883. * operation is complete. This bit is only valid when the
  1884. * Post-Sync Operation field is a value of 1h or 3h."
  1885. */
  1886. if (mode & EMIT_INVALIDATE)
  1887. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
  1888. intel_ring_emit(ring, cmd);
  1889. intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  1890. if (INTEL_GEN(req->i915) >= 8) {
  1891. intel_ring_emit(ring, 0); /* upper addr */
  1892. intel_ring_emit(ring, 0); /* value */
  1893. } else {
  1894. intel_ring_emit(ring, 0);
  1895. intel_ring_emit(ring, MI_NOOP);
  1896. }
  1897. intel_ring_advance(ring);
  1898. return 0;
  1899. }
  1900. static int
  1901. gen8_emit_bb_start(struct drm_i915_gem_request *req,
  1902. u64 offset, u32 len,
  1903. unsigned int dispatch_flags)
  1904. {
  1905. struct intel_ring *ring = req->ring;
  1906. bool ppgtt = USES_PPGTT(req->i915) &&
  1907. !(dispatch_flags & I915_DISPATCH_SECURE);
  1908. int ret;
  1909. ret = intel_ring_begin(req, 4);
  1910. if (ret)
  1911. return ret;
  1912. /* FIXME(BDW): Address space and security selectors. */
  1913. intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8) |
  1914. (dispatch_flags & I915_DISPATCH_RS ?
  1915. MI_BATCH_RESOURCE_STREAMER : 0));
  1916. intel_ring_emit(ring, lower_32_bits(offset));
  1917. intel_ring_emit(ring, upper_32_bits(offset));
  1918. intel_ring_emit(ring, MI_NOOP);
  1919. intel_ring_advance(ring);
  1920. return 0;
  1921. }
  1922. static int
  1923. hsw_emit_bb_start(struct drm_i915_gem_request *req,
  1924. u64 offset, u32 len,
  1925. unsigned int dispatch_flags)
  1926. {
  1927. struct intel_ring *ring = req->ring;
  1928. int ret;
  1929. ret = intel_ring_begin(req, 2);
  1930. if (ret)
  1931. return ret;
  1932. intel_ring_emit(ring,
  1933. MI_BATCH_BUFFER_START |
  1934. (dispatch_flags & I915_DISPATCH_SECURE ?
  1935. 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
  1936. (dispatch_flags & I915_DISPATCH_RS ?
  1937. MI_BATCH_RESOURCE_STREAMER : 0));
  1938. /* bit0-7 is the length on GEN6+ */
  1939. intel_ring_emit(ring, offset);
  1940. intel_ring_advance(ring);
  1941. return 0;
  1942. }
  1943. static int
  1944. gen6_emit_bb_start(struct drm_i915_gem_request *req,
  1945. u64 offset, u32 len,
  1946. unsigned int dispatch_flags)
  1947. {
  1948. struct intel_ring *ring = req->ring;
  1949. int ret;
  1950. ret = intel_ring_begin(req, 2);
  1951. if (ret)
  1952. return ret;
  1953. intel_ring_emit(ring,
  1954. MI_BATCH_BUFFER_START |
  1955. (dispatch_flags & I915_DISPATCH_SECURE ?
  1956. 0 : MI_BATCH_NON_SECURE_I965));
  1957. /* bit0-7 is the length on GEN6+ */
  1958. intel_ring_emit(ring, offset);
  1959. intel_ring_advance(ring);
  1960. return 0;
  1961. }
  1962. /* Blitter support (SandyBridge+) */
  1963. static int gen6_ring_flush(struct drm_i915_gem_request *req, u32 mode)
  1964. {
  1965. struct intel_ring *ring = req->ring;
  1966. uint32_t cmd;
  1967. int ret;
  1968. ret = intel_ring_begin(req, 4);
  1969. if (ret)
  1970. return ret;
  1971. cmd = MI_FLUSH_DW;
  1972. if (INTEL_GEN(req->i915) >= 8)
  1973. cmd += 1;
  1974. /* We always require a command barrier so that subsequent
  1975. * commands, such as breadcrumb interrupts, are strictly ordered
  1976. * wrt the contents of the write cache being flushed to memory
  1977. * (and thus being coherent from the CPU).
  1978. */
  1979. cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
  1980. /*
  1981. * Bspec vol 1c.3 - blitter engine command streamer:
  1982. * "If ENABLED, all TLBs will be invalidated once the flush
  1983. * operation is complete. This bit is only valid when the
  1984. * Post-Sync Operation field is a value of 1h or 3h."
  1985. */
  1986. if (mode & EMIT_INVALIDATE)
  1987. cmd |= MI_INVALIDATE_TLB;
  1988. intel_ring_emit(ring, cmd);
  1989. intel_ring_emit(ring,
  1990. I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  1991. if (INTEL_GEN(req->i915) >= 8) {
  1992. intel_ring_emit(ring, 0); /* upper addr */
  1993. intel_ring_emit(ring, 0); /* value */
  1994. } else {
  1995. intel_ring_emit(ring, 0);
  1996. intel_ring_emit(ring, MI_NOOP);
  1997. }
  1998. intel_ring_advance(ring);
  1999. return 0;
  2000. }
  2001. static void intel_ring_init_semaphores(struct drm_i915_private *dev_priv,
  2002. struct intel_engine_cs *engine)
  2003. {
  2004. struct drm_i915_gem_object *obj;
  2005. int ret, i;
  2006. if (!i915.semaphores)
  2007. return;
  2008. if (INTEL_GEN(dev_priv) >= 8 && !dev_priv->semaphore) {
  2009. struct i915_vma *vma;
  2010. obj = i915_gem_object_create(dev_priv, 4096);
  2011. if (IS_ERR(obj))
  2012. goto err;
  2013. vma = i915_vma_create(obj, &dev_priv->ggtt.base, NULL);
  2014. if (IS_ERR(vma))
  2015. goto err_obj;
  2016. ret = i915_gem_object_set_to_gtt_domain(obj, false);
  2017. if (ret)
  2018. goto err_obj;
  2019. ret = i915_vma_pin(vma, 0, 0, PIN_GLOBAL | PIN_HIGH);
  2020. if (ret)
  2021. goto err_obj;
  2022. dev_priv->semaphore = vma;
  2023. }
  2024. if (INTEL_GEN(dev_priv) >= 8) {
  2025. u32 offset = i915_ggtt_offset(dev_priv->semaphore);
  2026. engine->semaphore.sync_to = gen8_ring_sync_to;
  2027. engine->semaphore.signal = gen8_xcs_signal;
  2028. for (i = 0; i < I915_NUM_ENGINES; i++) {
  2029. u32 ring_offset;
  2030. if (i != engine->id)
  2031. ring_offset = offset + GEN8_SEMAPHORE_OFFSET(engine->id, i);
  2032. else
  2033. ring_offset = MI_SEMAPHORE_SYNC_INVALID;
  2034. engine->semaphore.signal_ggtt[i] = ring_offset;
  2035. }
  2036. } else if (INTEL_GEN(dev_priv) >= 6) {
  2037. engine->semaphore.sync_to = gen6_ring_sync_to;
  2038. engine->semaphore.signal = gen6_signal;
  2039. /*
  2040. * The current semaphore is only applied on pre-gen8
  2041. * platform. And there is no VCS2 ring on the pre-gen8
  2042. * platform. So the semaphore between RCS and VCS2 is
  2043. * initialized as INVALID. Gen8 will initialize the
  2044. * sema between VCS2 and RCS later.
  2045. */
  2046. for (i = 0; i < GEN6_NUM_SEMAPHORES; i++) {
  2047. static const struct {
  2048. u32 wait_mbox;
  2049. i915_reg_t mbox_reg;
  2050. } sem_data[GEN6_NUM_SEMAPHORES][GEN6_NUM_SEMAPHORES] = {
  2051. [RCS_HW] = {
  2052. [VCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_RV, .mbox_reg = GEN6_VRSYNC },
  2053. [BCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_RB, .mbox_reg = GEN6_BRSYNC },
  2054. [VECS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_RVE, .mbox_reg = GEN6_VERSYNC },
  2055. },
  2056. [VCS_HW] = {
  2057. [RCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_VR, .mbox_reg = GEN6_RVSYNC },
  2058. [BCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_VB, .mbox_reg = GEN6_BVSYNC },
  2059. [VECS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_VVE, .mbox_reg = GEN6_VEVSYNC },
  2060. },
  2061. [BCS_HW] = {
  2062. [RCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_BR, .mbox_reg = GEN6_RBSYNC },
  2063. [VCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_BV, .mbox_reg = GEN6_VBSYNC },
  2064. [VECS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_BVE, .mbox_reg = GEN6_VEBSYNC },
  2065. },
  2066. [VECS_HW] = {
  2067. [RCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_VER, .mbox_reg = GEN6_RVESYNC },
  2068. [VCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_VEV, .mbox_reg = GEN6_VVESYNC },
  2069. [BCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_VEB, .mbox_reg = GEN6_BVESYNC },
  2070. },
  2071. };
  2072. u32 wait_mbox;
  2073. i915_reg_t mbox_reg;
  2074. if (i == engine->hw_id) {
  2075. wait_mbox = MI_SEMAPHORE_SYNC_INVALID;
  2076. mbox_reg = GEN6_NOSYNC;
  2077. } else {
  2078. wait_mbox = sem_data[engine->hw_id][i].wait_mbox;
  2079. mbox_reg = sem_data[engine->hw_id][i].mbox_reg;
  2080. }
  2081. engine->semaphore.mbox.wait[i] = wait_mbox;
  2082. engine->semaphore.mbox.signal[i] = mbox_reg;
  2083. }
  2084. }
  2085. return;
  2086. err_obj:
  2087. i915_gem_object_put(obj);
  2088. err:
  2089. DRM_DEBUG_DRIVER("Failed to allocate space for semaphores, disabling\n");
  2090. i915.semaphores = 0;
  2091. }
  2092. static void intel_ring_init_irq(struct drm_i915_private *dev_priv,
  2093. struct intel_engine_cs *engine)
  2094. {
  2095. engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << engine->irq_shift;
  2096. if (INTEL_GEN(dev_priv) >= 8) {
  2097. engine->irq_enable = gen8_irq_enable;
  2098. engine->irq_disable = gen8_irq_disable;
  2099. engine->irq_seqno_barrier = gen6_seqno_barrier;
  2100. } else if (INTEL_GEN(dev_priv) >= 6) {
  2101. engine->irq_enable = gen6_irq_enable;
  2102. engine->irq_disable = gen6_irq_disable;
  2103. engine->irq_seqno_barrier = gen6_seqno_barrier;
  2104. } else if (INTEL_GEN(dev_priv) >= 5) {
  2105. engine->irq_enable = gen5_irq_enable;
  2106. engine->irq_disable = gen5_irq_disable;
  2107. engine->irq_seqno_barrier = gen5_seqno_barrier;
  2108. } else if (INTEL_GEN(dev_priv) >= 3) {
  2109. engine->irq_enable = i9xx_irq_enable;
  2110. engine->irq_disable = i9xx_irq_disable;
  2111. } else {
  2112. engine->irq_enable = i8xx_irq_enable;
  2113. engine->irq_disable = i8xx_irq_disable;
  2114. }
  2115. }
  2116. static void intel_ring_default_vfuncs(struct drm_i915_private *dev_priv,
  2117. struct intel_engine_cs *engine)
  2118. {
  2119. intel_ring_init_irq(dev_priv, engine);
  2120. intel_ring_init_semaphores(dev_priv, engine);
  2121. engine->init_hw = init_ring_common;
  2122. engine->reset_hw = reset_ring_common;
  2123. engine->emit_breadcrumb = i9xx_emit_breadcrumb;
  2124. engine->emit_breadcrumb_sz = i9xx_emit_breadcrumb_sz;
  2125. if (i915.semaphores) {
  2126. int num_rings;
  2127. engine->emit_breadcrumb = gen6_sema_emit_breadcrumb;
  2128. num_rings = hweight32(INTEL_INFO(dev_priv)->ring_mask) - 1;
  2129. if (INTEL_GEN(dev_priv) >= 8) {
  2130. engine->emit_breadcrumb_sz += num_rings * 6;
  2131. } else {
  2132. engine->emit_breadcrumb_sz += num_rings * 3;
  2133. if (num_rings & 1)
  2134. engine->emit_breadcrumb_sz++;
  2135. }
  2136. }
  2137. engine->submit_request = i9xx_submit_request;
  2138. if (INTEL_GEN(dev_priv) >= 8)
  2139. engine->emit_bb_start = gen8_emit_bb_start;
  2140. else if (INTEL_GEN(dev_priv) >= 6)
  2141. engine->emit_bb_start = gen6_emit_bb_start;
  2142. else if (INTEL_GEN(dev_priv) >= 4)
  2143. engine->emit_bb_start = i965_emit_bb_start;
  2144. else if (IS_I830(dev_priv) || IS_845G(dev_priv))
  2145. engine->emit_bb_start = i830_emit_bb_start;
  2146. else
  2147. engine->emit_bb_start = i915_emit_bb_start;
  2148. }
  2149. int intel_init_render_ring_buffer(struct intel_engine_cs *engine)
  2150. {
  2151. struct drm_i915_private *dev_priv = engine->i915;
  2152. int ret;
  2153. intel_ring_default_vfuncs(dev_priv, engine);
  2154. if (HAS_L3_DPF(dev_priv))
  2155. engine->irq_keep_mask = GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
  2156. if (INTEL_GEN(dev_priv) >= 8) {
  2157. engine->init_context = intel_rcs_ctx_init;
  2158. engine->emit_breadcrumb = gen8_render_emit_breadcrumb;
  2159. engine->emit_breadcrumb_sz = gen8_render_emit_breadcrumb_sz;
  2160. engine->emit_flush = gen8_render_ring_flush;
  2161. if (i915.semaphores) {
  2162. int num_rings;
  2163. engine->semaphore.signal = gen8_rcs_signal;
  2164. num_rings =
  2165. hweight32(INTEL_INFO(dev_priv)->ring_mask) - 1;
  2166. engine->emit_breadcrumb_sz += num_rings * 6;
  2167. }
  2168. } else if (INTEL_GEN(dev_priv) >= 6) {
  2169. engine->init_context = intel_rcs_ctx_init;
  2170. engine->emit_flush = gen7_render_ring_flush;
  2171. if (IS_GEN6(dev_priv))
  2172. engine->emit_flush = gen6_render_ring_flush;
  2173. } else if (IS_GEN5(dev_priv)) {
  2174. engine->emit_flush = gen4_render_ring_flush;
  2175. } else {
  2176. if (INTEL_GEN(dev_priv) < 4)
  2177. engine->emit_flush = gen2_render_ring_flush;
  2178. else
  2179. engine->emit_flush = gen4_render_ring_flush;
  2180. engine->irq_enable_mask = I915_USER_INTERRUPT;
  2181. }
  2182. if (IS_HASWELL(dev_priv))
  2183. engine->emit_bb_start = hsw_emit_bb_start;
  2184. engine->init_hw = init_render_ring;
  2185. engine->cleanup = render_ring_cleanup;
  2186. ret = intel_init_ring_buffer(engine);
  2187. if (ret)
  2188. return ret;
  2189. if (INTEL_GEN(dev_priv) >= 6) {
  2190. ret = intel_engine_create_scratch(engine, 4096);
  2191. if (ret)
  2192. return ret;
  2193. } else if (HAS_BROKEN_CS_TLB(dev_priv)) {
  2194. ret = intel_engine_create_scratch(engine, I830_WA_SIZE);
  2195. if (ret)
  2196. return ret;
  2197. }
  2198. return 0;
  2199. }
  2200. int intel_init_bsd_ring_buffer(struct intel_engine_cs *engine)
  2201. {
  2202. struct drm_i915_private *dev_priv = engine->i915;
  2203. intel_ring_default_vfuncs(dev_priv, engine);
  2204. if (INTEL_GEN(dev_priv) >= 6) {
  2205. /* gen6 bsd needs a special wa for tail updates */
  2206. if (IS_GEN6(dev_priv))
  2207. engine->submit_request = gen6_bsd_submit_request;
  2208. engine->emit_flush = gen6_bsd_ring_flush;
  2209. if (INTEL_GEN(dev_priv) < 8)
  2210. engine->irq_enable_mask = GT_BSD_USER_INTERRUPT;
  2211. } else {
  2212. engine->mmio_base = BSD_RING_BASE;
  2213. engine->emit_flush = bsd_ring_flush;
  2214. if (IS_GEN5(dev_priv))
  2215. engine->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
  2216. else
  2217. engine->irq_enable_mask = I915_BSD_USER_INTERRUPT;
  2218. }
  2219. return intel_init_ring_buffer(engine);
  2220. }
  2221. /**
  2222. * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
  2223. */
  2224. int intel_init_bsd2_ring_buffer(struct intel_engine_cs *engine)
  2225. {
  2226. struct drm_i915_private *dev_priv = engine->i915;
  2227. intel_ring_default_vfuncs(dev_priv, engine);
  2228. engine->emit_flush = gen6_bsd_ring_flush;
  2229. return intel_init_ring_buffer(engine);
  2230. }
  2231. int intel_init_blt_ring_buffer(struct intel_engine_cs *engine)
  2232. {
  2233. struct drm_i915_private *dev_priv = engine->i915;
  2234. intel_ring_default_vfuncs(dev_priv, engine);
  2235. engine->emit_flush = gen6_ring_flush;
  2236. if (INTEL_GEN(dev_priv) < 8)
  2237. engine->irq_enable_mask = GT_BLT_USER_INTERRUPT;
  2238. return intel_init_ring_buffer(engine);
  2239. }
  2240. int intel_init_vebox_ring_buffer(struct intel_engine_cs *engine)
  2241. {
  2242. struct drm_i915_private *dev_priv = engine->i915;
  2243. intel_ring_default_vfuncs(dev_priv, engine);
  2244. engine->emit_flush = gen6_ring_flush;
  2245. if (INTEL_GEN(dev_priv) < 8) {
  2246. engine->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
  2247. engine->irq_enable = hsw_vebox_irq_enable;
  2248. engine->irq_disable = hsw_vebox_irq_disable;
  2249. }
  2250. return intel_init_ring_buffer(engine);
  2251. }