intel_overlay.c 40 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592
  1. /*
  2. * Copyright © 2009
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Daniel Vetter <daniel@ffwll.ch>
  25. *
  26. * Derived from Xorg ddx, xf86-video-intel, src/i830_video.c
  27. */
  28. #include <drm/drmP.h>
  29. #include <drm/i915_drm.h>
  30. #include "i915_drv.h"
  31. #include "i915_reg.h"
  32. #include "intel_drv.h"
  33. #include "intel_frontbuffer.h"
  34. /* Limits for overlay size. According to intel doc, the real limits are:
  35. * Y width: 4095, UV width (planar): 2047, Y height: 2047,
  36. * UV width (planar): * 1023. But the xorg thinks 2048 for height and width. Use
  37. * the mininum of both. */
  38. #define IMAGE_MAX_WIDTH 2048
  39. #define IMAGE_MAX_HEIGHT 2046 /* 2 * 1023 */
  40. /* on 830 and 845 these large limits result in the card hanging */
  41. #define IMAGE_MAX_WIDTH_LEGACY 1024
  42. #define IMAGE_MAX_HEIGHT_LEGACY 1088
  43. /* overlay register definitions */
  44. /* OCMD register */
  45. #define OCMD_TILED_SURFACE (0x1<<19)
  46. #define OCMD_MIRROR_MASK (0x3<<17)
  47. #define OCMD_MIRROR_MODE (0x3<<17)
  48. #define OCMD_MIRROR_HORIZONTAL (0x1<<17)
  49. #define OCMD_MIRROR_VERTICAL (0x2<<17)
  50. #define OCMD_MIRROR_BOTH (0x3<<17)
  51. #define OCMD_BYTEORDER_MASK (0x3<<14) /* zero for YUYV or FOURCC YUY2 */
  52. #define OCMD_UV_SWAP (0x1<<14) /* YVYU */
  53. #define OCMD_Y_SWAP (0x2<<14) /* UYVY or FOURCC UYVY */
  54. #define OCMD_Y_AND_UV_SWAP (0x3<<14) /* VYUY */
  55. #define OCMD_SOURCE_FORMAT_MASK (0xf<<10)
  56. #define OCMD_RGB_888 (0x1<<10) /* not in i965 Intel docs */
  57. #define OCMD_RGB_555 (0x2<<10) /* not in i965 Intel docs */
  58. #define OCMD_RGB_565 (0x3<<10) /* not in i965 Intel docs */
  59. #define OCMD_YUV_422_PACKED (0x8<<10)
  60. #define OCMD_YUV_411_PACKED (0x9<<10) /* not in i965 Intel docs */
  61. #define OCMD_YUV_420_PLANAR (0xc<<10)
  62. #define OCMD_YUV_422_PLANAR (0xd<<10)
  63. #define OCMD_YUV_410_PLANAR (0xe<<10) /* also 411 */
  64. #define OCMD_TVSYNCFLIP_PARITY (0x1<<9)
  65. #define OCMD_TVSYNCFLIP_ENABLE (0x1<<7)
  66. #define OCMD_BUF_TYPE_MASK (0x1<<5)
  67. #define OCMD_BUF_TYPE_FRAME (0x0<<5)
  68. #define OCMD_BUF_TYPE_FIELD (0x1<<5)
  69. #define OCMD_TEST_MODE (0x1<<4)
  70. #define OCMD_BUFFER_SELECT (0x3<<2)
  71. #define OCMD_BUFFER0 (0x0<<2)
  72. #define OCMD_BUFFER1 (0x1<<2)
  73. #define OCMD_FIELD_SELECT (0x1<<2)
  74. #define OCMD_FIELD0 (0x0<<1)
  75. #define OCMD_FIELD1 (0x1<<1)
  76. #define OCMD_ENABLE (0x1<<0)
  77. /* OCONFIG register */
  78. #define OCONF_PIPE_MASK (0x1<<18)
  79. #define OCONF_PIPE_A (0x0<<18)
  80. #define OCONF_PIPE_B (0x1<<18)
  81. #define OCONF_GAMMA2_ENABLE (0x1<<16)
  82. #define OCONF_CSC_MODE_BT601 (0x0<<5)
  83. #define OCONF_CSC_MODE_BT709 (0x1<<5)
  84. #define OCONF_CSC_BYPASS (0x1<<4)
  85. #define OCONF_CC_OUT_8BIT (0x1<<3)
  86. #define OCONF_TEST_MODE (0x1<<2)
  87. #define OCONF_THREE_LINE_BUFFER (0x1<<0)
  88. #define OCONF_TWO_LINE_BUFFER (0x0<<0)
  89. /* DCLRKM (dst-key) register */
  90. #define DST_KEY_ENABLE (0x1<<31)
  91. #define CLK_RGB24_MASK 0x0
  92. #define CLK_RGB16_MASK 0x070307
  93. #define CLK_RGB15_MASK 0x070707
  94. #define CLK_RGB8I_MASK 0xffffff
  95. #define RGB16_TO_COLORKEY(c) \
  96. (((c & 0xF800) << 8) | ((c & 0x07E0) << 5) | ((c & 0x001F) << 3))
  97. #define RGB15_TO_COLORKEY(c) \
  98. (((c & 0x7c00) << 9) | ((c & 0x03E0) << 6) | ((c & 0x001F) << 3))
  99. /* overlay flip addr flag */
  100. #define OFC_UPDATE 0x1
  101. /* polyphase filter coefficients */
  102. #define N_HORIZ_Y_TAPS 5
  103. #define N_VERT_Y_TAPS 3
  104. #define N_HORIZ_UV_TAPS 3
  105. #define N_VERT_UV_TAPS 3
  106. #define N_PHASES 17
  107. #define MAX_TAPS 5
  108. /* memory bufferd overlay registers */
  109. struct overlay_registers {
  110. u32 OBUF_0Y;
  111. u32 OBUF_1Y;
  112. u32 OBUF_0U;
  113. u32 OBUF_0V;
  114. u32 OBUF_1U;
  115. u32 OBUF_1V;
  116. u32 OSTRIDE;
  117. u32 YRGB_VPH;
  118. u32 UV_VPH;
  119. u32 HORZ_PH;
  120. u32 INIT_PHS;
  121. u32 DWINPOS;
  122. u32 DWINSZ;
  123. u32 SWIDTH;
  124. u32 SWIDTHSW;
  125. u32 SHEIGHT;
  126. u32 YRGBSCALE;
  127. u32 UVSCALE;
  128. u32 OCLRC0;
  129. u32 OCLRC1;
  130. u32 DCLRKV;
  131. u32 DCLRKM;
  132. u32 SCLRKVH;
  133. u32 SCLRKVL;
  134. u32 SCLRKEN;
  135. u32 OCONFIG;
  136. u32 OCMD;
  137. u32 RESERVED1; /* 0x6C */
  138. u32 OSTART_0Y;
  139. u32 OSTART_1Y;
  140. u32 OSTART_0U;
  141. u32 OSTART_0V;
  142. u32 OSTART_1U;
  143. u32 OSTART_1V;
  144. u32 OTILEOFF_0Y;
  145. u32 OTILEOFF_1Y;
  146. u32 OTILEOFF_0U;
  147. u32 OTILEOFF_0V;
  148. u32 OTILEOFF_1U;
  149. u32 OTILEOFF_1V;
  150. u32 FASTHSCALE; /* 0xA0 */
  151. u32 UVSCALEV; /* 0xA4 */
  152. u32 RESERVEDC[(0x200 - 0xA8) / 4]; /* 0xA8 - 0x1FC */
  153. u16 Y_VCOEFS[N_VERT_Y_TAPS * N_PHASES]; /* 0x200 */
  154. u16 RESERVEDD[0x100 / 2 - N_VERT_Y_TAPS * N_PHASES];
  155. u16 Y_HCOEFS[N_HORIZ_Y_TAPS * N_PHASES]; /* 0x300 */
  156. u16 RESERVEDE[0x200 / 2 - N_HORIZ_Y_TAPS * N_PHASES];
  157. u16 UV_VCOEFS[N_VERT_UV_TAPS * N_PHASES]; /* 0x500 */
  158. u16 RESERVEDF[0x100 / 2 - N_VERT_UV_TAPS * N_PHASES];
  159. u16 UV_HCOEFS[N_HORIZ_UV_TAPS * N_PHASES]; /* 0x600 */
  160. u16 RESERVEDG[0x100 / 2 - N_HORIZ_UV_TAPS * N_PHASES];
  161. };
  162. struct intel_overlay {
  163. struct drm_i915_private *i915;
  164. struct intel_crtc *crtc;
  165. struct i915_vma *vma;
  166. struct i915_vma *old_vma;
  167. bool active;
  168. bool pfit_active;
  169. u32 pfit_vscale_ratio; /* shifted-point number, (1<<12) == 1.0 */
  170. u32 color_key:24;
  171. u32 color_key_enabled:1;
  172. u32 brightness, contrast, saturation;
  173. u32 old_xscale, old_yscale;
  174. /* register access */
  175. u32 flip_addr;
  176. struct drm_i915_gem_object *reg_bo;
  177. /* flip handling */
  178. struct i915_gem_active last_flip;
  179. };
  180. static struct overlay_registers __iomem *
  181. intel_overlay_map_regs(struct intel_overlay *overlay)
  182. {
  183. struct drm_i915_private *dev_priv = overlay->i915;
  184. struct overlay_registers __iomem *regs;
  185. if (OVERLAY_NEEDS_PHYSICAL(dev_priv))
  186. regs = (struct overlay_registers __iomem *)overlay->reg_bo->phys_handle->vaddr;
  187. else
  188. regs = io_mapping_map_wc(&dev_priv->ggtt.mappable,
  189. overlay->flip_addr,
  190. PAGE_SIZE);
  191. return regs;
  192. }
  193. static void intel_overlay_unmap_regs(struct intel_overlay *overlay,
  194. struct overlay_registers __iomem *regs)
  195. {
  196. if (!OVERLAY_NEEDS_PHYSICAL(overlay->i915))
  197. io_mapping_unmap(regs);
  198. }
  199. static void intel_overlay_submit_request(struct intel_overlay *overlay,
  200. struct drm_i915_gem_request *req,
  201. i915_gem_retire_fn retire)
  202. {
  203. GEM_BUG_ON(i915_gem_active_peek(&overlay->last_flip,
  204. &overlay->i915->drm.struct_mutex));
  205. overlay->last_flip.retire = retire;
  206. i915_gem_active_set(&overlay->last_flip, req);
  207. i915_add_request(req);
  208. }
  209. static int intel_overlay_do_wait_request(struct intel_overlay *overlay,
  210. struct drm_i915_gem_request *req,
  211. i915_gem_retire_fn retire)
  212. {
  213. intel_overlay_submit_request(overlay, req, retire);
  214. return i915_gem_active_retire(&overlay->last_flip,
  215. &overlay->i915->drm.struct_mutex);
  216. }
  217. static struct drm_i915_gem_request *alloc_request(struct intel_overlay *overlay)
  218. {
  219. struct drm_i915_private *dev_priv = overlay->i915;
  220. struct intel_engine_cs *engine = dev_priv->engine[RCS];
  221. return i915_gem_request_alloc(engine, dev_priv->kernel_context);
  222. }
  223. /* overlay needs to be disable in OCMD reg */
  224. static int intel_overlay_on(struct intel_overlay *overlay)
  225. {
  226. struct drm_i915_private *dev_priv = overlay->i915;
  227. struct drm_i915_gem_request *req;
  228. struct intel_ring *ring;
  229. int ret;
  230. WARN_ON(overlay->active);
  231. WARN_ON(IS_I830(dev_priv) && !(dev_priv->quirks & QUIRK_PIPEA_FORCE));
  232. req = alloc_request(overlay);
  233. if (IS_ERR(req))
  234. return PTR_ERR(req);
  235. ret = intel_ring_begin(req, 4);
  236. if (ret) {
  237. i915_add_request_no_flush(req);
  238. return ret;
  239. }
  240. overlay->active = true;
  241. ring = req->ring;
  242. intel_ring_emit(ring, MI_OVERLAY_FLIP | MI_OVERLAY_ON);
  243. intel_ring_emit(ring, overlay->flip_addr | OFC_UPDATE);
  244. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  245. intel_ring_emit(ring, MI_NOOP);
  246. intel_ring_advance(ring);
  247. return intel_overlay_do_wait_request(overlay, req, NULL);
  248. }
  249. /* overlay needs to be enabled in OCMD reg */
  250. static int intel_overlay_continue(struct intel_overlay *overlay,
  251. bool load_polyphase_filter)
  252. {
  253. struct drm_i915_private *dev_priv = overlay->i915;
  254. struct drm_i915_gem_request *req;
  255. struct intel_ring *ring;
  256. u32 flip_addr = overlay->flip_addr;
  257. u32 tmp;
  258. int ret;
  259. WARN_ON(!overlay->active);
  260. if (load_polyphase_filter)
  261. flip_addr |= OFC_UPDATE;
  262. /* check for underruns */
  263. tmp = I915_READ(DOVSTA);
  264. if (tmp & (1 << 17))
  265. DRM_DEBUG("overlay underrun, DOVSTA: %x\n", tmp);
  266. req = alloc_request(overlay);
  267. if (IS_ERR(req))
  268. return PTR_ERR(req);
  269. ret = intel_ring_begin(req, 2);
  270. if (ret) {
  271. i915_add_request_no_flush(req);
  272. return ret;
  273. }
  274. ring = req->ring;
  275. intel_ring_emit(ring, MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
  276. intel_ring_emit(ring, flip_addr);
  277. intel_ring_advance(ring);
  278. intel_overlay_submit_request(overlay, req, NULL);
  279. return 0;
  280. }
  281. static void intel_overlay_release_old_vid_tail(struct i915_gem_active *active,
  282. struct drm_i915_gem_request *req)
  283. {
  284. struct intel_overlay *overlay =
  285. container_of(active, typeof(*overlay), last_flip);
  286. struct i915_vma *vma;
  287. vma = fetch_and_zero(&overlay->old_vma);
  288. if (WARN_ON(!vma))
  289. return;
  290. i915_gem_track_fb(vma->obj, NULL,
  291. INTEL_FRONTBUFFER_OVERLAY(overlay->crtc->pipe));
  292. i915_gem_object_unpin_from_display_plane(vma);
  293. i915_vma_put(vma);
  294. }
  295. static void intel_overlay_off_tail(struct i915_gem_active *active,
  296. struct drm_i915_gem_request *req)
  297. {
  298. struct intel_overlay *overlay =
  299. container_of(active, typeof(*overlay), last_flip);
  300. struct i915_vma *vma;
  301. /* never have the overlay hw on without showing a frame */
  302. vma = fetch_and_zero(&overlay->vma);
  303. if (WARN_ON(!vma))
  304. return;
  305. i915_gem_object_unpin_from_display_plane(vma);
  306. i915_vma_put(vma);
  307. overlay->crtc->overlay = NULL;
  308. overlay->crtc = NULL;
  309. overlay->active = false;
  310. }
  311. /* overlay needs to be disabled in OCMD reg */
  312. static int intel_overlay_off(struct intel_overlay *overlay)
  313. {
  314. struct drm_i915_private *dev_priv = overlay->i915;
  315. struct drm_i915_gem_request *req;
  316. struct intel_ring *ring;
  317. u32 flip_addr = overlay->flip_addr;
  318. int ret;
  319. WARN_ON(!overlay->active);
  320. /* According to intel docs the overlay hw may hang (when switching
  321. * off) without loading the filter coeffs. It is however unclear whether
  322. * this applies to the disabling of the overlay or to the switching off
  323. * of the hw. Do it in both cases */
  324. flip_addr |= OFC_UPDATE;
  325. req = alloc_request(overlay);
  326. if (IS_ERR(req))
  327. return PTR_ERR(req);
  328. ret = intel_ring_begin(req, 6);
  329. if (ret) {
  330. i915_add_request_no_flush(req);
  331. return ret;
  332. }
  333. ring = req->ring;
  334. /* wait for overlay to go idle */
  335. intel_ring_emit(ring, MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
  336. intel_ring_emit(ring, flip_addr);
  337. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  338. /* turn overlay off */
  339. if (IS_I830(dev_priv)) {
  340. /* Workaround: Don't disable the overlay fully, since otherwise
  341. * it dies on the next OVERLAY_ON cmd. */
  342. intel_ring_emit(ring, MI_NOOP);
  343. intel_ring_emit(ring, MI_NOOP);
  344. intel_ring_emit(ring, MI_NOOP);
  345. } else {
  346. intel_ring_emit(ring, MI_OVERLAY_FLIP | MI_OVERLAY_OFF);
  347. intel_ring_emit(ring, flip_addr);
  348. intel_ring_emit(ring,
  349. MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  350. }
  351. intel_ring_advance(ring);
  352. return intel_overlay_do_wait_request(overlay, req,
  353. intel_overlay_off_tail);
  354. }
  355. /* recover from an interruption due to a signal
  356. * We have to be careful not to repeat work forever an make forward progess. */
  357. static int intel_overlay_recover_from_interrupt(struct intel_overlay *overlay)
  358. {
  359. return i915_gem_active_retire(&overlay->last_flip,
  360. &overlay->i915->drm.struct_mutex);
  361. }
  362. /* Wait for pending overlay flip and release old frame.
  363. * Needs to be called before the overlay register are changed
  364. * via intel_overlay_(un)map_regs
  365. */
  366. static int intel_overlay_release_old_vid(struct intel_overlay *overlay)
  367. {
  368. struct drm_i915_private *dev_priv = overlay->i915;
  369. int ret;
  370. lockdep_assert_held(&dev_priv->drm.struct_mutex);
  371. /* Only wait if there is actually an old frame to release to
  372. * guarantee forward progress.
  373. */
  374. if (!overlay->old_vma)
  375. return 0;
  376. if (I915_READ(ISR) & I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT) {
  377. /* synchronous slowpath */
  378. struct drm_i915_gem_request *req;
  379. struct intel_ring *ring;
  380. req = alloc_request(overlay);
  381. if (IS_ERR(req))
  382. return PTR_ERR(req);
  383. ret = intel_ring_begin(req, 2);
  384. if (ret) {
  385. i915_add_request_no_flush(req);
  386. return ret;
  387. }
  388. ring = req->ring;
  389. intel_ring_emit(ring,
  390. MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  391. intel_ring_emit(ring, MI_NOOP);
  392. intel_ring_advance(ring);
  393. ret = intel_overlay_do_wait_request(overlay, req,
  394. intel_overlay_release_old_vid_tail);
  395. if (ret)
  396. return ret;
  397. } else
  398. intel_overlay_release_old_vid_tail(&overlay->last_flip, NULL);
  399. return 0;
  400. }
  401. void intel_overlay_reset(struct drm_i915_private *dev_priv)
  402. {
  403. struct intel_overlay *overlay = dev_priv->overlay;
  404. if (!overlay)
  405. return;
  406. intel_overlay_release_old_vid(overlay);
  407. overlay->old_xscale = 0;
  408. overlay->old_yscale = 0;
  409. overlay->crtc = NULL;
  410. overlay->active = false;
  411. }
  412. struct put_image_params {
  413. int format;
  414. short dst_x;
  415. short dst_y;
  416. short dst_w;
  417. short dst_h;
  418. short src_w;
  419. short src_scan_h;
  420. short src_scan_w;
  421. short src_h;
  422. short stride_Y;
  423. short stride_UV;
  424. int offset_Y;
  425. int offset_U;
  426. int offset_V;
  427. };
  428. static int packed_depth_bytes(u32 format)
  429. {
  430. switch (format & I915_OVERLAY_DEPTH_MASK) {
  431. case I915_OVERLAY_YUV422:
  432. return 4;
  433. case I915_OVERLAY_YUV411:
  434. /* return 6; not implemented */
  435. default:
  436. return -EINVAL;
  437. }
  438. }
  439. static int packed_width_bytes(u32 format, short width)
  440. {
  441. switch (format & I915_OVERLAY_DEPTH_MASK) {
  442. case I915_OVERLAY_YUV422:
  443. return width << 1;
  444. default:
  445. return -EINVAL;
  446. }
  447. }
  448. static int uv_hsubsampling(u32 format)
  449. {
  450. switch (format & I915_OVERLAY_DEPTH_MASK) {
  451. case I915_OVERLAY_YUV422:
  452. case I915_OVERLAY_YUV420:
  453. return 2;
  454. case I915_OVERLAY_YUV411:
  455. case I915_OVERLAY_YUV410:
  456. return 4;
  457. default:
  458. return -EINVAL;
  459. }
  460. }
  461. static int uv_vsubsampling(u32 format)
  462. {
  463. switch (format & I915_OVERLAY_DEPTH_MASK) {
  464. case I915_OVERLAY_YUV420:
  465. case I915_OVERLAY_YUV410:
  466. return 2;
  467. case I915_OVERLAY_YUV422:
  468. case I915_OVERLAY_YUV411:
  469. return 1;
  470. default:
  471. return -EINVAL;
  472. }
  473. }
  474. static u32 calc_swidthsw(struct drm_i915_private *dev_priv, u32 offset, u32 width)
  475. {
  476. u32 mask, shift, ret;
  477. if (IS_GEN2(dev_priv)) {
  478. mask = 0x1f;
  479. shift = 5;
  480. } else {
  481. mask = 0x3f;
  482. shift = 6;
  483. }
  484. ret = ((offset + width + mask) >> shift) - (offset >> shift);
  485. if (!IS_GEN2(dev_priv))
  486. ret <<= 1;
  487. ret -= 1;
  488. return ret << 2;
  489. }
  490. static const u16 y_static_hcoeffs[N_HORIZ_Y_TAPS * N_PHASES] = {
  491. 0x3000, 0xb4a0, 0x1930, 0x1920, 0xb4a0,
  492. 0x3000, 0xb500, 0x19d0, 0x1880, 0xb440,
  493. 0x3000, 0xb540, 0x1a88, 0x2f80, 0xb3e0,
  494. 0x3000, 0xb580, 0x1b30, 0x2e20, 0xb380,
  495. 0x3000, 0xb5c0, 0x1bd8, 0x2cc0, 0xb320,
  496. 0x3020, 0xb5e0, 0x1c60, 0x2b80, 0xb2c0,
  497. 0x3020, 0xb5e0, 0x1cf8, 0x2a20, 0xb260,
  498. 0x3020, 0xb5e0, 0x1d80, 0x28e0, 0xb200,
  499. 0x3020, 0xb5c0, 0x1e08, 0x3f40, 0xb1c0,
  500. 0x3020, 0xb580, 0x1e78, 0x3ce0, 0xb160,
  501. 0x3040, 0xb520, 0x1ed8, 0x3aa0, 0xb120,
  502. 0x3040, 0xb4a0, 0x1f30, 0x3880, 0xb0e0,
  503. 0x3040, 0xb400, 0x1f78, 0x3680, 0xb0a0,
  504. 0x3020, 0xb340, 0x1fb8, 0x34a0, 0xb060,
  505. 0x3020, 0xb240, 0x1fe0, 0x32e0, 0xb040,
  506. 0x3020, 0xb140, 0x1ff8, 0x3160, 0xb020,
  507. 0xb000, 0x3000, 0x0800, 0x3000, 0xb000
  508. };
  509. static const u16 uv_static_hcoeffs[N_HORIZ_UV_TAPS * N_PHASES] = {
  510. 0x3000, 0x1800, 0x1800, 0xb000, 0x18d0, 0x2e60,
  511. 0xb000, 0x1990, 0x2ce0, 0xb020, 0x1a68, 0x2b40,
  512. 0xb040, 0x1b20, 0x29e0, 0xb060, 0x1bd8, 0x2880,
  513. 0xb080, 0x1c88, 0x3e60, 0xb0a0, 0x1d28, 0x3c00,
  514. 0xb0c0, 0x1db8, 0x39e0, 0xb0e0, 0x1e40, 0x37e0,
  515. 0xb100, 0x1eb8, 0x3620, 0xb100, 0x1f18, 0x34a0,
  516. 0xb100, 0x1f68, 0x3360, 0xb0e0, 0x1fa8, 0x3240,
  517. 0xb0c0, 0x1fe0, 0x3140, 0xb060, 0x1ff0, 0x30a0,
  518. 0x3000, 0x0800, 0x3000
  519. };
  520. static void update_polyphase_filter(struct overlay_registers __iomem *regs)
  521. {
  522. memcpy_toio(regs->Y_HCOEFS, y_static_hcoeffs, sizeof(y_static_hcoeffs));
  523. memcpy_toio(regs->UV_HCOEFS, uv_static_hcoeffs,
  524. sizeof(uv_static_hcoeffs));
  525. }
  526. static bool update_scaling_factors(struct intel_overlay *overlay,
  527. struct overlay_registers __iomem *regs,
  528. struct put_image_params *params)
  529. {
  530. /* fixed point with a 12 bit shift */
  531. u32 xscale, yscale, xscale_UV, yscale_UV;
  532. #define FP_SHIFT 12
  533. #define FRACT_MASK 0xfff
  534. bool scale_changed = false;
  535. int uv_hscale = uv_hsubsampling(params->format);
  536. int uv_vscale = uv_vsubsampling(params->format);
  537. if (params->dst_w > 1)
  538. xscale = ((params->src_scan_w - 1) << FP_SHIFT)
  539. /(params->dst_w);
  540. else
  541. xscale = 1 << FP_SHIFT;
  542. if (params->dst_h > 1)
  543. yscale = ((params->src_scan_h - 1) << FP_SHIFT)
  544. /(params->dst_h);
  545. else
  546. yscale = 1 << FP_SHIFT;
  547. /*if (params->format & I915_OVERLAY_YUV_PLANAR) {*/
  548. xscale_UV = xscale/uv_hscale;
  549. yscale_UV = yscale/uv_vscale;
  550. /* make the Y scale to UV scale ratio an exact multiply */
  551. xscale = xscale_UV * uv_hscale;
  552. yscale = yscale_UV * uv_vscale;
  553. /*} else {
  554. xscale_UV = 0;
  555. yscale_UV = 0;
  556. }*/
  557. if (xscale != overlay->old_xscale || yscale != overlay->old_yscale)
  558. scale_changed = true;
  559. overlay->old_xscale = xscale;
  560. overlay->old_yscale = yscale;
  561. iowrite32(((yscale & FRACT_MASK) << 20) |
  562. ((xscale >> FP_SHIFT) << 16) |
  563. ((xscale & FRACT_MASK) << 3),
  564. &regs->YRGBSCALE);
  565. iowrite32(((yscale_UV & FRACT_MASK) << 20) |
  566. ((xscale_UV >> FP_SHIFT) << 16) |
  567. ((xscale_UV & FRACT_MASK) << 3),
  568. &regs->UVSCALE);
  569. iowrite32((((yscale >> FP_SHIFT) << 16) |
  570. ((yscale_UV >> FP_SHIFT) << 0)),
  571. &regs->UVSCALEV);
  572. if (scale_changed)
  573. update_polyphase_filter(regs);
  574. return scale_changed;
  575. }
  576. static void update_colorkey(struct intel_overlay *overlay,
  577. struct overlay_registers __iomem *regs)
  578. {
  579. u32 key = overlay->color_key;
  580. u32 flags;
  581. flags = 0;
  582. if (overlay->color_key_enabled)
  583. flags |= DST_KEY_ENABLE;
  584. switch (overlay->crtc->base.primary->fb->bits_per_pixel) {
  585. case 8:
  586. key = 0;
  587. flags |= CLK_RGB8I_MASK;
  588. break;
  589. case 16:
  590. if (overlay->crtc->base.primary->fb->depth == 15) {
  591. key = RGB15_TO_COLORKEY(key);
  592. flags |= CLK_RGB15_MASK;
  593. } else {
  594. key = RGB16_TO_COLORKEY(key);
  595. flags |= CLK_RGB16_MASK;
  596. }
  597. break;
  598. case 24:
  599. case 32:
  600. flags |= CLK_RGB24_MASK;
  601. break;
  602. }
  603. iowrite32(key, &regs->DCLRKV);
  604. iowrite32(flags, &regs->DCLRKM);
  605. }
  606. static u32 overlay_cmd_reg(struct put_image_params *params)
  607. {
  608. u32 cmd = OCMD_ENABLE | OCMD_BUF_TYPE_FRAME | OCMD_BUFFER0;
  609. if (params->format & I915_OVERLAY_YUV_PLANAR) {
  610. switch (params->format & I915_OVERLAY_DEPTH_MASK) {
  611. case I915_OVERLAY_YUV422:
  612. cmd |= OCMD_YUV_422_PLANAR;
  613. break;
  614. case I915_OVERLAY_YUV420:
  615. cmd |= OCMD_YUV_420_PLANAR;
  616. break;
  617. case I915_OVERLAY_YUV411:
  618. case I915_OVERLAY_YUV410:
  619. cmd |= OCMD_YUV_410_PLANAR;
  620. break;
  621. }
  622. } else { /* YUV packed */
  623. switch (params->format & I915_OVERLAY_DEPTH_MASK) {
  624. case I915_OVERLAY_YUV422:
  625. cmd |= OCMD_YUV_422_PACKED;
  626. break;
  627. case I915_OVERLAY_YUV411:
  628. cmd |= OCMD_YUV_411_PACKED;
  629. break;
  630. }
  631. switch (params->format & I915_OVERLAY_SWAP_MASK) {
  632. case I915_OVERLAY_NO_SWAP:
  633. break;
  634. case I915_OVERLAY_UV_SWAP:
  635. cmd |= OCMD_UV_SWAP;
  636. break;
  637. case I915_OVERLAY_Y_SWAP:
  638. cmd |= OCMD_Y_SWAP;
  639. break;
  640. case I915_OVERLAY_Y_AND_UV_SWAP:
  641. cmd |= OCMD_Y_AND_UV_SWAP;
  642. break;
  643. }
  644. }
  645. return cmd;
  646. }
  647. static int intel_overlay_do_put_image(struct intel_overlay *overlay,
  648. struct drm_i915_gem_object *new_bo,
  649. struct put_image_params *params)
  650. {
  651. int ret, tmp_width;
  652. struct overlay_registers __iomem *regs;
  653. bool scale_changed = false;
  654. struct drm_i915_private *dev_priv = overlay->i915;
  655. u32 swidth, swidthsw, sheight, ostride;
  656. enum pipe pipe = overlay->crtc->pipe;
  657. struct i915_vma *vma;
  658. lockdep_assert_held(&dev_priv->drm.struct_mutex);
  659. WARN_ON(!drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
  660. ret = intel_overlay_release_old_vid(overlay);
  661. if (ret != 0)
  662. return ret;
  663. vma = i915_gem_object_pin_to_display_plane(new_bo, 0,
  664. &i915_ggtt_view_normal);
  665. if (IS_ERR(vma))
  666. return PTR_ERR(vma);
  667. ret = i915_vma_put_fence(vma);
  668. if (ret)
  669. goto out_unpin;
  670. if (!overlay->active) {
  671. u32 oconfig;
  672. regs = intel_overlay_map_regs(overlay);
  673. if (!regs) {
  674. ret = -ENOMEM;
  675. goto out_unpin;
  676. }
  677. oconfig = OCONF_CC_OUT_8BIT;
  678. if (IS_GEN4(dev_priv))
  679. oconfig |= OCONF_CSC_MODE_BT709;
  680. oconfig |= pipe == 0 ?
  681. OCONF_PIPE_A : OCONF_PIPE_B;
  682. iowrite32(oconfig, &regs->OCONFIG);
  683. intel_overlay_unmap_regs(overlay, regs);
  684. ret = intel_overlay_on(overlay);
  685. if (ret != 0)
  686. goto out_unpin;
  687. }
  688. regs = intel_overlay_map_regs(overlay);
  689. if (!regs) {
  690. ret = -ENOMEM;
  691. goto out_unpin;
  692. }
  693. iowrite32((params->dst_y << 16) | params->dst_x, &regs->DWINPOS);
  694. iowrite32((params->dst_h << 16) | params->dst_w, &regs->DWINSZ);
  695. if (params->format & I915_OVERLAY_YUV_PACKED)
  696. tmp_width = packed_width_bytes(params->format, params->src_w);
  697. else
  698. tmp_width = params->src_w;
  699. swidth = params->src_w;
  700. swidthsw = calc_swidthsw(dev_priv, params->offset_Y, tmp_width);
  701. sheight = params->src_h;
  702. iowrite32(i915_ggtt_offset(vma) + params->offset_Y, &regs->OBUF_0Y);
  703. ostride = params->stride_Y;
  704. if (params->format & I915_OVERLAY_YUV_PLANAR) {
  705. int uv_hscale = uv_hsubsampling(params->format);
  706. int uv_vscale = uv_vsubsampling(params->format);
  707. u32 tmp_U, tmp_V;
  708. swidth |= (params->src_w/uv_hscale) << 16;
  709. tmp_U = calc_swidthsw(dev_priv, params->offset_U,
  710. params->src_w/uv_hscale);
  711. tmp_V = calc_swidthsw(dev_priv, params->offset_V,
  712. params->src_w/uv_hscale);
  713. swidthsw |= max_t(u32, tmp_U, tmp_V) << 16;
  714. sheight |= (params->src_h/uv_vscale) << 16;
  715. iowrite32(i915_ggtt_offset(vma) + params->offset_U,
  716. &regs->OBUF_0U);
  717. iowrite32(i915_ggtt_offset(vma) + params->offset_V,
  718. &regs->OBUF_0V);
  719. ostride |= params->stride_UV << 16;
  720. }
  721. iowrite32(swidth, &regs->SWIDTH);
  722. iowrite32(swidthsw, &regs->SWIDTHSW);
  723. iowrite32(sheight, &regs->SHEIGHT);
  724. iowrite32(ostride, &regs->OSTRIDE);
  725. scale_changed = update_scaling_factors(overlay, regs, params);
  726. update_colorkey(overlay, regs);
  727. iowrite32(overlay_cmd_reg(params), &regs->OCMD);
  728. intel_overlay_unmap_regs(overlay, regs);
  729. ret = intel_overlay_continue(overlay, scale_changed);
  730. if (ret)
  731. goto out_unpin;
  732. i915_gem_track_fb(overlay->vma->obj, new_bo,
  733. INTEL_FRONTBUFFER_OVERLAY(pipe));
  734. overlay->old_vma = overlay->vma;
  735. overlay->vma = vma;
  736. intel_frontbuffer_flip(dev_priv, INTEL_FRONTBUFFER_OVERLAY(pipe));
  737. return 0;
  738. out_unpin:
  739. i915_gem_object_unpin_from_display_plane(vma);
  740. return ret;
  741. }
  742. int intel_overlay_switch_off(struct intel_overlay *overlay)
  743. {
  744. struct drm_i915_private *dev_priv = overlay->i915;
  745. struct overlay_registers __iomem *regs;
  746. int ret;
  747. lockdep_assert_held(&dev_priv->drm.struct_mutex);
  748. WARN_ON(!drm_modeset_is_locked(&dev_priv->drm.mode_config.connection_mutex));
  749. ret = intel_overlay_recover_from_interrupt(overlay);
  750. if (ret != 0)
  751. return ret;
  752. if (!overlay->active)
  753. return 0;
  754. ret = intel_overlay_release_old_vid(overlay);
  755. if (ret != 0)
  756. return ret;
  757. regs = intel_overlay_map_regs(overlay);
  758. iowrite32(0, &regs->OCMD);
  759. intel_overlay_unmap_regs(overlay, regs);
  760. return intel_overlay_off(overlay);
  761. }
  762. static int check_overlay_possible_on_crtc(struct intel_overlay *overlay,
  763. struct intel_crtc *crtc)
  764. {
  765. if (!crtc->active)
  766. return -EINVAL;
  767. /* can't use the overlay with double wide pipe */
  768. if (crtc->config->double_wide)
  769. return -EINVAL;
  770. return 0;
  771. }
  772. static void update_pfit_vscale_ratio(struct intel_overlay *overlay)
  773. {
  774. struct drm_i915_private *dev_priv = overlay->i915;
  775. u32 pfit_control = I915_READ(PFIT_CONTROL);
  776. u32 ratio;
  777. /* XXX: This is not the same logic as in the xorg driver, but more in
  778. * line with the intel documentation for the i965
  779. */
  780. if (INTEL_GEN(dev_priv) >= 4) {
  781. /* on i965 use the PGM reg to read out the autoscaler values */
  782. ratio = I915_READ(PFIT_PGM_RATIOS) >> PFIT_VERT_SCALE_SHIFT_965;
  783. } else {
  784. if (pfit_control & VERT_AUTO_SCALE)
  785. ratio = I915_READ(PFIT_AUTO_RATIOS);
  786. else
  787. ratio = I915_READ(PFIT_PGM_RATIOS);
  788. ratio >>= PFIT_VERT_SCALE_SHIFT;
  789. }
  790. overlay->pfit_vscale_ratio = ratio;
  791. }
  792. static int check_overlay_dst(struct intel_overlay *overlay,
  793. struct drm_intel_overlay_put_image *rec)
  794. {
  795. struct drm_display_mode *mode = &overlay->crtc->base.mode;
  796. if (rec->dst_x < mode->hdisplay &&
  797. rec->dst_x + rec->dst_width <= mode->hdisplay &&
  798. rec->dst_y < mode->vdisplay &&
  799. rec->dst_y + rec->dst_height <= mode->vdisplay)
  800. return 0;
  801. else
  802. return -EINVAL;
  803. }
  804. static int check_overlay_scaling(struct put_image_params *rec)
  805. {
  806. u32 tmp;
  807. /* downscaling limit is 8.0 */
  808. tmp = ((rec->src_scan_h << 16) / rec->dst_h) >> 16;
  809. if (tmp > 7)
  810. return -EINVAL;
  811. tmp = ((rec->src_scan_w << 16) / rec->dst_w) >> 16;
  812. if (tmp > 7)
  813. return -EINVAL;
  814. return 0;
  815. }
  816. static int check_overlay_src(struct drm_i915_private *dev_priv,
  817. struct drm_intel_overlay_put_image *rec,
  818. struct drm_i915_gem_object *new_bo)
  819. {
  820. int uv_hscale = uv_hsubsampling(rec->flags);
  821. int uv_vscale = uv_vsubsampling(rec->flags);
  822. u32 stride_mask;
  823. int depth;
  824. u32 tmp;
  825. /* check src dimensions */
  826. if (IS_845G(dev_priv) || IS_I830(dev_priv)) {
  827. if (rec->src_height > IMAGE_MAX_HEIGHT_LEGACY ||
  828. rec->src_width > IMAGE_MAX_WIDTH_LEGACY)
  829. return -EINVAL;
  830. } else {
  831. if (rec->src_height > IMAGE_MAX_HEIGHT ||
  832. rec->src_width > IMAGE_MAX_WIDTH)
  833. return -EINVAL;
  834. }
  835. /* better safe than sorry, use 4 as the maximal subsampling ratio */
  836. if (rec->src_height < N_VERT_Y_TAPS*4 ||
  837. rec->src_width < N_HORIZ_Y_TAPS*4)
  838. return -EINVAL;
  839. /* check alignment constraints */
  840. switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
  841. case I915_OVERLAY_RGB:
  842. /* not implemented */
  843. return -EINVAL;
  844. case I915_OVERLAY_YUV_PACKED:
  845. if (uv_vscale != 1)
  846. return -EINVAL;
  847. depth = packed_depth_bytes(rec->flags);
  848. if (depth < 0)
  849. return depth;
  850. /* ignore UV planes */
  851. rec->stride_UV = 0;
  852. rec->offset_U = 0;
  853. rec->offset_V = 0;
  854. /* check pixel alignment */
  855. if (rec->offset_Y % depth)
  856. return -EINVAL;
  857. break;
  858. case I915_OVERLAY_YUV_PLANAR:
  859. if (uv_vscale < 0 || uv_hscale < 0)
  860. return -EINVAL;
  861. /* no offset restrictions for planar formats */
  862. break;
  863. default:
  864. return -EINVAL;
  865. }
  866. if (rec->src_width % uv_hscale)
  867. return -EINVAL;
  868. /* stride checking */
  869. if (IS_I830(dev_priv) || IS_845G(dev_priv))
  870. stride_mask = 255;
  871. else
  872. stride_mask = 63;
  873. if (rec->stride_Y & stride_mask || rec->stride_UV & stride_mask)
  874. return -EINVAL;
  875. if (IS_GEN4(dev_priv) && rec->stride_Y < 512)
  876. return -EINVAL;
  877. tmp = (rec->flags & I915_OVERLAY_TYPE_MASK) == I915_OVERLAY_YUV_PLANAR ?
  878. 4096 : 8192;
  879. if (rec->stride_Y > tmp || rec->stride_UV > 2*1024)
  880. return -EINVAL;
  881. /* check buffer dimensions */
  882. switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
  883. case I915_OVERLAY_RGB:
  884. case I915_OVERLAY_YUV_PACKED:
  885. /* always 4 Y values per depth pixels */
  886. if (packed_width_bytes(rec->flags, rec->src_width) > rec->stride_Y)
  887. return -EINVAL;
  888. tmp = rec->stride_Y*rec->src_height;
  889. if (rec->offset_Y + tmp > new_bo->base.size)
  890. return -EINVAL;
  891. break;
  892. case I915_OVERLAY_YUV_PLANAR:
  893. if (rec->src_width > rec->stride_Y)
  894. return -EINVAL;
  895. if (rec->src_width/uv_hscale > rec->stride_UV)
  896. return -EINVAL;
  897. tmp = rec->stride_Y * rec->src_height;
  898. if (rec->offset_Y + tmp > new_bo->base.size)
  899. return -EINVAL;
  900. tmp = rec->stride_UV * (rec->src_height / uv_vscale);
  901. if (rec->offset_U + tmp > new_bo->base.size ||
  902. rec->offset_V + tmp > new_bo->base.size)
  903. return -EINVAL;
  904. break;
  905. }
  906. return 0;
  907. }
  908. /**
  909. * Return the pipe currently connected to the panel fitter,
  910. * or -1 if the panel fitter is not present or not in use
  911. */
  912. static int intel_panel_fitter_pipe(struct drm_i915_private *dev_priv)
  913. {
  914. u32 pfit_control;
  915. /* i830 doesn't have a panel fitter */
  916. if (INTEL_GEN(dev_priv) <= 3 &&
  917. (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
  918. return -1;
  919. pfit_control = I915_READ(PFIT_CONTROL);
  920. /* See if the panel fitter is in use */
  921. if ((pfit_control & PFIT_ENABLE) == 0)
  922. return -1;
  923. /* 965 can place panel fitter on either pipe */
  924. if (IS_GEN4(dev_priv))
  925. return (pfit_control >> 29) & 0x3;
  926. /* older chips can only use pipe 1 */
  927. return 1;
  928. }
  929. int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
  930. struct drm_file *file_priv)
  931. {
  932. struct drm_intel_overlay_put_image *put_image_rec = data;
  933. struct drm_i915_private *dev_priv = to_i915(dev);
  934. struct intel_overlay *overlay;
  935. struct drm_crtc *drmmode_crtc;
  936. struct intel_crtc *crtc;
  937. struct drm_i915_gem_object *new_bo;
  938. struct put_image_params *params;
  939. int ret;
  940. overlay = dev_priv->overlay;
  941. if (!overlay) {
  942. DRM_DEBUG("userspace bug: no overlay\n");
  943. return -ENODEV;
  944. }
  945. if (!(put_image_rec->flags & I915_OVERLAY_ENABLE)) {
  946. drm_modeset_lock_all(dev);
  947. mutex_lock(&dev->struct_mutex);
  948. ret = intel_overlay_switch_off(overlay);
  949. mutex_unlock(&dev->struct_mutex);
  950. drm_modeset_unlock_all(dev);
  951. return ret;
  952. }
  953. params = kmalloc(sizeof(*params), GFP_KERNEL);
  954. if (!params)
  955. return -ENOMEM;
  956. drmmode_crtc = drm_crtc_find(dev, put_image_rec->crtc_id);
  957. if (!drmmode_crtc) {
  958. ret = -ENOENT;
  959. goto out_free;
  960. }
  961. crtc = to_intel_crtc(drmmode_crtc);
  962. new_bo = i915_gem_object_lookup(file_priv, put_image_rec->bo_handle);
  963. if (!new_bo) {
  964. ret = -ENOENT;
  965. goto out_free;
  966. }
  967. drm_modeset_lock_all(dev);
  968. mutex_lock(&dev->struct_mutex);
  969. if (i915_gem_object_is_tiled(new_bo)) {
  970. DRM_DEBUG_KMS("buffer used for overlay image can not be tiled\n");
  971. ret = -EINVAL;
  972. goto out_unlock;
  973. }
  974. ret = intel_overlay_recover_from_interrupt(overlay);
  975. if (ret != 0)
  976. goto out_unlock;
  977. if (overlay->crtc != crtc) {
  978. struct drm_display_mode *mode = &crtc->base.mode;
  979. ret = intel_overlay_switch_off(overlay);
  980. if (ret != 0)
  981. goto out_unlock;
  982. ret = check_overlay_possible_on_crtc(overlay, crtc);
  983. if (ret != 0)
  984. goto out_unlock;
  985. overlay->crtc = crtc;
  986. crtc->overlay = overlay;
  987. /* line too wide, i.e. one-line-mode */
  988. if (mode->hdisplay > 1024 &&
  989. intel_panel_fitter_pipe(dev_priv) == crtc->pipe) {
  990. overlay->pfit_active = true;
  991. update_pfit_vscale_ratio(overlay);
  992. } else
  993. overlay->pfit_active = false;
  994. }
  995. ret = check_overlay_dst(overlay, put_image_rec);
  996. if (ret != 0)
  997. goto out_unlock;
  998. if (overlay->pfit_active) {
  999. params->dst_y = ((((u32)put_image_rec->dst_y) << 12) /
  1000. overlay->pfit_vscale_ratio);
  1001. /* shifting right rounds downwards, so add 1 */
  1002. params->dst_h = ((((u32)put_image_rec->dst_height) << 12) /
  1003. overlay->pfit_vscale_ratio) + 1;
  1004. } else {
  1005. params->dst_y = put_image_rec->dst_y;
  1006. params->dst_h = put_image_rec->dst_height;
  1007. }
  1008. params->dst_x = put_image_rec->dst_x;
  1009. params->dst_w = put_image_rec->dst_width;
  1010. params->src_w = put_image_rec->src_width;
  1011. params->src_h = put_image_rec->src_height;
  1012. params->src_scan_w = put_image_rec->src_scan_width;
  1013. params->src_scan_h = put_image_rec->src_scan_height;
  1014. if (params->src_scan_h > params->src_h ||
  1015. params->src_scan_w > params->src_w) {
  1016. ret = -EINVAL;
  1017. goto out_unlock;
  1018. }
  1019. ret = check_overlay_src(dev_priv, put_image_rec, new_bo);
  1020. if (ret != 0)
  1021. goto out_unlock;
  1022. params->format = put_image_rec->flags & ~I915_OVERLAY_FLAGS_MASK;
  1023. params->stride_Y = put_image_rec->stride_Y;
  1024. params->stride_UV = put_image_rec->stride_UV;
  1025. params->offset_Y = put_image_rec->offset_Y;
  1026. params->offset_U = put_image_rec->offset_U;
  1027. params->offset_V = put_image_rec->offset_V;
  1028. /* Check scaling after src size to prevent a divide-by-zero. */
  1029. ret = check_overlay_scaling(params);
  1030. if (ret != 0)
  1031. goto out_unlock;
  1032. ret = intel_overlay_do_put_image(overlay, new_bo, params);
  1033. if (ret != 0)
  1034. goto out_unlock;
  1035. mutex_unlock(&dev->struct_mutex);
  1036. drm_modeset_unlock_all(dev);
  1037. kfree(params);
  1038. return 0;
  1039. out_unlock:
  1040. mutex_unlock(&dev->struct_mutex);
  1041. drm_modeset_unlock_all(dev);
  1042. i915_gem_object_put(new_bo);
  1043. out_free:
  1044. kfree(params);
  1045. return ret;
  1046. }
  1047. static void update_reg_attrs(struct intel_overlay *overlay,
  1048. struct overlay_registers __iomem *regs)
  1049. {
  1050. iowrite32((overlay->contrast << 18) | (overlay->brightness & 0xff),
  1051. &regs->OCLRC0);
  1052. iowrite32(overlay->saturation, &regs->OCLRC1);
  1053. }
  1054. static bool check_gamma_bounds(u32 gamma1, u32 gamma2)
  1055. {
  1056. int i;
  1057. if (gamma1 & 0xff000000 || gamma2 & 0xff000000)
  1058. return false;
  1059. for (i = 0; i < 3; i++) {
  1060. if (((gamma1 >> i*8) & 0xff) >= ((gamma2 >> i*8) & 0xff))
  1061. return false;
  1062. }
  1063. return true;
  1064. }
  1065. static bool check_gamma5_errata(u32 gamma5)
  1066. {
  1067. int i;
  1068. for (i = 0; i < 3; i++) {
  1069. if (((gamma5 >> i*8) & 0xff) == 0x80)
  1070. return false;
  1071. }
  1072. return true;
  1073. }
  1074. static int check_gamma(struct drm_intel_overlay_attrs *attrs)
  1075. {
  1076. if (!check_gamma_bounds(0, attrs->gamma0) ||
  1077. !check_gamma_bounds(attrs->gamma0, attrs->gamma1) ||
  1078. !check_gamma_bounds(attrs->gamma1, attrs->gamma2) ||
  1079. !check_gamma_bounds(attrs->gamma2, attrs->gamma3) ||
  1080. !check_gamma_bounds(attrs->gamma3, attrs->gamma4) ||
  1081. !check_gamma_bounds(attrs->gamma4, attrs->gamma5) ||
  1082. !check_gamma_bounds(attrs->gamma5, 0x00ffffff))
  1083. return -EINVAL;
  1084. if (!check_gamma5_errata(attrs->gamma5))
  1085. return -EINVAL;
  1086. return 0;
  1087. }
  1088. int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
  1089. struct drm_file *file_priv)
  1090. {
  1091. struct drm_intel_overlay_attrs *attrs = data;
  1092. struct drm_i915_private *dev_priv = to_i915(dev);
  1093. struct intel_overlay *overlay;
  1094. struct overlay_registers __iomem *regs;
  1095. int ret;
  1096. overlay = dev_priv->overlay;
  1097. if (!overlay) {
  1098. DRM_DEBUG("userspace bug: no overlay\n");
  1099. return -ENODEV;
  1100. }
  1101. drm_modeset_lock_all(dev);
  1102. mutex_lock(&dev->struct_mutex);
  1103. ret = -EINVAL;
  1104. if (!(attrs->flags & I915_OVERLAY_UPDATE_ATTRS)) {
  1105. attrs->color_key = overlay->color_key;
  1106. attrs->brightness = overlay->brightness;
  1107. attrs->contrast = overlay->contrast;
  1108. attrs->saturation = overlay->saturation;
  1109. if (!IS_GEN2(dev_priv)) {
  1110. attrs->gamma0 = I915_READ(OGAMC0);
  1111. attrs->gamma1 = I915_READ(OGAMC1);
  1112. attrs->gamma2 = I915_READ(OGAMC2);
  1113. attrs->gamma3 = I915_READ(OGAMC3);
  1114. attrs->gamma4 = I915_READ(OGAMC4);
  1115. attrs->gamma5 = I915_READ(OGAMC5);
  1116. }
  1117. } else {
  1118. if (attrs->brightness < -128 || attrs->brightness > 127)
  1119. goto out_unlock;
  1120. if (attrs->contrast > 255)
  1121. goto out_unlock;
  1122. if (attrs->saturation > 1023)
  1123. goto out_unlock;
  1124. overlay->color_key = attrs->color_key;
  1125. overlay->brightness = attrs->brightness;
  1126. overlay->contrast = attrs->contrast;
  1127. overlay->saturation = attrs->saturation;
  1128. regs = intel_overlay_map_regs(overlay);
  1129. if (!regs) {
  1130. ret = -ENOMEM;
  1131. goto out_unlock;
  1132. }
  1133. update_reg_attrs(overlay, regs);
  1134. intel_overlay_unmap_regs(overlay, regs);
  1135. if (attrs->flags & I915_OVERLAY_UPDATE_GAMMA) {
  1136. if (IS_GEN2(dev_priv))
  1137. goto out_unlock;
  1138. if (overlay->active) {
  1139. ret = -EBUSY;
  1140. goto out_unlock;
  1141. }
  1142. ret = check_gamma(attrs);
  1143. if (ret)
  1144. goto out_unlock;
  1145. I915_WRITE(OGAMC0, attrs->gamma0);
  1146. I915_WRITE(OGAMC1, attrs->gamma1);
  1147. I915_WRITE(OGAMC2, attrs->gamma2);
  1148. I915_WRITE(OGAMC3, attrs->gamma3);
  1149. I915_WRITE(OGAMC4, attrs->gamma4);
  1150. I915_WRITE(OGAMC5, attrs->gamma5);
  1151. }
  1152. }
  1153. overlay->color_key_enabled = (attrs->flags & I915_OVERLAY_DISABLE_DEST_COLORKEY) == 0;
  1154. ret = 0;
  1155. out_unlock:
  1156. mutex_unlock(&dev->struct_mutex);
  1157. drm_modeset_unlock_all(dev);
  1158. return ret;
  1159. }
  1160. void intel_setup_overlay(struct drm_i915_private *dev_priv)
  1161. {
  1162. struct intel_overlay *overlay;
  1163. struct drm_i915_gem_object *reg_bo;
  1164. struct overlay_registers __iomem *regs;
  1165. struct i915_vma *vma = NULL;
  1166. int ret;
  1167. if (!HAS_OVERLAY(dev_priv))
  1168. return;
  1169. overlay = kzalloc(sizeof(*overlay), GFP_KERNEL);
  1170. if (!overlay)
  1171. return;
  1172. mutex_lock(&dev_priv->drm.struct_mutex);
  1173. if (WARN_ON(dev_priv->overlay))
  1174. goto out_free;
  1175. overlay->i915 = dev_priv;
  1176. reg_bo = NULL;
  1177. if (!OVERLAY_NEEDS_PHYSICAL(dev_priv))
  1178. reg_bo = i915_gem_object_create_stolen(dev_priv, PAGE_SIZE);
  1179. if (reg_bo == NULL)
  1180. reg_bo = i915_gem_object_create(dev_priv, PAGE_SIZE);
  1181. if (IS_ERR(reg_bo))
  1182. goto out_free;
  1183. overlay->reg_bo = reg_bo;
  1184. if (OVERLAY_NEEDS_PHYSICAL(dev_priv)) {
  1185. ret = i915_gem_object_attach_phys(reg_bo, PAGE_SIZE);
  1186. if (ret) {
  1187. DRM_ERROR("failed to attach phys overlay regs\n");
  1188. goto out_free_bo;
  1189. }
  1190. overlay->flip_addr = reg_bo->phys_handle->busaddr;
  1191. } else {
  1192. vma = i915_gem_object_ggtt_pin(reg_bo, NULL,
  1193. 0, PAGE_SIZE, PIN_MAPPABLE);
  1194. if (IS_ERR(vma)) {
  1195. DRM_ERROR("failed to pin overlay register bo\n");
  1196. ret = PTR_ERR(vma);
  1197. goto out_free_bo;
  1198. }
  1199. overlay->flip_addr = i915_ggtt_offset(vma);
  1200. ret = i915_gem_object_set_to_gtt_domain(reg_bo, true);
  1201. if (ret) {
  1202. DRM_ERROR("failed to move overlay register bo into the GTT\n");
  1203. goto out_unpin_bo;
  1204. }
  1205. }
  1206. /* init all values */
  1207. overlay->color_key = 0x0101fe;
  1208. overlay->color_key_enabled = true;
  1209. overlay->brightness = -19;
  1210. overlay->contrast = 75;
  1211. overlay->saturation = 146;
  1212. regs = intel_overlay_map_regs(overlay);
  1213. if (!regs)
  1214. goto out_unpin_bo;
  1215. memset_io(regs, 0, sizeof(struct overlay_registers));
  1216. update_polyphase_filter(regs);
  1217. update_reg_attrs(overlay, regs);
  1218. intel_overlay_unmap_regs(overlay, regs);
  1219. dev_priv->overlay = overlay;
  1220. mutex_unlock(&dev_priv->drm.struct_mutex);
  1221. DRM_INFO("initialized overlay support\n");
  1222. return;
  1223. out_unpin_bo:
  1224. if (vma)
  1225. i915_vma_unpin(vma);
  1226. out_free_bo:
  1227. i915_gem_object_put(reg_bo);
  1228. out_free:
  1229. mutex_unlock(&dev_priv->drm.struct_mutex);
  1230. kfree(overlay);
  1231. return;
  1232. }
  1233. void intel_cleanup_overlay(struct drm_i915_private *dev_priv)
  1234. {
  1235. if (!dev_priv->overlay)
  1236. return;
  1237. /* The bo's should be free'd by the generic code already.
  1238. * Furthermore modesetting teardown happens beforehand so the
  1239. * hardware should be off already */
  1240. WARN_ON(dev_priv->overlay->active);
  1241. i915_gem_object_put(dev_priv->overlay->reg_bo);
  1242. kfree(dev_priv->overlay);
  1243. }
  1244. #if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
  1245. struct intel_overlay_error_state {
  1246. struct overlay_registers regs;
  1247. unsigned long base;
  1248. u32 dovsta;
  1249. u32 isr;
  1250. };
  1251. static struct overlay_registers __iomem *
  1252. intel_overlay_map_regs_atomic(struct intel_overlay *overlay)
  1253. {
  1254. struct drm_i915_private *dev_priv = overlay->i915;
  1255. struct overlay_registers __iomem *regs;
  1256. if (OVERLAY_NEEDS_PHYSICAL(dev_priv))
  1257. /* Cast to make sparse happy, but it's wc memory anyway, so
  1258. * equivalent to the wc io mapping on X86. */
  1259. regs = (struct overlay_registers __iomem *)
  1260. overlay->reg_bo->phys_handle->vaddr;
  1261. else
  1262. regs = io_mapping_map_atomic_wc(&dev_priv->ggtt.mappable,
  1263. overlay->flip_addr);
  1264. return regs;
  1265. }
  1266. static void intel_overlay_unmap_regs_atomic(struct intel_overlay *overlay,
  1267. struct overlay_registers __iomem *regs)
  1268. {
  1269. if (!OVERLAY_NEEDS_PHYSICAL(overlay->i915))
  1270. io_mapping_unmap_atomic(regs);
  1271. }
  1272. struct intel_overlay_error_state *
  1273. intel_overlay_capture_error_state(struct drm_i915_private *dev_priv)
  1274. {
  1275. struct intel_overlay *overlay = dev_priv->overlay;
  1276. struct intel_overlay_error_state *error;
  1277. struct overlay_registers __iomem *regs;
  1278. if (!overlay || !overlay->active)
  1279. return NULL;
  1280. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  1281. if (error == NULL)
  1282. return NULL;
  1283. error->dovsta = I915_READ(DOVSTA);
  1284. error->isr = I915_READ(ISR);
  1285. error->base = overlay->flip_addr;
  1286. regs = intel_overlay_map_regs_atomic(overlay);
  1287. if (!regs)
  1288. goto err;
  1289. memcpy_fromio(&error->regs, regs, sizeof(struct overlay_registers));
  1290. intel_overlay_unmap_regs_atomic(overlay, regs);
  1291. return error;
  1292. err:
  1293. kfree(error);
  1294. return NULL;
  1295. }
  1296. void
  1297. intel_overlay_print_error_state(struct drm_i915_error_state_buf *m,
  1298. struct intel_overlay_error_state *error)
  1299. {
  1300. i915_error_printf(m, "Overlay, status: 0x%08x, interrupt: 0x%08x\n",
  1301. error->dovsta, error->isr);
  1302. i915_error_printf(m, " Register file at 0x%08lx:\n",
  1303. error->base);
  1304. #define P(x) i915_error_printf(m, " " #x ": 0x%08x\n", error->regs.x)
  1305. P(OBUF_0Y);
  1306. P(OBUF_1Y);
  1307. P(OBUF_0U);
  1308. P(OBUF_0V);
  1309. P(OBUF_1U);
  1310. P(OBUF_1V);
  1311. P(OSTRIDE);
  1312. P(YRGB_VPH);
  1313. P(UV_VPH);
  1314. P(HORZ_PH);
  1315. P(INIT_PHS);
  1316. P(DWINPOS);
  1317. P(DWINSZ);
  1318. P(SWIDTH);
  1319. P(SWIDTHSW);
  1320. P(SHEIGHT);
  1321. P(YRGBSCALE);
  1322. P(UVSCALE);
  1323. P(OCLRC0);
  1324. P(OCLRC1);
  1325. P(DCLRKV);
  1326. P(DCLRKM);
  1327. P(SCLRKVH);
  1328. P(SCLRKVL);
  1329. P(SCLRKEN);
  1330. P(OCONFIG);
  1331. P(OCMD);
  1332. P(OSTART_0Y);
  1333. P(OSTART_1Y);
  1334. P(OSTART_0U);
  1335. P(OSTART_0V);
  1336. P(OSTART_1U);
  1337. P(OSTART_1V);
  1338. P(OTILEOFF_0Y);
  1339. P(OTILEOFF_1Y);
  1340. P(OTILEOFF_0U);
  1341. P(OTILEOFF_0V);
  1342. P(OTILEOFF_1U);
  1343. P(OTILEOFF_1V);
  1344. P(FASTHSCALE);
  1345. P(UVSCALEV);
  1346. #undef P
  1347. }
  1348. #endif