intel_i2c.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740
  1. /*
  2. * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2008,2010 Intel Corporation
  4. * Jesse Barnes <jesse.barnes@intel.com>
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  22. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. *
  25. * Authors:
  26. * Eric Anholt <eric@anholt.net>
  27. * Chris Wilson <chris@chris-wilson.co.uk>
  28. */
  29. #include <linux/i2c.h>
  30. #include <linux/i2c-algo-bit.h>
  31. #include <linux/export.h>
  32. #include <drm/drmP.h>
  33. #include "intel_drv.h"
  34. #include <drm/i915_drm.h>
  35. #include "i915_drv.h"
  36. struct gmbus_pin {
  37. const char *name;
  38. i915_reg_t reg;
  39. };
  40. /* Map gmbus pin pairs to names and registers. */
  41. static const struct gmbus_pin gmbus_pins[] = {
  42. [GMBUS_PIN_SSC] = { "ssc", GPIOB },
  43. [GMBUS_PIN_VGADDC] = { "vga", GPIOA },
  44. [GMBUS_PIN_PANEL] = { "panel", GPIOC },
  45. [GMBUS_PIN_DPC] = { "dpc", GPIOD },
  46. [GMBUS_PIN_DPB] = { "dpb", GPIOE },
  47. [GMBUS_PIN_DPD] = { "dpd", GPIOF },
  48. };
  49. static const struct gmbus_pin gmbus_pins_bdw[] = {
  50. [GMBUS_PIN_VGADDC] = { "vga", GPIOA },
  51. [GMBUS_PIN_DPC] = { "dpc", GPIOD },
  52. [GMBUS_PIN_DPB] = { "dpb", GPIOE },
  53. [GMBUS_PIN_DPD] = { "dpd", GPIOF },
  54. };
  55. static const struct gmbus_pin gmbus_pins_skl[] = {
  56. [GMBUS_PIN_DPC] = { "dpc", GPIOD },
  57. [GMBUS_PIN_DPB] = { "dpb", GPIOE },
  58. [GMBUS_PIN_DPD] = { "dpd", GPIOF },
  59. };
  60. static const struct gmbus_pin gmbus_pins_bxt[] = {
  61. [GMBUS_PIN_1_BXT] = { "dpb", GPIOB },
  62. [GMBUS_PIN_2_BXT] = { "dpc", GPIOC },
  63. [GMBUS_PIN_3_BXT] = { "misc", GPIOD },
  64. };
  65. /* pin is expected to be valid */
  66. static const struct gmbus_pin *get_gmbus_pin(struct drm_i915_private *dev_priv,
  67. unsigned int pin)
  68. {
  69. if (IS_BROXTON(dev_priv))
  70. return &gmbus_pins_bxt[pin];
  71. else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
  72. return &gmbus_pins_skl[pin];
  73. else if (IS_BROADWELL(dev_priv))
  74. return &gmbus_pins_bdw[pin];
  75. else
  76. return &gmbus_pins[pin];
  77. }
  78. bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
  79. unsigned int pin)
  80. {
  81. unsigned int size;
  82. if (IS_BROXTON(dev_priv))
  83. size = ARRAY_SIZE(gmbus_pins_bxt);
  84. else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
  85. size = ARRAY_SIZE(gmbus_pins_skl);
  86. else if (IS_BROADWELL(dev_priv))
  87. size = ARRAY_SIZE(gmbus_pins_bdw);
  88. else
  89. size = ARRAY_SIZE(gmbus_pins);
  90. return pin < size &&
  91. i915_mmio_reg_valid(get_gmbus_pin(dev_priv, pin)->reg);
  92. }
  93. /* Intel GPIO access functions */
  94. #define I2C_RISEFALL_TIME 10
  95. static inline struct intel_gmbus *
  96. to_intel_gmbus(struct i2c_adapter *i2c)
  97. {
  98. return container_of(i2c, struct intel_gmbus, adapter);
  99. }
  100. void
  101. intel_i2c_reset(struct drm_device *dev)
  102. {
  103. struct drm_i915_private *dev_priv = to_i915(dev);
  104. I915_WRITE(GMBUS0, 0);
  105. I915_WRITE(GMBUS4, 0);
  106. }
  107. static void intel_i2c_quirk_set(struct drm_i915_private *dev_priv, bool enable)
  108. {
  109. u32 val;
  110. /* When using bit bashing for I2C, this bit needs to be set to 1 */
  111. if (!IS_PINEVIEW(dev_priv))
  112. return;
  113. val = I915_READ(DSPCLK_GATE_D);
  114. if (enable)
  115. val |= DPCUNIT_CLOCK_GATE_DISABLE;
  116. else
  117. val &= ~DPCUNIT_CLOCK_GATE_DISABLE;
  118. I915_WRITE(DSPCLK_GATE_D, val);
  119. }
  120. static u32 get_reserved(struct intel_gmbus *bus)
  121. {
  122. struct drm_i915_private *dev_priv = bus->dev_priv;
  123. u32 reserved = 0;
  124. /* On most chips, these bits must be preserved in software. */
  125. if (!IS_I830(dev_priv) && !IS_845G(dev_priv))
  126. reserved = I915_READ_NOTRACE(bus->gpio_reg) &
  127. (GPIO_DATA_PULLUP_DISABLE |
  128. GPIO_CLOCK_PULLUP_DISABLE);
  129. return reserved;
  130. }
  131. static int get_clock(void *data)
  132. {
  133. struct intel_gmbus *bus = data;
  134. struct drm_i915_private *dev_priv = bus->dev_priv;
  135. u32 reserved = get_reserved(bus);
  136. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | GPIO_CLOCK_DIR_MASK);
  137. I915_WRITE_NOTRACE(bus->gpio_reg, reserved);
  138. return (I915_READ_NOTRACE(bus->gpio_reg) & GPIO_CLOCK_VAL_IN) != 0;
  139. }
  140. static int get_data(void *data)
  141. {
  142. struct intel_gmbus *bus = data;
  143. struct drm_i915_private *dev_priv = bus->dev_priv;
  144. u32 reserved = get_reserved(bus);
  145. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | GPIO_DATA_DIR_MASK);
  146. I915_WRITE_NOTRACE(bus->gpio_reg, reserved);
  147. return (I915_READ_NOTRACE(bus->gpio_reg) & GPIO_DATA_VAL_IN) != 0;
  148. }
  149. static void set_clock(void *data, int state_high)
  150. {
  151. struct intel_gmbus *bus = data;
  152. struct drm_i915_private *dev_priv = bus->dev_priv;
  153. u32 reserved = get_reserved(bus);
  154. u32 clock_bits;
  155. if (state_high)
  156. clock_bits = GPIO_CLOCK_DIR_IN | GPIO_CLOCK_DIR_MASK;
  157. else
  158. clock_bits = GPIO_CLOCK_DIR_OUT | GPIO_CLOCK_DIR_MASK |
  159. GPIO_CLOCK_VAL_MASK;
  160. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | clock_bits);
  161. POSTING_READ(bus->gpio_reg);
  162. }
  163. static void set_data(void *data, int state_high)
  164. {
  165. struct intel_gmbus *bus = data;
  166. struct drm_i915_private *dev_priv = bus->dev_priv;
  167. u32 reserved = get_reserved(bus);
  168. u32 data_bits;
  169. if (state_high)
  170. data_bits = GPIO_DATA_DIR_IN | GPIO_DATA_DIR_MASK;
  171. else
  172. data_bits = GPIO_DATA_DIR_OUT | GPIO_DATA_DIR_MASK |
  173. GPIO_DATA_VAL_MASK;
  174. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | data_bits);
  175. POSTING_READ(bus->gpio_reg);
  176. }
  177. static int
  178. intel_gpio_pre_xfer(struct i2c_adapter *adapter)
  179. {
  180. struct intel_gmbus *bus = container_of(adapter,
  181. struct intel_gmbus,
  182. adapter);
  183. struct drm_i915_private *dev_priv = bus->dev_priv;
  184. intel_i2c_reset(&dev_priv->drm);
  185. intel_i2c_quirk_set(dev_priv, true);
  186. set_data(bus, 1);
  187. set_clock(bus, 1);
  188. udelay(I2C_RISEFALL_TIME);
  189. return 0;
  190. }
  191. static void
  192. intel_gpio_post_xfer(struct i2c_adapter *adapter)
  193. {
  194. struct intel_gmbus *bus = container_of(adapter,
  195. struct intel_gmbus,
  196. adapter);
  197. struct drm_i915_private *dev_priv = bus->dev_priv;
  198. set_data(bus, 1);
  199. set_clock(bus, 1);
  200. intel_i2c_quirk_set(dev_priv, false);
  201. }
  202. static void
  203. intel_gpio_setup(struct intel_gmbus *bus, unsigned int pin)
  204. {
  205. struct drm_i915_private *dev_priv = bus->dev_priv;
  206. struct i2c_algo_bit_data *algo;
  207. algo = &bus->bit_algo;
  208. bus->gpio_reg = _MMIO(dev_priv->gpio_mmio_base +
  209. i915_mmio_reg_offset(get_gmbus_pin(dev_priv, pin)->reg));
  210. bus->adapter.algo_data = algo;
  211. algo->setsda = set_data;
  212. algo->setscl = set_clock;
  213. algo->getsda = get_data;
  214. algo->getscl = get_clock;
  215. algo->pre_xfer = intel_gpio_pre_xfer;
  216. algo->post_xfer = intel_gpio_post_xfer;
  217. algo->udelay = I2C_RISEFALL_TIME;
  218. algo->timeout = usecs_to_jiffies(2200);
  219. algo->data = bus;
  220. }
  221. static int gmbus_wait(struct drm_i915_private *dev_priv, u32 status, u32 irq_en)
  222. {
  223. DEFINE_WAIT(wait);
  224. u32 gmbus2;
  225. int ret;
  226. /* Important: The hw handles only the first bit, so set only one! Since
  227. * we also need to check for NAKs besides the hw ready/idle signal, we
  228. * need to wake up periodically and check that ourselves.
  229. */
  230. if (!HAS_GMBUS_IRQ(dev_priv))
  231. irq_en = 0;
  232. add_wait_queue(&dev_priv->gmbus_wait_queue, &wait);
  233. I915_WRITE_FW(GMBUS4, irq_en);
  234. status |= GMBUS_SATOER;
  235. ret = wait_for_us((gmbus2 = I915_READ_FW(GMBUS2)) & status, 2);
  236. if (ret)
  237. ret = wait_for((gmbus2 = I915_READ_FW(GMBUS2)) & status, 50);
  238. I915_WRITE_FW(GMBUS4, 0);
  239. remove_wait_queue(&dev_priv->gmbus_wait_queue, &wait);
  240. if (gmbus2 & GMBUS_SATOER)
  241. return -ENXIO;
  242. return ret;
  243. }
  244. static int
  245. gmbus_wait_idle(struct drm_i915_private *dev_priv)
  246. {
  247. DEFINE_WAIT(wait);
  248. u32 irq_enable;
  249. int ret;
  250. /* Important: The hw handles only the first bit, so set only one! */
  251. irq_enable = 0;
  252. if (HAS_GMBUS_IRQ(dev_priv))
  253. irq_enable = GMBUS_IDLE_EN;
  254. add_wait_queue(&dev_priv->gmbus_wait_queue, &wait);
  255. I915_WRITE_FW(GMBUS4, irq_enable);
  256. ret = intel_wait_for_register_fw(dev_priv,
  257. GMBUS2, GMBUS_ACTIVE, 0,
  258. 10);
  259. I915_WRITE_FW(GMBUS4, 0);
  260. remove_wait_queue(&dev_priv->gmbus_wait_queue, &wait);
  261. return ret;
  262. }
  263. static int
  264. gmbus_xfer_read_chunk(struct drm_i915_private *dev_priv,
  265. unsigned short addr, u8 *buf, unsigned int len,
  266. u32 gmbus1_index)
  267. {
  268. I915_WRITE_FW(GMBUS1,
  269. gmbus1_index |
  270. GMBUS_CYCLE_WAIT |
  271. (len << GMBUS_BYTE_COUNT_SHIFT) |
  272. (addr << GMBUS_SLAVE_ADDR_SHIFT) |
  273. GMBUS_SLAVE_READ | GMBUS_SW_RDY);
  274. while (len) {
  275. int ret;
  276. u32 val, loop = 0;
  277. ret = gmbus_wait(dev_priv, GMBUS_HW_RDY, GMBUS_HW_RDY_EN);
  278. if (ret)
  279. return ret;
  280. val = I915_READ_FW(GMBUS3);
  281. do {
  282. *buf++ = val & 0xff;
  283. val >>= 8;
  284. } while (--len && ++loop < 4);
  285. }
  286. return 0;
  287. }
  288. static int
  289. gmbus_xfer_read(struct drm_i915_private *dev_priv, struct i2c_msg *msg,
  290. u32 gmbus1_index)
  291. {
  292. u8 *buf = msg->buf;
  293. unsigned int rx_size = msg->len;
  294. unsigned int len;
  295. int ret;
  296. do {
  297. len = min(rx_size, GMBUS_BYTE_COUNT_MAX);
  298. ret = gmbus_xfer_read_chunk(dev_priv, msg->addr,
  299. buf, len, gmbus1_index);
  300. if (ret)
  301. return ret;
  302. rx_size -= len;
  303. buf += len;
  304. } while (rx_size != 0);
  305. return 0;
  306. }
  307. static int
  308. gmbus_xfer_write_chunk(struct drm_i915_private *dev_priv,
  309. unsigned short addr, u8 *buf, unsigned int len)
  310. {
  311. unsigned int chunk_size = len;
  312. u32 val, loop;
  313. val = loop = 0;
  314. while (len && loop < 4) {
  315. val |= *buf++ << (8 * loop++);
  316. len -= 1;
  317. }
  318. I915_WRITE_FW(GMBUS3, val);
  319. I915_WRITE_FW(GMBUS1,
  320. GMBUS_CYCLE_WAIT |
  321. (chunk_size << GMBUS_BYTE_COUNT_SHIFT) |
  322. (addr << GMBUS_SLAVE_ADDR_SHIFT) |
  323. GMBUS_SLAVE_WRITE | GMBUS_SW_RDY);
  324. while (len) {
  325. int ret;
  326. val = loop = 0;
  327. do {
  328. val |= *buf++ << (8 * loop);
  329. } while (--len && ++loop < 4);
  330. I915_WRITE_FW(GMBUS3, val);
  331. ret = gmbus_wait(dev_priv, GMBUS_HW_RDY, GMBUS_HW_RDY_EN);
  332. if (ret)
  333. return ret;
  334. }
  335. return 0;
  336. }
  337. static int
  338. gmbus_xfer_write(struct drm_i915_private *dev_priv, struct i2c_msg *msg)
  339. {
  340. u8 *buf = msg->buf;
  341. unsigned int tx_size = msg->len;
  342. unsigned int len;
  343. int ret;
  344. do {
  345. len = min(tx_size, GMBUS_BYTE_COUNT_MAX);
  346. ret = gmbus_xfer_write_chunk(dev_priv, msg->addr, buf, len);
  347. if (ret)
  348. return ret;
  349. buf += len;
  350. tx_size -= len;
  351. } while (tx_size != 0);
  352. return 0;
  353. }
  354. /*
  355. * The gmbus controller can combine a 1 or 2 byte write with a read that
  356. * immediately follows it by using an "INDEX" cycle.
  357. */
  358. static bool
  359. gmbus_is_index_read(struct i2c_msg *msgs, int i, int num)
  360. {
  361. return (i + 1 < num &&
  362. !(msgs[i].flags & I2C_M_RD) && msgs[i].len <= 2 &&
  363. (msgs[i + 1].flags & I2C_M_RD));
  364. }
  365. static int
  366. gmbus_xfer_index_read(struct drm_i915_private *dev_priv, struct i2c_msg *msgs)
  367. {
  368. u32 gmbus1_index = 0;
  369. u32 gmbus5 = 0;
  370. int ret;
  371. if (msgs[0].len == 2)
  372. gmbus5 = GMBUS_2BYTE_INDEX_EN |
  373. msgs[0].buf[1] | (msgs[0].buf[0] << 8);
  374. if (msgs[0].len == 1)
  375. gmbus1_index = GMBUS_CYCLE_INDEX |
  376. (msgs[0].buf[0] << GMBUS_SLAVE_INDEX_SHIFT);
  377. /* GMBUS5 holds 16-bit index */
  378. if (gmbus5)
  379. I915_WRITE_FW(GMBUS5, gmbus5);
  380. ret = gmbus_xfer_read(dev_priv, &msgs[1], gmbus1_index);
  381. /* Clear GMBUS5 after each index transfer */
  382. if (gmbus5)
  383. I915_WRITE_FW(GMBUS5, 0);
  384. return ret;
  385. }
  386. static int
  387. do_gmbus_xfer(struct i2c_adapter *adapter, struct i2c_msg *msgs, int num)
  388. {
  389. struct intel_gmbus *bus = container_of(adapter,
  390. struct intel_gmbus,
  391. adapter);
  392. struct drm_i915_private *dev_priv = bus->dev_priv;
  393. int i = 0, inc, try = 0;
  394. int ret = 0;
  395. retry:
  396. I915_WRITE_FW(GMBUS0, bus->reg0);
  397. for (; i < num; i += inc) {
  398. inc = 1;
  399. if (gmbus_is_index_read(msgs, i, num)) {
  400. ret = gmbus_xfer_index_read(dev_priv, &msgs[i]);
  401. inc = 2; /* an index read is two msgs */
  402. } else if (msgs[i].flags & I2C_M_RD) {
  403. ret = gmbus_xfer_read(dev_priv, &msgs[i], 0);
  404. } else {
  405. ret = gmbus_xfer_write(dev_priv, &msgs[i]);
  406. }
  407. if (!ret)
  408. ret = gmbus_wait(dev_priv,
  409. GMBUS_HW_WAIT_PHASE, GMBUS_HW_WAIT_EN);
  410. if (ret == -ETIMEDOUT)
  411. goto timeout;
  412. else if (ret)
  413. goto clear_err;
  414. }
  415. /* Generate a STOP condition on the bus. Note that gmbus can't generata
  416. * a STOP on the very first cycle. To simplify the code we
  417. * unconditionally generate the STOP condition with an additional gmbus
  418. * cycle. */
  419. I915_WRITE_FW(GMBUS1, GMBUS_CYCLE_STOP | GMBUS_SW_RDY);
  420. /* Mark the GMBUS interface as disabled after waiting for idle.
  421. * We will re-enable it at the start of the next xfer,
  422. * till then let it sleep.
  423. */
  424. if (gmbus_wait_idle(dev_priv)) {
  425. DRM_DEBUG_KMS("GMBUS [%s] timed out waiting for idle\n",
  426. adapter->name);
  427. ret = -ETIMEDOUT;
  428. }
  429. I915_WRITE_FW(GMBUS0, 0);
  430. ret = ret ?: i;
  431. goto out;
  432. clear_err:
  433. /*
  434. * Wait for bus to IDLE before clearing NAK.
  435. * If we clear the NAK while bus is still active, then it will stay
  436. * active and the next transaction may fail.
  437. *
  438. * If no ACK is received during the address phase of a transaction, the
  439. * adapter must report -ENXIO. It is not clear what to return if no ACK
  440. * is received at other times. But we have to be careful to not return
  441. * spurious -ENXIO because that will prevent i2c and drm edid functions
  442. * from retrying. So return -ENXIO only when gmbus properly quiescents -
  443. * timing out seems to happen when there _is_ a ddc chip present, but
  444. * it's slow responding and only answers on the 2nd retry.
  445. */
  446. ret = -ENXIO;
  447. if (gmbus_wait_idle(dev_priv)) {
  448. DRM_DEBUG_KMS("GMBUS [%s] timed out after NAK\n",
  449. adapter->name);
  450. ret = -ETIMEDOUT;
  451. }
  452. /* Toggle the Software Clear Interrupt bit. This has the effect
  453. * of resetting the GMBUS controller and so clearing the
  454. * BUS_ERROR raised by the slave's NAK.
  455. */
  456. I915_WRITE_FW(GMBUS1, GMBUS_SW_CLR_INT);
  457. I915_WRITE_FW(GMBUS1, 0);
  458. I915_WRITE_FW(GMBUS0, 0);
  459. DRM_DEBUG_KMS("GMBUS [%s] NAK for addr: %04x %c(%d)\n",
  460. adapter->name, msgs[i].addr,
  461. (msgs[i].flags & I2C_M_RD) ? 'r' : 'w', msgs[i].len);
  462. /*
  463. * Passive adapters sometimes NAK the first probe. Retry the first
  464. * message once on -ENXIO for GMBUS transfers; the bit banging algorithm
  465. * has retries internally. See also the retry loop in
  466. * drm_do_probe_ddc_edid, which bails out on the first -ENXIO.
  467. */
  468. if (ret == -ENXIO && i == 0 && try++ == 0) {
  469. DRM_DEBUG_KMS("GMBUS [%s] NAK on first message, retry\n",
  470. adapter->name);
  471. goto retry;
  472. }
  473. goto out;
  474. timeout:
  475. DRM_DEBUG_KMS("GMBUS [%s] timed out, falling back to bit banging on pin %d\n",
  476. bus->adapter.name, bus->reg0 & 0xff);
  477. I915_WRITE_FW(GMBUS0, 0);
  478. /*
  479. * Hardware may not support GMBUS over these pins? Try GPIO bitbanging
  480. * instead. Use EAGAIN to have i2c core retry.
  481. */
  482. ret = -EAGAIN;
  483. out:
  484. return ret;
  485. }
  486. static int
  487. gmbus_xfer(struct i2c_adapter *adapter, struct i2c_msg *msgs, int num)
  488. {
  489. struct intel_gmbus *bus = container_of(adapter, struct intel_gmbus,
  490. adapter);
  491. struct drm_i915_private *dev_priv = bus->dev_priv;
  492. int ret;
  493. intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
  494. mutex_lock(&dev_priv->gmbus_mutex);
  495. if (bus->force_bit) {
  496. ret = i2c_bit_algo.master_xfer(adapter, msgs, num);
  497. if (ret < 0)
  498. bus->force_bit &= ~GMBUS_FORCE_BIT_RETRY;
  499. } else {
  500. ret = do_gmbus_xfer(adapter, msgs, num);
  501. if (ret == -EAGAIN)
  502. bus->force_bit |= GMBUS_FORCE_BIT_RETRY;
  503. }
  504. mutex_unlock(&dev_priv->gmbus_mutex);
  505. intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS);
  506. return ret;
  507. }
  508. static u32 gmbus_func(struct i2c_adapter *adapter)
  509. {
  510. return i2c_bit_algo.functionality(adapter) &
  511. (I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL |
  512. /* I2C_FUNC_10BIT_ADDR | */
  513. I2C_FUNC_SMBUS_READ_BLOCK_DATA |
  514. I2C_FUNC_SMBUS_BLOCK_PROC_CALL);
  515. }
  516. static const struct i2c_algorithm gmbus_algorithm = {
  517. .master_xfer = gmbus_xfer,
  518. .functionality = gmbus_func
  519. };
  520. /**
  521. * intel_gmbus_setup - instantiate all Intel i2c GMBuses
  522. * @dev: DRM device
  523. */
  524. int intel_setup_gmbus(struct drm_device *dev)
  525. {
  526. struct drm_i915_private *dev_priv = to_i915(dev);
  527. struct pci_dev *pdev = dev_priv->drm.pdev;
  528. struct intel_gmbus *bus;
  529. unsigned int pin;
  530. int ret;
  531. if (HAS_PCH_NOP(dev_priv))
  532. return 0;
  533. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  534. dev_priv->gpio_mmio_base = VLV_DISPLAY_BASE;
  535. else if (!HAS_GMCH_DISPLAY(dev_priv))
  536. dev_priv->gpio_mmio_base =
  537. i915_mmio_reg_offset(PCH_GPIOA) -
  538. i915_mmio_reg_offset(GPIOA);
  539. mutex_init(&dev_priv->gmbus_mutex);
  540. init_waitqueue_head(&dev_priv->gmbus_wait_queue);
  541. for (pin = 0; pin < ARRAY_SIZE(dev_priv->gmbus); pin++) {
  542. if (!intel_gmbus_is_valid_pin(dev_priv, pin))
  543. continue;
  544. bus = &dev_priv->gmbus[pin];
  545. bus->adapter.owner = THIS_MODULE;
  546. bus->adapter.class = I2C_CLASS_DDC;
  547. snprintf(bus->adapter.name,
  548. sizeof(bus->adapter.name),
  549. "i915 gmbus %s",
  550. get_gmbus_pin(dev_priv, pin)->name);
  551. bus->adapter.dev.parent = &pdev->dev;
  552. bus->dev_priv = dev_priv;
  553. bus->adapter.algo = &gmbus_algorithm;
  554. /*
  555. * We wish to retry with bit banging
  556. * after a timed out GMBUS attempt.
  557. */
  558. bus->adapter.retries = 1;
  559. /* By default use a conservative clock rate */
  560. bus->reg0 = pin | GMBUS_RATE_100KHZ;
  561. /* gmbus seems to be broken on i830 */
  562. if (IS_I830(dev_priv))
  563. bus->force_bit = 1;
  564. intel_gpio_setup(bus, pin);
  565. ret = i2c_add_adapter(&bus->adapter);
  566. if (ret)
  567. goto err;
  568. }
  569. intel_i2c_reset(&dev_priv->drm);
  570. return 0;
  571. err:
  572. while (pin--) {
  573. if (!intel_gmbus_is_valid_pin(dev_priv, pin))
  574. continue;
  575. bus = &dev_priv->gmbus[pin];
  576. i2c_del_adapter(&bus->adapter);
  577. }
  578. return ret;
  579. }
  580. struct i2c_adapter *intel_gmbus_get_adapter(struct drm_i915_private *dev_priv,
  581. unsigned int pin)
  582. {
  583. if (WARN_ON(!intel_gmbus_is_valid_pin(dev_priv, pin)))
  584. return NULL;
  585. return &dev_priv->gmbus[pin].adapter;
  586. }
  587. void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed)
  588. {
  589. struct intel_gmbus *bus = to_intel_gmbus(adapter);
  590. bus->reg0 = (bus->reg0 & ~(0x3 << 8)) | speed;
  591. }
  592. void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit)
  593. {
  594. struct intel_gmbus *bus = to_intel_gmbus(adapter);
  595. struct drm_i915_private *dev_priv = bus->dev_priv;
  596. mutex_lock(&dev_priv->gmbus_mutex);
  597. bus->force_bit += force_bit ? 1 : -1;
  598. DRM_DEBUG_KMS("%sabling bit-banging on %s. force bit now %d\n",
  599. force_bit ? "en" : "dis", adapter->name,
  600. bus->force_bit);
  601. mutex_unlock(&dev_priv->gmbus_mutex);
  602. }
  603. void intel_teardown_gmbus(struct drm_device *dev)
  604. {
  605. struct drm_i915_private *dev_priv = to_i915(dev);
  606. struct intel_gmbus *bus;
  607. unsigned int pin;
  608. for (pin = 0; pin < ARRAY_SIZE(dev_priv->gmbus); pin++) {
  609. if (!intel_gmbus_is_valid_pin(dev_priv, pin))
  610. continue;
  611. bus = &dev_priv->gmbus[pin];
  612. i2c_del_adapter(&bus->adapter);
  613. }
  614. }