i915_suspend.c 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153
  1. /*
  2. *
  3. * Copyright 2008 (c) Intel Corporation
  4. * Jesse Barnes <jbarnes@virtuousgeek.org>
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the
  8. * "Software"), to deal in the Software without restriction, including
  9. * without limitation the rights to use, copy, modify, merge, publish,
  10. * distribute, sub license, and/or sell copies of the Software, and to
  11. * permit persons to whom the Software is furnished to do so, subject to
  12. * the following conditions:
  13. *
  14. * The above copyright notice and this permission notice (including the
  15. * next paragraph) shall be included in all copies or substantial portions
  16. * of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  19. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  20. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  21. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  22. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  23. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  24. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/i915_drm.h>
  28. #include "intel_drv.h"
  29. #include "i915_reg.h"
  30. static void i915_save_display(struct drm_i915_private *dev_priv)
  31. {
  32. /* Display arbitration control */
  33. if (INTEL_GEN(dev_priv) <= 4)
  34. dev_priv->regfile.saveDSPARB = I915_READ(DSPARB);
  35. /* save FBC interval */
  36. if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) <= 4 && !IS_G4X(dev_priv))
  37. dev_priv->regfile.saveFBC_CONTROL = I915_READ(FBC_CONTROL);
  38. }
  39. static void i915_restore_display(struct drm_i915_private *dev_priv)
  40. {
  41. /* Display arbitration */
  42. if (INTEL_GEN(dev_priv) <= 4)
  43. I915_WRITE(DSPARB, dev_priv->regfile.saveDSPARB);
  44. /* only restore FBC info on the platform that supports FBC*/
  45. intel_fbc_global_disable(dev_priv);
  46. /* restore FBC interval */
  47. if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) <= 4 && !IS_G4X(dev_priv))
  48. I915_WRITE(FBC_CONTROL, dev_priv->regfile.saveFBC_CONTROL);
  49. i915_redisable_vga(dev_priv);
  50. }
  51. int i915_save_state(struct drm_device *dev)
  52. {
  53. struct drm_i915_private *dev_priv = to_i915(dev);
  54. struct pci_dev *pdev = dev_priv->drm.pdev;
  55. int i;
  56. mutex_lock(&dev->struct_mutex);
  57. i915_save_display(dev_priv);
  58. if (IS_GEN4(dev_priv))
  59. pci_read_config_word(pdev, GCDGMBUS,
  60. &dev_priv->regfile.saveGCDGMBUS);
  61. /* Cache mode state */
  62. if (INTEL_GEN(dev_priv) < 7)
  63. dev_priv->regfile.saveCACHE_MODE_0 = I915_READ(CACHE_MODE_0);
  64. /* Memory Arbitration state */
  65. dev_priv->regfile.saveMI_ARB_STATE = I915_READ(MI_ARB_STATE);
  66. /* Scratch space */
  67. if (IS_GEN2(dev_priv) && IS_MOBILE(dev_priv)) {
  68. for (i = 0; i < 7; i++) {
  69. dev_priv->regfile.saveSWF0[i] = I915_READ(SWF0(i));
  70. dev_priv->regfile.saveSWF1[i] = I915_READ(SWF1(i));
  71. }
  72. for (i = 0; i < 3; i++)
  73. dev_priv->regfile.saveSWF3[i] = I915_READ(SWF3(i));
  74. } else if (IS_GEN2(dev_priv)) {
  75. for (i = 0; i < 7; i++)
  76. dev_priv->regfile.saveSWF1[i] = I915_READ(SWF1(i));
  77. } else if (HAS_GMCH_DISPLAY(dev_priv)) {
  78. for (i = 0; i < 16; i++) {
  79. dev_priv->regfile.saveSWF0[i] = I915_READ(SWF0(i));
  80. dev_priv->regfile.saveSWF1[i] = I915_READ(SWF1(i));
  81. }
  82. for (i = 0; i < 3; i++)
  83. dev_priv->regfile.saveSWF3[i] = I915_READ(SWF3(i));
  84. }
  85. mutex_unlock(&dev->struct_mutex);
  86. return 0;
  87. }
  88. int i915_restore_state(struct drm_device *dev)
  89. {
  90. struct drm_i915_private *dev_priv = to_i915(dev);
  91. struct pci_dev *pdev = dev_priv->drm.pdev;
  92. int i;
  93. mutex_lock(&dev->struct_mutex);
  94. i915_gem_restore_fences(dev_priv);
  95. if (IS_GEN4(dev_priv))
  96. pci_write_config_word(pdev, GCDGMBUS,
  97. dev_priv->regfile.saveGCDGMBUS);
  98. i915_restore_display(dev_priv);
  99. /* Cache mode state */
  100. if (INTEL_GEN(dev_priv) < 7)
  101. I915_WRITE(CACHE_MODE_0, dev_priv->regfile.saveCACHE_MODE_0 |
  102. 0xffff0000);
  103. /* Memory arbitration state */
  104. I915_WRITE(MI_ARB_STATE, dev_priv->regfile.saveMI_ARB_STATE | 0xffff0000);
  105. /* Scratch space */
  106. if (IS_GEN2(dev_priv) && IS_MOBILE(dev_priv)) {
  107. for (i = 0; i < 7; i++) {
  108. I915_WRITE(SWF0(i), dev_priv->regfile.saveSWF0[i]);
  109. I915_WRITE(SWF1(i), dev_priv->regfile.saveSWF1[i]);
  110. }
  111. for (i = 0; i < 3; i++)
  112. I915_WRITE(SWF3(i), dev_priv->regfile.saveSWF3[i]);
  113. } else if (IS_GEN2(dev_priv)) {
  114. for (i = 0; i < 7; i++)
  115. I915_WRITE(SWF1(i), dev_priv->regfile.saveSWF1[i]);
  116. } else if (HAS_GMCH_DISPLAY(dev_priv)) {
  117. for (i = 0; i < 16; i++) {
  118. I915_WRITE(SWF0(i), dev_priv->regfile.saveSWF0[i]);
  119. I915_WRITE(SWF1(i), dev_priv->regfile.saveSWF1[i]);
  120. }
  121. for (i = 0; i < 3; i++)
  122. I915_WRITE(SWF3(i), dev_priv->regfile.saveSWF3[i]);
  123. }
  124. mutex_unlock(&dev->struct_mutex);
  125. intel_i2c_reset(dev);
  126. return 0;
  127. }