mmio.c 8.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304
  1. /*
  2. * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Ke Yu
  25. * Kevin Tian <kevin.tian@intel.com>
  26. * Dexuan Cui
  27. *
  28. * Contributors:
  29. * Tina Zhang <tina.zhang@intel.com>
  30. * Min He <min.he@intel.com>
  31. * Niu Bing <bing.niu@intel.com>
  32. * Zhi Wang <zhi.a.wang@intel.com>
  33. *
  34. */
  35. #include "i915_drv.h"
  36. #include "gvt.h"
  37. /**
  38. * intel_vgpu_gpa_to_mmio_offset - translate a GPA to MMIO offset
  39. * @vgpu: a vGPU
  40. *
  41. * Returns:
  42. * Zero on success, negative error code if failed
  43. */
  44. int intel_vgpu_gpa_to_mmio_offset(struct intel_vgpu *vgpu, u64 gpa)
  45. {
  46. u64 gttmmio_gpa = *(u64 *)(vgpu_cfg_space(vgpu) + PCI_BASE_ADDRESS_0) &
  47. ~GENMASK(3, 0);
  48. return gpa - gttmmio_gpa;
  49. }
  50. #define reg_is_mmio(gvt, reg) \
  51. (reg >= 0 && reg < gvt->device_info.mmio_size)
  52. #define reg_is_gtt(gvt, reg) \
  53. (reg >= gvt->device_info.gtt_start_offset \
  54. && reg < gvt->device_info.gtt_start_offset + gvt_ggtt_sz(gvt))
  55. /**
  56. * intel_vgpu_emulate_mmio_read - emulate MMIO read
  57. * @vgpu: a vGPU
  58. * @pa: guest physical address
  59. * @p_data: data return buffer
  60. * @bytes: access data length
  61. *
  62. * Returns:
  63. * Zero on success, negative error code if failed
  64. */
  65. int intel_vgpu_emulate_mmio_read(struct intel_vgpu *vgpu, uint64_t pa,
  66. void *p_data, unsigned int bytes)
  67. {
  68. struct intel_gvt *gvt = vgpu->gvt;
  69. struct intel_gvt_mmio_info *mmio;
  70. unsigned int offset = 0;
  71. int ret = -EINVAL;
  72. mutex_lock(&gvt->lock);
  73. if (atomic_read(&vgpu->gtt.n_write_protected_guest_page)) {
  74. struct intel_vgpu_guest_page *gp;
  75. gp = intel_vgpu_find_guest_page(vgpu, pa >> PAGE_SHIFT);
  76. if (gp) {
  77. ret = intel_gvt_hypervisor_read_gpa(vgpu, pa,
  78. p_data, bytes);
  79. if (ret) {
  80. gvt_err("vgpu%d: guest page read error %d, "
  81. "gfn 0x%lx, pa 0x%llx, var 0x%x, len %d\n",
  82. vgpu->id, ret,
  83. gp->gfn, pa, *(u32 *)p_data, bytes);
  84. }
  85. mutex_unlock(&gvt->lock);
  86. return ret;
  87. }
  88. }
  89. offset = intel_vgpu_gpa_to_mmio_offset(vgpu, pa);
  90. if (WARN_ON(bytes > 8))
  91. goto err;
  92. if (reg_is_gtt(gvt, offset)) {
  93. if (WARN_ON(!IS_ALIGNED(offset, 4) && !IS_ALIGNED(offset, 8)))
  94. goto err;
  95. if (WARN_ON(bytes != 4 && bytes != 8))
  96. goto err;
  97. if (WARN_ON(!reg_is_gtt(gvt, offset + bytes - 1)))
  98. goto err;
  99. ret = intel_vgpu_emulate_gtt_mmio_read(vgpu, offset,
  100. p_data, bytes);
  101. if (ret)
  102. goto err;
  103. mutex_unlock(&gvt->lock);
  104. return ret;
  105. }
  106. if (WARN_ON_ONCE(!reg_is_mmio(gvt, offset))) {
  107. ret = intel_gvt_hypervisor_read_gpa(vgpu, pa, p_data, bytes);
  108. mutex_unlock(&gvt->lock);
  109. return ret;
  110. }
  111. if (WARN_ON(!reg_is_mmio(gvt, offset + bytes - 1)))
  112. goto err;
  113. mmio = intel_gvt_find_mmio_info(gvt, rounddown(offset, 4));
  114. if (!mmio && !vgpu->mmio.disable_warn_untrack) {
  115. gvt_err("vgpu%d: read untracked MMIO %x len %d val %x\n",
  116. vgpu->id, offset, bytes, *(u32 *)p_data);
  117. if (offset == 0x206c) {
  118. gvt_err("------------------------------------------\n");
  119. gvt_err("vgpu%d: likely triggers a gfx reset\n",
  120. vgpu->id);
  121. gvt_err("------------------------------------------\n");
  122. vgpu->mmio.disable_warn_untrack = true;
  123. }
  124. }
  125. if (!intel_gvt_mmio_is_unalign(gvt, offset)) {
  126. if (WARN_ON(!IS_ALIGNED(offset, bytes)))
  127. goto err;
  128. }
  129. if (mmio) {
  130. if (!intel_gvt_mmio_is_unalign(gvt, mmio->offset)) {
  131. if (WARN_ON(offset + bytes > mmio->offset + mmio->size))
  132. goto err;
  133. if (WARN_ON(mmio->offset != offset))
  134. goto err;
  135. }
  136. ret = mmio->read(vgpu, offset, p_data, bytes);
  137. } else
  138. ret = intel_vgpu_default_mmio_read(vgpu, offset, p_data, bytes);
  139. if (ret)
  140. goto err;
  141. intel_gvt_mmio_set_accessed(gvt, offset);
  142. mutex_unlock(&gvt->lock);
  143. return 0;
  144. err:
  145. gvt_err("vgpu%d: fail to emulate MMIO read %08x len %d\n",
  146. vgpu->id, offset, bytes);
  147. mutex_unlock(&gvt->lock);
  148. return ret;
  149. }
  150. /**
  151. * intel_vgpu_emulate_mmio_write - emulate MMIO write
  152. * @vgpu: a vGPU
  153. * @pa: guest physical address
  154. * @p_data: write data buffer
  155. * @bytes: access data length
  156. *
  157. * Returns:
  158. * Zero on success, negative error code if failed
  159. */
  160. int intel_vgpu_emulate_mmio_write(struct intel_vgpu *vgpu, uint64_t pa,
  161. void *p_data, unsigned int bytes)
  162. {
  163. struct intel_gvt *gvt = vgpu->gvt;
  164. struct intel_gvt_mmio_info *mmio;
  165. unsigned int offset = 0;
  166. u32 old_vreg = 0, old_sreg = 0;
  167. int ret = -EINVAL;
  168. mutex_lock(&gvt->lock);
  169. if (atomic_read(&vgpu->gtt.n_write_protected_guest_page)) {
  170. struct intel_vgpu_guest_page *gp;
  171. gp = intel_vgpu_find_guest_page(vgpu, pa >> PAGE_SHIFT);
  172. if (gp) {
  173. ret = gp->handler(gp, pa, p_data, bytes);
  174. if (ret) {
  175. gvt_err("vgpu%d: guest page write error %d, "
  176. "gfn 0x%lx, pa 0x%llx, var 0x%x, len %d\n",
  177. vgpu->id, ret,
  178. gp->gfn, pa, *(u32 *)p_data, bytes);
  179. }
  180. mutex_unlock(&gvt->lock);
  181. return ret;
  182. }
  183. }
  184. offset = intel_vgpu_gpa_to_mmio_offset(vgpu, pa);
  185. if (WARN_ON(bytes > 8))
  186. goto err;
  187. if (reg_is_gtt(gvt, offset)) {
  188. if (WARN_ON(!IS_ALIGNED(offset, 4) && !IS_ALIGNED(offset, 8)))
  189. goto err;
  190. if (WARN_ON(bytes != 4 && bytes != 8))
  191. goto err;
  192. if (WARN_ON(!reg_is_gtt(gvt, offset + bytes - 1)))
  193. goto err;
  194. ret = intel_vgpu_emulate_gtt_mmio_write(vgpu, offset,
  195. p_data, bytes);
  196. if (ret)
  197. goto err;
  198. mutex_unlock(&gvt->lock);
  199. return ret;
  200. }
  201. if (WARN_ON_ONCE(!reg_is_mmio(gvt, offset))) {
  202. ret = intel_gvt_hypervisor_write_gpa(vgpu, pa, p_data, bytes);
  203. mutex_unlock(&gvt->lock);
  204. return ret;
  205. }
  206. mmio = intel_gvt_find_mmio_info(gvt, rounddown(offset, 4));
  207. if (!mmio && !vgpu->mmio.disable_warn_untrack)
  208. gvt_err("vgpu%d: write untracked MMIO %x len %d val %x\n",
  209. vgpu->id, offset, bytes, *(u32 *)p_data);
  210. if (!intel_gvt_mmio_is_unalign(gvt, offset)) {
  211. if (WARN_ON(!IS_ALIGNED(offset, bytes)))
  212. goto err;
  213. }
  214. if (mmio) {
  215. u64 ro_mask = mmio->ro_mask;
  216. if (!intel_gvt_mmio_is_unalign(gvt, mmio->offset)) {
  217. if (WARN_ON(offset + bytes > mmio->offset + mmio->size))
  218. goto err;
  219. if (WARN_ON(mmio->offset != offset))
  220. goto err;
  221. }
  222. if (intel_gvt_mmio_has_mode_mask(gvt, mmio->offset)) {
  223. old_vreg = vgpu_vreg(vgpu, offset);
  224. old_sreg = vgpu_sreg(vgpu, offset);
  225. }
  226. if (!ro_mask) {
  227. ret = mmio->write(vgpu, offset, p_data, bytes);
  228. } else {
  229. /* Protect RO bits like HW */
  230. u64 data = 0;
  231. /* all register bits are RO. */
  232. if (ro_mask == ~(u64)0) {
  233. gvt_err("vgpu%d: try to write RO reg %x\n",
  234. vgpu->id, offset);
  235. ret = 0;
  236. goto out;
  237. }
  238. /* keep the RO bits in the virtual register */
  239. memcpy(&data, p_data, bytes);
  240. data &= ~mmio->ro_mask;
  241. data |= vgpu_vreg(vgpu, offset) & mmio->ro_mask;
  242. ret = mmio->write(vgpu, offset, &data, bytes);
  243. }
  244. /* higher 16bits of mode ctl regs are mask bits for change */
  245. if (intel_gvt_mmio_has_mode_mask(gvt, mmio->offset)) {
  246. u32 mask = vgpu_vreg(vgpu, offset) >> 16;
  247. vgpu_vreg(vgpu, offset) = (old_vreg & ~mask)
  248. | (vgpu_vreg(vgpu, offset) & mask);
  249. vgpu_sreg(vgpu, offset) = (old_sreg & ~mask)
  250. | (vgpu_sreg(vgpu, offset) & mask);
  251. }
  252. } else
  253. ret = intel_vgpu_default_mmio_write(vgpu, offset, p_data,
  254. bytes);
  255. if (ret)
  256. goto err;
  257. out:
  258. intel_gvt_mmio_set_accessed(gvt, offset);
  259. mutex_unlock(&gvt->lock);
  260. return 0;
  261. err:
  262. gvt_err("vgpu%d: fail to emulate MMIO write %08x len %d\n",
  263. vgpu->id, offset, bytes);
  264. mutex_unlock(&gvt->lock);
  265. return ret;
  266. }