fsl_dcu_drm_drv.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451
  1. /*
  2. * Copyright 2015 Freescale Semiconductor, Inc.
  3. *
  4. * Freescale DCU drm device driver
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. */
  11. #include <linux/clk.h>
  12. #include <linux/clk-provider.h>
  13. #include <linux/console.h>
  14. #include <linux/io.h>
  15. #include <linux/mfd/syscon.h>
  16. #include <linux/mm.h>
  17. #include <linux/module.h>
  18. #include <linux/of_platform.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pm.h>
  21. #include <linux/pm_runtime.h>
  22. #include <linux/regmap.h>
  23. #include <drm/drmP.h>
  24. #include <drm/drm_atomic_helper.h>
  25. #include <drm/drm_crtc_helper.h>
  26. #include <drm/drm_fb_cma_helper.h>
  27. #include <drm/drm_gem_cma_helper.h>
  28. #include "fsl_dcu_drm_crtc.h"
  29. #include "fsl_dcu_drm_drv.h"
  30. #include "fsl_tcon.h"
  31. static bool fsl_dcu_drm_is_volatile_reg(struct device *dev, unsigned int reg)
  32. {
  33. if (reg == DCU_INT_STATUS || reg == DCU_UPDATE_MODE)
  34. return true;
  35. return false;
  36. }
  37. static const struct regmap_config fsl_dcu_regmap_config = {
  38. .reg_bits = 32,
  39. .reg_stride = 4,
  40. .val_bits = 32,
  41. .volatile_reg = fsl_dcu_drm_is_volatile_reg,
  42. };
  43. static int fsl_dcu_drm_irq_init(struct drm_device *dev)
  44. {
  45. struct fsl_dcu_drm_device *fsl_dev = dev->dev_private;
  46. int ret;
  47. ret = drm_irq_install(dev, fsl_dev->irq);
  48. if (ret < 0)
  49. dev_err(dev->dev, "failed to install IRQ handler\n");
  50. regmap_write(fsl_dev->regmap, DCU_INT_STATUS, 0);
  51. regmap_write(fsl_dev->regmap, DCU_INT_MASK, ~0);
  52. regmap_write(fsl_dev->regmap, DCU_UPDATE_MODE,
  53. DCU_UPDATE_MODE_READREG);
  54. return ret;
  55. }
  56. static int fsl_dcu_load(struct drm_device *dev, unsigned long flags)
  57. {
  58. struct fsl_dcu_drm_device *fsl_dev = dev->dev_private;
  59. int ret;
  60. ret = fsl_dcu_drm_modeset_init(fsl_dev);
  61. if (ret < 0) {
  62. dev_err(dev->dev, "failed to initialize mode setting\n");
  63. return ret;
  64. }
  65. ret = drm_vblank_init(dev, dev->mode_config.num_crtc);
  66. if (ret < 0) {
  67. dev_err(dev->dev, "failed to initialize vblank\n");
  68. goto done;
  69. }
  70. ret = fsl_dcu_drm_irq_init(dev);
  71. if (ret < 0)
  72. goto done;
  73. dev->irq_enabled = true;
  74. fsl_dcu_fbdev_init(dev);
  75. return 0;
  76. done:
  77. drm_kms_helper_poll_fini(dev);
  78. if (fsl_dev->fbdev)
  79. drm_fbdev_cma_fini(fsl_dev->fbdev);
  80. drm_mode_config_cleanup(dev);
  81. drm_vblank_cleanup(dev);
  82. drm_irq_uninstall(dev);
  83. dev->dev_private = NULL;
  84. return ret;
  85. }
  86. static int fsl_dcu_unload(struct drm_device *dev)
  87. {
  88. struct fsl_dcu_drm_device *fsl_dev = dev->dev_private;
  89. drm_kms_helper_poll_fini(dev);
  90. if (fsl_dev->fbdev)
  91. drm_fbdev_cma_fini(fsl_dev->fbdev);
  92. drm_mode_config_cleanup(dev);
  93. drm_vblank_cleanup(dev);
  94. drm_irq_uninstall(dev);
  95. dev->dev_private = NULL;
  96. return 0;
  97. }
  98. static irqreturn_t fsl_dcu_drm_irq(int irq, void *arg)
  99. {
  100. struct drm_device *dev = arg;
  101. struct fsl_dcu_drm_device *fsl_dev = dev->dev_private;
  102. unsigned int int_status;
  103. int ret;
  104. ret = regmap_read(fsl_dev->regmap, DCU_INT_STATUS, &int_status);
  105. if (ret) {
  106. dev_err(dev->dev, "read DCU_INT_STATUS failed\n");
  107. return IRQ_NONE;
  108. }
  109. if (int_status & DCU_INT_STATUS_VBLANK)
  110. drm_handle_vblank(dev, 0);
  111. regmap_write(fsl_dev->regmap, DCU_INT_STATUS, int_status);
  112. regmap_write(fsl_dev->regmap, DCU_UPDATE_MODE,
  113. DCU_UPDATE_MODE_READREG);
  114. return IRQ_HANDLED;
  115. }
  116. static int fsl_dcu_drm_enable_vblank(struct drm_device *dev, unsigned int pipe)
  117. {
  118. struct fsl_dcu_drm_device *fsl_dev = dev->dev_private;
  119. unsigned int value;
  120. regmap_read(fsl_dev->regmap, DCU_INT_MASK, &value);
  121. value &= ~DCU_INT_MASK_VBLANK;
  122. regmap_write(fsl_dev->regmap, DCU_INT_MASK, value);
  123. return 0;
  124. }
  125. static void fsl_dcu_drm_disable_vblank(struct drm_device *dev,
  126. unsigned int pipe)
  127. {
  128. struct fsl_dcu_drm_device *fsl_dev = dev->dev_private;
  129. unsigned int value;
  130. regmap_read(fsl_dev->regmap, DCU_INT_MASK, &value);
  131. value |= DCU_INT_MASK_VBLANK;
  132. regmap_write(fsl_dev->regmap, DCU_INT_MASK, value);
  133. }
  134. static void fsl_dcu_drm_lastclose(struct drm_device *dev)
  135. {
  136. struct fsl_dcu_drm_device *fsl_dev = dev->dev_private;
  137. drm_fbdev_cma_restore_mode(fsl_dev->fbdev);
  138. }
  139. static const struct file_operations fsl_dcu_drm_fops = {
  140. .owner = THIS_MODULE,
  141. .open = drm_open,
  142. .release = drm_release,
  143. .unlocked_ioctl = drm_ioctl,
  144. .compat_ioctl = drm_compat_ioctl,
  145. .poll = drm_poll,
  146. .read = drm_read,
  147. .llseek = no_llseek,
  148. .mmap = drm_gem_cma_mmap,
  149. };
  150. static struct drm_driver fsl_dcu_drm_driver = {
  151. .driver_features = DRIVER_HAVE_IRQ | DRIVER_GEM | DRIVER_MODESET
  152. | DRIVER_PRIME | DRIVER_ATOMIC,
  153. .lastclose = fsl_dcu_drm_lastclose,
  154. .load = fsl_dcu_load,
  155. .unload = fsl_dcu_unload,
  156. .irq_handler = fsl_dcu_drm_irq,
  157. .get_vblank_counter = drm_vblank_no_hw_counter,
  158. .enable_vblank = fsl_dcu_drm_enable_vblank,
  159. .disable_vblank = fsl_dcu_drm_disable_vblank,
  160. .gem_free_object_unlocked = drm_gem_cma_free_object,
  161. .gem_vm_ops = &drm_gem_cma_vm_ops,
  162. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  163. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  164. .gem_prime_import = drm_gem_prime_import,
  165. .gem_prime_export = drm_gem_prime_export,
  166. .gem_prime_get_sg_table = drm_gem_cma_prime_get_sg_table,
  167. .gem_prime_import_sg_table = drm_gem_cma_prime_import_sg_table,
  168. .gem_prime_vmap = drm_gem_cma_prime_vmap,
  169. .gem_prime_vunmap = drm_gem_cma_prime_vunmap,
  170. .gem_prime_mmap = drm_gem_cma_prime_mmap,
  171. .dumb_create = drm_gem_cma_dumb_create,
  172. .dumb_map_offset = drm_gem_cma_dumb_map_offset,
  173. .dumb_destroy = drm_gem_dumb_destroy,
  174. .fops = &fsl_dcu_drm_fops,
  175. .name = "fsl-dcu-drm",
  176. .desc = "Freescale DCU DRM",
  177. .date = "20160425",
  178. .major = 1,
  179. .minor = 1,
  180. };
  181. #ifdef CONFIG_PM_SLEEP
  182. static int fsl_dcu_drm_pm_suspend(struct device *dev)
  183. {
  184. struct fsl_dcu_drm_device *fsl_dev = dev_get_drvdata(dev);
  185. if (!fsl_dev)
  186. return 0;
  187. disable_irq(fsl_dev->irq);
  188. drm_kms_helper_poll_disable(fsl_dev->drm);
  189. console_lock();
  190. drm_fbdev_cma_set_suspend(fsl_dev->fbdev, 1);
  191. console_unlock();
  192. fsl_dev->state = drm_atomic_helper_suspend(fsl_dev->drm);
  193. if (IS_ERR(fsl_dev->state)) {
  194. console_lock();
  195. drm_fbdev_cma_set_suspend(fsl_dev->fbdev, 0);
  196. console_unlock();
  197. drm_kms_helper_poll_enable(fsl_dev->drm);
  198. enable_irq(fsl_dev->irq);
  199. return PTR_ERR(fsl_dev->state);
  200. }
  201. clk_disable_unprepare(fsl_dev->pix_clk);
  202. clk_disable_unprepare(fsl_dev->clk);
  203. return 0;
  204. }
  205. static int fsl_dcu_drm_pm_resume(struct device *dev)
  206. {
  207. struct fsl_dcu_drm_device *fsl_dev = dev_get_drvdata(dev);
  208. int ret;
  209. if (!fsl_dev)
  210. return 0;
  211. ret = clk_prepare_enable(fsl_dev->clk);
  212. if (ret < 0) {
  213. dev_err(dev, "failed to enable dcu clk\n");
  214. return ret;
  215. }
  216. if (fsl_dev->tcon)
  217. fsl_tcon_bypass_enable(fsl_dev->tcon);
  218. fsl_dcu_drm_init_planes(fsl_dev->drm);
  219. drm_atomic_helper_resume(fsl_dev->drm, fsl_dev->state);
  220. console_lock();
  221. drm_fbdev_cma_set_suspend(fsl_dev->fbdev, 0);
  222. console_unlock();
  223. drm_kms_helper_poll_enable(fsl_dev->drm);
  224. enable_irq(fsl_dev->irq);
  225. return 0;
  226. }
  227. #endif
  228. static const struct dev_pm_ops fsl_dcu_drm_pm_ops = {
  229. SET_SYSTEM_SLEEP_PM_OPS(fsl_dcu_drm_pm_suspend, fsl_dcu_drm_pm_resume)
  230. };
  231. static const struct fsl_dcu_soc_data fsl_dcu_ls1021a_data = {
  232. .name = "ls1021a",
  233. .total_layer = 16,
  234. .max_layer = 4,
  235. .layer_regs = LS1021A_LAYER_REG_NUM,
  236. };
  237. static const struct fsl_dcu_soc_data fsl_dcu_vf610_data = {
  238. .name = "vf610",
  239. .total_layer = 64,
  240. .max_layer = 6,
  241. .layer_regs = VF610_LAYER_REG_NUM,
  242. };
  243. static const struct of_device_id fsl_dcu_of_match[] = {
  244. {
  245. .compatible = "fsl,ls1021a-dcu",
  246. .data = &fsl_dcu_ls1021a_data,
  247. }, {
  248. .compatible = "fsl,vf610-dcu",
  249. .data = &fsl_dcu_vf610_data,
  250. }, {
  251. },
  252. };
  253. MODULE_DEVICE_TABLE(of, fsl_dcu_of_match);
  254. static int fsl_dcu_drm_probe(struct platform_device *pdev)
  255. {
  256. struct fsl_dcu_drm_device *fsl_dev;
  257. struct drm_device *drm;
  258. struct device *dev = &pdev->dev;
  259. struct resource *res;
  260. void __iomem *base;
  261. struct drm_driver *driver = &fsl_dcu_drm_driver;
  262. struct clk *pix_clk_in;
  263. char pix_clk_name[32];
  264. const char *pix_clk_in_name;
  265. const struct of_device_id *id;
  266. int ret;
  267. u8 div_ratio_shift = 0;
  268. fsl_dev = devm_kzalloc(dev, sizeof(*fsl_dev), GFP_KERNEL);
  269. if (!fsl_dev)
  270. return -ENOMEM;
  271. id = of_match_node(fsl_dcu_of_match, pdev->dev.of_node);
  272. if (!id)
  273. return -ENODEV;
  274. fsl_dev->soc = id->data;
  275. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  276. if (!res) {
  277. dev_err(dev, "could not get memory IO resource\n");
  278. return -ENODEV;
  279. }
  280. base = devm_ioremap_resource(dev, res);
  281. if (IS_ERR(base)) {
  282. ret = PTR_ERR(base);
  283. return ret;
  284. }
  285. fsl_dev->irq = platform_get_irq(pdev, 0);
  286. if (fsl_dev->irq < 0) {
  287. dev_err(dev, "failed to get irq\n");
  288. return -ENXIO;
  289. }
  290. fsl_dev->regmap = devm_regmap_init_mmio(dev, base,
  291. &fsl_dcu_regmap_config);
  292. if (IS_ERR(fsl_dev->regmap)) {
  293. dev_err(dev, "regmap init failed\n");
  294. return PTR_ERR(fsl_dev->regmap);
  295. }
  296. fsl_dev->clk = devm_clk_get(dev, "dcu");
  297. if (IS_ERR(fsl_dev->clk)) {
  298. dev_err(dev, "failed to get dcu clock\n");
  299. return PTR_ERR(fsl_dev->clk);
  300. }
  301. ret = clk_prepare_enable(fsl_dev->clk);
  302. if (ret < 0) {
  303. dev_err(dev, "failed to enable dcu clk\n");
  304. return ret;
  305. }
  306. pix_clk_in = devm_clk_get(dev, "pix");
  307. if (IS_ERR(pix_clk_in)) {
  308. /* legancy binding, use dcu clock as pixel clock input */
  309. pix_clk_in = fsl_dev->clk;
  310. }
  311. if (of_property_read_bool(dev->of_node, "big-endian"))
  312. div_ratio_shift = 24;
  313. pix_clk_in_name = __clk_get_name(pix_clk_in);
  314. snprintf(pix_clk_name, sizeof(pix_clk_name), "%s_pix", pix_clk_in_name);
  315. fsl_dev->pix_clk = clk_register_divider(dev, pix_clk_name,
  316. pix_clk_in_name, 0, base + DCU_DIV_RATIO,
  317. div_ratio_shift, 8, CLK_DIVIDER_ROUND_CLOSEST, NULL);
  318. if (IS_ERR(fsl_dev->pix_clk)) {
  319. dev_err(dev, "failed to register pix clk\n");
  320. ret = PTR_ERR(fsl_dev->pix_clk);
  321. goto disable_clk;
  322. }
  323. fsl_dev->tcon = fsl_tcon_init(dev);
  324. drm = drm_dev_alloc(driver, dev);
  325. if (IS_ERR(drm)) {
  326. ret = PTR_ERR(drm);
  327. goto unregister_pix_clk;
  328. }
  329. fsl_dev->dev = dev;
  330. fsl_dev->drm = drm;
  331. fsl_dev->np = dev->of_node;
  332. drm->dev_private = fsl_dev;
  333. dev_set_drvdata(dev, fsl_dev);
  334. ret = drm_dev_register(drm, 0);
  335. if (ret < 0)
  336. goto unref;
  337. DRM_INFO("Initialized %s %d.%d.%d %s on minor %d\n", driver->name,
  338. driver->major, driver->minor, driver->patchlevel,
  339. driver->date, drm->primary->index);
  340. return 0;
  341. unref:
  342. drm_dev_unref(drm);
  343. unregister_pix_clk:
  344. clk_unregister(fsl_dev->pix_clk);
  345. disable_clk:
  346. clk_disable_unprepare(fsl_dev->clk);
  347. return ret;
  348. }
  349. static int fsl_dcu_drm_remove(struct platform_device *pdev)
  350. {
  351. struct fsl_dcu_drm_device *fsl_dev = platform_get_drvdata(pdev);
  352. clk_disable_unprepare(fsl_dev->clk);
  353. clk_unregister(fsl_dev->pix_clk);
  354. drm_put_dev(fsl_dev->drm);
  355. return 0;
  356. }
  357. static struct platform_driver fsl_dcu_drm_platform_driver = {
  358. .probe = fsl_dcu_drm_probe,
  359. .remove = fsl_dcu_drm_remove,
  360. .driver = {
  361. .name = "fsl-dcu",
  362. .pm = &fsl_dcu_drm_pm_ops,
  363. .of_match_table = fsl_dcu_of_match,
  364. },
  365. };
  366. module_platform_driver(fsl_dcu_drm_platform_driver);
  367. MODULE_DESCRIPTION("Freescale DCU DRM Driver");
  368. MODULE_LICENSE("GPL");