dw-hdmi.c 56 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078
  1. /*
  2. * DesignWare High-Definition Multimedia Interface (HDMI) driver
  3. *
  4. * Copyright (C) 2013-2015 Mentor Graphics Inc.
  5. * Copyright (C) 2011-2013 Freescale Semiconductor, Inc.
  6. * Copyright (C) 2010, Guennadi Liakhovetski <g.liakhovetski@gmx.de>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. */
  14. #include <linux/module.h>
  15. #include <linux/irq.h>
  16. #include <linux/delay.h>
  17. #include <linux/err.h>
  18. #include <linux/clk.h>
  19. #include <linux/hdmi.h>
  20. #include <linux/mutex.h>
  21. #include <linux/of_device.h>
  22. #include <linux/spinlock.h>
  23. #include <drm/drm_of.h>
  24. #include <drm/drmP.h>
  25. #include <drm/drm_atomic_helper.h>
  26. #include <drm/drm_crtc_helper.h>
  27. #include <drm/drm_edid.h>
  28. #include <drm/drm_encoder_slave.h>
  29. #include <drm/bridge/dw_hdmi.h>
  30. #include "dw-hdmi.h"
  31. #include "dw-hdmi-audio.h"
  32. #define HDMI_EDID_LEN 512
  33. #define RGB 0
  34. #define YCBCR444 1
  35. #define YCBCR422_16BITS 2
  36. #define YCBCR422_8BITS 3
  37. #define XVYCC444 4
  38. enum hdmi_datamap {
  39. RGB444_8B = 0x01,
  40. RGB444_10B = 0x03,
  41. RGB444_12B = 0x05,
  42. RGB444_16B = 0x07,
  43. YCbCr444_8B = 0x09,
  44. YCbCr444_10B = 0x0B,
  45. YCbCr444_12B = 0x0D,
  46. YCbCr444_16B = 0x0F,
  47. YCbCr422_8B = 0x16,
  48. YCbCr422_10B = 0x14,
  49. YCbCr422_12B = 0x12,
  50. };
  51. static const u16 csc_coeff_default[3][4] = {
  52. { 0x2000, 0x0000, 0x0000, 0x0000 },
  53. { 0x0000, 0x2000, 0x0000, 0x0000 },
  54. { 0x0000, 0x0000, 0x2000, 0x0000 }
  55. };
  56. static const u16 csc_coeff_rgb_out_eitu601[3][4] = {
  57. { 0x2000, 0x6926, 0x74fd, 0x010e },
  58. { 0x2000, 0x2cdd, 0x0000, 0x7e9a },
  59. { 0x2000, 0x0000, 0x38b4, 0x7e3b }
  60. };
  61. static const u16 csc_coeff_rgb_out_eitu709[3][4] = {
  62. { 0x2000, 0x7106, 0x7a02, 0x00a7 },
  63. { 0x2000, 0x3264, 0x0000, 0x7e6d },
  64. { 0x2000, 0x0000, 0x3b61, 0x7e25 }
  65. };
  66. static const u16 csc_coeff_rgb_in_eitu601[3][4] = {
  67. { 0x2591, 0x1322, 0x074b, 0x0000 },
  68. { 0x6535, 0x2000, 0x7acc, 0x0200 },
  69. { 0x6acd, 0x7534, 0x2000, 0x0200 }
  70. };
  71. static const u16 csc_coeff_rgb_in_eitu709[3][4] = {
  72. { 0x2dc5, 0x0d9b, 0x049e, 0x0000 },
  73. { 0x62f0, 0x2000, 0x7d11, 0x0200 },
  74. { 0x6756, 0x78ab, 0x2000, 0x0200 }
  75. };
  76. struct hdmi_vmode {
  77. bool mdataenablepolarity;
  78. unsigned int mpixelclock;
  79. unsigned int mpixelrepetitioninput;
  80. unsigned int mpixelrepetitionoutput;
  81. };
  82. struct hdmi_data_info {
  83. unsigned int enc_in_format;
  84. unsigned int enc_out_format;
  85. unsigned int enc_color_depth;
  86. unsigned int colorimetry;
  87. unsigned int pix_repet_factor;
  88. unsigned int hdcp_enable;
  89. struct hdmi_vmode video_mode;
  90. };
  91. struct dw_hdmi_i2c {
  92. struct i2c_adapter adap;
  93. struct mutex lock; /* used to serialize data transfers */
  94. struct completion cmp;
  95. u8 stat;
  96. u8 slave_reg;
  97. bool is_regaddr;
  98. };
  99. struct dw_hdmi {
  100. struct drm_connector connector;
  101. struct drm_encoder *encoder;
  102. struct drm_bridge *bridge;
  103. struct platform_device *audio;
  104. enum dw_hdmi_devtype dev_type;
  105. struct device *dev;
  106. struct clk *isfr_clk;
  107. struct clk *iahb_clk;
  108. struct dw_hdmi_i2c *i2c;
  109. struct hdmi_data_info hdmi_data;
  110. const struct dw_hdmi_plat_data *plat_data;
  111. int vic;
  112. u8 edid[HDMI_EDID_LEN];
  113. bool cable_plugin;
  114. bool phy_enabled;
  115. struct drm_display_mode previous_mode;
  116. struct i2c_adapter *ddc;
  117. void __iomem *regs;
  118. bool sink_is_hdmi;
  119. bool sink_has_audio;
  120. struct mutex mutex; /* for state below and previous_mode */
  121. enum drm_connector_force force; /* mutex-protected force state */
  122. bool disabled; /* DRM has disabled our bridge */
  123. bool bridge_is_on; /* indicates the bridge is on */
  124. bool rxsense; /* rxsense state */
  125. u8 phy_mask; /* desired phy int mask settings */
  126. spinlock_t audio_lock;
  127. struct mutex audio_mutex;
  128. unsigned int sample_rate;
  129. unsigned int audio_cts;
  130. unsigned int audio_n;
  131. bool audio_enable;
  132. void (*write)(struct dw_hdmi *hdmi, u8 val, int offset);
  133. u8 (*read)(struct dw_hdmi *hdmi, int offset);
  134. };
  135. #define HDMI_IH_PHY_STAT0_RX_SENSE \
  136. (HDMI_IH_PHY_STAT0_RX_SENSE0 | HDMI_IH_PHY_STAT0_RX_SENSE1 | \
  137. HDMI_IH_PHY_STAT0_RX_SENSE2 | HDMI_IH_PHY_STAT0_RX_SENSE3)
  138. #define HDMI_PHY_RX_SENSE \
  139. (HDMI_PHY_RX_SENSE0 | HDMI_PHY_RX_SENSE1 | \
  140. HDMI_PHY_RX_SENSE2 | HDMI_PHY_RX_SENSE3)
  141. static void dw_hdmi_writel(struct dw_hdmi *hdmi, u8 val, int offset)
  142. {
  143. writel(val, hdmi->regs + (offset << 2));
  144. }
  145. static u8 dw_hdmi_readl(struct dw_hdmi *hdmi, int offset)
  146. {
  147. return readl(hdmi->regs + (offset << 2));
  148. }
  149. static void dw_hdmi_writeb(struct dw_hdmi *hdmi, u8 val, int offset)
  150. {
  151. writeb(val, hdmi->regs + offset);
  152. }
  153. static u8 dw_hdmi_readb(struct dw_hdmi *hdmi, int offset)
  154. {
  155. return readb(hdmi->regs + offset);
  156. }
  157. static inline void hdmi_writeb(struct dw_hdmi *hdmi, u8 val, int offset)
  158. {
  159. hdmi->write(hdmi, val, offset);
  160. }
  161. static inline u8 hdmi_readb(struct dw_hdmi *hdmi, int offset)
  162. {
  163. return hdmi->read(hdmi, offset);
  164. }
  165. static void hdmi_modb(struct dw_hdmi *hdmi, u8 data, u8 mask, unsigned reg)
  166. {
  167. u8 val = hdmi_readb(hdmi, reg) & ~mask;
  168. val |= data & mask;
  169. hdmi_writeb(hdmi, val, reg);
  170. }
  171. static void hdmi_mask_writeb(struct dw_hdmi *hdmi, u8 data, unsigned int reg,
  172. u8 shift, u8 mask)
  173. {
  174. hdmi_modb(hdmi, data << shift, mask, reg);
  175. }
  176. static void dw_hdmi_i2c_init(struct dw_hdmi *hdmi)
  177. {
  178. /* Software reset */
  179. hdmi_writeb(hdmi, 0x00, HDMI_I2CM_SOFTRSTZ);
  180. /* Set Standard Mode speed (determined to be 100KHz on iMX6) */
  181. hdmi_writeb(hdmi, 0x00, HDMI_I2CM_DIV);
  182. /* Set done, not acknowledged and arbitration interrupt polarities */
  183. hdmi_writeb(hdmi, HDMI_I2CM_INT_DONE_POL, HDMI_I2CM_INT);
  184. hdmi_writeb(hdmi, HDMI_I2CM_CTLINT_NAC_POL | HDMI_I2CM_CTLINT_ARB_POL,
  185. HDMI_I2CM_CTLINT);
  186. /* Clear DONE and ERROR interrupts */
  187. hdmi_writeb(hdmi, HDMI_IH_I2CM_STAT0_ERROR | HDMI_IH_I2CM_STAT0_DONE,
  188. HDMI_IH_I2CM_STAT0);
  189. /* Mute DONE and ERROR interrupts */
  190. hdmi_writeb(hdmi, HDMI_IH_I2CM_STAT0_ERROR | HDMI_IH_I2CM_STAT0_DONE,
  191. HDMI_IH_MUTE_I2CM_STAT0);
  192. }
  193. static int dw_hdmi_i2c_read(struct dw_hdmi *hdmi,
  194. unsigned char *buf, unsigned int length)
  195. {
  196. struct dw_hdmi_i2c *i2c = hdmi->i2c;
  197. int stat;
  198. if (!i2c->is_regaddr) {
  199. dev_dbg(hdmi->dev, "set read register address to 0\n");
  200. i2c->slave_reg = 0x00;
  201. i2c->is_regaddr = true;
  202. }
  203. while (length--) {
  204. reinit_completion(&i2c->cmp);
  205. hdmi_writeb(hdmi, i2c->slave_reg++, HDMI_I2CM_ADDRESS);
  206. hdmi_writeb(hdmi, HDMI_I2CM_OPERATION_READ,
  207. HDMI_I2CM_OPERATION);
  208. stat = wait_for_completion_timeout(&i2c->cmp, HZ / 10);
  209. if (!stat)
  210. return -EAGAIN;
  211. /* Check for error condition on the bus */
  212. if (i2c->stat & HDMI_IH_I2CM_STAT0_ERROR)
  213. return -EIO;
  214. *buf++ = hdmi_readb(hdmi, HDMI_I2CM_DATAI);
  215. }
  216. return 0;
  217. }
  218. static int dw_hdmi_i2c_write(struct dw_hdmi *hdmi,
  219. unsigned char *buf, unsigned int length)
  220. {
  221. struct dw_hdmi_i2c *i2c = hdmi->i2c;
  222. int stat;
  223. if (!i2c->is_regaddr) {
  224. /* Use the first write byte as register address */
  225. i2c->slave_reg = buf[0];
  226. length--;
  227. buf++;
  228. i2c->is_regaddr = true;
  229. }
  230. while (length--) {
  231. reinit_completion(&i2c->cmp);
  232. hdmi_writeb(hdmi, *buf++, HDMI_I2CM_DATAO);
  233. hdmi_writeb(hdmi, i2c->slave_reg++, HDMI_I2CM_ADDRESS);
  234. hdmi_writeb(hdmi, HDMI_I2CM_OPERATION_WRITE,
  235. HDMI_I2CM_OPERATION);
  236. stat = wait_for_completion_timeout(&i2c->cmp, HZ / 10);
  237. if (!stat)
  238. return -EAGAIN;
  239. /* Check for error condition on the bus */
  240. if (i2c->stat & HDMI_IH_I2CM_STAT0_ERROR)
  241. return -EIO;
  242. }
  243. return 0;
  244. }
  245. static int dw_hdmi_i2c_xfer(struct i2c_adapter *adap,
  246. struct i2c_msg *msgs, int num)
  247. {
  248. struct dw_hdmi *hdmi = i2c_get_adapdata(adap);
  249. struct dw_hdmi_i2c *i2c = hdmi->i2c;
  250. u8 addr = msgs[0].addr;
  251. int i, ret = 0;
  252. dev_dbg(hdmi->dev, "xfer: num: %d, addr: %#x\n", num, addr);
  253. for (i = 0; i < num; i++) {
  254. if (msgs[i].addr != addr) {
  255. dev_warn(hdmi->dev,
  256. "unsupported transfer, changed slave address\n");
  257. return -EOPNOTSUPP;
  258. }
  259. if (msgs[i].len == 0) {
  260. dev_dbg(hdmi->dev,
  261. "unsupported transfer %d/%d, no data\n",
  262. i + 1, num);
  263. return -EOPNOTSUPP;
  264. }
  265. }
  266. mutex_lock(&i2c->lock);
  267. /* Unmute DONE and ERROR interrupts */
  268. hdmi_writeb(hdmi, 0x00, HDMI_IH_MUTE_I2CM_STAT0);
  269. /* Set slave device address taken from the first I2C message */
  270. hdmi_writeb(hdmi, addr, HDMI_I2CM_SLAVE);
  271. /* Set slave device register address on transfer */
  272. i2c->is_regaddr = false;
  273. for (i = 0; i < num; i++) {
  274. dev_dbg(hdmi->dev, "xfer: num: %d/%d, len: %d, flags: %#x\n",
  275. i + 1, num, msgs[i].len, msgs[i].flags);
  276. if (msgs[i].flags & I2C_M_RD)
  277. ret = dw_hdmi_i2c_read(hdmi, msgs[i].buf, msgs[i].len);
  278. else
  279. ret = dw_hdmi_i2c_write(hdmi, msgs[i].buf, msgs[i].len);
  280. if (ret < 0)
  281. break;
  282. }
  283. if (!ret)
  284. ret = num;
  285. /* Mute DONE and ERROR interrupts */
  286. hdmi_writeb(hdmi, HDMI_IH_I2CM_STAT0_ERROR | HDMI_IH_I2CM_STAT0_DONE,
  287. HDMI_IH_MUTE_I2CM_STAT0);
  288. mutex_unlock(&i2c->lock);
  289. return ret;
  290. }
  291. static u32 dw_hdmi_i2c_func(struct i2c_adapter *adapter)
  292. {
  293. return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
  294. }
  295. static const struct i2c_algorithm dw_hdmi_algorithm = {
  296. .master_xfer = dw_hdmi_i2c_xfer,
  297. .functionality = dw_hdmi_i2c_func,
  298. };
  299. static struct i2c_adapter *dw_hdmi_i2c_adapter(struct dw_hdmi *hdmi)
  300. {
  301. struct i2c_adapter *adap;
  302. struct dw_hdmi_i2c *i2c;
  303. int ret;
  304. i2c = devm_kzalloc(hdmi->dev, sizeof(*i2c), GFP_KERNEL);
  305. if (!i2c)
  306. return ERR_PTR(-ENOMEM);
  307. mutex_init(&i2c->lock);
  308. init_completion(&i2c->cmp);
  309. adap = &i2c->adap;
  310. adap->class = I2C_CLASS_DDC;
  311. adap->owner = THIS_MODULE;
  312. adap->dev.parent = hdmi->dev;
  313. adap->algo = &dw_hdmi_algorithm;
  314. strlcpy(adap->name, "DesignWare HDMI", sizeof(adap->name));
  315. i2c_set_adapdata(adap, hdmi);
  316. ret = i2c_add_adapter(adap);
  317. if (ret) {
  318. dev_warn(hdmi->dev, "cannot add %s I2C adapter\n", adap->name);
  319. devm_kfree(hdmi->dev, i2c);
  320. return ERR_PTR(ret);
  321. }
  322. hdmi->i2c = i2c;
  323. dev_info(hdmi->dev, "registered %s I2C bus driver\n", adap->name);
  324. return adap;
  325. }
  326. static void hdmi_set_cts_n(struct dw_hdmi *hdmi, unsigned int cts,
  327. unsigned int n)
  328. {
  329. /* Must be set/cleared first */
  330. hdmi_modb(hdmi, 0, HDMI_AUD_CTS3_CTS_MANUAL, HDMI_AUD_CTS3);
  331. /* nshift factor = 0 */
  332. hdmi_modb(hdmi, 0, HDMI_AUD_CTS3_N_SHIFT_MASK, HDMI_AUD_CTS3);
  333. hdmi_writeb(hdmi, ((cts >> 16) & HDMI_AUD_CTS3_AUDCTS19_16_MASK) |
  334. HDMI_AUD_CTS3_CTS_MANUAL, HDMI_AUD_CTS3);
  335. hdmi_writeb(hdmi, (cts >> 8) & 0xff, HDMI_AUD_CTS2);
  336. hdmi_writeb(hdmi, cts & 0xff, HDMI_AUD_CTS1);
  337. hdmi_writeb(hdmi, (n >> 16) & 0x0f, HDMI_AUD_N3);
  338. hdmi_writeb(hdmi, (n >> 8) & 0xff, HDMI_AUD_N2);
  339. hdmi_writeb(hdmi, n & 0xff, HDMI_AUD_N1);
  340. }
  341. static unsigned int hdmi_compute_n(unsigned int freq, unsigned long pixel_clk)
  342. {
  343. unsigned int n = (128 * freq) / 1000;
  344. unsigned int mult = 1;
  345. while (freq > 48000) {
  346. mult *= 2;
  347. freq /= 2;
  348. }
  349. switch (freq) {
  350. case 32000:
  351. if (pixel_clk == 25175000)
  352. n = 4576;
  353. else if (pixel_clk == 27027000)
  354. n = 4096;
  355. else if (pixel_clk == 74176000 || pixel_clk == 148352000)
  356. n = 11648;
  357. else
  358. n = 4096;
  359. n *= mult;
  360. break;
  361. case 44100:
  362. if (pixel_clk == 25175000)
  363. n = 7007;
  364. else if (pixel_clk == 74176000)
  365. n = 17836;
  366. else if (pixel_clk == 148352000)
  367. n = 8918;
  368. else
  369. n = 6272;
  370. n *= mult;
  371. break;
  372. case 48000:
  373. if (pixel_clk == 25175000)
  374. n = 6864;
  375. else if (pixel_clk == 27027000)
  376. n = 6144;
  377. else if (pixel_clk == 74176000)
  378. n = 11648;
  379. else if (pixel_clk == 148352000)
  380. n = 5824;
  381. else
  382. n = 6144;
  383. n *= mult;
  384. break;
  385. default:
  386. break;
  387. }
  388. return n;
  389. }
  390. static void hdmi_set_clk_regenerator(struct dw_hdmi *hdmi,
  391. unsigned long pixel_clk, unsigned int sample_rate)
  392. {
  393. unsigned long ftdms = pixel_clk;
  394. unsigned int n, cts;
  395. u64 tmp;
  396. n = hdmi_compute_n(sample_rate, pixel_clk);
  397. /*
  398. * Compute the CTS value from the N value. Note that CTS and N
  399. * can be up to 20 bits in total, so we need 64-bit math. Also
  400. * note that our TDMS clock is not fully accurate; it is accurate
  401. * to kHz. This can introduce an unnecessary remainder in the
  402. * calculation below, so we don't try to warn about that.
  403. */
  404. tmp = (u64)ftdms * n;
  405. do_div(tmp, 128 * sample_rate);
  406. cts = tmp;
  407. dev_dbg(hdmi->dev, "%s: fs=%uHz ftdms=%lu.%03luMHz N=%d cts=%d\n",
  408. __func__, sample_rate, ftdms / 1000000, (ftdms / 1000) % 1000,
  409. n, cts);
  410. spin_lock_irq(&hdmi->audio_lock);
  411. hdmi->audio_n = n;
  412. hdmi->audio_cts = cts;
  413. hdmi_set_cts_n(hdmi, cts, hdmi->audio_enable ? n : 0);
  414. spin_unlock_irq(&hdmi->audio_lock);
  415. }
  416. static void hdmi_init_clk_regenerator(struct dw_hdmi *hdmi)
  417. {
  418. mutex_lock(&hdmi->audio_mutex);
  419. hdmi_set_clk_regenerator(hdmi, 74250000, hdmi->sample_rate);
  420. mutex_unlock(&hdmi->audio_mutex);
  421. }
  422. static void hdmi_clk_regenerator_update_pixel_clock(struct dw_hdmi *hdmi)
  423. {
  424. mutex_lock(&hdmi->audio_mutex);
  425. hdmi_set_clk_regenerator(hdmi, hdmi->hdmi_data.video_mode.mpixelclock,
  426. hdmi->sample_rate);
  427. mutex_unlock(&hdmi->audio_mutex);
  428. }
  429. void dw_hdmi_set_sample_rate(struct dw_hdmi *hdmi, unsigned int rate)
  430. {
  431. mutex_lock(&hdmi->audio_mutex);
  432. hdmi->sample_rate = rate;
  433. hdmi_set_clk_regenerator(hdmi, hdmi->hdmi_data.video_mode.mpixelclock,
  434. hdmi->sample_rate);
  435. mutex_unlock(&hdmi->audio_mutex);
  436. }
  437. EXPORT_SYMBOL_GPL(dw_hdmi_set_sample_rate);
  438. void dw_hdmi_audio_enable(struct dw_hdmi *hdmi)
  439. {
  440. unsigned long flags;
  441. spin_lock_irqsave(&hdmi->audio_lock, flags);
  442. hdmi->audio_enable = true;
  443. hdmi_set_cts_n(hdmi, hdmi->audio_cts, hdmi->audio_n);
  444. spin_unlock_irqrestore(&hdmi->audio_lock, flags);
  445. }
  446. EXPORT_SYMBOL_GPL(dw_hdmi_audio_enable);
  447. void dw_hdmi_audio_disable(struct dw_hdmi *hdmi)
  448. {
  449. unsigned long flags;
  450. spin_lock_irqsave(&hdmi->audio_lock, flags);
  451. hdmi->audio_enable = false;
  452. hdmi_set_cts_n(hdmi, hdmi->audio_cts, 0);
  453. spin_unlock_irqrestore(&hdmi->audio_lock, flags);
  454. }
  455. EXPORT_SYMBOL_GPL(dw_hdmi_audio_disable);
  456. /*
  457. * this submodule is responsible for the video data synchronization.
  458. * for example, for RGB 4:4:4 input, the data map is defined as
  459. * pin{47~40} <==> R[7:0]
  460. * pin{31~24} <==> G[7:0]
  461. * pin{15~8} <==> B[7:0]
  462. */
  463. static void hdmi_video_sample(struct dw_hdmi *hdmi)
  464. {
  465. int color_format = 0;
  466. u8 val;
  467. if (hdmi->hdmi_data.enc_in_format == RGB) {
  468. if (hdmi->hdmi_data.enc_color_depth == 8)
  469. color_format = 0x01;
  470. else if (hdmi->hdmi_data.enc_color_depth == 10)
  471. color_format = 0x03;
  472. else if (hdmi->hdmi_data.enc_color_depth == 12)
  473. color_format = 0x05;
  474. else if (hdmi->hdmi_data.enc_color_depth == 16)
  475. color_format = 0x07;
  476. else
  477. return;
  478. } else if (hdmi->hdmi_data.enc_in_format == YCBCR444) {
  479. if (hdmi->hdmi_data.enc_color_depth == 8)
  480. color_format = 0x09;
  481. else if (hdmi->hdmi_data.enc_color_depth == 10)
  482. color_format = 0x0B;
  483. else if (hdmi->hdmi_data.enc_color_depth == 12)
  484. color_format = 0x0D;
  485. else if (hdmi->hdmi_data.enc_color_depth == 16)
  486. color_format = 0x0F;
  487. else
  488. return;
  489. } else if (hdmi->hdmi_data.enc_in_format == YCBCR422_8BITS) {
  490. if (hdmi->hdmi_data.enc_color_depth == 8)
  491. color_format = 0x16;
  492. else if (hdmi->hdmi_data.enc_color_depth == 10)
  493. color_format = 0x14;
  494. else if (hdmi->hdmi_data.enc_color_depth == 12)
  495. color_format = 0x12;
  496. else
  497. return;
  498. }
  499. val = HDMI_TX_INVID0_INTERNAL_DE_GENERATOR_DISABLE |
  500. ((color_format << HDMI_TX_INVID0_VIDEO_MAPPING_OFFSET) &
  501. HDMI_TX_INVID0_VIDEO_MAPPING_MASK);
  502. hdmi_writeb(hdmi, val, HDMI_TX_INVID0);
  503. /* Enable TX stuffing: When DE is inactive, fix the output data to 0 */
  504. val = HDMI_TX_INSTUFFING_BDBDATA_STUFFING_ENABLE |
  505. HDMI_TX_INSTUFFING_RCRDATA_STUFFING_ENABLE |
  506. HDMI_TX_INSTUFFING_GYDATA_STUFFING_ENABLE;
  507. hdmi_writeb(hdmi, val, HDMI_TX_INSTUFFING);
  508. hdmi_writeb(hdmi, 0x0, HDMI_TX_GYDATA0);
  509. hdmi_writeb(hdmi, 0x0, HDMI_TX_GYDATA1);
  510. hdmi_writeb(hdmi, 0x0, HDMI_TX_RCRDATA0);
  511. hdmi_writeb(hdmi, 0x0, HDMI_TX_RCRDATA1);
  512. hdmi_writeb(hdmi, 0x0, HDMI_TX_BCBDATA0);
  513. hdmi_writeb(hdmi, 0x0, HDMI_TX_BCBDATA1);
  514. }
  515. static int is_color_space_conversion(struct dw_hdmi *hdmi)
  516. {
  517. return hdmi->hdmi_data.enc_in_format != hdmi->hdmi_data.enc_out_format;
  518. }
  519. static int is_color_space_decimation(struct dw_hdmi *hdmi)
  520. {
  521. if (hdmi->hdmi_data.enc_out_format != YCBCR422_8BITS)
  522. return 0;
  523. if (hdmi->hdmi_data.enc_in_format == RGB ||
  524. hdmi->hdmi_data.enc_in_format == YCBCR444)
  525. return 1;
  526. return 0;
  527. }
  528. static int is_color_space_interpolation(struct dw_hdmi *hdmi)
  529. {
  530. if (hdmi->hdmi_data.enc_in_format != YCBCR422_8BITS)
  531. return 0;
  532. if (hdmi->hdmi_data.enc_out_format == RGB ||
  533. hdmi->hdmi_data.enc_out_format == YCBCR444)
  534. return 1;
  535. return 0;
  536. }
  537. static void dw_hdmi_update_csc_coeffs(struct dw_hdmi *hdmi)
  538. {
  539. const u16 (*csc_coeff)[3][4] = &csc_coeff_default;
  540. unsigned i;
  541. u32 csc_scale = 1;
  542. if (is_color_space_conversion(hdmi)) {
  543. if (hdmi->hdmi_data.enc_out_format == RGB) {
  544. if (hdmi->hdmi_data.colorimetry ==
  545. HDMI_COLORIMETRY_ITU_601)
  546. csc_coeff = &csc_coeff_rgb_out_eitu601;
  547. else
  548. csc_coeff = &csc_coeff_rgb_out_eitu709;
  549. } else if (hdmi->hdmi_data.enc_in_format == RGB) {
  550. if (hdmi->hdmi_data.colorimetry ==
  551. HDMI_COLORIMETRY_ITU_601)
  552. csc_coeff = &csc_coeff_rgb_in_eitu601;
  553. else
  554. csc_coeff = &csc_coeff_rgb_in_eitu709;
  555. csc_scale = 0;
  556. }
  557. }
  558. /* The CSC registers are sequential, alternating MSB then LSB */
  559. for (i = 0; i < ARRAY_SIZE(csc_coeff_default[0]); i++) {
  560. u16 coeff_a = (*csc_coeff)[0][i];
  561. u16 coeff_b = (*csc_coeff)[1][i];
  562. u16 coeff_c = (*csc_coeff)[2][i];
  563. hdmi_writeb(hdmi, coeff_a & 0xff, HDMI_CSC_COEF_A1_LSB + i * 2);
  564. hdmi_writeb(hdmi, coeff_a >> 8, HDMI_CSC_COEF_A1_MSB + i * 2);
  565. hdmi_writeb(hdmi, coeff_b & 0xff, HDMI_CSC_COEF_B1_LSB + i * 2);
  566. hdmi_writeb(hdmi, coeff_b >> 8, HDMI_CSC_COEF_B1_MSB + i * 2);
  567. hdmi_writeb(hdmi, coeff_c & 0xff, HDMI_CSC_COEF_C1_LSB + i * 2);
  568. hdmi_writeb(hdmi, coeff_c >> 8, HDMI_CSC_COEF_C1_MSB + i * 2);
  569. }
  570. hdmi_modb(hdmi, csc_scale, HDMI_CSC_SCALE_CSCSCALE_MASK,
  571. HDMI_CSC_SCALE);
  572. }
  573. static void hdmi_video_csc(struct dw_hdmi *hdmi)
  574. {
  575. int color_depth = 0;
  576. int interpolation = HDMI_CSC_CFG_INTMODE_DISABLE;
  577. int decimation = 0;
  578. /* YCC422 interpolation to 444 mode */
  579. if (is_color_space_interpolation(hdmi))
  580. interpolation = HDMI_CSC_CFG_INTMODE_CHROMA_INT_FORMULA1;
  581. else if (is_color_space_decimation(hdmi))
  582. decimation = HDMI_CSC_CFG_DECMODE_CHROMA_INT_FORMULA3;
  583. if (hdmi->hdmi_data.enc_color_depth == 8)
  584. color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_24BPP;
  585. else if (hdmi->hdmi_data.enc_color_depth == 10)
  586. color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_30BPP;
  587. else if (hdmi->hdmi_data.enc_color_depth == 12)
  588. color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_36BPP;
  589. else if (hdmi->hdmi_data.enc_color_depth == 16)
  590. color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_48BPP;
  591. else
  592. return;
  593. /* Configure the CSC registers */
  594. hdmi_writeb(hdmi, interpolation | decimation, HDMI_CSC_CFG);
  595. hdmi_modb(hdmi, color_depth, HDMI_CSC_SCALE_CSC_COLORDE_PTH_MASK,
  596. HDMI_CSC_SCALE);
  597. dw_hdmi_update_csc_coeffs(hdmi);
  598. }
  599. /*
  600. * HDMI video packetizer is used to packetize the data.
  601. * for example, if input is YCC422 mode or repeater is used,
  602. * data should be repacked this module can be bypassed.
  603. */
  604. static void hdmi_video_packetize(struct dw_hdmi *hdmi)
  605. {
  606. unsigned int color_depth = 0;
  607. unsigned int remap_size = HDMI_VP_REMAP_YCC422_16bit;
  608. unsigned int output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_PP;
  609. struct hdmi_data_info *hdmi_data = &hdmi->hdmi_data;
  610. u8 val, vp_conf;
  611. if (hdmi_data->enc_out_format == RGB ||
  612. hdmi_data->enc_out_format == YCBCR444) {
  613. if (!hdmi_data->enc_color_depth) {
  614. output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_BYPASS;
  615. } else if (hdmi_data->enc_color_depth == 8) {
  616. color_depth = 4;
  617. output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_BYPASS;
  618. } else if (hdmi_data->enc_color_depth == 10) {
  619. color_depth = 5;
  620. } else if (hdmi_data->enc_color_depth == 12) {
  621. color_depth = 6;
  622. } else if (hdmi_data->enc_color_depth == 16) {
  623. color_depth = 7;
  624. } else {
  625. return;
  626. }
  627. } else if (hdmi_data->enc_out_format == YCBCR422_8BITS) {
  628. if (!hdmi_data->enc_color_depth ||
  629. hdmi_data->enc_color_depth == 8)
  630. remap_size = HDMI_VP_REMAP_YCC422_16bit;
  631. else if (hdmi_data->enc_color_depth == 10)
  632. remap_size = HDMI_VP_REMAP_YCC422_20bit;
  633. else if (hdmi_data->enc_color_depth == 12)
  634. remap_size = HDMI_VP_REMAP_YCC422_24bit;
  635. else
  636. return;
  637. output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_YCC422;
  638. } else {
  639. return;
  640. }
  641. /* set the packetizer registers */
  642. val = ((color_depth << HDMI_VP_PR_CD_COLOR_DEPTH_OFFSET) &
  643. HDMI_VP_PR_CD_COLOR_DEPTH_MASK) |
  644. ((hdmi_data->pix_repet_factor <<
  645. HDMI_VP_PR_CD_DESIRED_PR_FACTOR_OFFSET) &
  646. HDMI_VP_PR_CD_DESIRED_PR_FACTOR_MASK);
  647. hdmi_writeb(hdmi, val, HDMI_VP_PR_CD);
  648. hdmi_modb(hdmi, HDMI_VP_STUFF_PR_STUFFING_STUFFING_MODE,
  649. HDMI_VP_STUFF_PR_STUFFING_MASK, HDMI_VP_STUFF);
  650. /* Data from pixel repeater block */
  651. if (hdmi_data->pix_repet_factor > 1) {
  652. vp_conf = HDMI_VP_CONF_PR_EN_ENABLE |
  653. HDMI_VP_CONF_BYPASS_SELECT_PIX_REPEATER;
  654. } else { /* data from packetizer block */
  655. vp_conf = HDMI_VP_CONF_PR_EN_DISABLE |
  656. HDMI_VP_CONF_BYPASS_SELECT_VID_PACKETIZER;
  657. }
  658. hdmi_modb(hdmi, vp_conf,
  659. HDMI_VP_CONF_PR_EN_MASK |
  660. HDMI_VP_CONF_BYPASS_SELECT_MASK, HDMI_VP_CONF);
  661. hdmi_modb(hdmi, 1 << HDMI_VP_STUFF_IDEFAULT_PHASE_OFFSET,
  662. HDMI_VP_STUFF_IDEFAULT_PHASE_MASK, HDMI_VP_STUFF);
  663. hdmi_writeb(hdmi, remap_size, HDMI_VP_REMAP);
  664. if (output_select == HDMI_VP_CONF_OUTPUT_SELECTOR_PP) {
  665. vp_conf = HDMI_VP_CONF_BYPASS_EN_DISABLE |
  666. HDMI_VP_CONF_PP_EN_ENABLE |
  667. HDMI_VP_CONF_YCC422_EN_DISABLE;
  668. } else if (output_select == HDMI_VP_CONF_OUTPUT_SELECTOR_YCC422) {
  669. vp_conf = HDMI_VP_CONF_BYPASS_EN_DISABLE |
  670. HDMI_VP_CONF_PP_EN_DISABLE |
  671. HDMI_VP_CONF_YCC422_EN_ENABLE;
  672. } else if (output_select == HDMI_VP_CONF_OUTPUT_SELECTOR_BYPASS) {
  673. vp_conf = HDMI_VP_CONF_BYPASS_EN_ENABLE |
  674. HDMI_VP_CONF_PP_EN_DISABLE |
  675. HDMI_VP_CONF_YCC422_EN_DISABLE;
  676. } else {
  677. return;
  678. }
  679. hdmi_modb(hdmi, vp_conf,
  680. HDMI_VP_CONF_BYPASS_EN_MASK | HDMI_VP_CONF_PP_EN_ENMASK |
  681. HDMI_VP_CONF_YCC422_EN_MASK, HDMI_VP_CONF);
  682. hdmi_modb(hdmi, HDMI_VP_STUFF_PP_STUFFING_STUFFING_MODE |
  683. HDMI_VP_STUFF_YCC422_STUFFING_STUFFING_MODE,
  684. HDMI_VP_STUFF_PP_STUFFING_MASK |
  685. HDMI_VP_STUFF_YCC422_STUFFING_MASK, HDMI_VP_STUFF);
  686. hdmi_modb(hdmi, output_select, HDMI_VP_CONF_OUTPUT_SELECTOR_MASK,
  687. HDMI_VP_CONF);
  688. }
  689. static inline void hdmi_phy_test_clear(struct dw_hdmi *hdmi,
  690. unsigned char bit)
  691. {
  692. hdmi_modb(hdmi, bit << HDMI_PHY_TST0_TSTCLR_OFFSET,
  693. HDMI_PHY_TST0_TSTCLR_MASK, HDMI_PHY_TST0);
  694. }
  695. static inline void hdmi_phy_test_enable(struct dw_hdmi *hdmi,
  696. unsigned char bit)
  697. {
  698. hdmi_modb(hdmi, bit << HDMI_PHY_TST0_TSTEN_OFFSET,
  699. HDMI_PHY_TST0_TSTEN_MASK, HDMI_PHY_TST0);
  700. }
  701. static inline void hdmi_phy_test_clock(struct dw_hdmi *hdmi,
  702. unsigned char bit)
  703. {
  704. hdmi_modb(hdmi, bit << HDMI_PHY_TST0_TSTCLK_OFFSET,
  705. HDMI_PHY_TST0_TSTCLK_MASK, HDMI_PHY_TST0);
  706. }
  707. static inline void hdmi_phy_test_din(struct dw_hdmi *hdmi,
  708. unsigned char bit)
  709. {
  710. hdmi_writeb(hdmi, bit, HDMI_PHY_TST1);
  711. }
  712. static inline void hdmi_phy_test_dout(struct dw_hdmi *hdmi,
  713. unsigned char bit)
  714. {
  715. hdmi_writeb(hdmi, bit, HDMI_PHY_TST2);
  716. }
  717. static bool hdmi_phy_wait_i2c_done(struct dw_hdmi *hdmi, int msec)
  718. {
  719. u32 val;
  720. while ((val = hdmi_readb(hdmi, HDMI_IH_I2CMPHY_STAT0) & 0x3) == 0) {
  721. if (msec-- == 0)
  722. return false;
  723. udelay(1000);
  724. }
  725. hdmi_writeb(hdmi, val, HDMI_IH_I2CMPHY_STAT0);
  726. return true;
  727. }
  728. static void __hdmi_phy_i2c_write(struct dw_hdmi *hdmi, unsigned short data,
  729. unsigned char addr)
  730. {
  731. hdmi_writeb(hdmi, 0xFF, HDMI_IH_I2CMPHY_STAT0);
  732. hdmi_writeb(hdmi, addr, HDMI_PHY_I2CM_ADDRESS_ADDR);
  733. hdmi_writeb(hdmi, (unsigned char)(data >> 8),
  734. HDMI_PHY_I2CM_DATAO_1_ADDR);
  735. hdmi_writeb(hdmi, (unsigned char)(data >> 0),
  736. HDMI_PHY_I2CM_DATAO_0_ADDR);
  737. hdmi_writeb(hdmi, HDMI_PHY_I2CM_OPERATION_ADDR_WRITE,
  738. HDMI_PHY_I2CM_OPERATION_ADDR);
  739. hdmi_phy_wait_i2c_done(hdmi, 1000);
  740. }
  741. static int hdmi_phy_i2c_write(struct dw_hdmi *hdmi, unsigned short data,
  742. unsigned char addr)
  743. {
  744. __hdmi_phy_i2c_write(hdmi, data, addr);
  745. return 0;
  746. }
  747. static void dw_hdmi_phy_enable_powerdown(struct dw_hdmi *hdmi, bool enable)
  748. {
  749. hdmi_mask_writeb(hdmi, !enable, HDMI_PHY_CONF0,
  750. HDMI_PHY_CONF0_PDZ_OFFSET,
  751. HDMI_PHY_CONF0_PDZ_MASK);
  752. }
  753. static void dw_hdmi_phy_enable_tmds(struct dw_hdmi *hdmi, u8 enable)
  754. {
  755. hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
  756. HDMI_PHY_CONF0_ENTMDS_OFFSET,
  757. HDMI_PHY_CONF0_ENTMDS_MASK);
  758. }
  759. static void dw_hdmi_phy_enable_spare(struct dw_hdmi *hdmi, u8 enable)
  760. {
  761. hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
  762. HDMI_PHY_CONF0_SPARECTRL_OFFSET,
  763. HDMI_PHY_CONF0_SPARECTRL_MASK);
  764. }
  765. static void dw_hdmi_phy_gen2_pddq(struct dw_hdmi *hdmi, u8 enable)
  766. {
  767. hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
  768. HDMI_PHY_CONF0_GEN2_PDDQ_OFFSET,
  769. HDMI_PHY_CONF0_GEN2_PDDQ_MASK);
  770. }
  771. static void dw_hdmi_phy_gen2_txpwron(struct dw_hdmi *hdmi, u8 enable)
  772. {
  773. hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
  774. HDMI_PHY_CONF0_GEN2_TXPWRON_OFFSET,
  775. HDMI_PHY_CONF0_GEN2_TXPWRON_MASK);
  776. }
  777. static void dw_hdmi_phy_sel_data_en_pol(struct dw_hdmi *hdmi, u8 enable)
  778. {
  779. hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
  780. HDMI_PHY_CONF0_SELDATAENPOL_OFFSET,
  781. HDMI_PHY_CONF0_SELDATAENPOL_MASK);
  782. }
  783. static void dw_hdmi_phy_sel_interface_control(struct dw_hdmi *hdmi, u8 enable)
  784. {
  785. hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
  786. HDMI_PHY_CONF0_SELDIPIF_OFFSET,
  787. HDMI_PHY_CONF0_SELDIPIF_MASK);
  788. }
  789. static int hdmi_phy_configure(struct dw_hdmi *hdmi, unsigned char prep,
  790. unsigned char res, int cscon)
  791. {
  792. unsigned res_idx;
  793. u8 val, msec;
  794. const struct dw_hdmi_plat_data *pdata = hdmi->plat_data;
  795. const struct dw_hdmi_mpll_config *mpll_config = pdata->mpll_cfg;
  796. const struct dw_hdmi_curr_ctrl *curr_ctrl = pdata->cur_ctr;
  797. const struct dw_hdmi_phy_config *phy_config = pdata->phy_config;
  798. if (prep)
  799. return -EINVAL;
  800. switch (res) {
  801. case 0: /* color resolution 0 is 8 bit colour depth */
  802. case 8:
  803. res_idx = DW_HDMI_RES_8;
  804. break;
  805. case 10:
  806. res_idx = DW_HDMI_RES_10;
  807. break;
  808. case 12:
  809. res_idx = DW_HDMI_RES_12;
  810. break;
  811. default:
  812. return -EINVAL;
  813. }
  814. /* PLL/MPLL Cfg - always match on final entry */
  815. for (; mpll_config->mpixelclock != ~0UL; mpll_config++)
  816. if (hdmi->hdmi_data.video_mode.mpixelclock <=
  817. mpll_config->mpixelclock)
  818. break;
  819. for (; curr_ctrl->mpixelclock != ~0UL; curr_ctrl++)
  820. if (hdmi->hdmi_data.video_mode.mpixelclock <=
  821. curr_ctrl->mpixelclock)
  822. break;
  823. for (; phy_config->mpixelclock != ~0UL; phy_config++)
  824. if (hdmi->hdmi_data.video_mode.mpixelclock <=
  825. phy_config->mpixelclock)
  826. break;
  827. if (mpll_config->mpixelclock == ~0UL ||
  828. curr_ctrl->mpixelclock == ~0UL ||
  829. phy_config->mpixelclock == ~0UL) {
  830. dev_err(hdmi->dev, "Pixel clock %d - unsupported by HDMI\n",
  831. hdmi->hdmi_data.video_mode.mpixelclock);
  832. return -EINVAL;
  833. }
  834. /* Enable csc path */
  835. if (cscon)
  836. val = HDMI_MC_FLOWCTRL_FEED_THROUGH_OFF_CSC_IN_PATH;
  837. else
  838. val = HDMI_MC_FLOWCTRL_FEED_THROUGH_OFF_CSC_BYPASS;
  839. hdmi_writeb(hdmi, val, HDMI_MC_FLOWCTRL);
  840. /* gen2 tx power off */
  841. dw_hdmi_phy_gen2_txpwron(hdmi, 0);
  842. /* gen2 pddq */
  843. dw_hdmi_phy_gen2_pddq(hdmi, 1);
  844. /* PHY reset */
  845. hdmi_writeb(hdmi, HDMI_MC_PHYRSTZ_DEASSERT, HDMI_MC_PHYRSTZ);
  846. hdmi_writeb(hdmi, HDMI_MC_PHYRSTZ_ASSERT, HDMI_MC_PHYRSTZ);
  847. hdmi_writeb(hdmi, HDMI_MC_HEACPHY_RST_ASSERT, HDMI_MC_HEACPHY_RST);
  848. hdmi_phy_test_clear(hdmi, 1);
  849. hdmi_writeb(hdmi, HDMI_PHY_I2CM_SLAVE_ADDR_PHY_GEN2,
  850. HDMI_PHY_I2CM_SLAVE_ADDR);
  851. hdmi_phy_test_clear(hdmi, 0);
  852. hdmi_phy_i2c_write(hdmi, mpll_config->res[res_idx].cpce, 0x06);
  853. hdmi_phy_i2c_write(hdmi, mpll_config->res[res_idx].gmp, 0x15);
  854. /* CURRCTRL */
  855. hdmi_phy_i2c_write(hdmi, curr_ctrl->curr[res_idx], 0x10);
  856. hdmi_phy_i2c_write(hdmi, 0x0000, 0x13); /* PLLPHBYCTRL */
  857. hdmi_phy_i2c_write(hdmi, 0x0006, 0x17);
  858. hdmi_phy_i2c_write(hdmi, phy_config->term, 0x19); /* TXTERM */
  859. hdmi_phy_i2c_write(hdmi, phy_config->sym_ctr, 0x09); /* CKSYMTXCTRL */
  860. hdmi_phy_i2c_write(hdmi, phy_config->vlev_ctr, 0x0E); /* VLEVCTRL */
  861. /* REMOVE CLK TERM */
  862. hdmi_phy_i2c_write(hdmi, 0x8000, 0x05); /* CKCALCTRL */
  863. dw_hdmi_phy_enable_powerdown(hdmi, false);
  864. /* toggle TMDS enable */
  865. dw_hdmi_phy_enable_tmds(hdmi, 0);
  866. dw_hdmi_phy_enable_tmds(hdmi, 1);
  867. /* gen2 tx power on */
  868. dw_hdmi_phy_gen2_txpwron(hdmi, 1);
  869. dw_hdmi_phy_gen2_pddq(hdmi, 0);
  870. if (hdmi->dev_type == RK3288_HDMI)
  871. dw_hdmi_phy_enable_spare(hdmi, 1);
  872. /*Wait for PHY PLL lock */
  873. msec = 5;
  874. do {
  875. val = hdmi_readb(hdmi, HDMI_PHY_STAT0) & HDMI_PHY_TX_PHY_LOCK;
  876. if (!val)
  877. break;
  878. if (msec == 0) {
  879. dev_err(hdmi->dev, "PHY PLL not locked\n");
  880. return -ETIMEDOUT;
  881. }
  882. udelay(1000);
  883. msec--;
  884. } while (1);
  885. return 0;
  886. }
  887. static int dw_hdmi_phy_init(struct dw_hdmi *hdmi)
  888. {
  889. int i, ret;
  890. bool cscon;
  891. /*check csc whether needed activated in HDMI mode */
  892. cscon = hdmi->sink_is_hdmi && is_color_space_conversion(hdmi);
  893. /* HDMI Phy spec says to do the phy initialization sequence twice */
  894. for (i = 0; i < 2; i++) {
  895. dw_hdmi_phy_sel_data_en_pol(hdmi, 1);
  896. dw_hdmi_phy_sel_interface_control(hdmi, 0);
  897. dw_hdmi_phy_enable_tmds(hdmi, 0);
  898. dw_hdmi_phy_enable_powerdown(hdmi, true);
  899. /* Enable CSC */
  900. ret = hdmi_phy_configure(hdmi, 0, 8, cscon);
  901. if (ret)
  902. return ret;
  903. }
  904. hdmi->phy_enabled = true;
  905. return 0;
  906. }
  907. static void hdmi_tx_hdcp_config(struct dw_hdmi *hdmi)
  908. {
  909. u8 de;
  910. if (hdmi->hdmi_data.video_mode.mdataenablepolarity)
  911. de = HDMI_A_VIDPOLCFG_DATAENPOL_ACTIVE_HIGH;
  912. else
  913. de = HDMI_A_VIDPOLCFG_DATAENPOL_ACTIVE_LOW;
  914. /* disable rx detect */
  915. hdmi_modb(hdmi, HDMI_A_HDCPCFG0_RXDETECT_DISABLE,
  916. HDMI_A_HDCPCFG0_RXDETECT_MASK, HDMI_A_HDCPCFG0);
  917. hdmi_modb(hdmi, de, HDMI_A_VIDPOLCFG_DATAENPOL_MASK, HDMI_A_VIDPOLCFG);
  918. hdmi_modb(hdmi, HDMI_A_HDCPCFG1_ENCRYPTIONDISABLE_DISABLE,
  919. HDMI_A_HDCPCFG1_ENCRYPTIONDISABLE_MASK, HDMI_A_HDCPCFG1);
  920. }
  921. static void hdmi_config_AVI(struct dw_hdmi *hdmi, struct drm_display_mode *mode)
  922. {
  923. struct hdmi_avi_infoframe frame;
  924. u8 val;
  925. /* Initialise info frame from DRM mode */
  926. drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
  927. if (hdmi->hdmi_data.enc_out_format == YCBCR444)
  928. frame.colorspace = HDMI_COLORSPACE_YUV444;
  929. else if (hdmi->hdmi_data.enc_out_format == YCBCR422_8BITS)
  930. frame.colorspace = HDMI_COLORSPACE_YUV422;
  931. else
  932. frame.colorspace = HDMI_COLORSPACE_RGB;
  933. /* Set up colorimetry */
  934. if (hdmi->hdmi_data.enc_out_format == XVYCC444) {
  935. frame.colorimetry = HDMI_COLORIMETRY_EXTENDED;
  936. if (hdmi->hdmi_data.colorimetry == HDMI_COLORIMETRY_ITU_601)
  937. frame.extended_colorimetry =
  938. HDMI_EXTENDED_COLORIMETRY_XV_YCC_601;
  939. else /*hdmi->hdmi_data.colorimetry == HDMI_COLORIMETRY_ITU_709*/
  940. frame.extended_colorimetry =
  941. HDMI_EXTENDED_COLORIMETRY_XV_YCC_709;
  942. } else if (hdmi->hdmi_data.enc_out_format != RGB) {
  943. frame.colorimetry = hdmi->hdmi_data.colorimetry;
  944. frame.extended_colorimetry = HDMI_EXTENDED_COLORIMETRY_XV_YCC_601;
  945. } else { /* Carries no data */
  946. frame.colorimetry = HDMI_COLORIMETRY_NONE;
  947. frame.extended_colorimetry = HDMI_EXTENDED_COLORIMETRY_XV_YCC_601;
  948. }
  949. frame.scan_mode = HDMI_SCAN_MODE_NONE;
  950. /*
  951. * The Designware IP uses a different byte format from standard
  952. * AVI info frames, though generally the bits are in the correct
  953. * bytes.
  954. */
  955. /*
  956. * AVI data byte 1 differences: Colorspace in bits 0,1 rather than 5,6,
  957. * scan info in bits 4,5 rather than 0,1 and active aspect present in
  958. * bit 6 rather than 4.
  959. */
  960. val = (frame.scan_mode & 3) << 4 | (frame.colorspace & 3);
  961. if (frame.active_aspect & 15)
  962. val |= HDMI_FC_AVICONF0_ACTIVE_FMT_INFO_PRESENT;
  963. if (frame.top_bar || frame.bottom_bar)
  964. val |= HDMI_FC_AVICONF0_BAR_DATA_HORIZ_BAR;
  965. if (frame.left_bar || frame.right_bar)
  966. val |= HDMI_FC_AVICONF0_BAR_DATA_VERT_BAR;
  967. hdmi_writeb(hdmi, val, HDMI_FC_AVICONF0);
  968. /* AVI data byte 2 differences: none */
  969. val = ((frame.colorimetry & 0x3) << 6) |
  970. ((frame.picture_aspect & 0x3) << 4) |
  971. (frame.active_aspect & 0xf);
  972. hdmi_writeb(hdmi, val, HDMI_FC_AVICONF1);
  973. /* AVI data byte 3 differences: none */
  974. val = ((frame.extended_colorimetry & 0x7) << 4) |
  975. ((frame.quantization_range & 0x3) << 2) |
  976. (frame.nups & 0x3);
  977. if (frame.itc)
  978. val |= HDMI_FC_AVICONF2_IT_CONTENT_VALID;
  979. hdmi_writeb(hdmi, val, HDMI_FC_AVICONF2);
  980. /* AVI data byte 4 differences: none */
  981. val = frame.video_code & 0x7f;
  982. hdmi_writeb(hdmi, val, HDMI_FC_AVIVID);
  983. /* AVI Data Byte 5- set up input and output pixel repetition */
  984. val = (((hdmi->hdmi_data.video_mode.mpixelrepetitioninput + 1) <<
  985. HDMI_FC_PRCONF_INCOMING_PR_FACTOR_OFFSET) &
  986. HDMI_FC_PRCONF_INCOMING_PR_FACTOR_MASK) |
  987. ((hdmi->hdmi_data.video_mode.mpixelrepetitionoutput <<
  988. HDMI_FC_PRCONF_OUTPUT_PR_FACTOR_OFFSET) &
  989. HDMI_FC_PRCONF_OUTPUT_PR_FACTOR_MASK);
  990. hdmi_writeb(hdmi, val, HDMI_FC_PRCONF);
  991. /*
  992. * AVI data byte 5 differences: content type in 0,1 rather than 4,5,
  993. * ycc range in bits 2,3 rather than 6,7
  994. */
  995. val = ((frame.ycc_quantization_range & 0x3) << 2) |
  996. (frame.content_type & 0x3);
  997. hdmi_writeb(hdmi, val, HDMI_FC_AVICONF3);
  998. /* AVI Data Bytes 6-13 */
  999. hdmi_writeb(hdmi, frame.top_bar & 0xff, HDMI_FC_AVIETB0);
  1000. hdmi_writeb(hdmi, (frame.top_bar >> 8) & 0xff, HDMI_FC_AVIETB1);
  1001. hdmi_writeb(hdmi, frame.bottom_bar & 0xff, HDMI_FC_AVISBB0);
  1002. hdmi_writeb(hdmi, (frame.bottom_bar >> 8) & 0xff, HDMI_FC_AVISBB1);
  1003. hdmi_writeb(hdmi, frame.left_bar & 0xff, HDMI_FC_AVIELB0);
  1004. hdmi_writeb(hdmi, (frame.left_bar >> 8) & 0xff, HDMI_FC_AVIELB1);
  1005. hdmi_writeb(hdmi, frame.right_bar & 0xff, HDMI_FC_AVISRB0);
  1006. hdmi_writeb(hdmi, (frame.right_bar >> 8) & 0xff, HDMI_FC_AVISRB1);
  1007. }
  1008. static void hdmi_av_composer(struct dw_hdmi *hdmi,
  1009. const struct drm_display_mode *mode)
  1010. {
  1011. u8 inv_val;
  1012. struct hdmi_vmode *vmode = &hdmi->hdmi_data.video_mode;
  1013. int hblank, vblank, h_de_hs, v_de_vs, hsync_len, vsync_len;
  1014. unsigned int vdisplay;
  1015. vmode->mpixelclock = mode->clock * 1000;
  1016. dev_dbg(hdmi->dev, "final pixclk = %d\n", vmode->mpixelclock);
  1017. /* Set up HDMI_FC_INVIDCONF */
  1018. inv_val = (hdmi->hdmi_data.hdcp_enable ?
  1019. HDMI_FC_INVIDCONF_HDCP_KEEPOUT_ACTIVE :
  1020. HDMI_FC_INVIDCONF_HDCP_KEEPOUT_INACTIVE);
  1021. inv_val |= mode->flags & DRM_MODE_FLAG_PVSYNC ?
  1022. HDMI_FC_INVIDCONF_VSYNC_IN_POLARITY_ACTIVE_HIGH :
  1023. HDMI_FC_INVIDCONF_VSYNC_IN_POLARITY_ACTIVE_LOW;
  1024. inv_val |= mode->flags & DRM_MODE_FLAG_PHSYNC ?
  1025. HDMI_FC_INVIDCONF_HSYNC_IN_POLARITY_ACTIVE_HIGH :
  1026. HDMI_FC_INVIDCONF_HSYNC_IN_POLARITY_ACTIVE_LOW;
  1027. inv_val |= (vmode->mdataenablepolarity ?
  1028. HDMI_FC_INVIDCONF_DE_IN_POLARITY_ACTIVE_HIGH :
  1029. HDMI_FC_INVIDCONF_DE_IN_POLARITY_ACTIVE_LOW);
  1030. if (hdmi->vic == 39)
  1031. inv_val |= HDMI_FC_INVIDCONF_R_V_BLANK_IN_OSC_ACTIVE_HIGH;
  1032. else
  1033. inv_val |= mode->flags & DRM_MODE_FLAG_INTERLACE ?
  1034. HDMI_FC_INVIDCONF_R_V_BLANK_IN_OSC_ACTIVE_HIGH :
  1035. HDMI_FC_INVIDCONF_R_V_BLANK_IN_OSC_ACTIVE_LOW;
  1036. inv_val |= mode->flags & DRM_MODE_FLAG_INTERLACE ?
  1037. HDMI_FC_INVIDCONF_IN_I_P_INTERLACED :
  1038. HDMI_FC_INVIDCONF_IN_I_P_PROGRESSIVE;
  1039. inv_val |= hdmi->sink_is_hdmi ?
  1040. HDMI_FC_INVIDCONF_DVI_MODEZ_HDMI_MODE :
  1041. HDMI_FC_INVIDCONF_DVI_MODEZ_DVI_MODE;
  1042. hdmi_writeb(hdmi, inv_val, HDMI_FC_INVIDCONF);
  1043. vdisplay = mode->vdisplay;
  1044. vblank = mode->vtotal - mode->vdisplay;
  1045. v_de_vs = mode->vsync_start - mode->vdisplay;
  1046. vsync_len = mode->vsync_end - mode->vsync_start;
  1047. /*
  1048. * When we're setting an interlaced mode, we need
  1049. * to adjust the vertical timing to suit.
  1050. */
  1051. if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
  1052. vdisplay /= 2;
  1053. vblank /= 2;
  1054. v_de_vs /= 2;
  1055. vsync_len /= 2;
  1056. }
  1057. /* Set up horizontal active pixel width */
  1058. hdmi_writeb(hdmi, mode->hdisplay >> 8, HDMI_FC_INHACTV1);
  1059. hdmi_writeb(hdmi, mode->hdisplay, HDMI_FC_INHACTV0);
  1060. /* Set up vertical active lines */
  1061. hdmi_writeb(hdmi, vdisplay >> 8, HDMI_FC_INVACTV1);
  1062. hdmi_writeb(hdmi, vdisplay, HDMI_FC_INVACTV0);
  1063. /* Set up horizontal blanking pixel region width */
  1064. hblank = mode->htotal - mode->hdisplay;
  1065. hdmi_writeb(hdmi, hblank >> 8, HDMI_FC_INHBLANK1);
  1066. hdmi_writeb(hdmi, hblank, HDMI_FC_INHBLANK0);
  1067. /* Set up vertical blanking pixel region width */
  1068. hdmi_writeb(hdmi, vblank, HDMI_FC_INVBLANK);
  1069. /* Set up HSYNC active edge delay width (in pixel clks) */
  1070. h_de_hs = mode->hsync_start - mode->hdisplay;
  1071. hdmi_writeb(hdmi, h_de_hs >> 8, HDMI_FC_HSYNCINDELAY1);
  1072. hdmi_writeb(hdmi, h_de_hs, HDMI_FC_HSYNCINDELAY0);
  1073. /* Set up VSYNC active edge delay (in lines) */
  1074. hdmi_writeb(hdmi, v_de_vs, HDMI_FC_VSYNCINDELAY);
  1075. /* Set up HSYNC active pulse width (in pixel clks) */
  1076. hsync_len = mode->hsync_end - mode->hsync_start;
  1077. hdmi_writeb(hdmi, hsync_len >> 8, HDMI_FC_HSYNCINWIDTH1);
  1078. hdmi_writeb(hdmi, hsync_len, HDMI_FC_HSYNCINWIDTH0);
  1079. /* Set up VSYNC active edge delay (in lines) */
  1080. hdmi_writeb(hdmi, vsync_len, HDMI_FC_VSYNCINWIDTH);
  1081. }
  1082. static void dw_hdmi_phy_disable(struct dw_hdmi *hdmi)
  1083. {
  1084. if (!hdmi->phy_enabled)
  1085. return;
  1086. dw_hdmi_phy_enable_tmds(hdmi, 0);
  1087. dw_hdmi_phy_enable_powerdown(hdmi, true);
  1088. hdmi->phy_enabled = false;
  1089. }
  1090. /* HDMI Initialization Step B.4 */
  1091. static void dw_hdmi_enable_video_path(struct dw_hdmi *hdmi)
  1092. {
  1093. u8 clkdis;
  1094. /* control period minimum duration */
  1095. hdmi_writeb(hdmi, 12, HDMI_FC_CTRLDUR);
  1096. hdmi_writeb(hdmi, 32, HDMI_FC_EXCTRLDUR);
  1097. hdmi_writeb(hdmi, 1, HDMI_FC_EXCTRLSPAC);
  1098. /* Set to fill TMDS data channels */
  1099. hdmi_writeb(hdmi, 0x0B, HDMI_FC_CH0PREAM);
  1100. hdmi_writeb(hdmi, 0x16, HDMI_FC_CH1PREAM);
  1101. hdmi_writeb(hdmi, 0x21, HDMI_FC_CH2PREAM);
  1102. /* Enable pixel clock and tmds data path */
  1103. clkdis = 0x7F;
  1104. clkdis &= ~HDMI_MC_CLKDIS_PIXELCLK_DISABLE;
  1105. hdmi_writeb(hdmi, clkdis, HDMI_MC_CLKDIS);
  1106. clkdis &= ~HDMI_MC_CLKDIS_TMDSCLK_DISABLE;
  1107. hdmi_writeb(hdmi, clkdis, HDMI_MC_CLKDIS);
  1108. /* Enable csc path */
  1109. if (is_color_space_conversion(hdmi)) {
  1110. clkdis &= ~HDMI_MC_CLKDIS_CSCCLK_DISABLE;
  1111. hdmi_writeb(hdmi, clkdis, HDMI_MC_CLKDIS);
  1112. }
  1113. }
  1114. static void hdmi_enable_audio_clk(struct dw_hdmi *hdmi)
  1115. {
  1116. hdmi_modb(hdmi, 0, HDMI_MC_CLKDIS_AUDCLK_DISABLE, HDMI_MC_CLKDIS);
  1117. }
  1118. /* Workaround to clear the overflow condition */
  1119. static void dw_hdmi_clear_overflow(struct dw_hdmi *hdmi)
  1120. {
  1121. int count;
  1122. u8 val;
  1123. /* TMDS software reset */
  1124. hdmi_writeb(hdmi, (u8)~HDMI_MC_SWRSTZ_TMDSSWRST_REQ, HDMI_MC_SWRSTZ);
  1125. val = hdmi_readb(hdmi, HDMI_FC_INVIDCONF);
  1126. if (hdmi->dev_type == IMX6DL_HDMI) {
  1127. hdmi_writeb(hdmi, val, HDMI_FC_INVIDCONF);
  1128. return;
  1129. }
  1130. for (count = 0; count < 4; count++)
  1131. hdmi_writeb(hdmi, val, HDMI_FC_INVIDCONF);
  1132. }
  1133. static void hdmi_enable_overflow_interrupts(struct dw_hdmi *hdmi)
  1134. {
  1135. hdmi_writeb(hdmi, 0, HDMI_FC_MASK2);
  1136. hdmi_writeb(hdmi, 0, HDMI_IH_MUTE_FC_STAT2);
  1137. }
  1138. static void hdmi_disable_overflow_interrupts(struct dw_hdmi *hdmi)
  1139. {
  1140. hdmi_writeb(hdmi, HDMI_IH_MUTE_FC_STAT2_OVERFLOW_MASK,
  1141. HDMI_IH_MUTE_FC_STAT2);
  1142. }
  1143. static int dw_hdmi_setup(struct dw_hdmi *hdmi, struct drm_display_mode *mode)
  1144. {
  1145. int ret;
  1146. hdmi_disable_overflow_interrupts(hdmi);
  1147. hdmi->vic = drm_match_cea_mode(mode);
  1148. if (!hdmi->vic) {
  1149. dev_dbg(hdmi->dev, "Non-CEA mode used in HDMI\n");
  1150. } else {
  1151. dev_dbg(hdmi->dev, "CEA mode used vic=%d\n", hdmi->vic);
  1152. }
  1153. if ((hdmi->vic == 6) || (hdmi->vic == 7) ||
  1154. (hdmi->vic == 21) || (hdmi->vic == 22) ||
  1155. (hdmi->vic == 2) || (hdmi->vic == 3) ||
  1156. (hdmi->vic == 17) || (hdmi->vic == 18))
  1157. hdmi->hdmi_data.colorimetry = HDMI_COLORIMETRY_ITU_601;
  1158. else
  1159. hdmi->hdmi_data.colorimetry = HDMI_COLORIMETRY_ITU_709;
  1160. hdmi->hdmi_data.video_mode.mpixelrepetitionoutput = 0;
  1161. hdmi->hdmi_data.video_mode.mpixelrepetitioninput = 0;
  1162. /* TODO: Get input format from IPU (via FB driver interface) */
  1163. hdmi->hdmi_data.enc_in_format = RGB;
  1164. hdmi->hdmi_data.enc_out_format = RGB;
  1165. hdmi->hdmi_data.enc_color_depth = 8;
  1166. hdmi->hdmi_data.pix_repet_factor = 0;
  1167. hdmi->hdmi_data.hdcp_enable = 0;
  1168. hdmi->hdmi_data.video_mode.mdataenablepolarity = true;
  1169. /* HDMI Initialization Step B.1 */
  1170. hdmi_av_composer(hdmi, mode);
  1171. /* HDMI Initializateion Step B.2 */
  1172. ret = dw_hdmi_phy_init(hdmi);
  1173. if (ret)
  1174. return ret;
  1175. /* HDMI Initialization Step B.3 */
  1176. dw_hdmi_enable_video_path(hdmi);
  1177. if (hdmi->sink_has_audio) {
  1178. dev_dbg(hdmi->dev, "sink has audio support\n");
  1179. /* HDMI Initialization Step E - Configure audio */
  1180. hdmi_clk_regenerator_update_pixel_clock(hdmi);
  1181. hdmi_enable_audio_clk(hdmi);
  1182. }
  1183. /* not for DVI mode */
  1184. if (hdmi->sink_is_hdmi) {
  1185. dev_dbg(hdmi->dev, "%s HDMI mode\n", __func__);
  1186. /* HDMI Initialization Step F - Configure AVI InfoFrame */
  1187. hdmi_config_AVI(hdmi, mode);
  1188. } else {
  1189. dev_dbg(hdmi->dev, "%s DVI mode\n", __func__);
  1190. }
  1191. hdmi_video_packetize(hdmi);
  1192. hdmi_video_csc(hdmi);
  1193. hdmi_video_sample(hdmi);
  1194. hdmi_tx_hdcp_config(hdmi);
  1195. dw_hdmi_clear_overflow(hdmi);
  1196. if (hdmi->cable_plugin && hdmi->sink_is_hdmi)
  1197. hdmi_enable_overflow_interrupts(hdmi);
  1198. return 0;
  1199. }
  1200. /* Wait until we are registered to enable interrupts */
  1201. static int dw_hdmi_fb_registered(struct dw_hdmi *hdmi)
  1202. {
  1203. hdmi_writeb(hdmi, HDMI_PHY_I2CM_INT_ADDR_DONE_POL,
  1204. HDMI_PHY_I2CM_INT_ADDR);
  1205. hdmi_writeb(hdmi, HDMI_PHY_I2CM_CTLINT_ADDR_NAC_POL |
  1206. HDMI_PHY_I2CM_CTLINT_ADDR_ARBITRATION_POL,
  1207. HDMI_PHY_I2CM_CTLINT_ADDR);
  1208. /* enable cable hot plug irq */
  1209. hdmi_writeb(hdmi, hdmi->phy_mask, HDMI_PHY_MASK0);
  1210. /* Clear Hotplug interrupts */
  1211. hdmi_writeb(hdmi, HDMI_IH_PHY_STAT0_HPD | HDMI_IH_PHY_STAT0_RX_SENSE,
  1212. HDMI_IH_PHY_STAT0);
  1213. return 0;
  1214. }
  1215. static void initialize_hdmi_ih_mutes(struct dw_hdmi *hdmi)
  1216. {
  1217. u8 ih_mute;
  1218. /*
  1219. * Boot up defaults are:
  1220. * HDMI_IH_MUTE = 0x03 (disabled)
  1221. * HDMI_IH_MUTE_* = 0x00 (enabled)
  1222. *
  1223. * Disable top level interrupt bits in HDMI block
  1224. */
  1225. ih_mute = hdmi_readb(hdmi, HDMI_IH_MUTE) |
  1226. HDMI_IH_MUTE_MUTE_WAKEUP_INTERRUPT |
  1227. HDMI_IH_MUTE_MUTE_ALL_INTERRUPT;
  1228. hdmi_writeb(hdmi, ih_mute, HDMI_IH_MUTE);
  1229. /* by default mask all interrupts */
  1230. hdmi_writeb(hdmi, 0xff, HDMI_VP_MASK);
  1231. hdmi_writeb(hdmi, 0xff, HDMI_FC_MASK0);
  1232. hdmi_writeb(hdmi, 0xff, HDMI_FC_MASK1);
  1233. hdmi_writeb(hdmi, 0xff, HDMI_FC_MASK2);
  1234. hdmi_writeb(hdmi, 0xff, HDMI_PHY_MASK0);
  1235. hdmi_writeb(hdmi, 0xff, HDMI_PHY_I2CM_INT_ADDR);
  1236. hdmi_writeb(hdmi, 0xff, HDMI_PHY_I2CM_CTLINT_ADDR);
  1237. hdmi_writeb(hdmi, 0xff, HDMI_AUD_INT);
  1238. hdmi_writeb(hdmi, 0xff, HDMI_AUD_SPDIFINT);
  1239. hdmi_writeb(hdmi, 0xff, HDMI_AUD_HBR_MASK);
  1240. hdmi_writeb(hdmi, 0xff, HDMI_GP_MASK);
  1241. hdmi_writeb(hdmi, 0xff, HDMI_A_APIINTMSK);
  1242. hdmi_writeb(hdmi, 0xff, HDMI_CEC_MASK);
  1243. hdmi_writeb(hdmi, 0xff, HDMI_I2CM_INT);
  1244. hdmi_writeb(hdmi, 0xff, HDMI_I2CM_CTLINT);
  1245. /* Disable interrupts in the IH_MUTE_* registers */
  1246. hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_FC_STAT0);
  1247. hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_FC_STAT1);
  1248. hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_FC_STAT2);
  1249. hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_AS_STAT0);
  1250. hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_PHY_STAT0);
  1251. hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_I2CM_STAT0);
  1252. hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_CEC_STAT0);
  1253. hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_VP_STAT0);
  1254. hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_I2CMPHY_STAT0);
  1255. hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_AHBDMAAUD_STAT0);
  1256. /* Enable top level interrupt bits in HDMI block */
  1257. ih_mute &= ~(HDMI_IH_MUTE_MUTE_WAKEUP_INTERRUPT |
  1258. HDMI_IH_MUTE_MUTE_ALL_INTERRUPT);
  1259. hdmi_writeb(hdmi, ih_mute, HDMI_IH_MUTE);
  1260. }
  1261. static void dw_hdmi_poweron(struct dw_hdmi *hdmi)
  1262. {
  1263. hdmi->bridge_is_on = true;
  1264. dw_hdmi_setup(hdmi, &hdmi->previous_mode);
  1265. }
  1266. static void dw_hdmi_poweroff(struct dw_hdmi *hdmi)
  1267. {
  1268. dw_hdmi_phy_disable(hdmi);
  1269. hdmi->bridge_is_on = false;
  1270. }
  1271. static void dw_hdmi_update_power(struct dw_hdmi *hdmi)
  1272. {
  1273. int force = hdmi->force;
  1274. if (hdmi->disabled) {
  1275. force = DRM_FORCE_OFF;
  1276. } else if (force == DRM_FORCE_UNSPECIFIED) {
  1277. if (hdmi->rxsense)
  1278. force = DRM_FORCE_ON;
  1279. else
  1280. force = DRM_FORCE_OFF;
  1281. }
  1282. if (force == DRM_FORCE_OFF) {
  1283. if (hdmi->bridge_is_on)
  1284. dw_hdmi_poweroff(hdmi);
  1285. } else {
  1286. if (!hdmi->bridge_is_on)
  1287. dw_hdmi_poweron(hdmi);
  1288. }
  1289. }
  1290. /*
  1291. * Adjust the detection of RXSENSE according to whether we have a forced
  1292. * connection mode enabled, or whether we have been disabled. There is
  1293. * no point processing RXSENSE interrupts if we have a forced connection
  1294. * state, or DRM has us disabled.
  1295. *
  1296. * We also disable rxsense interrupts when we think we're disconnected
  1297. * to avoid floating TDMS signals giving false rxsense interrupts.
  1298. *
  1299. * Note: we still need to listen for HPD interrupts even when DRM has us
  1300. * disabled so that we can detect a connect event.
  1301. */
  1302. static void dw_hdmi_update_phy_mask(struct dw_hdmi *hdmi)
  1303. {
  1304. u8 old_mask = hdmi->phy_mask;
  1305. if (hdmi->force || hdmi->disabled || !hdmi->rxsense)
  1306. hdmi->phy_mask |= HDMI_PHY_RX_SENSE;
  1307. else
  1308. hdmi->phy_mask &= ~HDMI_PHY_RX_SENSE;
  1309. if (old_mask != hdmi->phy_mask)
  1310. hdmi_writeb(hdmi, hdmi->phy_mask, HDMI_PHY_MASK0);
  1311. }
  1312. static void dw_hdmi_bridge_mode_set(struct drm_bridge *bridge,
  1313. struct drm_display_mode *orig_mode,
  1314. struct drm_display_mode *mode)
  1315. {
  1316. struct dw_hdmi *hdmi = bridge->driver_private;
  1317. mutex_lock(&hdmi->mutex);
  1318. /* Store the display mode for plugin/DKMS poweron events */
  1319. memcpy(&hdmi->previous_mode, mode, sizeof(hdmi->previous_mode));
  1320. mutex_unlock(&hdmi->mutex);
  1321. }
  1322. static void dw_hdmi_bridge_disable(struct drm_bridge *bridge)
  1323. {
  1324. struct dw_hdmi *hdmi = bridge->driver_private;
  1325. mutex_lock(&hdmi->mutex);
  1326. hdmi->disabled = true;
  1327. dw_hdmi_update_power(hdmi);
  1328. dw_hdmi_update_phy_mask(hdmi);
  1329. mutex_unlock(&hdmi->mutex);
  1330. }
  1331. static void dw_hdmi_bridge_enable(struct drm_bridge *bridge)
  1332. {
  1333. struct dw_hdmi *hdmi = bridge->driver_private;
  1334. mutex_lock(&hdmi->mutex);
  1335. hdmi->disabled = false;
  1336. dw_hdmi_update_power(hdmi);
  1337. dw_hdmi_update_phy_mask(hdmi);
  1338. mutex_unlock(&hdmi->mutex);
  1339. }
  1340. static enum drm_connector_status
  1341. dw_hdmi_connector_detect(struct drm_connector *connector, bool force)
  1342. {
  1343. struct dw_hdmi *hdmi = container_of(connector, struct dw_hdmi,
  1344. connector);
  1345. mutex_lock(&hdmi->mutex);
  1346. hdmi->force = DRM_FORCE_UNSPECIFIED;
  1347. dw_hdmi_update_power(hdmi);
  1348. dw_hdmi_update_phy_mask(hdmi);
  1349. mutex_unlock(&hdmi->mutex);
  1350. return hdmi_readb(hdmi, HDMI_PHY_STAT0) & HDMI_PHY_HPD ?
  1351. connector_status_connected : connector_status_disconnected;
  1352. }
  1353. static int dw_hdmi_connector_get_modes(struct drm_connector *connector)
  1354. {
  1355. struct dw_hdmi *hdmi = container_of(connector, struct dw_hdmi,
  1356. connector);
  1357. struct edid *edid;
  1358. int ret = 0;
  1359. if (!hdmi->ddc)
  1360. return 0;
  1361. edid = drm_get_edid(connector, hdmi->ddc);
  1362. if (edid) {
  1363. dev_dbg(hdmi->dev, "got edid: width[%d] x height[%d]\n",
  1364. edid->width_cm, edid->height_cm);
  1365. hdmi->sink_is_hdmi = drm_detect_hdmi_monitor(edid);
  1366. hdmi->sink_has_audio = drm_detect_monitor_audio(edid);
  1367. drm_mode_connector_update_edid_property(connector, edid);
  1368. ret = drm_add_edid_modes(connector, edid);
  1369. /* Store the ELD */
  1370. drm_edid_to_eld(connector, edid);
  1371. kfree(edid);
  1372. } else {
  1373. dev_dbg(hdmi->dev, "failed to get edid\n");
  1374. }
  1375. return ret;
  1376. }
  1377. static enum drm_mode_status
  1378. dw_hdmi_connector_mode_valid(struct drm_connector *connector,
  1379. struct drm_display_mode *mode)
  1380. {
  1381. struct dw_hdmi *hdmi = container_of(connector,
  1382. struct dw_hdmi, connector);
  1383. enum drm_mode_status mode_status = MODE_OK;
  1384. /* We don't support double-clocked modes */
  1385. if (mode->flags & DRM_MODE_FLAG_DBLCLK)
  1386. return MODE_BAD;
  1387. if (hdmi->plat_data->mode_valid)
  1388. mode_status = hdmi->plat_data->mode_valid(connector, mode);
  1389. return mode_status;
  1390. }
  1391. static void dw_hdmi_connector_force(struct drm_connector *connector)
  1392. {
  1393. struct dw_hdmi *hdmi = container_of(connector, struct dw_hdmi,
  1394. connector);
  1395. mutex_lock(&hdmi->mutex);
  1396. hdmi->force = connector->force;
  1397. dw_hdmi_update_power(hdmi);
  1398. dw_hdmi_update_phy_mask(hdmi);
  1399. mutex_unlock(&hdmi->mutex);
  1400. }
  1401. static const struct drm_connector_funcs dw_hdmi_connector_funcs = {
  1402. .dpms = drm_atomic_helper_connector_dpms,
  1403. .fill_modes = drm_helper_probe_single_connector_modes,
  1404. .detect = dw_hdmi_connector_detect,
  1405. .destroy = drm_connector_cleanup,
  1406. .force = dw_hdmi_connector_force,
  1407. .reset = drm_atomic_helper_connector_reset,
  1408. .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
  1409. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  1410. };
  1411. static const struct drm_connector_helper_funcs dw_hdmi_connector_helper_funcs = {
  1412. .get_modes = dw_hdmi_connector_get_modes,
  1413. .mode_valid = dw_hdmi_connector_mode_valid,
  1414. .best_encoder = drm_atomic_helper_best_encoder,
  1415. };
  1416. static const struct drm_bridge_funcs dw_hdmi_bridge_funcs = {
  1417. .enable = dw_hdmi_bridge_enable,
  1418. .disable = dw_hdmi_bridge_disable,
  1419. .mode_set = dw_hdmi_bridge_mode_set,
  1420. };
  1421. static irqreturn_t dw_hdmi_i2c_irq(struct dw_hdmi *hdmi)
  1422. {
  1423. struct dw_hdmi_i2c *i2c = hdmi->i2c;
  1424. unsigned int stat;
  1425. stat = hdmi_readb(hdmi, HDMI_IH_I2CM_STAT0);
  1426. if (!stat)
  1427. return IRQ_NONE;
  1428. hdmi_writeb(hdmi, stat, HDMI_IH_I2CM_STAT0);
  1429. i2c->stat = stat;
  1430. complete(&i2c->cmp);
  1431. return IRQ_HANDLED;
  1432. }
  1433. static irqreturn_t dw_hdmi_hardirq(int irq, void *dev_id)
  1434. {
  1435. struct dw_hdmi *hdmi = dev_id;
  1436. u8 intr_stat;
  1437. irqreturn_t ret = IRQ_NONE;
  1438. if (hdmi->i2c)
  1439. ret = dw_hdmi_i2c_irq(hdmi);
  1440. intr_stat = hdmi_readb(hdmi, HDMI_IH_PHY_STAT0);
  1441. if (intr_stat) {
  1442. hdmi_writeb(hdmi, ~0, HDMI_IH_MUTE_PHY_STAT0);
  1443. return IRQ_WAKE_THREAD;
  1444. }
  1445. return ret;
  1446. }
  1447. static irqreturn_t dw_hdmi_irq(int irq, void *dev_id)
  1448. {
  1449. struct dw_hdmi *hdmi = dev_id;
  1450. u8 intr_stat, phy_int_pol, phy_pol_mask, phy_stat;
  1451. intr_stat = hdmi_readb(hdmi, HDMI_IH_PHY_STAT0);
  1452. phy_int_pol = hdmi_readb(hdmi, HDMI_PHY_POL0);
  1453. phy_stat = hdmi_readb(hdmi, HDMI_PHY_STAT0);
  1454. phy_pol_mask = 0;
  1455. if (intr_stat & HDMI_IH_PHY_STAT0_HPD)
  1456. phy_pol_mask |= HDMI_PHY_HPD;
  1457. if (intr_stat & HDMI_IH_PHY_STAT0_RX_SENSE0)
  1458. phy_pol_mask |= HDMI_PHY_RX_SENSE0;
  1459. if (intr_stat & HDMI_IH_PHY_STAT0_RX_SENSE1)
  1460. phy_pol_mask |= HDMI_PHY_RX_SENSE1;
  1461. if (intr_stat & HDMI_IH_PHY_STAT0_RX_SENSE2)
  1462. phy_pol_mask |= HDMI_PHY_RX_SENSE2;
  1463. if (intr_stat & HDMI_IH_PHY_STAT0_RX_SENSE3)
  1464. phy_pol_mask |= HDMI_PHY_RX_SENSE3;
  1465. if (phy_pol_mask)
  1466. hdmi_modb(hdmi, ~phy_int_pol, phy_pol_mask, HDMI_PHY_POL0);
  1467. /*
  1468. * RX sense tells us whether the TDMS transmitters are detecting
  1469. * load - in other words, there's something listening on the
  1470. * other end of the link. Use this to decide whether we should
  1471. * power on the phy as HPD may be toggled by the sink to merely
  1472. * ask the source to re-read the EDID.
  1473. */
  1474. if (intr_stat &
  1475. (HDMI_IH_PHY_STAT0_RX_SENSE | HDMI_IH_PHY_STAT0_HPD)) {
  1476. mutex_lock(&hdmi->mutex);
  1477. if (!hdmi->disabled && !hdmi->force) {
  1478. /*
  1479. * If the RX sense status indicates we're disconnected,
  1480. * clear the software rxsense status.
  1481. */
  1482. if (!(phy_stat & HDMI_PHY_RX_SENSE))
  1483. hdmi->rxsense = false;
  1484. /*
  1485. * Only set the software rxsense status when both
  1486. * rxsense and hpd indicates we're connected.
  1487. * This avoids what seems to be bad behaviour in
  1488. * at least iMX6S versions of the phy.
  1489. */
  1490. if (phy_stat & HDMI_PHY_HPD)
  1491. hdmi->rxsense = true;
  1492. dw_hdmi_update_power(hdmi);
  1493. dw_hdmi_update_phy_mask(hdmi);
  1494. }
  1495. mutex_unlock(&hdmi->mutex);
  1496. }
  1497. if (intr_stat & HDMI_IH_PHY_STAT0_HPD) {
  1498. dev_dbg(hdmi->dev, "EVENT=%s\n",
  1499. phy_int_pol & HDMI_PHY_HPD ? "plugin" : "plugout");
  1500. drm_helper_hpd_irq_event(hdmi->bridge->dev);
  1501. }
  1502. hdmi_writeb(hdmi, intr_stat, HDMI_IH_PHY_STAT0);
  1503. hdmi_writeb(hdmi, ~(HDMI_IH_PHY_STAT0_HPD | HDMI_IH_PHY_STAT0_RX_SENSE),
  1504. HDMI_IH_MUTE_PHY_STAT0);
  1505. return IRQ_HANDLED;
  1506. }
  1507. static int dw_hdmi_register(struct drm_device *drm, struct dw_hdmi *hdmi)
  1508. {
  1509. struct drm_encoder *encoder = hdmi->encoder;
  1510. struct drm_bridge *bridge;
  1511. int ret;
  1512. bridge = devm_kzalloc(drm->dev, sizeof(*bridge), GFP_KERNEL);
  1513. if (!bridge) {
  1514. DRM_ERROR("Failed to allocate drm bridge\n");
  1515. return -ENOMEM;
  1516. }
  1517. hdmi->bridge = bridge;
  1518. bridge->driver_private = hdmi;
  1519. bridge->funcs = &dw_hdmi_bridge_funcs;
  1520. ret = drm_bridge_attach(drm, bridge);
  1521. if (ret) {
  1522. DRM_ERROR("Failed to initialize bridge with drm\n");
  1523. return -EINVAL;
  1524. }
  1525. encoder->bridge = bridge;
  1526. hdmi->connector.polled = DRM_CONNECTOR_POLL_HPD;
  1527. drm_connector_helper_add(&hdmi->connector,
  1528. &dw_hdmi_connector_helper_funcs);
  1529. drm_connector_init(drm, &hdmi->connector,
  1530. &dw_hdmi_connector_funcs,
  1531. DRM_MODE_CONNECTOR_HDMIA);
  1532. drm_mode_connector_attach_encoder(&hdmi->connector, encoder);
  1533. return 0;
  1534. }
  1535. int dw_hdmi_bind(struct device *dev, struct device *master,
  1536. void *data, struct drm_encoder *encoder,
  1537. struct resource *iores, int irq,
  1538. const struct dw_hdmi_plat_data *plat_data)
  1539. {
  1540. struct drm_device *drm = data;
  1541. struct device_node *np = dev->of_node;
  1542. struct platform_device_info pdevinfo;
  1543. struct device_node *ddc_node;
  1544. struct dw_hdmi_audio_data audio;
  1545. struct dw_hdmi *hdmi;
  1546. int ret;
  1547. u32 val = 1;
  1548. hdmi = devm_kzalloc(dev, sizeof(*hdmi), GFP_KERNEL);
  1549. if (!hdmi)
  1550. return -ENOMEM;
  1551. hdmi->connector.interlace_allowed = 1;
  1552. hdmi->plat_data = plat_data;
  1553. hdmi->dev = dev;
  1554. hdmi->dev_type = plat_data->dev_type;
  1555. hdmi->sample_rate = 48000;
  1556. hdmi->encoder = encoder;
  1557. hdmi->disabled = true;
  1558. hdmi->rxsense = true;
  1559. hdmi->phy_mask = (u8)~(HDMI_PHY_HPD | HDMI_PHY_RX_SENSE);
  1560. mutex_init(&hdmi->mutex);
  1561. mutex_init(&hdmi->audio_mutex);
  1562. spin_lock_init(&hdmi->audio_lock);
  1563. of_property_read_u32(np, "reg-io-width", &val);
  1564. switch (val) {
  1565. case 4:
  1566. hdmi->write = dw_hdmi_writel;
  1567. hdmi->read = dw_hdmi_readl;
  1568. break;
  1569. case 1:
  1570. hdmi->write = dw_hdmi_writeb;
  1571. hdmi->read = dw_hdmi_readb;
  1572. break;
  1573. default:
  1574. dev_err(dev, "reg-io-width must be 1 or 4\n");
  1575. return -EINVAL;
  1576. }
  1577. ddc_node = of_parse_phandle(np, "ddc-i2c-bus", 0);
  1578. if (ddc_node) {
  1579. hdmi->ddc = of_get_i2c_adapter_by_node(ddc_node);
  1580. of_node_put(ddc_node);
  1581. if (!hdmi->ddc) {
  1582. dev_dbg(hdmi->dev, "failed to read ddc node\n");
  1583. return -EPROBE_DEFER;
  1584. }
  1585. } else {
  1586. dev_dbg(hdmi->dev, "no ddc property found\n");
  1587. }
  1588. hdmi->regs = devm_ioremap_resource(dev, iores);
  1589. if (IS_ERR(hdmi->regs)) {
  1590. ret = PTR_ERR(hdmi->regs);
  1591. goto err_res;
  1592. }
  1593. hdmi->isfr_clk = devm_clk_get(hdmi->dev, "isfr");
  1594. if (IS_ERR(hdmi->isfr_clk)) {
  1595. ret = PTR_ERR(hdmi->isfr_clk);
  1596. dev_err(hdmi->dev, "Unable to get HDMI isfr clk: %d\n", ret);
  1597. goto err_res;
  1598. }
  1599. ret = clk_prepare_enable(hdmi->isfr_clk);
  1600. if (ret) {
  1601. dev_err(hdmi->dev, "Cannot enable HDMI isfr clock: %d\n", ret);
  1602. goto err_res;
  1603. }
  1604. hdmi->iahb_clk = devm_clk_get(hdmi->dev, "iahb");
  1605. if (IS_ERR(hdmi->iahb_clk)) {
  1606. ret = PTR_ERR(hdmi->iahb_clk);
  1607. dev_err(hdmi->dev, "Unable to get HDMI iahb clk: %d\n", ret);
  1608. goto err_isfr;
  1609. }
  1610. ret = clk_prepare_enable(hdmi->iahb_clk);
  1611. if (ret) {
  1612. dev_err(hdmi->dev, "Cannot enable HDMI iahb clock: %d\n", ret);
  1613. goto err_isfr;
  1614. }
  1615. /* Product and revision IDs */
  1616. dev_info(dev,
  1617. "Detected HDMI controller 0x%x:0x%x:0x%x:0x%x\n",
  1618. hdmi_readb(hdmi, HDMI_DESIGN_ID),
  1619. hdmi_readb(hdmi, HDMI_REVISION_ID),
  1620. hdmi_readb(hdmi, HDMI_PRODUCT_ID0),
  1621. hdmi_readb(hdmi, HDMI_PRODUCT_ID1));
  1622. initialize_hdmi_ih_mutes(hdmi);
  1623. ret = devm_request_threaded_irq(dev, irq, dw_hdmi_hardirq,
  1624. dw_hdmi_irq, IRQF_SHARED,
  1625. dev_name(dev), hdmi);
  1626. if (ret)
  1627. goto err_iahb;
  1628. /*
  1629. * To prevent overflows in HDMI_IH_FC_STAT2, set the clk regenerator
  1630. * N and cts values before enabling phy
  1631. */
  1632. hdmi_init_clk_regenerator(hdmi);
  1633. /* If DDC bus is not specified, try to register HDMI I2C bus */
  1634. if (!hdmi->ddc) {
  1635. hdmi->ddc = dw_hdmi_i2c_adapter(hdmi);
  1636. if (IS_ERR(hdmi->ddc))
  1637. hdmi->ddc = NULL;
  1638. }
  1639. /*
  1640. * Configure registers related to HDMI interrupt
  1641. * generation before registering IRQ.
  1642. */
  1643. hdmi_writeb(hdmi, HDMI_PHY_HPD | HDMI_PHY_RX_SENSE, HDMI_PHY_POL0);
  1644. /* Clear Hotplug interrupts */
  1645. hdmi_writeb(hdmi, HDMI_IH_PHY_STAT0_HPD | HDMI_IH_PHY_STAT0_RX_SENSE,
  1646. HDMI_IH_PHY_STAT0);
  1647. ret = dw_hdmi_fb_registered(hdmi);
  1648. if (ret)
  1649. goto err_iahb;
  1650. ret = dw_hdmi_register(drm, hdmi);
  1651. if (ret)
  1652. goto err_iahb;
  1653. /* Unmute interrupts */
  1654. hdmi_writeb(hdmi, ~(HDMI_IH_PHY_STAT0_HPD | HDMI_IH_PHY_STAT0_RX_SENSE),
  1655. HDMI_IH_MUTE_PHY_STAT0);
  1656. memset(&pdevinfo, 0, sizeof(pdevinfo));
  1657. pdevinfo.parent = dev;
  1658. pdevinfo.id = PLATFORM_DEVID_AUTO;
  1659. if (hdmi_readb(hdmi, HDMI_CONFIG1_ID) & HDMI_CONFIG1_AHB) {
  1660. audio.phys = iores->start;
  1661. audio.base = hdmi->regs;
  1662. audio.irq = irq;
  1663. audio.hdmi = hdmi;
  1664. audio.eld = hdmi->connector.eld;
  1665. pdevinfo.name = "dw-hdmi-ahb-audio";
  1666. pdevinfo.data = &audio;
  1667. pdevinfo.size_data = sizeof(audio);
  1668. pdevinfo.dma_mask = DMA_BIT_MASK(32);
  1669. hdmi->audio = platform_device_register_full(&pdevinfo);
  1670. }
  1671. /* Reset HDMI DDC I2C master controller and mute I2CM interrupts */
  1672. if (hdmi->i2c)
  1673. dw_hdmi_i2c_init(hdmi);
  1674. dev_set_drvdata(dev, hdmi);
  1675. return 0;
  1676. err_iahb:
  1677. if (hdmi->i2c) {
  1678. i2c_del_adapter(&hdmi->i2c->adap);
  1679. hdmi->ddc = NULL;
  1680. }
  1681. clk_disable_unprepare(hdmi->iahb_clk);
  1682. err_isfr:
  1683. clk_disable_unprepare(hdmi->isfr_clk);
  1684. err_res:
  1685. i2c_put_adapter(hdmi->ddc);
  1686. return ret;
  1687. }
  1688. EXPORT_SYMBOL_GPL(dw_hdmi_bind);
  1689. void dw_hdmi_unbind(struct device *dev, struct device *master, void *data)
  1690. {
  1691. struct dw_hdmi *hdmi = dev_get_drvdata(dev);
  1692. if (hdmi->audio && !IS_ERR(hdmi->audio))
  1693. platform_device_unregister(hdmi->audio);
  1694. /* Disable all interrupts */
  1695. hdmi_writeb(hdmi, ~0, HDMI_IH_MUTE_PHY_STAT0);
  1696. clk_disable_unprepare(hdmi->iahb_clk);
  1697. clk_disable_unprepare(hdmi->isfr_clk);
  1698. if (hdmi->i2c)
  1699. i2c_del_adapter(&hdmi->i2c->adap);
  1700. else
  1701. i2c_put_adapter(hdmi->ddc);
  1702. }
  1703. EXPORT_SYMBOL_GPL(dw_hdmi_unbind);
  1704. MODULE_AUTHOR("Sascha Hauer <s.hauer@pengutronix.de>");
  1705. MODULE_AUTHOR("Andy Yan <andy.yan@rock-chips.com>");
  1706. MODULE_AUTHOR("Yakir Yang <ykk@rock-chips.com>");
  1707. MODULE_AUTHOR("Vladimir Zapolskiy <vladimir_zapolskiy@mentor.com>");
  1708. MODULE_DESCRIPTION("DW HDMI transmitter driver");
  1709. MODULE_LICENSE("GPL");
  1710. MODULE_ALIAS("platform:dw-hdmi");