uvd_v6_0.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Christian König <christian.koenig@amd.com>
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_uvd.h"
  28. #include "vid.h"
  29. #include "uvd/uvd_6_0_d.h"
  30. #include "uvd/uvd_6_0_sh_mask.h"
  31. #include "oss/oss_2_0_d.h"
  32. #include "oss/oss_2_0_sh_mask.h"
  33. #include "smu/smu_7_1_3_d.h"
  34. #include "smu/smu_7_1_3_sh_mask.h"
  35. #include "bif/bif_5_1_d.h"
  36. #include "gmc/gmc_8_1_d.h"
  37. #include "vi.h"
  38. static void uvd_v6_0_set_ring_funcs(struct amdgpu_device *adev);
  39. static void uvd_v6_0_set_irq_funcs(struct amdgpu_device *adev);
  40. static int uvd_v6_0_start(struct amdgpu_device *adev);
  41. static void uvd_v6_0_stop(struct amdgpu_device *adev);
  42. static void uvd_v6_0_set_sw_clock_gating(struct amdgpu_device *adev);
  43. /**
  44. * uvd_v6_0_ring_get_rptr - get read pointer
  45. *
  46. * @ring: amdgpu_ring pointer
  47. *
  48. * Returns the current hardware read pointer
  49. */
  50. static uint32_t uvd_v6_0_ring_get_rptr(struct amdgpu_ring *ring)
  51. {
  52. struct amdgpu_device *adev = ring->adev;
  53. return RREG32(mmUVD_RBC_RB_RPTR);
  54. }
  55. /**
  56. * uvd_v6_0_ring_get_wptr - get write pointer
  57. *
  58. * @ring: amdgpu_ring pointer
  59. *
  60. * Returns the current hardware write pointer
  61. */
  62. static uint32_t uvd_v6_0_ring_get_wptr(struct amdgpu_ring *ring)
  63. {
  64. struct amdgpu_device *adev = ring->adev;
  65. return RREG32(mmUVD_RBC_RB_WPTR);
  66. }
  67. /**
  68. * uvd_v6_0_ring_set_wptr - set write pointer
  69. *
  70. * @ring: amdgpu_ring pointer
  71. *
  72. * Commits the write pointer to the hardware
  73. */
  74. static void uvd_v6_0_ring_set_wptr(struct amdgpu_ring *ring)
  75. {
  76. struct amdgpu_device *adev = ring->adev;
  77. WREG32(mmUVD_RBC_RB_WPTR, ring->wptr);
  78. }
  79. static int uvd_v6_0_early_init(void *handle)
  80. {
  81. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  82. uvd_v6_0_set_ring_funcs(adev);
  83. uvd_v6_0_set_irq_funcs(adev);
  84. return 0;
  85. }
  86. static int uvd_v6_0_sw_init(void *handle)
  87. {
  88. struct amdgpu_ring *ring;
  89. int r;
  90. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  91. /* UVD TRAP */
  92. r = amdgpu_irq_add_id(adev, 124, &adev->uvd.irq);
  93. if (r)
  94. return r;
  95. r = amdgpu_uvd_sw_init(adev);
  96. if (r)
  97. return r;
  98. r = amdgpu_uvd_resume(adev);
  99. if (r)
  100. return r;
  101. ring = &adev->uvd.ring;
  102. sprintf(ring->name, "uvd");
  103. r = amdgpu_ring_init(adev, ring, 512, &adev->uvd.irq, 0);
  104. return r;
  105. }
  106. static int uvd_v6_0_sw_fini(void *handle)
  107. {
  108. int r;
  109. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  110. r = amdgpu_uvd_suspend(adev);
  111. if (r)
  112. return r;
  113. r = amdgpu_uvd_sw_fini(adev);
  114. if (r)
  115. return r;
  116. return r;
  117. }
  118. /**
  119. * uvd_v6_0_hw_init - start and test UVD block
  120. *
  121. * @adev: amdgpu_device pointer
  122. *
  123. * Initialize the hardware, boot up the VCPU and do some testing
  124. */
  125. static int uvd_v6_0_hw_init(void *handle)
  126. {
  127. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  128. struct amdgpu_ring *ring = &adev->uvd.ring;
  129. uint32_t tmp;
  130. int r;
  131. r = uvd_v6_0_start(adev);
  132. if (r)
  133. goto done;
  134. ring->ready = true;
  135. r = amdgpu_ring_test_ring(ring);
  136. if (r) {
  137. ring->ready = false;
  138. goto done;
  139. }
  140. r = amdgpu_ring_alloc(ring, 10);
  141. if (r) {
  142. DRM_ERROR("amdgpu: ring failed to lock UVD ring (%d).\n", r);
  143. goto done;
  144. }
  145. tmp = PACKET0(mmUVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL, 0);
  146. amdgpu_ring_write(ring, tmp);
  147. amdgpu_ring_write(ring, 0xFFFFF);
  148. tmp = PACKET0(mmUVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL, 0);
  149. amdgpu_ring_write(ring, tmp);
  150. amdgpu_ring_write(ring, 0xFFFFF);
  151. tmp = PACKET0(mmUVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL, 0);
  152. amdgpu_ring_write(ring, tmp);
  153. amdgpu_ring_write(ring, 0xFFFFF);
  154. /* Clear timeout status bits */
  155. amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_TIMEOUT_STATUS, 0));
  156. amdgpu_ring_write(ring, 0x8);
  157. amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_CNTL, 0));
  158. amdgpu_ring_write(ring, 3);
  159. amdgpu_ring_commit(ring);
  160. done:
  161. if (!r)
  162. DRM_INFO("UVD initialized successfully.\n");
  163. return r;
  164. }
  165. /**
  166. * uvd_v6_0_hw_fini - stop the hardware block
  167. *
  168. * @adev: amdgpu_device pointer
  169. *
  170. * Stop the UVD block, mark ring as not ready any more
  171. */
  172. static int uvd_v6_0_hw_fini(void *handle)
  173. {
  174. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  175. struct amdgpu_ring *ring = &adev->uvd.ring;
  176. uvd_v6_0_stop(adev);
  177. ring->ready = false;
  178. return 0;
  179. }
  180. static int uvd_v6_0_suspend(void *handle)
  181. {
  182. int r;
  183. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  184. r = uvd_v6_0_hw_fini(adev);
  185. if (r)
  186. return r;
  187. /* Skip this for APU for now */
  188. if (!(adev->flags & AMD_IS_APU)) {
  189. r = amdgpu_uvd_suspend(adev);
  190. if (r)
  191. return r;
  192. }
  193. return r;
  194. }
  195. static int uvd_v6_0_resume(void *handle)
  196. {
  197. int r;
  198. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  199. /* Skip this for APU for now */
  200. if (!(adev->flags & AMD_IS_APU)) {
  201. r = amdgpu_uvd_resume(adev);
  202. if (r)
  203. return r;
  204. }
  205. r = uvd_v6_0_hw_init(adev);
  206. if (r)
  207. return r;
  208. return r;
  209. }
  210. /**
  211. * uvd_v6_0_mc_resume - memory controller programming
  212. *
  213. * @adev: amdgpu_device pointer
  214. *
  215. * Let the UVD memory controller know it's offsets
  216. */
  217. static void uvd_v6_0_mc_resume(struct amdgpu_device *adev)
  218. {
  219. uint64_t offset;
  220. uint32_t size;
  221. /* programm memory controller bits 0-27 */
  222. WREG32(mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
  223. lower_32_bits(adev->uvd.gpu_addr));
  224. WREG32(mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH,
  225. upper_32_bits(adev->uvd.gpu_addr));
  226. offset = AMDGPU_UVD_FIRMWARE_OFFSET;
  227. size = AMDGPU_GPU_PAGE_ALIGN(adev->uvd.fw->size + 4);
  228. WREG32(mmUVD_VCPU_CACHE_OFFSET0, offset >> 3);
  229. WREG32(mmUVD_VCPU_CACHE_SIZE0, size);
  230. offset += size;
  231. size = AMDGPU_UVD_HEAP_SIZE;
  232. WREG32(mmUVD_VCPU_CACHE_OFFSET1, offset >> 3);
  233. WREG32(mmUVD_VCPU_CACHE_SIZE1, size);
  234. offset += size;
  235. size = AMDGPU_UVD_STACK_SIZE +
  236. (AMDGPU_UVD_SESSION_SIZE * adev->uvd.max_handles);
  237. WREG32(mmUVD_VCPU_CACHE_OFFSET2, offset >> 3);
  238. WREG32(mmUVD_VCPU_CACHE_SIZE2, size);
  239. WREG32(mmUVD_UDEC_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  240. WREG32(mmUVD_UDEC_DB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  241. WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  242. WREG32(mmUVD_GP_SCRATCH4, adev->uvd.max_handles);
  243. }
  244. #if 0
  245. static void cz_set_uvd_clock_gating_branches(struct amdgpu_device *adev,
  246. bool enable)
  247. {
  248. u32 data, data1;
  249. data = RREG32(mmUVD_CGC_GATE);
  250. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  251. if (enable) {
  252. data |= UVD_CGC_GATE__SYS_MASK |
  253. UVD_CGC_GATE__UDEC_MASK |
  254. UVD_CGC_GATE__MPEG2_MASK |
  255. UVD_CGC_GATE__RBC_MASK |
  256. UVD_CGC_GATE__LMI_MC_MASK |
  257. UVD_CGC_GATE__IDCT_MASK |
  258. UVD_CGC_GATE__MPRD_MASK |
  259. UVD_CGC_GATE__MPC_MASK |
  260. UVD_CGC_GATE__LBSI_MASK |
  261. UVD_CGC_GATE__LRBBM_MASK |
  262. UVD_CGC_GATE__UDEC_RE_MASK |
  263. UVD_CGC_GATE__UDEC_CM_MASK |
  264. UVD_CGC_GATE__UDEC_IT_MASK |
  265. UVD_CGC_GATE__UDEC_DB_MASK |
  266. UVD_CGC_GATE__UDEC_MP_MASK |
  267. UVD_CGC_GATE__WCB_MASK |
  268. UVD_CGC_GATE__VCPU_MASK |
  269. UVD_CGC_GATE__SCPU_MASK;
  270. data1 |= UVD_SUVD_CGC_GATE__SRE_MASK |
  271. UVD_SUVD_CGC_GATE__SIT_MASK |
  272. UVD_SUVD_CGC_GATE__SMP_MASK |
  273. UVD_SUVD_CGC_GATE__SCM_MASK |
  274. UVD_SUVD_CGC_GATE__SDB_MASK |
  275. UVD_SUVD_CGC_GATE__SRE_H264_MASK |
  276. UVD_SUVD_CGC_GATE__SRE_HEVC_MASK |
  277. UVD_SUVD_CGC_GATE__SIT_H264_MASK |
  278. UVD_SUVD_CGC_GATE__SIT_HEVC_MASK |
  279. UVD_SUVD_CGC_GATE__SCM_H264_MASK |
  280. UVD_SUVD_CGC_GATE__SCM_HEVC_MASK |
  281. UVD_SUVD_CGC_GATE__SDB_H264_MASK |
  282. UVD_SUVD_CGC_GATE__SDB_HEVC_MASK;
  283. } else {
  284. data &= ~(UVD_CGC_GATE__SYS_MASK |
  285. UVD_CGC_GATE__UDEC_MASK |
  286. UVD_CGC_GATE__MPEG2_MASK |
  287. UVD_CGC_GATE__RBC_MASK |
  288. UVD_CGC_GATE__LMI_MC_MASK |
  289. UVD_CGC_GATE__LMI_UMC_MASK |
  290. UVD_CGC_GATE__IDCT_MASK |
  291. UVD_CGC_GATE__MPRD_MASK |
  292. UVD_CGC_GATE__MPC_MASK |
  293. UVD_CGC_GATE__LBSI_MASK |
  294. UVD_CGC_GATE__LRBBM_MASK |
  295. UVD_CGC_GATE__UDEC_RE_MASK |
  296. UVD_CGC_GATE__UDEC_CM_MASK |
  297. UVD_CGC_GATE__UDEC_IT_MASK |
  298. UVD_CGC_GATE__UDEC_DB_MASK |
  299. UVD_CGC_GATE__UDEC_MP_MASK |
  300. UVD_CGC_GATE__WCB_MASK |
  301. UVD_CGC_GATE__VCPU_MASK |
  302. UVD_CGC_GATE__SCPU_MASK);
  303. data1 &= ~(UVD_SUVD_CGC_GATE__SRE_MASK |
  304. UVD_SUVD_CGC_GATE__SIT_MASK |
  305. UVD_SUVD_CGC_GATE__SMP_MASK |
  306. UVD_SUVD_CGC_GATE__SCM_MASK |
  307. UVD_SUVD_CGC_GATE__SDB_MASK |
  308. UVD_SUVD_CGC_GATE__SRE_H264_MASK |
  309. UVD_SUVD_CGC_GATE__SRE_HEVC_MASK |
  310. UVD_SUVD_CGC_GATE__SIT_H264_MASK |
  311. UVD_SUVD_CGC_GATE__SIT_HEVC_MASK |
  312. UVD_SUVD_CGC_GATE__SCM_H264_MASK |
  313. UVD_SUVD_CGC_GATE__SCM_HEVC_MASK |
  314. UVD_SUVD_CGC_GATE__SDB_H264_MASK |
  315. UVD_SUVD_CGC_GATE__SDB_HEVC_MASK);
  316. }
  317. WREG32(mmUVD_CGC_GATE, data);
  318. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  319. }
  320. #endif
  321. /**
  322. * uvd_v6_0_start - start UVD block
  323. *
  324. * @adev: amdgpu_device pointer
  325. *
  326. * Setup and start the UVD block
  327. */
  328. static int uvd_v6_0_start(struct amdgpu_device *adev)
  329. {
  330. struct amdgpu_ring *ring = &adev->uvd.ring;
  331. uint32_t rb_bufsz, tmp;
  332. uint32_t lmi_swap_cntl;
  333. uint32_t mp_swap_cntl;
  334. int i, j, r;
  335. /* disable DPG */
  336. WREG32_P(mmUVD_POWER_STATUS, 0, ~UVD_POWER_STATUS__UVD_PG_MODE_MASK);
  337. /* disable byte swapping */
  338. lmi_swap_cntl = 0;
  339. mp_swap_cntl = 0;
  340. uvd_v6_0_mc_resume(adev);
  341. /* disable clock gating */
  342. WREG32_FIELD(UVD_CGC_CTRL, DYN_CLOCK_MODE, 0);
  343. /* disable interupt */
  344. WREG32_FIELD(UVD_MASTINT_EN, VCPU_EN, 0);
  345. /* stall UMC and register bus before resetting VCPU */
  346. WREG32_FIELD(UVD_LMI_CTRL2, STALL_ARB_UMC, 1);
  347. mdelay(1);
  348. /* put LMI, VCPU, RBC etc... into reset */
  349. WREG32(mmUVD_SOFT_RESET,
  350. UVD_SOFT_RESET__LMI_SOFT_RESET_MASK |
  351. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK |
  352. UVD_SOFT_RESET__LBSI_SOFT_RESET_MASK |
  353. UVD_SOFT_RESET__RBC_SOFT_RESET_MASK |
  354. UVD_SOFT_RESET__CSM_SOFT_RESET_MASK |
  355. UVD_SOFT_RESET__CXW_SOFT_RESET_MASK |
  356. UVD_SOFT_RESET__TAP_SOFT_RESET_MASK |
  357. UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK);
  358. mdelay(5);
  359. /* take UVD block out of reset */
  360. WREG32_FIELD(SRBM_SOFT_RESET, SOFT_RESET_UVD, 0);
  361. mdelay(5);
  362. /* initialize UVD memory controller */
  363. WREG32(mmUVD_LMI_CTRL,
  364. (0x40 << UVD_LMI_CTRL__WRITE_CLEAN_TIMER__SHIFT) |
  365. UVD_LMI_CTRL__WRITE_CLEAN_TIMER_EN_MASK |
  366. UVD_LMI_CTRL__DATA_COHERENCY_EN_MASK |
  367. UVD_LMI_CTRL__VCPU_DATA_COHERENCY_EN_MASK |
  368. UVD_LMI_CTRL__REQ_MODE_MASK |
  369. UVD_LMI_CTRL__DISABLE_ON_FWV_FAIL_MASK);
  370. #ifdef __BIG_ENDIAN
  371. /* swap (8 in 32) RB and IB */
  372. lmi_swap_cntl = 0xa;
  373. mp_swap_cntl = 0;
  374. #endif
  375. WREG32(mmUVD_LMI_SWAP_CNTL, lmi_swap_cntl);
  376. WREG32(mmUVD_MP_SWAP_CNTL, mp_swap_cntl);
  377. WREG32(mmUVD_MPC_SET_MUXA0, 0x40c2040);
  378. WREG32(mmUVD_MPC_SET_MUXA1, 0x0);
  379. WREG32(mmUVD_MPC_SET_MUXB0, 0x40c2040);
  380. WREG32(mmUVD_MPC_SET_MUXB1, 0x0);
  381. WREG32(mmUVD_MPC_SET_ALU, 0);
  382. WREG32(mmUVD_MPC_SET_MUX, 0x88);
  383. /* take all subblocks out of reset, except VCPU */
  384. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  385. mdelay(5);
  386. /* enable VCPU clock */
  387. WREG32(mmUVD_VCPU_CNTL, UVD_VCPU_CNTL__CLK_EN_MASK);
  388. /* enable UMC */
  389. WREG32_FIELD(UVD_LMI_CTRL2, STALL_ARB_UMC, 0);
  390. /* boot up the VCPU */
  391. WREG32(mmUVD_SOFT_RESET, 0);
  392. mdelay(10);
  393. for (i = 0; i < 10; ++i) {
  394. uint32_t status;
  395. for (j = 0; j < 100; ++j) {
  396. status = RREG32(mmUVD_STATUS);
  397. if (status & 2)
  398. break;
  399. mdelay(10);
  400. }
  401. r = 0;
  402. if (status & 2)
  403. break;
  404. DRM_ERROR("UVD not responding, trying to reset the VCPU!!!\n");
  405. WREG32_FIELD(UVD_SOFT_RESET, VCPU_SOFT_RESET, 1);
  406. mdelay(10);
  407. WREG32_FIELD(UVD_SOFT_RESET, VCPU_SOFT_RESET, 0);
  408. mdelay(10);
  409. r = -1;
  410. }
  411. if (r) {
  412. DRM_ERROR("UVD not responding, giving up!!!\n");
  413. return r;
  414. }
  415. /* enable master interrupt */
  416. WREG32_P(mmUVD_MASTINT_EN,
  417. (UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK),
  418. ~(UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK));
  419. /* clear the bit 4 of UVD_STATUS */
  420. WREG32_P(mmUVD_STATUS, 0, ~(2 << UVD_STATUS__VCPU_REPORT__SHIFT));
  421. /* force RBC into idle state */
  422. rb_bufsz = order_base_2(ring->ring_size);
  423. tmp = REG_SET_FIELD(0, UVD_RBC_RB_CNTL, RB_BUFSZ, rb_bufsz);
  424. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_BLKSZ, 1);
  425. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_FETCH, 1);
  426. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_WPTR_POLL_EN, 0);
  427. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_UPDATE, 1);
  428. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_RPTR_WR_EN, 1);
  429. WREG32(mmUVD_RBC_RB_CNTL, tmp);
  430. /* set the write pointer delay */
  431. WREG32(mmUVD_RBC_RB_WPTR_CNTL, 0);
  432. /* set the wb address */
  433. WREG32(mmUVD_RBC_RB_RPTR_ADDR, (upper_32_bits(ring->gpu_addr) >> 2));
  434. /* programm the RB_BASE for ring buffer */
  435. WREG32(mmUVD_LMI_RBC_RB_64BIT_BAR_LOW,
  436. lower_32_bits(ring->gpu_addr));
  437. WREG32(mmUVD_LMI_RBC_RB_64BIT_BAR_HIGH,
  438. upper_32_bits(ring->gpu_addr));
  439. /* Initialize the ring buffer's read and write pointers */
  440. WREG32(mmUVD_RBC_RB_RPTR, 0);
  441. ring->wptr = RREG32(mmUVD_RBC_RB_RPTR);
  442. WREG32(mmUVD_RBC_RB_WPTR, ring->wptr);
  443. WREG32_FIELD(UVD_RBC_RB_CNTL, RB_NO_FETCH, 0);
  444. return 0;
  445. }
  446. /**
  447. * uvd_v6_0_stop - stop UVD block
  448. *
  449. * @adev: amdgpu_device pointer
  450. *
  451. * stop the UVD block
  452. */
  453. static void uvd_v6_0_stop(struct amdgpu_device *adev)
  454. {
  455. /* force RBC into idle state */
  456. WREG32(mmUVD_RBC_RB_CNTL, 0x11010101);
  457. /* Stall UMC and register bus before resetting VCPU */
  458. WREG32_P(mmUVD_LMI_CTRL2, 1 << 8, ~(1 << 8));
  459. mdelay(1);
  460. /* put VCPU into reset */
  461. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  462. mdelay(5);
  463. /* disable VCPU clock */
  464. WREG32(mmUVD_VCPU_CNTL, 0x0);
  465. /* Unstall UMC and register bus */
  466. WREG32_P(mmUVD_LMI_CTRL2, 0, ~(1 << 8));
  467. }
  468. /**
  469. * uvd_v6_0_ring_emit_fence - emit an fence & trap command
  470. *
  471. * @ring: amdgpu_ring pointer
  472. * @fence: fence to emit
  473. *
  474. * Write a fence and a trap command to the ring.
  475. */
  476. static void uvd_v6_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  477. unsigned flags)
  478. {
  479. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  480. amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
  481. amdgpu_ring_write(ring, seq);
  482. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  483. amdgpu_ring_write(ring, addr & 0xffffffff);
  484. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  485. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xff);
  486. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  487. amdgpu_ring_write(ring, 0);
  488. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  489. amdgpu_ring_write(ring, 0);
  490. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  491. amdgpu_ring_write(ring, 0);
  492. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  493. amdgpu_ring_write(ring, 2);
  494. }
  495. /**
  496. * uvd_v6_0_ring_emit_hdp_flush - emit an hdp flush
  497. *
  498. * @ring: amdgpu_ring pointer
  499. *
  500. * Emits an hdp flush.
  501. */
  502. static void uvd_v6_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  503. {
  504. amdgpu_ring_write(ring, PACKET0(mmHDP_MEM_COHERENCY_FLUSH_CNTL, 0));
  505. amdgpu_ring_write(ring, 0);
  506. }
  507. /**
  508. * uvd_v6_0_ring_hdp_invalidate - emit an hdp invalidate
  509. *
  510. * @ring: amdgpu_ring pointer
  511. *
  512. * Emits an hdp invalidate.
  513. */
  514. static void uvd_v6_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  515. {
  516. amdgpu_ring_write(ring, PACKET0(mmHDP_DEBUG0, 0));
  517. amdgpu_ring_write(ring, 1);
  518. }
  519. /**
  520. * uvd_v6_0_ring_test_ring - register write test
  521. *
  522. * @ring: amdgpu_ring pointer
  523. *
  524. * Test if we can successfully write to the context register
  525. */
  526. static int uvd_v6_0_ring_test_ring(struct amdgpu_ring *ring)
  527. {
  528. struct amdgpu_device *adev = ring->adev;
  529. uint32_t tmp = 0;
  530. unsigned i;
  531. int r;
  532. WREG32(mmUVD_CONTEXT_ID, 0xCAFEDEAD);
  533. r = amdgpu_ring_alloc(ring, 3);
  534. if (r) {
  535. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  536. ring->idx, r);
  537. return r;
  538. }
  539. amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
  540. amdgpu_ring_write(ring, 0xDEADBEEF);
  541. amdgpu_ring_commit(ring);
  542. for (i = 0; i < adev->usec_timeout; i++) {
  543. tmp = RREG32(mmUVD_CONTEXT_ID);
  544. if (tmp == 0xDEADBEEF)
  545. break;
  546. DRM_UDELAY(1);
  547. }
  548. if (i < adev->usec_timeout) {
  549. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  550. ring->idx, i);
  551. } else {
  552. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  553. ring->idx, tmp);
  554. r = -EINVAL;
  555. }
  556. return r;
  557. }
  558. /**
  559. * uvd_v6_0_ring_emit_ib - execute indirect buffer
  560. *
  561. * @ring: amdgpu_ring pointer
  562. * @ib: indirect buffer to execute
  563. *
  564. * Write ring commands to execute the indirect buffer
  565. */
  566. static void uvd_v6_0_ring_emit_ib(struct amdgpu_ring *ring,
  567. struct amdgpu_ib *ib,
  568. unsigned vm_id, bool ctx_switch)
  569. {
  570. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_VMID, 0));
  571. amdgpu_ring_write(ring, vm_id);
  572. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_64BIT_BAR_LOW, 0));
  573. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  574. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_64BIT_BAR_HIGH, 0));
  575. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  576. amdgpu_ring_write(ring, PACKET0(mmUVD_RBC_IB_SIZE, 0));
  577. amdgpu_ring_write(ring, ib->length_dw);
  578. }
  579. static void uvd_v6_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  580. unsigned vm_id, uint64_t pd_addr)
  581. {
  582. uint32_t reg;
  583. if (vm_id < 8)
  584. reg = mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id;
  585. else
  586. reg = mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8;
  587. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  588. amdgpu_ring_write(ring, reg << 2);
  589. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  590. amdgpu_ring_write(ring, pd_addr >> 12);
  591. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  592. amdgpu_ring_write(ring, 0x8);
  593. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  594. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
  595. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  596. amdgpu_ring_write(ring, 1 << vm_id);
  597. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  598. amdgpu_ring_write(ring, 0x8);
  599. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  600. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
  601. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  602. amdgpu_ring_write(ring, 0);
  603. amdgpu_ring_write(ring, PACKET0(mmUVD_GP_SCRATCH8, 0));
  604. amdgpu_ring_write(ring, 1 << vm_id); /* mask */
  605. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  606. amdgpu_ring_write(ring, 0xC);
  607. }
  608. static void uvd_v6_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  609. {
  610. uint32_t seq = ring->fence_drv.sync_seq;
  611. uint64_t addr = ring->fence_drv.gpu_addr;
  612. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  613. amdgpu_ring_write(ring, lower_32_bits(addr));
  614. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  615. amdgpu_ring_write(ring, upper_32_bits(addr));
  616. amdgpu_ring_write(ring, PACKET0(mmUVD_GP_SCRATCH8, 0));
  617. amdgpu_ring_write(ring, 0xffffffff); /* mask */
  618. amdgpu_ring_write(ring, PACKET0(mmUVD_GP_SCRATCH9, 0));
  619. amdgpu_ring_write(ring, seq);
  620. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  621. amdgpu_ring_write(ring, 0xE);
  622. }
  623. static bool uvd_v6_0_is_idle(void *handle)
  624. {
  625. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  626. return !(RREG32(mmSRBM_STATUS) & SRBM_STATUS__UVD_BUSY_MASK);
  627. }
  628. static int uvd_v6_0_wait_for_idle(void *handle)
  629. {
  630. unsigned i;
  631. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  632. for (i = 0; i < adev->usec_timeout; i++) {
  633. if (uvd_v6_0_is_idle(handle))
  634. return 0;
  635. }
  636. return -ETIMEDOUT;
  637. }
  638. #define AMDGPU_UVD_STATUS_BUSY_MASK 0xfd
  639. static bool uvd_v6_0_check_soft_reset(void *handle)
  640. {
  641. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  642. u32 srbm_soft_reset = 0;
  643. u32 tmp = RREG32(mmSRBM_STATUS);
  644. if (REG_GET_FIELD(tmp, SRBM_STATUS, UVD_RQ_PENDING) ||
  645. REG_GET_FIELD(tmp, SRBM_STATUS, UVD_BUSY) ||
  646. (RREG32(mmUVD_STATUS) & AMDGPU_UVD_STATUS_BUSY_MASK))
  647. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_UVD, 1);
  648. if (srbm_soft_reset) {
  649. adev->uvd.srbm_soft_reset = srbm_soft_reset;
  650. return true;
  651. } else {
  652. adev->uvd.srbm_soft_reset = 0;
  653. return false;
  654. }
  655. }
  656. static int uvd_v6_0_pre_soft_reset(void *handle)
  657. {
  658. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  659. if (!adev->uvd.srbm_soft_reset)
  660. return 0;
  661. uvd_v6_0_stop(adev);
  662. return 0;
  663. }
  664. static int uvd_v6_0_soft_reset(void *handle)
  665. {
  666. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  667. u32 srbm_soft_reset;
  668. if (!adev->uvd.srbm_soft_reset)
  669. return 0;
  670. srbm_soft_reset = adev->uvd.srbm_soft_reset;
  671. if (srbm_soft_reset) {
  672. u32 tmp;
  673. tmp = RREG32(mmSRBM_SOFT_RESET);
  674. tmp |= srbm_soft_reset;
  675. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  676. WREG32(mmSRBM_SOFT_RESET, tmp);
  677. tmp = RREG32(mmSRBM_SOFT_RESET);
  678. udelay(50);
  679. tmp &= ~srbm_soft_reset;
  680. WREG32(mmSRBM_SOFT_RESET, tmp);
  681. tmp = RREG32(mmSRBM_SOFT_RESET);
  682. /* Wait a little for things to settle down */
  683. udelay(50);
  684. }
  685. return 0;
  686. }
  687. static int uvd_v6_0_post_soft_reset(void *handle)
  688. {
  689. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  690. if (!adev->uvd.srbm_soft_reset)
  691. return 0;
  692. mdelay(5);
  693. return uvd_v6_0_start(adev);
  694. }
  695. static int uvd_v6_0_set_interrupt_state(struct amdgpu_device *adev,
  696. struct amdgpu_irq_src *source,
  697. unsigned type,
  698. enum amdgpu_interrupt_state state)
  699. {
  700. // TODO
  701. return 0;
  702. }
  703. static int uvd_v6_0_process_interrupt(struct amdgpu_device *adev,
  704. struct amdgpu_irq_src *source,
  705. struct amdgpu_iv_entry *entry)
  706. {
  707. DRM_DEBUG("IH: UVD TRAP\n");
  708. amdgpu_fence_process(&adev->uvd.ring);
  709. return 0;
  710. }
  711. static void uvd_v6_0_set_sw_clock_gating(struct amdgpu_device *adev)
  712. {
  713. uint32_t data, data1, data2, suvd_flags;
  714. data = RREG32(mmUVD_CGC_CTRL);
  715. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  716. data2 = RREG32(mmUVD_SUVD_CGC_CTRL);
  717. data &= ~(UVD_CGC_CTRL__CLK_OFF_DELAY_MASK |
  718. UVD_CGC_CTRL__CLK_GATE_DLY_TIMER_MASK);
  719. suvd_flags = UVD_SUVD_CGC_GATE__SRE_MASK |
  720. UVD_SUVD_CGC_GATE__SIT_MASK |
  721. UVD_SUVD_CGC_GATE__SMP_MASK |
  722. UVD_SUVD_CGC_GATE__SCM_MASK |
  723. UVD_SUVD_CGC_GATE__SDB_MASK;
  724. data |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK |
  725. (1 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_GATE_DLY_TIMER)) |
  726. (4 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_OFF_DELAY));
  727. data &= ~(UVD_CGC_CTRL__UDEC_RE_MODE_MASK |
  728. UVD_CGC_CTRL__UDEC_CM_MODE_MASK |
  729. UVD_CGC_CTRL__UDEC_IT_MODE_MASK |
  730. UVD_CGC_CTRL__UDEC_DB_MODE_MASK |
  731. UVD_CGC_CTRL__UDEC_MP_MODE_MASK |
  732. UVD_CGC_CTRL__SYS_MODE_MASK |
  733. UVD_CGC_CTRL__UDEC_MODE_MASK |
  734. UVD_CGC_CTRL__MPEG2_MODE_MASK |
  735. UVD_CGC_CTRL__REGS_MODE_MASK |
  736. UVD_CGC_CTRL__RBC_MODE_MASK |
  737. UVD_CGC_CTRL__LMI_MC_MODE_MASK |
  738. UVD_CGC_CTRL__LMI_UMC_MODE_MASK |
  739. UVD_CGC_CTRL__IDCT_MODE_MASK |
  740. UVD_CGC_CTRL__MPRD_MODE_MASK |
  741. UVD_CGC_CTRL__MPC_MODE_MASK |
  742. UVD_CGC_CTRL__LBSI_MODE_MASK |
  743. UVD_CGC_CTRL__LRBBM_MODE_MASK |
  744. UVD_CGC_CTRL__WCB_MODE_MASK |
  745. UVD_CGC_CTRL__VCPU_MODE_MASK |
  746. UVD_CGC_CTRL__JPEG_MODE_MASK |
  747. UVD_CGC_CTRL__SCPU_MODE_MASK |
  748. UVD_CGC_CTRL__JPEG2_MODE_MASK);
  749. data2 &= ~(UVD_SUVD_CGC_CTRL__SRE_MODE_MASK |
  750. UVD_SUVD_CGC_CTRL__SIT_MODE_MASK |
  751. UVD_SUVD_CGC_CTRL__SMP_MODE_MASK |
  752. UVD_SUVD_CGC_CTRL__SCM_MODE_MASK |
  753. UVD_SUVD_CGC_CTRL__SDB_MODE_MASK);
  754. data1 |= suvd_flags;
  755. WREG32(mmUVD_CGC_CTRL, data);
  756. WREG32(mmUVD_CGC_GATE, 0);
  757. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  758. WREG32(mmUVD_SUVD_CGC_CTRL, data2);
  759. }
  760. #if 0
  761. static void uvd_v6_0_set_hw_clock_gating(struct amdgpu_device *adev)
  762. {
  763. uint32_t data, data1, cgc_flags, suvd_flags;
  764. data = RREG32(mmUVD_CGC_GATE);
  765. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  766. cgc_flags = UVD_CGC_GATE__SYS_MASK |
  767. UVD_CGC_GATE__UDEC_MASK |
  768. UVD_CGC_GATE__MPEG2_MASK |
  769. UVD_CGC_GATE__RBC_MASK |
  770. UVD_CGC_GATE__LMI_MC_MASK |
  771. UVD_CGC_GATE__IDCT_MASK |
  772. UVD_CGC_GATE__MPRD_MASK |
  773. UVD_CGC_GATE__MPC_MASK |
  774. UVD_CGC_GATE__LBSI_MASK |
  775. UVD_CGC_GATE__LRBBM_MASK |
  776. UVD_CGC_GATE__UDEC_RE_MASK |
  777. UVD_CGC_GATE__UDEC_CM_MASK |
  778. UVD_CGC_GATE__UDEC_IT_MASK |
  779. UVD_CGC_GATE__UDEC_DB_MASK |
  780. UVD_CGC_GATE__UDEC_MP_MASK |
  781. UVD_CGC_GATE__WCB_MASK |
  782. UVD_CGC_GATE__VCPU_MASK |
  783. UVD_CGC_GATE__SCPU_MASK |
  784. UVD_CGC_GATE__JPEG_MASK |
  785. UVD_CGC_GATE__JPEG2_MASK;
  786. suvd_flags = UVD_SUVD_CGC_GATE__SRE_MASK |
  787. UVD_SUVD_CGC_GATE__SIT_MASK |
  788. UVD_SUVD_CGC_GATE__SMP_MASK |
  789. UVD_SUVD_CGC_GATE__SCM_MASK |
  790. UVD_SUVD_CGC_GATE__SDB_MASK;
  791. data |= cgc_flags;
  792. data1 |= suvd_flags;
  793. WREG32(mmUVD_CGC_GATE, data);
  794. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  795. }
  796. #endif
  797. static void uvd_v6_0_set_bypass_mode(struct amdgpu_device *adev, bool enable)
  798. {
  799. u32 tmp = RREG32_SMC(ixGCK_DFS_BYPASS_CNTL);
  800. if (enable)
  801. tmp |= (GCK_DFS_BYPASS_CNTL__BYPASSDCLK_MASK |
  802. GCK_DFS_BYPASS_CNTL__BYPASSVCLK_MASK);
  803. else
  804. tmp &= ~(GCK_DFS_BYPASS_CNTL__BYPASSDCLK_MASK |
  805. GCK_DFS_BYPASS_CNTL__BYPASSVCLK_MASK);
  806. WREG32_SMC(ixGCK_DFS_BYPASS_CNTL, tmp);
  807. }
  808. static int uvd_v6_0_set_clockgating_state(void *handle,
  809. enum amd_clockgating_state state)
  810. {
  811. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  812. bool enable = (state == AMD_CG_STATE_GATE) ? true : false;
  813. uvd_v6_0_set_bypass_mode(adev, enable);
  814. if (!(adev->cg_flags & AMD_CG_SUPPORT_UVD_MGCG))
  815. return 0;
  816. if (enable) {
  817. /* disable HW gating and enable Sw gating */
  818. uvd_v6_0_set_sw_clock_gating(adev);
  819. } else {
  820. /* wait for STATUS to clear */
  821. if (uvd_v6_0_wait_for_idle(handle))
  822. return -EBUSY;
  823. /* enable HW gates because UVD is idle */
  824. /* uvd_v6_0_set_hw_clock_gating(adev); */
  825. }
  826. return 0;
  827. }
  828. static int uvd_v6_0_set_powergating_state(void *handle,
  829. enum amd_powergating_state state)
  830. {
  831. /* This doesn't actually powergate the UVD block.
  832. * That's done in the dpm code via the SMC. This
  833. * just re-inits the block as necessary. The actual
  834. * gating still happens in the dpm code. We should
  835. * revisit this when there is a cleaner line between
  836. * the smc and the hw blocks
  837. */
  838. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  839. if (!(adev->pg_flags & AMD_PG_SUPPORT_UVD))
  840. return 0;
  841. WREG32(mmUVD_POWER_STATUS, UVD_POWER_STATUS__UVD_PG_EN_MASK);
  842. if (state == AMD_PG_STATE_GATE) {
  843. uvd_v6_0_stop(adev);
  844. return 0;
  845. } else {
  846. return uvd_v6_0_start(adev);
  847. }
  848. }
  849. static const struct amd_ip_funcs uvd_v6_0_ip_funcs = {
  850. .name = "uvd_v6_0",
  851. .early_init = uvd_v6_0_early_init,
  852. .late_init = NULL,
  853. .sw_init = uvd_v6_0_sw_init,
  854. .sw_fini = uvd_v6_0_sw_fini,
  855. .hw_init = uvd_v6_0_hw_init,
  856. .hw_fini = uvd_v6_0_hw_fini,
  857. .suspend = uvd_v6_0_suspend,
  858. .resume = uvd_v6_0_resume,
  859. .is_idle = uvd_v6_0_is_idle,
  860. .wait_for_idle = uvd_v6_0_wait_for_idle,
  861. .check_soft_reset = uvd_v6_0_check_soft_reset,
  862. .pre_soft_reset = uvd_v6_0_pre_soft_reset,
  863. .soft_reset = uvd_v6_0_soft_reset,
  864. .post_soft_reset = uvd_v6_0_post_soft_reset,
  865. .set_clockgating_state = uvd_v6_0_set_clockgating_state,
  866. .set_powergating_state = uvd_v6_0_set_powergating_state,
  867. };
  868. static const struct amdgpu_ring_funcs uvd_v6_0_ring_phys_funcs = {
  869. .type = AMDGPU_RING_TYPE_UVD,
  870. .align_mask = 0xf,
  871. .nop = PACKET0(mmUVD_NO_OP, 0),
  872. .get_rptr = uvd_v6_0_ring_get_rptr,
  873. .get_wptr = uvd_v6_0_ring_get_wptr,
  874. .set_wptr = uvd_v6_0_ring_set_wptr,
  875. .parse_cs = amdgpu_uvd_ring_parse_cs,
  876. .emit_frame_size =
  877. 2 + /* uvd_v6_0_ring_emit_hdp_flush */
  878. 2 + /* uvd_v6_0_ring_emit_hdp_invalidate */
  879. 10 + /* uvd_v6_0_ring_emit_pipeline_sync */
  880. 14, /* uvd_v6_0_ring_emit_fence x1 no user fence */
  881. .emit_ib_size = 8, /* uvd_v6_0_ring_emit_ib */
  882. .emit_ib = uvd_v6_0_ring_emit_ib,
  883. .emit_fence = uvd_v6_0_ring_emit_fence,
  884. .emit_hdp_flush = uvd_v6_0_ring_emit_hdp_flush,
  885. .emit_hdp_invalidate = uvd_v6_0_ring_emit_hdp_invalidate,
  886. .test_ring = uvd_v6_0_ring_test_ring,
  887. .test_ib = amdgpu_uvd_ring_test_ib,
  888. .insert_nop = amdgpu_ring_insert_nop,
  889. .pad_ib = amdgpu_ring_generic_pad_ib,
  890. .begin_use = amdgpu_uvd_ring_begin_use,
  891. .end_use = amdgpu_uvd_ring_end_use,
  892. };
  893. static const struct amdgpu_ring_funcs uvd_v6_0_ring_vm_funcs = {
  894. .type = AMDGPU_RING_TYPE_UVD,
  895. .align_mask = 0xf,
  896. .nop = PACKET0(mmUVD_NO_OP, 0),
  897. .get_rptr = uvd_v6_0_ring_get_rptr,
  898. .get_wptr = uvd_v6_0_ring_get_wptr,
  899. .set_wptr = uvd_v6_0_ring_set_wptr,
  900. .emit_frame_size =
  901. 2 + /* uvd_v6_0_ring_emit_hdp_flush */
  902. 2 + /* uvd_v6_0_ring_emit_hdp_invalidate */
  903. 10 + /* uvd_v6_0_ring_emit_pipeline_sync */
  904. 20 + /* uvd_v6_0_ring_emit_vm_flush */
  905. 14 + 14, /* uvd_v6_0_ring_emit_fence x2 vm fence */
  906. .emit_ib_size = 8, /* uvd_v6_0_ring_emit_ib */
  907. .emit_ib = uvd_v6_0_ring_emit_ib,
  908. .emit_fence = uvd_v6_0_ring_emit_fence,
  909. .emit_vm_flush = uvd_v6_0_ring_emit_vm_flush,
  910. .emit_pipeline_sync = uvd_v6_0_ring_emit_pipeline_sync,
  911. .emit_hdp_flush = uvd_v6_0_ring_emit_hdp_flush,
  912. .emit_hdp_invalidate = uvd_v6_0_ring_emit_hdp_invalidate,
  913. .test_ring = uvd_v6_0_ring_test_ring,
  914. .test_ib = amdgpu_uvd_ring_test_ib,
  915. .insert_nop = amdgpu_ring_insert_nop,
  916. .pad_ib = amdgpu_ring_generic_pad_ib,
  917. .begin_use = amdgpu_uvd_ring_begin_use,
  918. .end_use = amdgpu_uvd_ring_end_use,
  919. };
  920. static void uvd_v6_0_set_ring_funcs(struct amdgpu_device *adev)
  921. {
  922. if (adev->asic_type >= CHIP_POLARIS10) {
  923. adev->uvd.ring.funcs = &uvd_v6_0_ring_vm_funcs;
  924. DRM_INFO("UVD is enabled in VM mode\n");
  925. } else {
  926. adev->uvd.ring.funcs = &uvd_v6_0_ring_phys_funcs;
  927. DRM_INFO("UVD is enabled in physical mode\n");
  928. }
  929. }
  930. static const struct amdgpu_irq_src_funcs uvd_v6_0_irq_funcs = {
  931. .set = uvd_v6_0_set_interrupt_state,
  932. .process = uvd_v6_0_process_interrupt,
  933. };
  934. static void uvd_v6_0_set_irq_funcs(struct amdgpu_device *adev)
  935. {
  936. adev->uvd.irq.num_types = 1;
  937. adev->uvd.irq.funcs = &uvd_v6_0_irq_funcs;
  938. }
  939. const struct amdgpu_ip_block_version uvd_v6_0_ip_block =
  940. {
  941. .type = AMD_IP_BLOCK_TYPE_UVD,
  942. .major = 6,
  943. .minor = 0,
  944. .rev = 0,
  945. .funcs = &uvd_v6_0_ip_funcs,
  946. };
  947. const struct amdgpu_ip_block_version uvd_v6_2_ip_block =
  948. {
  949. .type = AMD_IP_BLOCK_TYPE_UVD,
  950. .major = 6,
  951. .minor = 2,
  952. .rev = 0,
  953. .funcs = &uvd_v6_0_ip_funcs,
  954. };
  955. const struct amdgpu_ip_block_version uvd_v6_3_ip_block =
  956. {
  957. .type = AMD_IP_BLOCK_TYPE_UVD,
  958. .major = 6,
  959. .minor = 3,
  960. .rev = 0,
  961. .funcs = &uvd_v6_0_ip_funcs,
  962. };